spi_bfin5xx.c 38 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950951952953954955956957958959960961962963964965966967968969970971972973974975976977978979980981982983984985986987988989990991992993994995996997998999100010011002100310041005100610071008100910101011101210131014101510161017101810191020102110221023102410251026102710281029103010311032103310341035103610371038103910401041104210431044104510461047104810491050105110521053105410551056105710581059106010611062106310641065106610671068106910701071107210731074107510761077107810791080108110821083108410851086108710881089109010911092109310941095109610971098109911001101110211031104110511061107110811091110111111121113111411151116111711181119112011211122112311241125112611271128112911301131113211331134113511361137113811391140114111421143114411451146114711481149115011511152115311541155115611571158115911601161116211631164116511661167116811691170117111721173117411751176117711781179118011811182118311841185118611871188118911901191119211931194119511961197119811991200120112021203120412051206120712081209121012111212121312141215121612171218121912201221122212231224122512261227122812291230123112321233123412351236123712381239124012411242124312441245124612471248124912501251125212531254125512561257125812591260126112621263126412651266126712681269127012711272127312741275127612771278127912801281128212831284128512861287128812891290129112921293129412951296129712981299130013011302130313041305130613071308130913101311131213131314131513161317131813191320132113221323132413251326132713281329133013311332133313341335133613371338133913401341134213431344134513461347134813491350135113521353135413551356135713581359136013611362136313641365136613671368136913701371137213731374137513761377137813791380138113821383138413851386138713881389139013911392139313941395139613971398139914001401140214031404140514061407140814091410141114121413141414151416141714181419142014211422142314241425142614271428142914301431143214331434143514361437143814391440144114421443144414451446144714481449145014511452145314541455145614571458145914601461146214631464146514661467146814691470147114721473147414751476147714781479148014811482148314841485148614871488
  1. /*
  2. * File: drivers/spi/bfin5xx_spi.c
  3. * Maintainer:
  4. * Bryan Wu <bryan.wu@analog.com>
  5. * Original Author:
  6. * Luke Yang (Analog Devices Inc.)
  7. *
  8. * Created: March. 10th 2006
  9. * Description: SPI controller driver for Blackfin BF5xx
  10. * Bugs: Enter bugs at http://blackfin.uclinux.org/
  11. *
  12. * Modified:
  13. * March 10, 2006 bfin5xx_spi.c Created. (Luke Yang)
  14. * August 7, 2006 added full duplex mode (Axel Weiss & Luke Yang)
  15. * July 17, 2007 add support for BF54x SPI0 controller (Bryan Wu)
  16. * July 30, 2007 add platfrom_resource interface to support multi-port
  17. * SPI controller (Bryan Wu)
  18. *
  19. * Copyright 2004-2007 Analog Devices Inc.
  20. *
  21. * This program is free software ; you can redistribute it and/or modify
  22. * it under the terms of the GNU General Public License as published by
  23. * the Free Software Foundation ; either version 2, or (at your option)
  24. * any later version.
  25. *
  26. * This program is distributed in the hope that it will be useful,
  27. * but WITHOUT ANY WARRANTY ; without even the implied warranty of
  28. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  29. * GNU General Public License for more details.
  30. *
  31. * You should have received a copy of the GNU General Public License
  32. * along with this program ; see the file COPYING.
  33. * If not, write to the Free Software Foundation,
  34. * 59 Temple Place - Suite 330, Boston, MA 02111-1307, USA.
  35. */
  36. #include <linux/init.h>
  37. #include <linux/module.h>
  38. #include <linux/delay.h>
  39. #include <linux/device.h>
  40. #include <linux/io.h>
  41. #include <linux/ioport.h>
  42. #include <linux/irq.h>
  43. #include <linux/errno.h>
  44. #include <linux/interrupt.h>
  45. #include <linux/platform_device.h>
  46. #include <linux/dma-mapping.h>
  47. #include <linux/spi/spi.h>
  48. #include <linux/workqueue.h>
  49. #include <asm/dma.h>
  50. #include <asm/portmux.h>
  51. #include <asm/bfin5xx_spi.h>
  52. #define DRV_NAME "bfin-spi"
  53. #define DRV_AUTHOR "Bryan Wu, Luke Yang"
  54. #define DRV_DESC "Blackfin BF5xx on-chip SPI Controller Driver"
  55. #define DRV_VERSION "1.0"
  56. MODULE_AUTHOR(DRV_AUTHOR);
  57. MODULE_DESCRIPTION(DRV_DESC);
  58. MODULE_LICENSE("GPL");
  59. #define IS_DMA_ALIGNED(x) (((u32)(x)&0x07) == 0)
  60. #define START_STATE ((void *)0)
  61. #define RUNNING_STATE ((void *)1)
  62. #define DONE_STATE ((void *)2)
  63. #define ERROR_STATE ((void *)-1)
  64. #define QUEUE_RUNNING 0
  65. #define QUEUE_STOPPED 1
  66. struct driver_data {
  67. /* Driver model hookup */
  68. struct platform_device *pdev;
  69. /* SPI framework hookup */
  70. struct spi_master *master;
  71. /* Regs base of SPI controller */
  72. void __iomem *regs_base;
  73. /* Pin request list */
  74. u16 *pin_req;
  75. /* BFIN hookup */
  76. struct bfin5xx_spi_master *master_info;
  77. /* Driver message queue */
  78. struct workqueue_struct *workqueue;
  79. struct work_struct pump_messages;
  80. spinlock_t lock;
  81. struct list_head queue;
  82. int busy;
  83. int run;
  84. /* Message Transfer pump */
  85. struct tasklet_struct pump_transfers;
  86. /* Current message transfer state info */
  87. struct spi_message *cur_msg;
  88. struct spi_transfer *cur_transfer;
  89. struct chip_data *cur_chip;
  90. size_t len_in_bytes;
  91. size_t len;
  92. void *tx;
  93. void *tx_end;
  94. void *rx;
  95. void *rx_end;
  96. /* DMA stuffs */
  97. int dma_channel;
  98. int dma_mapped;
  99. int dma_requested;
  100. dma_addr_t rx_dma;
  101. dma_addr_t tx_dma;
  102. size_t rx_map_len;
  103. size_t tx_map_len;
  104. u8 n_bytes;
  105. int cs_change;
  106. void (*write) (struct driver_data *);
  107. void (*read) (struct driver_data *);
  108. void (*duplex) (struct driver_data *);
  109. };
  110. struct chip_data {
  111. u16 ctl_reg;
  112. u16 baud;
  113. u16 flag;
  114. u8 chip_select_num;
  115. u8 n_bytes;
  116. u8 width; /* 0 or 1 */
  117. u8 enable_dma;
  118. u8 bits_per_word; /* 8 or 16 */
  119. u8 cs_change_per_word;
  120. u16 cs_chg_udelay; /* Some devices require > 255usec delay */
  121. void (*write) (struct driver_data *);
  122. void (*read) (struct driver_data *);
  123. void (*duplex) (struct driver_data *);
  124. };
  125. #define DEFINE_SPI_REG(reg, off) \
  126. static inline u16 read_##reg(struct driver_data *drv_data) \
  127. { return bfin_read16(drv_data->regs_base + off); } \
  128. static inline void write_##reg(struct driver_data *drv_data, u16 v) \
  129. { bfin_write16(drv_data->regs_base + off, v); }
  130. DEFINE_SPI_REG(CTRL, 0x00)
  131. DEFINE_SPI_REG(FLAG, 0x04)
  132. DEFINE_SPI_REG(STAT, 0x08)
  133. DEFINE_SPI_REG(TDBR, 0x0C)
  134. DEFINE_SPI_REG(RDBR, 0x10)
  135. DEFINE_SPI_REG(BAUD, 0x14)
  136. DEFINE_SPI_REG(SHAW, 0x18)
  137. static void bfin_spi_enable(struct driver_data *drv_data)
  138. {
  139. u16 cr;
  140. cr = read_CTRL(drv_data);
  141. write_CTRL(drv_data, (cr | BIT_CTL_ENABLE));
  142. }
  143. static void bfin_spi_disable(struct driver_data *drv_data)
  144. {
  145. u16 cr;
  146. cr = read_CTRL(drv_data);
  147. write_CTRL(drv_data, (cr & (~BIT_CTL_ENABLE)));
  148. }
  149. /* Caculate the SPI_BAUD register value based on input HZ */
  150. static u16 hz_to_spi_baud(u32 speed_hz)
  151. {
  152. u_long sclk = get_sclk();
  153. u16 spi_baud = (sclk / (2 * speed_hz));
  154. if ((sclk % (2 * speed_hz)) > 0)
  155. spi_baud++;
  156. return spi_baud;
  157. }
  158. static int flush(struct driver_data *drv_data)
  159. {
  160. unsigned long limit = loops_per_jiffy << 1;
  161. /* wait for stop and clear stat */
  162. while (!(read_STAT(drv_data) & BIT_STAT_SPIF) && limit--)
  163. cpu_relax();
  164. write_STAT(drv_data, BIT_STAT_CLR);
  165. return limit;
  166. }
  167. /* Chip select operation functions for cs_change flag */
  168. static void cs_active(struct driver_data *drv_data, struct chip_data *chip)
  169. {
  170. u16 flag = read_FLAG(drv_data);
  171. flag |= chip->flag;
  172. flag &= ~(chip->flag << 8);
  173. write_FLAG(drv_data, flag);
  174. }
  175. static void cs_deactive(struct driver_data *drv_data, struct chip_data *chip)
  176. {
  177. u16 flag = read_FLAG(drv_data);
  178. flag |= (chip->flag << 8);
  179. write_FLAG(drv_data, flag);
  180. /* Move delay here for consistency */
  181. if (chip->cs_chg_udelay)
  182. udelay(chip->cs_chg_udelay);
  183. }
  184. #define MAX_SPI_SSEL 7
  185. /* stop controller and re-config current chip*/
  186. static int restore_state(struct driver_data *drv_data)
  187. {
  188. struct chip_data *chip = drv_data->cur_chip;
  189. int ret = 0;
  190. /* Clear status and disable clock */
  191. write_STAT(drv_data, BIT_STAT_CLR);
  192. bfin_spi_disable(drv_data);
  193. dev_dbg(&drv_data->pdev->dev, "restoring spi ctl state\n");
  194. /* Load the registers */
  195. write_CTRL(drv_data, chip->ctl_reg);
  196. write_BAUD(drv_data, chip->baud);
  197. bfin_spi_enable(drv_data);
  198. cs_active(drv_data, chip);
  199. if (ret)
  200. dev_dbg(&drv_data->pdev->dev,
  201. ": request chip select number %d failed\n",
  202. chip->chip_select_num);
  203. return ret;
  204. }
  205. /* used to kick off transfer in rx mode */
  206. static unsigned short dummy_read(struct driver_data *drv_data)
  207. {
  208. unsigned short tmp;
  209. tmp = read_RDBR(drv_data);
  210. return tmp;
  211. }
  212. static void null_writer(struct driver_data *drv_data)
  213. {
  214. u8 n_bytes = drv_data->n_bytes;
  215. while (drv_data->tx < drv_data->tx_end) {
  216. write_TDBR(drv_data, 0);
  217. while ((read_STAT(drv_data) & BIT_STAT_TXS))
  218. cpu_relax();
  219. drv_data->tx += n_bytes;
  220. }
  221. }
  222. static void null_reader(struct driver_data *drv_data)
  223. {
  224. u8 n_bytes = drv_data->n_bytes;
  225. dummy_read(drv_data);
  226. while (drv_data->rx < drv_data->rx_end) {
  227. while (!(read_STAT(drv_data) & BIT_STAT_RXS))
  228. cpu_relax();
  229. dummy_read(drv_data);
  230. drv_data->rx += n_bytes;
  231. }
  232. }
  233. static void u8_writer(struct driver_data *drv_data)
  234. {
  235. dev_dbg(&drv_data->pdev->dev,
  236. "cr8-s is 0x%x\n", read_STAT(drv_data));
  237. /* poll for SPI completion before start */
  238. while (!(read_STAT(drv_data) & BIT_STAT_SPIF))
  239. cpu_relax();
  240. while (drv_data->tx < drv_data->tx_end) {
  241. write_TDBR(drv_data, (*(u8 *) (drv_data->tx)));
  242. while (read_STAT(drv_data) & BIT_STAT_TXS)
  243. cpu_relax();
  244. ++drv_data->tx;
  245. }
  246. }
  247. static void u8_cs_chg_writer(struct driver_data *drv_data)
  248. {
  249. struct chip_data *chip = drv_data->cur_chip;
  250. /* poll for SPI completion before start */
  251. while (!(read_STAT(drv_data) & BIT_STAT_SPIF))
  252. cpu_relax();
  253. while (drv_data->tx < drv_data->tx_end) {
  254. cs_active(drv_data, chip);
  255. write_TDBR(drv_data, (*(u8 *) (drv_data->tx)));
  256. while (read_STAT(drv_data) & BIT_STAT_TXS)
  257. cpu_relax();
  258. cs_deactive(drv_data, chip);
  259. ++drv_data->tx;
  260. }
  261. }
  262. static void u8_reader(struct driver_data *drv_data)
  263. {
  264. dev_dbg(&drv_data->pdev->dev,
  265. "cr-8 is 0x%x\n", read_STAT(drv_data));
  266. /* poll for SPI completion before start */
  267. while (!(read_STAT(drv_data) & BIT_STAT_SPIF))
  268. cpu_relax();
  269. /* clear TDBR buffer before read(else it will be shifted out) */
  270. write_TDBR(drv_data, 0xFFFF);
  271. dummy_read(drv_data);
  272. while (drv_data->rx < drv_data->rx_end - 1) {
  273. while (!(read_STAT(drv_data) & BIT_STAT_RXS))
  274. cpu_relax();
  275. *(u8 *) (drv_data->rx) = read_RDBR(drv_data);
  276. ++drv_data->rx;
  277. }
  278. while (!(read_STAT(drv_data) & BIT_STAT_RXS))
  279. cpu_relax();
  280. *(u8 *) (drv_data->rx) = read_SHAW(drv_data);
  281. ++drv_data->rx;
  282. }
  283. static void u8_cs_chg_reader(struct driver_data *drv_data)
  284. {
  285. struct chip_data *chip = drv_data->cur_chip;
  286. /* poll for SPI completion before start */
  287. while (!(read_STAT(drv_data) & BIT_STAT_SPIF))
  288. cpu_relax();
  289. /* clear TDBR buffer before read(else it will be shifted out) */
  290. write_TDBR(drv_data, 0xFFFF);
  291. cs_active(drv_data, chip);
  292. dummy_read(drv_data);
  293. while (drv_data->rx < drv_data->rx_end - 1) {
  294. cs_deactive(drv_data, chip);
  295. while (!(read_STAT(drv_data) & BIT_STAT_RXS))
  296. cpu_relax();
  297. cs_active(drv_data, chip);
  298. *(u8 *) (drv_data->rx) = read_RDBR(drv_data);
  299. ++drv_data->rx;
  300. }
  301. cs_deactive(drv_data, chip);
  302. while (!(read_STAT(drv_data) & BIT_STAT_RXS))
  303. cpu_relax();
  304. *(u8 *) (drv_data->rx) = read_SHAW(drv_data);
  305. ++drv_data->rx;
  306. }
  307. static void u8_duplex(struct driver_data *drv_data)
  308. {
  309. /* poll for SPI completion before start */
  310. while (!(read_STAT(drv_data) & BIT_STAT_SPIF))
  311. cpu_relax();
  312. /* in duplex mode, clk is triggered by writing of TDBR */
  313. while (drv_data->rx < drv_data->rx_end) {
  314. write_TDBR(drv_data, (*(u8 *) (drv_data->tx)));
  315. while (read_STAT(drv_data) & BIT_STAT_TXS)
  316. cpu_relax();
  317. while (!(read_STAT(drv_data) & BIT_STAT_RXS))
  318. cpu_relax();
  319. *(u8 *) (drv_data->rx) = read_RDBR(drv_data);
  320. ++drv_data->rx;
  321. ++drv_data->tx;
  322. }
  323. }
  324. static void u8_cs_chg_duplex(struct driver_data *drv_data)
  325. {
  326. struct chip_data *chip = drv_data->cur_chip;
  327. /* poll for SPI completion before start */
  328. while (!(read_STAT(drv_data) & BIT_STAT_SPIF))
  329. cpu_relax();
  330. while (drv_data->rx < drv_data->rx_end) {
  331. cs_active(drv_data, chip);
  332. write_TDBR(drv_data, (*(u8 *) (drv_data->tx)));
  333. while (read_STAT(drv_data) & BIT_STAT_TXS)
  334. cpu_relax();
  335. while (!(read_STAT(drv_data) & BIT_STAT_RXS))
  336. cpu_relax();
  337. *(u8 *) (drv_data->rx) = read_RDBR(drv_data);
  338. cs_deactive(drv_data, chip);
  339. ++drv_data->rx;
  340. ++drv_data->tx;
  341. }
  342. }
  343. static void u16_writer(struct driver_data *drv_data)
  344. {
  345. dev_dbg(&drv_data->pdev->dev,
  346. "cr16 is 0x%x\n", read_STAT(drv_data));
  347. /* poll for SPI completion before start */
  348. while (!(read_STAT(drv_data) & BIT_STAT_SPIF))
  349. cpu_relax();
  350. while (drv_data->tx < drv_data->tx_end) {
  351. write_TDBR(drv_data, (*(u16 *) (drv_data->tx)));
  352. while ((read_STAT(drv_data) & BIT_STAT_TXS))
  353. cpu_relax();
  354. drv_data->tx += 2;
  355. }
  356. }
  357. static void u16_cs_chg_writer(struct driver_data *drv_data)
  358. {
  359. struct chip_data *chip = drv_data->cur_chip;
  360. /* poll for SPI completion before start */
  361. while (!(read_STAT(drv_data) & BIT_STAT_SPIF))
  362. cpu_relax();
  363. while (drv_data->tx < drv_data->tx_end) {
  364. cs_active(drv_data, chip);
  365. write_TDBR(drv_data, (*(u16 *) (drv_data->tx)));
  366. while ((read_STAT(drv_data) & BIT_STAT_TXS))
  367. cpu_relax();
  368. cs_deactive(drv_data, chip);
  369. drv_data->tx += 2;
  370. }
  371. }
  372. static void u16_reader(struct driver_data *drv_data)
  373. {
  374. dev_dbg(&drv_data->pdev->dev,
  375. "cr-16 is 0x%x\n", read_STAT(drv_data));
  376. /* poll for SPI completion before start */
  377. while (!(read_STAT(drv_data) & BIT_STAT_SPIF))
  378. cpu_relax();
  379. /* clear TDBR buffer before read(else it will be shifted out) */
  380. write_TDBR(drv_data, 0xFFFF);
  381. dummy_read(drv_data);
  382. while (drv_data->rx < (drv_data->rx_end - 2)) {
  383. while (!(read_STAT(drv_data) & BIT_STAT_RXS))
  384. cpu_relax();
  385. *(u16 *) (drv_data->rx) = read_RDBR(drv_data);
  386. drv_data->rx += 2;
  387. }
  388. while (!(read_STAT(drv_data) & BIT_STAT_RXS))
  389. cpu_relax();
  390. *(u16 *) (drv_data->rx) = read_SHAW(drv_data);
  391. drv_data->rx += 2;
  392. }
  393. static void u16_cs_chg_reader(struct driver_data *drv_data)
  394. {
  395. struct chip_data *chip = drv_data->cur_chip;
  396. /* poll for SPI completion before start */
  397. while (!(read_STAT(drv_data) & BIT_STAT_SPIF))
  398. cpu_relax();
  399. /* clear TDBR buffer before read(else it will be shifted out) */
  400. write_TDBR(drv_data, 0xFFFF);
  401. cs_active(drv_data, chip);
  402. dummy_read(drv_data);
  403. while (drv_data->rx < drv_data->rx_end - 2) {
  404. cs_deactive(drv_data, chip);
  405. while (!(read_STAT(drv_data) & BIT_STAT_RXS))
  406. cpu_relax();
  407. cs_active(drv_data, chip);
  408. *(u16 *) (drv_data->rx) = read_RDBR(drv_data);
  409. drv_data->rx += 2;
  410. }
  411. cs_deactive(drv_data, chip);
  412. while (!(read_STAT(drv_data) & BIT_STAT_RXS))
  413. cpu_relax();
  414. *(u16 *) (drv_data->rx) = read_SHAW(drv_data);
  415. drv_data->rx += 2;
  416. }
  417. static void u16_duplex(struct driver_data *drv_data)
  418. {
  419. /* poll for SPI completion before start */
  420. while (!(read_STAT(drv_data) & BIT_STAT_SPIF))
  421. cpu_relax();
  422. /* in duplex mode, clk is triggered by writing of TDBR */
  423. while (drv_data->tx < drv_data->tx_end) {
  424. write_TDBR(drv_data, (*(u16 *) (drv_data->tx)));
  425. while (read_STAT(drv_data) & BIT_STAT_TXS)
  426. cpu_relax();
  427. while (!(read_STAT(drv_data) & BIT_STAT_RXS))
  428. cpu_relax();
  429. *(u16 *) (drv_data->rx) = read_RDBR(drv_data);
  430. drv_data->rx += 2;
  431. drv_data->tx += 2;
  432. }
  433. }
  434. static void u16_cs_chg_duplex(struct driver_data *drv_data)
  435. {
  436. struct chip_data *chip = drv_data->cur_chip;
  437. /* poll for SPI completion before start */
  438. while (!(read_STAT(drv_data) & BIT_STAT_SPIF))
  439. cpu_relax();
  440. while (drv_data->tx < drv_data->tx_end) {
  441. cs_active(drv_data, chip);
  442. write_TDBR(drv_data, (*(u16 *) (drv_data->tx)));
  443. while (read_STAT(drv_data) & BIT_STAT_TXS)
  444. cpu_relax();
  445. while (!(read_STAT(drv_data) & BIT_STAT_RXS))
  446. cpu_relax();
  447. *(u16 *) (drv_data->rx) = read_RDBR(drv_data);
  448. cs_deactive(drv_data, chip);
  449. drv_data->rx += 2;
  450. drv_data->tx += 2;
  451. }
  452. }
  453. /* test if ther is more transfer to be done */
  454. static void *next_transfer(struct driver_data *drv_data)
  455. {
  456. struct spi_message *msg = drv_data->cur_msg;
  457. struct spi_transfer *trans = drv_data->cur_transfer;
  458. /* Move to next transfer */
  459. if (trans->transfer_list.next != &msg->transfers) {
  460. drv_data->cur_transfer =
  461. list_entry(trans->transfer_list.next,
  462. struct spi_transfer, transfer_list);
  463. return RUNNING_STATE;
  464. } else
  465. return DONE_STATE;
  466. }
  467. /*
  468. * caller already set message->status;
  469. * dma and pio irqs are blocked give finished message back
  470. */
  471. static void giveback(struct driver_data *drv_data)
  472. {
  473. struct chip_data *chip = drv_data->cur_chip;
  474. struct spi_transfer *last_transfer;
  475. unsigned long flags;
  476. struct spi_message *msg;
  477. spin_lock_irqsave(&drv_data->lock, flags);
  478. msg = drv_data->cur_msg;
  479. drv_data->cur_msg = NULL;
  480. drv_data->cur_transfer = NULL;
  481. drv_data->cur_chip = NULL;
  482. queue_work(drv_data->workqueue, &drv_data->pump_messages);
  483. spin_unlock_irqrestore(&drv_data->lock, flags);
  484. last_transfer = list_entry(msg->transfers.prev,
  485. struct spi_transfer, transfer_list);
  486. msg->state = NULL;
  487. /* disable chip select signal. And not stop spi in autobuffer mode */
  488. if (drv_data->tx_dma != 0xFFFF) {
  489. cs_deactive(drv_data, chip);
  490. bfin_spi_disable(drv_data);
  491. }
  492. if (!drv_data->cs_change)
  493. cs_deactive(drv_data, chip);
  494. if (msg->complete)
  495. msg->complete(msg->context);
  496. }
  497. static irqreturn_t dma_irq_handler(int irq, void *dev_id)
  498. {
  499. struct driver_data *drv_data = (struct driver_data *)dev_id;
  500. struct chip_data *chip = drv_data->cur_chip;
  501. struct spi_message *msg = drv_data->cur_msg;
  502. dev_dbg(&drv_data->pdev->dev, "in dma_irq_handler\n");
  503. clear_dma_irqstat(drv_data->dma_channel);
  504. /* Wait for DMA to complete */
  505. while (get_dma_curr_irqstat(drv_data->dma_channel) & DMA_RUN)
  506. cpu_relax();
  507. /*
  508. * wait for the last transaction shifted out. HRM states:
  509. * at this point there may still be data in the SPI DMA FIFO waiting
  510. * to be transmitted ... software needs to poll TXS in the SPI_STAT
  511. * register until it goes low for 2 successive reads
  512. */
  513. if (drv_data->tx != NULL) {
  514. while ((read_STAT(drv_data) & TXS) ||
  515. (read_STAT(drv_data) & TXS))
  516. cpu_relax();
  517. }
  518. while (!(read_STAT(drv_data) & SPIF))
  519. cpu_relax();
  520. msg->actual_length += drv_data->len_in_bytes;
  521. if (drv_data->cs_change)
  522. cs_deactive(drv_data, chip);
  523. /* Move to next transfer */
  524. msg->state = next_transfer(drv_data);
  525. /* Schedule transfer tasklet */
  526. tasklet_schedule(&drv_data->pump_transfers);
  527. /* free the irq handler before next transfer */
  528. dev_dbg(&drv_data->pdev->dev,
  529. "disable dma channel irq%d\n",
  530. drv_data->dma_channel);
  531. dma_disable_irq(drv_data->dma_channel);
  532. return IRQ_HANDLED;
  533. }
  534. static void pump_transfers(unsigned long data)
  535. {
  536. struct driver_data *drv_data = (struct driver_data *)data;
  537. struct spi_message *message = NULL;
  538. struct spi_transfer *transfer = NULL;
  539. struct spi_transfer *previous = NULL;
  540. struct chip_data *chip = NULL;
  541. u8 width;
  542. u16 cr, dma_width, dma_config;
  543. u32 tranf_success = 1;
  544. /* Get current state information */
  545. message = drv_data->cur_msg;
  546. transfer = drv_data->cur_transfer;
  547. chip = drv_data->cur_chip;
  548. /*
  549. * if msg is error or done, report it back using complete() callback
  550. */
  551. /* Handle for abort */
  552. if (message->state == ERROR_STATE) {
  553. message->status = -EIO;
  554. giveback(drv_data);
  555. return;
  556. }
  557. /* Handle end of message */
  558. if (message->state == DONE_STATE) {
  559. message->status = 0;
  560. giveback(drv_data);
  561. return;
  562. }
  563. /* Delay if requested at end of transfer */
  564. if (message->state == RUNNING_STATE) {
  565. previous = list_entry(transfer->transfer_list.prev,
  566. struct spi_transfer, transfer_list);
  567. if (previous->delay_usecs)
  568. udelay(previous->delay_usecs);
  569. }
  570. /* Setup the transfer state based on the type of transfer */
  571. if (flush(drv_data) == 0) {
  572. dev_err(&drv_data->pdev->dev, "pump_transfers: flush failed\n");
  573. message->status = -EIO;
  574. giveback(drv_data);
  575. return;
  576. }
  577. if (transfer->tx_buf != NULL) {
  578. drv_data->tx = (void *)transfer->tx_buf;
  579. drv_data->tx_end = drv_data->tx + transfer->len;
  580. dev_dbg(&drv_data->pdev->dev, "tx_buf is %p, tx_end is %p\n",
  581. transfer->tx_buf, drv_data->tx_end);
  582. } else {
  583. drv_data->tx = NULL;
  584. }
  585. if (transfer->rx_buf != NULL) {
  586. drv_data->rx = transfer->rx_buf;
  587. drv_data->rx_end = drv_data->rx + transfer->len;
  588. dev_dbg(&drv_data->pdev->dev, "rx_buf is %p, rx_end is %p\n",
  589. transfer->rx_buf, drv_data->rx_end);
  590. } else {
  591. drv_data->rx = NULL;
  592. }
  593. drv_data->rx_dma = transfer->rx_dma;
  594. drv_data->tx_dma = transfer->tx_dma;
  595. drv_data->len_in_bytes = transfer->len;
  596. drv_data->cs_change = transfer->cs_change;
  597. /* Bits per word setup */
  598. switch (transfer->bits_per_word) {
  599. case 8:
  600. drv_data->n_bytes = 1;
  601. width = CFG_SPI_WORDSIZE8;
  602. drv_data->read = chip->cs_change_per_word ?
  603. u8_cs_chg_reader : u8_reader;
  604. drv_data->write = chip->cs_change_per_word ?
  605. u8_cs_chg_writer : u8_writer;
  606. drv_data->duplex = chip->cs_change_per_word ?
  607. u8_cs_chg_duplex : u8_duplex;
  608. break;
  609. case 16:
  610. drv_data->n_bytes = 2;
  611. width = CFG_SPI_WORDSIZE16;
  612. drv_data->read = chip->cs_change_per_word ?
  613. u16_cs_chg_reader : u16_reader;
  614. drv_data->write = chip->cs_change_per_word ?
  615. u16_cs_chg_writer : u16_writer;
  616. drv_data->duplex = chip->cs_change_per_word ?
  617. u16_cs_chg_duplex : u16_duplex;
  618. break;
  619. default:
  620. /* No change, the same as default setting */
  621. drv_data->n_bytes = chip->n_bytes;
  622. width = chip->width;
  623. drv_data->write = drv_data->tx ? chip->write : null_writer;
  624. drv_data->read = drv_data->rx ? chip->read : null_reader;
  625. drv_data->duplex = chip->duplex ? chip->duplex : null_writer;
  626. break;
  627. }
  628. cr = (read_CTRL(drv_data) & (~BIT_CTL_TIMOD));
  629. cr |= (width << 8);
  630. write_CTRL(drv_data, cr);
  631. if (width == CFG_SPI_WORDSIZE16) {
  632. drv_data->len = (transfer->len) >> 1;
  633. } else {
  634. drv_data->len = transfer->len;
  635. }
  636. dev_dbg(&drv_data->pdev->dev, "transfer: ",
  637. "drv_data->write is %p, chip->write is %p, null_wr is %p\n",
  638. drv_data->write, chip->write, null_writer);
  639. /* speed and width has been set on per message */
  640. message->state = RUNNING_STATE;
  641. dma_config = 0;
  642. /* Speed setup (surely valid because already checked) */
  643. if (transfer->speed_hz)
  644. write_BAUD(drv_data, hz_to_spi_baud(transfer->speed_hz));
  645. else
  646. write_BAUD(drv_data, chip->baud);
  647. write_STAT(drv_data, BIT_STAT_CLR);
  648. cr = (read_CTRL(drv_data) & (~BIT_CTL_TIMOD));
  649. cs_active(drv_data, chip);
  650. dev_dbg(&drv_data->pdev->dev,
  651. "now pumping a transfer: width is %d, len is %d\n",
  652. width, transfer->len);
  653. /*
  654. * Try to map dma buffer and do a dma transfer if
  655. * successful use different way to r/w according to
  656. * drv_data->cur_chip->enable_dma
  657. */
  658. if (drv_data->cur_chip->enable_dma && drv_data->len > 6) {
  659. disable_dma(drv_data->dma_channel);
  660. clear_dma_irqstat(drv_data->dma_channel);
  661. bfin_spi_disable(drv_data);
  662. /* config dma channel */
  663. dev_dbg(&drv_data->pdev->dev, "doing dma transfer\n");
  664. if (width == CFG_SPI_WORDSIZE16) {
  665. set_dma_x_count(drv_data->dma_channel, drv_data->len);
  666. set_dma_x_modify(drv_data->dma_channel, 2);
  667. dma_width = WDSIZE_16;
  668. } else {
  669. set_dma_x_count(drv_data->dma_channel, drv_data->len);
  670. set_dma_x_modify(drv_data->dma_channel, 1);
  671. dma_width = WDSIZE_8;
  672. }
  673. /* poll for SPI completion before start */
  674. while (!(read_STAT(drv_data) & BIT_STAT_SPIF))
  675. cpu_relax();
  676. /* dirty hack for autobuffer DMA mode */
  677. if (drv_data->tx_dma == 0xFFFF) {
  678. dev_dbg(&drv_data->pdev->dev,
  679. "doing autobuffer DMA out.\n");
  680. /* no irq in autobuffer mode */
  681. dma_config =
  682. (DMAFLOW_AUTO | RESTART | dma_width | DI_EN);
  683. set_dma_config(drv_data->dma_channel, dma_config);
  684. set_dma_start_addr(drv_data->dma_channel,
  685. (unsigned long)drv_data->tx);
  686. enable_dma(drv_data->dma_channel);
  687. /* start SPI transfer */
  688. write_CTRL(drv_data,
  689. (cr | CFG_SPI_DMAWRITE | BIT_CTL_ENABLE));
  690. /* just return here, there can only be one transfer
  691. * in this mode
  692. */
  693. message->status = 0;
  694. giveback(drv_data);
  695. return;
  696. }
  697. /* In dma mode, rx or tx must be NULL in one transfer */
  698. if (drv_data->rx != NULL) {
  699. /* set transfer mode, and enable SPI */
  700. dev_dbg(&drv_data->pdev->dev, "doing DMA in.\n");
  701. /* clear tx reg soformer data is not shifted out */
  702. write_TDBR(drv_data, 0xFFFF);
  703. set_dma_x_count(drv_data->dma_channel, drv_data->len);
  704. /* start dma */
  705. dma_enable_irq(drv_data->dma_channel);
  706. dma_config = (WNR | RESTART | dma_width | DI_EN);
  707. set_dma_config(drv_data->dma_channel, dma_config);
  708. set_dma_start_addr(drv_data->dma_channel,
  709. (unsigned long)drv_data->rx);
  710. enable_dma(drv_data->dma_channel);
  711. /* start SPI transfer */
  712. write_CTRL(drv_data,
  713. (cr | CFG_SPI_DMAREAD | BIT_CTL_ENABLE));
  714. } else if (drv_data->tx != NULL) {
  715. dev_dbg(&drv_data->pdev->dev, "doing DMA out.\n");
  716. /* start dma */
  717. dma_enable_irq(drv_data->dma_channel);
  718. dma_config = (RESTART | dma_width | DI_EN);
  719. set_dma_config(drv_data->dma_channel, dma_config);
  720. set_dma_start_addr(drv_data->dma_channel,
  721. (unsigned long)drv_data->tx);
  722. enable_dma(drv_data->dma_channel);
  723. /* start SPI transfer */
  724. write_CTRL(drv_data,
  725. (cr | CFG_SPI_DMAWRITE | BIT_CTL_ENABLE));
  726. }
  727. } else {
  728. /* IO mode write then read */
  729. dev_dbg(&drv_data->pdev->dev, "doing IO transfer\n");
  730. if (drv_data->tx != NULL && drv_data->rx != NULL) {
  731. /* full duplex mode */
  732. BUG_ON((drv_data->tx_end - drv_data->tx) !=
  733. (drv_data->rx_end - drv_data->rx));
  734. dev_dbg(&drv_data->pdev->dev,
  735. "IO duplex: cr is 0x%x\n", cr);
  736. /* set SPI transfer mode */
  737. write_CTRL(drv_data, (cr | CFG_SPI_WRITE));
  738. drv_data->duplex(drv_data);
  739. if (drv_data->tx != drv_data->tx_end)
  740. tranf_success = 0;
  741. } else if (drv_data->tx != NULL) {
  742. /* write only half duplex */
  743. dev_dbg(&drv_data->pdev->dev,
  744. "IO write: cr is 0x%x\n", cr);
  745. /* set SPI transfer mode */
  746. write_CTRL(drv_data, (cr | CFG_SPI_WRITE));
  747. drv_data->write(drv_data);
  748. if (drv_data->tx != drv_data->tx_end)
  749. tranf_success = 0;
  750. } else if (drv_data->rx != NULL) {
  751. /* read only half duplex */
  752. dev_dbg(&drv_data->pdev->dev,
  753. "IO read: cr is 0x%x\n", cr);
  754. /* set SPI transfer mode */
  755. write_CTRL(drv_data, (cr | CFG_SPI_READ));
  756. drv_data->read(drv_data);
  757. if (drv_data->rx != drv_data->rx_end)
  758. tranf_success = 0;
  759. }
  760. if (!tranf_success) {
  761. dev_dbg(&drv_data->pdev->dev,
  762. "IO write error!\n");
  763. message->state = ERROR_STATE;
  764. } else {
  765. /* Update total byte transfered */
  766. message->actual_length += drv_data->len;
  767. /* Move to next transfer of this msg */
  768. message->state = next_transfer(drv_data);
  769. }
  770. /* Schedule next transfer tasklet */
  771. tasklet_schedule(&drv_data->pump_transfers);
  772. }
  773. }
  774. /* pop a msg from queue and kick off real transfer */
  775. static void pump_messages(struct work_struct *work)
  776. {
  777. struct driver_data *drv_data;
  778. unsigned long flags;
  779. drv_data = container_of(work, struct driver_data, pump_messages);
  780. /* Lock queue and check for queue work */
  781. spin_lock_irqsave(&drv_data->lock, flags);
  782. if (list_empty(&drv_data->queue) || drv_data->run == QUEUE_STOPPED) {
  783. /* pumper kicked off but no work to do */
  784. drv_data->busy = 0;
  785. spin_unlock_irqrestore(&drv_data->lock, flags);
  786. return;
  787. }
  788. /* Make sure we are not already running a message */
  789. if (drv_data->cur_msg) {
  790. spin_unlock_irqrestore(&drv_data->lock, flags);
  791. return;
  792. }
  793. /* Extract head of queue */
  794. drv_data->cur_msg = list_entry(drv_data->queue.next,
  795. struct spi_message, queue);
  796. /* Setup the SSP using the per chip configuration */
  797. drv_data->cur_chip = spi_get_ctldata(drv_data->cur_msg->spi);
  798. if (restore_state(drv_data)) {
  799. spin_unlock_irqrestore(&drv_data->lock, flags);
  800. return;
  801. };
  802. list_del_init(&drv_data->cur_msg->queue);
  803. /* Initial message state */
  804. drv_data->cur_msg->state = START_STATE;
  805. drv_data->cur_transfer = list_entry(drv_data->cur_msg->transfers.next,
  806. struct spi_transfer, transfer_list);
  807. dev_dbg(&drv_data->pdev->dev, "got a message to pump, "
  808. "state is set to: baud %d, flag 0x%x, ctl 0x%x\n",
  809. drv_data->cur_chip->baud, drv_data->cur_chip->flag,
  810. drv_data->cur_chip->ctl_reg);
  811. dev_dbg(&drv_data->pdev->dev,
  812. "the first transfer len is %d\n",
  813. drv_data->cur_transfer->len);
  814. /* Mark as busy and launch transfers */
  815. tasklet_schedule(&drv_data->pump_transfers);
  816. drv_data->busy = 1;
  817. spin_unlock_irqrestore(&drv_data->lock, flags);
  818. }
  819. /*
  820. * got a msg to transfer, queue it in drv_data->queue.
  821. * And kick off message pumper
  822. */
  823. static int transfer(struct spi_device *spi, struct spi_message *msg)
  824. {
  825. struct driver_data *drv_data = spi_master_get_devdata(spi->master);
  826. unsigned long flags;
  827. spin_lock_irqsave(&drv_data->lock, flags);
  828. if (drv_data->run == QUEUE_STOPPED) {
  829. spin_unlock_irqrestore(&drv_data->lock, flags);
  830. return -ESHUTDOWN;
  831. }
  832. msg->actual_length = 0;
  833. msg->status = -EINPROGRESS;
  834. msg->state = START_STATE;
  835. dev_dbg(&spi->dev, "adding an msg in transfer() \n");
  836. list_add_tail(&msg->queue, &drv_data->queue);
  837. if (drv_data->run == QUEUE_RUNNING && !drv_data->busy)
  838. queue_work(drv_data->workqueue, &drv_data->pump_messages);
  839. spin_unlock_irqrestore(&drv_data->lock, flags);
  840. return 0;
  841. }
  842. #define MAX_SPI_SSEL 7
  843. static u16 ssel[3][MAX_SPI_SSEL] = {
  844. {P_SPI0_SSEL1, P_SPI0_SSEL2, P_SPI0_SSEL3,
  845. P_SPI0_SSEL4, P_SPI0_SSEL5,
  846. P_SPI0_SSEL6, P_SPI0_SSEL7},
  847. {P_SPI1_SSEL1, P_SPI1_SSEL2, P_SPI1_SSEL3,
  848. P_SPI1_SSEL4, P_SPI1_SSEL5,
  849. P_SPI1_SSEL6, P_SPI1_SSEL7},
  850. {P_SPI2_SSEL1, P_SPI2_SSEL2, P_SPI2_SSEL3,
  851. P_SPI2_SSEL4, P_SPI2_SSEL5,
  852. P_SPI2_SSEL6, P_SPI2_SSEL7},
  853. };
  854. /* first setup for new devices */
  855. static int setup(struct spi_device *spi)
  856. {
  857. struct bfin5xx_spi_chip *chip_info = NULL;
  858. struct chip_data *chip;
  859. struct driver_data *drv_data = spi_master_get_devdata(spi->master);
  860. u8 spi_flg;
  861. /* Abort device setup if requested features are not supported */
  862. if (spi->mode & ~(SPI_CPOL | SPI_CPHA | SPI_LSB_FIRST)) {
  863. dev_err(&spi->dev, "requested mode not fully supported\n");
  864. return -EINVAL;
  865. }
  866. /* Zero (the default) here means 8 bits */
  867. if (!spi->bits_per_word)
  868. spi->bits_per_word = 8;
  869. if (spi->bits_per_word != 8 && spi->bits_per_word != 16)
  870. return -EINVAL;
  871. /* Only alloc (or use chip_info) on first setup */
  872. chip = spi_get_ctldata(spi);
  873. if (chip == NULL) {
  874. chip = kzalloc(sizeof(struct chip_data), GFP_KERNEL);
  875. if (!chip)
  876. return -ENOMEM;
  877. chip->enable_dma = 0;
  878. chip_info = spi->controller_data;
  879. }
  880. /* chip_info isn't always needed */
  881. if (chip_info) {
  882. /* Make sure people stop trying to set fields via ctl_reg
  883. * when they should actually be using common SPI framework.
  884. * Currently we let through: WOM EMISO PSSE GM SZ TIMOD.
  885. * Not sure if a user actually needs/uses any of these,
  886. * but let's assume (for now) they do.
  887. */
  888. if (chip_info->ctl_reg & (SPE|MSTR|CPOL|CPHA|LSBF|SIZE)) {
  889. dev_err(&spi->dev, "do not set bits in ctl_reg "
  890. "that the SPI framework manages\n");
  891. return -EINVAL;
  892. }
  893. chip->enable_dma = chip_info->enable_dma != 0
  894. && drv_data->master_info->enable_dma;
  895. chip->ctl_reg = chip_info->ctl_reg;
  896. chip->bits_per_word = chip_info->bits_per_word;
  897. chip->cs_change_per_word = chip_info->cs_change_per_word;
  898. chip->cs_chg_udelay = chip_info->cs_chg_udelay;
  899. }
  900. /* translate common spi framework into our register */
  901. if (spi->mode & SPI_CPOL)
  902. chip->ctl_reg |= CPOL;
  903. if (spi->mode & SPI_CPHA)
  904. chip->ctl_reg |= CPHA;
  905. if (spi->mode & SPI_LSB_FIRST)
  906. chip->ctl_reg |= LSBF;
  907. /* we dont support running in slave mode (yet?) */
  908. chip->ctl_reg |= MSTR;
  909. /*
  910. * if any one SPI chip is registered and wants DMA, request the
  911. * DMA channel for it
  912. */
  913. if (chip->enable_dma && !drv_data->dma_requested) {
  914. /* register dma irq handler */
  915. if (request_dma(drv_data->dma_channel, "BF53x_SPI_DMA") < 0) {
  916. dev_dbg(&spi->dev,
  917. "Unable to request BlackFin SPI DMA channel\n");
  918. return -ENODEV;
  919. }
  920. if (set_dma_callback(drv_data->dma_channel,
  921. (void *)dma_irq_handler, drv_data) < 0) {
  922. dev_dbg(&spi->dev, "Unable to set dma callback\n");
  923. return -EPERM;
  924. }
  925. dma_disable_irq(drv_data->dma_channel);
  926. drv_data->dma_requested = 1;
  927. }
  928. /*
  929. * Notice: for blackfin, the speed_hz is the value of register
  930. * SPI_BAUD, not the real baudrate
  931. */
  932. chip->baud = hz_to_spi_baud(spi->max_speed_hz);
  933. spi_flg = ~(1 << (spi->chip_select));
  934. chip->flag = ((u16) spi_flg << 8) | (1 << (spi->chip_select));
  935. chip->chip_select_num = spi->chip_select;
  936. switch (chip->bits_per_word) {
  937. case 8:
  938. chip->n_bytes = 1;
  939. chip->width = CFG_SPI_WORDSIZE8;
  940. chip->read = chip->cs_change_per_word ?
  941. u8_cs_chg_reader : u8_reader;
  942. chip->write = chip->cs_change_per_word ?
  943. u8_cs_chg_writer : u8_writer;
  944. chip->duplex = chip->cs_change_per_word ?
  945. u8_cs_chg_duplex : u8_duplex;
  946. break;
  947. case 16:
  948. chip->n_bytes = 2;
  949. chip->width = CFG_SPI_WORDSIZE16;
  950. chip->read = chip->cs_change_per_word ?
  951. u16_cs_chg_reader : u16_reader;
  952. chip->write = chip->cs_change_per_word ?
  953. u16_cs_chg_writer : u16_writer;
  954. chip->duplex = chip->cs_change_per_word ?
  955. u16_cs_chg_duplex : u16_duplex;
  956. break;
  957. default:
  958. dev_err(&spi->dev, "%d bits_per_word is not supported\n",
  959. chip->bits_per_word);
  960. kfree(chip);
  961. return -ENODEV;
  962. }
  963. dev_dbg(&spi->dev, "setup spi chip %s, width is %d, dma is %d\n",
  964. spi->modalias, chip->width, chip->enable_dma);
  965. dev_dbg(&spi->dev, "ctl_reg is 0x%x, flag_reg is 0x%x\n",
  966. chip->ctl_reg, chip->flag);
  967. spi_set_ctldata(spi, chip);
  968. dev_dbg(&spi->dev, "chip select number is %d\n", chip->chip_select_num);
  969. if ((chip->chip_select_num > 0)
  970. && (chip->chip_select_num <= spi->master->num_chipselect))
  971. peripheral_request(ssel[spi->master->bus_num]
  972. [chip->chip_select_num-1], DRV_NAME);
  973. cs_deactive(drv_data, chip);
  974. return 0;
  975. }
  976. /*
  977. * callback for spi framework.
  978. * clean driver specific data
  979. */
  980. static void cleanup(struct spi_device *spi)
  981. {
  982. struct chip_data *chip = spi_get_ctldata(spi);
  983. if ((chip->chip_select_num > 0)
  984. && (chip->chip_select_num <= spi->master->num_chipselect))
  985. peripheral_free(ssel[spi->master->bus_num]
  986. [chip->chip_select_num-1]);
  987. kfree(chip);
  988. }
  989. static inline int init_queue(struct driver_data *drv_data)
  990. {
  991. INIT_LIST_HEAD(&drv_data->queue);
  992. spin_lock_init(&drv_data->lock);
  993. drv_data->run = QUEUE_STOPPED;
  994. drv_data->busy = 0;
  995. /* init transfer tasklet */
  996. tasklet_init(&drv_data->pump_transfers,
  997. pump_transfers, (unsigned long)drv_data);
  998. /* init messages workqueue */
  999. INIT_WORK(&drv_data->pump_messages, pump_messages);
  1000. drv_data->workqueue =
  1001. create_singlethread_workqueue(drv_data->master->dev.parent->bus_id);
  1002. if (drv_data->workqueue == NULL)
  1003. return -EBUSY;
  1004. return 0;
  1005. }
  1006. static inline int start_queue(struct driver_data *drv_data)
  1007. {
  1008. unsigned long flags;
  1009. spin_lock_irqsave(&drv_data->lock, flags);
  1010. if (drv_data->run == QUEUE_RUNNING || drv_data->busy) {
  1011. spin_unlock_irqrestore(&drv_data->lock, flags);
  1012. return -EBUSY;
  1013. }
  1014. drv_data->run = QUEUE_RUNNING;
  1015. drv_data->cur_msg = NULL;
  1016. drv_data->cur_transfer = NULL;
  1017. drv_data->cur_chip = NULL;
  1018. spin_unlock_irqrestore(&drv_data->lock, flags);
  1019. queue_work(drv_data->workqueue, &drv_data->pump_messages);
  1020. return 0;
  1021. }
  1022. static inline int stop_queue(struct driver_data *drv_data)
  1023. {
  1024. unsigned long flags;
  1025. unsigned limit = 500;
  1026. int status = 0;
  1027. spin_lock_irqsave(&drv_data->lock, flags);
  1028. /*
  1029. * This is a bit lame, but is optimized for the common execution path.
  1030. * A wait_queue on the drv_data->busy could be used, but then the common
  1031. * execution path (pump_messages) would be required to call wake_up or
  1032. * friends on every SPI message. Do this instead
  1033. */
  1034. drv_data->run = QUEUE_STOPPED;
  1035. while (!list_empty(&drv_data->queue) && drv_data->busy && limit--) {
  1036. spin_unlock_irqrestore(&drv_data->lock, flags);
  1037. msleep(10);
  1038. spin_lock_irqsave(&drv_data->lock, flags);
  1039. }
  1040. if (!list_empty(&drv_data->queue) || drv_data->busy)
  1041. status = -EBUSY;
  1042. spin_unlock_irqrestore(&drv_data->lock, flags);
  1043. return status;
  1044. }
  1045. static inline int destroy_queue(struct driver_data *drv_data)
  1046. {
  1047. int status;
  1048. status = stop_queue(drv_data);
  1049. if (status != 0)
  1050. return status;
  1051. destroy_workqueue(drv_data->workqueue);
  1052. return 0;
  1053. }
  1054. static int __init bfin5xx_spi_probe(struct platform_device *pdev)
  1055. {
  1056. struct device *dev = &pdev->dev;
  1057. struct bfin5xx_spi_master *platform_info;
  1058. struct spi_master *master;
  1059. struct driver_data *drv_data = 0;
  1060. struct resource *res;
  1061. int status = 0;
  1062. platform_info = dev->platform_data;
  1063. /* Allocate master with space for drv_data */
  1064. master = spi_alloc_master(dev, sizeof(struct driver_data) + 16);
  1065. if (!master) {
  1066. dev_err(&pdev->dev, "can not alloc spi_master\n");
  1067. return -ENOMEM;
  1068. }
  1069. drv_data = spi_master_get_devdata(master);
  1070. drv_data->master = master;
  1071. drv_data->master_info = platform_info;
  1072. drv_data->pdev = pdev;
  1073. drv_data->pin_req = platform_info->pin_req;
  1074. master->bus_num = pdev->id;
  1075. master->num_chipselect = platform_info->num_chipselect;
  1076. master->cleanup = cleanup;
  1077. master->setup = setup;
  1078. master->transfer = transfer;
  1079. /* Find and map our resources */
  1080. res = platform_get_resource(pdev, IORESOURCE_MEM, 0);
  1081. if (res == NULL) {
  1082. dev_err(dev, "Cannot get IORESOURCE_MEM\n");
  1083. status = -ENOENT;
  1084. goto out_error_get_res;
  1085. }
  1086. drv_data->regs_base = ioremap(res->start, (res->end - res->start + 1));
  1087. if (drv_data->regs_base == NULL) {
  1088. dev_err(dev, "Cannot map IO\n");
  1089. status = -ENXIO;
  1090. goto out_error_ioremap;
  1091. }
  1092. drv_data->dma_channel = platform_get_irq(pdev, 0);
  1093. if (drv_data->dma_channel < 0) {
  1094. dev_err(dev, "No DMA channel specified\n");
  1095. status = -ENOENT;
  1096. goto out_error_no_dma_ch;
  1097. }
  1098. /* Initial and start queue */
  1099. status = init_queue(drv_data);
  1100. if (status != 0) {
  1101. dev_err(dev, "problem initializing queue\n");
  1102. goto out_error_queue_alloc;
  1103. }
  1104. status = start_queue(drv_data);
  1105. if (status != 0) {
  1106. dev_err(dev, "problem starting queue\n");
  1107. goto out_error_queue_alloc;
  1108. }
  1109. /* Register with the SPI framework */
  1110. platform_set_drvdata(pdev, drv_data);
  1111. status = spi_register_master(master);
  1112. if (status != 0) {
  1113. dev_err(dev, "problem registering spi master\n");
  1114. goto out_error_queue_alloc;
  1115. }
  1116. status = peripheral_request_list(drv_data->pin_req, DRV_NAME);
  1117. if (status != 0) {
  1118. dev_err(&pdev->dev, ": Requesting Peripherals failed\n");
  1119. goto out_error;
  1120. }
  1121. dev_info(dev, "%s, Version %s, regs_base@%p, dma channel@%d\n",
  1122. DRV_DESC, DRV_VERSION, drv_data->regs_base,
  1123. drv_data->dma_channel);
  1124. return status;
  1125. out_error_queue_alloc:
  1126. destroy_queue(drv_data);
  1127. out_error_no_dma_ch:
  1128. iounmap((void *) drv_data->regs_base);
  1129. out_error_ioremap:
  1130. out_error_get_res:
  1131. out_error:
  1132. spi_master_put(master);
  1133. return status;
  1134. }
  1135. /* stop hardware and remove the driver */
  1136. static int __devexit bfin5xx_spi_remove(struct platform_device *pdev)
  1137. {
  1138. struct driver_data *drv_data = platform_get_drvdata(pdev);
  1139. int status = 0;
  1140. if (!drv_data)
  1141. return 0;
  1142. /* Remove the queue */
  1143. status = destroy_queue(drv_data);
  1144. if (status != 0)
  1145. return status;
  1146. /* Disable the SSP at the peripheral and SOC level */
  1147. bfin_spi_disable(drv_data);
  1148. /* Release DMA */
  1149. if (drv_data->master_info->enable_dma) {
  1150. if (dma_channel_active(drv_data->dma_channel))
  1151. free_dma(drv_data->dma_channel);
  1152. }
  1153. /* Disconnect from the SPI framework */
  1154. spi_unregister_master(drv_data->master);
  1155. peripheral_free_list(drv_data->pin_req);
  1156. /* Prevent double remove */
  1157. platform_set_drvdata(pdev, NULL);
  1158. return 0;
  1159. }
  1160. #ifdef CONFIG_PM
  1161. static int bfin5xx_spi_suspend(struct platform_device *pdev, pm_message_t state)
  1162. {
  1163. struct driver_data *drv_data = platform_get_drvdata(pdev);
  1164. int status = 0;
  1165. status = stop_queue(drv_data);
  1166. if (status != 0)
  1167. return status;
  1168. /* stop hardware */
  1169. bfin_spi_disable(drv_data);
  1170. return 0;
  1171. }
  1172. static int bfin5xx_spi_resume(struct platform_device *pdev)
  1173. {
  1174. struct driver_data *drv_data = platform_get_drvdata(pdev);
  1175. int status = 0;
  1176. /* Enable the SPI interface */
  1177. bfin_spi_enable(drv_data);
  1178. /* Start the queue running */
  1179. status = start_queue(drv_data);
  1180. if (status != 0) {
  1181. dev_err(&pdev->dev, "problem starting queue (%d)\n", status);
  1182. return status;
  1183. }
  1184. return 0;
  1185. }
  1186. #else
  1187. #define bfin5xx_spi_suspend NULL
  1188. #define bfin5xx_spi_resume NULL
  1189. #endif /* CONFIG_PM */
  1190. MODULE_ALIAS("bfin-spi-master"); /* for platform bus hotplug */
  1191. static struct platform_driver bfin5xx_spi_driver = {
  1192. .driver = {
  1193. .name = DRV_NAME,
  1194. .owner = THIS_MODULE,
  1195. },
  1196. .suspend = bfin5xx_spi_suspend,
  1197. .resume = bfin5xx_spi_resume,
  1198. .remove = __devexit_p(bfin5xx_spi_remove),
  1199. };
  1200. static int __init bfin5xx_spi_init(void)
  1201. {
  1202. return platform_driver_probe(&bfin5xx_spi_driver, bfin5xx_spi_probe);
  1203. }
  1204. module_init(bfin5xx_spi_init);
  1205. static void __exit bfin5xx_spi_exit(void)
  1206. {
  1207. platform_driver_unregister(&bfin5xx_spi_driver);
  1208. }
  1209. module_exit(bfin5xx_spi_exit);