sh-sci.h 26 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703
  1. /* $Id: sh-sci.h,v 1.4 2004/02/19 16:43:56 lethal Exp $
  2. *
  3. * linux/drivers/serial/sh-sci.h
  4. *
  5. * SuperH on-chip serial module support. (SCI with no FIFO / with FIFO)
  6. * Copyright (C) 1999, 2000 Niibe Yutaka
  7. * Copyright (C) 2000 Greg Banks
  8. * Copyright (C) 2002, 2003 Paul Mundt
  9. * Modified to support multiple serial ports. Stuart Menefy (May 2000).
  10. * Modified to support SH7300(SH-Mobile) SCIF. Takashi Kusuda (Jun 2003).
  11. * Modified to support H8/300 Series Yoshinori Sato (Feb 2004).
  12. * Removed SH7300 support (Jul 2007).
  13. * Modified to support SH7720 SCIF. Markus Brunner, Mark Jonas (Aug 2007).
  14. */
  15. #include <linux/serial_core.h>
  16. #include <asm/io.h>
  17. #include <asm/gpio.h>
  18. #if defined(CONFIG_H83007) || defined(CONFIG_H83068)
  19. #include <asm/regs306x.h>
  20. #endif
  21. #if defined(CONFIG_H8S2678)
  22. #include <asm/regs267x.h>
  23. #endif
  24. #if defined(CONFIG_CPU_SUBTYPE_SH7706) || \
  25. defined(CONFIG_CPU_SUBTYPE_SH7707) || \
  26. defined(CONFIG_CPU_SUBTYPE_SH7708) || \
  27. defined(CONFIG_CPU_SUBTYPE_SH7709)
  28. # define SCPCR 0xA4000116 /* 16 bit SCI and SCIF */
  29. # define SCPDR 0xA4000136 /* 8 bit SCI and SCIF */
  30. # define SCSCR_INIT(port) 0x30 /* TIE=0,RIE=0,TE=1,RE=1 */
  31. # define SCI_AND_SCIF
  32. #elif defined(CONFIG_CPU_SUBTYPE_SH7705)
  33. # define SCIF0 0xA4400000
  34. # define SCIF2 0xA4410000
  35. # define SCSMR_Ir 0xA44A0000
  36. # define IRDA_SCIF SCIF0
  37. # define SCPCR 0xA4000116
  38. # define SCPDR 0xA4000136
  39. /* Set the clock source,
  40. * SCIF2 (0xA4410000) -> External clock, SCK pin used as clock input
  41. * SCIF0 (0xA4400000) -> Internal clock, SCK pin as serial clock output
  42. */
  43. # define SCSCR_INIT(port) (port->mapbase == SCIF2) ? 0xF3 : 0xF0
  44. # define SCIF_ONLY
  45. #elif defined(CONFIG_CPU_SUBTYPE_SH7720)
  46. # define SCSCR_INIT(port) 0x0030 /* TIE=0,RIE=0,TE=1,RE=1 */
  47. # define SCIF_ONLY
  48. #define SCIF_ORER 0x0200 /* overrun error bit */
  49. #elif defined(CONFIG_SH_RTS7751R2D)
  50. # define SCSPTR2 0xFFE80020 /* 16 bit SCIF */
  51. # define SCIF_ORER 0x0001 /* overrun error bit */
  52. # define SCSCR_INIT(port) 0x3a /* TIE=0,RIE=0,TE=1,RE=1,REIE=1 */
  53. # define SCIF_ONLY
  54. #elif defined(CONFIG_CPU_SUBTYPE_SH7750) || \
  55. defined(CONFIG_CPU_SUBTYPE_SH7750R) || \
  56. defined(CONFIG_CPU_SUBTYPE_SH7750S) || \
  57. defined(CONFIG_CPU_SUBTYPE_SH7091) || \
  58. defined(CONFIG_CPU_SUBTYPE_SH7751) || \
  59. defined(CONFIG_CPU_SUBTYPE_SH7751R)
  60. # define SCSPTR1 0xffe0001c /* 8 bit SCI */
  61. # define SCSPTR2 0xFFE80020 /* 16 bit SCIF */
  62. # define SCIF_ORER 0x0001 /* overrun error bit */
  63. # define SCSCR_INIT(port) (((port)->type == PORT_SCI) ? \
  64. 0x30 /* TIE=0,RIE=0,TE=1,RE=1 */ : \
  65. 0x38 /* TIE=0,RIE=0,TE=1,RE=1,REIE=1 */ )
  66. # define SCI_AND_SCIF
  67. #elif defined(CONFIG_CPU_SUBTYPE_SH7760)
  68. # define SCSPTR0 0xfe600024 /* 16 bit SCIF */
  69. # define SCSPTR1 0xfe610024 /* 16 bit SCIF */
  70. # define SCSPTR2 0xfe620024 /* 16 bit SCIF */
  71. # define SCIF_ORER 0x0001 /* overrun error bit */
  72. # define SCSCR_INIT(port) 0x38 /* TIE=0,RIE=0,TE=1,RE=1,REIE=1 */
  73. # define SCIF_ONLY
  74. #elif defined(CONFIG_CPU_SUBTYPE_SH7710) || defined(CONFIG_CPU_SUBTYPE_SH7712)
  75. # define SCSPTR0 0xA4400000 /* 16 bit SCIF */
  76. # define SCIF_ORER 0x0001 /* overrun error bit */
  77. # define PACR 0xa4050100
  78. # define PBCR 0xa4050102
  79. # define SCSCR_INIT(port) 0x3B
  80. # define SCIF_ONLY
  81. #elif defined(CONFIG_CPU_SUBTYPE_SH7343)
  82. # define SCSPTR0 0xffe00010 /* 16 bit SCIF */
  83. # define SCSPTR1 0xffe10010 /* 16 bit SCIF */
  84. # define SCSPTR2 0xffe20010 /* 16 bit SCIF */
  85. # define SCSPTR3 0xffe30010 /* 16 bit SCIF */
  86. # define SCSCR_INIT(port) 0x32 /* TIE=0,RIE=0,TE=1,RE=1,REIE=0,CKE=1 */
  87. # define SCIF_ONLY
  88. #elif defined(CONFIG_CPU_SUBTYPE_SH7722)
  89. # define SCPDR0 0xA405013E /* 16 bit SCIF0 PSDR */
  90. # define SCSPTR0 SCPDR0
  91. # define SCIF_ORER 0x0001 /* overrun error bit */
  92. # define SCSCR_INIT(port) 0x0038 /* TIE=0,RIE=0,TE=1,RE=1,REIE=1 */
  93. # define SCIF_ONLY
  94. # define PORT_PSCR 0xA405011E
  95. #elif defined(CONFIG_CPU_SUBTYPE_SH4_202)
  96. # define SCSPTR2 0xffe80020 /* 16 bit SCIF */
  97. # define SCIF_ORER 0x0001 /* overrun error bit */
  98. # define SCSCR_INIT(port) 0x38 /* TIE=0,RIE=0,TE=1,RE=1,REIE=1 */
  99. # define SCIF_ONLY
  100. #elif defined(CONFIG_CPU_SUBTYPE_SH5_101) || defined(CONFIG_CPU_SUBTYPE_SH5_103)
  101. # include <asm/hardware.h>
  102. # define SCIF_BASE_ADDR 0x01030000
  103. # define SCIF_ADDR_SH5 PHYS_PERIPHERAL_BLOCK+SCIF_BASE_ADDR
  104. # define SCIF_PTR2_OFFS 0x0000020
  105. # define SCIF_LSR2_OFFS 0x0000024
  106. # define SCSPTR2 ((port->mapbase)+SCIF_PTR2_OFFS) /* 16 bit SCIF */
  107. # define SCLSR2 ((port->mapbase)+SCIF_LSR2_OFFS) /* 16 bit SCIF */
  108. # define SCSCR_INIT(port) 0x38 /* TIE=0,RIE=0, TE=1,RE=1,REIE=1 */
  109. # define SCIF_ONLY
  110. #elif defined(CONFIG_H83007) || defined(CONFIG_H83068)
  111. # define SCSCR_INIT(port) 0x30 /* TIE=0,RIE=0,TE=1,RE=1 */
  112. # define SCI_ONLY
  113. # define H8300_SCI_DR(ch) *(volatile char *)(P1DR + h8300_sci_pins[ch].port)
  114. #elif defined(CONFIG_H8S2678)
  115. # define SCSCR_INIT(port) 0x30 /* TIE=0,RIE=0,TE=1,RE=1 */
  116. # define SCI_ONLY
  117. # define H8300_SCI_DR(ch) *(volatile char *)(P1DR + h8300_sci_pins[ch].port)
  118. #elif defined(CONFIG_CPU_SUBTYPE_SH7770)
  119. # define SCSPTR0 0xff923020 /* 16 bit SCIF */
  120. # define SCSPTR1 0xff924020 /* 16 bit SCIF */
  121. # define SCSPTR2 0xff925020 /* 16 bit SCIF */
  122. # define SCIF_ORER 0x0001 /* overrun error bit */
  123. # define SCSCR_INIT(port) 0x3c /* TIE=0,RIE=0,TE=1,RE=1,REIE=1,cke=2 */
  124. # define SCIF_ONLY
  125. #elif defined(CONFIG_CPU_SUBTYPE_SH7780)
  126. # define SCSPTR0 0xffe00024 /* 16 bit SCIF */
  127. # define SCSPTR1 0xffe10024 /* 16 bit SCIF */
  128. # define SCIF_ORER 0x0001 /* Overrun error bit */
  129. # define SCSCR_INIT(port) 0x3a /* TIE=0,RIE=0,TE=1,RE=1,REIE=1 */
  130. # define SCIF_ONLY
  131. #elif defined(CONFIG_CPU_SUBTYPE_SH7785)
  132. # define SCSPTR0 0xffea0024 /* 16 bit SCIF */
  133. # define SCSPTR1 0xffeb0024 /* 16 bit SCIF */
  134. # define SCSPTR2 0xffec0024 /* 16 bit SCIF */
  135. # define SCSPTR3 0xffed0024 /* 16 bit SCIF */
  136. # define SCSPTR4 0xffee0024 /* 16 bit SCIF */
  137. # define SCSPTR5 0xffef0024 /* 16 bit SCIF */
  138. # define SCIF_OPER 0x0001 /* Overrun error bit */
  139. # define SCSCR_INIT(port) 0x3a /* TIE=0,RIE=0,TE=1,RE=1,REIE=1 */
  140. # define SCIF_ONLY
  141. #elif defined(CONFIG_CPU_SUBTYPE_SH7206)
  142. # define SCSPTR0 0xfffe8020 /* 16 bit SCIF */
  143. # define SCSPTR1 0xfffe8820 /* 16 bit SCIF */
  144. # define SCSPTR2 0xfffe9020 /* 16 bit SCIF */
  145. # define SCSPTR3 0xfffe9820 /* 16 bit SCIF */
  146. # define SCSCR_INIT(port) 0x38 /* TIE=0,RIE=0,TE=1,RE=1,REIE=1 */
  147. # define SCIF_ONLY
  148. #elif defined(CONFIG_CPU_SUBTYPE_SH7619)
  149. # define SCSPTR0 0xf8400020 /* 16 bit SCIF */
  150. # define SCSPTR1 0xf8410020 /* 16 bit SCIF */
  151. # define SCSPTR2 0xf8420020 /* 16 bit SCIF */
  152. # define SCIF_ORER 0x0001 /* overrun error bit */
  153. # define SCSCR_INIT(port) 0x38 /* TIE=0,RIE=0,TE=1,RE=1,REIE=1 */
  154. # define SCIF_ONLY
  155. #elif defined(CONFIG_CPU_SUBTYPE_SHX3)
  156. # define SCSPTR0 0xffc30020 /* 16 bit SCIF */
  157. # define SCSPTR1 0xffc40020 /* 16 bit SCIF */
  158. # define SCSPTR2 0xffc50020 /* 16 bit SCIF */
  159. # define SCSPTR3 0xffc60020 /* 16 bit SCIF */
  160. # define SCIF_ORER 0x0001 /* Overrun error bit */
  161. # define SCSCR_INIT(port) 0x38 /* TIE=0,RIE=0,TE=1,RE=1,REIE=1 */
  162. # define SCIF_ONLY
  163. #else
  164. # error CPU subtype not defined
  165. #endif
  166. /* SCSCR */
  167. #define SCI_CTRL_FLAGS_TIE 0x80 /* all */
  168. #define SCI_CTRL_FLAGS_RIE 0x40 /* all */
  169. #define SCI_CTRL_FLAGS_TE 0x20 /* all */
  170. #define SCI_CTRL_FLAGS_RE 0x10 /* all */
  171. #if defined(CONFIG_CPU_SUBTYPE_SH7750) || \
  172. defined(CONFIG_CPU_SUBTYPE_SH7091) || \
  173. defined(CONFIG_CPU_SUBTYPE_SH7750R) || \
  174. defined(CONFIG_CPU_SUBTYPE_SH7750S) || \
  175. defined(CONFIG_CPU_SUBTYPE_SH7751) || \
  176. defined(CONFIG_CPU_SUBTYPE_SH7751R) || \
  177. defined(CONFIG_CPU_SUBTYPE_SH7780) || \
  178. defined(CONFIG_CPU_SUBTYPE_SH7785) || \
  179. defined(CONFIG_CPU_SUBTYPE_SHX3)
  180. #define SCI_CTRL_FLAGS_REIE 0x08 /* 7750 SCIF */
  181. #else
  182. #define SCI_CTRL_FLAGS_REIE 0
  183. #endif
  184. /* SCI_CTRL_FLAGS_MPIE 0x08 * 7707 SCI, 7708 SCI, 7709 SCI, 7750 SCI */
  185. /* SCI_CTRL_FLAGS_TEIE 0x04 * 7707 SCI, 7708 SCI, 7709 SCI, 7750 SCI */
  186. /* SCI_CTRL_FLAGS_CKE1 0x02 * all */
  187. /* SCI_CTRL_FLAGS_CKE0 0x01 * 7707 SCI/SCIF, 7708 SCI, 7709 SCI/SCIF, 7750 SCI */
  188. /* SCxSR SCI */
  189. #define SCI_TDRE 0x80 /* 7707 SCI, 7708 SCI, 7709 SCI, 7750 SCI */
  190. #define SCI_RDRF 0x40 /* 7707 SCI, 7708 SCI, 7709 SCI, 7750 SCI */
  191. #define SCI_ORER 0x20 /* 7707 SCI, 7708 SCI, 7709 SCI, 7750 SCI */
  192. #define SCI_FER 0x10 /* 7707 SCI, 7708 SCI, 7709 SCI, 7750 SCI */
  193. #define SCI_PER 0x08 /* 7707 SCI, 7708 SCI, 7709 SCI, 7750 SCI */
  194. #define SCI_TEND 0x04 /* 7707 SCI, 7708 SCI, 7709 SCI, 7750 SCI */
  195. /* SCI_MPB 0x02 * 7707 SCI, 7708 SCI, 7709 SCI, 7750 SCI */
  196. /* SCI_MPBT 0x01 * 7707 SCI, 7708 SCI, 7709 SCI, 7750 SCI */
  197. #define SCI_ERRORS ( SCI_PER | SCI_FER | SCI_ORER)
  198. /* SCxSR SCIF */
  199. #define SCIF_ER 0x0080 /* 7705 SCIF, 7707 SCIF, 7709 SCIF, 7750 SCIF */
  200. #define SCIF_TEND 0x0040 /* 7705 SCIF, 7707 SCIF, 7709 SCIF, 7750 SCIF */
  201. #define SCIF_TDFE 0x0020 /* 7705 SCIF, 7707 SCIF, 7709 SCIF, 7750 SCIF */
  202. #define SCIF_BRK 0x0010 /* 7705 SCIF, 7707 SCIF, 7709 SCIF, 7750 SCIF */
  203. #define SCIF_FER 0x0008 /* 7705 SCIF, 7707 SCIF, 7709 SCIF, 7750 SCIF */
  204. #define SCIF_PER 0x0004 /* 7705 SCIF, 7707 SCIF, 7709 SCIF, 7750 SCIF */
  205. #define SCIF_RDF 0x0002 /* 7705 SCIF, 7707 SCIF, 7709 SCIF, 7750 SCIF */
  206. #define SCIF_DR 0x0001 /* 7705 SCIF, 7707 SCIF, 7709 SCIF, 7750 SCIF */
  207. #if defined(CONFIG_CPU_SUBTYPE_SH7705) || \
  208. defined(CONFIG_CPU_SUBTYPE_SH7720)
  209. #define SCIF_ORER 0x0200
  210. #define SCIF_ERRORS ( SCIF_PER | SCIF_FER | SCIF_ER | SCIF_BRK | SCIF_ORER)
  211. #define SCIF_RFDC_MASK 0x007f
  212. #define SCIF_TXROOM_MAX 64
  213. #else
  214. #define SCIF_ERRORS ( SCIF_PER | SCIF_FER | SCIF_ER | SCIF_BRK)
  215. #define SCIF_RFDC_MASK 0x001f
  216. #define SCIF_TXROOM_MAX 16
  217. #endif
  218. #if defined(SCI_ONLY)
  219. # define SCxSR_TEND(port) SCI_TEND
  220. # define SCxSR_ERRORS(port) SCI_ERRORS
  221. # define SCxSR_RDxF(port) SCI_RDRF
  222. # define SCxSR_TDxE(port) SCI_TDRE
  223. # define SCxSR_ORER(port) SCI_ORER
  224. # define SCxSR_FER(port) SCI_FER
  225. # define SCxSR_PER(port) SCI_PER
  226. # define SCxSR_BRK(port) 0x00
  227. # define SCxSR_RDxF_CLEAR(port) 0xbc
  228. # define SCxSR_ERROR_CLEAR(port) 0xc4
  229. # define SCxSR_TDxE_CLEAR(port) 0x78
  230. # define SCxSR_BREAK_CLEAR(port) 0xc4
  231. #elif defined(SCIF_ONLY)
  232. # define SCxSR_TEND(port) SCIF_TEND
  233. # define SCxSR_ERRORS(port) SCIF_ERRORS
  234. # define SCxSR_RDxF(port) SCIF_RDF
  235. # define SCxSR_TDxE(port) SCIF_TDFE
  236. #if defined(CONFIG_CPU_SUBTYPE_SH7705)
  237. # define SCxSR_ORER(port) SCIF_ORER
  238. #else
  239. # define SCxSR_ORER(port) 0x0000
  240. #endif
  241. # define SCxSR_FER(port) SCIF_FER
  242. # define SCxSR_PER(port) SCIF_PER
  243. # define SCxSR_BRK(port) SCIF_BRK
  244. #if defined(CONFIG_CPU_SUBTYPE_SH7705) || \
  245. defined(CONFIG_CPU_SUBTYPE_SH7720)
  246. # define SCxSR_RDxF_CLEAR(port) (sci_in(port,SCxSR)&0xfffc)
  247. # define SCxSR_ERROR_CLEAR(port) (sci_in(port,SCxSR)&0xfd73)
  248. # define SCxSR_TDxE_CLEAR(port) (sci_in(port,SCxSR)&0xffdf)
  249. # define SCxSR_BREAK_CLEAR(port) (sci_in(port,SCxSR)&0xffe3)
  250. #else
  251. /* SH7705 can also use this, clearing is same between 7705 and 7709 */
  252. # define SCxSR_RDxF_CLEAR(port) 0x00fc
  253. # define SCxSR_ERROR_CLEAR(port) 0x0073
  254. # define SCxSR_TDxE_CLEAR(port) 0x00df
  255. # define SCxSR_BREAK_CLEAR(port) 0x00e3
  256. #endif
  257. #else
  258. # define SCxSR_TEND(port) (((port)->type == PORT_SCI) ? SCI_TEND : SCIF_TEND)
  259. # define SCxSR_ERRORS(port) (((port)->type == PORT_SCI) ? SCI_ERRORS : SCIF_ERRORS)
  260. # define SCxSR_RDxF(port) (((port)->type == PORT_SCI) ? SCI_RDRF : SCIF_RDF)
  261. # define SCxSR_TDxE(port) (((port)->type == PORT_SCI) ? SCI_TDRE : SCIF_TDFE)
  262. # define SCxSR_ORER(port) (((port)->type == PORT_SCI) ? SCI_ORER : 0x0000)
  263. # define SCxSR_FER(port) (((port)->type == PORT_SCI) ? SCI_FER : SCIF_FER)
  264. # define SCxSR_PER(port) (((port)->type == PORT_SCI) ? SCI_PER : SCIF_PER)
  265. # define SCxSR_BRK(port) (((port)->type == PORT_SCI) ? 0x00 : SCIF_BRK)
  266. # define SCxSR_RDxF_CLEAR(port) (((port)->type == PORT_SCI) ? 0xbc : 0x00fc)
  267. # define SCxSR_ERROR_CLEAR(port) (((port)->type == PORT_SCI) ? 0xc4 : 0x0073)
  268. # define SCxSR_TDxE_CLEAR(port) (((port)->type == PORT_SCI) ? 0x78 : 0x00df)
  269. # define SCxSR_BREAK_CLEAR(port) (((port)->type == PORT_SCI) ? 0xc4 : 0x00e3)
  270. #endif
  271. /* SCFCR */
  272. #define SCFCR_RFRST 0x0002
  273. #define SCFCR_TFRST 0x0004
  274. #define SCFCR_TCRST 0x4000
  275. #define SCFCR_MCE 0x0008
  276. #define SCI_MAJOR 204
  277. #define SCI_MINOR_START 8
  278. /* Generic serial flags */
  279. #define SCI_RX_THROTTLE 0x0000001
  280. #define SCI_MAGIC 0xbabeface
  281. /*
  282. * Events are used to schedule things to happen at timer-interrupt
  283. * time, instead of at rs interrupt time.
  284. */
  285. #define SCI_EVENT_WRITE_WAKEUP 0
  286. #define SCI_IN(size, offset) \
  287. unsigned int addr = port->mapbase + (offset); \
  288. if ((size) == 8) { \
  289. return ctrl_inb(addr); \
  290. } else { \
  291. return ctrl_inw(addr); \
  292. }
  293. #define SCI_OUT(size, offset, value) \
  294. unsigned int addr = port->mapbase + (offset); \
  295. if ((size) == 8) { \
  296. ctrl_outb(value, addr); \
  297. } else { \
  298. ctrl_outw(value, addr); \
  299. }
  300. #define CPU_SCIx_FNS(name, sci_offset, sci_size, scif_offset, scif_size)\
  301. static inline unsigned int sci_##name##_in(struct uart_port *port) \
  302. { \
  303. if (port->type == PORT_SCI) { \
  304. SCI_IN(sci_size, sci_offset) \
  305. } else { \
  306. SCI_IN(scif_size, scif_offset); \
  307. } \
  308. } \
  309. static inline void sci_##name##_out(struct uart_port *port, unsigned int value) \
  310. { \
  311. if (port->type == PORT_SCI) { \
  312. SCI_OUT(sci_size, sci_offset, value) \
  313. } else { \
  314. SCI_OUT(scif_size, scif_offset, value); \
  315. } \
  316. }
  317. #define CPU_SCIF_FNS(name, scif_offset, scif_size) \
  318. static inline unsigned int sci_##name##_in(struct uart_port *port) \
  319. { \
  320. SCI_IN(scif_size, scif_offset); \
  321. } \
  322. static inline void sci_##name##_out(struct uart_port *port, unsigned int value) \
  323. { \
  324. SCI_OUT(scif_size, scif_offset, value); \
  325. }
  326. #define CPU_SCI_FNS(name, sci_offset, sci_size) \
  327. static inline unsigned int sci_##name##_in(struct uart_port* port) \
  328. { \
  329. SCI_IN(sci_size, sci_offset); \
  330. } \
  331. static inline void sci_##name##_out(struct uart_port* port, unsigned int value) \
  332. { \
  333. SCI_OUT(sci_size, sci_offset, value); \
  334. }
  335. #ifdef CONFIG_CPU_SH3
  336. #if defined(CONFIG_CPU_SUBTYPE_SH7710) || defined(CONFIG_CPU_SUBTYPE_SH7712)
  337. #define SCIx_FNS(name, sh3_sci_offset, sh3_sci_size, sh4_sci_offset, sh4_sci_size, \
  338. sh3_scif_offset, sh3_scif_size, sh4_scif_offset, sh4_scif_size, \
  339. h8_sci_offset, h8_sci_size) \
  340. CPU_SCIx_FNS(name, sh4_sci_offset, sh4_sci_size, sh4_scif_offset, sh4_scif_size)
  341. #define SCIF_FNS(name, sh3_scif_offset, sh3_scif_size, sh4_scif_offset, sh4_scif_size) \
  342. CPU_SCIF_FNS(name, sh4_scif_offset, sh4_scif_size)
  343. #elif defined(CONFIG_CPU_SUBTYPE_SH7705) || \
  344. defined(CONFIG_CPU_SUBTYPE_SH7720)
  345. #define SCIF_FNS(name, scif_offset, scif_size) \
  346. CPU_SCIF_FNS(name, scif_offset, scif_size)
  347. #else
  348. #define SCIx_FNS(name, sh3_sci_offset, sh3_sci_size, sh4_sci_offset, sh4_sci_size, \
  349. sh3_scif_offset, sh3_scif_size, sh4_scif_offset, sh4_scif_size, \
  350. h8_sci_offset, h8_sci_size) \
  351. CPU_SCIx_FNS(name, sh3_sci_offset, sh3_sci_size, sh3_scif_offset, sh3_scif_size)
  352. #define SCIF_FNS(name, sh3_scif_offset, sh3_scif_size, sh4_scif_offset, sh4_scif_size) \
  353. CPU_SCIF_FNS(name, sh3_scif_offset, sh3_scif_size)
  354. #endif
  355. #elif defined(__H8300H__) || defined(__H8300S__)
  356. #define SCIx_FNS(name, sh3_sci_offset, sh3_sci_size, sh4_sci_offset, sh4_sci_size, \
  357. sh3_scif_offset, sh3_scif_size, sh4_scif_offset, sh4_scif_size, \
  358. h8_sci_offset, h8_sci_size) \
  359. CPU_SCI_FNS(name, h8_sci_offset, h8_sci_size)
  360. #define SCIF_FNS(name, sh3_scif_offset, sh3_scif_size, sh4_scif_offset, sh4_scif_size)
  361. #else
  362. #define SCIx_FNS(name, sh3_sci_offset, sh3_sci_size, sh4_sci_offset, sh4_sci_size, \
  363. sh3_scif_offset, sh3_scif_size, sh4_scif_offset, sh4_scif_size, \
  364. h8_sci_offset, h8_sci_size) \
  365. CPU_SCIx_FNS(name, sh4_sci_offset, sh4_sci_size, sh4_scif_offset, sh4_scif_size)
  366. #define SCIF_FNS(name, sh3_scif_offset, sh3_scif_size, sh4_scif_offset, sh4_scif_size) \
  367. CPU_SCIF_FNS(name, sh4_scif_offset, sh4_scif_size)
  368. #endif
  369. #if defined(CONFIG_CPU_SUBTYPE_SH7705) || \
  370. defined(CONFIG_CPU_SUBTYPE_SH7720)
  371. SCIF_FNS(SCSMR, 0x00, 16)
  372. SCIF_FNS(SCBRR, 0x04, 8)
  373. SCIF_FNS(SCSCR, 0x08, 16)
  374. SCIF_FNS(SCTDSR, 0x0c, 8)
  375. SCIF_FNS(SCFER, 0x10, 16)
  376. SCIF_FNS(SCxSR, 0x14, 16)
  377. SCIF_FNS(SCFCR, 0x18, 16)
  378. SCIF_FNS(SCFDR, 0x1c, 16)
  379. SCIF_FNS(SCxTDR, 0x20, 8)
  380. SCIF_FNS(SCxRDR, 0x24, 8)
  381. SCIF_FNS(SCLSR, 0x24, 16)
  382. #else
  383. /* reg SCI/SH3 SCI/SH4 SCIF/SH3 SCIF/SH4 SCI/H8*/
  384. /* name off sz off sz off sz off sz off sz*/
  385. SCIx_FNS(SCSMR, 0x00, 8, 0x00, 8, 0x00, 8, 0x00, 16, 0x00, 8)
  386. SCIx_FNS(SCBRR, 0x02, 8, 0x04, 8, 0x02, 8, 0x04, 8, 0x01, 8)
  387. SCIx_FNS(SCSCR, 0x04, 8, 0x08, 8, 0x04, 8, 0x08, 16, 0x02, 8)
  388. SCIx_FNS(SCxTDR, 0x06, 8, 0x0c, 8, 0x06, 8, 0x0C, 8, 0x03, 8)
  389. SCIx_FNS(SCxSR, 0x08, 8, 0x10, 8, 0x08, 16, 0x10, 16, 0x04, 8)
  390. SCIx_FNS(SCxRDR, 0x0a, 8, 0x14, 8, 0x0A, 8, 0x14, 8, 0x05, 8)
  391. SCIF_FNS(SCFCR, 0x0c, 8, 0x18, 16)
  392. #if defined(CONFIG_CPU_SUBTYPE_SH7760) || \
  393. defined(CONFIG_CPU_SUBTYPE_SH7780) || \
  394. defined(CONFIG_CPU_SUBTYPE_SH7785)
  395. SCIF_FNS(SCFDR, 0x0e, 16, 0x1C, 16)
  396. SCIF_FNS(SCTFDR, 0x0e, 16, 0x1C, 16)
  397. SCIF_FNS(SCRFDR, 0x0e, 16, 0x20, 16)
  398. SCIF_FNS(SCSPTR, 0, 0, 0x24, 16)
  399. SCIF_FNS(SCLSR, 0, 0, 0x28, 16)
  400. #else
  401. SCIF_FNS(SCFDR, 0x0e, 16, 0x1C, 16)
  402. SCIF_FNS(SCSPTR, 0, 0, 0x20, 16)
  403. SCIF_FNS(SCLSR, 0, 0, 0x24, 16)
  404. #endif
  405. #endif
  406. #define sci_in(port, reg) sci_##reg##_in(port)
  407. #define sci_out(port, reg, value) sci_##reg##_out(port, value)
  408. /* H8/300 series SCI pins assignment */
  409. #if defined(__H8300H__) || defined(__H8300S__)
  410. static const struct __attribute__((packed)) {
  411. int port; /* GPIO port no */
  412. unsigned short rx,tx; /* GPIO bit no */
  413. } h8300_sci_pins[] = {
  414. #if defined(CONFIG_H83007) || defined(CONFIG_H83068)
  415. { /* SCI0 */
  416. .port = H8300_GPIO_P9,
  417. .rx = H8300_GPIO_B2,
  418. .tx = H8300_GPIO_B0,
  419. },
  420. { /* SCI1 */
  421. .port = H8300_GPIO_P9,
  422. .rx = H8300_GPIO_B3,
  423. .tx = H8300_GPIO_B1,
  424. },
  425. { /* SCI2 */
  426. .port = H8300_GPIO_PB,
  427. .rx = H8300_GPIO_B7,
  428. .tx = H8300_GPIO_B6,
  429. }
  430. #elif defined(CONFIG_H8S2678)
  431. { /* SCI0 */
  432. .port = H8300_GPIO_P3,
  433. .rx = H8300_GPIO_B2,
  434. .tx = H8300_GPIO_B0,
  435. },
  436. { /* SCI1 */
  437. .port = H8300_GPIO_P3,
  438. .rx = H8300_GPIO_B3,
  439. .tx = H8300_GPIO_B1,
  440. },
  441. { /* SCI2 */
  442. .port = H8300_GPIO_P5,
  443. .rx = H8300_GPIO_B1,
  444. .tx = H8300_GPIO_B0,
  445. }
  446. #endif
  447. };
  448. #endif
  449. #if defined(CONFIG_CPU_SUBTYPE_SH7706) || \
  450. defined(CONFIG_CPU_SUBTYPE_SH7707) || \
  451. defined(CONFIG_CPU_SUBTYPE_SH7708) || \
  452. defined(CONFIG_CPU_SUBTYPE_SH7709)
  453. static inline int sci_rxd_in(struct uart_port *port)
  454. {
  455. if (port->mapbase == 0xfffffe80)
  456. return ctrl_inb(SCPDR)&0x01 ? 1 : 0; /* SCI */
  457. if (port->mapbase == 0xa4000150)
  458. return ctrl_inb(SCPDR)&0x10 ? 1 : 0; /* SCIF */
  459. if (port->mapbase == 0xa4000140)
  460. return ctrl_inb(SCPDR)&0x04 ? 1 : 0; /* IRDA */
  461. return 1;
  462. }
  463. #elif defined(CONFIG_CPU_SUBTYPE_SH7705)
  464. static inline int sci_rxd_in(struct uart_port *port)
  465. {
  466. if (port->mapbase == SCIF0)
  467. return ctrl_inb(SCPDR)&0x04 ? 1 : 0; /* IRDA */
  468. if (port->mapbase == SCIF2)
  469. return ctrl_inb(SCPDR)&0x10 ? 1 : 0; /* SCIF */
  470. return 1;
  471. }
  472. #elif defined(CONFIG_CPU_SUBTYPE_SH7710) || defined(CONFIG_CPU_SUBTYPE_SH7712)
  473. static inline int sci_rxd_in(struct uart_port *port)
  474. {
  475. return sci_in(port,SCxSR)&0x0010 ? 1 : 0;
  476. }
  477. static inline void set_sh771x_scif_pfc(struct uart_port *port)
  478. {
  479. if (port->mapbase == 0xA4400000){
  480. ctrl_outw(ctrl_inw(PACR)&0xffc0,PACR);
  481. ctrl_outw(ctrl_inw(PBCR)&0x0fff,PBCR);
  482. return;
  483. }
  484. if (port->mapbase == 0xA4410000){
  485. ctrl_outw(ctrl_inw(PBCR)&0xf003,PBCR);
  486. return;
  487. }
  488. }
  489. #elif defined(CONFIG_CPU_SUBTYPE_SH7720)
  490. static inline int sci_rxd_in(struct uart_port *port)
  491. {
  492. if (port->mapbase == 0xa4430000)
  493. return sci_in(port, SCxSR) & 0x0003 ? 1 : 0;
  494. else if (port->mapbase == 0xa4438000)
  495. return sci_in(port, SCxSR) & 0x0003 ? 1 : 0;
  496. return 1;
  497. }
  498. #elif defined(CONFIG_CPU_SUBTYPE_SH7750) || \
  499. defined(CONFIG_CPU_SUBTYPE_SH7751) || \
  500. defined(CONFIG_CPU_SUBTYPE_SH7751R) || \
  501. defined(CONFIG_CPU_SUBTYPE_SH7750R) || \
  502. defined(CONFIG_CPU_SUBTYPE_SH7750S) || \
  503. defined(CONFIG_CPU_SUBTYPE_SH7091) || \
  504. defined(CONFIG_CPU_SUBTYPE_SH4_202)
  505. static inline int sci_rxd_in(struct uart_port *port)
  506. {
  507. #ifndef SCIF_ONLY
  508. if (port->mapbase == 0xffe00000)
  509. return ctrl_inb(SCSPTR1)&0x01 ? 1 : 0; /* SCI */
  510. #endif
  511. #ifndef SCI_ONLY
  512. if (port->mapbase == 0xffe80000)
  513. return ctrl_inw(SCSPTR2)&0x0001 ? 1 : 0; /* SCIF */
  514. #endif
  515. return 1;
  516. }
  517. #elif defined(CONFIG_CPU_SUBTYPE_SH7760)
  518. static inline int sci_rxd_in(struct uart_port *port)
  519. {
  520. if (port->mapbase == 0xfe600000)
  521. return ctrl_inw(SCSPTR0) & 0x0001 ? 1 : 0; /* SCIF */
  522. if (port->mapbase == 0xfe610000)
  523. return ctrl_inw(SCSPTR1) & 0x0001 ? 1 : 0; /* SCIF */
  524. if (port->mapbase == 0xfe620000)
  525. return ctrl_inw(SCSPTR2) & 0x0001 ? 1 : 0; /* SCIF */
  526. return 1;
  527. }
  528. #elif defined(CONFIG_CPU_SUBTYPE_SH7343)
  529. static inline int sci_rxd_in(struct uart_port *port)
  530. {
  531. if (port->mapbase == 0xffe00000)
  532. return ctrl_inw(SCSPTR0) & 0x0001 ? 1 : 0; /* SCIF */
  533. if (port->mapbase == 0xffe10000)
  534. return ctrl_inw(SCSPTR1) & 0x0001 ? 1 : 0; /* SCIF */
  535. if (port->mapbase == 0xffe20000)
  536. return ctrl_inw(SCSPTR2) & 0x0001 ? 1 : 0; /* SCIF */
  537. if (port->mapbase == 0xffe30000)
  538. return ctrl_inw(SCSPTR3) & 0x0001 ? 1 : 0; /* SCIF */
  539. return 1;
  540. }
  541. #elif defined(CONFIG_CPU_SUBTYPE_SH7722)
  542. static inline int sci_rxd_in(struct uart_port *port)
  543. {
  544. if (port->mapbase == 0xffe00000)
  545. return ctrl_inb(SCPDR0) & 0x0001 ? 1 : 0; /* SCIF0 */
  546. return 1;
  547. }
  548. #elif defined(CONFIG_CPU_SUBTYPE_SH5_101) || defined(CONFIG_CPU_SUBTYPE_SH5_103)
  549. static inline int sci_rxd_in(struct uart_port *port)
  550. {
  551. return sci_in(port, SCSPTR)&0x0001 ? 1 : 0; /* SCIF */
  552. }
  553. #elif defined(__H8300H__) || defined(__H8300S__)
  554. static inline int sci_rxd_in(struct uart_port *port)
  555. {
  556. int ch = (port->mapbase - SMR0) >> 3;
  557. return (H8300_SCI_DR(ch) & h8300_sci_pins[ch].rx) ? 1 : 0;
  558. }
  559. #elif defined(CONFIG_CPU_SUBTYPE_SH7770)
  560. static inline int sci_rxd_in(struct uart_port *port)
  561. {
  562. if (port->mapbase == 0xff923000)
  563. return ctrl_inw(SCSPTR0) & 0x0001 ? 1 : 0; /* SCIF */
  564. if (port->mapbase == 0xff924000)
  565. return ctrl_inw(SCSPTR1) & 0x0001 ? 1 : 0; /* SCIF */
  566. if (port->mapbase == 0xff925000)
  567. return ctrl_inw(SCSPTR2) & 0x0001 ? 1 : 0; /* SCIF */
  568. return 1;
  569. }
  570. #elif defined(CONFIG_CPU_SUBTYPE_SH7780)
  571. static inline int sci_rxd_in(struct uart_port *port)
  572. {
  573. if (port->mapbase == 0xffe00000)
  574. return ctrl_inw(SCSPTR0) & 0x0001 ? 1 : 0; /* SCIF */
  575. if (port->mapbase == 0xffe10000)
  576. return ctrl_inw(SCSPTR1) & 0x0001 ? 1 : 0; /* SCIF */
  577. return 1;
  578. }
  579. #elif defined(CONFIG_CPU_SUBTYPE_SH7785)
  580. static inline int sci_rxd_in(struct uart_port *port)
  581. {
  582. if (port->mapbase == 0xffea0000)
  583. return ctrl_inw(SCSPTR0) & 0x0001 ? 1 : 0; /* SCIF */
  584. if (port->mapbase == 0xffeb0000)
  585. return ctrl_inw(SCSPTR1) & 0x0001 ? 1 : 0; /* SCIF */
  586. if (port->mapbase == 0xffec0000)
  587. return ctrl_inw(SCSPTR2) & 0x0001 ? 1 : 0; /* SCIF */
  588. if (port->mapbase == 0xffed0000)
  589. return ctrl_inw(SCSPTR3) & 0x0001 ? 1 : 0; /* SCIF */
  590. if (port->mapbase == 0xffee0000)
  591. return ctrl_inw(SCSPTR4) & 0x0001 ? 1 : 0; /* SCIF */
  592. if (port->mapbase == 0xffef0000)
  593. return ctrl_inw(SCSPTR5) & 0x0001 ? 1 : 0; /* SCIF */
  594. return 1;
  595. }
  596. #elif defined(CONFIG_CPU_SUBTYPE_SH7206)
  597. static inline int sci_rxd_in(struct uart_port *port)
  598. {
  599. if (port->mapbase == 0xfffe8000)
  600. return ctrl_inw(SCSPTR0) & 0x0001 ? 1 : 0; /* SCIF */
  601. if (port->mapbase == 0xfffe8800)
  602. return ctrl_inw(SCSPTR1) & 0x0001 ? 1 : 0; /* SCIF */
  603. if (port->mapbase == 0xfffe9000)
  604. return ctrl_inw(SCSPTR2) & 0x0001 ? 1 : 0; /* SCIF */
  605. if (port->mapbase == 0xfffe9800)
  606. return ctrl_inw(SCSPTR3) & 0x0001 ? 1 : 0; /* SCIF */
  607. return 1;
  608. }
  609. #elif defined(CONFIG_CPU_SUBTYPE_SH7619)
  610. static inline int sci_rxd_in(struct uart_port *port)
  611. {
  612. if (port->mapbase == 0xf8400000)
  613. return ctrl_inw(SCSPTR0) & 0x0001 ? 1 : 0; /* SCIF */
  614. if (port->mapbase == 0xf8410000)
  615. return ctrl_inw(SCSPTR1) & 0x0001 ? 1 : 0; /* SCIF */
  616. if (port->mapbase == 0xf8420000)
  617. return ctrl_inw(SCSPTR2) & 0x0001 ? 1 : 0; /* SCIF */
  618. return 1;
  619. }
  620. #elif defined(CONFIG_CPU_SUBTYPE_SHX3)
  621. static inline int sci_rxd_in(struct uart_port *port)
  622. {
  623. if (port->mapbase == 0xffc30000)
  624. return ctrl_inw(SCSPTR0) & 0x0001 ? 1 : 0; /* SCIF */
  625. if (port->mapbase == 0xffc40000)
  626. return ctrl_inw(SCSPTR1) & 0x0001 ? 1 : 0; /* SCIF */
  627. if (port->mapbase == 0xffc50000)
  628. return ctrl_inw(SCSPTR2) & 0x0001 ? 1 : 0; /* SCIF */
  629. if (port->mapbase == 0xffc60000)
  630. return ctrl_inw(SCSPTR3) & 0x0001 ? 1 : 0; /* SCIF */
  631. return 1;
  632. }
  633. #endif
  634. /*
  635. * Values for the BitRate Register (SCBRR)
  636. *
  637. * The values are actually divisors for a frequency which can
  638. * be internal to the SH3 (14.7456MHz) or derived from an external
  639. * clock source. This driver assumes the internal clock is used;
  640. * to support using an external clock source, config options or
  641. * possibly command-line options would need to be added.
  642. *
  643. * Also, to support speeds below 2400 (why?) the lower 2 bits of
  644. * the SCSMR register would also need to be set to non-zero values.
  645. *
  646. * -- Greg Banks 27Feb2000
  647. *
  648. * Answer: The SCBRR register is only eight bits, and the value in
  649. * it gets larger with lower baud rates. At around 2400 (depending on
  650. * the peripherial module clock) you run out of bits. However the
  651. * lower two bits of SCSMR allow the module clock to be divided down,
  652. * scaling the value which is needed in SCBRR.
  653. *
  654. * -- Stuart Menefy - 23 May 2000
  655. *
  656. * I meant, why would anyone bother with bitrates below 2400.
  657. *
  658. * -- Greg Banks - 7Jul2000
  659. *
  660. * You "speedist"! How will I use my 110bps ASR-33 teletype with paper
  661. * tape reader as a console!
  662. *
  663. * -- Mitch Davis - 15 Jul 2000
  664. */
  665. #if defined(CONFIG_CPU_SUBTYPE_SH7780) || \
  666. defined(CONFIG_CPU_SUBTYPE_SH7785)
  667. #define SCBRR_VALUE(bps, clk) ((clk+16*bps)/(16*bps)-1)
  668. #elif defined(CONFIG_CPU_SUBTYPE_SH7705) || \
  669. defined(CONFIG_CPU_SUBTYPE_SH7720)
  670. #define SCBRR_VALUE(bps, clk) (((clk*2)+16*bps)/(32*bps)-1)
  671. #elif defined(__H8300H__) || defined(__H8300S__)
  672. #define SCBRR_VALUE(bps) (((CONFIG_CPU_CLOCK*1000/32)/bps)-1)
  673. #elif defined(CONFIG_SUPERH64)
  674. #define SCBRR_VALUE(bps) ((current_cpu_data.module_clock+16*bps)/(32*bps)-1)
  675. #else /* Generic SH */
  676. #define SCBRR_VALUE(bps, clk) ((clk+16*bps)/(32*bps)-1)
  677. #endif