megaraid_sas.h 25 KB

12345678910111213141516171819202122232425262728293031323334353637383940414243444546474849505152535455565758596061626364656667686970717273747576777879808182838485868788899091929394959697989910010110210310410510610710810911011111211311411511611711811912012112212312412512612712812913013113213313413513613713813914014114214314414514614714814915015115215315415515615715815916016116216316416516616716816917017117217317417517617717817918018118218318418518618718818919019119219319419519619719819920020120220320420520620720820921021121221321421521621721821922022122222322422522622722822923023123223323423523623723823924024124224324424524624724824925025125225325425525625725825926026126226326426526626726826927027127227327427527627727827928028128228328428528628728828929029129229329429529629729829930030130230330430530630730830931031131231331431531631731831932032132232332432532632732832933033133233333433533633733833934034134234334434534634734834935035135235335435535635735835936036136236336436536636736836937037137237337437537637737837938038138238338438538638738838939039139239339439539639739839940040140240340440540640740840941041141241341441541641741841942042142242342442542642742842943043143243343443543643743843944044144244344444544644744844945045145245345445545645745845946046146246346446546646746846947047147247347447547647747847948048148248348448548648748848949049149249349449549649749849950050150250350450550650750850951051151251351451551651751851952052152252352452552652752852953053153253353453553653753853954054154254354454554654754854955055155255355455555655755855956056156256356456556656756856957057157257357457557657757857958058158258358458558658758858959059159259359459559659759859960060160260360460560660760860961061161261361461561661761861962062162262362462562662762862963063163263363463563663763863964064164264364464564664764864965065165265365465565665765865966066166266366466566666766866967067167267367467567667767867968068168268368468568668768868969069169269369469569669769869970070170270370470570670770870971071171271371471571671771871972072172272372472572672772872973073173273373473573673773873974074174274374474574674774874975075175275375475575675775875976076176276376476576676776876977077177277377477577677777877978078178278378478578678778878979079179279379479579679779879980080180280380480580680780880981081181281381481581681781881982082182282382482582682782882983083183283383483583683783883984084184284384484584684784884985085185285385485585685785885986086186286386486586686786886987087187287387487587687787887988088188288388488588688788888989089189289389489589689789889990090190290390490590690790890991091191291391491591691791891992092192292392492592692792892993093193293393493593693793893994094194294394494594694794894995095195295395495595695795895996096196296396496596696796896997097197297397497597697797897998098198298398498598698798898999099199299399499599699799899910001001100210031004100510061007100810091010101110121013101410151016101710181019102010211022102310241025102610271028102910301031103210331034103510361037103810391040104110421043104410451046104710481049105010511052105310541055105610571058105910601061106210631064106510661067106810691070107110721073107410751076107710781079108010811082108310841085108610871088108910901091109210931094109510961097109810991100110111021103110411051106110711081109111011111112111311141115111611171118111911201121112211231124112511261127112811291130113111321133113411351136113711381139114011411142114311441145114611471148114911501151115211531154115511561157115811591160116111621163116411651166116711681169117011711172117311741175117611771178117911801181118211831184118511861187118811891190119111921193119411951196119711981199
  1. /*
  2. *
  3. * Linux MegaRAID driver for SAS based RAID controllers
  4. *
  5. * Copyright (c) 2003-2005 LSI Corporation.
  6. *
  7. * This program is free software; you can redistribute it and/or
  8. * modify it under the terms of the GNU General Public License
  9. * as published by the Free Software Foundation; either version
  10. * 2 of the License, or (at your option) any later version.
  11. *
  12. * FILE : megaraid_sas.h
  13. */
  14. #ifndef LSI_MEGARAID_SAS_H
  15. #define LSI_MEGARAID_SAS_H
  16. /*
  17. * MegaRAID SAS Driver meta data
  18. */
  19. #define MEGASAS_VERSION "00.00.03.16-rc1"
  20. #define MEGASAS_RELDATE "Nov. 07, 2007"
  21. #define MEGASAS_EXT_VERSION "Thu. Nov. 07 10:09:32 PDT 2007"
  22. /*
  23. * Device IDs
  24. */
  25. #define PCI_DEVICE_ID_LSI_SAS1078R 0x0060
  26. #define PCI_DEVICE_ID_LSI_VERDE_ZCR 0x0413
  27. /*
  28. * =====================================
  29. * MegaRAID SAS MFI firmware definitions
  30. * =====================================
  31. */
  32. /*
  33. * MFI stands for MegaRAID SAS FW Interface. This is just a moniker for
  34. * protocol between the software and firmware. Commands are issued using
  35. * "message frames"
  36. */
  37. /*
  38. * FW posts its state in upper 4 bits of outbound_msg_0 register
  39. */
  40. #define MFI_STATE_MASK 0xF0000000
  41. #define MFI_STATE_UNDEFINED 0x00000000
  42. #define MFI_STATE_BB_INIT 0x10000000
  43. #define MFI_STATE_FW_INIT 0x40000000
  44. #define MFI_STATE_WAIT_HANDSHAKE 0x60000000
  45. #define MFI_STATE_FW_INIT_2 0x70000000
  46. #define MFI_STATE_DEVICE_SCAN 0x80000000
  47. #define MFI_STATE_BOOT_MESSAGE_PENDING 0x90000000
  48. #define MFI_STATE_FLUSH_CACHE 0xA0000000
  49. #define MFI_STATE_READY 0xB0000000
  50. #define MFI_STATE_OPERATIONAL 0xC0000000
  51. #define MFI_STATE_FAULT 0xF0000000
  52. #define MEGAMFI_FRAME_SIZE 64
  53. /*
  54. * During FW init, clear pending cmds & reset state using inbound_msg_0
  55. *
  56. * ABORT : Abort all pending cmds
  57. * READY : Move from OPERATIONAL to READY state; discard queue info
  58. * MFIMODE : Discard (possible) low MFA posted in 64-bit mode (??)
  59. * CLR_HANDSHAKE: FW is waiting for HANDSHAKE from BIOS or Driver
  60. * HOTPLUG : Resume from Hotplug
  61. * MFI_STOP_ADP : Send signal to FW to stop processing
  62. */
  63. #define MFI_INIT_ABORT 0x00000001
  64. #define MFI_INIT_READY 0x00000002
  65. #define MFI_INIT_MFIMODE 0x00000004
  66. #define MFI_INIT_CLEAR_HANDSHAKE 0x00000008
  67. #define MFI_INIT_HOTPLUG 0x00000010
  68. #define MFI_STOP_ADP 0x00000020
  69. #define MFI_RESET_FLAGS MFI_INIT_READY| \
  70. MFI_INIT_MFIMODE| \
  71. MFI_INIT_ABORT
  72. /*
  73. * MFI frame flags
  74. */
  75. #define MFI_FRAME_POST_IN_REPLY_QUEUE 0x0000
  76. #define MFI_FRAME_DONT_POST_IN_REPLY_QUEUE 0x0001
  77. #define MFI_FRAME_SGL32 0x0000
  78. #define MFI_FRAME_SGL64 0x0002
  79. #define MFI_FRAME_SENSE32 0x0000
  80. #define MFI_FRAME_SENSE64 0x0004
  81. #define MFI_FRAME_DIR_NONE 0x0000
  82. #define MFI_FRAME_DIR_WRITE 0x0008
  83. #define MFI_FRAME_DIR_READ 0x0010
  84. #define MFI_FRAME_DIR_BOTH 0x0018
  85. /*
  86. * Definition for cmd_status
  87. */
  88. #define MFI_CMD_STATUS_POLL_MODE 0xFF
  89. /*
  90. * MFI command opcodes
  91. */
  92. #define MFI_CMD_INIT 0x00
  93. #define MFI_CMD_LD_READ 0x01
  94. #define MFI_CMD_LD_WRITE 0x02
  95. #define MFI_CMD_LD_SCSI_IO 0x03
  96. #define MFI_CMD_PD_SCSI_IO 0x04
  97. #define MFI_CMD_DCMD 0x05
  98. #define MFI_CMD_ABORT 0x06
  99. #define MFI_CMD_SMP 0x07
  100. #define MFI_CMD_STP 0x08
  101. #define MR_DCMD_CTRL_GET_INFO 0x01010000
  102. #define MR_DCMD_CTRL_CACHE_FLUSH 0x01101000
  103. #define MR_FLUSH_CTRL_CACHE 0x01
  104. #define MR_FLUSH_DISK_CACHE 0x02
  105. #define MR_DCMD_CTRL_SHUTDOWN 0x01050000
  106. #define MR_DCMD_HIBERNATE_SHUTDOWN 0x01060000
  107. #define MR_ENABLE_DRIVE_SPINDOWN 0x01
  108. #define MR_DCMD_CTRL_EVENT_GET_INFO 0x01040100
  109. #define MR_DCMD_CTRL_EVENT_GET 0x01040300
  110. #define MR_DCMD_CTRL_EVENT_WAIT 0x01040500
  111. #define MR_DCMD_LD_GET_PROPERTIES 0x03030000
  112. #define MR_DCMD_CLUSTER 0x08000000
  113. #define MR_DCMD_CLUSTER_RESET_ALL 0x08010100
  114. #define MR_DCMD_CLUSTER_RESET_LD 0x08010200
  115. /*
  116. * MFI command completion codes
  117. */
  118. enum MFI_STAT {
  119. MFI_STAT_OK = 0x00,
  120. MFI_STAT_INVALID_CMD = 0x01,
  121. MFI_STAT_INVALID_DCMD = 0x02,
  122. MFI_STAT_INVALID_PARAMETER = 0x03,
  123. MFI_STAT_INVALID_SEQUENCE_NUMBER = 0x04,
  124. MFI_STAT_ABORT_NOT_POSSIBLE = 0x05,
  125. MFI_STAT_APP_HOST_CODE_NOT_FOUND = 0x06,
  126. MFI_STAT_APP_IN_USE = 0x07,
  127. MFI_STAT_APP_NOT_INITIALIZED = 0x08,
  128. MFI_STAT_ARRAY_INDEX_INVALID = 0x09,
  129. MFI_STAT_ARRAY_ROW_NOT_EMPTY = 0x0a,
  130. MFI_STAT_CONFIG_RESOURCE_CONFLICT = 0x0b,
  131. MFI_STAT_DEVICE_NOT_FOUND = 0x0c,
  132. MFI_STAT_DRIVE_TOO_SMALL = 0x0d,
  133. MFI_STAT_FLASH_ALLOC_FAIL = 0x0e,
  134. MFI_STAT_FLASH_BUSY = 0x0f,
  135. MFI_STAT_FLASH_ERROR = 0x10,
  136. MFI_STAT_FLASH_IMAGE_BAD = 0x11,
  137. MFI_STAT_FLASH_IMAGE_INCOMPLETE = 0x12,
  138. MFI_STAT_FLASH_NOT_OPEN = 0x13,
  139. MFI_STAT_FLASH_NOT_STARTED = 0x14,
  140. MFI_STAT_FLUSH_FAILED = 0x15,
  141. MFI_STAT_HOST_CODE_NOT_FOUNT = 0x16,
  142. MFI_STAT_LD_CC_IN_PROGRESS = 0x17,
  143. MFI_STAT_LD_INIT_IN_PROGRESS = 0x18,
  144. MFI_STAT_LD_LBA_OUT_OF_RANGE = 0x19,
  145. MFI_STAT_LD_MAX_CONFIGURED = 0x1a,
  146. MFI_STAT_LD_NOT_OPTIMAL = 0x1b,
  147. MFI_STAT_LD_RBLD_IN_PROGRESS = 0x1c,
  148. MFI_STAT_LD_RECON_IN_PROGRESS = 0x1d,
  149. MFI_STAT_LD_WRONG_RAID_LEVEL = 0x1e,
  150. MFI_STAT_MAX_SPARES_EXCEEDED = 0x1f,
  151. MFI_STAT_MEMORY_NOT_AVAILABLE = 0x20,
  152. MFI_STAT_MFC_HW_ERROR = 0x21,
  153. MFI_STAT_NO_HW_PRESENT = 0x22,
  154. MFI_STAT_NOT_FOUND = 0x23,
  155. MFI_STAT_NOT_IN_ENCL = 0x24,
  156. MFI_STAT_PD_CLEAR_IN_PROGRESS = 0x25,
  157. MFI_STAT_PD_TYPE_WRONG = 0x26,
  158. MFI_STAT_PR_DISABLED = 0x27,
  159. MFI_STAT_ROW_INDEX_INVALID = 0x28,
  160. MFI_STAT_SAS_CONFIG_INVALID_ACTION = 0x29,
  161. MFI_STAT_SAS_CONFIG_INVALID_DATA = 0x2a,
  162. MFI_STAT_SAS_CONFIG_INVALID_PAGE = 0x2b,
  163. MFI_STAT_SAS_CONFIG_INVALID_TYPE = 0x2c,
  164. MFI_STAT_SCSI_DONE_WITH_ERROR = 0x2d,
  165. MFI_STAT_SCSI_IO_FAILED = 0x2e,
  166. MFI_STAT_SCSI_RESERVATION_CONFLICT = 0x2f,
  167. MFI_STAT_SHUTDOWN_FAILED = 0x30,
  168. MFI_STAT_TIME_NOT_SET = 0x31,
  169. MFI_STAT_WRONG_STATE = 0x32,
  170. MFI_STAT_LD_OFFLINE = 0x33,
  171. MFI_STAT_PEER_NOTIFICATION_REJECTED = 0x34,
  172. MFI_STAT_PEER_NOTIFICATION_FAILED = 0x35,
  173. MFI_STAT_RESERVATION_IN_PROGRESS = 0x36,
  174. MFI_STAT_I2C_ERRORS_DETECTED = 0x37,
  175. MFI_STAT_PCI_ERRORS_DETECTED = 0x38,
  176. MFI_STAT_INVALID_STATUS = 0xFF
  177. };
  178. /*
  179. * Number of mailbox bytes in DCMD message frame
  180. */
  181. #define MFI_MBOX_SIZE 12
  182. enum MR_EVT_CLASS {
  183. MR_EVT_CLASS_DEBUG = -2,
  184. MR_EVT_CLASS_PROGRESS = -1,
  185. MR_EVT_CLASS_INFO = 0,
  186. MR_EVT_CLASS_WARNING = 1,
  187. MR_EVT_CLASS_CRITICAL = 2,
  188. MR_EVT_CLASS_FATAL = 3,
  189. MR_EVT_CLASS_DEAD = 4,
  190. };
  191. enum MR_EVT_LOCALE {
  192. MR_EVT_LOCALE_LD = 0x0001,
  193. MR_EVT_LOCALE_PD = 0x0002,
  194. MR_EVT_LOCALE_ENCL = 0x0004,
  195. MR_EVT_LOCALE_BBU = 0x0008,
  196. MR_EVT_LOCALE_SAS = 0x0010,
  197. MR_EVT_LOCALE_CTRL = 0x0020,
  198. MR_EVT_LOCALE_CONFIG = 0x0040,
  199. MR_EVT_LOCALE_CLUSTER = 0x0080,
  200. MR_EVT_LOCALE_ALL = 0xffff,
  201. };
  202. enum MR_EVT_ARGS {
  203. MR_EVT_ARGS_NONE,
  204. MR_EVT_ARGS_CDB_SENSE,
  205. MR_EVT_ARGS_LD,
  206. MR_EVT_ARGS_LD_COUNT,
  207. MR_EVT_ARGS_LD_LBA,
  208. MR_EVT_ARGS_LD_OWNER,
  209. MR_EVT_ARGS_LD_LBA_PD_LBA,
  210. MR_EVT_ARGS_LD_PROG,
  211. MR_EVT_ARGS_LD_STATE,
  212. MR_EVT_ARGS_LD_STRIP,
  213. MR_EVT_ARGS_PD,
  214. MR_EVT_ARGS_PD_ERR,
  215. MR_EVT_ARGS_PD_LBA,
  216. MR_EVT_ARGS_PD_LBA_LD,
  217. MR_EVT_ARGS_PD_PROG,
  218. MR_EVT_ARGS_PD_STATE,
  219. MR_EVT_ARGS_PCI,
  220. MR_EVT_ARGS_RATE,
  221. MR_EVT_ARGS_STR,
  222. MR_EVT_ARGS_TIME,
  223. MR_EVT_ARGS_ECC,
  224. };
  225. /*
  226. * SAS controller properties
  227. */
  228. struct megasas_ctrl_prop {
  229. u16 seq_num;
  230. u16 pred_fail_poll_interval;
  231. u16 intr_throttle_count;
  232. u16 intr_throttle_timeouts;
  233. u8 rebuild_rate;
  234. u8 patrol_read_rate;
  235. u8 bgi_rate;
  236. u8 cc_rate;
  237. u8 recon_rate;
  238. u8 cache_flush_interval;
  239. u8 spinup_drv_count;
  240. u8 spinup_delay;
  241. u8 cluster_enable;
  242. u8 coercion_mode;
  243. u8 alarm_enable;
  244. u8 disable_auto_rebuild;
  245. u8 disable_battery_warn;
  246. u8 ecc_bucket_size;
  247. u16 ecc_bucket_leak_rate;
  248. u8 restore_hotspare_on_insertion;
  249. u8 expose_encl_devices;
  250. u8 reserved[38];
  251. } __attribute__ ((packed));
  252. /*
  253. * SAS controller information
  254. */
  255. struct megasas_ctrl_info {
  256. /*
  257. * PCI device information
  258. */
  259. struct {
  260. u16 vendor_id;
  261. u16 device_id;
  262. u16 sub_vendor_id;
  263. u16 sub_device_id;
  264. u8 reserved[24];
  265. } __attribute__ ((packed)) pci;
  266. /*
  267. * Host interface information
  268. */
  269. struct {
  270. u8 PCIX:1;
  271. u8 PCIE:1;
  272. u8 iSCSI:1;
  273. u8 SAS_3G:1;
  274. u8 reserved_0:4;
  275. u8 reserved_1[6];
  276. u8 port_count;
  277. u64 port_addr[8];
  278. } __attribute__ ((packed)) host_interface;
  279. /*
  280. * Device (backend) interface information
  281. */
  282. struct {
  283. u8 SPI:1;
  284. u8 SAS_3G:1;
  285. u8 SATA_1_5G:1;
  286. u8 SATA_3G:1;
  287. u8 reserved_0:4;
  288. u8 reserved_1[6];
  289. u8 port_count;
  290. u64 port_addr[8];
  291. } __attribute__ ((packed)) device_interface;
  292. /*
  293. * List of components residing in flash. All str are null terminated
  294. */
  295. u32 image_check_word;
  296. u32 image_component_count;
  297. struct {
  298. char name[8];
  299. char version[32];
  300. char build_date[16];
  301. char built_time[16];
  302. } __attribute__ ((packed)) image_component[8];
  303. /*
  304. * List of flash components that have been flashed on the card, but
  305. * are not in use, pending reset of the adapter. This list will be
  306. * empty if a flash operation has not occurred. All stings are null
  307. * terminated
  308. */
  309. u32 pending_image_component_count;
  310. struct {
  311. char name[8];
  312. char version[32];
  313. char build_date[16];
  314. char build_time[16];
  315. } __attribute__ ((packed)) pending_image_component[8];
  316. u8 max_arms;
  317. u8 max_spans;
  318. u8 max_arrays;
  319. u8 max_lds;
  320. char product_name[80];
  321. char serial_no[32];
  322. /*
  323. * Other physical/controller/operation information. Indicates the
  324. * presence of the hardware
  325. */
  326. struct {
  327. u32 bbu:1;
  328. u32 alarm:1;
  329. u32 nvram:1;
  330. u32 uart:1;
  331. u32 reserved:28;
  332. } __attribute__ ((packed)) hw_present;
  333. u32 current_fw_time;
  334. /*
  335. * Maximum data transfer sizes
  336. */
  337. u16 max_concurrent_cmds;
  338. u16 max_sge_count;
  339. u32 max_request_size;
  340. /*
  341. * Logical and physical device counts
  342. */
  343. u16 ld_present_count;
  344. u16 ld_degraded_count;
  345. u16 ld_offline_count;
  346. u16 pd_present_count;
  347. u16 pd_disk_present_count;
  348. u16 pd_disk_pred_failure_count;
  349. u16 pd_disk_failed_count;
  350. /*
  351. * Memory size information
  352. */
  353. u16 nvram_size;
  354. u16 memory_size;
  355. u16 flash_size;
  356. /*
  357. * Error counters
  358. */
  359. u16 mem_correctable_error_count;
  360. u16 mem_uncorrectable_error_count;
  361. /*
  362. * Cluster information
  363. */
  364. u8 cluster_permitted;
  365. u8 cluster_active;
  366. /*
  367. * Additional max data transfer sizes
  368. */
  369. u16 max_strips_per_io;
  370. /*
  371. * Controller capabilities structures
  372. */
  373. struct {
  374. u32 raid_level_0:1;
  375. u32 raid_level_1:1;
  376. u32 raid_level_5:1;
  377. u32 raid_level_1E:1;
  378. u32 raid_level_6:1;
  379. u32 reserved:27;
  380. } __attribute__ ((packed)) raid_levels;
  381. struct {
  382. u32 rbld_rate:1;
  383. u32 cc_rate:1;
  384. u32 bgi_rate:1;
  385. u32 recon_rate:1;
  386. u32 patrol_rate:1;
  387. u32 alarm_control:1;
  388. u32 cluster_supported:1;
  389. u32 bbu:1;
  390. u32 spanning_allowed:1;
  391. u32 dedicated_hotspares:1;
  392. u32 revertible_hotspares:1;
  393. u32 foreign_config_import:1;
  394. u32 self_diagnostic:1;
  395. u32 mixed_redundancy_arr:1;
  396. u32 global_hot_spares:1;
  397. u32 reserved:17;
  398. } __attribute__ ((packed)) adapter_operations;
  399. struct {
  400. u32 read_policy:1;
  401. u32 write_policy:1;
  402. u32 io_policy:1;
  403. u32 access_policy:1;
  404. u32 disk_cache_policy:1;
  405. u32 reserved:27;
  406. } __attribute__ ((packed)) ld_operations;
  407. struct {
  408. u8 min;
  409. u8 max;
  410. u8 reserved[2];
  411. } __attribute__ ((packed)) stripe_sz_ops;
  412. struct {
  413. u32 force_online:1;
  414. u32 force_offline:1;
  415. u32 force_rebuild:1;
  416. u32 reserved:29;
  417. } __attribute__ ((packed)) pd_operations;
  418. struct {
  419. u32 ctrl_supports_sas:1;
  420. u32 ctrl_supports_sata:1;
  421. u32 allow_mix_in_encl:1;
  422. u32 allow_mix_in_ld:1;
  423. u32 allow_sata_in_cluster:1;
  424. u32 reserved:27;
  425. } __attribute__ ((packed)) pd_mix_support;
  426. /*
  427. * Define ECC single-bit-error bucket information
  428. */
  429. u8 ecc_bucket_count;
  430. u8 reserved_2[11];
  431. /*
  432. * Include the controller properties (changeable items)
  433. */
  434. struct megasas_ctrl_prop properties;
  435. /*
  436. * Define FW pkg version (set in envt v'bles on OEM basis)
  437. */
  438. char package_version[0x60];
  439. u8 pad[0x800 - 0x6a0];
  440. } __attribute__ ((packed));
  441. /*
  442. * ===============================
  443. * MegaRAID SAS driver definitions
  444. * ===============================
  445. */
  446. #define MEGASAS_MAX_PD_CHANNELS 2
  447. #define MEGASAS_MAX_LD_CHANNELS 2
  448. #define MEGASAS_MAX_CHANNELS (MEGASAS_MAX_PD_CHANNELS + \
  449. MEGASAS_MAX_LD_CHANNELS)
  450. #define MEGASAS_MAX_DEV_PER_CHANNEL 128
  451. #define MEGASAS_DEFAULT_INIT_ID -1
  452. #define MEGASAS_MAX_LUN 8
  453. #define MEGASAS_MAX_LD 64
  454. #define MEGASAS_DBG_LVL 1
  455. #define MEGASAS_FW_BUSY 1
  456. /*
  457. * When SCSI mid-layer calls driver's reset routine, driver waits for
  458. * MEGASAS_RESET_WAIT_TIME seconds for all outstanding IO to complete. Note
  459. * that the driver cannot _actually_ abort or reset pending commands. While
  460. * it is waiting for the commands to complete, it prints a diagnostic message
  461. * every MEGASAS_RESET_NOTICE_INTERVAL seconds
  462. */
  463. #define MEGASAS_RESET_WAIT_TIME 180
  464. #define MEGASAS_INTERNAL_CMD_WAIT_TIME 180
  465. #define MEGASAS_RESET_NOTICE_INTERVAL 5
  466. #define MEGASAS_IOCTL_CMD 0
  467. #define MEGASAS_DEFAULT_CMD_TIMEOUT 90
  468. /*
  469. * FW reports the maximum of number of commands that it can accept (maximum
  470. * commands that can be outstanding) at any time. The driver must report a
  471. * lower number to the mid layer because it can issue a few internal commands
  472. * itself (E.g, AEN, abort cmd, IOCTLs etc). The number of commands it needs
  473. * is shown below
  474. */
  475. #define MEGASAS_INT_CMDS 32
  476. /*
  477. * FW can accept both 32 and 64 bit SGLs. We want to allocate 32/64 bit
  478. * SGLs based on the size of dma_addr_t
  479. */
  480. #define IS_DMA64 (sizeof(dma_addr_t) == 8)
  481. #define MFI_OB_INTR_STATUS_MASK 0x00000002
  482. #define MFI_POLL_TIMEOUT_SECS 60
  483. #define MEGASAS_COMPLETION_TIMER_INTERVAL (HZ/10)
  484. #define MFI_REPLY_1078_MESSAGE_INTERRUPT 0x80000000
  485. /*
  486. * register set for both 1068 and 1078 controllers
  487. * structure extended for 1078 registers
  488. */
  489. struct megasas_register_set {
  490. u32 reserved_0[4]; /*0000h*/
  491. u32 inbound_msg_0; /*0010h*/
  492. u32 inbound_msg_1; /*0014h*/
  493. u32 outbound_msg_0; /*0018h*/
  494. u32 outbound_msg_1; /*001Ch*/
  495. u32 inbound_doorbell; /*0020h*/
  496. u32 inbound_intr_status; /*0024h*/
  497. u32 inbound_intr_mask; /*0028h*/
  498. u32 outbound_doorbell; /*002Ch*/
  499. u32 outbound_intr_status; /*0030h*/
  500. u32 outbound_intr_mask; /*0034h*/
  501. u32 reserved_1[2]; /*0038h*/
  502. u32 inbound_queue_port; /*0040h*/
  503. u32 outbound_queue_port; /*0044h*/
  504. u32 reserved_2[22]; /*0048h*/
  505. u32 outbound_doorbell_clear; /*00A0h*/
  506. u32 reserved_3[3]; /*00A4h*/
  507. u32 outbound_scratch_pad ; /*00B0h*/
  508. u32 reserved_4[3]; /*00B4h*/
  509. u32 inbound_low_queue_port ; /*00C0h*/
  510. u32 inbound_high_queue_port ; /*00C4h*/
  511. u32 reserved_5; /*00C8h*/
  512. u32 index_registers[820]; /*00CCh*/
  513. } __attribute__ ((packed));
  514. struct megasas_sge32 {
  515. u32 phys_addr;
  516. u32 length;
  517. } __attribute__ ((packed));
  518. struct megasas_sge64 {
  519. u64 phys_addr;
  520. u32 length;
  521. } __attribute__ ((packed));
  522. union megasas_sgl {
  523. struct megasas_sge32 sge32[1];
  524. struct megasas_sge64 sge64[1];
  525. } __attribute__ ((packed));
  526. struct megasas_header {
  527. u8 cmd; /*00h */
  528. u8 sense_len; /*01h */
  529. u8 cmd_status; /*02h */
  530. u8 scsi_status; /*03h */
  531. u8 target_id; /*04h */
  532. u8 lun; /*05h */
  533. u8 cdb_len; /*06h */
  534. u8 sge_count; /*07h */
  535. u32 context; /*08h */
  536. u32 pad_0; /*0Ch */
  537. u16 flags; /*10h */
  538. u16 timeout; /*12h */
  539. u32 data_xferlen; /*14h */
  540. } __attribute__ ((packed));
  541. union megasas_sgl_frame {
  542. struct megasas_sge32 sge32[8];
  543. struct megasas_sge64 sge64[5];
  544. } __attribute__ ((packed));
  545. struct megasas_init_frame {
  546. u8 cmd; /*00h */
  547. u8 reserved_0; /*01h */
  548. u8 cmd_status; /*02h */
  549. u8 reserved_1; /*03h */
  550. u32 reserved_2; /*04h */
  551. u32 context; /*08h */
  552. u32 pad_0; /*0Ch */
  553. u16 flags; /*10h */
  554. u16 reserved_3; /*12h */
  555. u32 data_xfer_len; /*14h */
  556. u32 queue_info_new_phys_addr_lo; /*18h */
  557. u32 queue_info_new_phys_addr_hi; /*1Ch */
  558. u32 queue_info_old_phys_addr_lo; /*20h */
  559. u32 queue_info_old_phys_addr_hi; /*24h */
  560. u32 reserved_4[6]; /*28h */
  561. } __attribute__ ((packed));
  562. struct megasas_init_queue_info {
  563. u32 init_flags; /*00h */
  564. u32 reply_queue_entries; /*04h */
  565. u32 reply_queue_start_phys_addr_lo; /*08h */
  566. u32 reply_queue_start_phys_addr_hi; /*0Ch */
  567. u32 producer_index_phys_addr_lo; /*10h */
  568. u32 producer_index_phys_addr_hi; /*14h */
  569. u32 consumer_index_phys_addr_lo; /*18h */
  570. u32 consumer_index_phys_addr_hi; /*1Ch */
  571. } __attribute__ ((packed));
  572. struct megasas_io_frame {
  573. u8 cmd; /*00h */
  574. u8 sense_len; /*01h */
  575. u8 cmd_status; /*02h */
  576. u8 scsi_status; /*03h */
  577. u8 target_id; /*04h */
  578. u8 access_byte; /*05h */
  579. u8 reserved_0; /*06h */
  580. u8 sge_count; /*07h */
  581. u32 context; /*08h */
  582. u32 pad_0; /*0Ch */
  583. u16 flags; /*10h */
  584. u16 timeout; /*12h */
  585. u32 lba_count; /*14h */
  586. u32 sense_buf_phys_addr_lo; /*18h */
  587. u32 sense_buf_phys_addr_hi; /*1Ch */
  588. u32 start_lba_lo; /*20h */
  589. u32 start_lba_hi; /*24h */
  590. union megasas_sgl sgl; /*28h */
  591. } __attribute__ ((packed));
  592. struct megasas_pthru_frame {
  593. u8 cmd; /*00h */
  594. u8 sense_len; /*01h */
  595. u8 cmd_status; /*02h */
  596. u8 scsi_status; /*03h */
  597. u8 target_id; /*04h */
  598. u8 lun; /*05h */
  599. u8 cdb_len; /*06h */
  600. u8 sge_count; /*07h */
  601. u32 context; /*08h */
  602. u32 pad_0; /*0Ch */
  603. u16 flags; /*10h */
  604. u16 timeout; /*12h */
  605. u32 data_xfer_len; /*14h */
  606. u32 sense_buf_phys_addr_lo; /*18h */
  607. u32 sense_buf_phys_addr_hi; /*1Ch */
  608. u8 cdb[16]; /*20h */
  609. union megasas_sgl sgl; /*30h */
  610. } __attribute__ ((packed));
  611. struct megasas_dcmd_frame {
  612. u8 cmd; /*00h */
  613. u8 reserved_0; /*01h */
  614. u8 cmd_status; /*02h */
  615. u8 reserved_1[4]; /*03h */
  616. u8 sge_count; /*07h */
  617. u32 context; /*08h */
  618. u32 pad_0; /*0Ch */
  619. u16 flags; /*10h */
  620. u16 timeout; /*12h */
  621. u32 data_xfer_len; /*14h */
  622. u32 opcode; /*18h */
  623. union { /*1Ch */
  624. u8 b[12];
  625. u16 s[6];
  626. u32 w[3];
  627. } mbox;
  628. union megasas_sgl sgl; /*28h */
  629. } __attribute__ ((packed));
  630. struct megasas_abort_frame {
  631. u8 cmd; /*00h */
  632. u8 reserved_0; /*01h */
  633. u8 cmd_status; /*02h */
  634. u8 reserved_1; /*03h */
  635. u32 reserved_2; /*04h */
  636. u32 context; /*08h */
  637. u32 pad_0; /*0Ch */
  638. u16 flags; /*10h */
  639. u16 reserved_3; /*12h */
  640. u32 reserved_4; /*14h */
  641. u32 abort_context; /*18h */
  642. u32 pad_1; /*1Ch */
  643. u32 abort_mfi_phys_addr_lo; /*20h */
  644. u32 abort_mfi_phys_addr_hi; /*24h */
  645. u32 reserved_5[6]; /*28h */
  646. } __attribute__ ((packed));
  647. struct megasas_smp_frame {
  648. u8 cmd; /*00h */
  649. u8 reserved_1; /*01h */
  650. u8 cmd_status; /*02h */
  651. u8 connection_status; /*03h */
  652. u8 reserved_2[3]; /*04h */
  653. u8 sge_count; /*07h */
  654. u32 context; /*08h */
  655. u32 pad_0; /*0Ch */
  656. u16 flags; /*10h */
  657. u16 timeout; /*12h */
  658. u32 data_xfer_len; /*14h */
  659. u64 sas_addr; /*18h */
  660. union {
  661. struct megasas_sge32 sge32[2]; /* [0]: resp [1]: req */
  662. struct megasas_sge64 sge64[2]; /* [0]: resp [1]: req */
  663. } sgl;
  664. } __attribute__ ((packed));
  665. struct megasas_stp_frame {
  666. u8 cmd; /*00h */
  667. u8 reserved_1; /*01h */
  668. u8 cmd_status; /*02h */
  669. u8 reserved_2; /*03h */
  670. u8 target_id; /*04h */
  671. u8 reserved_3[2]; /*05h */
  672. u8 sge_count; /*07h */
  673. u32 context; /*08h */
  674. u32 pad_0; /*0Ch */
  675. u16 flags; /*10h */
  676. u16 timeout; /*12h */
  677. u32 data_xfer_len; /*14h */
  678. u16 fis[10]; /*18h */
  679. u32 stp_flags;
  680. union {
  681. struct megasas_sge32 sge32[2]; /* [0]: resp [1]: data */
  682. struct megasas_sge64 sge64[2]; /* [0]: resp [1]: data */
  683. } sgl;
  684. } __attribute__ ((packed));
  685. union megasas_frame {
  686. struct megasas_header hdr;
  687. struct megasas_init_frame init;
  688. struct megasas_io_frame io;
  689. struct megasas_pthru_frame pthru;
  690. struct megasas_dcmd_frame dcmd;
  691. struct megasas_abort_frame abort;
  692. struct megasas_smp_frame smp;
  693. struct megasas_stp_frame stp;
  694. u8 raw_bytes[64];
  695. };
  696. struct megasas_cmd;
  697. union megasas_evt_class_locale {
  698. struct {
  699. u16 locale;
  700. u8 reserved;
  701. s8 class;
  702. } __attribute__ ((packed)) members;
  703. u32 word;
  704. } __attribute__ ((packed));
  705. struct megasas_evt_log_info {
  706. u32 newest_seq_num;
  707. u32 oldest_seq_num;
  708. u32 clear_seq_num;
  709. u32 shutdown_seq_num;
  710. u32 boot_seq_num;
  711. } __attribute__ ((packed));
  712. struct megasas_progress {
  713. u16 progress;
  714. u16 elapsed_seconds;
  715. } __attribute__ ((packed));
  716. struct megasas_evtarg_ld {
  717. u16 target_id;
  718. u8 ld_index;
  719. u8 reserved;
  720. } __attribute__ ((packed));
  721. struct megasas_evtarg_pd {
  722. u16 device_id;
  723. u8 encl_index;
  724. u8 slot_number;
  725. } __attribute__ ((packed));
  726. struct megasas_evt_detail {
  727. u32 seq_num;
  728. u32 time_stamp;
  729. u32 code;
  730. union megasas_evt_class_locale cl;
  731. u8 arg_type;
  732. u8 reserved1[15];
  733. union {
  734. struct {
  735. struct megasas_evtarg_pd pd;
  736. u8 cdb_length;
  737. u8 sense_length;
  738. u8 reserved[2];
  739. u8 cdb[16];
  740. u8 sense[64];
  741. } __attribute__ ((packed)) cdbSense;
  742. struct megasas_evtarg_ld ld;
  743. struct {
  744. struct megasas_evtarg_ld ld;
  745. u64 count;
  746. } __attribute__ ((packed)) ld_count;
  747. struct {
  748. u64 lba;
  749. struct megasas_evtarg_ld ld;
  750. } __attribute__ ((packed)) ld_lba;
  751. struct {
  752. struct megasas_evtarg_ld ld;
  753. u32 prevOwner;
  754. u32 newOwner;
  755. } __attribute__ ((packed)) ld_owner;
  756. struct {
  757. u64 ld_lba;
  758. u64 pd_lba;
  759. struct megasas_evtarg_ld ld;
  760. struct megasas_evtarg_pd pd;
  761. } __attribute__ ((packed)) ld_lba_pd_lba;
  762. struct {
  763. struct megasas_evtarg_ld ld;
  764. struct megasas_progress prog;
  765. } __attribute__ ((packed)) ld_prog;
  766. struct {
  767. struct megasas_evtarg_ld ld;
  768. u32 prev_state;
  769. u32 new_state;
  770. } __attribute__ ((packed)) ld_state;
  771. struct {
  772. u64 strip;
  773. struct megasas_evtarg_ld ld;
  774. } __attribute__ ((packed)) ld_strip;
  775. struct megasas_evtarg_pd pd;
  776. struct {
  777. struct megasas_evtarg_pd pd;
  778. u32 err;
  779. } __attribute__ ((packed)) pd_err;
  780. struct {
  781. u64 lba;
  782. struct megasas_evtarg_pd pd;
  783. } __attribute__ ((packed)) pd_lba;
  784. struct {
  785. u64 lba;
  786. struct megasas_evtarg_pd pd;
  787. struct megasas_evtarg_ld ld;
  788. } __attribute__ ((packed)) pd_lba_ld;
  789. struct {
  790. struct megasas_evtarg_pd pd;
  791. struct megasas_progress prog;
  792. } __attribute__ ((packed)) pd_prog;
  793. struct {
  794. struct megasas_evtarg_pd pd;
  795. u32 prevState;
  796. u32 newState;
  797. } __attribute__ ((packed)) pd_state;
  798. struct {
  799. u16 vendorId;
  800. u16 deviceId;
  801. u16 subVendorId;
  802. u16 subDeviceId;
  803. } __attribute__ ((packed)) pci;
  804. u32 rate;
  805. char str[96];
  806. struct {
  807. u32 rtc;
  808. u32 elapsedSeconds;
  809. } __attribute__ ((packed)) time;
  810. struct {
  811. u32 ecar;
  812. u32 elog;
  813. char str[64];
  814. } __attribute__ ((packed)) ecc;
  815. u8 b[96];
  816. u16 s[48];
  817. u32 w[24];
  818. u64 d[12];
  819. } args;
  820. char description[128];
  821. } __attribute__ ((packed));
  822. struct megasas_instance_template {
  823. void (*fire_cmd)(dma_addr_t ,u32 ,struct megasas_register_set __iomem *);
  824. void (*enable_intr)(struct megasas_register_set __iomem *) ;
  825. void (*disable_intr)(struct megasas_register_set __iomem *);
  826. int (*clear_intr)(struct megasas_register_set __iomem *);
  827. u32 (*read_fw_status_reg)(struct megasas_register_set __iomem *);
  828. };
  829. struct megasas_instance {
  830. u32 *producer;
  831. dma_addr_t producer_h;
  832. u32 *consumer;
  833. dma_addr_t consumer_h;
  834. u32 *reply_queue;
  835. dma_addr_t reply_queue_h;
  836. unsigned long base_addr;
  837. struct megasas_register_set __iomem *reg_set;
  838. s8 init_id;
  839. u16 max_num_sge;
  840. u16 max_fw_cmds;
  841. u32 max_sectors_per_req;
  842. struct megasas_cmd **cmd_list;
  843. struct list_head cmd_pool;
  844. spinlock_t cmd_pool_lock;
  845. /* used to synch producer, consumer ptrs in dpc */
  846. spinlock_t completion_lock;
  847. struct dma_pool *frame_dma_pool;
  848. struct dma_pool *sense_dma_pool;
  849. struct megasas_evt_detail *evt_detail;
  850. dma_addr_t evt_detail_h;
  851. struct megasas_cmd *aen_cmd;
  852. struct mutex aen_mutex;
  853. struct semaphore ioctl_sem;
  854. struct Scsi_Host *host;
  855. wait_queue_head_t int_cmd_wait_q;
  856. wait_queue_head_t abort_cmd_wait_q;
  857. struct pci_dev *pdev;
  858. u32 unique_id;
  859. atomic_t fw_outstanding;
  860. u32 hw_crit_error;
  861. struct megasas_instance_template *instancet;
  862. struct tasklet_struct isr_tasklet;
  863. u8 flag;
  864. unsigned long last_time;
  865. struct timer_list io_completion_timer;
  866. };
  867. #define MEGASAS_IS_LOGICAL(scp) \
  868. (scp->device->channel < MEGASAS_MAX_PD_CHANNELS) ? 0 : 1
  869. #define MEGASAS_DEV_INDEX(inst, scp) \
  870. ((scp->device->channel % 2) * MEGASAS_MAX_DEV_PER_CHANNEL) + \
  871. scp->device->id
  872. struct megasas_cmd {
  873. union megasas_frame *frame;
  874. dma_addr_t frame_phys_addr;
  875. u8 *sense;
  876. dma_addr_t sense_phys_addr;
  877. u32 index;
  878. u8 sync_cmd;
  879. u8 cmd_status;
  880. u16 abort_aen;
  881. struct list_head list;
  882. struct scsi_cmnd *scmd;
  883. struct megasas_instance *instance;
  884. u32 frame_count;
  885. };
  886. #define MAX_MGMT_ADAPTERS 1024
  887. #define MAX_IOCTL_SGE 16
  888. struct megasas_iocpacket {
  889. u16 host_no;
  890. u16 __pad1;
  891. u32 sgl_off;
  892. u32 sge_count;
  893. u32 sense_off;
  894. u32 sense_len;
  895. union {
  896. u8 raw[128];
  897. struct megasas_header hdr;
  898. } frame;
  899. struct iovec sgl[MAX_IOCTL_SGE];
  900. } __attribute__ ((packed));
  901. struct megasas_aen {
  902. u16 host_no;
  903. u16 __pad1;
  904. u32 seq_num;
  905. u32 class_locale_word;
  906. } __attribute__ ((packed));
  907. #ifdef CONFIG_COMPAT
  908. struct compat_megasas_iocpacket {
  909. u16 host_no;
  910. u16 __pad1;
  911. u32 sgl_off;
  912. u32 sge_count;
  913. u32 sense_off;
  914. u32 sense_len;
  915. union {
  916. u8 raw[128];
  917. struct megasas_header hdr;
  918. } frame;
  919. struct compat_iovec sgl[MAX_IOCTL_SGE];
  920. } __attribute__ ((packed));
  921. #define MEGASAS_IOC_FIRMWARE32 _IOWR('M', 1, struct compat_megasas_iocpacket)
  922. #endif
  923. #define MEGASAS_IOC_FIRMWARE _IOWR('M', 1, struct megasas_iocpacket)
  924. #define MEGASAS_IOC_GET_AEN _IOW('M', 3, struct megasas_aen)
  925. struct megasas_mgmt_info {
  926. u16 count;
  927. struct megasas_instance *instance[MAX_MGMT_ADAPTERS];
  928. int max_index;
  929. };
  930. #endif /*LSI_MEGARAID_SAS_H */