quirks.c 63 KB

12345678910111213141516171819202122232425262728293031323334353637383940414243444546474849505152535455565758596061626364656667686970717273747576777879808182838485868788899091929394959697989910010110210310410510610710810911011111211311411511611711811912012112212312412512612712812913013113213313413513613713813914014114214314414514614714814915015115215315415515615715815916016116216316416516616716816917017117217317417517617717817918018118218318418518618718818919019119219319419519619719819920020120220320420520620720820921021121221321421521621721821922022122222322422522622722822923023123223323423523623723823924024124224324424524624724824925025125225325425525625725825926026126226326426526626726826927027127227327427527627727827928028128228328428528628728828929029129229329429529629729829930030130230330430530630730830931031131231331431531631731831932032132232332432532632732832933033133233333433533633733833934034134234334434534634734834935035135235335435535635735835936036136236336436536636736836937037137237337437537637737837938038138238338438538638738838939039139239339439539639739839940040140240340440540640740840941041141241341441541641741841942042142242342442542642742842943043143243343443543643743843944044144244344444544644744844945045145245345445545645745845946046146246346446546646746846947047147247347447547647747847948048148248348448548648748848949049149249349449549649749849950050150250350450550650750850951051151251351451551651751851952052152252352452552652752852953053153253353453553653753853954054154254354454554654754854955055155255355455555655755855956056156256356456556656756856957057157257357457557657757857958058158258358458558658758858959059159259359459559659759859960060160260360460560660760860961061161261361461561661761861962062162262362462562662762862963063163263363463563663763863964064164264364464564664764864965065165265365465565665765865966066166266366466566666766866967067167267367467567667767867968068168268368468568668768868969069169269369469569669769869970070170270370470570670770870971071171271371471571671771871972072172272372472572672772872973073173273373473573673773873974074174274374474574674774874975075175275375475575675775875976076176276376476576676776876977077177277377477577677777877978078178278378478578678778878979079179279379479579679779879980080180280380480580680780880981081181281381481581681781881982082182282382482582682782882983083183283383483583683783883984084184284384484584684784884985085185285385485585685785885986086186286386486586686786886987087187287387487587687787887988088188288388488588688788888989089189289389489589689789889990090190290390490590690790890991091191291391491591691791891992092192292392492592692792892993093193293393493593693793893994094194294394494594694794894995095195295395495595695795895996096196296396496596696796896997097197297397497597697797897998098198298398498598698798898999099199299399499599699799899910001001100210031004100510061007100810091010101110121013101410151016101710181019102010211022102310241025102610271028102910301031103210331034103510361037103810391040104110421043104410451046104710481049105010511052105310541055105610571058105910601061106210631064106510661067106810691070107110721073107410751076107710781079108010811082108310841085108610871088108910901091109210931094109510961097109810991100110111021103110411051106110711081109111011111112111311141115111611171118111911201121112211231124112511261127112811291130113111321133113411351136113711381139114011411142114311441145114611471148114911501151115211531154115511561157115811591160116111621163116411651166116711681169117011711172117311741175117611771178117911801181118211831184118511861187118811891190119111921193119411951196119711981199120012011202120312041205120612071208120912101211121212131214121512161217121812191220122112221223122412251226122712281229123012311232123312341235123612371238123912401241124212431244124512461247124812491250125112521253125412551256125712581259126012611262126312641265126612671268126912701271127212731274127512761277127812791280128112821283128412851286128712881289129012911292129312941295129612971298129913001301130213031304130513061307130813091310131113121313131413151316131713181319132013211322132313241325132613271328132913301331133213331334133513361337133813391340134113421343134413451346134713481349135013511352135313541355135613571358135913601361136213631364136513661367136813691370137113721373137413751376137713781379138013811382138313841385138613871388138913901391139213931394139513961397139813991400140114021403140414051406140714081409141014111412141314141415141614171418141914201421142214231424142514261427142814291430143114321433143414351436143714381439144014411442144314441445144614471448144914501451145214531454145514561457145814591460146114621463146414651466146714681469147014711472147314741475147614771478147914801481148214831484148514861487148814891490149114921493149414951496149714981499150015011502150315041505150615071508150915101511151215131514151515161517151815191520152115221523152415251526152715281529153015311532153315341535153615371538153915401541154215431544154515461547154815491550155115521553155415551556155715581559156015611562156315641565156615671568156915701571157215731574157515761577157815791580158115821583158415851586158715881589159015911592159315941595159615971598159916001601160216031604160516061607160816091610161116121613161416151616161716181619162016211622162316241625162616271628162916301631163216331634163516361637163816391640164116421643164416451646164716481649165016511652165316541655165616571658165916601661166216631664166516661667166816691670167116721673167416751676167716781679168016811682168316841685168616871688168916901691169216931694169516961697169816991700170117021703170417051706170717081709171017111712171317141715171617171718171917201721172217231724172517261727172817291730173117321733173417351736173717381739174017411742174317441745174617471748174917501751175217531754175517561757
  1. /*
  2. * This file contains work-arounds for many known PCI hardware
  3. * bugs. Devices present only on certain architectures (host
  4. * bridges et cetera) should be handled in arch-specific code.
  5. *
  6. * Note: any quirks for hotpluggable devices must _NOT_ be declared __init.
  7. *
  8. * Copyright (c) 1999 Martin Mares <mj@ucw.cz>
  9. *
  10. * Init/reset quirks for USB host controllers should be in the
  11. * USB quirks file, where their drivers can access reuse it.
  12. *
  13. * The bridge optimization stuff has been removed. If you really
  14. * have a silly BIOS which is unable to set your host bridge right,
  15. * use the PowerTweak utility (see http://powertweak.sourceforge.net).
  16. */
  17. #include <linux/types.h>
  18. #include <linux/kernel.h>
  19. #include <linux/pci.h>
  20. #include <linux/init.h>
  21. #include <linux/delay.h>
  22. #include <linux/acpi.h>
  23. #include "pci.h"
  24. /* The Mellanox Tavor device gives false positive parity errors
  25. * Mark this device with a broken_parity_status, to allow
  26. * PCI scanning code to "skip" this now blacklisted device.
  27. */
  28. static void __devinit quirk_mellanox_tavor(struct pci_dev *dev)
  29. {
  30. dev->broken_parity_status = 1; /* This device gives false positives */
  31. }
  32. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_MELLANOX,PCI_DEVICE_ID_MELLANOX_TAVOR,quirk_mellanox_tavor);
  33. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_MELLANOX,PCI_DEVICE_ID_MELLANOX_TAVOR_BRIDGE,quirk_mellanox_tavor);
  34. /* Deal with broken BIOS'es that neglect to enable passive release,
  35. which can cause problems in combination with the 82441FX/PPro MTRRs */
  36. static void quirk_passive_release(struct pci_dev *dev)
  37. {
  38. struct pci_dev *d = NULL;
  39. unsigned char dlc;
  40. /* We have to make sure a particular bit is set in the PIIX3
  41. ISA bridge, so we have to go out and find it. */
  42. while ((d = pci_get_device(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82371SB_0, d))) {
  43. pci_read_config_byte(d, 0x82, &dlc);
  44. if (!(dlc & 1<<1)) {
  45. printk(KERN_ERR "PCI: PIIX3: Enabling Passive Release on %s\n", pci_name(d));
  46. dlc |= 1<<1;
  47. pci_write_config_byte(d, 0x82, dlc);
  48. }
  49. }
  50. }
  51. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82441, quirk_passive_release );
  52. DECLARE_PCI_FIXUP_RESUME(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82441, quirk_passive_release );
  53. /* The VIA VP2/VP3/MVP3 seem to have some 'features'. There may be a workaround
  54. but VIA don't answer queries. If you happen to have good contacts at VIA
  55. ask them for me please -- Alan
  56. This appears to be BIOS not version dependent. So presumably there is a
  57. chipset level fix */
  58. int isa_dma_bridge_buggy;
  59. EXPORT_SYMBOL(isa_dma_bridge_buggy);
  60. static void __devinit quirk_isa_dma_hangs(struct pci_dev *dev)
  61. {
  62. if (!isa_dma_bridge_buggy) {
  63. isa_dma_bridge_buggy=1;
  64. printk(KERN_INFO "Activating ISA DMA hang workarounds.\n");
  65. }
  66. }
  67. /*
  68. * Its not totally clear which chipsets are the problematic ones
  69. * We know 82C586 and 82C596 variants are affected.
  70. */
  71. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_VIA, PCI_DEVICE_ID_VIA_82C586_0, quirk_isa_dma_hangs );
  72. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_VIA, PCI_DEVICE_ID_VIA_82C596, quirk_isa_dma_hangs );
  73. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82371SB_0, quirk_isa_dma_hangs );
  74. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_AL, PCI_DEVICE_ID_AL_M1533, quirk_isa_dma_hangs );
  75. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_NEC, PCI_DEVICE_ID_NEC_CBUS_1, quirk_isa_dma_hangs );
  76. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_NEC, PCI_DEVICE_ID_NEC_CBUS_2, quirk_isa_dma_hangs );
  77. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_NEC, PCI_DEVICE_ID_NEC_CBUS_3, quirk_isa_dma_hangs );
  78. int pci_pci_problems;
  79. EXPORT_SYMBOL(pci_pci_problems);
  80. /*
  81. * Chipsets where PCI->PCI transfers vanish or hang
  82. */
  83. static void __devinit quirk_nopcipci(struct pci_dev *dev)
  84. {
  85. if ((pci_pci_problems & PCIPCI_FAIL)==0) {
  86. printk(KERN_INFO "Disabling direct PCI/PCI transfers.\n");
  87. pci_pci_problems |= PCIPCI_FAIL;
  88. }
  89. }
  90. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_SI, PCI_DEVICE_ID_SI_5597, quirk_nopcipci );
  91. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_SI, PCI_DEVICE_ID_SI_496, quirk_nopcipci );
  92. static void __devinit quirk_nopciamd(struct pci_dev *dev)
  93. {
  94. u8 rev;
  95. pci_read_config_byte(dev, 0x08, &rev);
  96. if (rev == 0x13) {
  97. /* Erratum 24 */
  98. printk(KERN_INFO "Chipset erratum: Disabling direct PCI/AGP transfers.\n");
  99. pci_pci_problems |= PCIAGP_FAIL;
  100. }
  101. }
  102. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_AMD, PCI_DEVICE_ID_AMD_8151_0, quirk_nopciamd );
  103. /*
  104. * Triton requires workarounds to be used by the drivers
  105. */
  106. static void __devinit quirk_triton(struct pci_dev *dev)
  107. {
  108. if ((pci_pci_problems&PCIPCI_TRITON)==0) {
  109. printk(KERN_INFO "Limiting direct PCI/PCI transfers.\n");
  110. pci_pci_problems |= PCIPCI_TRITON;
  111. }
  112. }
  113. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82437, quirk_triton );
  114. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82437VX, quirk_triton );
  115. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82439, quirk_triton );
  116. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82439TX, quirk_triton );
  117. /*
  118. * VIA Apollo KT133 needs PCI latency patch
  119. * Made according to a windows driver based patch by George E. Breese
  120. * see PCI Latency Adjust on http://www.viahardware.com/download/viatweak.shtm
  121. * Also see http://www.au-ja.org/review-kt133a-1-en.phtml for
  122. * the info on which Mr Breese based his work.
  123. *
  124. * Updated based on further information from the site and also on
  125. * information provided by VIA
  126. */
  127. static void quirk_vialatency(struct pci_dev *dev)
  128. {
  129. struct pci_dev *p;
  130. u8 rev;
  131. u8 busarb;
  132. /* Ok we have a potential problem chipset here. Now see if we have
  133. a buggy southbridge */
  134. p = pci_get_device(PCI_VENDOR_ID_VIA, PCI_DEVICE_ID_VIA_82C686, NULL);
  135. if (p!=NULL) {
  136. pci_read_config_byte(p, PCI_CLASS_REVISION, &rev);
  137. /* 0x40 - 0x4f == 686B, 0x10 - 0x2f == 686A; thanks Dan Hollis */
  138. /* Check for buggy part revisions */
  139. if (rev < 0x40 || rev > 0x42)
  140. goto exit;
  141. } else {
  142. p = pci_get_device(PCI_VENDOR_ID_VIA, PCI_DEVICE_ID_VIA_8231, NULL);
  143. if (p==NULL) /* No problem parts */
  144. goto exit;
  145. pci_read_config_byte(p, PCI_CLASS_REVISION, &rev);
  146. /* Check for buggy part revisions */
  147. if (rev < 0x10 || rev > 0x12)
  148. goto exit;
  149. }
  150. /*
  151. * Ok we have the problem. Now set the PCI master grant to
  152. * occur every master grant. The apparent bug is that under high
  153. * PCI load (quite common in Linux of course) you can get data
  154. * loss when the CPU is held off the bus for 3 bus master requests
  155. * This happens to include the IDE controllers....
  156. *
  157. * VIA only apply this fix when an SB Live! is present but under
  158. * both Linux and Windows this isnt enough, and we have seen
  159. * corruption without SB Live! but with things like 3 UDMA IDE
  160. * controllers. So we ignore that bit of the VIA recommendation..
  161. */
  162. pci_read_config_byte(dev, 0x76, &busarb);
  163. /* Set bit 4 and bi 5 of byte 76 to 0x01
  164. "Master priority rotation on every PCI master grant */
  165. busarb &= ~(1<<5);
  166. busarb |= (1<<4);
  167. pci_write_config_byte(dev, 0x76, busarb);
  168. printk(KERN_INFO "Applying VIA southbridge workaround.\n");
  169. exit:
  170. pci_dev_put(p);
  171. }
  172. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_VIA, PCI_DEVICE_ID_VIA_8363_0, quirk_vialatency );
  173. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_VIA, PCI_DEVICE_ID_VIA_8371_1, quirk_vialatency );
  174. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_VIA, PCI_DEVICE_ID_VIA_8361, quirk_vialatency );
  175. /* Must restore this on a resume from RAM */
  176. DECLARE_PCI_FIXUP_RESUME(PCI_VENDOR_ID_VIA, PCI_DEVICE_ID_VIA_8363_0, quirk_vialatency );
  177. DECLARE_PCI_FIXUP_RESUME(PCI_VENDOR_ID_VIA, PCI_DEVICE_ID_VIA_8371_1, quirk_vialatency );
  178. DECLARE_PCI_FIXUP_RESUME(PCI_VENDOR_ID_VIA, PCI_DEVICE_ID_VIA_8361, quirk_vialatency );
  179. /*
  180. * VIA Apollo VP3 needs ETBF on BT848/878
  181. */
  182. static void __devinit quirk_viaetbf(struct pci_dev *dev)
  183. {
  184. if ((pci_pci_problems&PCIPCI_VIAETBF)==0) {
  185. printk(KERN_INFO "Limiting direct PCI/PCI transfers.\n");
  186. pci_pci_problems |= PCIPCI_VIAETBF;
  187. }
  188. }
  189. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_VIA, PCI_DEVICE_ID_VIA_82C597_0, quirk_viaetbf );
  190. static void __devinit quirk_vsfx(struct pci_dev *dev)
  191. {
  192. if ((pci_pci_problems&PCIPCI_VSFX)==0) {
  193. printk(KERN_INFO "Limiting direct PCI/PCI transfers.\n");
  194. pci_pci_problems |= PCIPCI_VSFX;
  195. }
  196. }
  197. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_VIA, PCI_DEVICE_ID_VIA_82C576, quirk_vsfx );
  198. /*
  199. * Ali Magik requires workarounds to be used by the drivers
  200. * that DMA to AGP space. Latency must be set to 0xA and triton
  201. * workaround applied too
  202. * [Info kindly provided by ALi]
  203. */
  204. static void __init quirk_alimagik(struct pci_dev *dev)
  205. {
  206. if ((pci_pci_problems&PCIPCI_ALIMAGIK)==0) {
  207. printk(KERN_INFO "Limiting direct PCI/PCI transfers.\n");
  208. pci_pci_problems |= PCIPCI_ALIMAGIK|PCIPCI_TRITON;
  209. }
  210. }
  211. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_AL, PCI_DEVICE_ID_AL_M1647, quirk_alimagik );
  212. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_AL, PCI_DEVICE_ID_AL_M1651, quirk_alimagik );
  213. /*
  214. * Natoma has some interesting boundary conditions with Zoran stuff
  215. * at least
  216. */
  217. static void __devinit quirk_natoma(struct pci_dev *dev)
  218. {
  219. if ((pci_pci_problems&PCIPCI_NATOMA)==0) {
  220. printk(KERN_INFO "Limiting direct PCI/PCI transfers.\n");
  221. pci_pci_problems |= PCIPCI_NATOMA;
  222. }
  223. }
  224. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82441, quirk_natoma );
  225. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82443LX_0, quirk_natoma );
  226. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82443LX_1, quirk_natoma );
  227. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82443BX_0, quirk_natoma );
  228. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82443BX_1, quirk_natoma );
  229. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82443BX_2, quirk_natoma );
  230. /*
  231. * This chip can cause PCI parity errors if config register 0xA0 is read
  232. * while DMAs are occurring.
  233. */
  234. static void __devinit quirk_citrine(struct pci_dev *dev)
  235. {
  236. dev->cfg_size = 0xA0;
  237. }
  238. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_IBM, PCI_DEVICE_ID_IBM_CITRINE, quirk_citrine );
  239. /*
  240. * S3 868 and 968 chips report region size equal to 32M, but they decode 64M.
  241. * If it's needed, re-allocate the region.
  242. */
  243. static void __devinit quirk_s3_64M(struct pci_dev *dev)
  244. {
  245. struct resource *r = &dev->resource[0];
  246. if ((r->start & 0x3ffffff) || r->end != r->start + 0x3ffffff) {
  247. r->start = 0;
  248. r->end = 0x3ffffff;
  249. }
  250. }
  251. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_S3, PCI_DEVICE_ID_S3_868, quirk_s3_64M );
  252. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_S3, PCI_DEVICE_ID_S3_968, quirk_s3_64M );
  253. static void __devinit quirk_io_region(struct pci_dev *dev, unsigned region,
  254. unsigned size, int nr, const char *name)
  255. {
  256. region &= ~(size-1);
  257. if (region) {
  258. struct pci_bus_region bus_region;
  259. struct resource *res = dev->resource + nr;
  260. res->name = pci_name(dev);
  261. res->start = region;
  262. res->end = region + size - 1;
  263. res->flags = IORESOURCE_IO;
  264. /* Convert from PCI bus to resource space. */
  265. bus_region.start = res->start;
  266. bus_region.end = res->end;
  267. pcibios_bus_to_resource(dev, res, &bus_region);
  268. pci_claim_resource(dev, nr);
  269. printk("PCI quirk: region %04x-%04x claimed by %s\n", region, region + size - 1, name);
  270. }
  271. }
  272. /*
  273. * ATI Northbridge setups MCE the processor if you even
  274. * read somewhere between 0x3b0->0x3bb or read 0x3d3
  275. */
  276. static void __devinit quirk_ati_exploding_mce(struct pci_dev *dev)
  277. {
  278. printk(KERN_INFO "ATI Northbridge, reserving I/O ports 0x3b0 to 0x3bb.\n");
  279. /* Mae rhaid i ni beidio ag edrych ar y lleoliadiau I/O hyn */
  280. request_region(0x3b0, 0x0C, "RadeonIGP");
  281. request_region(0x3d3, 0x01, "RadeonIGP");
  282. }
  283. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_ATI, PCI_DEVICE_ID_ATI_RS100, quirk_ati_exploding_mce );
  284. /*
  285. * Let's make the southbridge information explicit instead
  286. * of having to worry about people probing the ACPI areas,
  287. * for example.. (Yes, it happens, and if you read the wrong
  288. * ACPI register it will put the machine to sleep with no
  289. * way of waking it up again. Bummer).
  290. *
  291. * ALI M7101: Two IO regions pointed to by words at
  292. * 0xE0 (64 bytes of ACPI registers)
  293. * 0xE2 (32 bytes of SMB registers)
  294. */
  295. static void __devinit quirk_ali7101_acpi(struct pci_dev *dev)
  296. {
  297. u16 region;
  298. pci_read_config_word(dev, 0xE0, &region);
  299. quirk_io_region(dev, region, 64, PCI_BRIDGE_RESOURCES, "ali7101 ACPI");
  300. pci_read_config_word(dev, 0xE2, &region);
  301. quirk_io_region(dev, region, 32, PCI_BRIDGE_RESOURCES+1, "ali7101 SMB");
  302. }
  303. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_AL, PCI_DEVICE_ID_AL_M7101, quirk_ali7101_acpi );
  304. static void piix4_io_quirk(struct pci_dev *dev, const char *name, unsigned int port, unsigned int enable)
  305. {
  306. u32 devres;
  307. u32 mask, size, base;
  308. pci_read_config_dword(dev, port, &devres);
  309. if ((devres & enable) != enable)
  310. return;
  311. mask = (devres >> 16) & 15;
  312. base = devres & 0xffff;
  313. size = 16;
  314. for (;;) {
  315. unsigned bit = size >> 1;
  316. if ((bit & mask) == bit)
  317. break;
  318. size = bit;
  319. }
  320. /*
  321. * For now we only print it out. Eventually we'll want to
  322. * reserve it (at least if it's in the 0x1000+ range), but
  323. * let's get enough confirmation reports first.
  324. */
  325. base &= -size;
  326. printk("%s PIO at %04x-%04x\n", name, base, base + size - 1);
  327. }
  328. static void piix4_mem_quirk(struct pci_dev *dev, const char *name, unsigned int port, unsigned int enable)
  329. {
  330. u32 devres;
  331. u32 mask, size, base;
  332. pci_read_config_dword(dev, port, &devres);
  333. if ((devres & enable) != enable)
  334. return;
  335. base = devres & 0xffff0000;
  336. mask = (devres & 0x3f) << 16;
  337. size = 128 << 16;
  338. for (;;) {
  339. unsigned bit = size >> 1;
  340. if ((bit & mask) == bit)
  341. break;
  342. size = bit;
  343. }
  344. /*
  345. * For now we only print it out. Eventually we'll want to
  346. * reserve it, but let's get enough confirmation reports first.
  347. */
  348. base &= -size;
  349. printk("%s MMIO at %04x-%04x\n", name, base, base + size - 1);
  350. }
  351. /*
  352. * PIIX4 ACPI: Two IO regions pointed to by longwords at
  353. * 0x40 (64 bytes of ACPI registers)
  354. * 0x90 (16 bytes of SMB registers)
  355. * and a few strange programmable PIIX4 device resources.
  356. */
  357. static void __devinit quirk_piix4_acpi(struct pci_dev *dev)
  358. {
  359. u32 region, res_a;
  360. pci_read_config_dword(dev, 0x40, &region);
  361. quirk_io_region(dev, region, 64, PCI_BRIDGE_RESOURCES, "PIIX4 ACPI");
  362. pci_read_config_dword(dev, 0x90, &region);
  363. quirk_io_region(dev, region, 16, PCI_BRIDGE_RESOURCES+1, "PIIX4 SMB");
  364. /* Device resource A has enables for some of the other ones */
  365. pci_read_config_dword(dev, 0x5c, &res_a);
  366. piix4_io_quirk(dev, "PIIX4 devres B", 0x60, 3 << 21);
  367. piix4_io_quirk(dev, "PIIX4 devres C", 0x64, 3 << 21);
  368. /* Device resource D is just bitfields for static resources */
  369. /* Device 12 enabled? */
  370. if (res_a & (1 << 29)) {
  371. piix4_io_quirk(dev, "PIIX4 devres E", 0x68, 1 << 20);
  372. piix4_mem_quirk(dev, "PIIX4 devres F", 0x6c, 1 << 7);
  373. }
  374. /* Device 13 enabled? */
  375. if (res_a & (1 << 30)) {
  376. piix4_io_quirk(dev, "PIIX4 devres G", 0x70, 1 << 20);
  377. piix4_mem_quirk(dev, "PIIX4 devres H", 0x74, 1 << 7);
  378. }
  379. piix4_io_quirk(dev, "PIIX4 devres I", 0x78, 1 << 20);
  380. piix4_io_quirk(dev, "PIIX4 devres J", 0x7c, 1 << 20);
  381. }
  382. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82371AB_3, quirk_piix4_acpi );
  383. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82443MX_3, quirk_piix4_acpi );
  384. /*
  385. * ICH4, ICH4-M, ICH5, ICH5-M ACPI: Three IO regions pointed to by longwords at
  386. * 0x40 (128 bytes of ACPI, GPIO & TCO registers)
  387. * 0x58 (64 bytes of GPIO I/O space)
  388. */
  389. static void __devinit quirk_ich4_lpc_acpi(struct pci_dev *dev)
  390. {
  391. u32 region;
  392. pci_read_config_dword(dev, 0x40, &region);
  393. quirk_io_region(dev, region, 128, PCI_BRIDGE_RESOURCES, "ICH4 ACPI/GPIO/TCO");
  394. pci_read_config_dword(dev, 0x58, &region);
  395. quirk_io_region(dev, region, 64, PCI_BRIDGE_RESOURCES+1, "ICH4 GPIO");
  396. }
  397. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82801AA_0, quirk_ich4_lpc_acpi );
  398. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82801AB_0, quirk_ich4_lpc_acpi );
  399. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82801BA_0, quirk_ich4_lpc_acpi );
  400. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82801BA_10, quirk_ich4_lpc_acpi );
  401. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82801CA_0, quirk_ich4_lpc_acpi );
  402. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82801CA_12, quirk_ich4_lpc_acpi );
  403. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82801DB_0, quirk_ich4_lpc_acpi );
  404. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82801DB_12, quirk_ich4_lpc_acpi );
  405. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82801EB_0, quirk_ich4_lpc_acpi );
  406. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_ESB_1, quirk_ich4_lpc_acpi );
  407. static void __devinit quirk_ich6_lpc_acpi(struct pci_dev *dev)
  408. {
  409. u32 region;
  410. pci_read_config_dword(dev, 0x40, &region);
  411. quirk_io_region(dev, region, 128, PCI_BRIDGE_RESOURCES, "ICH6 ACPI/GPIO/TCO");
  412. pci_read_config_dword(dev, 0x48, &region);
  413. quirk_io_region(dev, region, 64, PCI_BRIDGE_RESOURCES+1, "ICH6 GPIO");
  414. }
  415. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_ICH6_0, quirk_ich6_lpc_acpi );
  416. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_ICH6_1, quirk_ich6_lpc_acpi );
  417. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_ICH7_0, quirk_ich6_lpc_acpi );
  418. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_ICH7_1, quirk_ich6_lpc_acpi );
  419. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_ICH7_31, quirk_ich6_lpc_acpi );
  420. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_ICH8_0, quirk_ich6_lpc_acpi );
  421. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_ICH8_2, quirk_ich6_lpc_acpi );
  422. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_ICH8_3, quirk_ich6_lpc_acpi );
  423. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_ICH8_1, quirk_ich6_lpc_acpi );
  424. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_ICH8_4, quirk_ich6_lpc_acpi );
  425. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_ICH9_2, quirk_ich6_lpc_acpi );
  426. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_ICH9_4, quirk_ich6_lpc_acpi );
  427. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_ICH9_7, quirk_ich6_lpc_acpi );
  428. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_ICH9_8, quirk_ich6_lpc_acpi );
  429. /*
  430. * VIA ACPI: One IO region pointed to by longword at
  431. * 0x48 or 0x20 (256 bytes of ACPI registers)
  432. */
  433. static void __devinit quirk_vt82c586_acpi(struct pci_dev *dev)
  434. {
  435. u32 region;
  436. if (dev->revision & 0x10) {
  437. pci_read_config_dword(dev, 0x48, &region);
  438. region &= PCI_BASE_ADDRESS_IO_MASK;
  439. quirk_io_region(dev, region, 256, PCI_BRIDGE_RESOURCES, "vt82c586 ACPI");
  440. }
  441. }
  442. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_VIA, PCI_DEVICE_ID_VIA_82C586_3, quirk_vt82c586_acpi );
  443. /*
  444. * VIA VT82C686 ACPI: Three IO region pointed to by (long)words at
  445. * 0x48 (256 bytes of ACPI registers)
  446. * 0x70 (128 bytes of hardware monitoring register)
  447. * 0x90 (16 bytes of SMB registers)
  448. */
  449. static void __devinit quirk_vt82c686_acpi(struct pci_dev *dev)
  450. {
  451. u16 hm;
  452. u32 smb;
  453. quirk_vt82c586_acpi(dev);
  454. pci_read_config_word(dev, 0x70, &hm);
  455. hm &= PCI_BASE_ADDRESS_IO_MASK;
  456. quirk_io_region(dev, hm, 128, PCI_BRIDGE_RESOURCES + 1, "vt82c686 HW-mon");
  457. pci_read_config_dword(dev, 0x90, &smb);
  458. smb &= PCI_BASE_ADDRESS_IO_MASK;
  459. quirk_io_region(dev, smb, 16, PCI_BRIDGE_RESOURCES + 2, "vt82c686 SMB");
  460. }
  461. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_VIA, PCI_DEVICE_ID_VIA_82C686_4, quirk_vt82c686_acpi );
  462. /*
  463. * VIA VT8235 ISA Bridge: Two IO regions pointed to by words at
  464. * 0x88 (128 bytes of power management registers)
  465. * 0xd0 (16 bytes of SMB registers)
  466. */
  467. static void __devinit quirk_vt8235_acpi(struct pci_dev *dev)
  468. {
  469. u16 pm, smb;
  470. pci_read_config_word(dev, 0x88, &pm);
  471. pm &= PCI_BASE_ADDRESS_IO_MASK;
  472. quirk_io_region(dev, pm, 128, PCI_BRIDGE_RESOURCES, "vt8235 PM");
  473. pci_read_config_word(dev, 0xd0, &smb);
  474. smb &= PCI_BASE_ADDRESS_IO_MASK;
  475. quirk_io_region(dev, smb, 16, PCI_BRIDGE_RESOURCES + 1, "vt8235 SMB");
  476. }
  477. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_VIA, PCI_DEVICE_ID_VIA_8235, quirk_vt8235_acpi);
  478. #ifdef CONFIG_X86_IO_APIC
  479. #include <asm/io_apic.h>
  480. /*
  481. * VIA 686A/B: If an IO-APIC is active, we need to route all on-chip
  482. * devices to the external APIC.
  483. *
  484. * TODO: When we have device-specific interrupt routers,
  485. * this code will go away from quirks.
  486. */
  487. static void quirk_via_ioapic(struct pci_dev *dev)
  488. {
  489. u8 tmp;
  490. if (nr_ioapics < 1)
  491. tmp = 0; /* nothing routed to external APIC */
  492. else
  493. tmp = 0x1f; /* all known bits (4-0) routed to external APIC */
  494. printk(KERN_INFO "PCI: %sbling Via external APIC routing\n",
  495. tmp == 0 ? "Disa" : "Ena");
  496. /* Offset 0x58: External APIC IRQ output control */
  497. pci_write_config_byte (dev, 0x58, tmp);
  498. }
  499. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_VIA, PCI_DEVICE_ID_VIA_82C686, quirk_via_ioapic );
  500. DECLARE_PCI_FIXUP_RESUME(PCI_VENDOR_ID_VIA, PCI_DEVICE_ID_VIA_82C686, quirk_via_ioapic );
  501. /*
  502. * VIA 8237: Some BIOSs don't set the 'Bypass APIC De-Assert Message' Bit.
  503. * This leads to doubled level interrupt rates.
  504. * Set this bit to get rid of cycle wastage.
  505. * Otherwise uncritical.
  506. */
  507. static void quirk_via_vt8237_bypass_apic_deassert(struct pci_dev *dev)
  508. {
  509. u8 misc_control2;
  510. #define BYPASS_APIC_DEASSERT 8
  511. pci_read_config_byte(dev, 0x5B, &misc_control2);
  512. if (!(misc_control2 & BYPASS_APIC_DEASSERT)) {
  513. printk(KERN_INFO "PCI: Bypassing VIA 8237 APIC De-Assert Message\n");
  514. pci_write_config_byte(dev, 0x5B, misc_control2|BYPASS_APIC_DEASSERT);
  515. }
  516. }
  517. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_VIA, PCI_DEVICE_ID_VIA_8237, quirk_via_vt8237_bypass_apic_deassert);
  518. DECLARE_PCI_FIXUP_RESUME(PCI_VENDOR_ID_VIA, PCI_DEVICE_ID_VIA_8237, quirk_via_vt8237_bypass_apic_deassert);
  519. /*
  520. * The AMD io apic can hang the box when an apic irq is masked.
  521. * We check all revs >= B0 (yet not in the pre production!) as the bug
  522. * is currently marked NoFix
  523. *
  524. * We have multiple reports of hangs with this chipset that went away with
  525. * noapic specified. For the moment we assume it's the erratum. We may be wrong
  526. * of course. However the advice is demonstrably good even if so..
  527. */
  528. static void __devinit quirk_amd_ioapic(struct pci_dev *dev)
  529. {
  530. if (dev->revision >= 0x02) {
  531. printk(KERN_WARNING "I/O APIC: AMD Erratum #22 may be present. In the event of instability try\n");
  532. printk(KERN_WARNING " : booting with the \"noapic\" option.\n");
  533. }
  534. }
  535. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_AMD, PCI_DEVICE_ID_AMD_VIPER_7410, quirk_amd_ioapic );
  536. static void __init quirk_ioapic_rmw(struct pci_dev *dev)
  537. {
  538. if (dev->devfn == 0 && dev->bus->number == 0)
  539. sis_apic_bug = 1;
  540. }
  541. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_SI, PCI_ANY_ID, quirk_ioapic_rmw );
  542. #define AMD8131_revA0 0x01
  543. #define AMD8131_revB0 0x11
  544. #define AMD8131_MISC 0x40
  545. #define AMD8131_NIOAMODE_BIT 0
  546. static void quirk_amd_8131_ioapic(struct pci_dev *dev)
  547. {
  548. unsigned char tmp;
  549. if (nr_ioapics == 0)
  550. return;
  551. if (dev->revision == AMD8131_revA0 || dev->revision == AMD8131_revB0) {
  552. printk(KERN_INFO "Fixing up AMD8131 IOAPIC mode\n");
  553. pci_read_config_byte( dev, AMD8131_MISC, &tmp);
  554. tmp &= ~(1 << AMD8131_NIOAMODE_BIT);
  555. pci_write_config_byte( dev, AMD8131_MISC, tmp);
  556. }
  557. }
  558. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_AMD, PCI_DEVICE_ID_AMD_8131_BRIDGE, quirk_amd_8131_ioapic);
  559. DECLARE_PCI_FIXUP_RESUME(PCI_VENDOR_ID_AMD, PCI_DEVICE_ID_AMD_8131_BRIDGE, quirk_amd_8131_ioapic);
  560. #endif /* CONFIG_X86_IO_APIC */
  561. /*
  562. * Some settings of MMRBC can lead to data corruption so block changes.
  563. * See AMD 8131 HyperTransport PCI-X Tunnel Revision Guide
  564. */
  565. static void __init quirk_amd_8131_mmrbc(struct pci_dev *dev)
  566. {
  567. if (dev->subordinate && dev->revision <= 0x12) {
  568. printk(KERN_INFO "AMD8131 rev %x detected, disabling PCI-X "
  569. "MMRBC\n", dev->revision);
  570. dev->subordinate->bus_flags |= PCI_BUS_FLAGS_NO_MMRBC;
  571. }
  572. }
  573. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_AMD, PCI_DEVICE_ID_AMD_8131_BRIDGE, quirk_amd_8131_mmrbc);
  574. /*
  575. * FIXME: it is questionable that quirk_via_acpi
  576. * is needed. It shows up as an ISA bridge, and does not
  577. * support the PCI_INTERRUPT_LINE register at all. Therefore
  578. * it seems like setting the pci_dev's 'irq' to the
  579. * value of the ACPI SCI interrupt is only done for convenience.
  580. * -jgarzik
  581. */
  582. static void __devinit quirk_via_acpi(struct pci_dev *d)
  583. {
  584. /*
  585. * VIA ACPI device: SCI IRQ line in PCI config byte 0x42
  586. */
  587. u8 irq;
  588. pci_read_config_byte(d, 0x42, &irq);
  589. irq &= 0xf;
  590. if (irq && (irq != 2))
  591. d->irq = irq;
  592. }
  593. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_VIA, PCI_DEVICE_ID_VIA_82C586_3, quirk_via_acpi );
  594. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_VIA, PCI_DEVICE_ID_VIA_82C686_4, quirk_via_acpi );
  595. /*
  596. * VIA bridges which have VLink
  597. */
  598. static int via_vlink_dev_lo = -1, via_vlink_dev_hi = 18;
  599. static void quirk_via_bridge(struct pci_dev *dev)
  600. {
  601. /* See what bridge we have and find the device ranges */
  602. switch (dev->device) {
  603. case PCI_DEVICE_ID_VIA_82C686:
  604. /* The VT82C686 is special, it attaches to PCI and can have
  605. any device number. All its subdevices are functions of
  606. that single device. */
  607. via_vlink_dev_lo = PCI_SLOT(dev->devfn);
  608. via_vlink_dev_hi = PCI_SLOT(dev->devfn);
  609. break;
  610. case PCI_DEVICE_ID_VIA_8237:
  611. case PCI_DEVICE_ID_VIA_8237A:
  612. via_vlink_dev_lo = 15;
  613. break;
  614. case PCI_DEVICE_ID_VIA_8235:
  615. via_vlink_dev_lo = 16;
  616. break;
  617. case PCI_DEVICE_ID_VIA_8231:
  618. case PCI_DEVICE_ID_VIA_8233_0:
  619. case PCI_DEVICE_ID_VIA_8233A:
  620. case PCI_DEVICE_ID_VIA_8233C_0:
  621. via_vlink_dev_lo = 17;
  622. break;
  623. }
  624. }
  625. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_VIA, PCI_DEVICE_ID_VIA_82C686, quirk_via_bridge);
  626. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_VIA, PCI_DEVICE_ID_VIA_8231, quirk_via_bridge);
  627. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_VIA, PCI_DEVICE_ID_VIA_8233_0, quirk_via_bridge);
  628. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_VIA, PCI_DEVICE_ID_VIA_8233A, quirk_via_bridge);
  629. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_VIA, PCI_DEVICE_ID_VIA_8233C_0, quirk_via_bridge);
  630. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_VIA, PCI_DEVICE_ID_VIA_8235, quirk_via_bridge);
  631. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_VIA, PCI_DEVICE_ID_VIA_8237, quirk_via_bridge);
  632. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_VIA, PCI_DEVICE_ID_VIA_8237A, quirk_via_bridge);
  633. /**
  634. * quirk_via_vlink - VIA VLink IRQ number update
  635. * @dev: PCI device
  636. *
  637. * If the device we are dealing with is on a PIC IRQ we need to
  638. * ensure that the IRQ line register which usually is not relevant
  639. * for PCI cards, is actually written so that interrupts get sent
  640. * to the right place.
  641. * We only do this on systems where a VIA south bridge was detected,
  642. * and only for VIA devices on the motherboard (see quirk_via_bridge
  643. * above).
  644. */
  645. static void quirk_via_vlink(struct pci_dev *dev)
  646. {
  647. u8 irq, new_irq;
  648. /* Check if we have VLink at all */
  649. if (via_vlink_dev_lo == -1)
  650. return;
  651. new_irq = dev->irq;
  652. /* Don't quirk interrupts outside the legacy IRQ range */
  653. if (!new_irq || new_irq > 15)
  654. return;
  655. /* Internal device ? */
  656. if (dev->bus->number != 0 || PCI_SLOT(dev->devfn) > via_vlink_dev_hi ||
  657. PCI_SLOT(dev->devfn) < via_vlink_dev_lo)
  658. return;
  659. /* This is an internal VLink device on a PIC interrupt. The BIOS
  660. ought to have set this but may not have, so we redo it */
  661. pci_read_config_byte(dev, PCI_INTERRUPT_LINE, &irq);
  662. if (new_irq != irq) {
  663. printk(KERN_INFO "PCI: VIA VLink IRQ fixup for %s, from %d to %d\n",
  664. pci_name(dev), irq, new_irq);
  665. udelay(15); /* unknown if delay really needed */
  666. pci_write_config_byte(dev, PCI_INTERRUPT_LINE, new_irq);
  667. }
  668. }
  669. DECLARE_PCI_FIXUP_ENABLE(PCI_VENDOR_ID_VIA, PCI_ANY_ID, quirk_via_vlink);
  670. /*
  671. * VIA VT82C598 has its device ID settable and many BIOSes
  672. * set it to the ID of VT82C597 for backward compatibility.
  673. * We need to switch it off to be able to recognize the real
  674. * type of the chip.
  675. */
  676. static void __devinit quirk_vt82c598_id(struct pci_dev *dev)
  677. {
  678. pci_write_config_byte(dev, 0xfc, 0);
  679. pci_read_config_word(dev, PCI_DEVICE_ID, &dev->device);
  680. }
  681. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_VIA, PCI_DEVICE_ID_VIA_82C597_0, quirk_vt82c598_id );
  682. /*
  683. * CardBus controllers have a legacy base address that enables them
  684. * to respond as i82365 pcmcia controllers. We don't want them to
  685. * do this even if the Linux CardBus driver is not loaded, because
  686. * the Linux i82365 driver does not (and should not) handle CardBus.
  687. */
  688. static void quirk_cardbus_legacy(struct pci_dev *dev)
  689. {
  690. if ((PCI_CLASS_BRIDGE_CARDBUS << 8) ^ dev->class)
  691. return;
  692. pci_write_config_dword(dev, PCI_CB_LEGACY_MODE_BASE, 0);
  693. }
  694. DECLARE_PCI_FIXUP_FINAL(PCI_ANY_ID, PCI_ANY_ID, quirk_cardbus_legacy);
  695. DECLARE_PCI_FIXUP_RESUME(PCI_ANY_ID, PCI_ANY_ID, quirk_cardbus_legacy);
  696. /*
  697. * Following the PCI ordering rules is optional on the AMD762. I'm not
  698. * sure what the designers were smoking but let's not inhale...
  699. *
  700. * To be fair to AMD, it follows the spec by default, its BIOS people
  701. * who turn it off!
  702. */
  703. static void quirk_amd_ordering(struct pci_dev *dev)
  704. {
  705. u32 pcic;
  706. pci_read_config_dword(dev, 0x4C, &pcic);
  707. if ((pcic&6)!=6) {
  708. pcic |= 6;
  709. printk(KERN_WARNING "BIOS failed to enable PCI standards compliance, fixing this error.\n");
  710. pci_write_config_dword(dev, 0x4C, pcic);
  711. pci_read_config_dword(dev, 0x84, &pcic);
  712. pcic |= (1<<23); /* Required in this mode */
  713. pci_write_config_dword(dev, 0x84, pcic);
  714. }
  715. }
  716. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_AMD, PCI_DEVICE_ID_AMD_FE_GATE_700C, quirk_amd_ordering );
  717. DECLARE_PCI_FIXUP_RESUME(PCI_VENDOR_ID_AMD, PCI_DEVICE_ID_AMD_FE_GATE_700C, quirk_amd_ordering );
  718. /*
  719. * DreamWorks provided workaround for Dunord I-3000 problem
  720. *
  721. * This card decodes and responds to addresses not apparently
  722. * assigned to it. We force a larger allocation to ensure that
  723. * nothing gets put too close to it.
  724. */
  725. static void __devinit quirk_dunord ( struct pci_dev * dev )
  726. {
  727. struct resource *r = &dev->resource [1];
  728. r->start = 0;
  729. r->end = 0xffffff;
  730. }
  731. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_DUNORD, PCI_DEVICE_ID_DUNORD_I3000, quirk_dunord );
  732. /*
  733. * i82380FB mobile docking controller: its PCI-to-PCI bridge
  734. * is subtractive decoding (transparent), and does indicate this
  735. * in the ProgIf. Unfortunately, the ProgIf value is wrong - 0x80
  736. * instead of 0x01.
  737. */
  738. static void __devinit quirk_transparent_bridge(struct pci_dev *dev)
  739. {
  740. dev->transparent = 1;
  741. }
  742. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82380FB, quirk_transparent_bridge );
  743. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_TOSHIBA, 0x605, quirk_transparent_bridge );
  744. /*
  745. * Common misconfiguration of the MediaGX/Geode PCI master that will
  746. * reduce PCI bandwidth from 70MB/s to 25MB/s. See the GXM/GXLV/GX1
  747. * datasheets found at http://www.national.com/ds/GX for info on what
  748. * these bits do. <christer@weinigel.se>
  749. */
  750. static void quirk_mediagx_master(struct pci_dev *dev)
  751. {
  752. u8 reg;
  753. pci_read_config_byte(dev, 0x41, &reg);
  754. if (reg & 2) {
  755. reg &= ~2;
  756. printk(KERN_INFO "PCI: Fixup for MediaGX/Geode Slave Disconnect Boundary (0x41=0x%02x)\n", reg);
  757. pci_write_config_byte(dev, 0x41, reg);
  758. }
  759. }
  760. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_CYRIX, PCI_DEVICE_ID_CYRIX_PCI_MASTER, quirk_mediagx_master );
  761. DECLARE_PCI_FIXUP_RESUME(PCI_VENDOR_ID_CYRIX, PCI_DEVICE_ID_CYRIX_PCI_MASTER, quirk_mediagx_master );
  762. /*
  763. * Ensure C0 rev restreaming is off. This is normally done by
  764. * the BIOS but in the odd case it is not the results are corruption
  765. * hence the presence of a Linux check
  766. */
  767. static void quirk_disable_pxb(struct pci_dev *pdev)
  768. {
  769. u16 config;
  770. if (pdev->revision != 0x04) /* Only C0 requires this */
  771. return;
  772. pci_read_config_word(pdev, 0x40, &config);
  773. if (config & (1<<6)) {
  774. config &= ~(1<<6);
  775. pci_write_config_word(pdev, 0x40, config);
  776. printk(KERN_INFO "PCI: C0 revision 450NX. Disabling PCI restreaming.\n");
  777. }
  778. }
  779. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82454NX, quirk_disable_pxb );
  780. DECLARE_PCI_FIXUP_RESUME(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82454NX, quirk_disable_pxb );
  781. static void __devinit quirk_sb600_sata(struct pci_dev *pdev)
  782. {
  783. /* set sb600 sata to ahci mode */
  784. if ((pdev->class >> 8) == PCI_CLASS_STORAGE_IDE) {
  785. u8 tmp;
  786. pci_read_config_byte(pdev, 0x40, &tmp);
  787. pci_write_config_byte(pdev, 0x40, tmp|1);
  788. pci_write_config_byte(pdev, 0x9, 1);
  789. pci_write_config_byte(pdev, 0xa, 6);
  790. pci_write_config_byte(pdev, 0x40, tmp);
  791. pdev->class = PCI_CLASS_STORAGE_SATA_AHCI;
  792. }
  793. }
  794. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_ATI, PCI_DEVICE_ID_ATI_IXP600_SATA, quirk_sb600_sata);
  795. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_ATI, PCI_DEVICE_ID_ATI_IXP700_SATA, quirk_sb600_sata);
  796. /*
  797. * Serverworks CSB5 IDE does not fully support native mode
  798. */
  799. static void __devinit quirk_svwks_csb5ide(struct pci_dev *pdev)
  800. {
  801. u8 prog;
  802. pci_read_config_byte(pdev, PCI_CLASS_PROG, &prog);
  803. if (prog & 5) {
  804. prog &= ~5;
  805. pdev->class &= ~5;
  806. pci_write_config_byte(pdev, PCI_CLASS_PROG, prog);
  807. /* PCI layer will sort out resources */
  808. }
  809. }
  810. DECLARE_PCI_FIXUP_EARLY(PCI_VENDOR_ID_SERVERWORKS, PCI_DEVICE_ID_SERVERWORKS_CSB5IDE, quirk_svwks_csb5ide );
  811. /*
  812. * Intel 82801CAM ICH3-M datasheet says IDE modes must be the same
  813. */
  814. static void __init quirk_ide_samemode(struct pci_dev *pdev)
  815. {
  816. u8 prog;
  817. pci_read_config_byte(pdev, PCI_CLASS_PROG, &prog);
  818. if (((prog & 1) && !(prog & 4)) || ((prog & 4) && !(prog & 1))) {
  819. printk(KERN_INFO "PCI: IDE mode mismatch; forcing legacy mode\n");
  820. prog &= ~5;
  821. pdev->class &= ~5;
  822. pci_write_config_byte(pdev, PCI_CLASS_PROG, prog);
  823. }
  824. }
  825. DECLARE_PCI_FIXUP_EARLY(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82801CA_10, quirk_ide_samemode);
  826. /* This was originally an Alpha specific thing, but it really fits here.
  827. * The i82375 PCI/EISA bridge appears as non-classified. Fix that.
  828. */
  829. static void __init quirk_eisa_bridge(struct pci_dev *dev)
  830. {
  831. dev->class = PCI_CLASS_BRIDGE_EISA << 8;
  832. }
  833. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82375, quirk_eisa_bridge );
  834. /*
  835. * On ASUS P4B boards, the SMBus PCI Device within the ICH2/4 southbridge
  836. * is not activated. The myth is that Asus said that they do not want the
  837. * users to be irritated by just another PCI Device in the Win98 device
  838. * manager. (see the file prog/hotplug/README.p4b in the lm_sensors
  839. * package 2.7.0 for details)
  840. *
  841. * The SMBus PCI Device can be activated by setting a bit in the ICH LPC
  842. * bridge. Unfortunately, this device has no subvendor/subdevice ID. So it
  843. * becomes necessary to do this tweak in two steps -- the chosen trigger
  844. * is either the Host bridge (preferred) or on-board VGA controller.
  845. *
  846. * Note that we used to unhide the SMBus that way on Toshiba laptops
  847. * (Satellite A40 and Tecra M2) but then found that the thermal management
  848. * was done by SMM code, which could cause unsynchronized concurrent
  849. * accesses to the SMBus registers, with potentially bad effects. Thus you
  850. * should be very careful when adding new entries: if SMM is accessing the
  851. * Intel SMBus, this is a very good reason to leave it hidden.
  852. */
  853. static int asus_hides_smbus;
  854. static void __init asus_hides_smbus_hostbridge(struct pci_dev *dev)
  855. {
  856. if (unlikely(dev->subsystem_vendor == PCI_VENDOR_ID_ASUSTEK)) {
  857. if (dev->device == PCI_DEVICE_ID_INTEL_82845_HB)
  858. switch(dev->subsystem_device) {
  859. case 0x8025: /* P4B-LX */
  860. case 0x8070: /* P4B */
  861. case 0x8088: /* P4B533 */
  862. case 0x1626: /* L3C notebook */
  863. asus_hides_smbus = 1;
  864. }
  865. else if (dev->device == PCI_DEVICE_ID_INTEL_82845G_HB)
  866. switch(dev->subsystem_device) {
  867. case 0x80b1: /* P4GE-V */
  868. case 0x80b2: /* P4PE */
  869. case 0x8093: /* P4B533-V */
  870. asus_hides_smbus = 1;
  871. }
  872. else if (dev->device == PCI_DEVICE_ID_INTEL_82850_HB)
  873. switch(dev->subsystem_device) {
  874. case 0x8030: /* P4T533 */
  875. asus_hides_smbus = 1;
  876. }
  877. else if (dev->device == PCI_DEVICE_ID_INTEL_7205_0)
  878. switch (dev->subsystem_device) {
  879. case 0x8070: /* P4G8X Deluxe */
  880. asus_hides_smbus = 1;
  881. }
  882. else if (dev->device == PCI_DEVICE_ID_INTEL_E7501_MCH)
  883. switch (dev->subsystem_device) {
  884. case 0x80c9: /* PU-DLS */
  885. asus_hides_smbus = 1;
  886. }
  887. else if (dev->device == PCI_DEVICE_ID_INTEL_82855GM_HB)
  888. switch (dev->subsystem_device) {
  889. case 0x1751: /* M2N notebook */
  890. case 0x1821: /* M5N notebook */
  891. asus_hides_smbus = 1;
  892. }
  893. else if (dev->device == PCI_DEVICE_ID_INTEL_82855PM_HB)
  894. switch (dev->subsystem_device) {
  895. case 0x184b: /* W1N notebook */
  896. case 0x186a: /* M6Ne notebook */
  897. asus_hides_smbus = 1;
  898. }
  899. else if (dev->device == PCI_DEVICE_ID_INTEL_82865_HB)
  900. switch (dev->subsystem_device) {
  901. case 0x80f2: /* P4P800-X */
  902. asus_hides_smbus = 1;
  903. }
  904. else if (dev->device == PCI_DEVICE_ID_INTEL_82915GM_HB)
  905. switch (dev->subsystem_device) {
  906. case 0x1882: /* M6V notebook */
  907. case 0x1977: /* A6VA notebook */
  908. asus_hides_smbus = 1;
  909. }
  910. } else if (unlikely(dev->subsystem_vendor == PCI_VENDOR_ID_HP)) {
  911. if (dev->device == PCI_DEVICE_ID_INTEL_82855PM_HB)
  912. switch(dev->subsystem_device) {
  913. case 0x088C: /* HP Compaq nc8000 */
  914. case 0x0890: /* HP Compaq nc6000 */
  915. asus_hides_smbus = 1;
  916. }
  917. else if (dev->device == PCI_DEVICE_ID_INTEL_82865_HB)
  918. switch (dev->subsystem_device) {
  919. case 0x12bc: /* HP D330L */
  920. case 0x12bd: /* HP D530 */
  921. asus_hides_smbus = 1;
  922. }
  923. else if (dev->device == PCI_DEVICE_ID_INTEL_82915GM_HB)
  924. switch (dev->subsystem_device) {
  925. case 0x099c: /* HP Compaq nx6110 */
  926. asus_hides_smbus = 1;
  927. }
  928. } else if (unlikely(dev->subsystem_vendor == PCI_VENDOR_ID_SAMSUNG)) {
  929. if (dev->device == PCI_DEVICE_ID_INTEL_82855PM_HB)
  930. switch(dev->subsystem_device) {
  931. case 0xC00C: /* Samsung P35 notebook */
  932. asus_hides_smbus = 1;
  933. }
  934. } else if (unlikely(dev->subsystem_vendor == PCI_VENDOR_ID_COMPAQ)) {
  935. if (dev->device == PCI_DEVICE_ID_INTEL_82855PM_HB)
  936. switch(dev->subsystem_device) {
  937. case 0x0058: /* Compaq Evo N620c */
  938. asus_hides_smbus = 1;
  939. }
  940. else if (dev->device == PCI_DEVICE_ID_INTEL_82810_IG3)
  941. switch(dev->subsystem_device) {
  942. case 0xB16C: /* Compaq Deskpro EP 401963-001 (PCA# 010174) */
  943. /* Motherboard doesn't have Host bridge
  944. * subvendor/subdevice IDs, therefore checking
  945. * its on-board VGA controller */
  946. asus_hides_smbus = 1;
  947. }
  948. }
  949. }
  950. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82845_HB, asus_hides_smbus_hostbridge );
  951. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82845G_HB, asus_hides_smbus_hostbridge );
  952. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82850_HB, asus_hides_smbus_hostbridge );
  953. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82865_HB, asus_hides_smbus_hostbridge );
  954. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_7205_0, asus_hides_smbus_hostbridge );
  955. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_E7501_MCH, asus_hides_smbus_hostbridge );
  956. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82855PM_HB, asus_hides_smbus_hostbridge );
  957. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82855GM_HB, asus_hides_smbus_hostbridge );
  958. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82915GM_HB, asus_hides_smbus_hostbridge );
  959. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82810_IG3, asus_hides_smbus_hostbridge );
  960. static void asus_hides_smbus_lpc(struct pci_dev *dev)
  961. {
  962. u16 val;
  963. if (likely(!asus_hides_smbus))
  964. return;
  965. pci_read_config_word(dev, 0xF2, &val);
  966. if (val & 0x8) {
  967. pci_write_config_word(dev, 0xF2, val & (~0x8));
  968. pci_read_config_word(dev, 0xF2, &val);
  969. if (val & 0x8)
  970. printk(KERN_INFO "PCI: i801 SMBus device continues to play 'hide and seek'! 0x%x\n", val);
  971. else
  972. printk(KERN_INFO "PCI: Enabled i801 SMBus device\n");
  973. }
  974. }
  975. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82801AA_0, asus_hides_smbus_lpc );
  976. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82801DB_0, asus_hides_smbus_lpc );
  977. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82801BA_0, asus_hides_smbus_lpc );
  978. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82801CA_0, asus_hides_smbus_lpc );
  979. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82801CA_12, asus_hides_smbus_lpc );
  980. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82801DB_12, asus_hides_smbus_lpc );
  981. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82801EB_0, asus_hides_smbus_lpc );
  982. DECLARE_PCI_FIXUP_RESUME(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82801AA_0, asus_hides_smbus_lpc );
  983. DECLARE_PCI_FIXUP_RESUME(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82801DB_0, asus_hides_smbus_lpc );
  984. DECLARE_PCI_FIXUP_RESUME(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82801BA_0, asus_hides_smbus_lpc );
  985. DECLARE_PCI_FIXUP_RESUME(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82801CA_0, asus_hides_smbus_lpc );
  986. DECLARE_PCI_FIXUP_RESUME(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82801CA_12, asus_hides_smbus_lpc );
  987. DECLARE_PCI_FIXUP_RESUME(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82801DB_12, asus_hides_smbus_lpc );
  988. DECLARE_PCI_FIXUP_RESUME(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82801EB_0, asus_hides_smbus_lpc );
  989. static void asus_hides_smbus_lpc_ich6(struct pci_dev *dev)
  990. {
  991. u32 val, rcba;
  992. void __iomem *base;
  993. if (likely(!asus_hides_smbus))
  994. return;
  995. pci_read_config_dword(dev, 0xF0, &rcba);
  996. base = ioremap_nocache(rcba & 0xFFFFC000, 0x4000); /* use bits 31:14, 16 kB aligned */
  997. if (base == NULL) return;
  998. val=readl(base + 0x3418); /* read the Function Disable register, dword mode only */
  999. writel(val & 0xFFFFFFF7, base + 0x3418); /* enable the SMBus device */
  1000. iounmap(base);
  1001. printk(KERN_INFO "PCI: Enabled ICH6/i801 SMBus device\n");
  1002. }
  1003. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_ICH6_1, asus_hides_smbus_lpc_ich6 );
  1004. DECLARE_PCI_FIXUP_RESUME(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_ICH6_1, asus_hides_smbus_lpc_ich6 );
  1005. /*
  1006. * SiS 96x south bridge: BIOS typically hides SMBus device...
  1007. */
  1008. static void quirk_sis_96x_smbus(struct pci_dev *dev)
  1009. {
  1010. u8 val = 0;
  1011. pci_read_config_byte(dev, 0x77, &val);
  1012. if (val & 0x10) {
  1013. printk(KERN_INFO "Enabling SiS 96x SMBus.\n");
  1014. pci_write_config_byte(dev, 0x77, val & ~0x10);
  1015. }
  1016. }
  1017. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_SI, PCI_DEVICE_ID_SI_961, quirk_sis_96x_smbus );
  1018. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_SI, PCI_DEVICE_ID_SI_962, quirk_sis_96x_smbus );
  1019. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_SI, PCI_DEVICE_ID_SI_963, quirk_sis_96x_smbus );
  1020. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_SI, PCI_DEVICE_ID_SI_LPC, quirk_sis_96x_smbus );
  1021. DECLARE_PCI_FIXUP_RESUME(PCI_VENDOR_ID_SI, PCI_DEVICE_ID_SI_961, quirk_sis_96x_smbus );
  1022. DECLARE_PCI_FIXUP_RESUME(PCI_VENDOR_ID_SI, PCI_DEVICE_ID_SI_962, quirk_sis_96x_smbus );
  1023. DECLARE_PCI_FIXUP_RESUME(PCI_VENDOR_ID_SI, PCI_DEVICE_ID_SI_963, quirk_sis_96x_smbus );
  1024. DECLARE_PCI_FIXUP_RESUME(PCI_VENDOR_ID_SI, PCI_DEVICE_ID_SI_LPC, quirk_sis_96x_smbus );
  1025. /*
  1026. * ... This is further complicated by the fact that some SiS96x south
  1027. * bridges pretend to be 85C503/5513 instead. In that case see if we
  1028. * spotted a compatible north bridge to make sure.
  1029. * (pci_find_device doesn't work yet)
  1030. *
  1031. * We can also enable the sis96x bit in the discovery register..
  1032. */
  1033. #define SIS_DETECT_REGISTER 0x40
  1034. static void quirk_sis_503(struct pci_dev *dev)
  1035. {
  1036. u8 reg;
  1037. u16 devid;
  1038. pci_read_config_byte(dev, SIS_DETECT_REGISTER, &reg);
  1039. pci_write_config_byte(dev, SIS_DETECT_REGISTER, reg | (1 << 6));
  1040. pci_read_config_word(dev, PCI_DEVICE_ID, &devid);
  1041. if (((devid & 0xfff0) != 0x0960) && (devid != 0x0018)) {
  1042. pci_write_config_byte(dev, SIS_DETECT_REGISTER, reg);
  1043. return;
  1044. }
  1045. /*
  1046. * Ok, it now shows up as a 96x.. run the 96x quirk by
  1047. * hand in case it has already been processed.
  1048. * (depends on link order, which is apparently not guaranteed)
  1049. */
  1050. dev->device = devid;
  1051. quirk_sis_96x_smbus(dev);
  1052. }
  1053. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_SI, PCI_DEVICE_ID_SI_503, quirk_sis_503 );
  1054. DECLARE_PCI_FIXUP_RESUME(PCI_VENDOR_ID_SI, PCI_DEVICE_ID_SI_503, quirk_sis_503 );
  1055. /*
  1056. * On ASUS A8V and A8V Deluxe boards, the onboard AC97 audio controller
  1057. * and MC97 modem controller are disabled when a second PCI soundcard is
  1058. * present. This patch, tweaking the VT8237 ISA bridge, enables them.
  1059. * -- bjd
  1060. */
  1061. static void asus_hides_ac97_lpc(struct pci_dev *dev)
  1062. {
  1063. u8 val;
  1064. int asus_hides_ac97 = 0;
  1065. if (likely(dev->subsystem_vendor == PCI_VENDOR_ID_ASUSTEK)) {
  1066. if (dev->device == PCI_DEVICE_ID_VIA_8237)
  1067. asus_hides_ac97 = 1;
  1068. }
  1069. if (!asus_hides_ac97)
  1070. return;
  1071. pci_read_config_byte(dev, 0x50, &val);
  1072. if (val & 0xc0) {
  1073. pci_write_config_byte(dev, 0x50, val & (~0xc0));
  1074. pci_read_config_byte(dev, 0x50, &val);
  1075. if (val & 0xc0)
  1076. printk(KERN_INFO "PCI: onboard AC97/MC97 devices continue to play 'hide and seek'! 0x%x\n", val);
  1077. else
  1078. printk(KERN_INFO "PCI: enabled onboard AC97/MC97 devices\n");
  1079. }
  1080. }
  1081. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_VIA, PCI_DEVICE_ID_VIA_8237, asus_hides_ac97_lpc );
  1082. DECLARE_PCI_FIXUP_RESUME(PCI_VENDOR_ID_VIA, PCI_DEVICE_ID_VIA_8237, asus_hides_ac97_lpc );
  1083. #if defined(CONFIG_ATA) || defined(CONFIG_ATA_MODULE)
  1084. /*
  1085. * If we are using libata we can drive this chip properly but must
  1086. * do this early on to make the additional device appear during
  1087. * the PCI scanning.
  1088. */
  1089. static void quirk_jmicron_ata(struct pci_dev *pdev)
  1090. {
  1091. u32 conf1, conf5, class;
  1092. u8 hdr;
  1093. /* Only poke fn 0 */
  1094. if (PCI_FUNC(pdev->devfn))
  1095. return;
  1096. pci_read_config_dword(pdev, 0x40, &conf1);
  1097. pci_read_config_dword(pdev, 0x80, &conf5);
  1098. conf1 &= ~0x00CFF302; /* Clear bit 1, 8, 9, 12-19, 22, 23 */
  1099. conf5 &= ~(1 << 24); /* Clear bit 24 */
  1100. switch (pdev->device) {
  1101. case PCI_DEVICE_ID_JMICRON_JMB360:
  1102. /* The controller should be in single function ahci mode */
  1103. conf1 |= 0x0002A100; /* Set 8, 13, 15, 17 */
  1104. break;
  1105. case PCI_DEVICE_ID_JMICRON_JMB365:
  1106. case PCI_DEVICE_ID_JMICRON_JMB366:
  1107. /* Redirect IDE second PATA port to the right spot */
  1108. conf5 |= (1 << 24);
  1109. /* Fall through */
  1110. case PCI_DEVICE_ID_JMICRON_JMB361:
  1111. case PCI_DEVICE_ID_JMICRON_JMB363:
  1112. /* Enable dual function mode, AHCI on fn 0, IDE fn1 */
  1113. /* Set the class codes correctly and then direct IDE 0 */
  1114. conf1 |= 0x00C2A1B3; /* Set 0, 1, 4, 5, 7, 8, 13, 15, 17, 22, 23 */
  1115. break;
  1116. case PCI_DEVICE_ID_JMICRON_JMB368:
  1117. /* The controller should be in single function IDE mode */
  1118. conf1 |= 0x00C00000; /* Set 22, 23 */
  1119. break;
  1120. }
  1121. pci_write_config_dword(pdev, 0x40, conf1);
  1122. pci_write_config_dword(pdev, 0x80, conf5);
  1123. /* Update pdev accordingly */
  1124. pci_read_config_byte(pdev, PCI_HEADER_TYPE, &hdr);
  1125. pdev->hdr_type = hdr & 0x7f;
  1126. pdev->multifunction = !!(hdr & 0x80);
  1127. pci_read_config_dword(pdev, PCI_CLASS_REVISION, &class);
  1128. pdev->class = class >> 8;
  1129. }
  1130. DECLARE_PCI_FIXUP_EARLY(PCI_VENDOR_ID_JMICRON, PCI_DEVICE_ID_JMICRON_JMB360, quirk_jmicron_ata);
  1131. DECLARE_PCI_FIXUP_EARLY(PCI_VENDOR_ID_JMICRON, PCI_DEVICE_ID_JMICRON_JMB361, quirk_jmicron_ata);
  1132. DECLARE_PCI_FIXUP_EARLY(PCI_VENDOR_ID_JMICRON, PCI_DEVICE_ID_JMICRON_JMB363, quirk_jmicron_ata);
  1133. DECLARE_PCI_FIXUP_EARLY(PCI_VENDOR_ID_JMICRON, PCI_DEVICE_ID_JMICRON_JMB365, quirk_jmicron_ata);
  1134. DECLARE_PCI_FIXUP_EARLY(PCI_VENDOR_ID_JMICRON, PCI_DEVICE_ID_JMICRON_JMB366, quirk_jmicron_ata);
  1135. DECLARE_PCI_FIXUP_EARLY(PCI_VENDOR_ID_JMICRON, PCI_DEVICE_ID_JMICRON_JMB368, quirk_jmicron_ata);
  1136. DECLARE_PCI_FIXUP_RESUME(PCI_VENDOR_ID_JMICRON, PCI_DEVICE_ID_JMICRON_JMB360, quirk_jmicron_ata);
  1137. DECLARE_PCI_FIXUP_RESUME(PCI_VENDOR_ID_JMICRON, PCI_DEVICE_ID_JMICRON_JMB361, quirk_jmicron_ata);
  1138. DECLARE_PCI_FIXUP_RESUME(PCI_VENDOR_ID_JMICRON, PCI_DEVICE_ID_JMICRON_JMB363, quirk_jmicron_ata);
  1139. DECLARE_PCI_FIXUP_RESUME(PCI_VENDOR_ID_JMICRON, PCI_DEVICE_ID_JMICRON_JMB365, quirk_jmicron_ata);
  1140. DECLARE_PCI_FIXUP_RESUME(PCI_VENDOR_ID_JMICRON, PCI_DEVICE_ID_JMICRON_JMB366, quirk_jmicron_ata);
  1141. DECLARE_PCI_FIXUP_RESUME(PCI_VENDOR_ID_JMICRON, PCI_DEVICE_ID_JMICRON_JMB368, quirk_jmicron_ata);
  1142. #endif
  1143. #ifdef CONFIG_X86_IO_APIC
  1144. static void __init quirk_alder_ioapic(struct pci_dev *pdev)
  1145. {
  1146. int i;
  1147. if ((pdev->class >> 8) != 0xff00)
  1148. return;
  1149. /* the first BAR is the location of the IO APIC...we must
  1150. * not touch this (and it's already covered by the fixmap), so
  1151. * forcibly insert it into the resource tree */
  1152. if (pci_resource_start(pdev, 0) && pci_resource_len(pdev, 0))
  1153. insert_resource(&iomem_resource, &pdev->resource[0]);
  1154. /* The next five BARs all seem to be rubbish, so just clean
  1155. * them out */
  1156. for (i=1; i < 6; i++) {
  1157. memset(&pdev->resource[i], 0, sizeof(pdev->resource[i]));
  1158. }
  1159. }
  1160. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_EESSC, quirk_alder_ioapic );
  1161. #endif
  1162. int pcie_mch_quirk;
  1163. EXPORT_SYMBOL(pcie_mch_quirk);
  1164. static void __devinit quirk_pcie_mch(struct pci_dev *pdev)
  1165. {
  1166. pcie_mch_quirk = 1;
  1167. }
  1168. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_E7520_MCH, quirk_pcie_mch );
  1169. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_E7320_MCH, quirk_pcie_mch );
  1170. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_E7525_MCH, quirk_pcie_mch );
  1171. /*
  1172. * It's possible for the MSI to get corrupted if shpc and acpi
  1173. * are used together on certain PXH-based systems.
  1174. */
  1175. static void __devinit quirk_pcie_pxh(struct pci_dev *dev)
  1176. {
  1177. pci_msi_off(dev);
  1178. dev->no_msi = 1;
  1179. printk(KERN_WARNING "PCI: PXH quirk detected, "
  1180. "disabling MSI for SHPC device\n");
  1181. }
  1182. DECLARE_PCI_FIXUP_EARLY(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_PXHD_0, quirk_pcie_pxh);
  1183. DECLARE_PCI_FIXUP_EARLY(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_PXHD_1, quirk_pcie_pxh);
  1184. DECLARE_PCI_FIXUP_EARLY(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_PXH_0, quirk_pcie_pxh);
  1185. DECLARE_PCI_FIXUP_EARLY(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_PXH_1, quirk_pcie_pxh);
  1186. DECLARE_PCI_FIXUP_EARLY(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_PXHV, quirk_pcie_pxh);
  1187. /*
  1188. * Some Intel PCI Express chipsets have trouble with downstream
  1189. * device power management.
  1190. */
  1191. static void quirk_intel_pcie_pm(struct pci_dev * dev)
  1192. {
  1193. pci_pm_d3_delay = 120;
  1194. dev->no_d1d2 = 1;
  1195. }
  1196. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x25e2, quirk_intel_pcie_pm);
  1197. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x25e3, quirk_intel_pcie_pm);
  1198. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x25e4, quirk_intel_pcie_pm);
  1199. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x25e5, quirk_intel_pcie_pm);
  1200. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x25e6, quirk_intel_pcie_pm);
  1201. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x25e7, quirk_intel_pcie_pm);
  1202. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x25f7, quirk_intel_pcie_pm);
  1203. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x25f8, quirk_intel_pcie_pm);
  1204. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x25f9, quirk_intel_pcie_pm);
  1205. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x25fa, quirk_intel_pcie_pm);
  1206. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x2601, quirk_intel_pcie_pm);
  1207. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x2602, quirk_intel_pcie_pm);
  1208. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x2603, quirk_intel_pcie_pm);
  1209. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x2604, quirk_intel_pcie_pm);
  1210. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x2605, quirk_intel_pcie_pm);
  1211. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x2606, quirk_intel_pcie_pm);
  1212. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x2607, quirk_intel_pcie_pm);
  1213. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x2608, quirk_intel_pcie_pm);
  1214. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x2609, quirk_intel_pcie_pm);
  1215. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x260a, quirk_intel_pcie_pm);
  1216. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x260b, quirk_intel_pcie_pm);
  1217. /*
  1218. * Toshiba TC86C001 IDE controller reports the standard 8-byte BAR0 size
  1219. * but the PIO transfers won't work if BAR0 falls at the odd 8 bytes.
  1220. * Re-allocate the region if needed...
  1221. */
  1222. static void __init quirk_tc86c001_ide(struct pci_dev *dev)
  1223. {
  1224. struct resource *r = &dev->resource[0];
  1225. if (r->start & 0x8) {
  1226. r->start = 0;
  1227. r->end = 0xf;
  1228. }
  1229. }
  1230. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_TOSHIBA_2,
  1231. PCI_DEVICE_ID_TOSHIBA_TC86C001_IDE,
  1232. quirk_tc86c001_ide);
  1233. static void __devinit quirk_netmos(struct pci_dev *dev)
  1234. {
  1235. unsigned int num_parallel = (dev->subsystem_device & 0xf0) >> 4;
  1236. unsigned int num_serial = dev->subsystem_device & 0xf;
  1237. /*
  1238. * These Netmos parts are multiport serial devices with optional
  1239. * parallel ports. Even when parallel ports are present, they
  1240. * are identified as class SERIAL, which means the serial driver
  1241. * will claim them. To prevent this, mark them as class OTHER.
  1242. * These combo devices should be claimed by parport_serial.
  1243. *
  1244. * The subdevice ID is of the form 0x00PS, where <P> is the number
  1245. * of parallel ports and <S> is the number of serial ports.
  1246. */
  1247. switch (dev->device) {
  1248. case PCI_DEVICE_ID_NETMOS_9735:
  1249. case PCI_DEVICE_ID_NETMOS_9745:
  1250. case PCI_DEVICE_ID_NETMOS_9835:
  1251. case PCI_DEVICE_ID_NETMOS_9845:
  1252. case PCI_DEVICE_ID_NETMOS_9855:
  1253. if ((dev->class >> 8) == PCI_CLASS_COMMUNICATION_SERIAL &&
  1254. num_parallel) {
  1255. printk(KERN_INFO "PCI: Netmos %04x (%u parallel, "
  1256. "%u serial); changing class SERIAL to OTHER "
  1257. "(use parport_serial)\n",
  1258. dev->device, num_parallel, num_serial);
  1259. dev->class = (PCI_CLASS_COMMUNICATION_OTHER << 8) |
  1260. (dev->class & 0xff);
  1261. }
  1262. }
  1263. }
  1264. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_NETMOS, PCI_ANY_ID, quirk_netmos);
  1265. static void __devinit quirk_e100_interrupt(struct pci_dev *dev)
  1266. {
  1267. u16 command;
  1268. u8 __iomem *csr;
  1269. u8 cmd_hi;
  1270. switch (dev->device) {
  1271. /* PCI IDs taken from drivers/net/e100.c */
  1272. case 0x1029:
  1273. case 0x1030 ... 0x1034:
  1274. case 0x1038 ... 0x103E:
  1275. case 0x1050 ... 0x1057:
  1276. case 0x1059:
  1277. case 0x1064 ... 0x106B:
  1278. case 0x1091 ... 0x1095:
  1279. case 0x1209:
  1280. case 0x1229:
  1281. case 0x2449:
  1282. case 0x2459:
  1283. case 0x245D:
  1284. case 0x27DC:
  1285. break;
  1286. default:
  1287. return;
  1288. }
  1289. /*
  1290. * Some firmware hands off the e100 with interrupts enabled,
  1291. * which can cause a flood of interrupts if packets are
  1292. * received before the driver attaches to the device. So
  1293. * disable all e100 interrupts here. The driver will
  1294. * re-enable them when it's ready.
  1295. */
  1296. pci_read_config_word(dev, PCI_COMMAND, &command);
  1297. if (!(command & PCI_COMMAND_MEMORY) || !pci_resource_start(dev, 0))
  1298. return;
  1299. /* Convert from PCI bus to resource space. */
  1300. csr = ioremap(pci_resource_start(dev, 0), 8);
  1301. if (!csr) {
  1302. printk(KERN_WARNING "PCI: Can't map %s e100 registers\n",
  1303. pci_name(dev));
  1304. return;
  1305. }
  1306. cmd_hi = readb(csr + 3);
  1307. if (cmd_hi == 0) {
  1308. printk(KERN_WARNING "PCI: Firmware left %s e100 interrupts "
  1309. "enabled, disabling\n", pci_name(dev));
  1310. writeb(1, csr + 3);
  1311. }
  1312. iounmap(csr);
  1313. }
  1314. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, PCI_ANY_ID, quirk_e100_interrupt);
  1315. static void __devinit fixup_rev1_53c810(struct pci_dev* dev)
  1316. {
  1317. /* rev 1 ncr53c810 chips don't set the class at all which means
  1318. * they don't get their resources remapped. Fix that here.
  1319. */
  1320. if (dev->class == PCI_CLASS_NOT_DEFINED) {
  1321. printk(KERN_INFO "NCR 53c810 rev 1 detected, setting PCI class.\n");
  1322. dev->class = PCI_CLASS_STORAGE_SCSI;
  1323. }
  1324. }
  1325. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_NCR, PCI_DEVICE_ID_NCR_53C810, fixup_rev1_53c810);
  1326. static void pci_do_fixups(struct pci_dev *dev, struct pci_fixup *f, struct pci_fixup *end)
  1327. {
  1328. while (f < end) {
  1329. if ((f->vendor == dev->vendor || f->vendor == (u16) PCI_ANY_ID) &&
  1330. (f->device == dev->device || f->device == (u16) PCI_ANY_ID)) {
  1331. pr_debug("PCI: Calling quirk %p for %s\n", f->hook, pci_name(dev));
  1332. f->hook(dev);
  1333. }
  1334. f++;
  1335. }
  1336. }
  1337. extern struct pci_fixup __start_pci_fixups_early[];
  1338. extern struct pci_fixup __end_pci_fixups_early[];
  1339. extern struct pci_fixup __start_pci_fixups_header[];
  1340. extern struct pci_fixup __end_pci_fixups_header[];
  1341. extern struct pci_fixup __start_pci_fixups_final[];
  1342. extern struct pci_fixup __end_pci_fixups_final[];
  1343. extern struct pci_fixup __start_pci_fixups_enable[];
  1344. extern struct pci_fixup __end_pci_fixups_enable[];
  1345. extern struct pci_fixup __start_pci_fixups_resume[];
  1346. extern struct pci_fixup __end_pci_fixups_resume[];
  1347. void pci_fixup_device(enum pci_fixup_pass pass, struct pci_dev *dev)
  1348. {
  1349. struct pci_fixup *start, *end;
  1350. switch(pass) {
  1351. case pci_fixup_early:
  1352. start = __start_pci_fixups_early;
  1353. end = __end_pci_fixups_early;
  1354. break;
  1355. case pci_fixup_header:
  1356. start = __start_pci_fixups_header;
  1357. end = __end_pci_fixups_header;
  1358. break;
  1359. case pci_fixup_final:
  1360. start = __start_pci_fixups_final;
  1361. end = __end_pci_fixups_final;
  1362. break;
  1363. case pci_fixup_enable:
  1364. start = __start_pci_fixups_enable;
  1365. end = __end_pci_fixups_enable;
  1366. break;
  1367. case pci_fixup_resume:
  1368. start = __start_pci_fixups_resume;
  1369. end = __end_pci_fixups_resume;
  1370. break;
  1371. default:
  1372. /* stupid compiler warning, you would think with an enum... */
  1373. return;
  1374. }
  1375. pci_do_fixups(dev, start, end);
  1376. }
  1377. EXPORT_SYMBOL(pci_fixup_device);
  1378. /* Enable 1k I/O space granularity on the Intel P64H2 */
  1379. static void __devinit quirk_p64h2_1k_io(struct pci_dev *dev)
  1380. {
  1381. u16 en1k;
  1382. u8 io_base_lo, io_limit_lo;
  1383. unsigned long base, limit;
  1384. struct resource *res = dev->resource + PCI_BRIDGE_RESOURCES;
  1385. pci_read_config_word(dev, 0x40, &en1k);
  1386. if (en1k & 0x200) {
  1387. printk(KERN_INFO "PCI: Enable I/O Space to 1 KB Granularity\n");
  1388. pci_read_config_byte(dev, PCI_IO_BASE, &io_base_lo);
  1389. pci_read_config_byte(dev, PCI_IO_LIMIT, &io_limit_lo);
  1390. base = (io_base_lo & (PCI_IO_RANGE_MASK | 0x0c)) << 8;
  1391. limit = (io_limit_lo & (PCI_IO_RANGE_MASK | 0x0c)) << 8;
  1392. if (base <= limit) {
  1393. res->start = base;
  1394. res->end = limit + 0x3ff;
  1395. }
  1396. }
  1397. }
  1398. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, 0x1460, quirk_p64h2_1k_io);
  1399. /* Fix the IOBL_ADR for 1k I/O space granularity on the Intel P64H2
  1400. * The IOBL_ADR gets re-written to 4k boundaries in pci_setup_bridge()
  1401. * in drivers/pci/setup-bus.c
  1402. */
  1403. static void __devinit quirk_p64h2_1k_io_fix_iobl(struct pci_dev *dev)
  1404. {
  1405. u16 en1k, iobl_adr, iobl_adr_1k;
  1406. struct resource *res = dev->resource + PCI_BRIDGE_RESOURCES;
  1407. pci_read_config_word(dev, 0x40, &en1k);
  1408. if (en1k & 0x200) {
  1409. pci_read_config_word(dev, PCI_IO_BASE, &iobl_adr);
  1410. iobl_adr_1k = iobl_adr | (res->start >> 8) | (res->end & 0xfc00);
  1411. if (iobl_adr != iobl_adr_1k) {
  1412. printk(KERN_INFO "PCI: Fixing P64H2 IOBL_ADR from 0x%x to 0x%x for 1 KB Granularity\n",
  1413. iobl_adr,iobl_adr_1k);
  1414. pci_write_config_word(dev, PCI_IO_BASE, iobl_adr_1k);
  1415. }
  1416. }
  1417. }
  1418. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x1460, quirk_p64h2_1k_io_fix_iobl);
  1419. /* Under some circumstances, AER is not linked with extended capabilities.
  1420. * Force it to be linked by setting the corresponding control bit in the
  1421. * config space.
  1422. */
  1423. static void quirk_nvidia_ck804_pcie_aer_ext_cap(struct pci_dev *dev)
  1424. {
  1425. uint8_t b;
  1426. if (pci_read_config_byte(dev, 0xf41, &b) == 0) {
  1427. if (!(b & 0x20)) {
  1428. pci_write_config_byte(dev, 0xf41, b | 0x20);
  1429. printk(KERN_INFO
  1430. "PCI: Linking AER extended capability on %s\n",
  1431. pci_name(dev));
  1432. }
  1433. }
  1434. }
  1435. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_NVIDIA, PCI_DEVICE_ID_NVIDIA_CK804_PCIE,
  1436. quirk_nvidia_ck804_pcie_aer_ext_cap);
  1437. DECLARE_PCI_FIXUP_RESUME(PCI_VENDOR_ID_NVIDIA, PCI_DEVICE_ID_NVIDIA_CK804_PCIE,
  1438. quirk_nvidia_ck804_pcie_aer_ext_cap);
  1439. #ifdef CONFIG_PCI_MSI
  1440. /* Some chipsets do not support MSI. We cannot easily rely on setting
  1441. * PCI_BUS_FLAGS_NO_MSI in its bus flags because there are actually
  1442. * some other busses controlled by the chipset even if Linux is not
  1443. * aware of it. Instead of setting the flag on all busses in the
  1444. * machine, simply disable MSI globally.
  1445. */
  1446. static void __init quirk_disable_all_msi(struct pci_dev *dev)
  1447. {
  1448. pci_no_msi();
  1449. printk(KERN_WARNING "PCI: MSI quirk detected. MSI deactivated.\n");
  1450. }
  1451. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_SERVERWORKS, PCI_DEVICE_ID_SERVERWORKS_GCNB_LE, quirk_disable_all_msi);
  1452. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_ATI, PCI_DEVICE_ID_ATI_RS400_200, quirk_disable_all_msi);
  1453. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_ATI, PCI_DEVICE_ID_ATI_RS480, quirk_disable_all_msi);
  1454. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_VIA, PCI_DEVICE_ID_VIA_VT3351, quirk_disable_all_msi);
  1455. /* Disable MSI on chipsets that are known to not support it */
  1456. static void __devinit quirk_disable_msi(struct pci_dev *dev)
  1457. {
  1458. if (dev->subordinate) {
  1459. printk(KERN_WARNING "PCI: MSI quirk detected. "
  1460. "PCI_BUS_FLAGS_NO_MSI set for %s subordinate bus.\n",
  1461. pci_name(dev));
  1462. dev->subordinate->bus_flags |= PCI_BUS_FLAGS_NO_MSI;
  1463. }
  1464. }
  1465. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_AMD, PCI_DEVICE_ID_AMD_8131_BRIDGE, quirk_disable_msi);
  1466. /* Go through the list of Hypertransport capabilities and
  1467. * return 1 if a HT MSI capability is found and enabled */
  1468. static int __devinit msi_ht_cap_enabled(struct pci_dev *dev)
  1469. {
  1470. int pos, ttl = 48;
  1471. pos = pci_find_ht_capability(dev, HT_CAPTYPE_MSI_MAPPING);
  1472. while (pos && ttl--) {
  1473. u8 flags;
  1474. if (pci_read_config_byte(dev, pos + HT_MSI_FLAGS,
  1475. &flags) == 0)
  1476. {
  1477. printk(KERN_INFO "PCI: Found %s HT MSI Mapping on %s\n",
  1478. flags & HT_MSI_FLAGS_ENABLE ?
  1479. "enabled" : "disabled", pci_name(dev));
  1480. return (flags & HT_MSI_FLAGS_ENABLE) != 0;
  1481. }
  1482. pos = pci_find_next_ht_capability(dev, pos,
  1483. HT_CAPTYPE_MSI_MAPPING);
  1484. }
  1485. return 0;
  1486. }
  1487. /* Check the hypertransport MSI mapping to know whether MSI is enabled or not */
  1488. static void __devinit quirk_msi_ht_cap(struct pci_dev *dev)
  1489. {
  1490. if (dev->subordinate && !msi_ht_cap_enabled(dev)) {
  1491. printk(KERN_WARNING "PCI: MSI quirk detected. "
  1492. "MSI disabled on chipset %s.\n",
  1493. pci_name(dev));
  1494. dev->subordinate->bus_flags |= PCI_BUS_FLAGS_NO_MSI;
  1495. }
  1496. }
  1497. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_SERVERWORKS, PCI_DEVICE_ID_SERVERWORKS_HT2000_PCIE,
  1498. quirk_msi_ht_cap);
  1499. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_SERVERWORKS,
  1500. PCI_DEVICE_ID_SERVERWORKS_HT1000_PXB,
  1501. quirk_msi_ht_cap);
  1502. /* The nVidia CK804 chipset may have 2 HT MSI mappings.
  1503. * MSI are supported if the MSI capability set in any of these mappings.
  1504. */
  1505. static void __devinit quirk_nvidia_ck804_msi_ht_cap(struct pci_dev *dev)
  1506. {
  1507. struct pci_dev *pdev;
  1508. if (!dev->subordinate)
  1509. return;
  1510. /* check HT MSI cap on this chipset and the root one.
  1511. * a single one having MSI is enough to be sure that MSI are supported.
  1512. */
  1513. pdev = pci_get_slot(dev->bus, 0);
  1514. if (!pdev)
  1515. return;
  1516. if (!msi_ht_cap_enabled(dev) && !msi_ht_cap_enabled(pdev)) {
  1517. printk(KERN_WARNING "PCI: MSI quirk detected. "
  1518. "MSI disabled on chipset %s.\n",
  1519. pci_name(dev));
  1520. dev->subordinate->bus_flags |= PCI_BUS_FLAGS_NO_MSI;
  1521. }
  1522. pci_dev_put(pdev);
  1523. }
  1524. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_NVIDIA, PCI_DEVICE_ID_NVIDIA_CK804_PCIE,
  1525. quirk_nvidia_ck804_msi_ht_cap);
  1526. static void __devinit quirk_msi_intx_disable_bug(struct pci_dev *dev)
  1527. {
  1528. dev->dev_flags |= PCI_DEV_FLAGS_MSI_INTX_DISABLE_BUG;
  1529. }
  1530. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_BROADCOM,
  1531. PCI_DEVICE_ID_TIGON3_5780,
  1532. quirk_msi_intx_disable_bug);
  1533. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_BROADCOM,
  1534. PCI_DEVICE_ID_TIGON3_5780S,
  1535. quirk_msi_intx_disable_bug);
  1536. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_BROADCOM,
  1537. PCI_DEVICE_ID_TIGON3_5714,
  1538. quirk_msi_intx_disable_bug);
  1539. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_BROADCOM,
  1540. PCI_DEVICE_ID_TIGON3_5714S,
  1541. quirk_msi_intx_disable_bug);
  1542. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_BROADCOM,
  1543. PCI_DEVICE_ID_TIGON3_5715,
  1544. quirk_msi_intx_disable_bug);
  1545. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_BROADCOM,
  1546. PCI_DEVICE_ID_TIGON3_5715S,
  1547. quirk_msi_intx_disable_bug);
  1548. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_ATI, 0x4390,
  1549. quirk_msi_intx_disable_bug);
  1550. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_ATI, 0x4391,
  1551. quirk_msi_intx_disable_bug);
  1552. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_ATI, 0x4392,
  1553. quirk_msi_intx_disable_bug);
  1554. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_ATI, 0x4393,
  1555. quirk_msi_intx_disable_bug);
  1556. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_ATI, 0x4394,
  1557. quirk_msi_intx_disable_bug);
  1558. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_ATI, 0x4395,
  1559. quirk_msi_intx_disable_bug);
  1560. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_ATI, 0x4373,
  1561. quirk_msi_intx_disable_bug);
  1562. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_ATI, 0x4374,
  1563. quirk_msi_intx_disable_bug);
  1564. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_ATI, 0x4375,
  1565. quirk_msi_intx_disable_bug);
  1566. #endif /* CONFIG_PCI_MSI */