rt73usb.h 28 KB

1234567891011121314151617181920212223242526272829303132333435363738394041424344454647484950515253545556575859606162636465666768697071727374757677787980818283848586878889909192939495969798991001011021031041051061071081091101111121131141151161171181191201211221231241251261271281291301311321331341351361371381391401411421431441451461471481491501511521531541551561571581591601611621631641651661671681691701711721731741751761771781791801811821831841851861871881891901911921931941951961971981992002012022032042052062072082092102112122132142152162172182192202212222232242252262272282292302312322332342352362372382392402412422432442452462472482492502512522532542552562572582592602612622632642652662672682692702712722732742752762772782792802812822832842852862872882892902912922932942952962972982993003013023033043053063073083093103113123133143153163173183193203213223233243253263273283293303313323333343353363373383393403413423433443453463473483493503513523533543553563573583593603613623633643653663673683693703713723733743753763773783793803813823833843853863873883893903913923933943953963973983994004014024034044054064074084094104114124134144154164174184194204214224234244254264274284294304314324334344354364374384394404414424434444454464474484494504514524534544554564574584594604614624634644654664674684694704714724734744754764774784794804814824834844854864874884894904914924934944954964974984995005015025035045055065075085095105115125135145155165175185195205215225235245255265275285295305315325335345355365375385395405415425435445455465475485495505515525535545555565575585595605615625635645655665675685695705715725735745755765775785795805815825835845855865875885895905915925935945955965975985996006016026036046056066076086096106116126136146156166176186196206216226236246256266276286296306316326336346356366376386396406416426436446456466476486496506516526536546556566576586596606616626636646656666676686696706716726736746756766776786796806816826836846856866876886896906916926936946956966976986997007017027037047057067077087097107117127137147157167177187197207217227237247257267277287297307317327337347357367377387397407417427437447457467477487497507517527537547557567577587597607617627637647657667677687697707717727737747757767777787797807817827837847857867877887897907917927937947957967977987998008018028038048058068078088098108118128138148158168178188198208218228238248258268278288298308318328338348358368378388398408418428438448458468478488498508518528538548558568578588598608618628638648658668678688698708718728738748758768778788798808818828838848858868878888898908918928938948958968978988999009019029039049059069079089099109119129139149159169179189199209219229239249259269279289299309319329339349359369379389399409419429439449459469479489499509519529539549559569579589599609619629639649659669679689699709719729739749759769779789799809819829839849859869879889899909919929939949959969979989991000100110021003100410051006100710081009101010111012101310141015101610171018101910201021102210231024
  1. /*
  2. Copyright (C) 2004 - 2007 rt2x00 SourceForge Project
  3. <http://rt2x00.serialmonkey.com>
  4. This program is free software; you can redistribute it and/or modify
  5. it under the terms of the GNU General Public License as published by
  6. the Free Software Foundation; either version 2 of the License, or
  7. (at your option) any later version.
  8. This program is distributed in the hope that it will be useful,
  9. but WITHOUT ANY WARRANTY; without even the implied warranty of
  10. MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  11. GNU General Public License for more details.
  12. You should have received a copy of the GNU General Public License
  13. along with this program; if not, write to the
  14. Free Software Foundation, Inc.,
  15. 59 Temple Place - Suite 330, Boston, MA 02111-1307, USA.
  16. */
  17. /*
  18. Module: rt73usb
  19. Abstract: Data structures and registers for the rt73usb module.
  20. Supported chipsets: rt2571W & rt2671.
  21. */
  22. #ifndef RT73USB_H
  23. #define RT73USB_H
  24. /*
  25. * RF chip defines.
  26. */
  27. #define RF5226 0x0001
  28. #define RF2528 0x0002
  29. #define RF5225 0x0003
  30. #define RF2527 0x0004
  31. /*
  32. * Signal information.
  33. * Defaul offset is required for RSSI <-> dBm conversion.
  34. */
  35. #define MAX_SIGNAL 100
  36. #define MAX_RX_SSI -1
  37. #define DEFAULT_RSSI_OFFSET 120
  38. /*
  39. * Register layout information.
  40. */
  41. #define CSR_REG_BASE 0x3000
  42. #define CSR_REG_SIZE 0x04b0
  43. #define EEPROM_BASE 0x0000
  44. #define EEPROM_SIZE 0x0100
  45. #define BBP_SIZE 0x0080
  46. #define RF_SIZE 0x0014
  47. /*
  48. * USB registers.
  49. */
  50. /*
  51. * MCU_LEDCS: LED control for MCU Mailbox.
  52. */
  53. #define MCU_LEDCS_LED_MODE FIELD16(0x001f)
  54. #define MCU_LEDCS_RADIO_STATUS FIELD16(0x0020)
  55. #define MCU_LEDCS_LINK_BG_STATUS FIELD16(0x0040)
  56. #define MCU_LEDCS_LINK_A_STATUS FIELD16(0x0080)
  57. #define MCU_LEDCS_POLARITY_GPIO_0 FIELD16(0x0100)
  58. #define MCU_LEDCS_POLARITY_GPIO_1 FIELD16(0x0200)
  59. #define MCU_LEDCS_POLARITY_GPIO_2 FIELD16(0x0400)
  60. #define MCU_LEDCS_POLARITY_GPIO_3 FIELD16(0x0800)
  61. #define MCU_LEDCS_POLARITY_GPIO_4 FIELD16(0x1000)
  62. #define MCU_LEDCS_POLARITY_ACT FIELD16(0x2000)
  63. #define MCU_LEDCS_POLARITY_READY_BG FIELD16(0x4000)
  64. #define MCU_LEDCS_POLARITY_READY_A FIELD16(0x8000)
  65. /*
  66. * 8051 firmware image.
  67. */
  68. #define FIRMWARE_RT2571 "rt73.bin"
  69. #define FIRMWARE_IMAGE_BASE 0x0800
  70. /*
  71. * Security key table memory.
  72. * 16 entries 32-byte for shared key table
  73. * 64 entries 32-byte for pairwise key table
  74. * 64 entries 8-byte for pairwise ta key table
  75. */
  76. #define SHARED_KEY_TABLE_BASE 0x1000
  77. #define PAIRWISE_KEY_TABLE_BASE 0x1200
  78. #define PAIRWISE_TA_TABLE_BASE 0x1a00
  79. struct hw_key_entry {
  80. u8 key[16];
  81. u8 tx_mic[8];
  82. u8 rx_mic[8];
  83. } __attribute__ ((packed));
  84. struct hw_pairwise_ta_entry {
  85. u8 address[6];
  86. u8 reserved[2];
  87. } __attribute__ ((packed));
  88. /*
  89. * Since NULL frame won't be that long (256 byte),
  90. * We steal 16 tail bytes to save debugging settings.
  91. */
  92. #define HW_DEBUG_SETTING_BASE 0x2bf0
  93. /*
  94. * On-chip BEACON frame space.
  95. */
  96. #define HW_BEACON_BASE0 0x2400
  97. #define HW_BEACON_BASE1 0x2500
  98. #define HW_BEACON_BASE2 0x2600
  99. #define HW_BEACON_BASE3 0x2700
  100. /*
  101. * MAC Control/Status Registers(CSR).
  102. * Some values are set in TU, whereas 1 TU == 1024 us.
  103. */
  104. /*
  105. * MAC_CSR0: ASIC revision number.
  106. */
  107. #define MAC_CSR0 0x3000
  108. /*
  109. * MAC_CSR1: System control register.
  110. * SOFT_RESET: Software reset bit, 1: reset, 0: normal.
  111. * BBP_RESET: Hardware reset BBP.
  112. * HOST_READY: Host is ready after initialization, 1: ready.
  113. */
  114. #define MAC_CSR1 0x3004
  115. #define MAC_CSR1_SOFT_RESET FIELD32(0x00000001)
  116. #define MAC_CSR1_BBP_RESET FIELD32(0x00000002)
  117. #define MAC_CSR1_HOST_READY FIELD32(0x00000004)
  118. /*
  119. * MAC_CSR2: STA MAC register 0.
  120. */
  121. #define MAC_CSR2 0x3008
  122. #define MAC_CSR2_BYTE0 FIELD32(0x000000ff)
  123. #define MAC_CSR2_BYTE1 FIELD32(0x0000ff00)
  124. #define MAC_CSR2_BYTE2 FIELD32(0x00ff0000)
  125. #define MAC_CSR2_BYTE3 FIELD32(0xff000000)
  126. /*
  127. * MAC_CSR3: STA MAC register 1.
  128. */
  129. #define MAC_CSR3 0x300c
  130. #define MAC_CSR3_BYTE4 FIELD32(0x000000ff)
  131. #define MAC_CSR3_BYTE5 FIELD32(0x0000ff00)
  132. #define MAC_CSR3_UNICAST_TO_ME_MASK FIELD32(0x00ff0000)
  133. /*
  134. * MAC_CSR4: BSSID register 0.
  135. */
  136. #define MAC_CSR4 0x3010
  137. #define MAC_CSR4_BYTE0 FIELD32(0x000000ff)
  138. #define MAC_CSR4_BYTE1 FIELD32(0x0000ff00)
  139. #define MAC_CSR4_BYTE2 FIELD32(0x00ff0000)
  140. #define MAC_CSR4_BYTE3 FIELD32(0xff000000)
  141. /*
  142. * MAC_CSR5: BSSID register 1.
  143. * BSS_ID_MASK: 3: one BSSID, 0: 4 BSSID, 2 or 1: 2 BSSID.
  144. */
  145. #define MAC_CSR5 0x3014
  146. #define MAC_CSR5_BYTE4 FIELD32(0x000000ff)
  147. #define MAC_CSR5_BYTE5 FIELD32(0x0000ff00)
  148. #define MAC_CSR5_BSS_ID_MASK FIELD32(0x00ff0000)
  149. /*
  150. * MAC_CSR6: Maximum frame length register.
  151. */
  152. #define MAC_CSR6 0x3018
  153. #define MAC_CSR6_MAX_FRAME_UNIT FIELD32(0x00000fff)
  154. /*
  155. * MAC_CSR7: Reserved
  156. */
  157. #define MAC_CSR7 0x301c
  158. /*
  159. * MAC_CSR8: SIFS/EIFS register.
  160. * All units are in US.
  161. */
  162. #define MAC_CSR8 0x3020
  163. #define MAC_CSR8_SIFS FIELD32(0x000000ff)
  164. #define MAC_CSR8_SIFS_AFTER_RX_OFDM FIELD32(0x0000ff00)
  165. #define MAC_CSR8_EIFS FIELD32(0xffff0000)
  166. /*
  167. * MAC_CSR9: Back-Off control register.
  168. * SLOT_TIME: Slot time, default is 20us for 802.11BG.
  169. * CWMIN: Bit for Cwmin. default Cwmin is 31 (2^5 - 1).
  170. * CWMAX: Bit for Cwmax, default Cwmax is 1023 (2^10 - 1).
  171. * CW_SELECT: 1: CWmin/Cwmax select from register, 0:select from TxD.
  172. */
  173. #define MAC_CSR9 0x3024
  174. #define MAC_CSR9_SLOT_TIME FIELD32(0x000000ff)
  175. #define MAC_CSR9_CWMIN FIELD32(0x00000f00)
  176. #define MAC_CSR9_CWMAX FIELD32(0x0000f000)
  177. #define MAC_CSR9_CW_SELECT FIELD32(0x00010000)
  178. /*
  179. * MAC_CSR10: Power state configuration.
  180. */
  181. #define MAC_CSR10 0x3028
  182. /*
  183. * MAC_CSR11: Power saving transition time register.
  184. * DELAY_AFTER_TBCN: Delay after Tbcn expired in units of TU.
  185. * TBCN_BEFORE_WAKEUP: Number of beacon before wakeup.
  186. * WAKEUP_LATENCY: In unit of TU.
  187. */
  188. #define MAC_CSR11 0x302c
  189. #define MAC_CSR11_DELAY_AFTER_TBCN FIELD32(0x000000ff)
  190. #define MAC_CSR11_TBCN_BEFORE_WAKEUP FIELD32(0x00007f00)
  191. #define MAC_CSR11_AUTOWAKE FIELD32(0x00008000)
  192. #define MAC_CSR11_WAKEUP_LATENCY FIELD32(0x000f0000)
  193. /*
  194. * MAC_CSR12: Manual power control / status register (merge CSR20 & PWRCSR1).
  195. * CURRENT_STATE: 0:sleep, 1:awake.
  196. * FORCE_WAKEUP: This has higher priority than PUT_TO_SLEEP.
  197. * BBP_CURRENT_STATE: 0: BBP sleep, 1: BBP awake.
  198. */
  199. #define MAC_CSR12 0x3030
  200. #define MAC_CSR12_CURRENT_STATE FIELD32(0x00000001)
  201. #define MAC_CSR12_PUT_TO_SLEEP FIELD32(0x00000002)
  202. #define MAC_CSR12_FORCE_WAKEUP FIELD32(0x00000004)
  203. #define MAC_CSR12_BBP_CURRENT_STATE FIELD32(0x00000008)
  204. /*
  205. * MAC_CSR13: GPIO.
  206. */
  207. #define MAC_CSR13 0x3034
  208. /*
  209. * MAC_CSR14: LED control register.
  210. * ON_PERIOD: On period, default 70ms.
  211. * OFF_PERIOD: Off period, default 30ms.
  212. * HW_LED: HW TX activity, 1: normal OFF, 0: normal ON.
  213. * SW_LED: s/w LED, 1: ON, 0: OFF.
  214. * HW_LED_POLARITY: 0: active low, 1: active high.
  215. */
  216. #define MAC_CSR14 0x3038
  217. #define MAC_CSR14_ON_PERIOD FIELD32(0x000000ff)
  218. #define MAC_CSR14_OFF_PERIOD FIELD32(0x0000ff00)
  219. #define MAC_CSR14_HW_LED FIELD32(0x00010000)
  220. #define MAC_CSR14_SW_LED FIELD32(0x00020000)
  221. #define MAC_CSR14_HW_LED_POLARITY FIELD32(0x00040000)
  222. #define MAC_CSR14_SW_LED2 FIELD32(0x00080000)
  223. /*
  224. * MAC_CSR15: NAV control.
  225. */
  226. #define MAC_CSR15 0x303c
  227. /*
  228. * TXRX control registers.
  229. * Some values are set in TU, whereas 1 TU == 1024 us.
  230. */
  231. /*
  232. * TXRX_CSR0: TX/RX configuration register.
  233. * TSF_OFFSET: Default is 24.
  234. * AUTO_TX_SEQ: 1: ASIC auto replace sequence nr in outgoing frame.
  235. * DISABLE_RX: Disable Rx engine.
  236. * DROP_CRC: Drop CRC error.
  237. * DROP_PHYSICAL: Drop physical error.
  238. * DROP_CONTROL: Drop control frame.
  239. * DROP_NOT_TO_ME: Drop not to me unicast frame.
  240. * DROP_TO_DS: Drop fram ToDs bit is true.
  241. * DROP_VERSION_ERROR: Drop version error frame.
  242. * DROP_MULTICAST: Drop multicast frames.
  243. * DROP_BORADCAST: Drop broadcast frames.
  244. * ROP_ACK_CTS: Drop received ACK and CTS.
  245. */
  246. #define TXRX_CSR0 0x3040
  247. #define TXRX_CSR0_RX_ACK_TIMEOUT FIELD32(0x000001ff)
  248. #define TXRX_CSR0_TSF_OFFSET FIELD32(0x00007e00)
  249. #define TXRX_CSR0_AUTO_TX_SEQ FIELD32(0x00008000)
  250. #define TXRX_CSR0_DISABLE_RX FIELD32(0x00010000)
  251. #define TXRX_CSR0_DROP_CRC FIELD32(0x00020000)
  252. #define TXRX_CSR0_DROP_PHYSICAL FIELD32(0x00040000)
  253. #define TXRX_CSR0_DROP_CONTROL FIELD32(0x00080000)
  254. #define TXRX_CSR0_DROP_NOT_TO_ME FIELD32(0x00100000)
  255. #define TXRX_CSR0_DROP_TO_DS FIELD32(0x00200000)
  256. #define TXRX_CSR0_DROP_VERSION_ERROR FIELD32(0x00400000)
  257. #define TXRX_CSR0_DROP_MULTICAST FIELD32(0x00800000)
  258. #define TXRX_CSR0_DROP_BROADCAST FIELD32(0x01000000)
  259. #define TXRX_CSR0_DROP_ACK_CTS FIELD32(0x02000000)
  260. #define TXRX_CSR0_TX_WITHOUT_WAITING FIELD32(0x04000000)
  261. /*
  262. * TXRX_CSR1
  263. */
  264. #define TXRX_CSR1 0x3044
  265. #define TXRX_CSR1_BBP_ID0 FIELD32(0x0000007f)
  266. #define TXRX_CSR1_BBP_ID0_VALID FIELD32(0x00000080)
  267. #define TXRX_CSR1_BBP_ID1 FIELD32(0x00007f00)
  268. #define TXRX_CSR1_BBP_ID1_VALID FIELD32(0x00008000)
  269. #define TXRX_CSR1_BBP_ID2 FIELD32(0x007f0000)
  270. #define TXRX_CSR1_BBP_ID2_VALID FIELD32(0x00800000)
  271. #define TXRX_CSR1_BBP_ID3 FIELD32(0x7f000000)
  272. #define TXRX_CSR1_BBP_ID3_VALID FIELD32(0x80000000)
  273. /*
  274. * TXRX_CSR2
  275. */
  276. #define TXRX_CSR2 0x3048
  277. #define TXRX_CSR2_BBP_ID0 FIELD32(0x0000007f)
  278. #define TXRX_CSR2_BBP_ID0_VALID FIELD32(0x00000080)
  279. #define TXRX_CSR2_BBP_ID1 FIELD32(0x00007f00)
  280. #define TXRX_CSR2_BBP_ID1_VALID FIELD32(0x00008000)
  281. #define TXRX_CSR2_BBP_ID2 FIELD32(0x007f0000)
  282. #define TXRX_CSR2_BBP_ID2_VALID FIELD32(0x00800000)
  283. #define TXRX_CSR2_BBP_ID3 FIELD32(0x7f000000)
  284. #define TXRX_CSR2_BBP_ID3_VALID FIELD32(0x80000000)
  285. /*
  286. * TXRX_CSR3
  287. */
  288. #define TXRX_CSR3 0x304c
  289. #define TXRX_CSR3_BBP_ID0 FIELD32(0x0000007f)
  290. #define TXRX_CSR3_BBP_ID0_VALID FIELD32(0x00000080)
  291. #define TXRX_CSR3_BBP_ID1 FIELD32(0x00007f00)
  292. #define TXRX_CSR3_BBP_ID1_VALID FIELD32(0x00008000)
  293. #define TXRX_CSR3_BBP_ID2 FIELD32(0x007f0000)
  294. #define TXRX_CSR3_BBP_ID2_VALID FIELD32(0x00800000)
  295. #define TXRX_CSR3_BBP_ID3 FIELD32(0x7f000000)
  296. #define TXRX_CSR3_BBP_ID3_VALID FIELD32(0x80000000)
  297. /*
  298. * TXRX_CSR4: Auto-Responder/Tx-retry register.
  299. * AUTORESPOND_PREAMBLE: 0:long, 1:short preamble.
  300. * OFDM_TX_RATE_DOWN: 1:enable.
  301. * OFDM_TX_RATE_STEP: 0:1-step, 1: 2-step, 2:3-step, 3:4-step.
  302. * OFDM_TX_FALLBACK_CCK: 0: Fallback to OFDM 6M only, 1: Fallback to CCK 1M,2M.
  303. */
  304. #define TXRX_CSR4 0x3050
  305. #define TXRX_CSR4_TX_ACK_TIMEOUT FIELD32(0x000000ff)
  306. #define TXRX_CSR4_CNTL_ACK_POLICY FIELD32(0x00000700)
  307. #define TXRX_CSR4_ACK_CTS_PSM FIELD32(0x00010000)
  308. #define TXRX_CSR4_AUTORESPOND_ENABLE FIELD32(0x00020000)
  309. #define TXRX_CSR4_AUTORESPOND_PREAMBLE FIELD32(0x00040000)
  310. #define TXRX_CSR4_OFDM_TX_RATE_DOWN FIELD32(0x00080000)
  311. #define TXRX_CSR4_OFDM_TX_RATE_STEP FIELD32(0x00300000)
  312. #define TXRX_CSR4_OFDM_TX_FALLBACK_CCK FIELD32(0x00400000)
  313. #define TXRX_CSR4_LONG_RETRY_LIMIT FIELD32(0x0f000000)
  314. #define TXRX_CSR4_SHORT_RETRY_LIMIT FIELD32(0xf0000000)
  315. /*
  316. * TXRX_CSR5
  317. */
  318. #define TXRX_CSR5 0x3054
  319. /*
  320. * TXRX_CSR6: ACK/CTS payload consumed time
  321. */
  322. #define TXRX_CSR6 0x3058
  323. /*
  324. * TXRX_CSR7: OFDM ACK/CTS payload consumed time for 6/9/12/18 mbps.
  325. */
  326. #define TXRX_CSR7 0x305c
  327. #define TXRX_CSR7_ACK_CTS_6MBS FIELD32(0x000000ff)
  328. #define TXRX_CSR7_ACK_CTS_9MBS FIELD32(0x0000ff00)
  329. #define TXRX_CSR7_ACK_CTS_12MBS FIELD32(0x00ff0000)
  330. #define TXRX_CSR7_ACK_CTS_18MBS FIELD32(0xff000000)
  331. /*
  332. * TXRX_CSR8: OFDM ACK/CTS payload consumed time for 24/36/48/54 mbps.
  333. */
  334. #define TXRX_CSR8 0x3060
  335. #define TXRX_CSR8_ACK_CTS_24MBS FIELD32(0x000000ff)
  336. #define TXRX_CSR8_ACK_CTS_36MBS FIELD32(0x0000ff00)
  337. #define TXRX_CSR8_ACK_CTS_48MBS FIELD32(0x00ff0000)
  338. #define TXRX_CSR8_ACK_CTS_54MBS FIELD32(0xff000000)
  339. /*
  340. * TXRX_CSR9: Synchronization control register.
  341. * BEACON_INTERVAL: In unit of 1/16 TU.
  342. * TSF_TICKING: Enable TSF auto counting.
  343. * TSF_SYNC: Tsf sync, 0: disable, 1: infra, 2: ad-hoc/master mode.
  344. * BEACON_GEN: Enable beacon generator.
  345. */
  346. #define TXRX_CSR9 0x3064
  347. #define TXRX_CSR9_BEACON_INTERVAL FIELD32(0x0000ffff)
  348. #define TXRX_CSR9_TSF_TICKING FIELD32(0x00010000)
  349. #define TXRX_CSR9_TSF_SYNC FIELD32(0x00060000)
  350. #define TXRX_CSR9_TBTT_ENABLE FIELD32(0x00080000)
  351. #define TXRX_CSR9_BEACON_GEN FIELD32(0x00100000)
  352. #define TXRX_CSR9_TIMESTAMP_COMPENSATE FIELD32(0xff000000)
  353. /*
  354. * TXRX_CSR10: BEACON alignment.
  355. */
  356. #define TXRX_CSR10 0x3068
  357. /*
  358. * TXRX_CSR11: AES mask.
  359. */
  360. #define TXRX_CSR11 0x306c
  361. /*
  362. * TXRX_CSR12: TSF low 32.
  363. */
  364. #define TXRX_CSR12 0x3070
  365. #define TXRX_CSR12_LOW_TSFTIMER FIELD32(0xffffffff)
  366. /*
  367. * TXRX_CSR13: TSF high 32.
  368. */
  369. #define TXRX_CSR13 0x3074
  370. #define TXRX_CSR13_HIGH_TSFTIMER FIELD32(0xffffffff)
  371. /*
  372. * TXRX_CSR14: TBTT timer.
  373. */
  374. #define TXRX_CSR14 0x3078
  375. /*
  376. * TXRX_CSR15: TKIP MIC priority byte "AND" mask.
  377. */
  378. #define TXRX_CSR15 0x307c
  379. /*
  380. * PHY control registers.
  381. * Some values are set in TU, whereas 1 TU == 1024 us.
  382. */
  383. /*
  384. * PHY_CSR0: RF/PS control.
  385. */
  386. #define PHY_CSR0 0x3080
  387. #define PHY_CSR0_PA_PE_BG FIELD32(0x00010000)
  388. #define PHY_CSR0_PA_PE_A FIELD32(0x00020000)
  389. /*
  390. * PHY_CSR1
  391. */
  392. #define PHY_CSR1 0x3084
  393. #define PHY_CSR1_RF_RPI FIELD32(0x00010000)
  394. /*
  395. * PHY_CSR2: Pre-TX BBP control.
  396. */
  397. #define PHY_CSR2 0x3088
  398. /*
  399. * PHY_CSR3: BBP serial control register.
  400. * VALUE: Register value to program into BBP.
  401. * REG_NUM: Selected BBP register.
  402. * READ_CONTROL: 0: Write BBP, 1: Read BBP.
  403. * BUSY: 1: ASIC is busy execute BBP programming.
  404. */
  405. #define PHY_CSR3 0x308c
  406. #define PHY_CSR3_VALUE FIELD32(0x000000ff)
  407. #define PHY_CSR3_REGNUM FIELD32(0x00007f00)
  408. #define PHY_CSR3_READ_CONTROL FIELD32(0x00008000)
  409. #define PHY_CSR3_BUSY FIELD32(0x00010000)
  410. /*
  411. * PHY_CSR4: RF serial control register
  412. * VALUE: Register value (include register id) serial out to RF/IF chip.
  413. * NUMBER_OF_BITS: Number of bits used in RFRegValue (I:20, RFMD:22).
  414. * IF_SELECT: 1: select IF to program, 0: select RF to program.
  415. * PLL_LD: RF PLL_LD status.
  416. * BUSY: 1: ASIC is busy execute RF programming.
  417. */
  418. #define PHY_CSR4 0x3090
  419. #define PHY_CSR4_VALUE FIELD32(0x00ffffff)
  420. #define PHY_CSR4_NUMBER_OF_BITS FIELD32(0x1f000000)
  421. #define PHY_CSR4_IF_SELECT FIELD32(0x20000000)
  422. #define PHY_CSR4_PLL_LD FIELD32(0x40000000)
  423. #define PHY_CSR4_BUSY FIELD32(0x80000000)
  424. /*
  425. * PHY_CSR5: RX to TX signal switch timing control.
  426. */
  427. #define PHY_CSR5 0x3094
  428. #define PHY_CSR5_IQ_FLIP FIELD32(0x00000004)
  429. /*
  430. * PHY_CSR6: TX to RX signal timing control.
  431. */
  432. #define PHY_CSR6 0x3098
  433. #define PHY_CSR6_IQ_FLIP FIELD32(0x00000004)
  434. /*
  435. * PHY_CSR7: TX DAC switching timing control.
  436. */
  437. #define PHY_CSR7 0x309c
  438. /*
  439. * Security control register.
  440. */
  441. /*
  442. * SEC_CSR0: Shared key table control.
  443. */
  444. #define SEC_CSR0 0x30a0
  445. #define SEC_CSR0_BSS0_KEY0_VALID FIELD32(0x00000001)
  446. #define SEC_CSR0_BSS0_KEY1_VALID FIELD32(0x00000002)
  447. #define SEC_CSR0_BSS0_KEY2_VALID FIELD32(0x00000004)
  448. #define SEC_CSR0_BSS0_KEY3_VALID FIELD32(0x00000008)
  449. #define SEC_CSR0_BSS1_KEY0_VALID FIELD32(0x00000010)
  450. #define SEC_CSR0_BSS1_KEY1_VALID FIELD32(0x00000020)
  451. #define SEC_CSR0_BSS1_KEY2_VALID FIELD32(0x00000040)
  452. #define SEC_CSR0_BSS1_KEY3_VALID FIELD32(0x00000080)
  453. #define SEC_CSR0_BSS2_KEY0_VALID FIELD32(0x00000100)
  454. #define SEC_CSR0_BSS2_KEY1_VALID FIELD32(0x00000200)
  455. #define SEC_CSR0_BSS2_KEY2_VALID FIELD32(0x00000400)
  456. #define SEC_CSR0_BSS2_KEY3_VALID FIELD32(0x00000800)
  457. #define SEC_CSR0_BSS3_KEY0_VALID FIELD32(0x00001000)
  458. #define SEC_CSR0_BSS3_KEY1_VALID FIELD32(0x00002000)
  459. #define SEC_CSR0_BSS3_KEY2_VALID FIELD32(0x00004000)
  460. #define SEC_CSR0_BSS3_KEY3_VALID FIELD32(0x00008000)
  461. /*
  462. * SEC_CSR1: Shared key table security mode register.
  463. */
  464. #define SEC_CSR1 0x30a4
  465. #define SEC_CSR1_BSS0_KEY0_CIPHER_ALG FIELD32(0x00000007)
  466. #define SEC_CSR1_BSS0_KEY1_CIPHER_ALG FIELD32(0x00000070)
  467. #define SEC_CSR1_BSS0_KEY2_CIPHER_ALG FIELD32(0x00000700)
  468. #define SEC_CSR1_BSS0_KEY3_CIPHER_ALG FIELD32(0x00007000)
  469. #define SEC_CSR1_BSS1_KEY0_CIPHER_ALG FIELD32(0x00070000)
  470. #define SEC_CSR1_BSS1_KEY1_CIPHER_ALG FIELD32(0x00700000)
  471. #define SEC_CSR1_BSS1_KEY2_CIPHER_ALG FIELD32(0x07000000)
  472. #define SEC_CSR1_BSS1_KEY3_CIPHER_ALG FIELD32(0x70000000)
  473. /*
  474. * Pairwise key table valid bitmap registers.
  475. * SEC_CSR2: pairwise key table valid bitmap 0.
  476. * SEC_CSR3: pairwise key table valid bitmap 1.
  477. */
  478. #define SEC_CSR2 0x30a8
  479. #define SEC_CSR3 0x30ac
  480. /*
  481. * SEC_CSR4: Pairwise key table lookup control.
  482. */
  483. #define SEC_CSR4 0x30b0
  484. /*
  485. * SEC_CSR5: shared key table security mode register.
  486. */
  487. #define SEC_CSR5 0x30b4
  488. #define SEC_CSR5_BSS2_KEY0_CIPHER_ALG FIELD32(0x00000007)
  489. #define SEC_CSR5_BSS2_KEY1_CIPHER_ALG FIELD32(0x00000070)
  490. #define SEC_CSR5_BSS2_KEY2_CIPHER_ALG FIELD32(0x00000700)
  491. #define SEC_CSR5_BSS2_KEY3_CIPHER_ALG FIELD32(0x00007000)
  492. #define SEC_CSR5_BSS3_KEY0_CIPHER_ALG FIELD32(0x00070000)
  493. #define SEC_CSR5_BSS3_KEY1_CIPHER_ALG FIELD32(0x00700000)
  494. #define SEC_CSR5_BSS3_KEY2_CIPHER_ALG FIELD32(0x07000000)
  495. #define SEC_CSR5_BSS3_KEY3_CIPHER_ALG FIELD32(0x70000000)
  496. /*
  497. * STA control registers.
  498. */
  499. /*
  500. * STA_CSR0: RX PLCP error count & RX FCS error count.
  501. */
  502. #define STA_CSR0 0x30c0
  503. #define STA_CSR0_FCS_ERROR FIELD32(0x0000ffff)
  504. #define STA_CSR0_PLCP_ERROR FIELD32(0xffff0000)
  505. /*
  506. * STA_CSR1: RX False CCA count & RX LONG frame count.
  507. */
  508. #define STA_CSR1 0x30c4
  509. #define STA_CSR1_PHYSICAL_ERROR FIELD32(0x0000ffff)
  510. #define STA_CSR1_FALSE_CCA_ERROR FIELD32(0xffff0000)
  511. /*
  512. * STA_CSR2: TX Beacon count and RX FIFO overflow count.
  513. */
  514. #define STA_CSR2 0x30c8
  515. #define STA_CSR2_RX_FIFO_OVERFLOW_COUNT FIELD32(0x0000ffff)
  516. #define STA_CSR2_RX_OVERFLOW_COUNT FIELD32(0xffff0000)
  517. /*
  518. * STA_CSR3: TX Beacon count.
  519. */
  520. #define STA_CSR3 0x30cc
  521. #define STA_CSR3_TX_BEACON_COUNT FIELD32(0x0000ffff)
  522. /*
  523. * STA_CSR4: TX Retry count.
  524. */
  525. #define STA_CSR4 0x30d0
  526. #define STA_CSR4_TX_NO_RETRY_COUNT FIELD32(0x0000ffff)
  527. #define STA_CSR4_TX_ONE_RETRY_COUNT FIELD32(0xffff0000)
  528. /*
  529. * STA_CSR5: TX Retry count.
  530. */
  531. #define STA_CSR5 0x30d4
  532. #define STA_CSR4_TX_MULTI_RETRY_COUNT FIELD32(0x0000ffff)
  533. #define STA_CSR4_TX_RETRY_FAIL_COUNT FIELD32(0xffff0000)
  534. /*
  535. * QOS control registers.
  536. */
  537. /*
  538. * QOS_CSR1: TXOP holder MAC address register.
  539. */
  540. #define QOS_CSR1 0x30e4
  541. #define QOS_CSR1_BYTE4 FIELD32(0x000000ff)
  542. #define QOS_CSR1_BYTE5 FIELD32(0x0000ff00)
  543. /*
  544. * QOS_CSR2: TXOP holder timeout register.
  545. */
  546. #define QOS_CSR2 0x30e8
  547. /*
  548. * RX QOS-CFPOLL MAC address register.
  549. * QOS_CSR3: RX QOS-CFPOLL MAC address 0.
  550. * QOS_CSR4: RX QOS-CFPOLL MAC address 1.
  551. */
  552. #define QOS_CSR3 0x30ec
  553. #define QOS_CSR4 0x30f0
  554. /*
  555. * QOS_CSR5: "QosControl" field of the RX QOS-CFPOLL.
  556. */
  557. #define QOS_CSR5 0x30f4
  558. /*
  559. * WMM Scheduler Register
  560. */
  561. /*
  562. * AIFSN_CSR: AIFSN for each EDCA AC.
  563. * AIFSN0: For AC_BK.
  564. * AIFSN1: For AC_BE.
  565. * AIFSN2: For AC_VI.
  566. * AIFSN3: For AC_VO.
  567. */
  568. #define AIFSN_CSR 0x0400
  569. #define AIFSN_CSR_AIFSN0 FIELD32(0x0000000f)
  570. #define AIFSN_CSR_AIFSN1 FIELD32(0x000000f0)
  571. #define AIFSN_CSR_AIFSN2 FIELD32(0x00000f00)
  572. #define AIFSN_CSR_AIFSN3 FIELD32(0x0000f000)
  573. /*
  574. * CWMIN_CSR: CWmin for each EDCA AC.
  575. * CWMIN0: For AC_BK.
  576. * CWMIN1: For AC_BE.
  577. * CWMIN2: For AC_VI.
  578. * CWMIN3: For AC_VO.
  579. */
  580. #define CWMIN_CSR 0x0404
  581. #define CWMIN_CSR_CWMIN0 FIELD32(0x0000000f)
  582. #define CWMIN_CSR_CWMIN1 FIELD32(0x000000f0)
  583. #define CWMIN_CSR_CWMIN2 FIELD32(0x00000f00)
  584. #define CWMIN_CSR_CWMIN3 FIELD32(0x0000f000)
  585. /*
  586. * CWMAX_CSR: CWmax for each EDCA AC.
  587. * CWMAX0: For AC_BK.
  588. * CWMAX1: For AC_BE.
  589. * CWMAX2: For AC_VI.
  590. * CWMAX3: For AC_VO.
  591. */
  592. #define CWMAX_CSR 0x0408
  593. #define CWMAX_CSR_CWMAX0 FIELD32(0x0000000f)
  594. #define CWMAX_CSR_CWMAX1 FIELD32(0x000000f0)
  595. #define CWMAX_CSR_CWMAX2 FIELD32(0x00000f00)
  596. #define CWMAX_CSR_CWMAX3 FIELD32(0x0000f000)
  597. /*
  598. * AC_TXOP_CSR0: AC_BK/AC_BE TXOP register.
  599. * AC0_TX_OP: For AC_BK, in unit of 32us.
  600. * AC1_TX_OP: For AC_BE, in unit of 32us.
  601. */
  602. #define AC_TXOP_CSR0 0x040c
  603. #define AC_TXOP_CSR0_AC0_TX_OP FIELD32(0x0000ffff)
  604. #define AC_TXOP_CSR0_AC1_TX_OP FIELD32(0xffff0000)
  605. /*
  606. * AC_TXOP_CSR1: AC_VO/AC_VI TXOP register.
  607. * AC2_TX_OP: For AC_VI, in unit of 32us.
  608. * AC3_TX_OP: For AC_VO, in unit of 32us.
  609. */
  610. #define AC_TXOP_CSR1 0x0410
  611. #define AC_TXOP_CSR1_AC2_TX_OP FIELD32(0x0000ffff)
  612. #define AC_TXOP_CSR1_AC3_TX_OP FIELD32(0xffff0000)
  613. /*
  614. * BBP registers.
  615. * The wordsize of the BBP is 8 bits.
  616. */
  617. /*
  618. * R2
  619. */
  620. #define BBP_R2_BG_MODE FIELD8(0x20)
  621. /*
  622. * R3
  623. */
  624. #define BBP_R3_SMART_MODE FIELD8(0x01)
  625. /*
  626. * R4: RX antenna control
  627. * FRAME_END: 1 - DPDT, 0 - SPDT (Only valid for 802.11G, RF2527 & RF2529)
  628. */
  629. #define BBP_R4_RX_ANTENNA FIELD8(0x03)
  630. #define BBP_R4_RX_FRAME_END FIELD8(0x20)
  631. /*
  632. * R77
  633. */
  634. #define BBP_R77_PAIR FIELD8(0x03)
  635. /*
  636. * RF registers
  637. */
  638. /*
  639. * RF 3
  640. */
  641. #define RF3_TXPOWER FIELD32(0x00003e00)
  642. /*
  643. * RF 4
  644. */
  645. #define RF4_FREQ_OFFSET FIELD32(0x0003f000)
  646. /*
  647. * EEPROM content.
  648. * The wordsize of the EEPROM is 16 bits.
  649. */
  650. /*
  651. * HW MAC address.
  652. */
  653. #define EEPROM_MAC_ADDR_0 0x0002
  654. #define EEPROM_MAC_ADDR_BYTE0 FIELD16(0x00ff)
  655. #define EEPROM_MAC_ADDR_BYTE1 FIELD16(0xff00)
  656. #define EEPROM_MAC_ADDR1 0x0003
  657. #define EEPROM_MAC_ADDR_BYTE2 FIELD16(0x00ff)
  658. #define EEPROM_MAC_ADDR_BYTE3 FIELD16(0xff00)
  659. #define EEPROM_MAC_ADDR_2 0x0004
  660. #define EEPROM_MAC_ADDR_BYTE4 FIELD16(0x00ff)
  661. #define EEPROM_MAC_ADDR_BYTE5 FIELD16(0xff00)
  662. /*
  663. * EEPROM antenna.
  664. * ANTENNA_NUM: Number of antenna's.
  665. * TX_DEFAULT: Default antenna 0: diversity, 1: A, 2: B.
  666. * RX_DEFAULT: Default antenna 0: diversity, 1: A, 2: B.
  667. * FRAME_TYPE: 0: DPDT , 1: SPDT , noted this bit is valid for g only.
  668. * DYN_TXAGC: Dynamic TX AGC control.
  669. * HARDWARE_RADIO: 1: Hardware controlled radio. Read GPIO0.
  670. * RF_TYPE: Rf_type of this adapter.
  671. */
  672. #define EEPROM_ANTENNA 0x0010
  673. #define EEPROM_ANTENNA_NUM FIELD16(0x0003)
  674. #define EEPROM_ANTENNA_TX_DEFAULT FIELD16(0x000c)
  675. #define EEPROM_ANTENNA_RX_DEFAULT FIELD16(0x0030)
  676. #define EEPROM_ANTENNA_FRAME_TYPE FIELD16(0x0040)
  677. #define EEPROM_ANTENNA_DYN_TXAGC FIELD16(0x0200)
  678. #define EEPROM_ANTENNA_HARDWARE_RADIO FIELD16(0x0400)
  679. #define EEPROM_ANTENNA_RF_TYPE FIELD16(0xf800)
  680. /*
  681. * EEPROM NIC config.
  682. * EXTERNAL_LNA: External LNA.
  683. */
  684. #define EEPROM_NIC 0x0011
  685. #define EEPROM_NIC_EXTERNAL_LNA FIELD16(0x0010)
  686. /*
  687. * EEPROM geography.
  688. * GEO_A: Default geographical setting for 5GHz band
  689. * GEO: Default geographical setting.
  690. */
  691. #define EEPROM_GEOGRAPHY 0x0012
  692. #define EEPROM_GEOGRAPHY_GEO_A FIELD16(0x00ff)
  693. #define EEPROM_GEOGRAPHY_GEO FIELD16(0xff00)
  694. /*
  695. * EEPROM BBP.
  696. */
  697. #define EEPROM_BBP_START 0x0013
  698. #define EEPROM_BBP_SIZE 16
  699. #define EEPROM_BBP_VALUE FIELD16(0x00ff)
  700. #define EEPROM_BBP_REG_ID FIELD16(0xff00)
  701. /*
  702. * EEPROM TXPOWER 802.11G
  703. */
  704. #define EEPROM_TXPOWER_G_START 0x0023
  705. #define EEPROM_TXPOWER_G_SIZE 7
  706. #define EEPROM_TXPOWER_G_1 FIELD16(0x00ff)
  707. #define EEPROM_TXPOWER_G_2 FIELD16(0xff00)
  708. /*
  709. * EEPROM Frequency
  710. */
  711. #define EEPROM_FREQ 0x002f
  712. #define EEPROM_FREQ_OFFSET FIELD16(0x00ff)
  713. #define EEPROM_FREQ_SEQ_MASK FIELD16(0xff00)
  714. #define EEPROM_FREQ_SEQ FIELD16(0x0300)
  715. /*
  716. * EEPROM LED.
  717. * POLARITY_RDY_G: Polarity RDY_G setting.
  718. * POLARITY_RDY_A: Polarity RDY_A setting.
  719. * POLARITY_ACT: Polarity ACT setting.
  720. * POLARITY_GPIO_0: Polarity GPIO0 setting.
  721. * POLARITY_GPIO_1: Polarity GPIO1 setting.
  722. * POLARITY_GPIO_2: Polarity GPIO2 setting.
  723. * POLARITY_GPIO_3: Polarity GPIO3 setting.
  724. * POLARITY_GPIO_4: Polarity GPIO4 setting.
  725. * LED_MODE: Led mode.
  726. */
  727. #define EEPROM_LED 0x0030
  728. #define EEPROM_LED_POLARITY_RDY_G FIELD16(0x0001)
  729. #define EEPROM_LED_POLARITY_RDY_A FIELD16(0x0002)
  730. #define EEPROM_LED_POLARITY_ACT FIELD16(0x0004)
  731. #define EEPROM_LED_POLARITY_GPIO_0 FIELD16(0x0008)
  732. #define EEPROM_LED_POLARITY_GPIO_1 FIELD16(0x0010)
  733. #define EEPROM_LED_POLARITY_GPIO_2 FIELD16(0x0020)
  734. #define EEPROM_LED_POLARITY_GPIO_3 FIELD16(0x0040)
  735. #define EEPROM_LED_POLARITY_GPIO_4 FIELD16(0x0080)
  736. #define EEPROM_LED_LED_MODE FIELD16(0x1f00)
  737. /*
  738. * EEPROM TXPOWER 802.11A
  739. */
  740. #define EEPROM_TXPOWER_A_START 0x0031
  741. #define EEPROM_TXPOWER_A_SIZE 12
  742. #define EEPROM_TXPOWER_A_1 FIELD16(0x00ff)
  743. #define EEPROM_TXPOWER_A_2 FIELD16(0xff00)
  744. /*
  745. * EEPROM RSSI offset 802.11BG
  746. */
  747. #define EEPROM_RSSI_OFFSET_BG 0x004d
  748. #define EEPROM_RSSI_OFFSET_BG_1 FIELD16(0x00ff)
  749. #define EEPROM_RSSI_OFFSET_BG_2 FIELD16(0xff00)
  750. /*
  751. * EEPROM RSSI offset 802.11A
  752. */
  753. #define EEPROM_RSSI_OFFSET_A 0x004e
  754. #define EEPROM_RSSI_OFFSET_A_1 FIELD16(0x00ff)
  755. #define EEPROM_RSSI_OFFSET_A_2 FIELD16(0xff00)
  756. /*
  757. * DMA descriptor defines.
  758. */
  759. #define TXD_DESC_SIZE ( 6 * sizeof(struct data_desc) )
  760. #define RXD_DESC_SIZE ( 6 * sizeof(struct data_desc) )
  761. /*
  762. * TX descriptor format for TX, PRIO and Beacon Ring.
  763. */
  764. /*
  765. * Word0
  766. * BURST: Next frame belongs to same "burst" event.
  767. * TKIP_MIC: ASIC appends TKIP MIC if TKIP is used.
  768. * KEY_TABLE: Use per-client pairwise KEY table.
  769. * KEY_INDEX:
  770. * Key index (0~31) to the pairwise KEY table.
  771. * 0~3 to shared KEY table 0 (BSS0).
  772. * 4~7 to shared KEY table 1 (BSS1).
  773. * 8~11 to shared KEY table 2 (BSS2).
  774. * 12~15 to shared KEY table 3 (BSS3).
  775. * BURST2: For backward compatibility, set to same value as BURST.
  776. */
  777. #define TXD_W0_BURST FIELD32(0x00000001)
  778. #define TXD_W0_VALID FIELD32(0x00000002)
  779. #define TXD_W0_MORE_FRAG FIELD32(0x00000004)
  780. #define TXD_W0_ACK FIELD32(0x00000008)
  781. #define TXD_W0_TIMESTAMP FIELD32(0x00000010)
  782. #define TXD_W0_OFDM FIELD32(0x00000020)
  783. #define TXD_W0_IFS FIELD32(0x00000040)
  784. #define TXD_W0_RETRY_MODE FIELD32(0x00000080)
  785. #define TXD_W0_TKIP_MIC FIELD32(0x00000100)
  786. #define TXD_W0_KEY_TABLE FIELD32(0x00000200)
  787. #define TXD_W0_KEY_INDEX FIELD32(0x0000fc00)
  788. #define TXD_W0_DATABYTE_COUNT FIELD32(0x0fff0000)
  789. #define TXD_W0_BURST2 FIELD32(0x10000000)
  790. #define TXD_W0_CIPHER_ALG FIELD32(0xe0000000)
  791. /*
  792. * Word1
  793. * HOST_Q_ID: EDCA/HCCA queue ID.
  794. * HW_SEQUENCE: MAC overwrites the frame sequence number.
  795. * BUFFER_COUNT: Number of buffers in this TXD.
  796. */
  797. #define TXD_W1_HOST_Q_ID FIELD32(0x0000000f)
  798. #define TXD_W1_AIFSN FIELD32(0x000000f0)
  799. #define TXD_W1_CWMIN FIELD32(0x00000f00)
  800. #define TXD_W1_CWMAX FIELD32(0x0000f000)
  801. #define TXD_W1_IV_OFFSET FIELD32(0x003f0000)
  802. #define TXD_W1_HW_SEQUENCE FIELD32(0x10000000)
  803. #define TXD_W1_BUFFER_COUNT FIELD32(0xe0000000)
  804. /*
  805. * Word2: PLCP information
  806. */
  807. #define TXD_W2_PLCP_SIGNAL FIELD32(0x000000ff)
  808. #define TXD_W2_PLCP_SERVICE FIELD32(0x0000ff00)
  809. #define TXD_W2_PLCP_LENGTH_LOW FIELD32(0x00ff0000)
  810. #define TXD_W2_PLCP_LENGTH_HIGH FIELD32(0xff000000)
  811. /*
  812. * Word3
  813. */
  814. #define TXD_W3_IV FIELD32(0xffffffff)
  815. /*
  816. * Word4
  817. */
  818. #define TXD_W4_EIV FIELD32(0xffffffff)
  819. /*
  820. * Word5
  821. * FRAME_OFFSET: Frame start offset inside ASIC TXFIFO (after TXINFO field).
  822. * PACKET_ID: Driver assigned packet ID to categorize TXResult in interrupt.
  823. * WAITING_DMA_DONE_INT: TXD been filled with data
  824. * and waiting for TxDoneISR housekeeping.
  825. */
  826. #define TXD_W5_FRAME_OFFSET FIELD32(0x000000ff)
  827. #define TXD_W5_PACKET_ID FIELD32(0x0000ff00)
  828. #define TXD_W5_TX_POWER FIELD32(0x00ff0000)
  829. #define TXD_W5_WAITING_DMA_DONE_INT FIELD32(0x01000000)
  830. /*
  831. * RX descriptor format for RX Ring.
  832. */
  833. /*
  834. * Word0
  835. * CIPHER_ERROR: 1:ICV error, 2:MIC error, 3:invalid key.
  836. * KEY_INDEX: Decryption key actually used.
  837. */
  838. #define RXD_W0_OWNER_NIC FIELD32(0x00000001)
  839. #define RXD_W0_DROP FIELD32(0x00000002)
  840. #define RXD_W0_UNICAST_TO_ME FIELD32(0x00000004)
  841. #define RXD_W0_MULTICAST FIELD32(0x00000008)
  842. #define RXD_W0_BROADCAST FIELD32(0x00000010)
  843. #define RXD_W0_MY_BSS FIELD32(0x00000020)
  844. #define RXD_W0_CRC_ERROR FIELD32(0x00000040)
  845. #define RXD_W0_OFDM FIELD32(0x00000080)
  846. #define RXD_W0_CIPHER_ERROR FIELD32(0x00000300)
  847. #define RXD_W0_KEY_INDEX FIELD32(0x0000fc00)
  848. #define RXD_W0_DATABYTE_COUNT FIELD32(0x0fff0000)
  849. #define RXD_W0_CIPHER_ALG FIELD32(0xe0000000)
  850. /*
  851. * WORD1
  852. * SIGNAL: RX raw data rate reported by BBP.
  853. * RSSI: RSSI reported by BBP.
  854. */
  855. #define RXD_W1_SIGNAL FIELD32(0x000000ff)
  856. #define RXD_W1_RSSI_AGC FIELD32(0x00001f00)
  857. #define RXD_W1_RSSI_LNA FIELD32(0x00006000)
  858. #define RXD_W1_FRAME_OFFSET FIELD32(0x7f000000)
  859. /*
  860. * Word2
  861. * IV: Received IV of originally encrypted.
  862. */
  863. #define RXD_W2_IV FIELD32(0xffffffff)
  864. /*
  865. * Word3
  866. * EIV: Received EIV of originally encrypted.
  867. */
  868. #define RXD_W3_EIV FIELD32(0xffffffff)
  869. /*
  870. * Word4
  871. */
  872. #define RXD_W4_RESERVED FIELD32(0xffffffff)
  873. /*
  874. * the above 20-byte is called RXINFO and will be DMAed to MAC RX block
  875. * and passed to the HOST driver.
  876. * The following fields are for DMA block and HOST usage only.
  877. * Can't be touched by ASIC MAC block.
  878. */
  879. /*
  880. * Word5
  881. */
  882. #define RXD_W5_RESERVED FIELD32(0xffffffff)
  883. /*
  884. * Macro's for converting txpower from EEPROM to dscape value
  885. * and from dscape value to register value.
  886. */
  887. #define MIN_TXPOWER 0
  888. #define MAX_TXPOWER 31
  889. #define DEFAULT_TXPOWER 24
  890. #define TXPOWER_FROM_DEV(__txpower) \
  891. ({ \
  892. ((__txpower) > MAX_TXPOWER) ? \
  893. DEFAULT_TXPOWER : (__txpower); \
  894. })
  895. #define TXPOWER_TO_DEV(__txpower) \
  896. ({ \
  897. ((__txpower) <= MIN_TXPOWER) ? MIN_TXPOWER : \
  898. (((__txpower) >= MAX_TXPOWER) ? MAX_TXPOWER : \
  899. (__txpower)); \
  900. })
  901. #endif /* RT73USB_H */