rt73usb.c 62 KB

12345678910111213141516171819202122232425262728293031323334353637383940414243444546474849505152535455565758596061626364656667686970717273747576777879808182838485868788899091929394959697989910010110210310410510610710810911011111211311411511611711811912012112212312412512612712812913013113213313413513613713813914014114214314414514614714814915015115215315415515615715815916016116216316416516616716816917017117217317417517617717817918018118218318418518618718818919019119219319419519619719819920020120220320420520620720820921021121221321421521621721821922022122222322422522622722822923023123223323423523623723823924024124224324424524624724824925025125225325425525625725825926026126226326426526626726826927027127227327427527627727827928028128228328428528628728828929029129229329429529629729829930030130230330430530630730830931031131231331431531631731831932032132232332432532632732832933033133233333433533633733833934034134234334434534634734834935035135235335435535635735835936036136236336436536636736836937037137237337437537637737837938038138238338438538638738838939039139239339439539639739839940040140240340440540640740840941041141241341441541641741841942042142242342442542642742842943043143243343443543643743843944044144244344444544644744844945045145245345445545645745845946046146246346446546646746846947047147247347447547647747847948048148248348448548648748848949049149249349449549649749849950050150250350450550650750850951051151251351451551651751851952052152252352452552652752852953053153253353453553653753853954054154254354454554654754854955055155255355455555655755855956056156256356456556656756856957057157257357457557657757857958058158258358458558658758858959059159259359459559659759859960060160260360460560660760860961061161261361461561661761861962062162262362462562662762862963063163263363463563663763863964064164264364464564664764864965065165265365465565665765865966066166266366466566666766866967067167267367467567667767867968068168268368468568668768868969069169269369469569669769869970070170270370470570670770870971071171271371471571671771871972072172272372472572672772872973073173273373473573673773873974074174274374474574674774874975075175275375475575675775875976076176276376476576676776876977077177277377477577677777877978078178278378478578678778878979079179279379479579679779879980080180280380480580680780880981081181281381481581681781881982082182282382482582682782882983083183283383483583683783883984084184284384484584684784884985085185285385485585685785885986086186286386486586686786886987087187287387487587687787887988088188288388488588688788888989089189289389489589689789889990090190290390490590690790890991091191291391491591691791891992092192292392492592692792892993093193293393493593693793893994094194294394494594694794894995095195295395495595695795895996096196296396496596696796896997097197297397497597697797897998098198298398498598698798898999099199299399499599699799899910001001100210031004100510061007100810091010101110121013101410151016101710181019102010211022102310241025102610271028102910301031103210331034103510361037103810391040104110421043104410451046104710481049105010511052105310541055105610571058105910601061106210631064106510661067106810691070107110721073107410751076107710781079108010811082108310841085108610871088108910901091109210931094109510961097109810991100110111021103110411051106110711081109111011111112111311141115111611171118111911201121112211231124112511261127112811291130113111321133113411351136113711381139114011411142114311441145114611471148114911501151115211531154115511561157115811591160116111621163116411651166116711681169117011711172117311741175117611771178117911801181118211831184118511861187118811891190119111921193119411951196119711981199120012011202120312041205120612071208120912101211121212131214121512161217121812191220122112221223122412251226122712281229123012311232123312341235123612371238123912401241124212431244124512461247124812491250125112521253125412551256125712581259126012611262126312641265126612671268126912701271127212731274127512761277127812791280128112821283128412851286128712881289129012911292129312941295129612971298129913001301130213031304130513061307130813091310131113121313131413151316131713181319132013211322132313241325132613271328132913301331133213331334133513361337133813391340134113421343134413451346134713481349135013511352135313541355135613571358135913601361136213631364136513661367136813691370137113721373137413751376137713781379138013811382138313841385138613871388138913901391139213931394139513961397139813991400140114021403140414051406140714081409141014111412141314141415141614171418141914201421142214231424142514261427142814291430143114321433143414351436143714381439144014411442144314441445144614471448144914501451145214531454145514561457145814591460146114621463146414651466146714681469147014711472147314741475147614771478147914801481148214831484148514861487148814891490149114921493149414951496149714981499150015011502150315041505150615071508150915101511151215131514151515161517151815191520152115221523152415251526152715281529153015311532153315341535153615371538153915401541154215431544154515461547154815491550155115521553155415551556155715581559156015611562156315641565156615671568156915701571157215731574157515761577157815791580158115821583158415851586158715881589159015911592159315941595159615971598159916001601160216031604160516061607160816091610161116121613161416151616161716181619162016211622162316241625162616271628162916301631163216331634163516361637163816391640164116421643164416451646164716481649165016511652165316541655165616571658165916601661166216631664166516661667166816691670167116721673167416751676167716781679168016811682168316841685168616871688168916901691169216931694169516961697169816991700170117021703170417051706170717081709171017111712171317141715171617171718171917201721172217231724172517261727172817291730173117321733173417351736173717381739174017411742174317441745174617471748174917501751175217531754175517561757175817591760176117621763176417651766176717681769177017711772177317741775177617771778177917801781178217831784178517861787178817891790179117921793179417951796179717981799180018011802180318041805180618071808180918101811181218131814181518161817181818191820182118221823182418251826182718281829183018311832183318341835183618371838183918401841184218431844184518461847184818491850185118521853185418551856185718581859186018611862186318641865186618671868186918701871187218731874187518761877187818791880188118821883188418851886188718881889189018911892189318941895189618971898189919001901190219031904190519061907190819091910191119121913191419151916191719181919192019211922192319241925192619271928192919301931193219331934193519361937193819391940194119421943194419451946194719481949195019511952195319541955195619571958195919601961196219631964196519661967196819691970197119721973197419751976197719781979198019811982198319841985198619871988198919901991199219931994199519961997199819992000200120022003200420052006200720082009201020112012201320142015201620172018201920202021202220232024202520262027202820292030203120322033203420352036203720382039204020412042204320442045204620472048204920502051205220532054205520562057205820592060206120622063206420652066206720682069207020712072207320742075207620772078207920802081208220832084208520862087208820892090209120922093209420952096209720982099210021012102210321042105210621072108210921102111
  1. /*
  2. Copyright (C) 2004 - 2007 rt2x00 SourceForge Project
  3. <http://rt2x00.serialmonkey.com>
  4. This program is free software; you can redistribute it and/or modify
  5. it under the terms of the GNU General Public License as published by
  6. the Free Software Foundation; either version 2 of the License, or
  7. (at your option) any later version.
  8. This program is distributed in the hope that it will be useful,
  9. but WITHOUT ANY WARRANTY; without even the implied warranty of
  10. MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  11. GNU General Public License for more details.
  12. You should have received a copy of the GNU General Public License
  13. along with this program; if not, write to the
  14. Free Software Foundation, Inc.,
  15. 59 Temple Place - Suite 330, Boston, MA 02111-1307, USA.
  16. */
  17. /*
  18. Module: rt73usb
  19. Abstract: rt73usb device specific routines.
  20. Supported chipsets: rt2571W & rt2671.
  21. */
  22. /*
  23. * Set enviroment defines for rt2x00.h
  24. */
  25. #define DRV_NAME "rt73usb"
  26. #include <linux/delay.h>
  27. #include <linux/etherdevice.h>
  28. #include <linux/init.h>
  29. #include <linux/kernel.h>
  30. #include <linux/module.h>
  31. #include <linux/usb.h>
  32. #include "rt2x00.h"
  33. #include "rt2x00usb.h"
  34. #include "rt73usb.h"
  35. /*
  36. * Register access.
  37. * All access to the CSR registers will go through the methods
  38. * rt73usb_register_read and rt73usb_register_write.
  39. * BBP and RF register require indirect register access,
  40. * and use the CSR registers BBPCSR and RFCSR to achieve this.
  41. * These indirect registers work with busy bits,
  42. * and we will try maximal REGISTER_BUSY_COUNT times to access
  43. * the register while taking a REGISTER_BUSY_DELAY us delay
  44. * between each attampt. When the busy bit is still set at that time,
  45. * the access attempt is considered to have failed,
  46. * and we will print an error.
  47. */
  48. static inline void rt73usb_register_read(const struct rt2x00_dev *rt2x00dev,
  49. const unsigned int offset, u32 *value)
  50. {
  51. __le32 reg;
  52. rt2x00usb_vendor_request_buff(rt2x00dev, USB_MULTI_READ,
  53. USB_VENDOR_REQUEST_IN, offset,
  54. &reg, sizeof(u32), REGISTER_TIMEOUT);
  55. *value = le32_to_cpu(reg);
  56. }
  57. static inline void rt73usb_register_multiread(const struct rt2x00_dev
  58. *rt2x00dev,
  59. const unsigned int offset,
  60. void *value, const u32 length)
  61. {
  62. int timeout = REGISTER_TIMEOUT * (length / sizeof(u32));
  63. rt2x00usb_vendor_request_buff(rt2x00dev, USB_MULTI_READ,
  64. USB_VENDOR_REQUEST_IN, offset,
  65. value, length, timeout);
  66. }
  67. static inline void rt73usb_register_write(const struct rt2x00_dev *rt2x00dev,
  68. const unsigned int offset, u32 value)
  69. {
  70. __le32 reg = cpu_to_le32(value);
  71. rt2x00usb_vendor_request_buff(rt2x00dev, USB_MULTI_WRITE,
  72. USB_VENDOR_REQUEST_OUT, offset,
  73. &reg, sizeof(u32), REGISTER_TIMEOUT);
  74. }
  75. static inline void rt73usb_register_multiwrite(const struct rt2x00_dev
  76. *rt2x00dev,
  77. const unsigned int offset,
  78. void *value, const u32 length)
  79. {
  80. int timeout = REGISTER_TIMEOUT * (length / sizeof(u32));
  81. rt2x00usb_vendor_request_buff(rt2x00dev, USB_MULTI_WRITE,
  82. USB_VENDOR_REQUEST_OUT, offset,
  83. value, length, timeout);
  84. }
  85. static u32 rt73usb_bbp_check(const struct rt2x00_dev *rt2x00dev)
  86. {
  87. u32 reg;
  88. unsigned int i;
  89. for (i = 0; i < REGISTER_BUSY_COUNT; i++) {
  90. rt73usb_register_read(rt2x00dev, PHY_CSR3, &reg);
  91. if (!rt2x00_get_field32(reg, PHY_CSR3_BUSY))
  92. break;
  93. udelay(REGISTER_BUSY_DELAY);
  94. }
  95. return reg;
  96. }
  97. static void rt73usb_bbp_write(const struct rt2x00_dev *rt2x00dev,
  98. const unsigned int word, const u8 value)
  99. {
  100. u32 reg;
  101. /*
  102. * Wait until the BBP becomes ready.
  103. */
  104. reg = rt73usb_bbp_check(rt2x00dev);
  105. if (rt2x00_get_field32(reg, PHY_CSR3_BUSY)) {
  106. ERROR(rt2x00dev, "PHY_CSR3 register busy. Write failed.\n");
  107. return;
  108. }
  109. /*
  110. * Write the data into the BBP.
  111. */
  112. reg = 0;
  113. rt2x00_set_field32(&reg, PHY_CSR3_VALUE, value);
  114. rt2x00_set_field32(&reg, PHY_CSR3_REGNUM, word);
  115. rt2x00_set_field32(&reg, PHY_CSR3_BUSY, 1);
  116. rt2x00_set_field32(&reg, PHY_CSR3_READ_CONTROL, 0);
  117. rt73usb_register_write(rt2x00dev, PHY_CSR3, reg);
  118. }
  119. static void rt73usb_bbp_read(const struct rt2x00_dev *rt2x00dev,
  120. const unsigned int word, u8 *value)
  121. {
  122. u32 reg;
  123. /*
  124. * Wait until the BBP becomes ready.
  125. */
  126. reg = rt73usb_bbp_check(rt2x00dev);
  127. if (rt2x00_get_field32(reg, PHY_CSR3_BUSY)) {
  128. ERROR(rt2x00dev, "PHY_CSR3 register busy. Read failed.\n");
  129. return;
  130. }
  131. /*
  132. * Write the request into the BBP.
  133. */
  134. reg = 0;
  135. rt2x00_set_field32(&reg, PHY_CSR3_REGNUM, word);
  136. rt2x00_set_field32(&reg, PHY_CSR3_BUSY, 1);
  137. rt2x00_set_field32(&reg, PHY_CSR3_READ_CONTROL, 1);
  138. rt73usb_register_write(rt2x00dev, PHY_CSR3, reg);
  139. /*
  140. * Wait until the BBP becomes ready.
  141. */
  142. reg = rt73usb_bbp_check(rt2x00dev);
  143. if (rt2x00_get_field32(reg, PHY_CSR3_BUSY)) {
  144. ERROR(rt2x00dev, "PHY_CSR3 register busy. Read failed.\n");
  145. *value = 0xff;
  146. return;
  147. }
  148. *value = rt2x00_get_field32(reg, PHY_CSR3_VALUE);
  149. }
  150. static void rt73usb_rf_write(const struct rt2x00_dev *rt2x00dev,
  151. const unsigned int word, const u32 value)
  152. {
  153. u32 reg;
  154. unsigned int i;
  155. if (!word)
  156. return;
  157. for (i = 0; i < REGISTER_BUSY_COUNT; i++) {
  158. rt73usb_register_read(rt2x00dev, PHY_CSR4, &reg);
  159. if (!rt2x00_get_field32(reg, PHY_CSR4_BUSY))
  160. goto rf_write;
  161. udelay(REGISTER_BUSY_DELAY);
  162. }
  163. ERROR(rt2x00dev, "PHY_CSR4 register busy. Write failed.\n");
  164. return;
  165. rf_write:
  166. reg = 0;
  167. rt2x00_set_field32(&reg, PHY_CSR4_VALUE, value);
  168. /*
  169. * RF5225 and RF2527 contain 21 bits per RF register value,
  170. * all others contain 20 bits.
  171. */
  172. rt2x00_set_field32(&reg, PHY_CSR4_NUMBER_OF_BITS,
  173. 20 + !!(rt2x00_rf(&rt2x00dev->chip, RF5225) ||
  174. rt2x00_rf(&rt2x00dev->chip, RF2527)));
  175. rt2x00_set_field32(&reg, PHY_CSR4_IF_SELECT, 0);
  176. rt2x00_set_field32(&reg, PHY_CSR4_BUSY, 1);
  177. rt73usb_register_write(rt2x00dev, PHY_CSR4, reg);
  178. rt2x00_rf_write(rt2x00dev, word, value);
  179. }
  180. #ifdef CONFIG_RT2X00_LIB_DEBUGFS
  181. #define CSR_OFFSET(__word) ( CSR_REG_BASE + ((__word) * sizeof(u32)) )
  182. static void rt73usb_read_csr(const struct rt2x00_dev *rt2x00dev,
  183. const unsigned int word, u32 *data)
  184. {
  185. rt73usb_register_read(rt2x00dev, CSR_OFFSET(word), data);
  186. }
  187. static void rt73usb_write_csr(const struct rt2x00_dev *rt2x00dev,
  188. const unsigned int word, u32 data)
  189. {
  190. rt73usb_register_write(rt2x00dev, CSR_OFFSET(word), data);
  191. }
  192. static const struct rt2x00debug rt73usb_rt2x00debug = {
  193. .owner = THIS_MODULE,
  194. .csr = {
  195. .read = rt73usb_read_csr,
  196. .write = rt73usb_write_csr,
  197. .word_size = sizeof(u32),
  198. .word_count = CSR_REG_SIZE / sizeof(u32),
  199. },
  200. .eeprom = {
  201. .read = rt2x00_eeprom_read,
  202. .write = rt2x00_eeprom_write,
  203. .word_size = sizeof(u16),
  204. .word_count = EEPROM_SIZE / sizeof(u16),
  205. },
  206. .bbp = {
  207. .read = rt73usb_bbp_read,
  208. .write = rt73usb_bbp_write,
  209. .word_size = sizeof(u8),
  210. .word_count = BBP_SIZE / sizeof(u8),
  211. },
  212. .rf = {
  213. .read = rt2x00_rf_read,
  214. .write = rt73usb_rf_write,
  215. .word_size = sizeof(u32),
  216. .word_count = RF_SIZE / sizeof(u32),
  217. },
  218. };
  219. #endif /* CONFIG_RT2X00_LIB_DEBUGFS */
  220. /*
  221. * Configuration handlers.
  222. */
  223. static void rt73usb_config_mac_addr(struct rt2x00_dev *rt2x00dev, __le32 *mac)
  224. {
  225. u32 tmp;
  226. tmp = le32_to_cpu(mac[1]);
  227. rt2x00_set_field32(&tmp, MAC_CSR3_UNICAST_TO_ME_MASK, 0xff);
  228. mac[1] = cpu_to_le32(tmp);
  229. rt73usb_register_multiwrite(rt2x00dev, MAC_CSR2, mac,
  230. (2 * sizeof(__le32)));
  231. }
  232. static void rt73usb_config_bssid(struct rt2x00_dev *rt2x00dev, __le32 *bssid)
  233. {
  234. u32 tmp;
  235. tmp = le32_to_cpu(bssid[1]);
  236. rt2x00_set_field32(&tmp, MAC_CSR5_BSS_ID_MASK, 3);
  237. bssid[1] = cpu_to_le32(tmp);
  238. rt73usb_register_multiwrite(rt2x00dev, MAC_CSR4, bssid,
  239. (2 * sizeof(__le32)));
  240. }
  241. static void rt73usb_config_type(struct rt2x00_dev *rt2x00dev, const int type,
  242. const int tsf_sync)
  243. {
  244. u32 reg;
  245. /*
  246. * Clear current synchronisation setup.
  247. * For the Beacon base registers we only need to clear
  248. * the first byte since that byte contains the VALID and OWNER
  249. * bits which (when set to 0) will invalidate the entire beacon.
  250. */
  251. rt73usb_register_write(rt2x00dev, TXRX_CSR9, 0);
  252. rt73usb_register_write(rt2x00dev, HW_BEACON_BASE0, 0);
  253. rt73usb_register_write(rt2x00dev, HW_BEACON_BASE1, 0);
  254. rt73usb_register_write(rt2x00dev, HW_BEACON_BASE2, 0);
  255. rt73usb_register_write(rt2x00dev, HW_BEACON_BASE3, 0);
  256. /*
  257. * Enable synchronisation.
  258. */
  259. rt73usb_register_read(rt2x00dev, TXRX_CSR9, &reg);
  260. rt2x00_set_field32(&reg, TXRX_CSR9_TSF_TICKING, 1);
  261. rt2x00_set_field32(&reg, TXRX_CSR9_TBTT_ENABLE, 1);
  262. rt2x00_set_field32(&reg, TXRX_CSR9_BEACON_GEN, 0);
  263. rt2x00_set_field32(&reg, TXRX_CSR9_TSF_SYNC, tsf_sync);
  264. rt73usb_register_write(rt2x00dev, TXRX_CSR9, reg);
  265. }
  266. static void rt73usb_config_preamble(struct rt2x00_dev *rt2x00dev,
  267. const int short_preamble,
  268. const int ack_timeout,
  269. const int ack_consume_time)
  270. {
  271. u32 reg;
  272. /*
  273. * When in atomic context, reschedule and let rt2x00lib
  274. * call this function again.
  275. */
  276. if (in_atomic()) {
  277. queue_work(rt2x00dev->hw->workqueue, &rt2x00dev->config_work);
  278. return;
  279. }
  280. rt73usb_register_read(rt2x00dev, TXRX_CSR0, &reg);
  281. rt2x00_set_field32(&reg, TXRX_CSR0_RX_ACK_TIMEOUT, ack_timeout);
  282. rt73usb_register_write(rt2x00dev, TXRX_CSR0, reg);
  283. rt73usb_register_read(rt2x00dev, TXRX_CSR4, &reg);
  284. rt2x00_set_field32(&reg, TXRX_CSR4_AUTORESPOND_PREAMBLE,
  285. !!short_preamble);
  286. rt73usb_register_write(rt2x00dev, TXRX_CSR4, reg);
  287. }
  288. static void rt73usb_config_phymode(struct rt2x00_dev *rt2x00dev,
  289. const int basic_rate_mask)
  290. {
  291. rt73usb_register_write(rt2x00dev, TXRX_CSR5, basic_rate_mask);
  292. }
  293. static void rt73usb_config_channel(struct rt2x00_dev *rt2x00dev,
  294. struct rf_channel *rf, const int txpower)
  295. {
  296. u8 r3;
  297. u8 r94;
  298. u8 smart;
  299. rt2x00_set_field32(&rf->rf3, RF3_TXPOWER, TXPOWER_TO_DEV(txpower));
  300. rt2x00_set_field32(&rf->rf4, RF4_FREQ_OFFSET, rt2x00dev->freq_offset);
  301. smart = !(rt2x00_rf(&rt2x00dev->chip, RF5225) ||
  302. rt2x00_rf(&rt2x00dev->chip, RF2527));
  303. rt73usb_bbp_read(rt2x00dev, 3, &r3);
  304. rt2x00_set_field8(&r3, BBP_R3_SMART_MODE, smart);
  305. rt73usb_bbp_write(rt2x00dev, 3, r3);
  306. r94 = 6;
  307. if (txpower > MAX_TXPOWER && txpower <= (MAX_TXPOWER + r94))
  308. r94 += txpower - MAX_TXPOWER;
  309. else if (txpower < MIN_TXPOWER && txpower >= (MIN_TXPOWER - r94))
  310. r94 += txpower;
  311. rt73usb_bbp_write(rt2x00dev, 94, r94);
  312. rt73usb_rf_write(rt2x00dev, 1, rf->rf1);
  313. rt73usb_rf_write(rt2x00dev, 2, rf->rf2);
  314. rt73usb_rf_write(rt2x00dev, 3, rf->rf3 & ~0x00000004);
  315. rt73usb_rf_write(rt2x00dev, 4, rf->rf4);
  316. rt73usb_rf_write(rt2x00dev, 1, rf->rf1);
  317. rt73usb_rf_write(rt2x00dev, 2, rf->rf2);
  318. rt73usb_rf_write(rt2x00dev, 3, rf->rf3 | 0x00000004);
  319. rt73usb_rf_write(rt2x00dev, 4, rf->rf4);
  320. rt73usb_rf_write(rt2x00dev, 1, rf->rf1);
  321. rt73usb_rf_write(rt2x00dev, 2, rf->rf2);
  322. rt73usb_rf_write(rt2x00dev, 3, rf->rf3 & ~0x00000004);
  323. rt73usb_rf_write(rt2x00dev, 4, rf->rf4);
  324. udelay(10);
  325. }
  326. static void rt73usb_config_txpower(struct rt2x00_dev *rt2x00dev,
  327. const int txpower)
  328. {
  329. struct rf_channel rf;
  330. rt2x00_rf_read(rt2x00dev, 1, &rf.rf1);
  331. rt2x00_rf_read(rt2x00dev, 2, &rf.rf2);
  332. rt2x00_rf_read(rt2x00dev, 3, &rf.rf3);
  333. rt2x00_rf_read(rt2x00dev, 4, &rf.rf4);
  334. rt73usb_config_channel(rt2x00dev, &rf, txpower);
  335. }
  336. static void rt73usb_config_antenna_5x(struct rt2x00_dev *rt2x00dev,
  337. const int antenna_tx,
  338. const int antenna_rx)
  339. {
  340. u8 r3;
  341. u8 r4;
  342. u8 r77;
  343. rt73usb_bbp_read(rt2x00dev, 3, &r3);
  344. rt73usb_bbp_read(rt2x00dev, 4, &r4);
  345. rt73usb_bbp_read(rt2x00dev, 77, &r77);
  346. rt2x00_set_field8(&r3, BBP_R3_SMART_MODE, 0);
  347. switch (antenna_rx) {
  348. case ANTENNA_SW_DIVERSITY:
  349. case ANTENNA_HW_DIVERSITY:
  350. rt2x00_set_field8(&r4, BBP_R4_RX_ANTENNA, 2);
  351. rt2x00_set_field8(&r4, BBP_R4_RX_FRAME_END,
  352. !!(rt2x00dev->curr_hwmode != HWMODE_A));
  353. break;
  354. case ANTENNA_A:
  355. rt2x00_set_field8(&r4, BBP_R4_RX_ANTENNA, 1);
  356. rt2x00_set_field8(&r4, BBP_R4_RX_FRAME_END, 0);
  357. if (rt2x00dev->curr_hwmode == HWMODE_A)
  358. rt2x00_set_field8(&r77, BBP_R77_PAIR, 0);
  359. else
  360. rt2x00_set_field8(&r77, BBP_R77_PAIR, 3);
  361. break;
  362. case ANTENNA_B:
  363. rt2x00_set_field8(&r4, BBP_R4_RX_ANTENNA, 1);
  364. rt2x00_set_field8(&r4, BBP_R4_RX_FRAME_END, 0);
  365. if (rt2x00dev->curr_hwmode == HWMODE_A)
  366. rt2x00_set_field8(&r77, BBP_R77_PAIR, 3);
  367. else
  368. rt2x00_set_field8(&r77, BBP_R77_PAIR, 0);
  369. break;
  370. }
  371. rt73usb_bbp_write(rt2x00dev, 77, r77);
  372. rt73usb_bbp_write(rt2x00dev, 3, r3);
  373. rt73usb_bbp_write(rt2x00dev, 4, r4);
  374. }
  375. static void rt73usb_config_antenna_2x(struct rt2x00_dev *rt2x00dev,
  376. const int antenna_tx,
  377. const int antenna_rx)
  378. {
  379. u8 r3;
  380. u8 r4;
  381. u8 r77;
  382. rt73usb_bbp_read(rt2x00dev, 3, &r3);
  383. rt73usb_bbp_read(rt2x00dev, 4, &r4);
  384. rt73usb_bbp_read(rt2x00dev, 77, &r77);
  385. rt2x00_set_field8(&r3, BBP_R3_SMART_MODE, 0);
  386. rt2x00_set_field8(&r4, BBP_R4_RX_FRAME_END,
  387. !test_bit(CONFIG_FRAME_TYPE, &rt2x00dev->flags));
  388. switch (antenna_rx) {
  389. case ANTENNA_SW_DIVERSITY:
  390. case ANTENNA_HW_DIVERSITY:
  391. rt2x00_set_field8(&r4, BBP_R4_RX_ANTENNA, 2);
  392. break;
  393. case ANTENNA_A:
  394. rt2x00_set_field8(&r4, BBP_R4_RX_ANTENNA, 1);
  395. rt2x00_set_field8(&r77, BBP_R77_PAIR, 3);
  396. break;
  397. case ANTENNA_B:
  398. rt2x00_set_field8(&r4, BBP_R4_RX_ANTENNA, 1);
  399. rt2x00_set_field8(&r77, BBP_R77_PAIR, 0);
  400. break;
  401. }
  402. rt73usb_bbp_write(rt2x00dev, 77, r77);
  403. rt73usb_bbp_write(rt2x00dev, 3, r3);
  404. rt73usb_bbp_write(rt2x00dev, 4, r4);
  405. }
  406. struct antenna_sel {
  407. u8 word;
  408. /*
  409. * value[0] -> non-LNA
  410. * value[1] -> LNA
  411. */
  412. u8 value[2];
  413. };
  414. static const struct antenna_sel antenna_sel_a[] = {
  415. { 96, { 0x58, 0x78 } },
  416. { 104, { 0x38, 0x48 } },
  417. { 75, { 0xfe, 0x80 } },
  418. { 86, { 0xfe, 0x80 } },
  419. { 88, { 0xfe, 0x80 } },
  420. { 35, { 0x60, 0x60 } },
  421. { 97, { 0x58, 0x58 } },
  422. { 98, { 0x58, 0x58 } },
  423. };
  424. static const struct antenna_sel antenna_sel_bg[] = {
  425. { 96, { 0x48, 0x68 } },
  426. { 104, { 0x2c, 0x3c } },
  427. { 75, { 0xfe, 0x80 } },
  428. { 86, { 0xfe, 0x80 } },
  429. { 88, { 0xfe, 0x80 } },
  430. { 35, { 0x50, 0x50 } },
  431. { 97, { 0x48, 0x48 } },
  432. { 98, { 0x48, 0x48 } },
  433. };
  434. static void rt73usb_config_antenna(struct rt2x00_dev *rt2x00dev,
  435. const int antenna_tx, const int antenna_rx)
  436. {
  437. const struct antenna_sel *sel;
  438. unsigned int lna;
  439. unsigned int i;
  440. u32 reg;
  441. rt73usb_register_read(rt2x00dev, PHY_CSR0, &reg);
  442. if (rt2x00dev->curr_hwmode == HWMODE_A) {
  443. sel = antenna_sel_a;
  444. lna = test_bit(CONFIG_EXTERNAL_LNA_A, &rt2x00dev->flags);
  445. rt2x00_set_field32(&reg, PHY_CSR0_PA_PE_BG, 0);
  446. rt2x00_set_field32(&reg, PHY_CSR0_PA_PE_A, 1);
  447. } else {
  448. sel = antenna_sel_bg;
  449. lna = test_bit(CONFIG_EXTERNAL_LNA_BG, &rt2x00dev->flags);
  450. rt2x00_set_field32(&reg, PHY_CSR0_PA_PE_BG, 1);
  451. rt2x00_set_field32(&reg, PHY_CSR0_PA_PE_A, 0);
  452. }
  453. for (i = 0; i < ARRAY_SIZE(antenna_sel_a); i++)
  454. rt73usb_bbp_write(rt2x00dev, sel[i].word, sel[i].value[lna]);
  455. rt73usb_register_write(rt2x00dev, PHY_CSR0, reg);
  456. if (rt2x00_rf(&rt2x00dev->chip, RF5226) ||
  457. rt2x00_rf(&rt2x00dev->chip, RF5225))
  458. rt73usb_config_antenna_5x(rt2x00dev, antenna_tx, antenna_rx);
  459. else if (rt2x00_rf(&rt2x00dev->chip, RF2528) ||
  460. rt2x00_rf(&rt2x00dev->chip, RF2527))
  461. rt73usb_config_antenna_2x(rt2x00dev, antenna_tx, antenna_rx);
  462. }
  463. static void rt73usb_config_duration(struct rt2x00_dev *rt2x00dev,
  464. struct rt2x00lib_conf *libconf)
  465. {
  466. u32 reg;
  467. rt73usb_register_read(rt2x00dev, MAC_CSR9, &reg);
  468. rt2x00_set_field32(&reg, MAC_CSR9_SLOT_TIME, libconf->slot_time);
  469. rt73usb_register_write(rt2x00dev, MAC_CSR9, reg);
  470. rt73usb_register_read(rt2x00dev, MAC_CSR8, &reg);
  471. rt2x00_set_field32(&reg, MAC_CSR8_SIFS, libconf->sifs);
  472. rt2x00_set_field32(&reg, MAC_CSR8_SIFS_AFTER_RX_OFDM, 3);
  473. rt2x00_set_field32(&reg, MAC_CSR8_EIFS, libconf->eifs);
  474. rt73usb_register_write(rt2x00dev, MAC_CSR8, reg);
  475. rt73usb_register_read(rt2x00dev, TXRX_CSR0, &reg);
  476. rt2x00_set_field32(&reg, TXRX_CSR0_TSF_OFFSET, IEEE80211_HEADER);
  477. rt73usb_register_write(rt2x00dev, TXRX_CSR0, reg);
  478. rt73usb_register_read(rt2x00dev, TXRX_CSR4, &reg);
  479. rt2x00_set_field32(&reg, TXRX_CSR4_AUTORESPOND_ENABLE, 1);
  480. rt73usb_register_write(rt2x00dev, TXRX_CSR4, reg);
  481. rt73usb_register_read(rt2x00dev, TXRX_CSR9, &reg);
  482. rt2x00_set_field32(&reg, TXRX_CSR9_BEACON_INTERVAL,
  483. libconf->conf->beacon_int * 16);
  484. rt73usb_register_write(rt2x00dev, TXRX_CSR9, reg);
  485. }
  486. static void rt73usb_config(struct rt2x00_dev *rt2x00dev,
  487. const unsigned int flags,
  488. struct rt2x00lib_conf *libconf)
  489. {
  490. if (flags & CONFIG_UPDATE_PHYMODE)
  491. rt73usb_config_phymode(rt2x00dev, libconf->basic_rates);
  492. if (flags & CONFIG_UPDATE_CHANNEL)
  493. rt73usb_config_channel(rt2x00dev, &libconf->rf,
  494. libconf->conf->power_level);
  495. if ((flags & CONFIG_UPDATE_TXPOWER) && !(flags & CONFIG_UPDATE_CHANNEL))
  496. rt73usb_config_txpower(rt2x00dev, libconf->conf->power_level);
  497. if (flags & CONFIG_UPDATE_ANTENNA)
  498. rt73usb_config_antenna(rt2x00dev, libconf->conf->antenna_sel_tx,
  499. libconf->conf->antenna_sel_rx);
  500. if (flags & (CONFIG_UPDATE_SLOT_TIME | CONFIG_UPDATE_BEACON_INT))
  501. rt73usb_config_duration(rt2x00dev, libconf);
  502. }
  503. /*
  504. * LED functions.
  505. */
  506. static void rt73usb_enable_led(struct rt2x00_dev *rt2x00dev)
  507. {
  508. u32 reg;
  509. rt73usb_register_read(rt2x00dev, MAC_CSR14, &reg);
  510. rt2x00_set_field32(&reg, MAC_CSR14_ON_PERIOD, 70);
  511. rt2x00_set_field32(&reg, MAC_CSR14_OFF_PERIOD, 30);
  512. rt73usb_register_write(rt2x00dev, MAC_CSR14, reg);
  513. rt2x00_set_field16(&rt2x00dev->led_reg, MCU_LEDCS_RADIO_STATUS, 1);
  514. if (rt2x00dev->rx_status.phymode == MODE_IEEE80211A)
  515. rt2x00_set_field16(&rt2x00dev->led_reg,
  516. MCU_LEDCS_LINK_A_STATUS, 1);
  517. else
  518. rt2x00_set_field16(&rt2x00dev->led_reg,
  519. MCU_LEDCS_LINK_BG_STATUS, 1);
  520. rt2x00usb_vendor_request_sw(rt2x00dev, USB_LED_CONTROL, 0x0000,
  521. rt2x00dev->led_reg, REGISTER_TIMEOUT);
  522. }
  523. static void rt73usb_disable_led(struct rt2x00_dev *rt2x00dev)
  524. {
  525. rt2x00_set_field16(&rt2x00dev->led_reg, MCU_LEDCS_RADIO_STATUS, 0);
  526. rt2x00_set_field16(&rt2x00dev->led_reg, MCU_LEDCS_LINK_BG_STATUS, 0);
  527. rt2x00_set_field16(&rt2x00dev->led_reg, MCU_LEDCS_LINK_A_STATUS, 0);
  528. rt2x00usb_vendor_request_sw(rt2x00dev, USB_LED_CONTROL, 0x0000,
  529. rt2x00dev->led_reg, REGISTER_TIMEOUT);
  530. }
  531. static void rt73usb_activity_led(struct rt2x00_dev *rt2x00dev, int rssi)
  532. {
  533. u32 led;
  534. if (rt2x00dev->led_mode != LED_MODE_SIGNAL_STRENGTH)
  535. return;
  536. /*
  537. * Led handling requires a positive value for the rssi,
  538. * to do that correctly we need to add the correction.
  539. */
  540. rssi += rt2x00dev->rssi_offset;
  541. if (rssi <= 30)
  542. led = 0;
  543. else if (rssi <= 39)
  544. led = 1;
  545. else if (rssi <= 49)
  546. led = 2;
  547. else if (rssi <= 53)
  548. led = 3;
  549. else if (rssi <= 63)
  550. led = 4;
  551. else
  552. led = 5;
  553. rt2x00usb_vendor_request_sw(rt2x00dev, USB_LED_CONTROL, led,
  554. rt2x00dev->led_reg, REGISTER_TIMEOUT);
  555. }
  556. /*
  557. * Link tuning
  558. */
  559. static void rt73usb_link_stats(struct rt2x00_dev *rt2x00dev)
  560. {
  561. u32 reg;
  562. /*
  563. * Update FCS error count from register.
  564. */
  565. rt73usb_register_read(rt2x00dev, STA_CSR0, &reg);
  566. rt2x00dev->link.rx_failed = rt2x00_get_field32(reg, STA_CSR0_FCS_ERROR);
  567. /*
  568. * Update False CCA count from register.
  569. */
  570. rt73usb_register_read(rt2x00dev, STA_CSR1, &reg);
  571. reg = rt2x00_get_field32(reg, STA_CSR1_FALSE_CCA_ERROR);
  572. rt2x00dev->link.false_cca =
  573. rt2x00_get_field32(reg, STA_CSR1_FALSE_CCA_ERROR);
  574. }
  575. static void rt73usb_reset_tuner(struct rt2x00_dev *rt2x00dev)
  576. {
  577. rt73usb_bbp_write(rt2x00dev, 17, 0x20);
  578. rt2x00dev->link.vgc_level = 0x20;
  579. }
  580. static void rt73usb_link_tuner(struct rt2x00_dev *rt2x00dev)
  581. {
  582. int rssi = rt2x00_get_link_rssi(&rt2x00dev->link);
  583. u8 r17;
  584. u8 up_bound;
  585. u8 low_bound;
  586. /*
  587. * Update Led strength
  588. */
  589. rt73usb_activity_led(rt2x00dev, rssi);
  590. rt73usb_bbp_read(rt2x00dev, 17, &r17);
  591. /*
  592. * Determine r17 bounds.
  593. */
  594. if (rt2x00dev->rx_status.phymode == MODE_IEEE80211A) {
  595. low_bound = 0x28;
  596. up_bound = 0x48;
  597. if (test_bit(CONFIG_EXTERNAL_LNA_A, &rt2x00dev->flags)) {
  598. low_bound += 0x10;
  599. up_bound += 0x10;
  600. }
  601. } else {
  602. if (rssi > -82) {
  603. low_bound = 0x1c;
  604. up_bound = 0x40;
  605. } else if (rssi > -84) {
  606. low_bound = 0x1c;
  607. up_bound = 0x20;
  608. } else {
  609. low_bound = 0x1c;
  610. up_bound = 0x1c;
  611. }
  612. if (test_bit(CONFIG_EXTERNAL_LNA_BG, &rt2x00dev->flags)) {
  613. low_bound += 0x14;
  614. up_bound += 0x10;
  615. }
  616. }
  617. /*
  618. * Special big-R17 for very short distance
  619. */
  620. if (rssi > -35) {
  621. if (r17 != 0x60)
  622. rt73usb_bbp_write(rt2x00dev, 17, 0x60);
  623. return;
  624. }
  625. /*
  626. * Special big-R17 for short distance
  627. */
  628. if (rssi >= -58) {
  629. if (r17 != up_bound)
  630. rt73usb_bbp_write(rt2x00dev, 17, up_bound);
  631. return;
  632. }
  633. /*
  634. * Special big-R17 for middle-short distance
  635. */
  636. if (rssi >= -66) {
  637. low_bound += 0x10;
  638. if (r17 != low_bound)
  639. rt73usb_bbp_write(rt2x00dev, 17, low_bound);
  640. return;
  641. }
  642. /*
  643. * Special mid-R17 for middle distance
  644. */
  645. if (rssi >= -74) {
  646. if (r17 != (low_bound + 0x10))
  647. rt73usb_bbp_write(rt2x00dev, 17, low_bound + 0x08);
  648. return;
  649. }
  650. /*
  651. * Special case: Change up_bound based on the rssi.
  652. * Lower up_bound when rssi is weaker then -74 dBm.
  653. */
  654. up_bound -= 2 * (-74 - rssi);
  655. if (low_bound > up_bound)
  656. up_bound = low_bound;
  657. if (r17 > up_bound) {
  658. rt73usb_bbp_write(rt2x00dev, 17, up_bound);
  659. return;
  660. }
  661. /*
  662. * r17 does not yet exceed upper limit, continue and base
  663. * the r17 tuning on the false CCA count.
  664. */
  665. if (rt2x00dev->link.false_cca > 512 && r17 < up_bound) {
  666. r17 += 4;
  667. if (r17 > up_bound)
  668. r17 = up_bound;
  669. rt73usb_bbp_write(rt2x00dev, 17, r17);
  670. } else if (rt2x00dev->link.false_cca < 100 && r17 > low_bound) {
  671. r17 -= 4;
  672. if (r17 < low_bound)
  673. r17 = low_bound;
  674. rt73usb_bbp_write(rt2x00dev, 17, r17);
  675. }
  676. }
  677. /*
  678. * Firmware name function.
  679. */
  680. static char *rt73usb_get_firmware_name(struct rt2x00_dev *rt2x00dev)
  681. {
  682. return FIRMWARE_RT2571;
  683. }
  684. /*
  685. * Initialization functions.
  686. */
  687. static int rt73usb_load_firmware(struct rt2x00_dev *rt2x00dev, void *data,
  688. const size_t len)
  689. {
  690. unsigned int i;
  691. int status;
  692. u32 reg;
  693. char *ptr = data;
  694. char *cache;
  695. int buflen;
  696. int timeout;
  697. /*
  698. * Wait for stable hardware.
  699. */
  700. for (i = 0; i < 100; i++) {
  701. rt73usb_register_read(rt2x00dev, MAC_CSR0, &reg);
  702. if (reg)
  703. break;
  704. msleep(1);
  705. }
  706. if (!reg) {
  707. ERROR(rt2x00dev, "Unstable hardware.\n");
  708. return -EBUSY;
  709. }
  710. /*
  711. * Write firmware to device.
  712. * We setup a seperate cache for this action,
  713. * since we are going to write larger chunks of data
  714. * then normally used cache size.
  715. */
  716. cache = kmalloc(CSR_CACHE_SIZE_FIRMWARE, GFP_KERNEL);
  717. if (!cache) {
  718. ERROR(rt2x00dev, "Failed to allocate firmware cache.\n");
  719. return -ENOMEM;
  720. }
  721. for (i = 0; i < len; i += CSR_CACHE_SIZE_FIRMWARE) {
  722. buflen = min_t(int, len - i, CSR_CACHE_SIZE_FIRMWARE);
  723. timeout = REGISTER_TIMEOUT * (buflen / sizeof(u32));
  724. memcpy(cache, ptr, buflen);
  725. rt2x00usb_vendor_request(rt2x00dev, USB_MULTI_WRITE,
  726. USB_VENDOR_REQUEST_OUT,
  727. FIRMWARE_IMAGE_BASE + i, 0x0000,
  728. cache, buflen, timeout);
  729. ptr += buflen;
  730. }
  731. kfree(cache);
  732. /*
  733. * Send firmware request to device to load firmware,
  734. * we need to specify a long timeout time.
  735. */
  736. status = rt2x00usb_vendor_request_sw(rt2x00dev, USB_DEVICE_MODE,
  737. 0x0000, USB_MODE_FIRMWARE,
  738. REGISTER_TIMEOUT_FIRMWARE);
  739. if (status < 0) {
  740. ERROR(rt2x00dev, "Failed to write Firmware to device.\n");
  741. return status;
  742. }
  743. rt73usb_disable_led(rt2x00dev);
  744. return 0;
  745. }
  746. static int rt73usb_init_registers(struct rt2x00_dev *rt2x00dev)
  747. {
  748. u32 reg;
  749. rt73usb_register_read(rt2x00dev, TXRX_CSR0, &reg);
  750. rt2x00_set_field32(&reg, TXRX_CSR0_AUTO_TX_SEQ, 1);
  751. rt2x00_set_field32(&reg, TXRX_CSR0_DISABLE_RX, 0);
  752. rt2x00_set_field32(&reg, TXRX_CSR0_TX_WITHOUT_WAITING, 0);
  753. rt73usb_register_write(rt2x00dev, TXRX_CSR0, reg);
  754. rt73usb_register_read(rt2x00dev, TXRX_CSR1, &reg);
  755. rt2x00_set_field32(&reg, TXRX_CSR1_BBP_ID0, 47); /* CCK Signal */
  756. rt2x00_set_field32(&reg, TXRX_CSR1_BBP_ID0_VALID, 1);
  757. rt2x00_set_field32(&reg, TXRX_CSR1_BBP_ID1, 30); /* Rssi */
  758. rt2x00_set_field32(&reg, TXRX_CSR1_BBP_ID1_VALID, 1);
  759. rt2x00_set_field32(&reg, TXRX_CSR1_BBP_ID2, 42); /* OFDM Rate */
  760. rt2x00_set_field32(&reg, TXRX_CSR1_BBP_ID2_VALID, 1);
  761. rt2x00_set_field32(&reg, TXRX_CSR1_BBP_ID3, 30); /* Rssi */
  762. rt2x00_set_field32(&reg, TXRX_CSR1_BBP_ID3_VALID, 1);
  763. rt73usb_register_write(rt2x00dev, TXRX_CSR1, reg);
  764. /*
  765. * CCK TXD BBP registers
  766. */
  767. rt73usb_register_read(rt2x00dev, TXRX_CSR2, &reg);
  768. rt2x00_set_field32(&reg, TXRX_CSR2_BBP_ID0, 13);
  769. rt2x00_set_field32(&reg, TXRX_CSR2_BBP_ID0_VALID, 1);
  770. rt2x00_set_field32(&reg, TXRX_CSR2_BBP_ID1, 12);
  771. rt2x00_set_field32(&reg, TXRX_CSR2_BBP_ID1_VALID, 1);
  772. rt2x00_set_field32(&reg, TXRX_CSR2_BBP_ID2, 11);
  773. rt2x00_set_field32(&reg, TXRX_CSR2_BBP_ID2_VALID, 1);
  774. rt2x00_set_field32(&reg, TXRX_CSR2_BBP_ID3, 10);
  775. rt2x00_set_field32(&reg, TXRX_CSR2_BBP_ID3_VALID, 1);
  776. rt73usb_register_write(rt2x00dev, TXRX_CSR2, reg);
  777. /*
  778. * OFDM TXD BBP registers
  779. */
  780. rt73usb_register_read(rt2x00dev, TXRX_CSR3, &reg);
  781. rt2x00_set_field32(&reg, TXRX_CSR3_BBP_ID0, 7);
  782. rt2x00_set_field32(&reg, TXRX_CSR3_BBP_ID0_VALID, 1);
  783. rt2x00_set_field32(&reg, TXRX_CSR3_BBP_ID1, 6);
  784. rt2x00_set_field32(&reg, TXRX_CSR3_BBP_ID1_VALID, 1);
  785. rt2x00_set_field32(&reg, TXRX_CSR3_BBP_ID2, 5);
  786. rt2x00_set_field32(&reg, TXRX_CSR3_BBP_ID2_VALID, 1);
  787. rt73usb_register_write(rt2x00dev, TXRX_CSR3, reg);
  788. rt73usb_register_read(rt2x00dev, TXRX_CSR7, &reg);
  789. rt2x00_set_field32(&reg, TXRX_CSR7_ACK_CTS_6MBS, 59);
  790. rt2x00_set_field32(&reg, TXRX_CSR7_ACK_CTS_9MBS, 53);
  791. rt2x00_set_field32(&reg, TXRX_CSR7_ACK_CTS_12MBS, 49);
  792. rt2x00_set_field32(&reg, TXRX_CSR7_ACK_CTS_18MBS, 46);
  793. rt73usb_register_write(rt2x00dev, TXRX_CSR7, reg);
  794. rt73usb_register_read(rt2x00dev, TXRX_CSR8, &reg);
  795. rt2x00_set_field32(&reg, TXRX_CSR8_ACK_CTS_24MBS, 44);
  796. rt2x00_set_field32(&reg, TXRX_CSR8_ACK_CTS_36MBS, 42);
  797. rt2x00_set_field32(&reg, TXRX_CSR8_ACK_CTS_48MBS, 42);
  798. rt2x00_set_field32(&reg, TXRX_CSR8_ACK_CTS_54MBS, 42);
  799. rt73usb_register_write(rt2x00dev, TXRX_CSR8, reg);
  800. rt73usb_register_write(rt2x00dev, TXRX_CSR15, 0x0000000f);
  801. rt73usb_register_read(rt2x00dev, MAC_CSR6, &reg);
  802. rt2x00_set_field32(&reg, MAC_CSR6_MAX_FRAME_UNIT, 0xfff);
  803. rt73usb_register_write(rt2x00dev, MAC_CSR6, reg);
  804. rt73usb_register_write(rt2x00dev, MAC_CSR10, 0x00000718);
  805. if (rt2x00dev->ops->lib->set_device_state(rt2x00dev, STATE_AWAKE))
  806. return -EBUSY;
  807. rt73usb_register_write(rt2x00dev, MAC_CSR13, 0x00007f00);
  808. /*
  809. * Invalidate all Shared Keys (SEC_CSR0),
  810. * and clear the Shared key Cipher algorithms (SEC_CSR1 & SEC_CSR5)
  811. */
  812. rt73usb_register_write(rt2x00dev, SEC_CSR0, 0x00000000);
  813. rt73usb_register_write(rt2x00dev, SEC_CSR1, 0x00000000);
  814. rt73usb_register_write(rt2x00dev, SEC_CSR5, 0x00000000);
  815. reg = 0x000023b0;
  816. if (rt2x00_rf(&rt2x00dev->chip, RF5225) ||
  817. rt2x00_rf(&rt2x00dev->chip, RF2527))
  818. rt2x00_set_field32(&reg, PHY_CSR1_RF_RPI, 1);
  819. rt73usb_register_write(rt2x00dev, PHY_CSR1, reg);
  820. rt73usb_register_write(rt2x00dev, PHY_CSR5, 0x00040a06);
  821. rt73usb_register_write(rt2x00dev, PHY_CSR6, 0x00080606);
  822. rt73usb_register_write(rt2x00dev, PHY_CSR7, 0x00000408);
  823. rt73usb_register_read(rt2x00dev, AC_TXOP_CSR0, &reg);
  824. rt2x00_set_field32(&reg, AC_TXOP_CSR0_AC0_TX_OP, 0);
  825. rt2x00_set_field32(&reg, AC_TXOP_CSR0_AC1_TX_OP, 0);
  826. rt73usb_register_write(rt2x00dev, AC_TXOP_CSR0, reg);
  827. rt73usb_register_read(rt2x00dev, AC_TXOP_CSR1, &reg);
  828. rt2x00_set_field32(&reg, AC_TXOP_CSR1_AC2_TX_OP, 192);
  829. rt2x00_set_field32(&reg, AC_TXOP_CSR1_AC3_TX_OP, 48);
  830. rt73usb_register_write(rt2x00dev, AC_TXOP_CSR1, reg);
  831. rt73usb_register_read(rt2x00dev, MAC_CSR9, &reg);
  832. rt2x00_set_field32(&reg, MAC_CSR9_CW_SELECT, 0);
  833. rt73usb_register_write(rt2x00dev, MAC_CSR9, reg);
  834. /*
  835. * We must clear the error counters.
  836. * These registers are cleared on read,
  837. * so we may pass a useless variable to store the value.
  838. */
  839. rt73usb_register_read(rt2x00dev, STA_CSR0, &reg);
  840. rt73usb_register_read(rt2x00dev, STA_CSR1, &reg);
  841. rt73usb_register_read(rt2x00dev, STA_CSR2, &reg);
  842. /*
  843. * Reset MAC and BBP registers.
  844. */
  845. rt73usb_register_read(rt2x00dev, MAC_CSR1, &reg);
  846. rt2x00_set_field32(&reg, MAC_CSR1_SOFT_RESET, 1);
  847. rt2x00_set_field32(&reg, MAC_CSR1_BBP_RESET, 1);
  848. rt73usb_register_write(rt2x00dev, MAC_CSR1, reg);
  849. rt73usb_register_read(rt2x00dev, MAC_CSR1, &reg);
  850. rt2x00_set_field32(&reg, MAC_CSR1_SOFT_RESET, 0);
  851. rt2x00_set_field32(&reg, MAC_CSR1_BBP_RESET, 0);
  852. rt73usb_register_write(rt2x00dev, MAC_CSR1, reg);
  853. rt73usb_register_read(rt2x00dev, MAC_CSR1, &reg);
  854. rt2x00_set_field32(&reg, MAC_CSR1_HOST_READY, 1);
  855. rt73usb_register_write(rt2x00dev, MAC_CSR1, reg);
  856. return 0;
  857. }
  858. static int rt73usb_init_bbp(struct rt2x00_dev *rt2x00dev)
  859. {
  860. unsigned int i;
  861. u16 eeprom;
  862. u8 reg_id;
  863. u8 value;
  864. for (i = 0; i < REGISTER_BUSY_COUNT; i++) {
  865. rt73usb_bbp_read(rt2x00dev, 0, &value);
  866. if ((value != 0xff) && (value != 0x00))
  867. goto continue_csr_init;
  868. NOTICE(rt2x00dev, "Waiting for BBP register.\n");
  869. udelay(REGISTER_BUSY_DELAY);
  870. }
  871. ERROR(rt2x00dev, "BBP register access failed, aborting.\n");
  872. return -EACCES;
  873. continue_csr_init:
  874. rt73usb_bbp_write(rt2x00dev, 3, 0x80);
  875. rt73usb_bbp_write(rt2x00dev, 15, 0x30);
  876. rt73usb_bbp_write(rt2x00dev, 21, 0xc8);
  877. rt73usb_bbp_write(rt2x00dev, 22, 0x38);
  878. rt73usb_bbp_write(rt2x00dev, 23, 0x06);
  879. rt73usb_bbp_write(rt2x00dev, 24, 0xfe);
  880. rt73usb_bbp_write(rt2x00dev, 25, 0x0a);
  881. rt73usb_bbp_write(rt2x00dev, 26, 0x0d);
  882. rt73usb_bbp_write(rt2x00dev, 32, 0x0b);
  883. rt73usb_bbp_write(rt2x00dev, 34, 0x12);
  884. rt73usb_bbp_write(rt2x00dev, 37, 0x07);
  885. rt73usb_bbp_write(rt2x00dev, 39, 0xf8);
  886. rt73usb_bbp_write(rt2x00dev, 41, 0x60);
  887. rt73usb_bbp_write(rt2x00dev, 53, 0x10);
  888. rt73usb_bbp_write(rt2x00dev, 54, 0x18);
  889. rt73usb_bbp_write(rt2x00dev, 60, 0x10);
  890. rt73usb_bbp_write(rt2x00dev, 61, 0x04);
  891. rt73usb_bbp_write(rt2x00dev, 62, 0x04);
  892. rt73usb_bbp_write(rt2x00dev, 75, 0xfe);
  893. rt73usb_bbp_write(rt2x00dev, 86, 0xfe);
  894. rt73usb_bbp_write(rt2x00dev, 88, 0xfe);
  895. rt73usb_bbp_write(rt2x00dev, 90, 0x0f);
  896. rt73usb_bbp_write(rt2x00dev, 99, 0x00);
  897. rt73usb_bbp_write(rt2x00dev, 102, 0x16);
  898. rt73usb_bbp_write(rt2x00dev, 107, 0x04);
  899. DEBUG(rt2x00dev, "Start initialization from EEPROM...\n");
  900. for (i = 0; i < EEPROM_BBP_SIZE; i++) {
  901. rt2x00_eeprom_read(rt2x00dev, EEPROM_BBP_START + i, &eeprom);
  902. if (eeprom != 0xffff && eeprom != 0x0000) {
  903. reg_id = rt2x00_get_field16(eeprom, EEPROM_BBP_REG_ID);
  904. value = rt2x00_get_field16(eeprom, EEPROM_BBP_VALUE);
  905. DEBUG(rt2x00dev, "BBP: 0x%02x, value: 0x%02x.\n",
  906. reg_id, value);
  907. rt73usb_bbp_write(rt2x00dev, reg_id, value);
  908. }
  909. }
  910. DEBUG(rt2x00dev, "...End initialization from EEPROM.\n");
  911. return 0;
  912. }
  913. /*
  914. * Device state switch handlers.
  915. */
  916. static void rt73usb_toggle_rx(struct rt2x00_dev *rt2x00dev,
  917. enum dev_state state)
  918. {
  919. u32 reg;
  920. rt73usb_register_read(rt2x00dev, TXRX_CSR0, &reg);
  921. rt2x00_set_field32(&reg, TXRX_CSR0_DISABLE_RX,
  922. state == STATE_RADIO_RX_OFF);
  923. rt73usb_register_write(rt2x00dev, TXRX_CSR0, reg);
  924. }
  925. static int rt73usb_enable_radio(struct rt2x00_dev *rt2x00dev)
  926. {
  927. /*
  928. * Initialize all registers.
  929. */
  930. if (rt73usb_init_registers(rt2x00dev) ||
  931. rt73usb_init_bbp(rt2x00dev)) {
  932. ERROR(rt2x00dev, "Register initialization failed.\n");
  933. return -EIO;
  934. }
  935. rt2x00usb_enable_radio(rt2x00dev);
  936. /*
  937. * Enable LED
  938. */
  939. rt73usb_enable_led(rt2x00dev);
  940. return 0;
  941. }
  942. static void rt73usb_disable_radio(struct rt2x00_dev *rt2x00dev)
  943. {
  944. /*
  945. * Disable LED
  946. */
  947. rt73usb_disable_led(rt2x00dev);
  948. rt73usb_register_write(rt2x00dev, MAC_CSR10, 0x00001818);
  949. /*
  950. * Disable synchronisation.
  951. */
  952. rt73usb_register_write(rt2x00dev, TXRX_CSR9, 0);
  953. rt2x00usb_disable_radio(rt2x00dev);
  954. }
  955. static int rt73usb_set_state(struct rt2x00_dev *rt2x00dev, enum dev_state state)
  956. {
  957. u32 reg;
  958. unsigned int i;
  959. char put_to_sleep;
  960. char current_state;
  961. put_to_sleep = (state != STATE_AWAKE);
  962. rt73usb_register_read(rt2x00dev, MAC_CSR12, &reg);
  963. rt2x00_set_field32(&reg, MAC_CSR12_FORCE_WAKEUP, !put_to_sleep);
  964. rt2x00_set_field32(&reg, MAC_CSR12_PUT_TO_SLEEP, put_to_sleep);
  965. rt73usb_register_write(rt2x00dev, MAC_CSR12, reg);
  966. /*
  967. * Device is not guaranteed to be in the requested state yet.
  968. * We must wait until the register indicates that the
  969. * device has entered the correct state.
  970. */
  971. for (i = 0; i < REGISTER_BUSY_COUNT; i++) {
  972. rt73usb_register_read(rt2x00dev, MAC_CSR12, &reg);
  973. current_state =
  974. rt2x00_get_field32(reg, MAC_CSR12_BBP_CURRENT_STATE);
  975. if (current_state == !put_to_sleep)
  976. return 0;
  977. msleep(10);
  978. }
  979. NOTICE(rt2x00dev, "Device failed to enter state %d, "
  980. "current device state %d.\n", !put_to_sleep, current_state);
  981. return -EBUSY;
  982. }
  983. static int rt73usb_set_device_state(struct rt2x00_dev *rt2x00dev,
  984. enum dev_state state)
  985. {
  986. int retval = 0;
  987. switch (state) {
  988. case STATE_RADIO_ON:
  989. retval = rt73usb_enable_radio(rt2x00dev);
  990. break;
  991. case STATE_RADIO_OFF:
  992. rt73usb_disable_radio(rt2x00dev);
  993. break;
  994. case STATE_RADIO_RX_ON:
  995. case STATE_RADIO_RX_OFF:
  996. rt73usb_toggle_rx(rt2x00dev, state);
  997. break;
  998. case STATE_DEEP_SLEEP:
  999. case STATE_SLEEP:
  1000. case STATE_STANDBY:
  1001. case STATE_AWAKE:
  1002. retval = rt73usb_set_state(rt2x00dev, state);
  1003. break;
  1004. default:
  1005. retval = -ENOTSUPP;
  1006. break;
  1007. }
  1008. return retval;
  1009. }
  1010. /*
  1011. * TX descriptor initialization
  1012. */
  1013. static void rt73usb_write_tx_desc(struct rt2x00_dev *rt2x00dev,
  1014. struct data_desc *txd,
  1015. struct txdata_entry_desc *desc,
  1016. struct ieee80211_hdr *ieee80211hdr,
  1017. unsigned int length,
  1018. struct ieee80211_tx_control *control)
  1019. {
  1020. u32 word;
  1021. /*
  1022. * Start writing the descriptor words.
  1023. */
  1024. rt2x00_desc_read(txd, 1, &word);
  1025. rt2x00_set_field32(&word, TXD_W1_HOST_Q_ID, desc->queue);
  1026. rt2x00_set_field32(&word, TXD_W1_AIFSN, desc->aifs);
  1027. rt2x00_set_field32(&word, TXD_W1_CWMIN, desc->cw_min);
  1028. rt2x00_set_field32(&word, TXD_W1_CWMAX, desc->cw_max);
  1029. rt2x00_set_field32(&word, TXD_W1_IV_OFFSET, IEEE80211_HEADER);
  1030. rt2x00_set_field32(&word, TXD_W1_HW_SEQUENCE, 1);
  1031. rt2x00_desc_write(txd, 1, word);
  1032. rt2x00_desc_read(txd, 2, &word);
  1033. rt2x00_set_field32(&word, TXD_W2_PLCP_SIGNAL, desc->signal);
  1034. rt2x00_set_field32(&word, TXD_W2_PLCP_SERVICE, desc->service);
  1035. rt2x00_set_field32(&word, TXD_W2_PLCP_LENGTH_LOW, desc->length_low);
  1036. rt2x00_set_field32(&word, TXD_W2_PLCP_LENGTH_HIGH, desc->length_high);
  1037. rt2x00_desc_write(txd, 2, word);
  1038. rt2x00_desc_read(txd, 5, &word);
  1039. rt2x00_set_field32(&word, TXD_W5_TX_POWER,
  1040. TXPOWER_TO_DEV(control->power_level));
  1041. rt2x00_set_field32(&word, TXD_W5_WAITING_DMA_DONE_INT, 1);
  1042. rt2x00_desc_write(txd, 5, word);
  1043. rt2x00_desc_read(txd, 0, &word);
  1044. rt2x00_set_field32(&word, TXD_W0_BURST,
  1045. test_bit(ENTRY_TXD_BURST, &desc->flags));
  1046. rt2x00_set_field32(&word, TXD_W0_VALID, 1);
  1047. rt2x00_set_field32(&word, TXD_W0_MORE_FRAG,
  1048. test_bit(ENTRY_TXD_MORE_FRAG, &desc->flags));
  1049. rt2x00_set_field32(&word, TXD_W0_ACK,
  1050. !(control->flags & IEEE80211_TXCTL_NO_ACK));
  1051. rt2x00_set_field32(&word, TXD_W0_TIMESTAMP,
  1052. test_bit(ENTRY_TXD_REQ_TIMESTAMP, &desc->flags));
  1053. rt2x00_set_field32(&word, TXD_W0_OFDM,
  1054. test_bit(ENTRY_TXD_OFDM_RATE, &desc->flags));
  1055. rt2x00_set_field32(&word, TXD_W0_IFS, desc->ifs);
  1056. rt2x00_set_field32(&word, TXD_W0_RETRY_MODE,
  1057. !!(control->flags &
  1058. IEEE80211_TXCTL_LONG_RETRY_LIMIT));
  1059. rt2x00_set_field32(&word, TXD_W0_TKIP_MIC, 0);
  1060. rt2x00_set_field32(&word, TXD_W0_DATABYTE_COUNT, length);
  1061. rt2x00_set_field32(&word, TXD_W0_BURST2,
  1062. test_bit(ENTRY_TXD_BURST, &desc->flags));
  1063. rt2x00_set_field32(&word, TXD_W0_CIPHER_ALG, CIPHER_NONE);
  1064. rt2x00_desc_write(txd, 0, word);
  1065. }
  1066. static int rt73usb_get_tx_data_len(struct rt2x00_dev *rt2x00dev,
  1067. struct sk_buff *skb)
  1068. {
  1069. int length;
  1070. /*
  1071. * The length _must_ be a multiple of 4,
  1072. * but it must _not_ be a multiple of the USB packet size.
  1073. */
  1074. length = roundup(skb->len, 4);
  1075. length += (4 * !(length % rt2x00dev->usb_maxpacket));
  1076. return length;
  1077. }
  1078. /*
  1079. * TX data initialization
  1080. */
  1081. static void rt73usb_kick_tx_queue(struct rt2x00_dev *rt2x00dev,
  1082. unsigned int queue)
  1083. {
  1084. u32 reg;
  1085. if (queue != IEEE80211_TX_QUEUE_BEACON)
  1086. return;
  1087. /*
  1088. * For Wi-Fi faily generated beacons between participating stations.
  1089. * Set TBTT phase adaptive adjustment step to 8us (default 16us)
  1090. */
  1091. rt73usb_register_write(rt2x00dev, TXRX_CSR10, 0x00001008);
  1092. rt73usb_register_read(rt2x00dev, TXRX_CSR9, &reg);
  1093. if (!rt2x00_get_field32(reg, TXRX_CSR9_BEACON_GEN)) {
  1094. rt2x00_set_field32(&reg, TXRX_CSR9_BEACON_GEN, 1);
  1095. rt73usb_register_write(rt2x00dev, TXRX_CSR9, reg);
  1096. }
  1097. }
  1098. /*
  1099. * RX control handlers
  1100. */
  1101. static int rt73usb_agc_to_rssi(struct rt2x00_dev *rt2x00dev, int rxd_w1)
  1102. {
  1103. u16 eeprom;
  1104. u8 offset;
  1105. u8 lna;
  1106. lna = rt2x00_get_field32(rxd_w1, RXD_W1_RSSI_LNA);
  1107. switch (lna) {
  1108. case 3:
  1109. offset = 90;
  1110. break;
  1111. case 2:
  1112. offset = 74;
  1113. break;
  1114. case 1:
  1115. offset = 64;
  1116. break;
  1117. default:
  1118. return 0;
  1119. }
  1120. if (rt2x00dev->rx_status.phymode == MODE_IEEE80211A) {
  1121. if (test_bit(CONFIG_EXTERNAL_LNA_A, &rt2x00dev->flags)) {
  1122. if (lna == 3 || lna == 2)
  1123. offset += 10;
  1124. } else {
  1125. if (lna == 3)
  1126. offset += 6;
  1127. else if (lna == 2)
  1128. offset += 8;
  1129. }
  1130. rt2x00_eeprom_read(rt2x00dev, EEPROM_RSSI_OFFSET_A, &eeprom);
  1131. offset -= rt2x00_get_field16(eeprom, EEPROM_RSSI_OFFSET_A_1);
  1132. } else {
  1133. if (test_bit(CONFIG_EXTERNAL_LNA_BG, &rt2x00dev->flags))
  1134. offset += 14;
  1135. rt2x00_eeprom_read(rt2x00dev, EEPROM_RSSI_OFFSET_BG, &eeprom);
  1136. offset -= rt2x00_get_field16(eeprom, EEPROM_RSSI_OFFSET_BG_1);
  1137. }
  1138. return rt2x00_get_field32(rxd_w1, RXD_W1_RSSI_AGC) * 2 - offset;
  1139. }
  1140. static void rt73usb_fill_rxdone(struct data_entry *entry,
  1141. struct rxdata_entry_desc *desc)
  1142. {
  1143. struct data_desc *rxd = (struct data_desc *)entry->skb->data;
  1144. u32 word0;
  1145. u32 word1;
  1146. rt2x00_desc_read(rxd, 0, &word0);
  1147. rt2x00_desc_read(rxd, 1, &word1);
  1148. desc->flags = 0;
  1149. if (rt2x00_get_field32(word0, RXD_W0_CRC_ERROR))
  1150. desc->flags |= RX_FLAG_FAILED_FCS_CRC;
  1151. /*
  1152. * Obtain the status about this packet.
  1153. */
  1154. desc->signal = rt2x00_get_field32(word1, RXD_W1_SIGNAL);
  1155. desc->rssi = rt73usb_agc_to_rssi(entry->ring->rt2x00dev, word1);
  1156. desc->ofdm = rt2x00_get_field32(word0, RXD_W0_OFDM);
  1157. desc->size = rt2x00_get_field32(word0, RXD_W0_DATABYTE_COUNT);
  1158. /*
  1159. * Pull the skb to clear the descriptor area.
  1160. */
  1161. skb_pull(entry->skb, entry->ring->desc_size);
  1162. return;
  1163. }
  1164. /*
  1165. * Device probe functions.
  1166. */
  1167. static int rt73usb_validate_eeprom(struct rt2x00_dev *rt2x00dev)
  1168. {
  1169. u16 word;
  1170. u8 *mac;
  1171. s8 value;
  1172. rt2x00usb_eeprom_read(rt2x00dev, rt2x00dev->eeprom, EEPROM_SIZE);
  1173. /*
  1174. * Start validation of the data that has been read.
  1175. */
  1176. mac = rt2x00_eeprom_addr(rt2x00dev, EEPROM_MAC_ADDR_0);
  1177. if (!is_valid_ether_addr(mac)) {
  1178. DECLARE_MAC_BUF(macbuf);
  1179. random_ether_addr(mac);
  1180. EEPROM(rt2x00dev, "MAC: %s\n", print_mac(macbuf, mac));
  1181. }
  1182. rt2x00_eeprom_read(rt2x00dev, EEPROM_ANTENNA, &word);
  1183. if (word == 0xffff) {
  1184. rt2x00_set_field16(&word, EEPROM_ANTENNA_NUM, 2);
  1185. rt2x00_set_field16(&word, EEPROM_ANTENNA_TX_DEFAULT, 2);
  1186. rt2x00_set_field16(&word, EEPROM_ANTENNA_RX_DEFAULT, 2);
  1187. rt2x00_set_field16(&word, EEPROM_ANTENNA_FRAME_TYPE, 0);
  1188. rt2x00_set_field16(&word, EEPROM_ANTENNA_DYN_TXAGC, 0);
  1189. rt2x00_set_field16(&word, EEPROM_ANTENNA_HARDWARE_RADIO, 0);
  1190. rt2x00_set_field16(&word, EEPROM_ANTENNA_RF_TYPE, RF5226);
  1191. rt2x00_eeprom_write(rt2x00dev, EEPROM_ANTENNA, word);
  1192. EEPROM(rt2x00dev, "Antenna: 0x%04x\n", word);
  1193. }
  1194. rt2x00_eeprom_read(rt2x00dev, EEPROM_NIC, &word);
  1195. if (word == 0xffff) {
  1196. rt2x00_set_field16(&word, EEPROM_NIC_EXTERNAL_LNA, 0);
  1197. rt2x00_eeprom_write(rt2x00dev, EEPROM_NIC, word);
  1198. EEPROM(rt2x00dev, "NIC: 0x%04x\n", word);
  1199. }
  1200. rt2x00_eeprom_read(rt2x00dev, EEPROM_LED, &word);
  1201. if (word == 0xffff) {
  1202. rt2x00_set_field16(&word, EEPROM_LED_POLARITY_RDY_G, 0);
  1203. rt2x00_set_field16(&word, EEPROM_LED_POLARITY_RDY_A, 0);
  1204. rt2x00_set_field16(&word, EEPROM_LED_POLARITY_ACT, 0);
  1205. rt2x00_set_field16(&word, EEPROM_LED_POLARITY_GPIO_0, 0);
  1206. rt2x00_set_field16(&word, EEPROM_LED_POLARITY_GPIO_1, 0);
  1207. rt2x00_set_field16(&word, EEPROM_LED_POLARITY_GPIO_2, 0);
  1208. rt2x00_set_field16(&word, EEPROM_LED_POLARITY_GPIO_3, 0);
  1209. rt2x00_set_field16(&word, EEPROM_LED_POLARITY_GPIO_4, 0);
  1210. rt2x00_set_field16(&word, EEPROM_LED_LED_MODE,
  1211. LED_MODE_DEFAULT);
  1212. rt2x00_eeprom_write(rt2x00dev, EEPROM_LED, word);
  1213. EEPROM(rt2x00dev, "Led: 0x%04x\n", word);
  1214. }
  1215. rt2x00_eeprom_read(rt2x00dev, EEPROM_FREQ, &word);
  1216. if (word == 0xffff) {
  1217. rt2x00_set_field16(&word, EEPROM_FREQ_OFFSET, 0);
  1218. rt2x00_set_field16(&word, EEPROM_FREQ_SEQ, 0);
  1219. rt2x00_eeprom_write(rt2x00dev, EEPROM_FREQ, word);
  1220. EEPROM(rt2x00dev, "Freq: 0x%04x\n", word);
  1221. }
  1222. rt2x00_eeprom_read(rt2x00dev, EEPROM_RSSI_OFFSET_BG, &word);
  1223. if (word == 0xffff) {
  1224. rt2x00_set_field16(&word, EEPROM_RSSI_OFFSET_BG_1, 0);
  1225. rt2x00_set_field16(&word, EEPROM_RSSI_OFFSET_BG_2, 0);
  1226. rt2x00_eeprom_write(rt2x00dev, EEPROM_RSSI_OFFSET_BG, word);
  1227. EEPROM(rt2x00dev, "RSSI OFFSET BG: 0x%04x\n", word);
  1228. } else {
  1229. value = rt2x00_get_field16(word, EEPROM_RSSI_OFFSET_BG_1);
  1230. if (value < -10 || value > 10)
  1231. rt2x00_set_field16(&word, EEPROM_RSSI_OFFSET_BG_1, 0);
  1232. value = rt2x00_get_field16(word, EEPROM_RSSI_OFFSET_BG_2);
  1233. if (value < -10 || value > 10)
  1234. rt2x00_set_field16(&word, EEPROM_RSSI_OFFSET_BG_2, 0);
  1235. rt2x00_eeprom_write(rt2x00dev, EEPROM_RSSI_OFFSET_BG, word);
  1236. }
  1237. rt2x00_eeprom_read(rt2x00dev, EEPROM_RSSI_OFFSET_A, &word);
  1238. if (word == 0xffff) {
  1239. rt2x00_set_field16(&word, EEPROM_RSSI_OFFSET_A_1, 0);
  1240. rt2x00_set_field16(&word, EEPROM_RSSI_OFFSET_A_2, 0);
  1241. rt2x00_eeprom_write(rt2x00dev, EEPROM_RSSI_OFFSET_A, word);
  1242. EEPROM(rt2x00dev, "RSSI OFFSET BG: 0x%04x\n", word);
  1243. } else {
  1244. value = rt2x00_get_field16(word, EEPROM_RSSI_OFFSET_A_1);
  1245. if (value < -10 || value > 10)
  1246. rt2x00_set_field16(&word, EEPROM_RSSI_OFFSET_A_1, 0);
  1247. value = rt2x00_get_field16(word, EEPROM_RSSI_OFFSET_A_2);
  1248. if (value < -10 || value > 10)
  1249. rt2x00_set_field16(&word, EEPROM_RSSI_OFFSET_A_2, 0);
  1250. rt2x00_eeprom_write(rt2x00dev, EEPROM_RSSI_OFFSET_A, word);
  1251. }
  1252. return 0;
  1253. }
  1254. static int rt73usb_init_eeprom(struct rt2x00_dev *rt2x00dev)
  1255. {
  1256. u32 reg;
  1257. u16 value;
  1258. u16 eeprom;
  1259. /*
  1260. * Read EEPROM word for configuration.
  1261. */
  1262. rt2x00_eeprom_read(rt2x00dev, EEPROM_ANTENNA, &eeprom);
  1263. /*
  1264. * Identify RF chipset.
  1265. */
  1266. value = rt2x00_get_field16(eeprom, EEPROM_ANTENNA_RF_TYPE);
  1267. rt73usb_register_read(rt2x00dev, MAC_CSR0, &reg);
  1268. rt2x00_set_chip(rt2x00dev, RT2571, value, reg);
  1269. if (!rt2x00_check_rev(&rt2x00dev->chip, 0x25730)) {
  1270. ERROR(rt2x00dev, "Invalid RT chipset detected.\n");
  1271. return -ENODEV;
  1272. }
  1273. if (!rt2x00_rf(&rt2x00dev->chip, RF5226) &&
  1274. !rt2x00_rf(&rt2x00dev->chip, RF2528) &&
  1275. !rt2x00_rf(&rt2x00dev->chip, RF5225) &&
  1276. !rt2x00_rf(&rt2x00dev->chip, RF2527)) {
  1277. ERROR(rt2x00dev, "Invalid RF chipset detected.\n");
  1278. return -ENODEV;
  1279. }
  1280. /*
  1281. * Identify default antenna configuration.
  1282. */
  1283. rt2x00dev->hw->conf.antenna_sel_tx =
  1284. rt2x00_get_field16(eeprom, EEPROM_ANTENNA_TX_DEFAULT);
  1285. rt2x00dev->hw->conf.antenna_sel_rx =
  1286. rt2x00_get_field16(eeprom, EEPROM_ANTENNA_RX_DEFAULT);
  1287. /*
  1288. * Read the Frame type.
  1289. */
  1290. if (rt2x00_get_field16(eeprom, EEPROM_ANTENNA_FRAME_TYPE))
  1291. __set_bit(CONFIG_FRAME_TYPE, &rt2x00dev->flags);
  1292. /*
  1293. * Read frequency offset.
  1294. */
  1295. rt2x00_eeprom_read(rt2x00dev, EEPROM_FREQ, &eeprom);
  1296. rt2x00dev->freq_offset = rt2x00_get_field16(eeprom, EEPROM_FREQ_OFFSET);
  1297. /*
  1298. * Read external LNA informations.
  1299. */
  1300. rt2x00_eeprom_read(rt2x00dev, EEPROM_NIC, &eeprom);
  1301. if (rt2x00_get_field16(eeprom, EEPROM_NIC_EXTERNAL_LNA)) {
  1302. __set_bit(CONFIG_EXTERNAL_LNA_A, &rt2x00dev->flags);
  1303. __set_bit(CONFIG_EXTERNAL_LNA_BG, &rt2x00dev->flags);
  1304. }
  1305. /*
  1306. * Store led settings, for correct led behaviour.
  1307. */
  1308. rt2x00_eeprom_read(rt2x00dev, EEPROM_LED, &eeprom);
  1309. rt2x00_set_field16(&rt2x00dev->led_reg, MCU_LEDCS_LED_MODE,
  1310. rt2x00dev->led_mode);
  1311. rt2x00_set_field16(&rt2x00dev->led_reg, MCU_LEDCS_POLARITY_GPIO_0,
  1312. rt2x00_get_field16(eeprom,
  1313. EEPROM_LED_POLARITY_GPIO_0));
  1314. rt2x00_set_field16(&rt2x00dev->led_reg, MCU_LEDCS_POLARITY_GPIO_1,
  1315. rt2x00_get_field16(eeprom,
  1316. EEPROM_LED_POLARITY_GPIO_1));
  1317. rt2x00_set_field16(&rt2x00dev->led_reg, MCU_LEDCS_POLARITY_GPIO_2,
  1318. rt2x00_get_field16(eeprom,
  1319. EEPROM_LED_POLARITY_GPIO_2));
  1320. rt2x00_set_field16(&rt2x00dev->led_reg, MCU_LEDCS_POLARITY_GPIO_3,
  1321. rt2x00_get_field16(eeprom,
  1322. EEPROM_LED_POLARITY_GPIO_3));
  1323. rt2x00_set_field16(&rt2x00dev->led_reg, MCU_LEDCS_POLARITY_GPIO_4,
  1324. rt2x00_get_field16(eeprom,
  1325. EEPROM_LED_POLARITY_GPIO_4));
  1326. rt2x00_set_field16(&rt2x00dev->led_reg, MCU_LEDCS_POLARITY_ACT,
  1327. rt2x00_get_field16(eeprom, EEPROM_LED_POLARITY_ACT));
  1328. rt2x00_set_field16(&rt2x00dev->led_reg, MCU_LEDCS_POLARITY_READY_BG,
  1329. rt2x00_get_field16(eeprom,
  1330. EEPROM_LED_POLARITY_RDY_G));
  1331. rt2x00_set_field16(&rt2x00dev->led_reg, MCU_LEDCS_POLARITY_READY_A,
  1332. rt2x00_get_field16(eeprom,
  1333. EEPROM_LED_POLARITY_RDY_A));
  1334. return 0;
  1335. }
  1336. /*
  1337. * RF value list for RF2528
  1338. * Supports: 2.4 GHz
  1339. */
  1340. static const struct rf_channel rf_vals_bg_2528[] = {
  1341. { 1, 0x00002c0c, 0x00000786, 0x00068255, 0x000fea0b },
  1342. { 2, 0x00002c0c, 0x00000786, 0x00068255, 0x000fea1f },
  1343. { 3, 0x00002c0c, 0x0000078a, 0x00068255, 0x000fea0b },
  1344. { 4, 0x00002c0c, 0x0000078a, 0x00068255, 0x000fea1f },
  1345. { 5, 0x00002c0c, 0x0000078e, 0x00068255, 0x000fea0b },
  1346. { 6, 0x00002c0c, 0x0000078e, 0x00068255, 0x000fea1f },
  1347. { 7, 0x00002c0c, 0x00000792, 0x00068255, 0x000fea0b },
  1348. { 8, 0x00002c0c, 0x00000792, 0x00068255, 0x000fea1f },
  1349. { 9, 0x00002c0c, 0x00000796, 0x00068255, 0x000fea0b },
  1350. { 10, 0x00002c0c, 0x00000796, 0x00068255, 0x000fea1f },
  1351. { 11, 0x00002c0c, 0x0000079a, 0x00068255, 0x000fea0b },
  1352. { 12, 0x00002c0c, 0x0000079a, 0x00068255, 0x000fea1f },
  1353. { 13, 0x00002c0c, 0x0000079e, 0x00068255, 0x000fea0b },
  1354. { 14, 0x00002c0c, 0x000007a2, 0x00068255, 0x000fea13 },
  1355. };
  1356. /*
  1357. * RF value list for RF5226
  1358. * Supports: 2.4 GHz & 5.2 GHz
  1359. */
  1360. static const struct rf_channel rf_vals_5226[] = {
  1361. { 1, 0x00002c0c, 0x00000786, 0x00068255, 0x000fea0b },
  1362. { 2, 0x00002c0c, 0x00000786, 0x00068255, 0x000fea1f },
  1363. { 3, 0x00002c0c, 0x0000078a, 0x00068255, 0x000fea0b },
  1364. { 4, 0x00002c0c, 0x0000078a, 0x00068255, 0x000fea1f },
  1365. { 5, 0x00002c0c, 0x0000078e, 0x00068255, 0x000fea0b },
  1366. { 6, 0x00002c0c, 0x0000078e, 0x00068255, 0x000fea1f },
  1367. { 7, 0x00002c0c, 0x00000792, 0x00068255, 0x000fea0b },
  1368. { 8, 0x00002c0c, 0x00000792, 0x00068255, 0x000fea1f },
  1369. { 9, 0x00002c0c, 0x00000796, 0x00068255, 0x000fea0b },
  1370. { 10, 0x00002c0c, 0x00000796, 0x00068255, 0x000fea1f },
  1371. { 11, 0x00002c0c, 0x0000079a, 0x00068255, 0x000fea0b },
  1372. { 12, 0x00002c0c, 0x0000079a, 0x00068255, 0x000fea1f },
  1373. { 13, 0x00002c0c, 0x0000079e, 0x00068255, 0x000fea0b },
  1374. { 14, 0x00002c0c, 0x000007a2, 0x00068255, 0x000fea13 },
  1375. /* 802.11 UNI / HyperLan 2 */
  1376. { 36, 0x00002c0c, 0x0000099a, 0x00098255, 0x000fea23 },
  1377. { 40, 0x00002c0c, 0x000009a2, 0x00098255, 0x000fea03 },
  1378. { 44, 0x00002c0c, 0x000009a6, 0x00098255, 0x000fea0b },
  1379. { 48, 0x00002c0c, 0x000009aa, 0x00098255, 0x000fea13 },
  1380. { 52, 0x00002c0c, 0x000009ae, 0x00098255, 0x000fea1b },
  1381. { 56, 0x00002c0c, 0x000009b2, 0x00098255, 0x000fea23 },
  1382. { 60, 0x00002c0c, 0x000009ba, 0x00098255, 0x000fea03 },
  1383. { 64, 0x00002c0c, 0x000009be, 0x00098255, 0x000fea0b },
  1384. /* 802.11 HyperLan 2 */
  1385. { 100, 0x00002c0c, 0x00000a2a, 0x000b8255, 0x000fea03 },
  1386. { 104, 0x00002c0c, 0x00000a2e, 0x000b8255, 0x000fea0b },
  1387. { 108, 0x00002c0c, 0x00000a32, 0x000b8255, 0x000fea13 },
  1388. { 112, 0x00002c0c, 0x00000a36, 0x000b8255, 0x000fea1b },
  1389. { 116, 0x00002c0c, 0x00000a3a, 0x000b8255, 0x000fea23 },
  1390. { 120, 0x00002c0c, 0x00000a82, 0x000b8255, 0x000fea03 },
  1391. { 124, 0x00002c0c, 0x00000a86, 0x000b8255, 0x000fea0b },
  1392. { 128, 0x00002c0c, 0x00000a8a, 0x000b8255, 0x000fea13 },
  1393. { 132, 0x00002c0c, 0x00000a8e, 0x000b8255, 0x000fea1b },
  1394. { 136, 0x00002c0c, 0x00000a92, 0x000b8255, 0x000fea23 },
  1395. /* 802.11 UNII */
  1396. { 140, 0x00002c0c, 0x00000a9a, 0x000b8255, 0x000fea03 },
  1397. { 149, 0x00002c0c, 0x00000aa2, 0x000b8255, 0x000fea1f },
  1398. { 153, 0x00002c0c, 0x00000aa6, 0x000b8255, 0x000fea27 },
  1399. { 157, 0x00002c0c, 0x00000aae, 0x000b8255, 0x000fea07 },
  1400. { 161, 0x00002c0c, 0x00000ab2, 0x000b8255, 0x000fea0f },
  1401. { 165, 0x00002c0c, 0x00000ab6, 0x000b8255, 0x000fea17 },
  1402. /* MMAC(Japan)J52 ch 34,38,42,46 */
  1403. { 34, 0x00002c0c, 0x0008099a, 0x000da255, 0x000d3a0b },
  1404. { 38, 0x00002c0c, 0x0008099e, 0x000da255, 0x000d3a13 },
  1405. { 42, 0x00002c0c, 0x000809a2, 0x000da255, 0x000d3a1b },
  1406. { 46, 0x00002c0c, 0x000809a6, 0x000da255, 0x000d3a23 },
  1407. };
  1408. /*
  1409. * RF value list for RF5225 & RF2527
  1410. * Supports: 2.4 GHz & 5.2 GHz
  1411. */
  1412. static const struct rf_channel rf_vals_5225_2527[] = {
  1413. { 1, 0x00002ccc, 0x00004786, 0x00068455, 0x000ffa0b },
  1414. { 2, 0x00002ccc, 0x00004786, 0x00068455, 0x000ffa1f },
  1415. { 3, 0x00002ccc, 0x0000478a, 0x00068455, 0x000ffa0b },
  1416. { 4, 0x00002ccc, 0x0000478a, 0x00068455, 0x000ffa1f },
  1417. { 5, 0x00002ccc, 0x0000478e, 0x00068455, 0x000ffa0b },
  1418. { 6, 0x00002ccc, 0x0000478e, 0x00068455, 0x000ffa1f },
  1419. { 7, 0x00002ccc, 0x00004792, 0x00068455, 0x000ffa0b },
  1420. { 8, 0x00002ccc, 0x00004792, 0x00068455, 0x000ffa1f },
  1421. { 9, 0x00002ccc, 0x00004796, 0x00068455, 0x000ffa0b },
  1422. { 10, 0x00002ccc, 0x00004796, 0x00068455, 0x000ffa1f },
  1423. { 11, 0x00002ccc, 0x0000479a, 0x00068455, 0x000ffa0b },
  1424. { 12, 0x00002ccc, 0x0000479a, 0x00068455, 0x000ffa1f },
  1425. { 13, 0x00002ccc, 0x0000479e, 0x00068455, 0x000ffa0b },
  1426. { 14, 0x00002ccc, 0x000047a2, 0x00068455, 0x000ffa13 },
  1427. /* 802.11 UNI / HyperLan 2 */
  1428. { 36, 0x00002ccc, 0x0000499a, 0x0009be55, 0x000ffa23 },
  1429. { 40, 0x00002ccc, 0x000049a2, 0x0009be55, 0x000ffa03 },
  1430. { 44, 0x00002ccc, 0x000049a6, 0x0009be55, 0x000ffa0b },
  1431. { 48, 0x00002ccc, 0x000049aa, 0x0009be55, 0x000ffa13 },
  1432. { 52, 0x00002ccc, 0x000049ae, 0x0009ae55, 0x000ffa1b },
  1433. { 56, 0x00002ccc, 0x000049b2, 0x0009ae55, 0x000ffa23 },
  1434. { 60, 0x00002ccc, 0x000049ba, 0x0009ae55, 0x000ffa03 },
  1435. { 64, 0x00002ccc, 0x000049be, 0x0009ae55, 0x000ffa0b },
  1436. /* 802.11 HyperLan 2 */
  1437. { 100, 0x00002ccc, 0x00004a2a, 0x000bae55, 0x000ffa03 },
  1438. { 104, 0x00002ccc, 0x00004a2e, 0x000bae55, 0x000ffa0b },
  1439. { 108, 0x00002ccc, 0x00004a32, 0x000bae55, 0x000ffa13 },
  1440. { 112, 0x00002ccc, 0x00004a36, 0x000bae55, 0x000ffa1b },
  1441. { 116, 0x00002ccc, 0x00004a3a, 0x000bbe55, 0x000ffa23 },
  1442. { 120, 0x00002ccc, 0x00004a82, 0x000bbe55, 0x000ffa03 },
  1443. { 124, 0x00002ccc, 0x00004a86, 0x000bbe55, 0x000ffa0b },
  1444. { 128, 0x00002ccc, 0x00004a8a, 0x000bbe55, 0x000ffa13 },
  1445. { 132, 0x00002ccc, 0x00004a8e, 0x000bbe55, 0x000ffa1b },
  1446. { 136, 0x00002ccc, 0x00004a92, 0x000bbe55, 0x000ffa23 },
  1447. /* 802.11 UNII */
  1448. { 140, 0x00002ccc, 0x00004a9a, 0x000bbe55, 0x000ffa03 },
  1449. { 149, 0x00002ccc, 0x00004aa2, 0x000bbe55, 0x000ffa1f },
  1450. { 153, 0x00002ccc, 0x00004aa6, 0x000bbe55, 0x000ffa27 },
  1451. { 157, 0x00002ccc, 0x00004aae, 0x000bbe55, 0x000ffa07 },
  1452. { 161, 0x00002ccc, 0x00004ab2, 0x000bbe55, 0x000ffa0f },
  1453. { 165, 0x00002ccc, 0x00004ab6, 0x000bbe55, 0x000ffa17 },
  1454. /* MMAC(Japan)J52 ch 34,38,42,46 */
  1455. { 34, 0x00002ccc, 0x0000499a, 0x0009be55, 0x000ffa0b },
  1456. { 38, 0x00002ccc, 0x0000499e, 0x0009be55, 0x000ffa13 },
  1457. { 42, 0x00002ccc, 0x000049a2, 0x0009be55, 0x000ffa1b },
  1458. { 46, 0x00002ccc, 0x000049a6, 0x0009be55, 0x000ffa23 },
  1459. };
  1460. static void rt73usb_probe_hw_mode(struct rt2x00_dev *rt2x00dev)
  1461. {
  1462. struct hw_mode_spec *spec = &rt2x00dev->spec;
  1463. u8 *txpower;
  1464. unsigned int i;
  1465. /*
  1466. * Initialize all hw fields.
  1467. */
  1468. rt2x00dev->hw->flags =
  1469. IEEE80211_HW_HOST_GEN_BEACON_TEMPLATE |
  1470. IEEE80211_HW_HOST_BROADCAST_PS_BUFFERING;
  1471. rt2x00dev->hw->extra_tx_headroom = TXD_DESC_SIZE;
  1472. rt2x00dev->hw->max_signal = MAX_SIGNAL;
  1473. rt2x00dev->hw->max_rssi = MAX_RX_SSI;
  1474. rt2x00dev->hw->queues = 5;
  1475. SET_IEEE80211_DEV(rt2x00dev->hw, &rt2x00dev_usb(rt2x00dev)->dev);
  1476. SET_IEEE80211_PERM_ADDR(rt2x00dev->hw,
  1477. rt2x00_eeprom_addr(rt2x00dev,
  1478. EEPROM_MAC_ADDR_0));
  1479. /*
  1480. * Convert tx_power array in eeprom.
  1481. */
  1482. txpower = rt2x00_eeprom_addr(rt2x00dev, EEPROM_TXPOWER_G_START);
  1483. for (i = 0; i < 14; i++)
  1484. txpower[i] = TXPOWER_FROM_DEV(txpower[i]);
  1485. /*
  1486. * Initialize hw_mode information.
  1487. */
  1488. spec->num_modes = 2;
  1489. spec->num_rates = 12;
  1490. spec->tx_power_a = NULL;
  1491. spec->tx_power_bg = txpower;
  1492. spec->tx_power_default = DEFAULT_TXPOWER;
  1493. if (rt2x00_rf(&rt2x00dev->chip, RF2528)) {
  1494. spec->num_channels = ARRAY_SIZE(rf_vals_bg_2528);
  1495. spec->channels = rf_vals_bg_2528;
  1496. } else if (rt2x00_rf(&rt2x00dev->chip, RF5226)) {
  1497. spec->num_channels = ARRAY_SIZE(rf_vals_5226);
  1498. spec->channels = rf_vals_5226;
  1499. } else if (rt2x00_rf(&rt2x00dev->chip, RF2527)) {
  1500. spec->num_channels = 14;
  1501. spec->channels = rf_vals_5225_2527;
  1502. } else if (rt2x00_rf(&rt2x00dev->chip, RF5225)) {
  1503. spec->num_channels = ARRAY_SIZE(rf_vals_5225_2527);
  1504. spec->channels = rf_vals_5225_2527;
  1505. }
  1506. if (rt2x00_rf(&rt2x00dev->chip, RF5225) ||
  1507. rt2x00_rf(&rt2x00dev->chip, RF5226)) {
  1508. spec->num_modes = 3;
  1509. txpower = rt2x00_eeprom_addr(rt2x00dev, EEPROM_TXPOWER_A_START);
  1510. for (i = 0; i < 14; i++)
  1511. txpower[i] = TXPOWER_FROM_DEV(txpower[i]);
  1512. spec->tx_power_a = txpower;
  1513. }
  1514. }
  1515. static int rt73usb_probe_hw(struct rt2x00_dev *rt2x00dev)
  1516. {
  1517. int retval;
  1518. /*
  1519. * Allocate eeprom data.
  1520. */
  1521. retval = rt73usb_validate_eeprom(rt2x00dev);
  1522. if (retval)
  1523. return retval;
  1524. retval = rt73usb_init_eeprom(rt2x00dev);
  1525. if (retval)
  1526. return retval;
  1527. /*
  1528. * Initialize hw specifications.
  1529. */
  1530. rt73usb_probe_hw_mode(rt2x00dev);
  1531. /*
  1532. * This device requires firmware
  1533. */
  1534. __set_bit(DRIVER_REQUIRE_FIRMWARE, &rt2x00dev->flags);
  1535. /*
  1536. * Set the rssi offset.
  1537. */
  1538. rt2x00dev->rssi_offset = DEFAULT_RSSI_OFFSET;
  1539. return 0;
  1540. }
  1541. /*
  1542. * IEEE80211 stack callback functions.
  1543. */
  1544. static void rt73usb_configure_filter(struct ieee80211_hw *hw,
  1545. unsigned int changed_flags,
  1546. unsigned int *total_flags,
  1547. int mc_count,
  1548. struct dev_addr_list *mc_list)
  1549. {
  1550. struct rt2x00_dev *rt2x00dev = hw->priv;
  1551. struct interface *intf = &rt2x00dev->interface;
  1552. u32 reg;
  1553. /*
  1554. * Mask off any flags we are going to ignore from
  1555. * the total_flags field.
  1556. */
  1557. *total_flags &=
  1558. FIF_ALLMULTI |
  1559. FIF_FCSFAIL |
  1560. FIF_PLCPFAIL |
  1561. FIF_CONTROL |
  1562. FIF_OTHER_BSS |
  1563. FIF_PROMISC_IN_BSS;
  1564. /*
  1565. * Apply some rules to the filters:
  1566. * - Some filters imply different filters to be set.
  1567. * - Some things we can't filter out at all.
  1568. * - Some filters are set based on interface type.
  1569. */
  1570. if (mc_count)
  1571. *total_flags |= FIF_ALLMULTI;
  1572. if (*total_flags & FIF_OTHER_BSS ||
  1573. *total_flags & FIF_PROMISC_IN_BSS)
  1574. *total_flags |= FIF_PROMISC_IN_BSS | FIF_OTHER_BSS;
  1575. if (is_interface_type(intf, IEEE80211_IF_TYPE_AP))
  1576. *total_flags |= FIF_PROMISC_IN_BSS;
  1577. /*
  1578. * Check if there is any work left for us.
  1579. */
  1580. if (intf->filter == *total_flags)
  1581. return;
  1582. intf->filter = *total_flags;
  1583. /*
  1584. * When in atomic context, reschedule and let rt2x00lib
  1585. * call this function again.
  1586. */
  1587. if (in_atomic()) {
  1588. queue_work(rt2x00dev->hw->workqueue, &rt2x00dev->filter_work);
  1589. return;
  1590. }
  1591. /*
  1592. * Start configuration steps.
  1593. * Note that the version error will always be dropped
  1594. * and broadcast frames will always be accepted since
  1595. * there is no filter for it at this time.
  1596. */
  1597. rt73usb_register_read(rt2x00dev, TXRX_CSR0, &reg);
  1598. rt2x00_set_field32(&reg, TXRX_CSR0_DROP_CRC,
  1599. !(*total_flags & FIF_FCSFAIL));
  1600. rt2x00_set_field32(&reg, TXRX_CSR0_DROP_PHYSICAL,
  1601. !(*total_flags & FIF_PLCPFAIL));
  1602. rt2x00_set_field32(&reg, TXRX_CSR0_DROP_CONTROL,
  1603. !(*total_flags & FIF_CONTROL));
  1604. rt2x00_set_field32(&reg, TXRX_CSR0_DROP_NOT_TO_ME,
  1605. !(*total_flags & FIF_PROMISC_IN_BSS));
  1606. rt2x00_set_field32(&reg, TXRX_CSR0_DROP_TO_DS,
  1607. !(*total_flags & FIF_PROMISC_IN_BSS));
  1608. rt2x00_set_field32(&reg, TXRX_CSR0_DROP_VERSION_ERROR, 1);
  1609. rt2x00_set_field32(&reg, TXRX_CSR0_DROP_MULTICAST,
  1610. !(*total_flags & FIF_ALLMULTI));
  1611. rt2x00_set_field32(&reg, TXRX_CSR0_DROP_BROADCAST, 0);
  1612. rt2x00_set_field32(&reg, TXRX_CSR0_DROP_ACK_CTS, 1);
  1613. rt73usb_register_write(rt2x00dev, TXRX_CSR0, reg);
  1614. }
  1615. static int rt73usb_set_retry_limit(struct ieee80211_hw *hw,
  1616. u32 short_retry, u32 long_retry)
  1617. {
  1618. struct rt2x00_dev *rt2x00dev = hw->priv;
  1619. u32 reg;
  1620. rt73usb_register_read(rt2x00dev, TXRX_CSR4, &reg);
  1621. rt2x00_set_field32(&reg, TXRX_CSR4_LONG_RETRY_LIMIT, long_retry);
  1622. rt2x00_set_field32(&reg, TXRX_CSR4_SHORT_RETRY_LIMIT, short_retry);
  1623. rt73usb_register_write(rt2x00dev, TXRX_CSR4, reg);
  1624. return 0;
  1625. }
  1626. #if 0
  1627. /*
  1628. * Mac80211 demands get_tsf must be atomic.
  1629. * This is not possible for rt73usb since all register access
  1630. * functions require sleeping. Untill mac80211 no longer needs
  1631. * get_tsf to be atomic, this function should be disabled.
  1632. */
  1633. static u64 rt73usb_get_tsf(struct ieee80211_hw *hw)
  1634. {
  1635. struct rt2x00_dev *rt2x00dev = hw->priv;
  1636. u64 tsf;
  1637. u32 reg;
  1638. rt73usb_register_read(rt2x00dev, TXRX_CSR13, &reg);
  1639. tsf = (u64) rt2x00_get_field32(reg, TXRX_CSR13_HIGH_TSFTIMER) << 32;
  1640. rt73usb_register_read(rt2x00dev, TXRX_CSR12, &reg);
  1641. tsf |= rt2x00_get_field32(reg, TXRX_CSR12_LOW_TSFTIMER);
  1642. return tsf;
  1643. }
  1644. #else
  1645. #define rt73usb_get_tsf NULL
  1646. #endif
  1647. static void rt73usb_reset_tsf(struct ieee80211_hw *hw)
  1648. {
  1649. struct rt2x00_dev *rt2x00dev = hw->priv;
  1650. rt73usb_register_write(rt2x00dev, TXRX_CSR12, 0);
  1651. rt73usb_register_write(rt2x00dev, TXRX_CSR13, 0);
  1652. }
  1653. static int rt73usb_beacon_update(struct ieee80211_hw *hw, struct sk_buff *skb,
  1654. struct ieee80211_tx_control *control)
  1655. {
  1656. struct rt2x00_dev *rt2x00dev = hw->priv;
  1657. int timeout;
  1658. /*
  1659. * Just in case the ieee80211 doesn't set this,
  1660. * but we need this queue set for the descriptor
  1661. * initialization.
  1662. */
  1663. control->queue = IEEE80211_TX_QUEUE_BEACON;
  1664. /*
  1665. * First we create the beacon.
  1666. */
  1667. skb_push(skb, TXD_DESC_SIZE);
  1668. memset(skb->data, 0, TXD_DESC_SIZE);
  1669. rt2x00lib_write_tx_desc(rt2x00dev, (struct data_desc *)skb->data,
  1670. (struct ieee80211_hdr *)(skb->data +
  1671. TXD_DESC_SIZE),
  1672. skb->len - TXD_DESC_SIZE, control);
  1673. /*
  1674. * Write entire beacon with descriptor to register,
  1675. * and kick the beacon generator.
  1676. */
  1677. timeout = REGISTER_TIMEOUT * (skb->len / sizeof(u32));
  1678. rt2x00usb_vendor_request(rt2x00dev, USB_MULTI_WRITE,
  1679. USB_VENDOR_REQUEST_OUT,
  1680. HW_BEACON_BASE0, 0x0000,
  1681. skb->data, skb->len, timeout);
  1682. rt73usb_kick_tx_queue(rt2x00dev, IEEE80211_TX_QUEUE_BEACON);
  1683. return 0;
  1684. }
  1685. static const struct ieee80211_ops rt73usb_mac80211_ops = {
  1686. .tx = rt2x00mac_tx,
  1687. .start = rt2x00mac_start,
  1688. .stop = rt2x00mac_stop,
  1689. .add_interface = rt2x00mac_add_interface,
  1690. .remove_interface = rt2x00mac_remove_interface,
  1691. .config = rt2x00mac_config,
  1692. .config_interface = rt2x00mac_config_interface,
  1693. .configure_filter = rt73usb_configure_filter,
  1694. .get_stats = rt2x00mac_get_stats,
  1695. .set_retry_limit = rt73usb_set_retry_limit,
  1696. .erp_ie_changed = rt2x00mac_erp_ie_changed,
  1697. .conf_tx = rt2x00mac_conf_tx,
  1698. .get_tx_stats = rt2x00mac_get_tx_stats,
  1699. .get_tsf = rt73usb_get_tsf,
  1700. .reset_tsf = rt73usb_reset_tsf,
  1701. .beacon_update = rt73usb_beacon_update,
  1702. };
  1703. static const struct rt2x00lib_ops rt73usb_rt2x00_ops = {
  1704. .probe_hw = rt73usb_probe_hw,
  1705. .get_firmware_name = rt73usb_get_firmware_name,
  1706. .load_firmware = rt73usb_load_firmware,
  1707. .initialize = rt2x00usb_initialize,
  1708. .uninitialize = rt2x00usb_uninitialize,
  1709. .set_device_state = rt73usb_set_device_state,
  1710. .link_stats = rt73usb_link_stats,
  1711. .reset_tuner = rt73usb_reset_tuner,
  1712. .link_tuner = rt73usb_link_tuner,
  1713. .write_tx_desc = rt73usb_write_tx_desc,
  1714. .write_tx_data = rt2x00usb_write_tx_data,
  1715. .get_tx_data_len = rt73usb_get_tx_data_len,
  1716. .kick_tx_queue = rt73usb_kick_tx_queue,
  1717. .fill_rxdone = rt73usb_fill_rxdone,
  1718. .config_mac_addr = rt73usb_config_mac_addr,
  1719. .config_bssid = rt73usb_config_bssid,
  1720. .config_type = rt73usb_config_type,
  1721. .config_preamble = rt73usb_config_preamble,
  1722. .config = rt73usb_config,
  1723. };
  1724. static const struct rt2x00_ops rt73usb_ops = {
  1725. .name = DRV_NAME,
  1726. .rxd_size = RXD_DESC_SIZE,
  1727. .txd_size = TXD_DESC_SIZE,
  1728. .eeprom_size = EEPROM_SIZE,
  1729. .rf_size = RF_SIZE,
  1730. .lib = &rt73usb_rt2x00_ops,
  1731. .hw = &rt73usb_mac80211_ops,
  1732. #ifdef CONFIG_RT2X00_LIB_DEBUGFS
  1733. .debugfs = &rt73usb_rt2x00debug,
  1734. #endif /* CONFIG_RT2X00_LIB_DEBUGFS */
  1735. };
  1736. /*
  1737. * rt73usb module information.
  1738. */
  1739. static struct usb_device_id rt73usb_device_table[] = {
  1740. /* AboCom */
  1741. { USB_DEVICE(0x07b8, 0xb21d), USB_DEVICE_DATA(&rt73usb_ops) },
  1742. /* Askey */
  1743. { USB_DEVICE(0x1690, 0x0722), USB_DEVICE_DATA(&rt73usb_ops) },
  1744. /* ASUS */
  1745. { USB_DEVICE(0x0b05, 0x1723), USB_DEVICE_DATA(&rt73usb_ops) },
  1746. { USB_DEVICE(0x0b05, 0x1724), USB_DEVICE_DATA(&rt73usb_ops) },
  1747. /* Belkin */
  1748. { USB_DEVICE(0x050d, 0x7050), USB_DEVICE_DATA(&rt73usb_ops) },
  1749. { USB_DEVICE(0x050d, 0x705a), USB_DEVICE_DATA(&rt73usb_ops) },
  1750. { USB_DEVICE(0x050d, 0x905b), USB_DEVICE_DATA(&rt73usb_ops) },
  1751. { USB_DEVICE(0x050d, 0x905c), USB_DEVICE_DATA(&rt73usb_ops) },
  1752. /* Billionton */
  1753. { USB_DEVICE(0x1631, 0xc019), USB_DEVICE_DATA(&rt73usb_ops) },
  1754. /* Buffalo */
  1755. { USB_DEVICE(0x0411, 0x00f4), USB_DEVICE_DATA(&rt73usb_ops) },
  1756. /* CNet */
  1757. { USB_DEVICE(0x1371, 0x9022), USB_DEVICE_DATA(&rt73usb_ops) },
  1758. { USB_DEVICE(0x1371, 0x9032), USB_DEVICE_DATA(&rt73usb_ops) },
  1759. /* Conceptronic */
  1760. { USB_DEVICE(0x14b2, 0x3c22), USB_DEVICE_DATA(&rt73usb_ops) },
  1761. /* D-Link */
  1762. { USB_DEVICE(0x07d1, 0x3c03), USB_DEVICE_DATA(&rt73usb_ops) },
  1763. { USB_DEVICE(0x07d1, 0x3c04), USB_DEVICE_DATA(&rt73usb_ops) },
  1764. /* Gemtek */
  1765. { USB_DEVICE(0x15a9, 0x0004), USB_DEVICE_DATA(&rt73usb_ops) },
  1766. /* Gigabyte */
  1767. { USB_DEVICE(0x1044, 0x8008), USB_DEVICE_DATA(&rt73usb_ops) },
  1768. { USB_DEVICE(0x1044, 0x800a), USB_DEVICE_DATA(&rt73usb_ops) },
  1769. /* Huawei-3Com */
  1770. { USB_DEVICE(0x1472, 0x0009), USB_DEVICE_DATA(&rt73usb_ops) },
  1771. /* Hercules */
  1772. { USB_DEVICE(0x06f8, 0xe010), USB_DEVICE_DATA(&rt73usb_ops) },
  1773. { USB_DEVICE(0x06f8, 0xe020), USB_DEVICE_DATA(&rt73usb_ops) },
  1774. /* Linksys */
  1775. { USB_DEVICE(0x13b1, 0x0020), USB_DEVICE_DATA(&rt73usb_ops) },
  1776. { USB_DEVICE(0x13b1, 0x0023), USB_DEVICE_DATA(&rt73usb_ops) },
  1777. /* MSI */
  1778. { USB_DEVICE(0x0db0, 0x6877), USB_DEVICE_DATA(&rt73usb_ops) },
  1779. { USB_DEVICE(0x0db0, 0x6874), USB_DEVICE_DATA(&rt73usb_ops) },
  1780. { USB_DEVICE(0x0db0, 0xa861), USB_DEVICE_DATA(&rt73usb_ops) },
  1781. { USB_DEVICE(0x0db0, 0xa874), USB_DEVICE_DATA(&rt73usb_ops) },
  1782. /* Ralink */
  1783. { USB_DEVICE(0x148f, 0x2573), USB_DEVICE_DATA(&rt73usb_ops) },
  1784. { USB_DEVICE(0x148f, 0x2671), USB_DEVICE_DATA(&rt73usb_ops) },
  1785. /* Qcom */
  1786. { USB_DEVICE(0x18e8, 0x6196), USB_DEVICE_DATA(&rt73usb_ops) },
  1787. { USB_DEVICE(0x18e8, 0x6229), USB_DEVICE_DATA(&rt73usb_ops) },
  1788. { USB_DEVICE(0x18e8, 0x6238), USB_DEVICE_DATA(&rt73usb_ops) },
  1789. /* Senao */
  1790. { USB_DEVICE(0x1740, 0x7100), USB_DEVICE_DATA(&rt73usb_ops) },
  1791. /* Sitecom */
  1792. { USB_DEVICE(0x0df6, 0x9712), USB_DEVICE_DATA(&rt73usb_ops) },
  1793. { USB_DEVICE(0x0df6, 0x90ac), USB_DEVICE_DATA(&rt73usb_ops) },
  1794. /* Surecom */
  1795. { USB_DEVICE(0x0769, 0x31f3), USB_DEVICE_DATA(&rt73usb_ops) },
  1796. /* Planex */
  1797. { USB_DEVICE(0x2019, 0xab01), USB_DEVICE_DATA(&rt73usb_ops) },
  1798. { USB_DEVICE(0x2019, 0xab50), USB_DEVICE_DATA(&rt73usb_ops) },
  1799. { 0, }
  1800. };
  1801. MODULE_AUTHOR(DRV_PROJECT);
  1802. MODULE_VERSION(DRV_VERSION);
  1803. MODULE_DESCRIPTION("Ralink RT73 USB Wireless LAN driver.");
  1804. MODULE_SUPPORTED_DEVICE("Ralink RT2571W & RT2671 USB chipset based cards");
  1805. MODULE_DEVICE_TABLE(usb, rt73usb_device_table);
  1806. MODULE_FIRMWARE(FIRMWARE_RT2571);
  1807. MODULE_LICENSE("GPL");
  1808. static struct usb_driver rt73usb_driver = {
  1809. .name = DRV_NAME,
  1810. .id_table = rt73usb_device_table,
  1811. .probe = rt2x00usb_probe,
  1812. .disconnect = rt2x00usb_disconnect,
  1813. .suspend = rt2x00usb_suspend,
  1814. .resume = rt2x00usb_resume,
  1815. };
  1816. static int __init rt73usb_init(void)
  1817. {
  1818. return usb_register(&rt73usb_driver);
  1819. }
  1820. static void __exit rt73usb_exit(void)
  1821. {
  1822. usb_deregister(&rt73usb_driver);
  1823. }
  1824. module_init(rt73usb_init);
  1825. module_exit(rt73usb_exit);