rt2500usb.h 19 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798
  1. /*
  2. Copyright (C) 2004 - 2007 rt2x00 SourceForge Project
  3. <http://rt2x00.serialmonkey.com>
  4. This program is free software; you can redistribute it and/or modify
  5. it under the terms of the GNU General Public License as published by
  6. the Free Software Foundation; either version 2 of the License, or
  7. (at your option) any later version.
  8. This program is distributed in the hope that it will be useful,
  9. but WITHOUT ANY WARRANTY; without even the implied warranty of
  10. MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  11. GNU General Public License for more details.
  12. You should have received a copy of the GNU General Public License
  13. along with this program; if not, write to the
  14. Free Software Foundation, Inc.,
  15. 59 Temple Place - Suite 330, Boston, MA 02111-1307, USA.
  16. */
  17. /*
  18. Module: rt2500usb
  19. Abstract: Data structures and registers for the rt2500usb module.
  20. Supported chipsets: RT2570.
  21. */
  22. #ifndef RT2500USB_H
  23. #define RT2500USB_H
  24. /*
  25. * RF chip defines.
  26. */
  27. #define RF2522 0x0000
  28. #define RF2523 0x0001
  29. #define RF2524 0x0002
  30. #define RF2525 0x0003
  31. #define RF2525E 0x0005
  32. #define RF5222 0x0010
  33. /*
  34. * RT2570 version
  35. */
  36. #define RT2570_VERSION_B 2
  37. #define RT2570_VERSION_C 3
  38. #define RT2570_VERSION_D 4
  39. /*
  40. * Signal information.
  41. * Defaul offset is required for RSSI <-> dBm conversion.
  42. */
  43. #define MAX_SIGNAL 100
  44. #define MAX_RX_SSI -1
  45. #define DEFAULT_RSSI_OFFSET 120
  46. /*
  47. * Register layout information.
  48. */
  49. #define CSR_REG_BASE 0x0400
  50. #define CSR_REG_SIZE 0x0100
  51. #define EEPROM_BASE 0x0000
  52. #define EEPROM_SIZE 0x006a
  53. #define BBP_SIZE 0x0060
  54. #define RF_SIZE 0x0014
  55. /*
  56. * Control/Status Registers(CSR).
  57. * Some values are set in TU, whereas 1 TU == 1024 us.
  58. */
  59. /*
  60. * MAC_CSR0: ASIC revision number.
  61. */
  62. #define MAC_CSR0 0x0400
  63. /*
  64. * MAC_CSR1: System control.
  65. * SOFT_RESET: Software reset, 1: reset, 0: normal.
  66. * BBP_RESET: Hardware reset, 1: reset, 0, release.
  67. * HOST_READY: Host ready after initialization.
  68. */
  69. #define MAC_CSR1 0x0402
  70. #define MAC_CSR1_SOFT_RESET FIELD16(0x00000001)
  71. #define MAC_CSR1_BBP_RESET FIELD16(0x00000002)
  72. #define MAC_CSR1_HOST_READY FIELD16(0x00000004)
  73. /*
  74. * MAC_CSR2: STA MAC register 0.
  75. */
  76. #define MAC_CSR2 0x0404
  77. #define MAC_CSR2_BYTE0 FIELD16(0x00ff)
  78. #define MAC_CSR2_BYTE1 FIELD16(0xff00)
  79. /*
  80. * MAC_CSR3: STA MAC register 1.
  81. */
  82. #define MAC_CSR3 0x0406
  83. #define MAC_CSR3_BYTE2 FIELD16(0x00ff)
  84. #define MAC_CSR3_BYTE3 FIELD16(0xff00)
  85. /*
  86. * MAC_CSR4: STA MAC register 2.
  87. */
  88. #define MAC_CSR4 0X0408
  89. #define MAC_CSR4_BYTE4 FIELD16(0x00ff)
  90. #define MAC_CSR4_BYTE5 FIELD16(0xff00)
  91. /*
  92. * MAC_CSR5: BSSID register 0.
  93. */
  94. #define MAC_CSR5 0x040a
  95. #define MAC_CSR5_BYTE0 FIELD16(0x00ff)
  96. #define MAC_CSR5_BYTE1 FIELD16(0xff00)
  97. /*
  98. * MAC_CSR6: BSSID register 1.
  99. */
  100. #define MAC_CSR6 0x040c
  101. #define MAC_CSR6_BYTE2 FIELD16(0x00ff)
  102. #define MAC_CSR6_BYTE3 FIELD16(0xff00)
  103. /*
  104. * MAC_CSR7: BSSID register 2.
  105. */
  106. #define MAC_CSR7 0x040e
  107. #define MAC_CSR7_BYTE4 FIELD16(0x00ff)
  108. #define MAC_CSR7_BYTE5 FIELD16(0xff00)
  109. /*
  110. * MAC_CSR8: Max frame length.
  111. */
  112. #define MAC_CSR8 0x0410
  113. #define MAC_CSR8_MAX_FRAME_UNIT FIELD16(0x0fff)
  114. /*
  115. * Misc MAC_CSR registers.
  116. * MAC_CSR9: Timer control.
  117. * MAC_CSR10: Slot time.
  118. * MAC_CSR11: IFS.
  119. * MAC_CSR12: EIFS.
  120. * MAC_CSR13: Power mode0.
  121. * MAC_CSR14: Power mode1.
  122. * MAC_CSR15: Power saving transition0
  123. * MAC_CSR16: Power saving transition1
  124. */
  125. #define MAC_CSR9 0x0412
  126. #define MAC_CSR10 0x0414
  127. #define MAC_CSR11 0x0416
  128. #define MAC_CSR12 0x0418
  129. #define MAC_CSR13 0x041a
  130. #define MAC_CSR14 0x041c
  131. #define MAC_CSR15 0x041e
  132. #define MAC_CSR16 0x0420
  133. /*
  134. * MAC_CSR17: Manual power control / status register.
  135. * Allowed state: 0 deep_sleep, 1: sleep, 2: standby, 3: awake.
  136. * SET_STATE: Set state. Write 1 to trigger, self cleared.
  137. * BBP_DESIRE_STATE: BBP desired state.
  138. * RF_DESIRE_STATE: RF desired state.
  139. * BBP_CURRENT_STATE: BBP current state.
  140. * RF_CURRENT_STATE: RF current state.
  141. * PUT_TO_SLEEP: Put to sleep. Write 1 to trigger, self cleared.
  142. */
  143. #define MAC_CSR17 0x0422
  144. #define MAC_CSR17_SET_STATE FIELD16(0x0001)
  145. #define MAC_CSR17_BBP_DESIRE_STATE FIELD16(0x0006)
  146. #define MAC_CSR17_RF_DESIRE_STATE FIELD16(0x0018)
  147. #define MAC_CSR17_BBP_CURR_STATE FIELD16(0x0060)
  148. #define MAC_CSR17_RF_CURR_STATE FIELD16(0x0180)
  149. #define MAC_CSR17_PUT_TO_SLEEP FIELD16(0x0200)
  150. /*
  151. * MAC_CSR18: Wakeup timer register.
  152. * DELAY_AFTER_BEACON: Delay after Tbcn expired in units of 1/16 TU.
  153. * BEACONS_BEFORE_WAKEUP: Number of beacon before wakeup.
  154. * AUTO_WAKE: Enable auto wakeup / sleep mechanism.
  155. */
  156. #define MAC_CSR18 0x0424
  157. #define MAC_CSR18_DELAY_AFTER_BEACON FIELD16(0x00ff)
  158. #define MAC_CSR18_BEACONS_BEFORE_WAKEUP FIELD16(0x7f00)
  159. #define MAC_CSR18_AUTO_WAKE FIELD16(0x8000)
  160. /*
  161. * MAC_CSR19: GPIO control register.
  162. */
  163. #define MAC_CSR19 0x0426
  164. /*
  165. * MAC_CSR20: LED control register.
  166. * ACTIVITY: 0: idle, 1: active.
  167. * LINK: 0: linkoff, 1: linkup.
  168. * ACTIVITY_POLARITY: 0: active low, 1: active high.
  169. */
  170. #define MAC_CSR20 0x0428
  171. #define MAC_CSR20_ACTIVITY FIELD16(0x0001)
  172. #define MAC_CSR20_LINK FIELD16(0x0002)
  173. #define MAC_CSR20_ACTIVITY_POLARITY FIELD16(0x0004)
  174. /*
  175. * MAC_CSR21: LED control register.
  176. * ON_PERIOD: On period, default 70ms.
  177. * OFF_PERIOD: Off period, default 30ms.
  178. */
  179. #define MAC_CSR21 0x042a
  180. #define MAC_CSR21_ON_PERIOD FIELD16(0x00ff)
  181. #define MAC_CSR21_OFF_PERIOD FIELD16(0xff00)
  182. /*
  183. * Collision window control register.
  184. */
  185. #define MAC_CSR22 0x042c
  186. /*
  187. * Transmit related CSRs.
  188. * Some values are set in TU, whereas 1 TU == 1024 us.
  189. */
  190. /*
  191. * TXRX_CSR0: Security control register.
  192. */
  193. #define TXRX_CSR0 0x0440
  194. #define TXRX_CSR0_ALGORITHM FIELD16(0x0007)
  195. #define TXRX_CSR0_IV_OFFSET FIELD16(0x01f8)
  196. #define TXRX_CSR0_KEY_ID FIELD16(0x1e00)
  197. /*
  198. * TXRX_CSR1: TX configuration.
  199. * ACK_TIMEOUT: ACK Timeout in unit of 1-us.
  200. * TSF_OFFSET: TSF offset in MAC header.
  201. * AUTO_SEQUENCE: Let ASIC control frame sequence number.
  202. */
  203. #define TXRX_CSR1 0x0442
  204. #define TXRX_CSR1_ACK_TIMEOUT FIELD16(0x00ff)
  205. #define TXRX_CSR1_TSF_OFFSET FIELD16(0x7f00)
  206. #define TXRX_CSR1_AUTO_SEQUENCE FIELD16(0x8000)
  207. /*
  208. * TXRX_CSR2: RX control.
  209. * DISABLE_RX: Disable rx engine.
  210. * DROP_CRC: Drop crc error.
  211. * DROP_PHYSICAL: Drop physical error.
  212. * DROP_CONTROL: Drop control frame.
  213. * DROP_NOT_TO_ME: Drop not to me unicast frame.
  214. * DROP_TODS: Drop frame tods bit is true.
  215. * DROP_VERSION_ERROR: Drop version error frame.
  216. * DROP_MCAST: Drop multicast frames.
  217. * DROP_BCAST: Drop broadcast frames.
  218. */
  219. #define TXRX_CSR2 0x0444
  220. #define TXRX_CSR2_DISABLE_RX FIELD16(0x0001)
  221. #define TXRX_CSR2_DROP_CRC FIELD16(0x0002)
  222. #define TXRX_CSR2_DROP_PHYSICAL FIELD16(0x0004)
  223. #define TXRX_CSR2_DROP_CONTROL FIELD16(0x0008)
  224. #define TXRX_CSR2_DROP_NOT_TO_ME FIELD16(0x0010)
  225. #define TXRX_CSR2_DROP_TODS FIELD16(0x0020)
  226. #define TXRX_CSR2_DROP_VERSION_ERROR FIELD16(0x0040)
  227. #define TXRX_CSR2_DROP_MULTICAST FIELD16(0x0200)
  228. #define TXRX_CSR2_DROP_BROADCAST FIELD16(0x0400)
  229. /*
  230. * RX BBP ID registers
  231. * TXRX_CSR3: CCK RX BBP ID.
  232. * TXRX_CSR4: OFDM RX BBP ID.
  233. */
  234. #define TXRX_CSR3 0x0446
  235. #define TXRX_CSR4 0x0448
  236. /*
  237. * TXRX_CSR5: CCK TX BBP ID0.
  238. */
  239. #define TXRX_CSR5 0x044a
  240. #define TXRX_CSR5_BBP_ID0 FIELD16(0x007f)
  241. #define TXRX_CSR5_BBP_ID0_VALID FIELD16(0x0080)
  242. #define TXRX_CSR5_BBP_ID1 FIELD16(0x7f00)
  243. #define TXRX_CSR5_BBP_ID1_VALID FIELD16(0x8000)
  244. /*
  245. * TXRX_CSR6: CCK TX BBP ID1.
  246. */
  247. #define TXRX_CSR6 0x044c
  248. #define TXRX_CSR6_BBP_ID0 FIELD16(0x007f)
  249. #define TXRX_CSR6_BBP_ID0_VALID FIELD16(0x0080)
  250. #define TXRX_CSR6_BBP_ID1 FIELD16(0x7f00)
  251. #define TXRX_CSR6_BBP_ID1_VALID FIELD16(0x8000)
  252. /*
  253. * TXRX_CSR7: OFDM TX BBP ID0.
  254. */
  255. #define TXRX_CSR7 0x044e
  256. #define TXRX_CSR7_BBP_ID0 FIELD16(0x007f)
  257. #define TXRX_CSR7_BBP_ID0_VALID FIELD16(0x0080)
  258. #define TXRX_CSR7_BBP_ID1 FIELD16(0x7f00)
  259. #define TXRX_CSR7_BBP_ID1_VALID FIELD16(0x8000)
  260. /*
  261. * TXRX_CSR5: OFDM TX BBP ID1.
  262. */
  263. #define TXRX_CSR8 0x0450
  264. #define TXRX_CSR8_BBP_ID0 FIELD16(0x007f)
  265. #define TXRX_CSR8_BBP_ID0_VALID FIELD16(0x0080)
  266. #define TXRX_CSR8_BBP_ID1 FIELD16(0x7f00)
  267. #define TXRX_CSR8_BBP_ID1_VALID FIELD16(0x8000)
  268. /*
  269. * TXRX_CSR9: TX ACK time-out.
  270. */
  271. #define TXRX_CSR9 0x0452
  272. /*
  273. * TXRX_CSR10: Auto responder control.
  274. */
  275. #define TXRX_CSR10 0x0454
  276. #define TXRX_CSR10_AUTORESPOND_PREAMBLE FIELD16(0x0004)
  277. /*
  278. * TXRX_CSR11: Auto responder basic rate.
  279. */
  280. #define TXRX_CSR11 0x0456
  281. /*
  282. * ACK/CTS time registers.
  283. */
  284. #define TXRX_CSR12 0x0458
  285. #define TXRX_CSR13 0x045a
  286. #define TXRX_CSR14 0x045c
  287. #define TXRX_CSR15 0x045e
  288. #define TXRX_CSR16 0x0460
  289. #define TXRX_CSR17 0x0462
  290. /*
  291. * TXRX_CSR18: Synchronization control register.
  292. */
  293. #define TXRX_CSR18 0x0464
  294. #define TXRX_CSR18_OFFSET FIELD16(0x000f)
  295. #define TXRX_CSR18_INTERVAL FIELD16(0xfff0)
  296. /*
  297. * TXRX_CSR19: Synchronization control register.
  298. * TSF_COUNT: Enable TSF auto counting.
  299. * TSF_SYNC: Tsf sync, 0: disable, 1: infra, 2: ad-hoc/master mode.
  300. * TBCN: Enable Tbcn with reload value.
  301. * BEACON_GEN: Enable beacon generator.
  302. */
  303. #define TXRX_CSR19 0x0466
  304. #define TXRX_CSR19_TSF_COUNT FIELD16(0x0001)
  305. #define TXRX_CSR19_TSF_SYNC FIELD16(0x0006)
  306. #define TXRX_CSR19_TBCN FIELD16(0x0008)
  307. #define TXRX_CSR19_BEACON_GEN FIELD16(0x0010)
  308. /*
  309. * TXRX_CSR20: Tx BEACON offset time control register.
  310. * OFFSET: In units of usec.
  311. * BCN_EXPECT_WINDOW: Default: 2^CWmin
  312. */
  313. #define TXRX_CSR20 0x0468
  314. #define TXRX_CSR20_OFFSET FIELD16(0x1fff)
  315. #define TXRX_CSR20_BCN_EXPECT_WINDOW FIELD16(0xe000)
  316. /*
  317. * TXRX_CSR21
  318. */
  319. #define TXRX_CSR21 0x046a
  320. /*
  321. * Encryption related CSRs.
  322. *
  323. */
  324. /*
  325. * SEC_CSR0-SEC_CSR7: Shared key 0, word 0-7
  326. */
  327. #define SEC_CSR0 0x0480
  328. #define SEC_CSR1 0x0482
  329. #define SEC_CSR2 0x0484
  330. #define SEC_CSR3 0x0486
  331. #define SEC_CSR4 0x0488
  332. #define SEC_CSR5 0x048a
  333. #define SEC_CSR6 0x048c
  334. #define SEC_CSR7 0x048e
  335. /*
  336. * SEC_CSR8-SEC_CSR15: Shared key 1, word 0-7
  337. */
  338. #define SEC_CSR8 0x0490
  339. #define SEC_CSR9 0x0492
  340. #define SEC_CSR10 0x0494
  341. #define SEC_CSR11 0x0496
  342. #define SEC_CSR12 0x0498
  343. #define SEC_CSR13 0x049a
  344. #define SEC_CSR14 0x049c
  345. #define SEC_CSR15 0x049e
  346. /*
  347. * SEC_CSR16-SEC_CSR23: Shared key 2, word 0-7
  348. */
  349. #define SEC_CSR16 0x04a0
  350. #define SEC_CSR17 0x04a2
  351. #define SEC_CSR18 0X04A4
  352. #define SEC_CSR19 0x04a6
  353. #define SEC_CSR20 0x04a8
  354. #define SEC_CSR21 0x04aa
  355. #define SEC_CSR22 0x04ac
  356. #define SEC_CSR23 0x04ae
  357. /*
  358. * SEC_CSR24-SEC_CSR31: Shared key 3, word 0-7
  359. */
  360. #define SEC_CSR24 0x04b0
  361. #define SEC_CSR25 0x04b2
  362. #define SEC_CSR26 0x04b4
  363. #define SEC_CSR27 0x04b6
  364. #define SEC_CSR28 0x04b8
  365. #define SEC_CSR29 0x04ba
  366. #define SEC_CSR30 0x04bc
  367. #define SEC_CSR31 0x04be
  368. /*
  369. * PHY control registers.
  370. */
  371. /*
  372. * PHY_CSR0: RF switching timing control.
  373. */
  374. #define PHY_CSR0 0x04c0
  375. /*
  376. * PHY_CSR1: TX PA configuration.
  377. */
  378. #define PHY_CSR1 0x04c2
  379. /*
  380. * MAC configuration registers.
  381. * PHY_CSR2: TX MAC configuration.
  382. * PHY_CSR3: RX MAC configuration.
  383. */
  384. #define PHY_CSR2 0x04c4
  385. #define PHY_CSR3 0x04c6
  386. /*
  387. * PHY_CSR4: Interface configuration.
  388. */
  389. #define PHY_CSR4 0x04c8
  390. #define PHY_CSR4_LOW_RF_LE FIELD16(0x0001)
  391. /*
  392. * BBP pre-TX registers.
  393. * PHY_CSR5: BBP pre-TX CCK.
  394. */
  395. #define PHY_CSR5 0x04ca
  396. #define PHY_CSR5_CCK FIELD16(0x0003)
  397. #define PHY_CSR5_CCK_FLIP FIELD16(0x0004)
  398. /*
  399. * BBP pre-TX registers.
  400. * PHY_CSR6: BBP pre-TX OFDM.
  401. */
  402. #define PHY_CSR6 0x04cc
  403. #define PHY_CSR6_OFDM FIELD16(0x0003)
  404. #define PHY_CSR6_OFDM_FLIP FIELD16(0x0004)
  405. /*
  406. * PHY_CSR7: BBP access register 0.
  407. * BBP_DATA: BBP data.
  408. * BBP_REG_ID: BBP register ID.
  409. * BBP_READ_CONTROL: 0: write, 1: read.
  410. */
  411. #define PHY_CSR7 0x04ce
  412. #define PHY_CSR7_DATA FIELD16(0x00ff)
  413. #define PHY_CSR7_REG_ID FIELD16(0x7f00)
  414. #define PHY_CSR7_READ_CONTROL FIELD16(0x8000)
  415. /*
  416. * PHY_CSR8: BBP access register 1.
  417. * BBP_BUSY: ASIC is busy execute BBP programming.
  418. */
  419. #define PHY_CSR8 0x04d0
  420. #define PHY_CSR8_BUSY FIELD16(0x0001)
  421. /*
  422. * PHY_CSR9: RF access register.
  423. * RF_VALUE: Register value + id to program into rf/if.
  424. */
  425. #define PHY_CSR9 0x04d2
  426. #define PHY_CSR9_RF_VALUE FIELD16(0xffff)
  427. /*
  428. * PHY_CSR10: RF access register.
  429. * RF_VALUE: Register value + id to program into rf/if.
  430. * RF_NUMBER_OF_BITS: Number of bits used in value (i:20, rfmd:22).
  431. * RF_IF_SELECT: Chip to program: 0: rf, 1: if.
  432. * RF_PLL_LD: Rf pll_ld status.
  433. * RF_BUSY: 1: asic is busy execute rf programming.
  434. */
  435. #define PHY_CSR10 0x04d4
  436. #define PHY_CSR10_RF_VALUE FIELD16(0x00ff)
  437. #define PHY_CSR10_RF_NUMBER_OF_BITS FIELD16(0x1f00)
  438. #define PHY_CSR10_RF_IF_SELECT FIELD16(0x2000)
  439. #define PHY_CSR10_RF_PLL_LD FIELD16(0x4000)
  440. #define PHY_CSR10_RF_BUSY FIELD16(0x8000)
  441. /*
  442. * STA_CSR0: FCS error count.
  443. * FCS_ERROR: FCS error count, cleared when read.
  444. */
  445. #define STA_CSR0 0x04e0
  446. #define STA_CSR0_FCS_ERROR FIELD16(0xffff)
  447. /*
  448. * STA_CSR1: PLCP error count.
  449. */
  450. #define STA_CSR1 0x04e2
  451. /*
  452. * STA_CSR2: LONG error count.
  453. */
  454. #define STA_CSR2 0x04e4
  455. /*
  456. * STA_CSR3: CCA false alarm.
  457. * FALSE_CCA_ERROR: False CCA error count, cleared when read.
  458. */
  459. #define STA_CSR3 0x04e6
  460. #define STA_CSR3_FALSE_CCA_ERROR FIELD16(0xffff)
  461. /*
  462. * STA_CSR4: RX FIFO overflow.
  463. */
  464. #define STA_CSR4 0x04e8
  465. /*
  466. * STA_CSR5: Beacon sent counter.
  467. */
  468. #define STA_CSR5 0x04ea
  469. /*
  470. * Statistics registers
  471. */
  472. #define STA_CSR6 0x04ec
  473. #define STA_CSR7 0x04ee
  474. #define STA_CSR8 0x04f0
  475. #define STA_CSR9 0x04f2
  476. #define STA_CSR10 0x04f4
  477. /*
  478. * BBP registers.
  479. * The wordsize of the BBP is 8 bits.
  480. */
  481. /*
  482. * R2: TX antenna control
  483. */
  484. #define BBP_R2_TX_ANTENNA FIELD8(0x03)
  485. #define BBP_R2_TX_IQ_FLIP FIELD8(0x04)
  486. /*
  487. * R14: RX antenna control
  488. */
  489. #define BBP_R14_RX_ANTENNA FIELD8(0x03)
  490. #define BBP_R14_RX_IQ_FLIP FIELD8(0x04)
  491. /*
  492. * RF registers.
  493. */
  494. /*
  495. * RF 1
  496. */
  497. #define RF1_TUNER FIELD32(0x00020000)
  498. /*
  499. * RF 3
  500. */
  501. #define RF3_TUNER FIELD32(0x00000100)
  502. #define RF3_TXPOWER FIELD32(0x00003e00)
  503. /*
  504. * EEPROM contents.
  505. */
  506. /*
  507. * HW MAC address.
  508. */
  509. #define EEPROM_MAC_ADDR_0 0x0002
  510. #define EEPROM_MAC_ADDR_BYTE0 FIELD16(0x00ff)
  511. #define EEPROM_MAC_ADDR_BYTE1 FIELD16(0xff00)
  512. #define EEPROM_MAC_ADDR1 0x0003
  513. #define EEPROM_MAC_ADDR_BYTE2 FIELD16(0x00ff)
  514. #define EEPROM_MAC_ADDR_BYTE3 FIELD16(0xff00)
  515. #define EEPROM_MAC_ADDR_2 0x0004
  516. #define EEPROM_MAC_ADDR_BYTE4 FIELD16(0x00ff)
  517. #define EEPROM_MAC_ADDR_BYTE5 FIELD16(0xff00)
  518. /*
  519. * EEPROM antenna.
  520. * ANTENNA_NUM: Number of antenna's.
  521. * TX_DEFAULT: Default antenna 0: diversity, 1: A, 2: B.
  522. * RX_DEFAULT: Default antenna 0: diversity, 1: A, 2: B.
  523. * LED_MODE: 0: default, 1: TX/RX activity, 2: Single (ignore link), 3: rsvd.
  524. * DYN_TXAGC: Dynamic TX AGC control.
  525. * HARDWARE_RADIO: 1: Hardware controlled radio. Read GPIO0.
  526. * RF_TYPE: Rf_type of this adapter.
  527. */
  528. #define EEPROM_ANTENNA 0x000b
  529. #define EEPROM_ANTENNA_NUM FIELD16(0x0003)
  530. #define EEPROM_ANTENNA_TX_DEFAULT FIELD16(0x000c)
  531. #define EEPROM_ANTENNA_RX_DEFAULT FIELD16(0x0030)
  532. #define EEPROM_ANTENNA_LED_MODE FIELD16(0x01c0)
  533. #define EEPROM_ANTENNA_DYN_TXAGC FIELD16(0x0200)
  534. #define EEPROM_ANTENNA_HARDWARE_RADIO FIELD16(0x0400)
  535. #define EEPROM_ANTENNA_RF_TYPE FIELD16(0xf800)
  536. /*
  537. * EEPROM NIC config.
  538. * CARDBUS_ACCEL: 0: enable, 1: disable.
  539. * DYN_BBP_TUNE: 0: enable, 1: disable.
  540. * CCK_TX_POWER: CCK TX power compensation.
  541. */
  542. #define EEPROM_NIC 0x000c
  543. #define EEPROM_NIC_CARDBUS_ACCEL FIELD16(0x0001)
  544. #define EEPROM_NIC_DYN_BBP_TUNE FIELD16(0x0002)
  545. #define EEPROM_NIC_CCK_TX_POWER FIELD16(0x000c)
  546. /*
  547. * EEPROM geography.
  548. * GEO: Default geography setting for device.
  549. */
  550. #define EEPROM_GEOGRAPHY 0x000d
  551. #define EEPROM_GEOGRAPHY_GEO FIELD16(0x0f00)
  552. /*
  553. * EEPROM BBP.
  554. */
  555. #define EEPROM_BBP_START 0x000e
  556. #define EEPROM_BBP_SIZE 16
  557. #define EEPROM_BBP_VALUE FIELD16(0x00ff)
  558. #define EEPROM_BBP_REG_ID FIELD16(0xff00)
  559. /*
  560. * EEPROM TXPOWER
  561. */
  562. #define EEPROM_TXPOWER_START 0x001e
  563. #define EEPROM_TXPOWER_SIZE 7
  564. #define EEPROM_TXPOWER_1 FIELD16(0x00ff)
  565. #define EEPROM_TXPOWER_2 FIELD16(0xff00)
  566. /*
  567. * EEPROM Tuning threshold
  568. */
  569. #define EEPROM_BBPTUNE 0x0030
  570. #define EEPROM_BBPTUNE_THRESHOLD FIELD16(0x00ff)
  571. /*
  572. * EEPROM BBP R24 Tuning.
  573. */
  574. #define EEPROM_BBPTUNE_R24 0x0031
  575. #define EEPROM_BBPTUNE_R24_LOW FIELD16(0x00ff)
  576. #define EEPROM_BBPTUNE_R24_HIGH FIELD16(0xff00)
  577. /*
  578. * EEPROM BBP R25 Tuning.
  579. */
  580. #define EEPROM_BBPTUNE_R25 0x0032
  581. #define EEPROM_BBPTUNE_R25_LOW FIELD16(0x00ff)
  582. #define EEPROM_BBPTUNE_R25_HIGH FIELD16(0xff00)
  583. /*
  584. * EEPROM BBP R24 Tuning.
  585. */
  586. #define EEPROM_BBPTUNE_R61 0x0033
  587. #define EEPROM_BBPTUNE_R61_LOW FIELD16(0x00ff)
  588. #define EEPROM_BBPTUNE_R61_HIGH FIELD16(0xff00)
  589. /*
  590. * EEPROM BBP VGC Tuning.
  591. */
  592. #define EEPROM_BBPTUNE_VGC 0x0034
  593. #define EEPROM_BBPTUNE_VGCUPPER FIELD16(0x00ff)
  594. /*
  595. * EEPROM BBP R17 Tuning.
  596. */
  597. #define EEPROM_BBPTUNE_R17 0x0035
  598. #define EEPROM_BBPTUNE_R17_LOW FIELD16(0x00ff)
  599. #define EEPROM_BBPTUNE_R17_HIGH FIELD16(0xff00)
  600. /*
  601. * RSSI <-> dBm offset calibration
  602. */
  603. #define EEPROM_CALIBRATE_OFFSET 0x0036
  604. #define EEPROM_CALIBRATE_OFFSET_RSSI FIELD16(0x00ff)
  605. /*
  606. * DMA descriptor defines.
  607. */
  608. #define TXD_DESC_SIZE ( 5 * sizeof(struct data_desc) )
  609. #define RXD_DESC_SIZE ( 4 * sizeof(struct data_desc) )
  610. /*
  611. * TX descriptor format for TX, PRIO, ATIM and Beacon Ring.
  612. */
  613. /*
  614. * Word0
  615. */
  616. #define TXD_W0_PACKET_ID FIELD32(0x0000000f)
  617. #define TXD_W0_RETRY_LIMIT FIELD32(0x000000f0)
  618. #define TXD_W0_MORE_FRAG FIELD32(0x00000100)
  619. #define TXD_W0_ACK FIELD32(0x00000200)
  620. #define TXD_W0_TIMESTAMP FIELD32(0x00000400)
  621. #define TXD_W0_OFDM FIELD32(0x00000800)
  622. #define TXD_W0_NEW_SEQ FIELD32(0x00001000)
  623. #define TXD_W0_IFS FIELD32(0x00006000)
  624. #define TXD_W0_DATABYTE_COUNT FIELD32(0x0fff0000)
  625. #define TXD_W0_CIPHER FIELD32(0x20000000)
  626. #define TXD_W0_KEY_ID FIELD32(0xc0000000)
  627. /*
  628. * Word1
  629. */
  630. #define TXD_W1_IV_OFFSET FIELD32(0x0000003f)
  631. #define TXD_W1_AIFS FIELD32(0x000000c0)
  632. #define TXD_W1_CWMIN FIELD32(0x00000f00)
  633. #define TXD_W1_CWMAX FIELD32(0x0000f000)
  634. /*
  635. * Word2: PLCP information
  636. */
  637. #define TXD_W2_PLCP_SIGNAL FIELD32(0x000000ff)
  638. #define TXD_W2_PLCP_SERVICE FIELD32(0x0000ff00)
  639. #define TXD_W2_PLCP_LENGTH_LOW FIELD32(0x00ff0000)
  640. #define TXD_W2_PLCP_LENGTH_HIGH FIELD32(0xff000000)
  641. /*
  642. * Word3
  643. */
  644. #define TXD_W3_IV FIELD32(0xffffffff)
  645. /*
  646. * Word4
  647. */
  648. #define TXD_W4_EIV FIELD32(0xffffffff)
  649. /*
  650. * RX descriptor format for RX Ring.
  651. */
  652. /*
  653. * Word0
  654. */
  655. #define RXD_W0_UNICAST_TO_ME FIELD32(0x00000002)
  656. #define RXD_W0_MULTICAST FIELD32(0x00000004)
  657. #define RXD_W0_BROADCAST FIELD32(0x00000008)
  658. #define RXD_W0_MY_BSS FIELD32(0x00000010)
  659. #define RXD_W0_CRC_ERROR FIELD32(0x00000020)
  660. #define RXD_W0_OFDM FIELD32(0x00000040)
  661. #define RXD_W0_PHYSICAL_ERROR FIELD32(0x00000080)
  662. #define RXD_W0_CIPHER FIELD32(0x00000100)
  663. #define RXD_W0_CIPHER_ERROR FIELD32(0x00000200)
  664. #define RXD_W0_DATABYTE_COUNT FIELD32(0x0fff0000)
  665. /*
  666. * Word1
  667. */
  668. #define RXD_W1_RSSI FIELD32(0x000000ff)
  669. #define RXD_W1_SIGNAL FIELD32(0x0000ff00)
  670. /*
  671. * Word2
  672. */
  673. #define RXD_W2_IV FIELD32(0xffffffff)
  674. /*
  675. * Word3
  676. */
  677. #define RXD_W3_EIV FIELD32(0xffffffff)
  678. /*
  679. * Macro's for converting txpower from EEPROM to dscape value
  680. * and from dscape value to register value.
  681. */
  682. #define MIN_TXPOWER 0
  683. #define MAX_TXPOWER 31
  684. #define DEFAULT_TXPOWER 24
  685. #define TXPOWER_FROM_DEV(__txpower) \
  686. ({ \
  687. ((__txpower) > MAX_TXPOWER) ? \
  688. DEFAULT_TXPOWER : (__txpower); \
  689. })
  690. #define TXPOWER_TO_DEV(__txpower) \
  691. ({ \
  692. ((__txpower) <= MIN_TXPOWER) ? MIN_TXPOWER : \
  693. (((__txpower) >= MAX_TXPOWER) ? MAX_TXPOWER : \
  694. (__txpower)); \
  695. })
  696. #endif /* RT2500USB_H */