rt2400pci.h 26 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943
  1. /*
  2. Copyright (C) 2004 - 2007 rt2x00 SourceForge Project
  3. <http://rt2x00.serialmonkey.com>
  4. This program is free software; you can redistribute it and/or modify
  5. it under the terms of the GNU General Public License as published by
  6. the Free Software Foundation; either version 2 of the License, or
  7. (at your option) any later version.
  8. This program is distributed in the hope that it will be useful,
  9. but WITHOUT ANY WARRANTY; without even the implied warranty of
  10. MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  11. GNU General Public License for more details.
  12. You should have received a copy of the GNU General Public License
  13. along with this program; if not, write to the
  14. Free Software Foundation, Inc.,
  15. 59 Temple Place - Suite 330, Boston, MA 02111-1307, USA.
  16. */
  17. /*
  18. Module: rt2400pci
  19. Abstract: Data structures and registers for the rt2400pci module.
  20. Supported chipsets: RT2460.
  21. */
  22. #ifndef RT2400PCI_H
  23. #define RT2400PCI_H
  24. /*
  25. * RF chip defines.
  26. */
  27. #define RF2420 0x0000
  28. #define RF2421 0x0001
  29. /*
  30. * Signal information.
  31. * Defaul offset is required for RSSI <-> dBm conversion.
  32. */
  33. #define MAX_SIGNAL 100
  34. #define MAX_RX_SSI -1
  35. #define DEFAULT_RSSI_OFFSET 100
  36. /*
  37. * Register layout information.
  38. */
  39. #define CSR_REG_BASE 0x0000
  40. #define CSR_REG_SIZE 0x014c
  41. #define EEPROM_BASE 0x0000
  42. #define EEPROM_SIZE 0x0100
  43. #define BBP_SIZE 0x0020
  44. #define RF_SIZE 0x0010
  45. /*
  46. * Control/Status Registers(CSR).
  47. * Some values are set in TU, whereas 1 TU == 1024 us.
  48. */
  49. /*
  50. * CSR0: ASIC revision number.
  51. */
  52. #define CSR0 0x0000
  53. /*
  54. * CSR1: System control register.
  55. * SOFT_RESET: Software reset, 1: reset, 0: normal.
  56. * BBP_RESET: Hardware reset, 1: reset, 0, release.
  57. * HOST_READY: Host ready after initialization.
  58. */
  59. #define CSR1 0x0004
  60. #define CSR1_SOFT_RESET FIELD32(0x00000001)
  61. #define CSR1_BBP_RESET FIELD32(0x00000002)
  62. #define CSR1_HOST_READY FIELD32(0x00000004)
  63. /*
  64. * CSR2: System admin status register (invalid).
  65. */
  66. #define CSR2 0x0008
  67. /*
  68. * CSR3: STA MAC address register 0.
  69. */
  70. #define CSR3 0x000c
  71. #define CSR3_BYTE0 FIELD32(0x000000ff)
  72. #define CSR3_BYTE1 FIELD32(0x0000ff00)
  73. #define CSR3_BYTE2 FIELD32(0x00ff0000)
  74. #define CSR3_BYTE3 FIELD32(0xff000000)
  75. /*
  76. * CSR4: STA MAC address register 1.
  77. */
  78. #define CSR4 0x0010
  79. #define CSR4_BYTE4 FIELD32(0x000000ff)
  80. #define CSR4_BYTE5 FIELD32(0x0000ff00)
  81. /*
  82. * CSR5: BSSID register 0.
  83. */
  84. #define CSR5 0x0014
  85. #define CSR5_BYTE0 FIELD32(0x000000ff)
  86. #define CSR5_BYTE1 FIELD32(0x0000ff00)
  87. #define CSR5_BYTE2 FIELD32(0x00ff0000)
  88. #define CSR5_BYTE3 FIELD32(0xff000000)
  89. /*
  90. * CSR6: BSSID register 1.
  91. */
  92. #define CSR6 0x0018
  93. #define CSR6_BYTE4 FIELD32(0x000000ff)
  94. #define CSR6_BYTE5 FIELD32(0x0000ff00)
  95. /*
  96. * CSR7: Interrupt source register.
  97. * Write 1 to clear interrupt.
  98. * TBCN_EXPIRE: Beacon timer expired interrupt.
  99. * TWAKE_EXPIRE: Wakeup timer expired interrupt.
  100. * TATIMW_EXPIRE: Timer of atim window expired interrupt.
  101. * TXDONE_TXRING: Tx ring transmit done interrupt.
  102. * TXDONE_ATIMRING: Atim ring transmit done interrupt.
  103. * TXDONE_PRIORING: Priority ring transmit done interrupt.
  104. * RXDONE: Receive done interrupt.
  105. */
  106. #define CSR7 0x001c
  107. #define CSR7_TBCN_EXPIRE FIELD32(0x00000001)
  108. #define CSR7_TWAKE_EXPIRE FIELD32(0x00000002)
  109. #define CSR7_TATIMW_EXPIRE FIELD32(0x00000004)
  110. #define CSR7_TXDONE_TXRING FIELD32(0x00000008)
  111. #define CSR7_TXDONE_ATIMRING FIELD32(0x00000010)
  112. #define CSR7_TXDONE_PRIORING FIELD32(0x00000020)
  113. #define CSR7_RXDONE FIELD32(0x00000040)
  114. /*
  115. * CSR8: Interrupt mask register.
  116. * Write 1 to mask interrupt.
  117. * TBCN_EXPIRE: Beacon timer expired interrupt.
  118. * TWAKE_EXPIRE: Wakeup timer expired interrupt.
  119. * TATIMW_EXPIRE: Timer of atim window expired interrupt.
  120. * TXDONE_TXRING: Tx ring transmit done interrupt.
  121. * TXDONE_ATIMRING: Atim ring transmit done interrupt.
  122. * TXDONE_PRIORING: Priority ring transmit done interrupt.
  123. * RXDONE: Receive done interrupt.
  124. */
  125. #define CSR8 0x0020
  126. #define CSR8_TBCN_EXPIRE FIELD32(0x00000001)
  127. #define CSR8_TWAKE_EXPIRE FIELD32(0x00000002)
  128. #define CSR8_TATIMW_EXPIRE FIELD32(0x00000004)
  129. #define CSR8_TXDONE_TXRING FIELD32(0x00000008)
  130. #define CSR8_TXDONE_ATIMRING FIELD32(0x00000010)
  131. #define CSR8_TXDONE_PRIORING FIELD32(0x00000020)
  132. #define CSR8_RXDONE FIELD32(0x00000040)
  133. /*
  134. * CSR9: Maximum frame length register.
  135. * MAX_FRAME_UNIT: Maximum frame length in 128b unit, default: 12.
  136. */
  137. #define CSR9 0x0024
  138. #define CSR9_MAX_FRAME_UNIT FIELD32(0x00000f80)
  139. /*
  140. * CSR11: Back-off control register.
  141. * CWMIN: CWmin. Default cwmin is 31 (2^5 - 1).
  142. * CWMAX: CWmax. Default cwmax is 1023 (2^10 - 1).
  143. * SLOT_TIME: Slot time, default is 20us for 802.11b.
  144. * LONG_RETRY: Long retry count.
  145. * SHORT_RETRY: Short retry count.
  146. */
  147. #define CSR11 0x002c
  148. #define CSR11_CWMIN FIELD32(0x0000000f)
  149. #define CSR11_CWMAX FIELD32(0x000000f0)
  150. #define CSR11_SLOT_TIME FIELD32(0x00001f00)
  151. #define CSR11_LONG_RETRY FIELD32(0x00ff0000)
  152. #define CSR11_SHORT_RETRY FIELD32(0xff000000)
  153. /*
  154. * CSR12: Synchronization configuration register 0.
  155. * All units in 1/16 TU.
  156. * BEACON_INTERVAL: Beacon interval, default is 100 TU.
  157. * CFPMAX_DURATION: Cfp maximum duration, default is 100 TU.
  158. */
  159. #define CSR12 0x0030
  160. #define CSR12_BEACON_INTERVAL FIELD32(0x0000ffff)
  161. #define CSR12_CFP_MAX_DURATION FIELD32(0xffff0000)
  162. /*
  163. * CSR13: Synchronization configuration register 1.
  164. * All units in 1/16 TU.
  165. * ATIMW_DURATION: Atim window duration.
  166. * CFP_PERIOD: Cfp period, default is 0 TU.
  167. */
  168. #define CSR13 0x0034
  169. #define CSR13_ATIMW_DURATION FIELD32(0x0000ffff)
  170. #define CSR13_CFP_PERIOD FIELD32(0x00ff0000)
  171. /*
  172. * CSR14: Synchronization control register.
  173. * TSF_COUNT: Enable tsf auto counting.
  174. * TSF_SYNC: Tsf sync, 0: disable, 1: infra, 2: ad-hoc/master mode.
  175. * TBCN: Enable tbcn with reload value.
  176. * TCFP: Enable tcfp & cfp / cp switching.
  177. * TATIMW: Enable tatimw & atim window switching.
  178. * BEACON_GEN: Enable beacon generator.
  179. * CFP_COUNT_PRELOAD: Cfp count preload value.
  180. * TBCM_PRELOAD: Tbcn preload value in units of 64us.
  181. */
  182. #define CSR14 0x0038
  183. #define CSR14_TSF_COUNT FIELD32(0x00000001)
  184. #define CSR14_TSF_SYNC FIELD32(0x00000006)
  185. #define CSR14_TBCN FIELD32(0x00000008)
  186. #define CSR14_TCFP FIELD32(0x00000010)
  187. #define CSR14_TATIMW FIELD32(0x00000020)
  188. #define CSR14_BEACON_GEN FIELD32(0x00000040)
  189. #define CSR14_CFP_COUNT_PRELOAD FIELD32(0x0000ff00)
  190. #define CSR14_TBCM_PRELOAD FIELD32(0xffff0000)
  191. /*
  192. * CSR15: Synchronization status register.
  193. * CFP: ASIC is in contention-free period.
  194. * ATIMW: ASIC is in ATIM window.
  195. * BEACON_SENT: Beacon is send.
  196. */
  197. #define CSR15 0x003c
  198. #define CSR15_CFP FIELD32(0x00000001)
  199. #define CSR15_ATIMW FIELD32(0x00000002)
  200. #define CSR15_BEACON_SENT FIELD32(0x00000004)
  201. /*
  202. * CSR16: TSF timer register 0.
  203. */
  204. #define CSR16 0x0040
  205. #define CSR16_LOW_TSFTIMER FIELD32(0xffffffff)
  206. /*
  207. * CSR17: TSF timer register 1.
  208. */
  209. #define CSR17 0x0044
  210. #define CSR17_HIGH_TSFTIMER FIELD32(0xffffffff)
  211. /*
  212. * CSR18: IFS timer register 0.
  213. * SIFS: Sifs, default is 10 us.
  214. * PIFS: Pifs, default is 30 us.
  215. */
  216. #define CSR18 0x0048
  217. #define CSR18_SIFS FIELD32(0x0000ffff)
  218. #define CSR18_PIFS FIELD32(0xffff0000)
  219. /*
  220. * CSR19: IFS timer register 1.
  221. * DIFS: Difs, default is 50 us.
  222. * EIFS: Eifs, default is 364 us.
  223. */
  224. #define CSR19 0x004c
  225. #define CSR19_DIFS FIELD32(0x0000ffff)
  226. #define CSR19_EIFS FIELD32(0xffff0000)
  227. /*
  228. * CSR20: Wakeup timer register.
  229. * DELAY_AFTER_TBCN: Delay after tbcn expired in units of 1/16 TU.
  230. * TBCN_BEFORE_WAKEUP: Number of beacon before wakeup.
  231. * AUTOWAKE: Enable auto wakeup / sleep mechanism.
  232. */
  233. #define CSR20 0x0050
  234. #define CSR20_DELAY_AFTER_TBCN FIELD32(0x0000ffff)
  235. #define CSR20_TBCN_BEFORE_WAKEUP FIELD32(0x00ff0000)
  236. #define CSR20_AUTOWAKE FIELD32(0x01000000)
  237. /*
  238. * CSR21: EEPROM control register.
  239. * RELOAD: Write 1 to reload eeprom content.
  240. * TYPE_93C46: 1: 93c46, 0:93c66.
  241. */
  242. #define CSR21 0x0054
  243. #define CSR21_RELOAD FIELD32(0x00000001)
  244. #define CSR21_EEPROM_DATA_CLOCK FIELD32(0x00000002)
  245. #define CSR21_EEPROM_CHIP_SELECT FIELD32(0x00000004)
  246. #define CSR21_EEPROM_DATA_IN FIELD32(0x00000008)
  247. #define CSR21_EEPROM_DATA_OUT FIELD32(0x00000010)
  248. #define CSR21_TYPE_93C46 FIELD32(0x00000020)
  249. /*
  250. * CSR22: CFP control register.
  251. * CFP_DURATION_REMAIN: Cfp duration remain, in units of TU.
  252. * RELOAD_CFP_DURATION: Write 1 to reload cfp duration remain.
  253. */
  254. #define CSR22 0x0058
  255. #define CSR22_CFP_DURATION_REMAIN FIELD32(0x0000ffff)
  256. #define CSR22_RELOAD_CFP_DURATION FIELD32(0x00010000)
  257. /*
  258. * Transmit related CSRs.
  259. * Some values are set in TU, whereas 1 TU == 1024 us.
  260. */
  261. /*
  262. * TXCSR0: TX Control Register.
  263. * KICK_TX: Kick tx ring.
  264. * KICK_ATIM: Kick atim ring.
  265. * KICK_PRIO: Kick priority ring.
  266. * ABORT: Abort all transmit related ring operation.
  267. */
  268. #define TXCSR0 0x0060
  269. #define TXCSR0_KICK_TX FIELD32(0x00000001)
  270. #define TXCSR0_KICK_ATIM FIELD32(0x00000002)
  271. #define TXCSR0_KICK_PRIO FIELD32(0x00000004)
  272. #define TXCSR0_ABORT FIELD32(0x00000008)
  273. /*
  274. * TXCSR1: TX Configuration Register.
  275. * ACK_TIMEOUT: Ack timeout, default = sifs + 2*slottime + acktime @ 1mbps.
  276. * ACK_CONSUME_TIME: Ack consume time, default = sifs + acktime @ 1mbps.
  277. * TSF_OFFSET: Insert tsf offset.
  278. * AUTORESPONDER: Enable auto responder which include ack & cts.
  279. */
  280. #define TXCSR1 0x0064
  281. #define TXCSR1_ACK_TIMEOUT FIELD32(0x000001ff)
  282. #define TXCSR1_ACK_CONSUME_TIME FIELD32(0x0003fe00)
  283. #define TXCSR1_TSF_OFFSET FIELD32(0x00fc0000)
  284. #define TXCSR1_AUTORESPONDER FIELD32(0x01000000)
  285. /*
  286. * TXCSR2: Tx descriptor configuration register.
  287. * TXD_SIZE: Tx descriptor size, default is 48.
  288. * NUM_TXD: Number of tx entries in ring.
  289. * NUM_ATIM: Number of atim entries in ring.
  290. * NUM_PRIO: Number of priority entries in ring.
  291. */
  292. #define TXCSR2 0x0068
  293. #define TXCSR2_TXD_SIZE FIELD32(0x000000ff)
  294. #define TXCSR2_NUM_TXD FIELD32(0x0000ff00)
  295. #define TXCSR2_NUM_ATIM FIELD32(0x00ff0000)
  296. #define TXCSR2_NUM_PRIO FIELD32(0xff000000)
  297. /*
  298. * TXCSR3: TX Ring Base address register.
  299. */
  300. #define TXCSR3 0x006c
  301. #define TXCSR3_TX_RING_REGISTER FIELD32(0xffffffff)
  302. /*
  303. * TXCSR4: TX Atim Ring Base address register.
  304. */
  305. #define TXCSR4 0x0070
  306. #define TXCSR4_ATIM_RING_REGISTER FIELD32(0xffffffff)
  307. /*
  308. * TXCSR5: TX Prio Ring Base address register.
  309. */
  310. #define TXCSR5 0x0074
  311. #define TXCSR5_PRIO_RING_REGISTER FIELD32(0xffffffff)
  312. /*
  313. * TXCSR6: Beacon Base address register.
  314. */
  315. #define TXCSR6 0x0078
  316. #define TXCSR6_BEACON_RING_REGISTER FIELD32(0xffffffff)
  317. /*
  318. * TXCSR7: Auto responder control register.
  319. * AR_POWERMANAGEMENT: Auto responder power management bit.
  320. */
  321. #define TXCSR7 0x007c
  322. #define TXCSR7_AR_POWERMANAGEMENT FIELD32(0x00000001)
  323. /*
  324. * Receive related CSRs.
  325. * Some values are set in TU, whereas 1 TU == 1024 us.
  326. */
  327. /*
  328. * RXCSR0: RX Control Register.
  329. * DISABLE_RX: Disable rx engine.
  330. * DROP_CRC: Drop crc error.
  331. * DROP_PHYSICAL: Drop physical error.
  332. * DROP_CONTROL: Drop control frame.
  333. * DROP_NOT_TO_ME: Drop not to me unicast frame.
  334. * DROP_TODS: Drop frame tods bit is true.
  335. * DROP_VERSION_ERROR: Drop version error frame.
  336. * PASS_CRC: Pass all packets with crc attached.
  337. */
  338. #define RXCSR0 0x0080
  339. #define RXCSR0_DISABLE_RX FIELD32(0x00000001)
  340. #define RXCSR0_DROP_CRC FIELD32(0x00000002)
  341. #define RXCSR0_DROP_PHYSICAL FIELD32(0x00000004)
  342. #define RXCSR0_DROP_CONTROL FIELD32(0x00000008)
  343. #define RXCSR0_DROP_NOT_TO_ME FIELD32(0x00000010)
  344. #define RXCSR0_DROP_TODS FIELD32(0x00000020)
  345. #define RXCSR0_DROP_VERSION_ERROR FIELD32(0x00000040)
  346. #define RXCSR0_PASS_CRC FIELD32(0x00000080)
  347. /*
  348. * RXCSR1: RX descriptor configuration register.
  349. * RXD_SIZE: Rx descriptor size, default is 32b.
  350. * NUM_RXD: Number of rx entries in ring.
  351. */
  352. #define RXCSR1 0x0084
  353. #define RXCSR1_RXD_SIZE FIELD32(0x000000ff)
  354. #define RXCSR1_NUM_RXD FIELD32(0x0000ff00)
  355. /*
  356. * RXCSR2: RX Ring base address register.
  357. */
  358. #define RXCSR2 0x0088
  359. #define RXCSR2_RX_RING_REGISTER FIELD32(0xffffffff)
  360. /*
  361. * RXCSR3: BBP ID register for Rx operation.
  362. * BBP_ID#: BBP register # id.
  363. * BBP_ID#_VALID: BBP register # id is valid or not.
  364. */
  365. #define RXCSR3 0x0090
  366. #define RXCSR3_BBP_ID0 FIELD32(0x0000007f)
  367. #define RXCSR3_BBP_ID0_VALID FIELD32(0x00000080)
  368. #define RXCSR3_BBP_ID1 FIELD32(0x00007f00)
  369. #define RXCSR3_BBP_ID1_VALID FIELD32(0x00008000)
  370. #define RXCSR3_BBP_ID2 FIELD32(0x007f0000)
  371. #define RXCSR3_BBP_ID2_VALID FIELD32(0x00800000)
  372. #define RXCSR3_BBP_ID3 FIELD32(0x7f000000)
  373. #define RXCSR3_BBP_ID3_VALID FIELD32(0x80000000)
  374. /*
  375. * RXCSR4: BBP ID register for Rx operation.
  376. * BBP_ID#: BBP register # id.
  377. * BBP_ID#_VALID: BBP register # id is valid or not.
  378. */
  379. #define RXCSR4 0x0094
  380. #define RXCSR4_BBP_ID4 FIELD32(0x0000007f)
  381. #define RXCSR4_BBP_ID4_VALID FIELD32(0x00000080)
  382. #define RXCSR4_BBP_ID5 FIELD32(0x00007f00)
  383. #define RXCSR4_BBP_ID5_VALID FIELD32(0x00008000)
  384. /*
  385. * ARCSR0: Auto Responder PLCP config register 0.
  386. * ARCSR0_AR_BBP_DATA#: Auto responder BBP register # data.
  387. * ARCSR0_AR_BBP_ID#: Auto responder BBP register # Id.
  388. */
  389. #define ARCSR0 0x0098
  390. #define ARCSR0_AR_BBP_DATA0 FIELD32(0x000000ff)
  391. #define ARCSR0_AR_BBP_ID0 FIELD32(0x0000ff00)
  392. #define ARCSR0_AR_BBP_DATA1 FIELD32(0x00ff0000)
  393. #define ARCSR0_AR_BBP_ID1 FIELD32(0xff000000)
  394. /*
  395. * ARCSR1: Auto Responder PLCP config register 1.
  396. * ARCSR0_AR_BBP_DATA#: Auto responder BBP register # data.
  397. * ARCSR0_AR_BBP_ID#: Auto responder BBP register # Id.
  398. */
  399. #define ARCSR1 0x009c
  400. #define ARCSR1_AR_BBP_DATA2 FIELD32(0x000000ff)
  401. #define ARCSR1_AR_BBP_ID2 FIELD32(0x0000ff00)
  402. #define ARCSR1_AR_BBP_DATA3 FIELD32(0x00ff0000)
  403. #define ARCSR1_AR_BBP_ID3 FIELD32(0xff000000)
  404. /*
  405. * Miscellaneous Registers.
  406. * Some values are set in TU, whereas 1 TU == 1024 us.
  407. */
  408. /*
  409. * PCICSR: PCI control register.
  410. * BIG_ENDIAN: 1: big endian, 0: little endian.
  411. * RX_TRESHOLD: Rx threshold in dw to start pci access
  412. * 0: 16dw (default), 1: 8dw, 2: 4dw, 3: 32dw.
  413. * TX_TRESHOLD: Tx threshold in dw to start pci access
  414. * 0: 0dw (default), 1: 1dw, 2: 4dw, 3: forward.
  415. * BURST_LENTH: Pci burst length 0: 4dw (default, 1: 8dw, 2: 16dw, 3:32dw.
  416. * ENABLE_CLK: Enable clk_run, pci clock can't going down to non-operational.
  417. */
  418. #define PCICSR 0x008c
  419. #define PCICSR_BIG_ENDIAN FIELD32(0x00000001)
  420. #define PCICSR_RX_TRESHOLD FIELD32(0x00000006)
  421. #define PCICSR_TX_TRESHOLD FIELD32(0x00000018)
  422. #define PCICSR_BURST_LENTH FIELD32(0x00000060)
  423. #define PCICSR_ENABLE_CLK FIELD32(0x00000080)
  424. /*
  425. * CNT0: FCS error count.
  426. * FCS_ERROR: FCS error count, cleared when read.
  427. */
  428. #define CNT0 0x00a0
  429. #define CNT0_FCS_ERROR FIELD32(0x0000ffff)
  430. /*
  431. * Statistic Register.
  432. * CNT1: PLCP error count.
  433. * CNT2: Long error count.
  434. * CNT3: CCA false alarm count.
  435. * CNT4: Rx FIFO overflow count.
  436. * CNT5: Tx FIFO underrun count.
  437. */
  438. #define TIMECSR2 0x00a8
  439. #define CNT1 0x00ac
  440. #define CNT2 0x00b0
  441. #define TIMECSR3 0x00b4
  442. #define CNT3 0x00b8
  443. #define CNT4 0x00bc
  444. #define CNT5 0x00c0
  445. /*
  446. * Baseband Control Register.
  447. */
  448. /*
  449. * PWRCSR0: Power mode configuration register.
  450. */
  451. #define PWRCSR0 0x00c4
  452. /*
  453. * Power state transition time registers.
  454. */
  455. #define PSCSR0 0x00c8
  456. #define PSCSR1 0x00cc
  457. #define PSCSR2 0x00d0
  458. #define PSCSR3 0x00d4
  459. /*
  460. * PWRCSR1: Manual power control / status register.
  461. * Allowed state: 0 deep_sleep, 1: sleep, 2: standby, 3: awake.
  462. * SET_STATE: Set state. Write 1 to trigger, self cleared.
  463. * BBP_DESIRE_STATE: BBP desired state.
  464. * RF_DESIRE_STATE: RF desired state.
  465. * BBP_CURR_STATE: BBP current state.
  466. * RF_CURR_STATE: RF current state.
  467. * PUT_TO_SLEEP: Put to sleep. Write 1 to trigger, self cleared.
  468. */
  469. #define PWRCSR1 0x00d8
  470. #define PWRCSR1_SET_STATE FIELD32(0x00000001)
  471. #define PWRCSR1_BBP_DESIRE_STATE FIELD32(0x00000006)
  472. #define PWRCSR1_RF_DESIRE_STATE FIELD32(0x00000018)
  473. #define PWRCSR1_BBP_CURR_STATE FIELD32(0x00000060)
  474. #define PWRCSR1_RF_CURR_STATE FIELD32(0x00000180)
  475. #define PWRCSR1_PUT_TO_SLEEP FIELD32(0x00000200)
  476. /*
  477. * TIMECSR: Timer control register.
  478. * US_COUNT: 1 us timer count in units of clock cycles.
  479. * US_64_COUNT: 64 us timer count in units of 1 us timer.
  480. * BEACON_EXPECT: Beacon expect window.
  481. */
  482. #define TIMECSR 0x00dc
  483. #define TIMECSR_US_COUNT FIELD32(0x000000ff)
  484. #define TIMECSR_US_64_COUNT FIELD32(0x0000ff00)
  485. #define TIMECSR_BEACON_EXPECT FIELD32(0x00070000)
  486. /*
  487. * MACCSR0: MAC configuration register 0.
  488. */
  489. #define MACCSR0 0x00e0
  490. /*
  491. * MACCSR1: MAC configuration register 1.
  492. * KICK_RX: Kick one-shot rx in one-shot rx mode.
  493. * ONESHOT_RXMODE: Enable one-shot rx mode for debugging.
  494. * BBPRX_RESET_MODE: Ralink bbp rx reset mode.
  495. * AUTO_TXBBP: Auto tx logic access bbp control register.
  496. * AUTO_RXBBP: Auto rx logic access bbp control register.
  497. * LOOPBACK: Loopback mode. 0: normal, 1: internal, 2: external, 3:rsvd.
  498. * INTERSIL_IF: Intersil if calibration pin.
  499. */
  500. #define MACCSR1 0x00e4
  501. #define MACCSR1_KICK_RX FIELD32(0x00000001)
  502. #define MACCSR1_ONESHOT_RXMODE FIELD32(0x00000002)
  503. #define MACCSR1_BBPRX_RESET_MODE FIELD32(0x00000004)
  504. #define MACCSR1_AUTO_TXBBP FIELD32(0x00000008)
  505. #define MACCSR1_AUTO_RXBBP FIELD32(0x00000010)
  506. #define MACCSR1_LOOPBACK FIELD32(0x00000060)
  507. #define MACCSR1_INTERSIL_IF FIELD32(0x00000080)
  508. /*
  509. * RALINKCSR: Ralink Rx auto-reset BBCR.
  510. * AR_BBP_DATA#: Auto reset BBP register # data.
  511. * AR_BBP_ID#: Auto reset BBP register # id.
  512. */
  513. #define RALINKCSR 0x00e8
  514. #define RALINKCSR_AR_BBP_DATA0 FIELD32(0x000000ff)
  515. #define RALINKCSR_AR_BBP_ID0 FIELD32(0x0000ff00)
  516. #define RALINKCSR_AR_BBP_DATA1 FIELD32(0x00ff0000)
  517. #define RALINKCSR_AR_BBP_ID1 FIELD32(0xff000000)
  518. /*
  519. * BCNCSR: Beacon interval control register.
  520. * CHANGE: Write one to change beacon interval.
  521. * DELTATIME: The delta time value.
  522. * NUM_BEACON: Number of beacon according to mode.
  523. * MODE: Please refer to asic specs.
  524. * PLUS: Plus or minus delta time value.
  525. */
  526. #define BCNCSR 0x00ec
  527. #define BCNCSR_CHANGE FIELD32(0x00000001)
  528. #define BCNCSR_DELTATIME FIELD32(0x0000001e)
  529. #define BCNCSR_NUM_BEACON FIELD32(0x00001fe0)
  530. #define BCNCSR_MODE FIELD32(0x00006000)
  531. #define BCNCSR_PLUS FIELD32(0x00008000)
  532. /*
  533. * BBP / RF / IF Control Register.
  534. */
  535. /*
  536. * BBPCSR: BBP serial control register.
  537. * VALUE: Register value to program into BBP.
  538. * REGNUM: Selected BBP register.
  539. * BUSY: 1: asic is busy execute BBP programming.
  540. * WRITE_CONTROL: 1: write BBP, 0: read BBP.
  541. */
  542. #define BBPCSR 0x00f0
  543. #define BBPCSR_VALUE FIELD32(0x000000ff)
  544. #define BBPCSR_REGNUM FIELD32(0x00007f00)
  545. #define BBPCSR_BUSY FIELD32(0x00008000)
  546. #define BBPCSR_WRITE_CONTROL FIELD32(0x00010000)
  547. /*
  548. * RFCSR: RF serial control register.
  549. * VALUE: Register value + id to program into rf/if.
  550. * NUMBER_OF_BITS: Number of bits used in value (i:20, rfmd:22).
  551. * IF_SELECT: Chip to program: 0: rf, 1: if.
  552. * PLL_LD: Rf pll_ld status.
  553. * BUSY: 1: asic is busy execute rf programming.
  554. */
  555. #define RFCSR 0x00f4
  556. #define RFCSR_VALUE FIELD32(0x00ffffff)
  557. #define RFCSR_NUMBER_OF_BITS FIELD32(0x1f000000)
  558. #define RFCSR_IF_SELECT FIELD32(0x20000000)
  559. #define RFCSR_PLL_LD FIELD32(0x40000000)
  560. #define RFCSR_BUSY FIELD32(0x80000000)
  561. /*
  562. * LEDCSR: LED control register.
  563. * ON_PERIOD: On period, default 70ms.
  564. * OFF_PERIOD: Off period, default 30ms.
  565. * LINK: 0: linkoff, 1: linkup.
  566. * ACTIVITY: 0: idle, 1: active.
  567. */
  568. #define LEDCSR 0x00f8
  569. #define LEDCSR_ON_PERIOD FIELD32(0x000000ff)
  570. #define LEDCSR_OFF_PERIOD FIELD32(0x0000ff00)
  571. #define LEDCSR_LINK FIELD32(0x00010000)
  572. #define LEDCSR_ACTIVITY FIELD32(0x00020000)
  573. /*
  574. * ASIC pointer information.
  575. * RXPTR: Current RX ring address.
  576. * TXPTR: Current Tx ring address.
  577. * PRIPTR: Current Priority ring address.
  578. * ATIMPTR: Current ATIM ring address.
  579. */
  580. #define RXPTR 0x0100
  581. #define TXPTR 0x0104
  582. #define PRIPTR 0x0108
  583. #define ATIMPTR 0x010c
  584. /*
  585. * GPIO and others.
  586. */
  587. /*
  588. * GPIOCSR: GPIO control register.
  589. */
  590. #define GPIOCSR 0x0120
  591. #define GPIOCSR_BIT0 FIELD32(0x00000001)
  592. #define GPIOCSR_BIT1 FIELD32(0x00000002)
  593. #define GPIOCSR_BIT2 FIELD32(0x00000004)
  594. #define GPIOCSR_BIT3 FIELD32(0x00000008)
  595. #define GPIOCSR_BIT4 FIELD32(0x00000010)
  596. #define GPIOCSR_BIT5 FIELD32(0x00000020)
  597. #define GPIOCSR_BIT6 FIELD32(0x00000040)
  598. #define GPIOCSR_BIT7 FIELD32(0x00000080)
  599. /*
  600. * BBPPCSR: BBP Pin control register.
  601. */
  602. #define BBPPCSR 0x0124
  603. /*
  604. * BCNCSR1: Tx BEACON offset time control register.
  605. * PRELOAD: Beacon timer offset in units of usec.
  606. */
  607. #define BCNCSR1 0x0130
  608. #define BCNCSR1_PRELOAD FIELD32(0x0000ffff)
  609. /*
  610. * MACCSR2: TX_PE to RX_PE turn-around time control register
  611. * DELAY: RX_PE low width, in units of pci clock cycle.
  612. */
  613. #define MACCSR2 0x0134
  614. #define MACCSR2_DELAY FIELD32(0x000000ff)
  615. /*
  616. * ARCSR2: 1 Mbps ACK/CTS PLCP.
  617. */
  618. #define ARCSR2 0x013c
  619. #define ARCSR2_SIGNAL FIELD32(0x000000ff)
  620. #define ARCSR2_SERVICE FIELD32(0x0000ff00)
  621. #define ARCSR2_LENGTH_LOW FIELD32(0x00ff0000)
  622. #define ARCSR2_LENGTH FIELD32(0xffff0000)
  623. /*
  624. * ARCSR3: 2 Mbps ACK/CTS PLCP.
  625. */
  626. #define ARCSR3 0x0140
  627. #define ARCSR3_SIGNAL FIELD32(0x000000ff)
  628. #define ARCSR3_SERVICE FIELD32(0x0000ff00)
  629. #define ARCSR3_LENGTH FIELD32(0xffff0000)
  630. /*
  631. * ARCSR4: 5.5 Mbps ACK/CTS PLCP.
  632. */
  633. #define ARCSR4 0x0144
  634. #define ARCSR4_SIGNAL FIELD32(0x000000ff)
  635. #define ARCSR4_SERVICE FIELD32(0x0000ff00)
  636. #define ARCSR4_LENGTH FIELD32(0xffff0000)
  637. /*
  638. * ARCSR5: 11 Mbps ACK/CTS PLCP.
  639. */
  640. #define ARCSR5 0x0148
  641. #define ARCSR5_SIGNAL FIELD32(0x000000ff)
  642. #define ARCSR5_SERVICE FIELD32(0x0000ff00)
  643. #define ARCSR5_LENGTH FIELD32(0xffff0000)
  644. /*
  645. * BBP registers.
  646. * The wordsize of the BBP is 8 bits.
  647. */
  648. /*
  649. * R1: TX antenna control
  650. */
  651. #define BBP_R1_TX_ANTENNA FIELD8(0x03)
  652. /*
  653. * R4: RX antenna control
  654. */
  655. #define BBP_R4_RX_ANTENNA FIELD8(0x06)
  656. /*
  657. * RF registers
  658. */
  659. /*
  660. * RF 1
  661. */
  662. #define RF1_TUNER FIELD32(0x00020000)
  663. /*
  664. * RF 3
  665. */
  666. #define RF3_TUNER FIELD32(0x00000100)
  667. #define RF3_TXPOWER FIELD32(0x00003e00)
  668. /*
  669. * EEPROM content.
  670. * The wordsize of the EEPROM is 16 bits.
  671. */
  672. /*
  673. * HW MAC address.
  674. */
  675. #define EEPROM_MAC_ADDR_0 0x0002
  676. #define EEPROM_MAC_ADDR_BYTE0 FIELD16(0x00ff)
  677. #define EEPROM_MAC_ADDR_BYTE1 FIELD16(0xff00)
  678. #define EEPROM_MAC_ADDR1 0x0003
  679. #define EEPROM_MAC_ADDR_BYTE2 FIELD16(0x00ff)
  680. #define EEPROM_MAC_ADDR_BYTE3 FIELD16(0xff00)
  681. #define EEPROM_MAC_ADDR_2 0x0004
  682. #define EEPROM_MAC_ADDR_BYTE4 FIELD16(0x00ff)
  683. #define EEPROM_MAC_ADDR_BYTE5 FIELD16(0xff00)
  684. /*
  685. * EEPROM antenna.
  686. * ANTENNA_NUM: Number of antenna's.
  687. * TX_DEFAULT: Default antenna 0: diversity, 1: A, 2: B.
  688. * RX_DEFAULT: Default antenna 0: diversity, 1: A, 2: B.
  689. * RF_TYPE: Rf_type of this adapter.
  690. * LED_MODE: 0: default, 1: TX/RX activity,2: Single (ignore link), 3: rsvd.
  691. * RX_AGCVGC: 0: disable, 1:enable BBP R13 tuning.
  692. * HARDWARE_RADIO: 1: Hardware controlled radio. Read GPIO0.
  693. */
  694. #define EEPROM_ANTENNA 0x0b
  695. #define EEPROM_ANTENNA_NUM FIELD16(0x0003)
  696. #define EEPROM_ANTENNA_TX_DEFAULT FIELD16(0x000c)
  697. #define EEPROM_ANTENNA_RX_DEFAULT FIELD16(0x0030)
  698. #define EEPROM_ANTENNA_RF_TYPE FIELD16(0x0040)
  699. #define EEPROM_ANTENNA_LED_MODE FIELD16(0x0180)
  700. #define EEPROM_ANTENNA_RX_AGCVGC_TUNING FIELD16(0x0200)
  701. #define EEPROM_ANTENNA_HARDWARE_RADIO FIELD16(0x0400)
  702. /*
  703. * EEPROM BBP.
  704. */
  705. #define EEPROM_BBP_START 0x0c
  706. #define EEPROM_BBP_SIZE 7
  707. #define EEPROM_BBP_VALUE FIELD16(0x00ff)
  708. #define EEPROM_BBP_REG_ID FIELD16(0xff00)
  709. /*
  710. * EEPROM TXPOWER
  711. */
  712. #define EEPROM_TXPOWER_START 0x13
  713. #define EEPROM_TXPOWER_SIZE 7
  714. #define EEPROM_TXPOWER_1 FIELD16(0x00ff)
  715. #define EEPROM_TXPOWER_2 FIELD16(0xff00)
  716. /*
  717. * DMA descriptor defines.
  718. */
  719. #define TXD_DESC_SIZE ( 8 * sizeof(struct data_desc) )
  720. #define RXD_DESC_SIZE ( 8 * sizeof(struct data_desc) )
  721. /*
  722. * TX descriptor format for TX, PRIO, ATIM and Beacon Ring.
  723. */
  724. /*
  725. * Word0
  726. */
  727. #define TXD_W0_OWNER_NIC FIELD32(0x00000001)
  728. #define TXD_W0_VALID FIELD32(0x00000002)
  729. #define TXD_W0_RESULT FIELD32(0x0000001c)
  730. #define TXD_W0_RETRY_COUNT FIELD32(0x000000e0)
  731. #define TXD_W0_MORE_FRAG FIELD32(0x00000100)
  732. #define TXD_W0_ACK FIELD32(0x00000200)
  733. #define TXD_W0_TIMESTAMP FIELD32(0x00000400)
  734. #define TXD_W0_RTS FIELD32(0x00000800)
  735. #define TXD_W0_IFS FIELD32(0x00006000)
  736. #define TXD_W0_RETRY_MODE FIELD32(0x00008000)
  737. #define TXD_W0_AGC FIELD32(0x00ff0000)
  738. #define TXD_W0_R2 FIELD32(0xff000000)
  739. /*
  740. * Word1
  741. */
  742. #define TXD_W1_BUFFER_ADDRESS FIELD32(0xffffffff)
  743. /*
  744. * Word2
  745. */
  746. #define TXD_W2_BUFFER_LENGTH FIELD32(0x0000ffff)
  747. #define TXD_W2_DATABYTE_COUNT FIELD32(0xffff0000)
  748. /*
  749. * Word3 & 4: PLCP information
  750. */
  751. #define TXD_W3_PLCP_SIGNAL FIELD32(0x0000ffff)
  752. #define TXD_W3_PLCP_SERVICE FIELD32(0xffff0000)
  753. #define TXD_W4_PLCP_LENGTH_LOW FIELD32(0x0000ffff)
  754. #define TXD_W4_PLCP_LENGTH_HIGH FIELD32(0xffff0000)
  755. /*
  756. * Word5
  757. */
  758. #define TXD_W5_BBCR4 FIELD32(0x0000ffff)
  759. #define TXD_W5_AGC_REG FIELD32(0x007f0000)
  760. #define TXD_W5_AGC_REG_VALID FIELD32(0x00800000)
  761. #define TXD_W5_XXX_REG FIELD32(0x7f000000)
  762. #define TXD_W5_XXX_REG_VALID FIELD32(0x80000000)
  763. /*
  764. * Word6
  765. */
  766. #define TXD_W6_SK_BUFF FIELD32(0xffffffff)
  767. /*
  768. * Word7
  769. */
  770. #define TXD_W7_RESERVED FIELD32(0xffffffff)
  771. /*
  772. * RX descriptor format for RX Ring.
  773. */
  774. /*
  775. * Word0
  776. */
  777. #define RXD_W0_OWNER_NIC FIELD32(0x00000001)
  778. #define RXD_W0_UNICAST_TO_ME FIELD32(0x00000002)
  779. #define RXD_W0_MULTICAST FIELD32(0x00000004)
  780. #define RXD_W0_BROADCAST FIELD32(0x00000008)
  781. #define RXD_W0_MY_BSS FIELD32(0x00000010)
  782. #define RXD_W0_CRC_ERROR FIELD32(0x00000020)
  783. #define RXD_W0_PHYSICAL_ERROR FIELD32(0x00000080)
  784. #define RXD_W0_DATABYTE_COUNT FIELD32(0xffff0000)
  785. /*
  786. * Word1
  787. */
  788. #define RXD_W1_BUFFER_ADDRESS FIELD32(0xffffffff)
  789. /*
  790. * Word2
  791. */
  792. #define RXD_W2_BUFFER_LENGTH FIELD32(0x0000ffff)
  793. #define RXD_W2_SIGNAL FIELD32(0x00ff0000)
  794. #define RXD_W2_RSSI FIELD32(0xff000000)
  795. /*
  796. * Word3
  797. */
  798. #define RXD_W3_BBR2 FIELD32(0x000000ff)
  799. #define RXD_W3_BBR3 FIELD32(0x0000ff00)
  800. #define RXD_W3_BBR4 FIELD32(0x00ff0000)
  801. #define RXD_W3_BBR5 FIELD32(0xff000000)
  802. /*
  803. * Word4
  804. */
  805. #define RXD_W4_RX_END_TIME FIELD32(0xffffffff)
  806. /*
  807. * Word5 & 6 & 7: Reserved
  808. */
  809. #define RXD_W5_RESERVED FIELD32(0xffffffff)
  810. #define RXD_W6_RESERVED FIELD32(0xffffffff)
  811. #define RXD_W7_RESERVED FIELD32(0xffffffff)
  812. /*
  813. * Macro's for converting txpower from EEPROM to dscape value
  814. * and from dscape value to register value.
  815. * NOTE: Logics in rt2400pci for txpower are reversed
  816. * compared to the other rt2x00 drivers. A higher txpower
  817. * value means that the txpower must be lowered. This is
  818. * important when converting the value coming from the
  819. * dscape stack to the rt2400 acceptable value.
  820. */
  821. #define MIN_TXPOWER 31
  822. #define MAX_TXPOWER 62
  823. #define DEFAULT_TXPOWER 39
  824. #define TXPOWER_FROM_DEV(__txpower) \
  825. ({ \
  826. ((__txpower) > MAX_TXPOWER) ? DEFAULT_TXPOWER - MIN_TXPOWER : \
  827. ((__txpower) < MIN_TXPOWER) ? DEFAULT_TXPOWER - MIN_TXPOWER : \
  828. (((__txpower) - MAX_TXPOWER) + MIN_TXPOWER); \
  829. })
  830. #define TXPOWER_TO_DEV(__txpower) \
  831. ({ \
  832. (__txpower) += MIN_TXPOWER; \
  833. ((__txpower) <= MIN_TXPOWER) ? MAX_TXPOWER : \
  834. (((__txpower) >= MAX_TXPOWER) ? MIN_TXPOWER : \
  835. (MAX_TXPOWER - ((__txpower) - MIN_TXPOWER))); \
  836. })
  837. #endif /* RT2400PCI_H */