p54pci.c 17 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692
  1. /*
  2. * Linux device driver for PCI based Prism54
  3. *
  4. * Copyright (c) 2006, Michael Wu <flamingice@sourmilk.net>
  5. *
  6. * Based on the islsm (softmac prism54) driver, which is:
  7. * Copyright 2004-2006 Jean-Baptiste Note <jean-baptiste.note@m4x.org>, et al.
  8. *
  9. * This program is free software; you can redistribute it and/or modify
  10. * it under the terms of the GNU General Public License version 2 as
  11. * published by the Free Software Foundation.
  12. */
  13. #include <linux/init.h>
  14. #include <linux/pci.h>
  15. #include <linux/firmware.h>
  16. #include <linux/etherdevice.h>
  17. #include <linux/delay.h>
  18. #include <linux/completion.h>
  19. #include <net/mac80211.h>
  20. #include "p54.h"
  21. #include "p54pci.h"
  22. MODULE_AUTHOR("Michael Wu <flamingice@sourmilk.net>");
  23. MODULE_DESCRIPTION("Prism54 PCI wireless driver");
  24. MODULE_LICENSE("GPL");
  25. MODULE_ALIAS("prism54pci");
  26. static struct pci_device_id p54p_table[] __devinitdata = {
  27. /* Intersil PRISM Duette/Prism GT Wireless LAN adapter */
  28. { PCI_DEVICE(0x1260, 0x3890) },
  29. /* 3COM 3CRWE154G72 Wireless LAN adapter */
  30. { PCI_DEVICE(0x10b7, 0x6001) },
  31. /* Intersil PRISM Indigo Wireless LAN adapter */
  32. { PCI_DEVICE(0x1260, 0x3877) },
  33. /* Intersil PRISM Javelin/Xbow Wireless LAN adapter */
  34. { PCI_DEVICE(0x1260, 0x3886) },
  35. { },
  36. };
  37. MODULE_DEVICE_TABLE(pci, p54p_table);
  38. static int p54p_upload_firmware(struct ieee80211_hw *dev)
  39. {
  40. struct p54p_priv *priv = dev->priv;
  41. const struct firmware *fw_entry = NULL;
  42. __le32 reg;
  43. int err;
  44. u32 *data;
  45. u32 remains, left, device_addr;
  46. P54P_WRITE(int_enable, 0);
  47. P54P_READ(int_enable);
  48. udelay(10);
  49. reg = P54P_READ(ctrl_stat);
  50. reg &= cpu_to_le32(~ISL38XX_CTRL_STAT_RESET);
  51. reg &= cpu_to_le32(~ISL38XX_CTRL_STAT_RAMBOOT);
  52. P54P_WRITE(ctrl_stat, reg);
  53. P54P_READ(ctrl_stat);
  54. udelay(10);
  55. reg |= cpu_to_le32(ISL38XX_CTRL_STAT_RESET);
  56. P54P_WRITE(ctrl_stat, reg);
  57. wmb();
  58. udelay(10);
  59. reg &= cpu_to_le32(~ISL38XX_CTRL_STAT_RESET);
  60. P54P_WRITE(ctrl_stat, reg);
  61. wmb();
  62. mdelay(50);
  63. err = request_firmware(&fw_entry, "isl3886", &priv->pdev->dev);
  64. if (err) {
  65. printk(KERN_ERR "%s (prism54pci): cannot find firmware "
  66. "(isl3886)\n", pci_name(priv->pdev));
  67. return err;
  68. }
  69. p54_parse_firmware(dev, fw_entry);
  70. data = (u32 *) fw_entry->data;
  71. remains = fw_entry->size;
  72. device_addr = ISL38XX_DEV_FIRMWARE_ADDR;
  73. while (remains) {
  74. u32 i = 0;
  75. left = min((u32)0x1000, remains);
  76. P54P_WRITE(direct_mem_base, cpu_to_le32(device_addr));
  77. P54P_READ(int_enable);
  78. device_addr += 0x1000;
  79. while (i < left) {
  80. P54P_WRITE(direct_mem_win[i], *data++);
  81. i += sizeof(u32);
  82. }
  83. remains -= left;
  84. P54P_READ(int_enable);
  85. }
  86. release_firmware(fw_entry);
  87. reg = P54P_READ(ctrl_stat);
  88. reg &= cpu_to_le32(~ISL38XX_CTRL_STAT_CLKRUN);
  89. reg &= cpu_to_le32(~ISL38XX_CTRL_STAT_RESET);
  90. reg |= cpu_to_le32(ISL38XX_CTRL_STAT_RAMBOOT);
  91. P54P_WRITE(ctrl_stat, reg);
  92. P54P_READ(ctrl_stat);
  93. udelay(10);
  94. reg |= cpu_to_le32(ISL38XX_CTRL_STAT_RESET);
  95. P54P_WRITE(ctrl_stat, reg);
  96. wmb();
  97. udelay(10);
  98. reg &= cpu_to_le32(~ISL38XX_CTRL_STAT_RESET);
  99. P54P_WRITE(ctrl_stat, reg);
  100. wmb();
  101. udelay(10);
  102. return 0;
  103. }
  104. static irqreturn_t p54p_simple_interrupt(int irq, void *dev_id)
  105. {
  106. struct p54p_priv *priv = (struct p54p_priv *) dev_id;
  107. __le32 reg;
  108. reg = P54P_READ(int_ident);
  109. P54P_WRITE(int_ack, reg);
  110. if (reg & P54P_READ(int_enable))
  111. complete(&priv->boot_comp);
  112. return IRQ_HANDLED;
  113. }
  114. static int p54p_read_eeprom(struct ieee80211_hw *dev)
  115. {
  116. struct p54p_priv *priv = dev->priv;
  117. int err;
  118. struct p54_control_hdr *hdr;
  119. void *eeprom;
  120. dma_addr_t rx_mapping, tx_mapping;
  121. u16 alen;
  122. init_completion(&priv->boot_comp);
  123. err = request_irq(priv->pdev->irq, &p54p_simple_interrupt,
  124. IRQF_SHARED, "prism54pci", priv);
  125. if (err) {
  126. printk(KERN_ERR "%s (prism54pci): failed to register IRQ handler\n",
  127. pci_name(priv->pdev));
  128. return err;
  129. }
  130. eeprom = kmalloc(0x2010 + EEPROM_READBACK_LEN, GFP_KERNEL);
  131. if (!eeprom) {
  132. printk(KERN_ERR "%s (prism54pci): no memory for eeprom!\n",
  133. pci_name(priv->pdev));
  134. err = -ENOMEM;
  135. goto out;
  136. }
  137. memset(priv->ring_control, 0, sizeof(*priv->ring_control));
  138. P54P_WRITE(ring_control_base, priv->ring_control_dma);
  139. P54P_READ(ring_control_base);
  140. udelay(10);
  141. P54P_WRITE(int_enable, cpu_to_le32(ISL38XX_INT_IDENT_INIT));
  142. P54P_READ(int_enable);
  143. udelay(10);
  144. P54P_WRITE(dev_int, cpu_to_le32(ISL38XX_DEV_INT_RESET));
  145. if (!wait_for_completion_interruptible_timeout(&priv->boot_comp, HZ)) {
  146. printk(KERN_ERR "%s (prism54pci): Cannot boot firmware!\n",
  147. pci_name(priv->pdev));
  148. err = -EINVAL;
  149. goto out;
  150. }
  151. P54P_WRITE(int_enable, cpu_to_le32(ISL38XX_INT_IDENT_UPDATE));
  152. P54P_READ(int_enable);
  153. hdr = eeprom + 0x2010;
  154. p54_fill_eeprom_readback(hdr);
  155. hdr->req_id = cpu_to_le32(priv->common.rx_start);
  156. rx_mapping = pci_map_single(priv->pdev, eeprom,
  157. 0x2010, PCI_DMA_FROMDEVICE);
  158. tx_mapping = pci_map_single(priv->pdev, (void *)hdr,
  159. EEPROM_READBACK_LEN, PCI_DMA_TODEVICE);
  160. priv->ring_control->rx_mgmt[0].host_addr = cpu_to_le32(rx_mapping);
  161. priv->ring_control->rx_mgmt[0].len = cpu_to_le16(0x2010);
  162. priv->ring_control->tx_data[0].host_addr = cpu_to_le32(tx_mapping);
  163. priv->ring_control->tx_data[0].device_addr = hdr->req_id;
  164. priv->ring_control->tx_data[0].len = cpu_to_le16(EEPROM_READBACK_LEN);
  165. priv->ring_control->host_idx[2] = cpu_to_le32(1);
  166. priv->ring_control->host_idx[1] = cpu_to_le32(1);
  167. wmb();
  168. mdelay(100);
  169. P54P_WRITE(dev_int, cpu_to_le32(ISL38XX_DEV_INT_UPDATE));
  170. wait_for_completion_interruptible_timeout(&priv->boot_comp, HZ);
  171. wait_for_completion_interruptible_timeout(&priv->boot_comp, HZ);
  172. pci_unmap_single(priv->pdev, tx_mapping,
  173. EEPROM_READBACK_LEN, PCI_DMA_TODEVICE);
  174. pci_unmap_single(priv->pdev, rx_mapping,
  175. 0x2010, PCI_DMA_FROMDEVICE);
  176. alen = le16_to_cpu(priv->ring_control->rx_mgmt[0].len);
  177. if (le32_to_cpu(priv->ring_control->device_idx[2]) != 1 ||
  178. alen < 0x10) {
  179. printk(KERN_ERR "%s (prism54pci): Cannot read eeprom!\n",
  180. pci_name(priv->pdev));
  181. err = -EINVAL;
  182. goto out;
  183. }
  184. p54_parse_eeprom(dev, (u8 *)eeprom + 0x10, alen - 0x10);
  185. out:
  186. kfree(eeprom);
  187. P54P_WRITE(int_enable, 0);
  188. P54P_READ(int_enable);
  189. udelay(10);
  190. free_irq(priv->pdev->irq, priv);
  191. P54P_WRITE(dev_int, cpu_to_le32(ISL38XX_DEV_INT_RESET));
  192. return err;
  193. }
  194. static void p54p_refill_rx_ring(struct ieee80211_hw *dev)
  195. {
  196. struct p54p_priv *priv = dev->priv;
  197. u32 limit, host_idx, idx;
  198. host_idx = le32_to_cpu(priv->ring_control->host_idx[0]);
  199. limit = host_idx;
  200. limit -= le32_to_cpu(priv->ring_control->device_idx[0]);
  201. limit = ARRAY_SIZE(priv->ring_control->rx_data) - limit;
  202. idx = host_idx % ARRAY_SIZE(priv->ring_control->rx_data);
  203. while (limit-- > 1) {
  204. struct p54p_desc *desc = &priv->ring_control->rx_data[idx];
  205. if (!desc->host_addr) {
  206. struct sk_buff *skb;
  207. dma_addr_t mapping;
  208. skb = dev_alloc_skb(MAX_RX_SIZE);
  209. if (!skb)
  210. break;
  211. mapping = pci_map_single(priv->pdev,
  212. skb_tail_pointer(skb),
  213. MAX_RX_SIZE,
  214. PCI_DMA_FROMDEVICE);
  215. desc->host_addr = cpu_to_le32(mapping);
  216. desc->device_addr = 0; // FIXME: necessary?
  217. desc->len = cpu_to_le16(MAX_RX_SIZE);
  218. desc->flags = 0;
  219. priv->rx_buf[idx] = skb;
  220. }
  221. idx++;
  222. host_idx++;
  223. idx %= ARRAY_SIZE(priv->ring_control->rx_data);
  224. }
  225. wmb();
  226. priv->ring_control->host_idx[0] = cpu_to_le32(host_idx);
  227. }
  228. static irqreturn_t p54p_interrupt(int irq, void *dev_id)
  229. {
  230. struct ieee80211_hw *dev = dev_id;
  231. struct p54p_priv *priv = dev->priv;
  232. __le32 reg;
  233. spin_lock(&priv->lock);
  234. reg = P54P_READ(int_ident);
  235. if (unlikely(reg == 0xFFFFFFFF)) {
  236. spin_unlock(&priv->lock);
  237. return IRQ_HANDLED;
  238. }
  239. P54P_WRITE(int_ack, reg);
  240. reg &= P54P_READ(int_enable);
  241. if (reg & cpu_to_le32(ISL38XX_INT_IDENT_UPDATE)) {
  242. struct p54p_desc *desc;
  243. u32 idx, i;
  244. i = priv->tx_idx;
  245. i %= ARRAY_SIZE(priv->ring_control->tx_data);
  246. priv->tx_idx = idx = le32_to_cpu(priv->ring_control->device_idx[1]);
  247. idx %= ARRAY_SIZE(priv->ring_control->tx_data);
  248. while (i != idx) {
  249. desc = &priv->ring_control->tx_data[i];
  250. if (priv->tx_buf[i]) {
  251. kfree(priv->tx_buf[i]);
  252. priv->tx_buf[i] = NULL;
  253. }
  254. pci_unmap_single(priv->pdev, le32_to_cpu(desc->host_addr),
  255. le16_to_cpu(desc->len), PCI_DMA_TODEVICE);
  256. desc->host_addr = 0;
  257. desc->device_addr = 0;
  258. desc->len = 0;
  259. desc->flags = 0;
  260. i++;
  261. i %= ARRAY_SIZE(priv->ring_control->tx_data);
  262. }
  263. i = priv->rx_idx;
  264. i %= ARRAY_SIZE(priv->ring_control->rx_data);
  265. priv->rx_idx = idx = le32_to_cpu(priv->ring_control->device_idx[0]);
  266. idx %= ARRAY_SIZE(priv->ring_control->rx_data);
  267. while (i != idx) {
  268. u16 len;
  269. struct sk_buff *skb;
  270. desc = &priv->ring_control->rx_data[i];
  271. len = le16_to_cpu(desc->len);
  272. skb = priv->rx_buf[i];
  273. skb_put(skb, len);
  274. if (p54_rx(dev, skb)) {
  275. pci_unmap_single(priv->pdev,
  276. le32_to_cpu(desc->host_addr),
  277. MAX_RX_SIZE, PCI_DMA_FROMDEVICE);
  278. priv->rx_buf[i] = NULL;
  279. desc->host_addr = 0;
  280. } else {
  281. skb_trim(skb, 0);
  282. desc->len = cpu_to_le16(MAX_RX_SIZE);
  283. }
  284. i++;
  285. i %= ARRAY_SIZE(priv->ring_control->rx_data);
  286. }
  287. p54p_refill_rx_ring(dev);
  288. wmb();
  289. P54P_WRITE(dev_int, cpu_to_le32(ISL38XX_DEV_INT_UPDATE));
  290. } else if (reg & cpu_to_le32(ISL38XX_INT_IDENT_INIT))
  291. complete(&priv->boot_comp);
  292. spin_unlock(&priv->lock);
  293. return reg ? IRQ_HANDLED : IRQ_NONE;
  294. }
  295. static void p54p_tx(struct ieee80211_hw *dev, struct p54_control_hdr *data,
  296. size_t len, int free_on_tx)
  297. {
  298. struct p54p_priv *priv = dev->priv;
  299. unsigned long flags;
  300. struct p54p_desc *desc;
  301. dma_addr_t mapping;
  302. u32 device_idx, idx, i;
  303. spin_lock_irqsave(&priv->lock, flags);
  304. device_idx = le32_to_cpu(priv->ring_control->device_idx[1]);
  305. idx = le32_to_cpu(priv->ring_control->host_idx[1]);
  306. i = idx % ARRAY_SIZE(priv->ring_control->tx_data);
  307. mapping = pci_map_single(priv->pdev, data, len, PCI_DMA_TODEVICE);
  308. desc = &priv->ring_control->tx_data[i];
  309. desc->host_addr = cpu_to_le32(mapping);
  310. desc->device_addr = data->req_id;
  311. desc->len = cpu_to_le16(len);
  312. desc->flags = 0;
  313. wmb();
  314. priv->ring_control->host_idx[1] = cpu_to_le32(idx + 1);
  315. if (free_on_tx)
  316. priv->tx_buf[i] = data;
  317. spin_unlock_irqrestore(&priv->lock, flags);
  318. P54P_WRITE(dev_int, cpu_to_le32(ISL38XX_DEV_INT_UPDATE));
  319. P54P_READ(dev_int);
  320. /* FIXME: unlikely to happen because the device usually runs out of
  321. memory before we fill the ring up, but we can make it impossible */
  322. if (idx - device_idx > ARRAY_SIZE(priv->ring_control->tx_data) - 2)
  323. printk(KERN_INFO "%s: tx overflow.\n", wiphy_name(dev->wiphy));
  324. }
  325. static int p54p_open(struct ieee80211_hw *dev)
  326. {
  327. struct p54p_priv *priv = dev->priv;
  328. int err;
  329. init_completion(&priv->boot_comp);
  330. err = request_irq(priv->pdev->irq, &p54p_interrupt,
  331. IRQF_SHARED, "prism54pci", dev);
  332. if (err) {
  333. printk(KERN_ERR "%s: failed to register IRQ handler\n",
  334. wiphy_name(dev->wiphy));
  335. return err;
  336. }
  337. memset(priv->ring_control, 0, sizeof(*priv->ring_control));
  338. priv->rx_idx = priv->tx_idx = 0;
  339. p54p_refill_rx_ring(dev);
  340. p54p_upload_firmware(dev);
  341. P54P_WRITE(ring_control_base, priv->ring_control_dma);
  342. P54P_READ(ring_control_base);
  343. wmb();
  344. udelay(10);
  345. P54P_WRITE(int_enable, cpu_to_le32(ISL38XX_INT_IDENT_INIT));
  346. P54P_READ(int_enable);
  347. wmb();
  348. udelay(10);
  349. P54P_WRITE(dev_int, cpu_to_le32(ISL38XX_DEV_INT_RESET));
  350. P54P_READ(dev_int);
  351. if (!wait_for_completion_interruptible_timeout(&priv->boot_comp, HZ)) {
  352. printk(KERN_ERR "%s: Cannot boot firmware!\n",
  353. wiphy_name(dev->wiphy));
  354. free_irq(priv->pdev->irq, dev);
  355. return -ETIMEDOUT;
  356. }
  357. P54P_WRITE(int_enable, cpu_to_le32(ISL38XX_INT_IDENT_UPDATE));
  358. P54P_READ(int_enable);
  359. wmb();
  360. udelay(10);
  361. P54P_WRITE(dev_int, cpu_to_le32(ISL38XX_DEV_INT_UPDATE));
  362. P54P_READ(dev_int);
  363. wmb();
  364. udelay(10);
  365. return 0;
  366. }
  367. static void p54p_stop(struct ieee80211_hw *dev)
  368. {
  369. struct p54p_priv *priv = dev->priv;
  370. unsigned int i;
  371. struct p54p_desc *desc;
  372. P54P_WRITE(int_enable, 0);
  373. P54P_READ(int_enable);
  374. udelay(10);
  375. free_irq(priv->pdev->irq, dev);
  376. P54P_WRITE(dev_int, cpu_to_le32(ISL38XX_DEV_INT_RESET));
  377. for (i = 0; i < ARRAY_SIZE(priv->rx_buf); i++) {
  378. desc = &priv->ring_control->rx_data[i];
  379. if (desc->host_addr)
  380. pci_unmap_single(priv->pdev, le32_to_cpu(desc->host_addr),
  381. MAX_RX_SIZE, PCI_DMA_FROMDEVICE);
  382. kfree_skb(priv->rx_buf[i]);
  383. priv->rx_buf[i] = NULL;
  384. }
  385. for (i = 0; i < ARRAY_SIZE(priv->tx_buf); i++) {
  386. desc = &priv->ring_control->tx_data[i];
  387. if (desc->host_addr)
  388. pci_unmap_single(priv->pdev, le32_to_cpu(desc->host_addr),
  389. le16_to_cpu(desc->len), PCI_DMA_TODEVICE);
  390. kfree(priv->tx_buf[i]);
  391. priv->tx_buf[i] = NULL;
  392. }
  393. memset(priv->ring_control, 0, sizeof(*priv->ring_control));
  394. }
  395. static int __devinit p54p_probe(struct pci_dev *pdev,
  396. const struct pci_device_id *id)
  397. {
  398. struct p54p_priv *priv;
  399. struct ieee80211_hw *dev;
  400. unsigned long mem_addr, mem_len;
  401. int err;
  402. DECLARE_MAC_BUF(mac);
  403. err = pci_enable_device(pdev);
  404. if (err) {
  405. printk(KERN_ERR "%s (prism54pci): Cannot enable new PCI device\n",
  406. pci_name(pdev));
  407. return err;
  408. }
  409. mem_addr = pci_resource_start(pdev, 0);
  410. mem_len = pci_resource_len(pdev, 0);
  411. if (mem_len < sizeof(struct p54p_csr)) {
  412. printk(KERN_ERR "%s (prism54pci): Too short PCI resources\n",
  413. pci_name(pdev));
  414. pci_disable_device(pdev);
  415. return err;
  416. }
  417. err = pci_request_regions(pdev, "prism54pci");
  418. if (err) {
  419. printk(KERN_ERR "%s (prism54pci): Cannot obtain PCI resources\n",
  420. pci_name(pdev));
  421. return err;
  422. }
  423. if (pci_set_dma_mask(pdev, DMA_32BIT_MASK) ||
  424. pci_set_consistent_dma_mask(pdev, DMA_32BIT_MASK)) {
  425. printk(KERN_ERR "%s (prism54pci): No suitable DMA available\n",
  426. pci_name(pdev));
  427. goto err_free_reg;
  428. }
  429. pci_set_master(pdev);
  430. pci_try_set_mwi(pdev);
  431. pci_write_config_byte(pdev, 0x40, 0);
  432. pci_write_config_byte(pdev, 0x41, 0);
  433. dev = p54_init_common(sizeof(*priv));
  434. if (!dev) {
  435. printk(KERN_ERR "%s (prism54pci): ieee80211 alloc failed\n",
  436. pci_name(pdev));
  437. err = -ENOMEM;
  438. goto err_free_reg;
  439. }
  440. priv = dev->priv;
  441. priv->pdev = pdev;
  442. SET_IEEE80211_DEV(dev, &pdev->dev);
  443. pci_set_drvdata(pdev, dev);
  444. priv->map = ioremap(mem_addr, mem_len);
  445. if (!priv->map) {
  446. printk(KERN_ERR "%s (prism54pci): Cannot map device memory\n",
  447. pci_name(pdev));
  448. err = -EINVAL; // TODO: use a better error code?
  449. goto err_free_dev;
  450. }
  451. priv->ring_control = pci_alloc_consistent(pdev, sizeof(*priv->ring_control),
  452. &priv->ring_control_dma);
  453. if (!priv->ring_control) {
  454. printk(KERN_ERR "%s (prism54pci): Cannot allocate rings\n",
  455. pci_name(pdev));
  456. err = -ENOMEM;
  457. goto err_iounmap;
  458. }
  459. memset(priv->ring_control, 0, sizeof(*priv->ring_control));
  460. err = p54p_upload_firmware(dev);
  461. if (err)
  462. goto err_free_desc;
  463. err = p54p_read_eeprom(dev);
  464. if (err)
  465. goto err_free_desc;
  466. priv->common.open = p54p_open;
  467. priv->common.stop = p54p_stop;
  468. priv->common.tx = p54p_tx;
  469. spin_lock_init(&priv->lock);
  470. err = ieee80211_register_hw(dev);
  471. if (err) {
  472. printk(KERN_ERR "%s (prism54pci): Cannot register netdevice\n",
  473. pci_name(pdev));
  474. goto err_free_common;
  475. }
  476. printk(KERN_INFO "%s: hwaddr %s, isl38%02x\n",
  477. wiphy_name(dev->wiphy),
  478. print_mac(mac, dev->wiphy->perm_addr),
  479. priv->common.version);
  480. return 0;
  481. err_free_common:
  482. p54_free_common(dev);
  483. err_free_desc:
  484. pci_free_consistent(pdev, sizeof(*priv->ring_control),
  485. priv->ring_control, priv->ring_control_dma);
  486. err_iounmap:
  487. iounmap(priv->map);
  488. err_free_dev:
  489. pci_set_drvdata(pdev, NULL);
  490. ieee80211_free_hw(dev);
  491. err_free_reg:
  492. pci_release_regions(pdev);
  493. pci_disable_device(pdev);
  494. return err;
  495. }
  496. static void __devexit p54p_remove(struct pci_dev *pdev)
  497. {
  498. struct ieee80211_hw *dev = pci_get_drvdata(pdev);
  499. struct p54p_priv *priv;
  500. if (!dev)
  501. return;
  502. ieee80211_unregister_hw(dev);
  503. priv = dev->priv;
  504. pci_free_consistent(pdev, sizeof(*priv->ring_control),
  505. priv->ring_control, priv->ring_control_dma);
  506. p54_free_common(dev);
  507. iounmap(priv->map);
  508. pci_release_regions(pdev);
  509. pci_disable_device(pdev);
  510. ieee80211_free_hw(dev);
  511. }
  512. #ifdef CONFIG_PM
  513. static int p54p_suspend(struct pci_dev *pdev, pm_message_t state)
  514. {
  515. struct ieee80211_hw *dev = pci_get_drvdata(pdev);
  516. struct p54p_priv *priv = dev->priv;
  517. if (priv->common.mode != IEEE80211_IF_TYPE_INVALID) {
  518. ieee80211_stop_queues(dev);
  519. p54p_stop(dev);
  520. }
  521. pci_save_state(pdev);
  522. pci_set_power_state(pdev, pci_choose_state(pdev, state));
  523. return 0;
  524. }
  525. static int p54p_resume(struct pci_dev *pdev)
  526. {
  527. struct ieee80211_hw *dev = pci_get_drvdata(pdev);
  528. struct p54p_priv *priv = dev->priv;
  529. pci_set_power_state(pdev, PCI_D0);
  530. pci_restore_state(pdev);
  531. if (priv->common.mode != IEEE80211_IF_TYPE_INVALID) {
  532. p54p_open(dev);
  533. ieee80211_start_queues(dev);
  534. }
  535. return 0;
  536. }
  537. #endif /* CONFIG_PM */
  538. static struct pci_driver p54p_driver = {
  539. .name = "prism54pci",
  540. .id_table = p54p_table,
  541. .probe = p54p_probe,
  542. .remove = __devexit_p(p54p_remove),
  543. #ifdef CONFIG_PM
  544. .suspend = p54p_suspend,
  545. .resume = p54p_resume,
  546. #endif /* CONFIG_PM */
  547. };
  548. static int __init p54p_init(void)
  549. {
  550. return pci_register_driver(&p54p_driver);
  551. }
  552. static void __exit p54p_exit(void)
  553. {
  554. pci_unregister_driver(&p54p_driver);
  555. }
  556. module_init(p54p_init);
  557. module_exit(p54p_exit);