dma.c 39 KB

12345678910111213141516171819202122232425262728293031323334353637383940414243444546474849505152535455565758596061626364656667686970717273747576777879808182838485868788899091929394959697989910010110210310410510610710810911011111211311411511611711811912012112212312412512612712812913013113213313413513613713813914014114214314414514614714814915015115215315415515615715815916016116216316416516616716816917017117217317417517617717817918018118218318418518618718818919019119219319419519619719819920020120220320420520620720820921021121221321421521621721821922022122222322422522622722822923023123223323423523623723823924024124224324424524624724824925025125225325425525625725825926026126226326426526626726826927027127227327427527627727827928028128228328428528628728828929029129229329429529629729829930030130230330430530630730830931031131231331431531631731831932032132232332432532632732832933033133233333433533633733833934034134234334434534634734834935035135235335435535635735835936036136236336436536636736836937037137237337437537637737837938038138238338438538638738838939039139239339439539639739839940040140240340440540640740840941041141241341441541641741841942042142242342442542642742842943043143243343443543643743843944044144244344444544644744844945045145245345445545645745845946046146246346446546646746846947047147247347447547647747847948048148248348448548648748848949049149249349449549649749849950050150250350450550650750850951051151251351451551651751851952052152252352452552652752852953053153253353453553653753853954054154254354454554654754854955055155255355455555655755855956056156256356456556656756856957057157257357457557657757857958058158258358458558658758858959059159259359459559659759859960060160260360460560660760860961061161261361461561661761861962062162262362462562662762862963063163263363463563663763863964064164264364464564664764864965065165265365465565665765865966066166266366466566666766866967067167267367467567667767867968068168268368468568668768868969069169269369469569669769869970070170270370470570670770870971071171271371471571671771871972072172272372472572672772872973073173273373473573673773873974074174274374474574674774874975075175275375475575675775875976076176276376476576676776876977077177277377477577677777877978078178278378478578678778878979079179279379479579679779879980080180280380480580680780880981081181281381481581681781881982082182282382482582682782882983083183283383483583683783883984084184284384484584684784884985085185285385485585685785885986086186286386486586686786886987087187287387487587687787887988088188288388488588688788888989089189289389489589689789889990090190290390490590690790890991091191291391491591691791891992092192292392492592692792892993093193293393493593693793893994094194294394494594694794894995095195295395495595695795895996096196296396496596696796896997097197297397497597697797897998098198298398498598698798898999099199299399499599699799899910001001100210031004100510061007100810091010101110121013101410151016101710181019102010211022102310241025102610271028102910301031103210331034103510361037103810391040104110421043104410451046104710481049105010511052105310541055105610571058105910601061106210631064106510661067106810691070107110721073107410751076107710781079108010811082108310841085108610871088108910901091109210931094109510961097109810991100110111021103110411051106110711081109111011111112111311141115111611171118111911201121112211231124112511261127112811291130113111321133113411351136113711381139114011411142114311441145114611471148114911501151115211531154115511561157115811591160116111621163116411651166116711681169117011711172117311741175117611771178117911801181118211831184118511861187118811891190119111921193119411951196119711981199120012011202120312041205120612071208120912101211121212131214121512161217121812191220122112221223122412251226122712281229123012311232123312341235123612371238123912401241124212431244124512461247124812491250125112521253125412551256125712581259126012611262126312641265126612671268126912701271127212731274127512761277127812791280128112821283128412851286128712881289129012911292129312941295129612971298129913001301130213031304130513061307130813091310131113121313131413151316131713181319132013211322132313241325132613271328132913301331133213331334133513361337133813391340134113421343134413451346134713481349135013511352135313541355135613571358135913601361136213631364136513661367136813691370137113721373137413751376137713781379138013811382138313841385138613871388138913901391139213931394139513961397139813991400140114021403140414051406140714081409141014111412141314141415141614171418141914201421142214231424142514261427142814291430143114321433143414351436143714381439144014411442144314441445144614471448144914501451145214531454145514561457145814591460146114621463146414651466146714681469147014711472147314741475147614771478147914801481148214831484148514861487148814891490149114921493149414951496149714981499150015011502150315041505150615071508150915101511151215131514151515161517151815191520152115221523152415251526152715281529153015311532153315341535153615371538153915401541154215431544154515461547154815491550155115521553155415551556155715581559156015611562156315641565
  1. /*
  2. Broadcom B43legacy wireless driver
  3. DMA ringbuffer and descriptor allocation/management
  4. Copyright (c) 2005, 2006 Michael Buesch <mb@bu3sch.de>
  5. Some code in this file is derived from the b44.c driver
  6. Copyright (C) 2002 David S. Miller
  7. Copyright (C) Pekka Pietikainen
  8. This program is free software; you can redistribute it and/or modify
  9. it under the terms of the GNU General Public License as published by
  10. the Free Software Foundation; either version 2 of the License, or
  11. (at your option) any later version.
  12. This program is distributed in the hope that it will be useful,
  13. but WITHOUT ANY WARRANTY; without even the implied warranty of
  14. MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  15. GNU General Public License for more details.
  16. You should have received a copy of the GNU General Public License
  17. along with this program; see the file COPYING. If not, write to
  18. the Free Software Foundation, Inc., 51 Franklin Steet, Fifth Floor,
  19. Boston, MA 02110-1301, USA.
  20. */
  21. #include "b43legacy.h"
  22. #include "dma.h"
  23. #include "main.h"
  24. #include "debugfs.h"
  25. #include "xmit.h"
  26. #include <linux/dma-mapping.h>
  27. #include <linux/pci.h>
  28. #include <linux/delay.h>
  29. #include <linux/skbuff.h>
  30. #include <net/dst.h>
  31. /* 32bit DMA ops. */
  32. static
  33. struct b43legacy_dmadesc_generic *op32_idx2desc(
  34. struct b43legacy_dmaring *ring,
  35. int slot,
  36. struct b43legacy_dmadesc_meta **meta)
  37. {
  38. struct b43legacy_dmadesc32 *desc;
  39. *meta = &(ring->meta[slot]);
  40. desc = ring->descbase;
  41. desc = &(desc[slot]);
  42. return (struct b43legacy_dmadesc_generic *)desc;
  43. }
  44. static void op32_fill_descriptor(struct b43legacy_dmaring *ring,
  45. struct b43legacy_dmadesc_generic *desc,
  46. dma_addr_t dmaaddr, u16 bufsize,
  47. int start, int end, int irq)
  48. {
  49. struct b43legacy_dmadesc32 *descbase = ring->descbase;
  50. int slot;
  51. u32 ctl;
  52. u32 addr;
  53. u32 addrext;
  54. slot = (int)(&(desc->dma32) - descbase);
  55. B43legacy_WARN_ON(!(slot >= 0 && slot < ring->nr_slots));
  56. addr = (u32)(dmaaddr & ~SSB_DMA_TRANSLATION_MASK);
  57. addrext = (u32)(dmaaddr & SSB_DMA_TRANSLATION_MASK)
  58. >> SSB_DMA_TRANSLATION_SHIFT;
  59. addr |= ssb_dma_translation(ring->dev->dev);
  60. ctl = (bufsize - ring->frameoffset)
  61. & B43legacy_DMA32_DCTL_BYTECNT;
  62. if (slot == ring->nr_slots - 1)
  63. ctl |= B43legacy_DMA32_DCTL_DTABLEEND;
  64. if (start)
  65. ctl |= B43legacy_DMA32_DCTL_FRAMESTART;
  66. if (end)
  67. ctl |= B43legacy_DMA32_DCTL_FRAMEEND;
  68. if (irq)
  69. ctl |= B43legacy_DMA32_DCTL_IRQ;
  70. ctl |= (addrext << B43legacy_DMA32_DCTL_ADDREXT_SHIFT)
  71. & B43legacy_DMA32_DCTL_ADDREXT_MASK;
  72. desc->dma32.control = cpu_to_le32(ctl);
  73. desc->dma32.address = cpu_to_le32(addr);
  74. }
  75. static void op32_poke_tx(struct b43legacy_dmaring *ring, int slot)
  76. {
  77. b43legacy_dma_write(ring, B43legacy_DMA32_TXINDEX,
  78. (u32)(slot * sizeof(struct b43legacy_dmadesc32)));
  79. }
  80. static void op32_tx_suspend(struct b43legacy_dmaring *ring)
  81. {
  82. b43legacy_dma_write(ring, B43legacy_DMA32_TXCTL,
  83. b43legacy_dma_read(ring, B43legacy_DMA32_TXCTL)
  84. | B43legacy_DMA32_TXSUSPEND);
  85. }
  86. static void op32_tx_resume(struct b43legacy_dmaring *ring)
  87. {
  88. b43legacy_dma_write(ring, B43legacy_DMA32_TXCTL,
  89. b43legacy_dma_read(ring, B43legacy_DMA32_TXCTL)
  90. & ~B43legacy_DMA32_TXSUSPEND);
  91. }
  92. static int op32_get_current_rxslot(struct b43legacy_dmaring *ring)
  93. {
  94. u32 val;
  95. val = b43legacy_dma_read(ring, B43legacy_DMA32_RXSTATUS);
  96. val &= B43legacy_DMA32_RXDPTR;
  97. return (val / sizeof(struct b43legacy_dmadesc32));
  98. }
  99. static void op32_set_current_rxslot(struct b43legacy_dmaring *ring,
  100. int slot)
  101. {
  102. b43legacy_dma_write(ring, B43legacy_DMA32_RXINDEX,
  103. (u32)(slot * sizeof(struct b43legacy_dmadesc32)));
  104. }
  105. static const struct b43legacy_dma_ops dma32_ops = {
  106. .idx2desc = op32_idx2desc,
  107. .fill_descriptor = op32_fill_descriptor,
  108. .poke_tx = op32_poke_tx,
  109. .tx_suspend = op32_tx_suspend,
  110. .tx_resume = op32_tx_resume,
  111. .get_current_rxslot = op32_get_current_rxslot,
  112. .set_current_rxslot = op32_set_current_rxslot,
  113. };
  114. /* 64bit DMA ops. */
  115. static
  116. struct b43legacy_dmadesc_generic *op64_idx2desc(
  117. struct b43legacy_dmaring *ring,
  118. int slot,
  119. struct b43legacy_dmadesc_meta
  120. **meta)
  121. {
  122. struct b43legacy_dmadesc64 *desc;
  123. *meta = &(ring->meta[slot]);
  124. desc = ring->descbase;
  125. desc = &(desc[slot]);
  126. return (struct b43legacy_dmadesc_generic *)desc;
  127. }
  128. static void op64_fill_descriptor(struct b43legacy_dmaring *ring,
  129. struct b43legacy_dmadesc_generic *desc,
  130. dma_addr_t dmaaddr, u16 bufsize,
  131. int start, int end, int irq)
  132. {
  133. struct b43legacy_dmadesc64 *descbase = ring->descbase;
  134. int slot;
  135. u32 ctl0 = 0;
  136. u32 ctl1 = 0;
  137. u32 addrlo;
  138. u32 addrhi;
  139. u32 addrext;
  140. slot = (int)(&(desc->dma64) - descbase);
  141. B43legacy_WARN_ON(!(slot >= 0 && slot < ring->nr_slots));
  142. addrlo = (u32)(dmaaddr & 0xFFFFFFFF);
  143. addrhi = (((u64)dmaaddr >> 32) & ~SSB_DMA_TRANSLATION_MASK);
  144. addrext = (((u64)dmaaddr >> 32) & SSB_DMA_TRANSLATION_MASK)
  145. >> SSB_DMA_TRANSLATION_SHIFT;
  146. addrhi |= ssb_dma_translation(ring->dev->dev);
  147. if (slot == ring->nr_slots - 1)
  148. ctl0 |= B43legacy_DMA64_DCTL0_DTABLEEND;
  149. if (start)
  150. ctl0 |= B43legacy_DMA64_DCTL0_FRAMESTART;
  151. if (end)
  152. ctl0 |= B43legacy_DMA64_DCTL0_FRAMEEND;
  153. if (irq)
  154. ctl0 |= B43legacy_DMA64_DCTL0_IRQ;
  155. ctl1 |= (bufsize - ring->frameoffset)
  156. & B43legacy_DMA64_DCTL1_BYTECNT;
  157. ctl1 |= (addrext << B43legacy_DMA64_DCTL1_ADDREXT_SHIFT)
  158. & B43legacy_DMA64_DCTL1_ADDREXT_MASK;
  159. desc->dma64.control0 = cpu_to_le32(ctl0);
  160. desc->dma64.control1 = cpu_to_le32(ctl1);
  161. desc->dma64.address_low = cpu_to_le32(addrlo);
  162. desc->dma64.address_high = cpu_to_le32(addrhi);
  163. }
  164. static void op64_poke_tx(struct b43legacy_dmaring *ring, int slot)
  165. {
  166. b43legacy_dma_write(ring, B43legacy_DMA64_TXINDEX,
  167. (u32)(slot * sizeof(struct b43legacy_dmadesc64)));
  168. }
  169. static void op64_tx_suspend(struct b43legacy_dmaring *ring)
  170. {
  171. b43legacy_dma_write(ring, B43legacy_DMA64_TXCTL,
  172. b43legacy_dma_read(ring, B43legacy_DMA64_TXCTL)
  173. | B43legacy_DMA64_TXSUSPEND);
  174. }
  175. static void op64_tx_resume(struct b43legacy_dmaring *ring)
  176. {
  177. b43legacy_dma_write(ring, B43legacy_DMA64_TXCTL,
  178. b43legacy_dma_read(ring, B43legacy_DMA64_TXCTL)
  179. & ~B43legacy_DMA64_TXSUSPEND);
  180. }
  181. static int op64_get_current_rxslot(struct b43legacy_dmaring *ring)
  182. {
  183. u32 val;
  184. val = b43legacy_dma_read(ring, B43legacy_DMA64_RXSTATUS);
  185. val &= B43legacy_DMA64_RXSTATDPTR;
  186. return (val / sizeof(struct b43legacy_dmadesc64));
  187. }
  188. static void op64_set_current_rxslot(struct b43legacy_dmaring *ring,
  189. int slot)
  190. {
  191. b43legacy_dma_write(ring, B43legacy_DMA64_RXINDEX,
  192. (u32)(slot * sizeof(struct b43legacy_dmadesc64)));
  193. }
  194. static const struct b43legacy_dma_ops dma64_ops = {
  195. .idx2desc = op64_idx2desc,
  196. .fill_descriptor = op64_fill_descriptor,
  197. .poke_tx = op64_poke_tx,
  198. .tx_suspend = op64_tx_suspend,
  199. .tx_resume = op64_tx_resume,
  200. .get_current_rxslot = op64_get_current_rxslot,
  201. .set_current_rxslot = op64_set_current_rxslot,
  202. };
  203. static inline int free_slots(struct b43legacy_dmaring *ring)
  204. {
  205. return (ring->nr_slots - ring->used_slots);
  206. }
  207. static inline int next_slot(struct b43legacy_dmaring *ring, int slot)
  208. {
  209. B43legacy_WARN_ON(!(slot >= -1 && slot <= ring->nr_slots - 1));
  210. if (slot == ring->nr_slots - 1)
  211. return 0;
  212. return slot + 1;
  213. }
  214. static inline int prev_slot(struct b43legacy_dmaring *ring, int slot)
  215. {
  216. B43legacy_WARN_ON(!(slot >= 0 && slot <= ring->nr_slots - 1));
  217. if (slot == 0)
  218. return ring->nr_slots - 1;
  219. return slot - 1;
  220. }
  221. #ifdef CONFIG_B43LEGACY_DEBUG
  222. static void update_max_used_slots(struct b43legacy_dmaring *ring,
  223. int current_used_slots)
  224. {
  225. if (current_used_slots <= ring->max_used_slots)
  226. return;
  227. ring->max_used_slots = current_used_slots;
  228. if (b43legacy_debug(ring->dev, B43legacy_DBG_DMAVERBOSE))
  229. b43legacydbg(ring->dev->wl,
  230. "max_used_slots increased to %d on %s ring %d\n",
  231. ring->max_used_slots,
  232. ring->tx ? "TX" : "RX",
  233. ring->index);
  234. }
  235. #else
  236. static inline
  237. void update_max_used_slots(struct b43legacy_dmaring *ring,
  238. int current_used_slots)
  239. { }
  240. #endif /* DEBUG */
  241. /* Request a slot for usage. */
  242. static inline
  243. int request_slot(struct b43legacy_dmaring *ring)
  244. {
  245. int slot;
  246. B43legacy_WARN_ON(!ring->tx);
  247. B43legacy_WARN_ON(ring->stopped);
  248. B43legacy_WARN_ON(free_slots(ring) == 0);
  249. slot = next_slot(ring, ring->current_slot);
  250. ring->current_slot = slot;
  251. ring->used_slots++;
  252. update_max_used_slots(ring, ring->used_slots);
  253. return slot;
  254. }
  255. /* Mac80211-queue to b43legacy-ring mapping */
  256. static struct b43legacy_dmaring *priority_to_txring(
  257. struct b43legacy_wldev *dev,
  258. int queue_priority)
  259. {
  260. struct b43legacy_dmaring *ring;
  261. /*FIXME: For now we always run on TX-ring-1 */
  262. return dev->dma.tx_ring1;
  263. /* 0 = highest priority */
  264. switch (queue_priority) {
  265. default:
  266. B43legacy_WARN_ON(1);
  267. /* fallthrough */
  268. case 0:
  269. ring = dev->dma.tx_ring3;
  270. break;
  271. case 1:
  272. ring = dev->dma.tx_ring2;
  273. break;
  274. case 2:
  275. ring = dev->dma.tx_ring1;
  276. break;
  277. case 3:
  278. ring = dev->dma.tx_ring0;
  279. break;
  280. case 4:
  281. ring = dev->dma.tx_ring4;
  282. break;
  283. case 5:
  284. ring = dev->dma.tx_ring5;
  285. break;
  286. }
  287. return ring;
  288. }
  289. /* Bcm4301-ring to mac80211-queue mapping */
  290. static inline int txring_to_priority(struct b43legacy_dmaring *ring)
  291. {
  292. static const u8 idx_to_prio[] =
  293. { 3, 2, 1, 0, 4, 5, };
  294. /*FIXME: have only one queue, for now */
  295. return 0;
  296. return idx_to_prio[ring->index];
  297. }
  298. u16 b43legacy_dmacontroller_base(int dma64bit, int controller_idx)
  299. {
  300. static const u16 map64[] = {
  301. B43legacy_MMIO_DMA64_BASE0,
  302. B43legacy_MMIO_DMA64_BASE1,
  303. B43legacy_MMIO_DMA64_BASE2,
  304. B43legacy_MMIO_DMA64_BASE3,
  305. B43legacy_MMIO_DMA64_BASE4,
  306. B43legacy_MMIO_DMA64_BASE5,
  307. };
  308. static const u16 map32[] = {
  309. B43legacy_MMIO_DMA32_BASE0,
  310. B43legacy_MMIO_DMA32_BASE1,
  311. B43legacy_MMIO_DMA32_BASE2,
  312. B43legacy_MMIO_DMA32_BASE3,
  313. B43legacy_MMIO_DMA32_BASE4,
  314. B43legacy_MMIO_DMA32_BASE5,
  315. };
  316. if (dma64bit) {
  317. B43legacy_WARN_ON(!(controller_idx >= 0 &&
  318. controller_idx < ARRAY_SIZE(map64)));
  319. return map64[controller_idx];
  320. }
  321. B43legacy_WARN_ON(!(controller_idx >= 0 &&
  322. controller_idx < ARRAY_SIZE(map32)));
  323. return map32[controller_idx];
  324. }
  325. static inline
  326. dma_addr_t map_descbuffer(struct b43legacy_dmaring *ring,
  327. unsigned char *buf,
  328. size_t len,
  329. int tx)
  330. {
  331. dma_addr_t dmaaddr;
  332. if (tx)
  333. dmaaddr = dma_map_single(ring->dev->dev->dev,
  334. buf, len,
  335. DMA_TO_DEVICE);
  336. else
  337. dmaaddr = dma_map_single(ring->dev->dev->dev,
  338. buf, len,
  339. DMA_FROM_DEVICE);
  340. return dmaaddr;
  341. }
  342. static inline
  343. void unmap_descbuffer(struct b43legacy_dmaring *ring,
  344. dma_addr_t addr,
  345. size_t len,
  346. int tx)
  347. {
  348. if (tx)
  349. dma_unmap_single(ring->dev->dev->dev,
  350. addr, len,
  351. DMA_TO_DEVICE);
  352. else
  353. dma_unmap_single(ring->dev->dev->dev,
  354. addr, len,
  355. DMA_FROM_DEVICE);
  356. }
  357. static inline
  358. void sync_descbuffer_for_cpu(struct b43legacy_dmaring *ring,
  359. dma_addr_t addr,
  360. size_t len)
  361. {
  362. B43legacy_WARN_ON(ring->tx);
  363. dma_sync_single_for_cpu(ring->dev->dev->dev,
  364. addr, len, DMA_FROM_DEVICE);
  365. }
  366. static inline
  367. void sync_descbuffer_for_device(struct b43legacy_dmaring *ring,
  368. dma_addr_t addr,
  369. size_t len)
  370. {
  371. B43legacy_WARN_ON(ring->tx);
  372. dma_sync_single_for_device(ring->dev->dev->dev,
  373. addr, len, DMA_FROM_DEVICE);
  374. }
  375. static inline
  376. void free_descriptor_buffer(struct b43legacy_dmaring *ring,
  377. struct b43legacy_dmadesc_meta *meta,
  378. int irq_context)
  379. {
  380. if (meta->skb) {
  381. if (irq_context)
  382. dev_kfree_skb_irq(meta->skb);
  383. else
  384. dev_kfree_skb(meta->skb);
  385. meta->skb = NULL;
  386. }
  387. }
  388. static int alloc_ringmemory(struct b43legacy_dmaring *ring)
  389. {
  390. struct device *dev = ring->dev->dev->dev;
  391. ring->descbase = dma_alloc_coherent(dev, B43legacy_DMA_RINGMEMSIZE,
  392. &(ring->dmabase), GFP_KERNEL);
  393. if (!ring->descbase) {
  394. b43legacyerr(ring->dev->wl, "DMA ringmemory allocation"
  395. " failed\n");
  396. return -ENOMEM;
  397. }
  398. memset(ring->descbase, 0, B43legacy_DMA_RINGMEMSIZE);
  399. return 0;
  400. }
  401. static void free_ringmemory(struct b43legacy_dmaring *ring)
  402. {
  403. struct device *dev = ring->dev->dev->dev;
  404. dma_free_coherent(dev, B43legacy_DMA_RINGMEMSIZE,
  405. ring->descbase, ring->dmabase);
  406. }
  407. /* Reset the RX DMA channel */
  408. int b43legacy_dmacontroller_rx_reset(struct b43legacy_wldev *dev,
  409. u16 mmio_base, int dma64)
  410. {
  411. int i;
  412. u32 value;
  413. u16 offset;
  414. might_sleep();
  415. offset = dma64 ? B43legacy_DMA64_RXCTL : B43legacy_DMA32_RXCTL;
  416. b43legacy_write32(dev, mmio_base + offset, 0);
  417. for (i = 0; i < 10; i++) {
  418. offset = dma64 ? B43legacy_DMA64_RXSTATUS :
  419. B43legacy_DMA32_RXSTATUS;
  420. value = b43legacy_read32(dev, mmio_base + offset);
  421. if (dma64) {
  422. value &= B43legacy_DMA64_RXSTAT;
  423. if (value == B43legacy_DMA64_RXSTAT_DISABLED) {
  424. i = -1;
  425. break;
  426. }
  427. } else {
  428. value &= B43legacy_DMA32_RXSTATE;
  429. if (value == B43legacy_DMA32_RXSTAT_DISABLED) {
  430. i = -1;
  431. break;
  432. }
  433. }
  434. msleep(1);
  435. }
  436. if (i != -1) {
  437. b43legacyerr(dev->wl, "DMA RX reset timed out\n");
  438. return -ENODEV;
  439. }
  440. return 0;
  441. }
  442. /* Reset the RX DMA channel */
  443. int b43legacy_dmacontroller_tx_reset(struct b43legacy_wldev *dev,
  444. u16 mmio_base, int dma64)
  445. {
  446. int i;
  447. u32 value;
  448. u16 offset;
  449. might_sleep();
  450. for (i = 0; i < 10; i++) {
  451. offset = dma64 ? B43legacy_DMA64_TXSTATUS :
  452. B43legacy_DMA32_TXSTATUS;
  453. value = b43legacy_read32(dev, mmio_base + offset);
  454. if (dma64) {
  455. value &= B43legacy_DMA64_TXSTAT;
  456. if (value == B43legacy_DMA64_TXSTAT_DISABLED ||
  457. value == B43legacy_DMA64_TXSTAT_IDLEWAIT ||
  458. value == B43legacy_DMA64_TXSTAT_STOPPED)
  459. break;
  460. } else {
  461. value &= B43legacy_DMA32_TXSTATE;
  462. if (value == B43legacy_DMA32_TXSTAT_DISABLED ||
  463. value == B43legacy_DMA32_TXSTAT_IDLEWAIT ||
  464. value == B43legacy_DMA32_TXSTAT_STOPPED)
  465. break;
  466. }
  467. msleep(1);
  468. }
  469. offset = dma64 ? B43legacy_DMA64_TXCTL : B43legacy_DMA32_TXCTL;
  470. b43legacy_write32(dev, mmio_base + offset, 0);
  471. for (i = 0; i < 10; i++) {
  472. offset = dma64 ? B43legacy_DMA64_TXSTATUS :
  473. B43legacy_DMA32_TXSTATUS;
  474. value = b43legacy_read32(dev, mmio_base + offset);
  475. if (dma64) {
  476. value &= B43legacy_DMA64_TXSTAT;
  477. if (value == B43legacy_DMA64_TXSTAT_DISABLED) {
  478. i = -1;
  479. break;
  480. }
  481. } else {
  482. value &= B43legacy_DMA32_TXSTATE;
  483. if (value == B43legacy_DMA32_TXSTAT_DISABLED) {
  484. i = -1;
  485. break;
  486. }
  487. }
  488. msleep(1);
  489. }
  490. if (i != -1) {
  491. b43legacyerr(dev->wl, "DMA TX reset timed out\n");
  492. return -ENODEV;
  493. }
  494. /* ensure the reset is completed. */
  495. msleep(1);
  496. return 0;
  497. }
  498. static int setup_rx_descbuffer(struct b43legacy_dmaring *ring,
  499. struct b43legacy_dmadesc_generic *desc,
  500. struct b43legacy_dmadesc_meta *meta,
  501. gfp_t gfp_flags)
  502. {
  503. struct b43legacy_rxhdr_fw3 *rxhdr;
  504. struct b43legacy_hwtxstatus *txstat;
  505. dma_addr_t dmaaddr;
  506. struct sk_buff *skb;
  507. B43legacy_WARN_ON(ring->tx);
  508. skb = __dev_alloc_skb(ring->rx_buffersize, gfp_flags);
  509. if (unlikely(!skb))
  510. return -ENOMEM;
  511. dmaaddr = map_descbuffer(ring, skb->data,
  512. ring->rx_buffersize, 0);
  513. if (dma_mapping_error(dmaaddr)) {
  514. /* ugh. try to realloc in zone_dma */
  515. gfp_flags |= GFP_DMA;
  516. dev_kfree_skb_any(skb);
  517. skb = __dev_alloc_skb(ring->rx_buffersize, gfp_flags);
  518. if (unlikely(!skb))
  519. return -ENOMEM;
  520. dmaaddr = map_descbuffer(ring, skb->data,
  521. ring->rx_buffersize, 0);
  522. }
  523. if (dma_mapping_error(dmaaddr)) {
  524. dev_kfree_skb_any(skb);
  525. return -EIO;
  526. }
  527. meta->skb = skb;
  528. meta->dmaaddr = dmaaddr;
  529. ring->ops->fill_descriptor(ring, desc, dmaaddr,
  530. ring->rx_buffersize, 0, 0, 0);
  531. rxhdr = (struct b43legacy_rxhdr_fw3 *)(skb->data);
  532. rxhdr->frame_len = 0;
  533. txstat = (struct b43legacy_hwtxstatus *)(skb->data);
  534. txstat->cookie = 0;
  535. return 0;
  536. }
  537. /* Allocate the initial descbuffers.
  538. * This is used for an RX ring only.
  539. */
  540. static int alloc_initial_descbuffers(struct b43legacy_dmaring *ring)
  541. {
  542. int i;
  543. int err = -ENOMEM;
  544. struct b43legacy_dmadesc_generic *desc;
  545. struct b43legacy_dmadesc_meta *meta;
  546. for (i = 0; i < ring->nr_slots; i++) {
  547. desc = ring->ops->idx2desc(ring, i, &meta);
  548. err = setup_rx_descbuffer(ring, desc, meta, GFP_KERNEL);
  549. if (err) {
  550. b43legacyerr(ring->dev->wl,
  551. "Failed to allocate initial descbuffers\n");
  552. goto err_unwind;
  553. }
  554. }
  555. mb(); /* all descbuffer setup before next line */
  556. ring->used_slots = ring->nr_slots;
  557. err = 0;
  558. out:
  559. return err;
  560. err_unwind:
  561. for (i--; i >= 0; i--) {
  562. desc = ring->ops->idx2desc(ring, i, &meta);
  563. unmap_descbuffer(ring, meta->dmaaddr, ring->rx_buffersize, 0);
  564. dev_kfree_skb(meta->skb);
  565. }
  566. goto out;
  567. }
  568. /* Do initial setup of the DMA controller.
  569. * Reset the controller, write the ring busaddress
  570. * and switch the "enable" bit on.
  571. */
  572. static int dmacontroller_setup(struct b43legacy_dmaring *ring)
  573. {
  574. int err = 0;
  575. u32 value;
  576. u32 addrext;
  577. u32 trans = ssb_dma_translation(ring->dev->dev);
  578. if (ring->tx) {
  579. if (ring->dma64) {
  580. u64 ringbase = (u64)(ring->dmabase);
  581. addrext = ((ringbase >> 32) & SSB_DMA_TRANSLATION_MASK)
  582. >> SSB_DMA_TRANSLATION_SHIFT;
  583. value = B43legacy_DMA64_TXENABLE;
  584. value |= (addrext << B43legacy_DMA64_TXADDREXT_SHIFT)
  585. & B43legacy_DMA64_TXADDREXT_MASK;
  586. b43legacy_dma_write(ring, B43legacy_DMA64_TXCTL,
  587. value);
  588. b43legacy_dma_write(ring, B43legacy_DMA64_TXRINGLO,
  589. (ringbase & 0xFFFFFFFF));
  590. b43legacy_dma_write(ring, B43legacy_DMA64_TXRINGHI,
  591. ((ringbase >> 32)
  592. & ~SSB_DMA_TRANSLATION_MASK)
  593. | trans);
  594. } else {
  595. u32 ringbase = (u32)(ring->dmabase);
  596. addrext = (ringbase & SSB_DMA_TRANSLATION_MASK)
  597. >> SSB_DMA_TRANSLATION_SHIFT;
  598. value = B43legacy_DMA32_TXENABLE;
  599. value |= (addrext << B43legacy_DMA32_TXADDREXT_SHIFT)
  600. & B43legacy_DMA32_TXADDREXT_MASK;
  601. b43legacy_dma_write(ring, B43legacy_DMA32_TXCTL,
  602. value);
  603. b43legacy_dma_write(ring, B43legacy_DMA32_TXRING,
  604. (ringbase &
  605. ~SSB_DMA_TRANSLATION_MASK)
  606. | trans);
  607. }
  608. } else {
  609. err = alloc_initial_descbuffers(ring);
  610. if (err)
  611. goto out;
  612. if (ring->dma64) {
  613. u64 ringbase = (u64)(ring->dmabase);
  614. addrext = ((ringbase >> 32) & SSB_DMA_TRANSLATION_MASK)
  615. >> SSB_DMA_TRANSLATION_SHIFT;
  616. value = (ring->frameoffset <<
  617. B43legacy_DMA64_RXFROFF_SHIFT);
  618. value |= B43legacy_DMA64_RXENABLE;
  619. value |= (addrext << B43legacy_DMA64_RXADDREXT_SHIFT)
  620. & B43legacy_DMA64_RXADDREXT_MASK;
  621. b43legacy_dma_write(ring, B43legacy_DMA64_RXCTL,
  622. value);
  623. b43legacy_dma_write(ring, B43legacy_DMA64_RXRINGLO,
  624. (ringbase & 0xFFFFFFFF));
  625. b43legacy_dma_write(ring, B43legacy_DMA64_RXRINGHI,
  626. ((ringbase >> 32) &
  627. ~SSB_DMA_TRANSLATION_MASK) |
  628. trans);
  629. b43legacy_dma_write(ring, B43legacy_DMA64_RXINDEX,
  630. 200);
  631. } else {
  632. u32 ringbase = (u32)(ring->dmabase);
  633. addrext = (ringbase & SSB_DMA_TRANSLATION_MASK)
  634. >> SSB_DMA_TRANSLATION_SHIFT;
  635. value = (ring->frameoffset <<
  636. B43legacy_DMA32_RXFROFF_SHIFT);
  637. value |= B43legacy_DMA32_RXENABLE;
  638. value |= (addrext <<
  639. B43legacy_DMA32_RXADDREXT_SHIFT)
  640. & B43legacy_DMA32_RXADDREXT_MASK;
  641. b43legacy_dma_write(ring, B43legacy_DMA32_RXCTL,
  642. value);
  643. b43legacy_dma_write(ring, B43legacy_DMA32_RXRING,
  644. (ringbase &
  645. ~SSB_DMA_TRANSLATION_MASK)
  646. | trans);
  647. b43legacy_dma_write(ring, B43legacy_DMA32_RXINDEX,
  648. 200);
  649. }
  650. }
  651. out:
  652. return err;
  653. }
  654. /* Shutdown the DMA controller. */
  655. static void dmacontroller_cleanup(struct b43legacy_dmaring *ring)
  656. {
  657. if (ring->tx) {
  658. b43legacy_dmacontroller_tx_reset(ring->dev, ring->mmio_base,
  659. ring->dma64);
  660. if (ring->dma64) {
  661. b43legacy_dma_write(ring, B43legacy_DMA64_TXRINGLO, 0);
  662. b43legacy_dma_write(ring, B43legacy_DMA64_TXRINGHI, 0);
  663. } else
  664. b43legacy_dma_write(ring, B43legacy_DMA32_TXRING, 0);
  665. } else {
  666. b43legacy_dmacontroller_rx_reset(ring->dev, ring->mmio_base,
  667. ring->dma64);
  668. if (ring->dma64) {
  669. b43legacy_dma_write(ring, B43legacy_DMA64_RXRINGLO, 0);
  670. b43legacy_dma_write(ring, B43legacy_DMA64_RXRINGHI, 0);
  671. } else
  672. b43legacy_dma_write(ring, B43legacy_DMA32_RXRING, 0);
  673. }
  674. }
  675. static void free_all_descbuffers(struct b43legacy_dmaring *ring)
  676. {
  677. struct b43legacy_dmadesc_generic *desc;
  678. struct b43legacy_dmadesc_meta *meta;
  679. int i;
  680. if (!ring->used_slots)
  681. return;
  682. for (i = 0; i < ring->nr_slots; i++) {
  683. desc = ring->ops->idx2desc(ring, i, &meta);
  684. if (!meta->skb) {
  685. B43legacy_WARN_ON(!ring->tx);
  686. continue;
  687. }
  688. if (ring->tx)
  689. unmap_descbuffer(ring, meta->dmaaddr,
  690. meta->skb->len, 1);
  691. else
  692. unmap_descbuffer(ring, meta->dmaaddr,
  693. ring->rx_buffersize, 0);
  694. free_descriptor_buffer(ring, meta, 0);
  695. }
  696. }
  697. static u64 supported_dma_mask(struct b43legacy_wldev *dev)
  698. {
  699. u32 tmp;
  700. u16 mmio_base;
  701. tmp = b43legacy_read32(dev, SSB_TMSHIGH);
  702. if (tmp & SSB_TMSHIGH_DMA64)
  703. return DMA_64BIT_MASK;
  704. mmio_base = b43legacy_dmacontroller_base(0, 0);
  705. b43legacy_write32(dev,
  706. mmio_base + B43legacy_DMA32_TXCTL,
  707. B43legacy_DMA32_TXADDREXT_MASK);
  708. tmp = b43legacy_read32(dev, mmio_base +
  709. B43legacy_DMA32_TXCTL);
  710. if (tmp & B43legacy_DMA32_TXADDREXT_MASK)
  711. return DMA_32BIT_MASK;
  712. return DMA_30BIT_MASK;
  713. }
  714. /* Main initialization function. */
  715. static
  716. struct b43legacy_dmaring *b43legacy_setup_dmaring(
  717. struct b43legacy_wldev *dev,
  718. int controller_index,
  719. int for_tx,
  720. int dma64)
  721. {
  722. struct b43legacy_dmaring *ring;
  723. int err;
  724. int nr_slots;
  725. dma_addr_t dma_test;
  726. ring = kzalloc(sizeof(*ring), GFP_KERNEL);
  727. if (!ring)
  728. goto out;
  729. nr_slots = B43legacy_RXRING_SLOTS;
  730. if (for_tx)
  731. nr_slots = B43legacy_TXRING_SLOTS;
  732. ring->meta = kcalloc(nr_slots, sizeof(struct b43legacy_dmadesc_meta),
  733. GFP_KERNEL);
  734. if (!ring->meta)
  735. goto err_kfree_ring;
  736. if (for_tx) {
  737. ring->txhdr_cache = kcalloc(nr_slots,
  738. sizeof(struct b43legacy_txhdr_fw3),
  739. GFP_KERNEL);
  740. if (!ring->txhdr_cache)
  741. goto err_kfree_meta;
  742. /* test for ability to dma to txhdr_cache */
  743. dma_test = dma_map_single(dev->dev->dev,
  744. ring->txhdr_cache,
  745. sizeof(struct b43legacy_txhdr_fw3),
  746. DMA_TO_DEVICE);
  747. if (dma_mapping_error(dma_test)) {
  748. /* ugh realloc */
  749. kfree(ring->txhdr_cache);
  750. ring->txhdr_cache = kcalloc(nr_slots,
  751. sizeof(struct b43legacy_txhdr_fw3),
  752. GFP_KERNEL | GFP_DMA);
  753. if (!ring->txhdr_cache)
  754. goto err_kfree_meta;
  755. dma_test = dma_map_single(dev->dev->dev,
  756. ring->txhdr_cache,
  757. sizeof(struct b43legacy_txhdr_fw3),
  758. DMA_TO_DEVICE);
  759. if (dma_mapping_error(dma_test))
  760. goto err_kfree_txhdr_cache;
  761. }
  762. dma_unmap_single(dev->dev->dev,
  763. dma_test, sizeof(struct b43legacy_txhdr_fw3),
  764. DMA_TO_DEVICE);
  765. }
  766. ring->dev = dev;
  767. ring->nr_slots = nr_slots;
  768. ring->mmio_base = b43legacy_dmacontroller_base(dma64,
  769. controller_index);
  770. ring->index = controller_index;
  771. ring->dma64 = !!dma64;
  772. if (dma64)
  773. ring->ops = &dma64_ops;
  774. else
  775. ring->ops = &dma32_ops;
  776. if (for_tx) {
  777. ring->tx = 1;
  778. ring->current_slot = -1;
  779. } else {
  780. if (ring->index == 0) {
  781. ring->rx_buffersize = B43legacy_DMA0_RX_BUFFERSIZE;
  782. ring->frameoffset = B43legacy_DMA0_RX_FRAMEOFFSET;
  783. } else if (ring->index == 3) {
  784. ring->rx_buffersize = B43legacy_DMA3_RX_BUFFERSIZE;
  785. ring->frameoffset = B43legacy_DMA3_RX_FRAMEOFFSET;
  786. } else
  787. B43legacy_WARN_ON(1);
  788. }
  789. spin_lock_init(&ring->lock);
  790. #ifdef CONFIG_B43LEGACY_DEBUG
  791. ring->last_injected_overflow = jiffies;
  792. #endif
  793. err = alloc_ringmemory(ring);
  794. if (err)
  795. goto err_kfree_txhdr_cache;
  796. err = dmacontroller_setup(ring);
  797. if (err)
  798. goto err_free_ringmemory;
  799. out:
  800. return ring;
  801. err_free_ringmemory:
  802. free_ringmemory(ring);
  803. err_kfree_txhdr_cache:
  804. kfree(ring->txhdr_cache);
  805. err_kfree_meta:
  806. kfree(ring->meta);
  807. err_kfree_ring:
  808. kfree(ring);
  809. ring = NULL;
  810. goto out;
  811. }
  812. /* Main cleanup function. */
  813. static void b43legacy_destroy_dmaring(struct b43legacy_dmaring *ring)
  814. {
  815. if (!ring)
  816. return;
  817. b43legacydbg(ring->dev->wl, "DMA-%s 0x%04X (%s) max used slots:"
  818. " %d/%d\n", (ring->dma64) ? "64" : "32", ring->mmio_base,
  819. (ring->tx) ? "TX" : "RX",
  820. ring->max_used_slots, ring->nr_slots);
  821. /* Device IRQs are disabled prior entering this function,
  822. * so no need to take care of concurrency with rx handler stuff.
  823. */
  824. dmacontroller_cleanup(ring);
  825. free_all_descbuffers(ring);
  826. free_ringmemory(ring);
  827. kfree(ring->txhdr_cache);
  828. kfree(ring->meta);
  829. kfree(ring);
  830. }
  831. void b43legacy_dma_free(struct b43legacy_wldev *dev)
  832. {
  833. struct b43legacy_dma *dma;
  834. if (b43legacy_using_pio(dev))
  835. return;
  836. dma = &dev->dma;
  837. b43legacy_destroy_dmaring(dma->rx_ring3);
  838. dma->rx_ring3 = NULL;
  839. b43legacy_destroy_dmaring(dma->rx_ring0);
  840. dma->rx_ring0 = NULL;
  841. b43legacy_destroy_dmaring(dma->tx_ring5);
  842. dma->tx_ring5 = NULL;
  843. b43legacy_destroy_dmaring(dma->tx_ring4);
  844. dma->tx_ring4 = NULL;
  845. b43legacy_destroy_dmaring(dma->tx_ring3);
  846. dma->tx_ring3 = NULL;
  847. b43legacy_destroy_dmaring(dma->tx_ring2);
  848. dma->tx_ring2 = NULL;
  849. b43legacy_destroy_dmaring(dma->tx_ring1);
  850. dma->tx_ring1 = NULL;
  851. b43legacy_destroy_dmaring(dma->tx_ring0);
  852. dma->tx_ring0 = NULL;
  853. }
  854. int b43legacy_dma_init(struct b43legacy_wldev *dev)
  855. {
  856. struct b43legacy_dma *dma = &dev->dma;
  857. struct b43legacy_dmaring *ring;
  858. int err;
  859. u64 dmamask;
  860. int dma64 = 0;
  861. dmamask = supported_dma_mask(dev);
  862. if (dmamask == DMA_64BIT_MASK)
  863. dma64 = 1;
  864. err = ssb_dma_set_mask(dev->dev, dmamask);
  865. if (err) {
  866. #ifdef CONFIG_B43LEGACY_PIO
  867. b43legacywarn(dev->wl, "DMA for this device not supported. "
  868. "Falling back to PIO\n");
  869. dev->__using_pio = 1;
  870. return -EAGAIN;
  871. #else
  872. b43legacyerr(dev->wl, "DMA for this device not supported and "
  873. "no PIO support compiled in\n");
  874. return -EOPNOTSUPP;
  875. #endif
  876. }
  877. err = -ENOMEM;
  878. /* setup TX DMA channels. */
  879. ring = b43legacy_setup_dmaring(dev, 0, 1, dma64);
  880. if (!ring)
  881. goto out;
  882. dma->tx_ring0 = ring;
  883. ring = b43legacy_setup_dmaring(dev, 1, 1, dma64);
  884. if (!ring)
  885. goto err_destroy_tx0;
  886. dma->tx_ring1 = ring;
  887. ring = b43legacy_setup_dmaring(dev, 2, 1, dma64);
  888. if (!ring)
  889. goto err_destroy_tx1;
  890. dma->tx_ring2 = ring;
  891. ring = b43legacy_setup_dmaring(dev, 3, 1, dma64);
  892. if (!ring)
  893. goto err_destroy_tx2;
  894. dma->tx_ring3 = ring;
  895. ring = b43legacy_setup_dmaring(dev, 4, 1, dma64);
  896. if (!ring)
  897. goto err_destroy_tx3;
  898. dma->tx_ring4 = ring;
  899. ring = b43legacy_setup_dmaring(dev, 5, 1, dma64);
  900. if (!ring)
  901. goto err_destroy_tx4;
  902. dma->tx_ring5 = ring;
  903. /* setup RX DMA channels. */
  904. ring = b43legacy_setup_dmaring(dev, 0, 0, dma64);
  905. if (!ring)
  906. goto err_destroy_tx5;
  907. dma->rx_ring0 = ring;
  908. if (dev->dev->id.revision < 5) {
  909. ring = b43legacy_setup_dmaring(dev, 3, 0, dma64);
  910. if (!ring)
  911. goto err_destroy_rx0;
  912. dma->rx_ring3 = ring;
  913. }
  914. b43legacydbg(dev->wl, "%d-bit DMA initialized\n",
  915. (dmamask == DMA_64BIT_MASK) ? 64 :
  916. (dmamask == DMA_32BIT_MASK) ? 32 : 30);
  917. err = 0;
  918. out:
  919. return err;
  920. err_destroy_rx0:
  921. b43legacy_destroy_dmaring(dma->rx_ring0);
  922. dma->rx_ring0 = NULL;
  923. err_destroy_tx5:
  924. b43legacy_destroy_dmaring(dma->tx_ring5);
  925. dma->tx_ring5 = NULL;
  926. err_destroy_tx4:
  927. b43legacy_destroy_dmaring(dma->tx_ring4);
  928. dma->tx_ring4 = NULL;
  929. err_destroy_tx3:
  930. b43legacy_destroy_dmaring(dma->tx_ring3);
  931. dma->tx_ring3 = NULL;
  932. err_destroy_tx2:
  933. b43legacy_destroy_dmaring(dma->tx_ring2);
  934. dma->tx_ring2 = NULL;
  935. err_destroy_tx1:
  936. b43legacy_destroy_dmaring(dma->tx_ring1);
  937. dma->tx_ring1 = NULL;
  938. err_destroy_tx0:
  939. b43legacy_destroy_dmaring(dma->tx_ring0);
  940. dma->tx_ring0 = NULL;
  941. goto out;
  942. }
  943. /* Generate a cookie for the TX header. */
  944. static u16 generate_cookie(struct b43legacy_dmaring *ring,
  945. int slot)
  946. {
  947. u16 cookie = 0x1000;
  948. /* Use the upper 4 bits of the cookie as
  949. * DMA controller ID and store the slot number
  950. * in the lower 12 bits.
  951. * Note that the cookie must never be 0, as this
  952. * is a special value used in RX path.
  953. */
  954. switch (ring->index) {
  955. case 0:
  956. cookie = 0xA000;
  957. break;
  958. case 1:
  959. cookie = 0xB000;
  960. break;
  961. case 2:
  962. cookie = 0xC000;
  963. break;
  964. case 3:
  965. cookie = 0xD000;
  966. break;
  967. case 4:
  968. cookie = 0xE000;
  969. break;
  970. case 5:
  971. cookie = 0xF000;
  972. break;
  973. }
  974. B43legacy_WARN_ON(!(((u16)slot & 0xF000) == 0x0000));
  975. cookie |= (u16)slot;
  976. return cookie;
  977. }
  978. /* Inspect a cookie and find out to which controller/slot it belongs. */
  979. static
  980. struct b43legacy_dmaring *parse_cookie(struct b43legacy_wldev *dev,
  981. u16 cookie, int *slot)
  982. {
  983. struct b43legacy_dma *dma = &dev->dma;
  984. struct b43legacy_dmaring *ring = NULL;
  985. switch (cookie & 0xF000) {
  986. case 0xA000:
  987. ring = dma->tx_ring0;
  988. break;
  989. case 0xB000:
  990. ring = dma->tx_ring1;
  991. break;
  992. case 0xC000:
  993. ring = dma->tx_ring2;
  994. break;
  995. case 0xD000:
  996. ring = dma->tx_ring3;
  997. break;
  998. case 0xE000:
  999. ring = dma->tx_ring4;
  1000. break;
  1001. case 0xF000:
  1002. ring = dma->tx_ring5;
  1003. break;
  1004. default:
  1005. B43legacy_WARN_ON(1);
  1006. }
  1007. *slot = (cookie & 0x0FFF);
  1008. B43legacy_WARN_ON(!(ring && *slot >= 0 && *slot < ring->nr_slots));
  1009. return ring;
  1010. }
  1011. static int dma_tx_fragment(struct b43legacy_dmaring *ring,
  1012. struct sk_buff *skb,
  1013. struct ieee80211_tx_control *ctl)
  1014. {
  1015. const struct b43legacy_dma_ops *ops = ring->ops;
  1016. u8 *header;
  1017. int slot;
  1018. int err;
  1019. struct b43legacy_dmadesc_generic *desc;
  1020. struct b43legacy_dmadesc_meta *meta;
  1021. struct b43legacy_dmadesc_meta *meta_hdr;
  1022. struct sk_buff *bounce_skb;
  1023. #define SLOTS_PER_PACKET 2
  1024. B43legacy_WARN_ON(skb_shinfo(skb)->nr_frags != 0);
  1025. /* Get a slot for the header. */
  1026. slot = request_slot(ring);
  1027. desc = ops->idx2desc(ring, slot, &meta_hdr);
  1028. memset(meta_hdr, 0, sizeof(*meta_hdr));
  1029. header = &(ring->txhdr_cache[slot * sizeof(
  1030. struct b43legacy_txhdr_fw3)]);
  1031. b43legacy_generate_txhdr(ring->dev, header,
  1032. skb->data, skb->len, ctl,
  1033. generate_cookie(ring, slot));
  1034. meta_hdr->dmaaddr = map_descbuffer(ring, (unsigned char *)header,
  1035. sizeof(struct b43legacy_txhdr_fw3), 1);
  1036. if (dma_mapping_error(meta_hdr->dmaaddr))
  1037. return -EIO;
  1038. ops->fill_descriptor(ring, desc, meta_hdr->dmaaddr,
  1039. sizeof(struct b43legacy_txhdr_fw3), 1, 0, 0);
  1040. /* Get a slot for the payload. */
  1041. slot = request_slot(ring);
  1042. desc = ops->idx2desc(ring, slot, &meta);
  1043. memset(meta, 0, sizeof(*meta));
  1044. memcpy(&meta->txstat.control, ctl, sizeof(*ctl));
  1045. meta->skb = skb;
  1046. meta->is_last_fragment = 1;
  1047. meta->dmaaddr = map_descbuffer(ring, skb->data, skb->len, 1);
  1048. /* create a bounce buffer in zone_dma on mapping failure. */
  1049. if (dma_mapping_error(meta->dmaaddr)) {
  1050. bounce_skb = __dev_alloc_skb(skb->len, GFP_ATOMIC | GFP_DMA);
  1051. if (!bounce_skb) {
  1052. err = -ENOMEM;
  1053. goto out_unmap_hdr;
  1054. }
  1055. memcpy(skb_put(bounce_skb, skb->len), skb->data, skb->len);
  1056. dev_kfree_skb_any(skb);
  1057. skb = bounce_skb;
  1058. meta->skb = skb;
  1059. meta->dmaaddr = map_descbuffer(ring, skb->data, skb->len, 1);
  1060. if (dma_mapping_error(meta->dmaaddr)) {
  1061. err = -EIO;
  1062. goto out_free_bounce;
  1063. }
  1064. }
  1065. ops->fill_descriptor(ring, desc, meta->dmaaddr,
  1066. skb->len, 0, 1, 1);
  1067. wmb(); /* previous stuff MUST be done */
  1068. /* Now transfer the whole frame. */
  1069. ops->poke_tx(ring, next_slot(ring, slot));
  1070. return 0;
  1071. out_free_bounce:
  1072. dev_kfree_skb_any(skb);
  1073. out_unmap_hdr:
  1074. unmap_descbuffer(ring, meta_hdr->dmaaddr,
  1075. sizeof(struct b43legacy_txhdr_fw3), 1);
  1076. return err;
  1077. }
  1078. static inline
  1079. int should_inject_overflow(struct b43legacy_dmaring *ring)
  1080. {
  1081. #ifdef CONFIG_B43LEGACY_DEBUG
  1082. if (unlikely(b43legacy_debug(ring->dev,
  1083. B43legacy_DBG_DMAOVERFLOW))) {
  1084. /* Check if we should inject another ringbuffer overflow
  1085. * to test handling of this situation in the stack. */
  1086. unsigned long next_overflow;
  1087. next_overflow = ring->last_injected_overflow + HZ;
  1088. if (time_after(jiffies, next_overflow)) {
  1089. ring->last_injected_overflow = jiffies;
  1090. b43legacydbg(ring->dev->wl,
  1091. "Injecting TX ring overflow on "
  1092. "DMA controller %d\n", ring->index);
  1093. return 1;
  1094. }
  1095. }
  1096. #endif /* CONFIG_B43LEGACY_DEBUG */
  1097. return 0;
  1098. }
  1099. int b43legacy_dma_tx(struct b43legacy_wldev *dev,
  1100. struct sk_buff *skb,
  1101. struct ieee80211_tx_control *ctl)
  1102. {
  1103. struct b43legacy_dmaring *ring;
  1104. int err = 0;
  1105. unsigned long flags;
  1106. ring = priority_to_txring(dev, ctl->queue);
  1107. spin_lock_irqsave(&ring->lock, flags);
  1108. B43legacy_WARN_ON(!ring->tx);
  1109. if (unlikely(free_slots(ring) < SLOTS_PER_PACKET)) {
  1110. b43legacywarn(dev->wl, "DMA queue overflow\n");
  1111. err = -ENOSPC;
  1112. goto out_unlock;
  1113. }
  1114. /* Check if the queue was stopped in mac80211,
  1115. * but we got called nevertheless.
  1116. * That would be a mac80211 bug. */
  1117. B43legacy_BUG_ON(ring->stopped);
  1118. err = dma_tx_fragment(ring, skb, ctl);
  1119. if (unlikely(err)) {
  1120. b43legacyerr(dev->wl, "DMA tx mapping failure\n");
  1121. goto out_unlock;
  1122. }
  1123. ring->nr_tx_packets++;
  1124. if ((free_slots(ring) < SLOTS_PER_PACKET) ||
  1125. should_inject_overflow(ring)) {
  1126. /* This TX ring is full. */
  1127. ieee80211_stop_queue(dev->wl->hw, txring_to_priority(ring));
  1128. ring->stopped = 1;
  1129. if (b43legacy_debug(dev, B43legacy_DBG_DMAVERBOSE))
  1130. b43legacydbg(dev->wl, "Stopped TX ring %d\n",
  1131. ring->index);
  1132. }
  1133. out_unlock:
  1134. spin_unlock_irqrestore(&ring->lock, flags);
  1135. return err;
  1136. }
  1137. void b43legacy_dma_handle_txstatus(struct b43legacy_wldev *dev,
  1138. const struct b43legacy_txstatus *status)
  1139. {
  1140. const struct b43legacy_dma_ops *ops;
  1141. struct b43legacy_dmaring *ring;
  1142. struct b43legacy_dmadesc_generic *desc;
  1143. struct b43legacy_dmadesc_meta *meta;
  1144. int slot;
  1145. ring = parse_cookie(dev, status->cookie, &slot);
  1146. if (unlikely(!ring))
  1147. return;
  1148. B43legacy_WARN_ON(!irqs_disabled());
  1149. spin_lock(&ring->lock);
  1150. B43legacy_WARN_ON(!ring->tx);
  1151. ops = ring->ops;
  1152. while (1) {
  1153. B43legacy_WARN_ON(!(slot >= 0 && slot < ring->nr_slots));
  1154. desc = ops->idx2desc(ring, slot, &meta);
  1155. if (meta->skb)
  1156. unmap_descbuffer(ring, meta->dmaaddr,
  1157. meta->skb->len, 1);
  1158. else
  1159. unmap_descbuffer(ring, meta->dmaaddr,
  1160. sizeof(struct b43legacy_txhdr_fw3),
  1161. 1);
  1162. if (meta->is_last_fragment) {
  1163. B43legacy_WARN_ON(!meta->skb);
  1164. /* Call back to inform the ieee80211 subsystem about the
  1165. * status of the transmission.
  1166. * Some fields of txstat are already filled in dma_tx().
  1167. */
  1168. if (status->acked) {
  1169. meta->txstat.flags |= IEEE80211_TX_STATUS_ACK;
  1170. } else {
  1171. if (!(meta->txstat.control.flags
  1172. & IEEE80211_TXCTL_NO_ACK))
  1173. meta->txstat.excessive_retries = 1;
  1174. }
  1175. if (status->frame_count == 0) {
  1176. /* The frame was not transmitted at all. */
  1177. meta->txstat.retry_count = 0;
  1178. } else
  1179. meta->txstat.retry_count = status->frame_count
  1180. - 1;
  1181. ieee80211_tx_status_irqsafe(dev->wl->hw, meta->skb,
  1182. &(meta->txstat));
  1183. /* skb is freed by ieee80211_tx_status_irqsafe() */
  1184. meta->skb = NULL;
  1185. } else {
  1186. /* No need to call free_descriptor_buffer here, as
  1187. * this is only the txhdr, which is not allocated.
  1188. */
  1189. B43legacy_WARN_ON(meta->skb != NULL);
  1190. }
  1191. /* Everything unmapped and free'd. So it's not used anymore. */
  1192. ring->used_slots--;
  1193. if (meta->is_last_fragment)
  1194. break;
  1195. slot = next_slot(ring, slot);
  1196. }
  1197. dev->stats.last_tx = jiffies;
  1198. if (ring->stopped) {
  1199. B43legacy_WARN_ON(free_slots(ring) < SLOTS_PER_PACKET);
  1200. ieee80211_wake_queue(dev->wl->hw, txring_to_priority(ring));
  1201. ring->stopped = 0;
  1202. if (b43legacy_debug(dev, B43legacy_DBG_DMAVERBOSE))
  1203. b43legacydbg(dev->wl, "Woke up TX ring %d\n",
  1204. ring->index);
  1205. }
  1206. spin_unlock(&ring->lock);
  1207. }
  1208. void b43legacy_dma_get_tx_stats(struct b43legacy_wldev *dev,
  1209. struct ieee80211_tx_queue_stats *stats)
  1210. {
  1211. const int nr_queues = dev->wl->hw->queues;
  1212. struct b43legacy_dmaring *ring;
  1213. struct ieee80211_tx_queue_stats_data *data;
  1214. unsigned long flags;
  1215. int i;
  1216. for (i = 0; i < nr_queues; i++) {
  1217. data = &(stats->data[i]);
  1218. ring = priority_to_txring(dev, i);
  1219. spin_lock_irqsave(&ring->lock, flags);
  1220. data->len = ring->used_slots / SLOTS_PER_PACKET;
  1221. data->limit = ring->nr_slots / SLOTS_PER_PACKET;
  1222. data->count = ring->nr_tx_packets;
  1223. spin_unlock_irqrestore(&ring->lock, flags);
  1224. }
  1225. }
  1226. static void dma_rx(struct b43legacy_dmaring *ring,
  1227. int *slot)
  1228. {
  1229. const struct b43legacy_dma_ops *ops = ring->ops;
  1230. struct b43legacy_dmadesc_generic *desc;
  1231. struct b43legacy_dmadesc_meta *meta;
  1232. struct b43legacy_rxhdr_fw3 *rxhdr;
  1233. struct sk_buff *skb;
  1234. u16 len;
  1235. int err;
  1236. dma_addr_t dmaaddr;
  1237. desc = ops->idx2desc(ring, *slot, &meta);
  1238. sync_descbuffer_for_cpu(ring, meta->dmaaddr, ring->rx_buffersize);
  1239. skb = meta->skb;
  1240. if (ring->index == 3) {
  1241. /* We received an xmit status. */
  1242. struct b43legacy_hwtxstatus *hw =
  1243. (struct b43legacy_hwtxstatus *)skb->data;
  1244. int i = 0;
  1245. while (hw->cookie == 0) {
  1246. if (i > 100)
  1247. break;
  1248. i++;
  1249. udelay(2);
  1250. barrier();
  1251. }
  1252. b43legacy_handle_hwtxstatus(ring->dev, hw);
  1253. /* recycle the descriptor buffer. */
  1254. sync_descbuffer_for_device(ring, meta->dmaaddr,
  1255. ring->rx_buffersize);
  1256. return;
  1257. }
  1258. rxhdr = (struct b43legacy_rxhdr_fw3 *)skb->data;
  1259. len = le16_to_cpu(rxhdr->frame_len);
  1260. if (len == 0) {
  1261. int i = 0;
  1262. do {
  1263. udelay(2);
  1264. barrier();
  1265. len = le16_to_cpu(rxhdr->frame_len);
  1266. } while (len == 0 && i++ < 5);
  1267. if (unlikely(len == 0)) {
  1268. /* recycle the descriptor buffer. */
  1269. sync_descbuffer_for_device(ring, meta->dmaaddr,
  1270. ring->rx_buffersize);
  1271. goto drop;
  1272. }
  1273. }
  1274. if (unlikely(len > ring->rx_buffersize)) {
  1275. /* The data did not fit into one descriptor buffer
  1276. * and is split over multiple buffers.
  1277. * This should never happen, as we try to allocate buffers
  1278. * big enough. So simply ignore this packet.
  1279. */
  1280. int cnt = 0;
  1281. s32 tmp = len;
  1282. while (1) {
  1283. desc = ops->idx2desc(ring, *slot, &meta);
  1284. /* recycle the descriptor buffer. */
  1285. sync_descbuffer_for_device(ring, meta->dmaaddr,
  1286. ring->rx_buffersize);
  1287. *slot = next_slot(ring, *slot);
  1288. cnt++;
  1289. tmp -= ring->rx_buffersize;
  1290. if (tmp <= 0)
  1291. break;
  1292. }
  1293. b43legacyerr(ring->dev->wl, "DMA RX buffer too small "
  1294. "(len: %u, buffer: %u, nr-dropped: %d)\n",
  1295. len, ring->rx_buffersize, cnt);
  1296. goto drop;
  1297. }
  1298. dmaaddr = meta->dmaaddr;
  1299. err = setup_rx_descbuffer(ring, desc, meta, GFP_ATOMIC);
  1300. if (unlikely(err)) {
  1301. b43legacydbg(ring->dev->wl, "DMA RX: setup_rx_descbuffer()"
  1302. " failed\n");
  1303. sync_descbuffer_for_device(ring, dmaaddr,
  1304. ring->rx_buffersize);
  1305. goto drop;
  1306. }
  1307. unmap_descbuffer(ring, dmaaddr, ring->rx_buffersize, 0);
  1308. skb_put(skb, len + ring->frameoffset);
  1309. skb_pull(skb, ring->frameoffset);
  1310. b43legacy_rx(ring->dev, skb, rxhdr);
  1311. drop:
  1312. return;
  1313. }
  1314. void b43legacy_dma_rx(struct b43legacy_dmaring *ring)
  1315. {
  1316. const struct b43legacy_dma_ops *ops = ring->ops;
  1317. int slot;
  1318. int current_slot;
  1319. int used_slots = 0;
  1320. B43legacy_WARN_ON(ring->tx);
  1321. current_slot = ops->get_current_rxslot(ring);
  1322. B43legacy_WARN_ON(!(current_slot >= 0 && current_slot <
  1323. ring->nr_slots));
  1324. slot = ring->current_slot;
  1325. for (; slot != current_slot; slot = next_slot(ring, slot)) {
  1326. dma_rx(ring, &slot);
  1327. update_max_used_slots(ring, ++used_slots);
  1328. }
  1329. ops->set_current_rxslot(ring, slot);
  1330. ring->current_slot = slot;
  1331. }
  1332. static void b43legacy_dma_tx_suspend_ring(struct b43legacy_dmaring *ring)
  1333. {
  1334. unsigned long flags;
  1335. spin_lock_irqsave(&ring->lock, flags);
  1336. B43legacy_WARN_ON(!ring->tx);
  1337. ring->ops->tx_suspend(ring);
  1338. spin_unlock_irqrestore(&ring->lock, flags);
  1339. }
  1340. static void b43legacy_dma_tx_resume_ring(struct b43legacy_dmaring *ring)
  1341. {
  1342. unsigned long flags;
  1343. spin_lock_irqsave(&ring->lock, flags);
  1344. B43legacy_WARN_ON(!ring->tx);
  1345. ring->ops->tx_resume(ring);
  1346. spin_unlock_irqrestore(&ring->lock, flags);
  1347. }
  1348. void b43legacy_dma_tx_suspend(struct b43legacy_wldev *dev)
  1349. {
  1350. b43legacy_power_saving_ctl_bits(dev, -1, 1);
  1351. b43legacy_dma_tx_suspend_ring(dev->dma.tx_ring0);
  1352. b43legacy_dma_tx_suspend_ring(dev->dma.tx_ring1);
  1353. b43legacy_dma_tx_suspend_ring(dev->dma.tx_ring2);
  1354. b43legacy_dma_tx_suspend_ring(dev->dma.tx_ring3);
  1355. b43legacy_dma_tx_suspend_ring(dev->dma.tx_ring4);
  1356. b43legacy_dma_tx_suspend_ring(dev->dma.tx_ring5);
  1357. }
  1358. void b43legacy_dma_tx_resume(struct b43legacy_wldev *dev)
  1359. {
  1360. b43legacy_dma_tx_resume_ring(dev->dma.tx_ring5);
  1361. b43legacy_dma_tx_resume_ring(dev->dma.tx_ring4);
  1362. b43legacy_dma_tx_resume_ring(dev->dma.tx_ring3);
  1363. b43legacy_dma_tx_resume_ring(dev->dma.tx_ring2);
  1364. b43legacy_dma_tx_resume_ring(dev->dma.tx_ring1);
  1365. b43legacy_dma_tx_resume_ring(dev->dma.tx_ring0);
  1366. b43legacy_power_saving_ctl_bits(dev, -1, -1);
  1367. }