phy.h 12 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297
  1. #ifndef B43_PHY_H_
  2. #define B43_PHY_H_
  3. #include <linux/types.h>
  4. struct b43_wldev;
  5. struct b43_phy;
  6. /*** PHY Registers ***/
  7. /* Routing */
  8. #define B43_PHYROUTE_OFDM_GPHY 0x400
  9. #define B43_PHYROUTE_EXT_GPHY 0x800
  10. /* Base registers. */
  11. #define B43_PHY_BASE(reg) (reg)
  12. /* OFDM (A) registers of a G-PHY */
  13. #define B43_PHY_OFDM(reg) ((reg) | B43_PHYROUTE_OFDM_GPHY)
  14. /* Extended G-PHY registers */
  15. #define B43_PHY_EXTG(reg) ((reg) | B43_PHYROUTE_EXT_GPHY)
  16. /* OFDM (A) PHY Registers */
  17. #define B43_PHY_VERSION_OFDM B43_PHY_OFDM(0x00) /* Versioning register for A-PHY */
  18. #define B43_PHY_BBANDCFG B43_PHY_OFDM(0x01) /* Baseband config */
  19. #define B43_PHY_BBANDCFG_RXANT 0x180 /* RX Antenna selection */
  20. #define B43_PHY_BBANDCFG_RXANT_SHIFT 7
  21. #define B43_PHY_PWRDOWN B43_PHY_OFDM(0x03) /* Powerdown */
  22. #define B43_PHY_CRSTHRES1 B43_PHY_OFDM(0x06) /* CRS Threshold 1 */
  23. #define B43_PHY_LNAHPFCTL B43_PHY_OFDM(0x1C) /* LNA/HPF control */
  24. #define B43_PHY_ADIVRELATED B43_PHY_OFDM(0x27) /* FIXME rename */
  25. #define B43_PHY_CRS0 B43_PHY_OFDM(0x29)
  26. #define B43_PHY_ANTDWELL B43_PHY_OFDM(0x2B) /* Antenna dwell */
  27. #define B43_PHY_ANTDWELL_AUTODIV1 0x0100 /* Automatic RX diversity start antenna */
  28. #define B43_PHY_ENCORE B43_PHY_OFDM(0x49) /* "Encore" (RangeMax / BroadRange) */
  29. #define B43_PHY_ENCORE_EN 0x0200 /* Encore enable */
  30. #define B43_PHY_LMS B43_PHY_OFDM(0x55)
  31. #define B43_PHY_OFDM61 B43_PHY_OFDM(0x61) /* FIXME rename */
  32. #define B43_PHY_OFDM61_10 0x0010 /* FIXME rename */
  33. #define B43_PHY_IQBAL B43_PHY_OFDM(0x69) /* I/Q balance */
  34. #define B43_PHY_OTABLECTL B43_PHY_OFDM(0x72) /* OFDM table control (see below) */
  35. #define B43_PHY_OTABLEOFF 0x03FF /* OFDM table offset (see below) */
  36. #define B43_PHY_OTABLENR 0xFC00 /* OFDM table number (see below) */
  37. #define B43_PHY_OTABLENR_SHIFT 10
  38. #define B43_PHY_OTABLEI B43_PHY_OFDM(0x73) /* OFDM table data I */
  39. #define B43_PHY_OTABLEQ B43_PHY_OFDM(0x74) /* OFDM table data Q */
  40. #define B43_PHY_HPWR_TSSICTL B43_PHY_OFDM(0x78) /* Hardware power TSSI control */
  41. #define B43_PHY_NRSSITHRES B43_PHY_OFDM(0x8A) /* NRSSI threshold */
  42. #define B43_PHY_ANTWRSETT B43_PHY_OFDM(0x8C) /* Antenna WR settle */
  43. #define B43_PHY_ANTWRSETT_ARXDIV 0x2000 /* Automatic RX diversity enabled */
  44. #define B43_PHY_CLIPPWRDOWNT B43_PHY_OFDM(0x93) /* Clip powerdown threshold */
  45. #define B43_PHY_OFDM9B B43_PHY_OFDM(0x9B) /* FIXME rename */
  46. #define B43_PHY_N1P1GAIN B43_PHY_OFDM(0xA0)
  47. #define B43_PHY_P1P2GAIN B43_PHY_OFDM(0xA1)
  48. #define B43_PHY_N1N2GAIN B43_PHY_OFDM(0xA2)
  49. #define B43_PHY_CLIPTHRES B43_PHY_OFDM(0xA3)
  50. #define B43_PHY_CLIPN1P2THRES B43_PHY_OFDM(0xA4)
  51. #define B43_PHY_DIVSRCHIDX B43_PHY_OFDM(0xA8) /* Divider search gain/index */
  52. #define B43_PHY_CLIPP2THRES B43_PHY_OFDM(0xA9)
  53. #define B43_PHY_CLIPP3THRES B43_PHY_OFDM(0xAA)
  54. #define B43_PHY_DIVP1P2GAIN B43_PHY_OFDM(0xAB)
  55. #define B43_PHY_DIVSRCHGAINBACK B43_PHY_OFDM(0xAD) /* Divider search gain back */
  56. #define B43_PHY_DIVSRCHGAINCHNG B43_PHY_OFDM(0xAE) /* Divider search gain change */
  57. #define B43_PHY_CRSTHRES1_R1 B43_PHY_OFDM(0xC0) /* CRS Threshold 1 (rev 1 only) */
  58. #define B43_PHY_CRSTHRES2_R1 B43_PHY_OFDM(0xC1) /* CRS Threshold 2 (rev 1 only) */
  59. #define B43_PHY_TSSIP_LTBASE B43_PHY_OFDM(0x380) /* TSSI power lookup table base */
  60. #define B43_PHY_DC_LTBASE B43_PHY_OFDM(0x3A0) /* DC lookup table base */
  61. #define B43_PHY_GAIN_LTBASE B43_PHY_OFDM(0x3C0) /* Gain lookup table base */
  62. /* CCK (B) PHY Registers */
  63. #define B43_PHY_VERSION_CCK B43_PHY_BASE(0x00) /* Versioning register for B-PHY */
  64. #define B43_PHY_CCKBBANDCFG B43_PHY_BASE(0x01) /* Contains antenna 0/1 control bit */
  65. #define B43_PHY_PGACTL B43_PHY_BASE(0x15) /* PGA control */
  66. #define B43_PHY_PGACTL_LPF 0x1000 /* Low pass filter (?) */
  67. #define B43_PHY_PGACTL_LOWBANDW 0x0040 /* Low bandwidth flag */
  68. #define B43_PHY_PGACTL_UNKNOWN 0xEFA0
  69. #define B43_PHY_FBCTL1 B43_PHY_BASE(0x18) /* Frequency bandwidth control 1 */
  70. #define B43_PHY_ITSSI B43_PHY_BASE(0x29) /* Idle TSSI */
  71. #define B43_PHY_LO_LEAKAGE B43_PHY_BASE(0x2D) /* Measured LO leakage */
  72. #define B43_PHY_ENERGY B43_PHY_BASE(0x33) /* Energy */
  73. #define B43_PHY_SYNCCTL B43_PHY_BASE(0x35)
  74. #define B43_PHY_FBCTL2 B43_PHY_BASE(0x38) /* Frequency bandwidth control 2 */
  75. #define B43_PHY_DACCTL B43_PHY_BASE(0x60) /* DAC control */
  76. #define B43_PHY_RCCALOVER B43_PHY_BASE(0x78) /* RC calibration override */
  77. /* Extended G-PHY Registers */
  78. #define B43_PHY_CLASSCTL B43_PHY_EXTG(0x02) /* Classify control */
  79. #define B43_PHY_GTABCTL B43_PHY_EXTG(0x03) /* G-PHY table control (see below) */
  80. #define B43_PHY_GTABOFF 0x03FF /* G-PHY table offset (see below) */
  81. #define B43_PHY_GTABNR 0xFC00 /* G-PHY table number (see below) */
  82. #define B43_PHY_GTABNR_SHIFT 10
  83. #define B43_PHY_GTABDATA B43_PHY_EXTG(0x04) /* G-PHY table data */
  84. #define B43_PHY_LO_MASK B43_PHY_EXTG(0x0F) /* Local Oscillator control mask */
  85. #define B43_PHY_LO_CTL B43_PHY_EXTG(0x10) /* Local Oscillator control */
  86. #define B43_PHY_RFOVER B43_PHY_EXTG(0x11) /* RF override */
  87. #define B43_PHY_RFOVERVAL B43_PHY_EXTG(0x12) /* RF override value */
  88. #define B43_PHY_RFOVERVAL_EXTLNA 0x8000
  89. #define B43_PHY_RFOVERVAL_LNA 0x7000
  90. #define B43_PHY_RFOVERVAL_LNA_SHIFT 12
  91. #define B43_PHY_RFOVERVAL_PGA 0x0F00
  92. #define B43_PHY_RFOVERVAL_PGA_SHIFT 8
  93. #define B43_PHY_RFOVERVAL_UNK 0x0010 /* Unknown, always set. */
  94. #define B43_PHY_RFOVERVAL_TRSWRX 0x00E0
  95. #define B43_PHY_RFOVERVAL_BW 0x0003 /* Bandwidth flags */
  96. #define B43_PHY_RFOVERVAL_BW_LPF 0x0001 /* Low Pass Filter */
  97. #define B43_PHY_RFOVERVAL_BW_LBW 0x0002 /* Low Bandwidth (when set), high when unset */
  98. #define B43_PHY_ANALOGOVER B43_PHY_EXTG(0x14) /* Analog override */
  99. #define B43_PHY_ANALOGOVERVAL B43_PHY_EXTG(0x15) /* Analog override value */
  100. /*** OFDM table numbers ***/
  101. #define B43_OFDMTAB(number, offset) (((number) << B43_PHY_OTABLENR_SHIFT) | (offset))
  102. #define B43_OFDMTAB_AGC1 B43_OFDMTAB(0x00, 0)
  103. #define B43_OFDMTAB_GAIN0 B43_OFDMTAB(0x00, 0)
  104. #define B43_OFDMTAB_GAINX B43_OFDMTAB(0x01, 0) //TODO rename
  105. #define B43_OFDMTAB_GAIN1 B43_OFDMTAB(0x01, 4)
  106. #define B43_OFDMTAB_AGC3 B43_OFDMTAB(0x02, 0)
  107. #define B43_OFDMTAB_GAIN2 B43_OFDMTAB(0x02, 3)
  108. #define B43_OFDMTAB_LNAHPFGAIN1 B43_OFDMTAB(0x03, 0)
  109. #define B43_OFDMTAB_WRSSI B43_OFDMTAB(0x04, 0)
  110. #define B43_OFDMTAB_LNAHPFGAIN2 B43_OFDMTAB(0x04, 0)
  111. #define B43_OFDMTAB_NOISESCALE B43_OFDMTAB(0x05, 0)
  112. #define B43_OFDMTAB_AGC2 B43_OFDMTAB(0x06, 0)
  113. #define B43_OFDMTAB_ROTOR B43_OFDMTAB(0x08, 0)
  114. #define B43_OFDMTAB_ADVRETARD B43_OFDMTAB(0x09, 0)
  115. #define B43_OFDMTAB_DAC B43_OFDMTAB(0x0C, 0)
  116. #define B43_OFDMTAB_DC B43_OFDMTAB(0x0E, 7)
  117. #define B43_OFDMTAB_PWRDYN2 B43_OFDMTAB(0x0E, 12)
  118. #define B43_OFDMTAB_LNAGAIN B43_OFDMTAB(0x0E, 13)
  119. //TODO
  120. #define B43_OFDMTAB_LPFGAIN B43_OFDMTAB(0x0F, 12)
  121. #define B43_OFDMTAB_RSSI B43_OFDMTAB(0x10, 0)
  122. //TODO
  123. #define B43_OFDMTAB_AGC1_R1 B43_OFDMTAB(0x13, 0)
  124. #define B43_OFDMTAB_GAINX_R1 B43_OFDMTAB(0x14, 0) //TODO rename
  125. #define B43_OFDMTAB_MINSIGSQ B43_OFDMTAB(0x14, 1)
  126. #define B43_OFDMTAB_AGC3_R1 B43_OFDMTAB(0x15, 0)
  127. #define B43_OFDMTAB_WRSSI_R1 B43_OFDMTAB(0x15, 4)
  128. #define B43_OFDMTAB_TSSI B43_OFDMTAB(0x15, 0)
  129. #define B43_OFDMTAB_DACRFPABB B43_OFDMTAB(0x16, 0)
  130. #define B43_OFDMTAB_DACOFF B43_OFDMTAB(0x17, 0)
  131. #define B43_OFDMTAB_DCBIAS B43_OFDMTAB(0x18, 0)
  132. u16 b43_ofdmtab_read16(struct b43_wldev *dev, u16 table, u16 offset);
  133. void b43_ofdmtab_write16(struct b43_wldev *dev, u16 table,
  134. u16 offset, u16 value);
  135. u32 b43_ofdmtab_read32(struct b43_wldev *dev, u16 table, u16 offset);
  136. void b43_ofdmtab_write32(struct b43_wldev *dev, u16 table,
  137. u16 offset, u32 value);
  138. /*** G-PHY table numbers */
  139. #define B43_GTAB(number, offset) (((number) << B43_PHY_GTABNR_SHIFT) | (offset))
  140. #define B43_GTAB_NRSSI B43_GTAB(0x00, 0)
  141. #define B43_GTAB_TRFEMW B43_GTAB(0x0C, 0x120)
  142. #define B43_GTAB_ORIGTR B43_GTAB(0x2E, 0x298)
  143. u16 b43_gtab_read(struct b43_wldev *dev, u16 table, u16 offset); //TODO implement
  144. void b43_gtab_write(struct b43_wldev *dev, u16 table, u16 offset, u16 value); //TODO implement
  145. #define B43_DEFAULT_CHANNEL_A 36
  146. #define B43_DEFAULT_CHANNEL_BG 6
  147. enum {
  148. B43_ANTENNA0, /* Antenna 0 */
  149. B43_ANTENNA1, /* Antenna 0 */
  150. B43_ANTENNA_AUTO1, /* Automatic, starting with antenna 1 */
  151. B43_ANTENNA_AUTO0, /* Automatic, starting with antenna 0 */
  152. B43_ANTENNA_AUTO = B43_ANTENNA_AUTO0,
  153. B43_ANTENNA_DEFAULT = B43_ANTENNA_AUTO,
  154. };
  155. enum {
  156. B43_INTERFMODE_NONE,
  157. B43_INTERFMODE_NONWLAN,
  158. B43_INTERFMODE_MANUALWLAN,
  159. B43_INTERFMODE_AUTOWLAN,
  160. };
  161. /* Masks for the different PHY versioning registers. */
  162. #define B43_PHYVER_ANALOG 0xF000
  163. #define B43_PHYVER_ANALOG_SHIFT 12
  164. #define B43_PHYVER_TYPE 0x0F00
  165. #define B43_PHYVER_TYPE_SHIFT 8
  166. #define B43_PHYVER_VERSION 0x00FF
  167. void b43_raw_phy_lock(struct b43_wldev *dev);
  168. #define b43_phy_lock(dev, flags) \
  169. do { \
  170. local_irq_save(flags); \
  171. b43_raw_phy_lock(dev); \
  172. } while (0)
  173. void b43_raw_phy_unlock(struct b43_wldev *dev);
  174. #define b43_phy_unlock(dev, flags) \
  175. do { \
  176. b43_raw_phy_unlock(dev); \
  177. local_irq_restore(flags); \
  178. } while (0)
  179. u16 b43_phy_read(struct b43_wldev *dev, u16 offset);
  180. void b43_phy_write(struct b43_wldev *dev, u16 offset, u16 val);
  181. int b43_phy_init_tssi2dbm_table(struct b43_wldev *dev);
  182. void b43_phy_early_init(struct b43_wldev *dev);
  183. int b43_phy_init(struct b43_wldev *dev);
  184. void b43_set_rx_antenna(struct b43_wldev *dev, int antenna);
  185. void b43_phy_xmitpower(struct b43_wldev *dev);
  186. void b43_gphy_dc_lt_init(struct b43_wldev *dev);
  187. /* Returns the boolean whether the board has HardwarePowerControl */
  188. bool b43_has_hardware_pctl(struct b43_phy *phy);
  189. /* Returns the boolean whether "TX Magnification" is enabled. */
  190. #define has_tx_magnification(phy) \
  191. (((phy)->rev >= 2) && \
  192. ((phy)->radio_ver == 0x2050) && \
  193. ((phy)->radio_rev == 8))
  194. /* Card uses the loopback gain stuff */
  195. #define has_loopback_gain(phy) \
  196. (((phy)->rev > 1) || ((phy)->gmode))
  197. /* Radio Attenuation (RF Attenuation) */
  198. struct b43_rfatt {
  199. u8 att; /* Attenuation value */
  200. bool with_padmix; /* Flag, PAD Mixer enabled. */
  201. };
  202. struct b43_rfatt_list {
  203. /* Attenuation values list */
  204. const struct b43_rfatt *list;
  205. u8 len;
  206. /* Minimum/Maximum attenuation values */
  207. u8 min_val;
  208. u8 max_val;
  209. };
  210. /* Baseband Attenuation */
  211. struct b43_bbatt {
  212. u8 att; /* Attenuation value */
  213. };
  214. struct b43_bbatt_list {
  215. /* Attenuation values list */
  216. const struct b43_bbatt *list;
  217. u8 len;
  218. /* Minimum/Maximum attenuation values */
  219. u8 min_val;
  220. u8 max_val;
  221. };
  222. /* tx_control bits. */
  223. #define B43_TXCTL_PA3DB 0x40 /* PA Gain 3dB */
  224. #define B43_TXCTL_PA2DB 0x20 /* PA Gain 2dB */
  225. #define B43_TXCTL_TXMIX 0x10 /* TX Mixer Gain */
  226. /* Write BasebandAttenuation value to the device. */
  227. void b43_phy_set_baseband_attenuation(struct b43_wldev *dev,
  228. u16 baseband_attenuation);
  229. extern const u8 b43_radio_channel_codes_bg[];
  230. void b43_radio_lock(struct b43_wldev *dev);
  231. void b43_radio_unlock(struct b43_wldev *dev);
  232. u16 b43_radio_read16(struct b43_wldev *dev, u16 offset);
  233. void b43_radio_write16(struct b43_wldev *dev, u16 offset, u16 val);
  234. u16 b43_radio_init2050(struct b43_wldev *dev);
  235. void b43_radio_init2060(struct b43_wldev *dev);
  236. void b43_radio_turn_on(struct b43_wldev *dev);
  237. void b43_radio_turn_off(struct b43_wldev *dev, bool force);
  238. int b43_radio_selectchannel(struct b43_wldev *dev, u8 channel,
  239. int synthetic_pu_workaround);
  240. u8 b43_radio_aci_detect(struct b43_wldev *dev, u8 channel);
  241. u8 b43_radio_aci_scan(struct b43_wldev *dev);
  242. int b43_radio_set_interference_mitigation(struct b43_wldev *dev, int mode);
  243. void b43_calc_nrssi_slope(struct b43_wldev *dev);
  244. void b43_calc_nrssi_threshold(struct b43_wldev *dev);
  245. s16 b43_nrssi_hw_read(struct b43_wldev *dev, u16 offset);
  246. void b43_nrssi_hw_write(struct b43_wldev *dev, u16 offset, s16 val);
  247. void b43_nrssi_hw_update(struct b43_wldev *dev, u16 val);
  248. void b43_nrssi_mem_update(struct b43_wldev *dev);
  249. void b43_radio_set_tx_iq(struct b43_wldev *dev);
  250. u16 b43_radio_calibrationvalue(struct b43_wldev *dev);
  251. void b43_put_attenuation_into_ranges(struct b43_wldev *dev,
  252. int *_bbatt, int *_rfatt);
  253. void b43_set_txpower_g(struct b43_wldev *dev,
  254. const struct b43_bbatt *bbatt,
  255. const struct b43_rfatt *rfatt, u8 tx_control);
  256. #endif /* B43_PHY_H_ */