phy.c 120 KB

1234567891011121314151617181920212223242526272829303132333435363738394041424344454647484950515253545556575859606162636465666768697071727374757677787980818283848586878889909192939495969798991001011021031041051061071081091101111121131141151161171181191201211221231241251261271281291301311321331341351361371381391401411421431441451461471481491501511521531541551561571581591601611621631641651661671681691701711721731741751761771781791801811821831841851861871881891901911921931941951961971981992002012022032042052062072082092102112122132142152162172182192202212222232242252262272282292302312322332342352362372382392402412422432442452462472482492502512522532542552562572582592602612622632642652662672682692702712722732742752762772782792802812822832842852862872882892902912922932942952962972982993003013023033043053063073083093103113123133143153163173183193203213223233243253263273283293303313323333343353363373383393403413423433443453463473483493503513523533543553563573583593603613623633643653663673683693703713723733743753763773783793803813823833843853863873883893903913923933943953963973983994004014024034044054064074084094104114124134144154164174184194204214224234244254264274284294304314324334344354364374384394404414424434444454464474484494504514524534544554564574584594604614624634644654664674684694704714724734744754764774784794804814824834844854864874884894904914924934944954964974984995005015025035045055065075085095105115125135145155165175185195205215225235245255265275285295305315325335345355365375385395405415425435445455465475485495505515525535545555565575585595605615625635645655665675685695705715725735745755765775785795805815825835845855865875885895905915925935945955965975985996006016026036046056066076086096106116126136146156166176186196206216226236246256266276286296306316326336346356366376386396406416426436446456466476486496506516526536546556566576586596606616626636646656666676686696706716726736746756766776786796806816826836846856866876886896906916926936946956966976986997007017027037047057067077087097107117127137147157167177187197207217227237247257267277287297307317327337347357367377387397407417427437447457467477487497507517527537547557567577587597607617627637647657667677687697707717727737747757767777787797807817827837847857867877887897907917927937947957967977987998008018028038048058068078088098108118128138148158168178188198208218228238248258268278288298308318328338348358368378388398408418428438448458468478488498508518528538548558568578588598608618628638648658668678688698708718728738748758768778788798808818828838848858868878888898908918928938948958968978988999009019029039049059069079089099109119129139149159169179189199209219229239249259269279289299309319329339349359369379389399409419429439449459469479489499509519529539549559569579589599609619629639649659669679689699709719729739749759769779789799809819829839849859869879889899909919929939949959969979989991000100110021003100410051006100710081009101010111012101310141015101610171018101910201021102210231024102510261027102810291030103110321033103410351036103710381039104010411042104310441045104610471048104910501051105210531054105510561057105810591060106110621063106410651066106710681069107010711072107310741075107610771078107910801081108210831084108510861087108810891090109110921093109410951096109710981099110011011102110311041105110611071108110911101111111211131114111511161117111811191120112111221123112411251126112711281129113011311132113311341135113611371138113911401141114211431144114511461147114811491150115111521153115411551156115711581159116011611162116311641165116611671168116911701171117211731174117511761177117811791180118111821183118411851186118711881189119011911192119311941195119611971198119912001201120212031204120512061207120812091210121112121213121412151216121712181219122012211222122312241225122612271228122912301231123212331234123512361237123812391240124112421243124412451246124712481249125012511252125312541255125612571258125912601261126212631264126512661267126812691270127112721273127412751276127712781279128012811282128312841285128612871288128912901291129212931294129512961297129812991300130113021303130413051306130713081309131013111312131313141315131613171318131913201321132213231324132513261327132813291330133113321333133413351336133713381339134013411342134313441345134613471348134913501351135213531354135513561357135813591360136113621363136413651366136713681369137013711372137313741375137613771378137913801381138213831384138513861387138813891390139113921393139413951396139713981399140014011402140314041405140614071408140914101411141214131414141514161417141814191420142114221423142414251426142714281429143014311432143314341435143614371438143914401441144214431444144514461447144814491450145114521453145414551456145714581459146014611462146314641465146614671468146914701471147214731474147514761477147814791480148114821483148414851486148714881489149014911492149314941495149614971498149915001501150215031504150515061507150815091510151115121513151415151516151715181519152015211522152315241525152615271528152915301531153215331534153515361537153815391540154115421543154415451546154715481549155015511552155315541555155615571558155915601561156215631564156515661567156815691570157115721573157415751576157715781579158015811582158315841585158615871588158915901591159215931594159515961597159815991600160116021603160416051606160716081609161016111612161316141615161616171618161916201621162216231624162516261627162816291630163116321633163416351636163716381639164016411642164316441645164616471648164916501651165216531654165516561657165816591660166116621663166416651666166716681669167016711672167316741675167616771678167916801681168216831684168516861687168816891690169116921693169416951696169716981699170017011702170317041705170617071708170917101711171217131714171517161717171817191720172117221723172417251726172717281729173017311732173317341735173617371738173917401741174217431744174517461747174817491750175117521753175417551756175717581759176017611762176317641765176617671768176917701771177217731774177517761777177817791780178117821783178417851786178717881789179017911792179317941795179617971798179918001801180218031804180518061807180818091810181118121813181418151816181718181819182018211822182318241825182618271828182918301831183218331834183518361837183818391840184118421843184418451846184718481849185018511852185318541855185618571858185918601861186218631864186518661867186818691870187118721873187418751876187718781879188018811882188318841885188618871888188918901891189218931894189518961897189818991900190119021903190419051906190719081909191019111912191319141915191619171918191919201921192219231924192519261927192819291930193119321933193419351936193719381939194019411942194319441945194619471948194919501951195219531954195519561957195819591960196119621963196419651966196719681969197019711972197319741975197619771978197919801981198219831984198519861987198819891990199119921993199419951996199719981999200020012002200320042005200620072008200920102011201220132014201520162017201820192020202120222023202420252026202720282029203020312032203320342035203620372038203920402041204220432044204520462047204820492050205120522053205420552056205720582059206020612062206320642065206620672068206920702071207220732074207520762077207820792080208120822083208420852086208720882089209020912092209320942095209620972098209921002101210221032104210521062107210821092110211121122113211421152116211721182119212021212122212321242125212621272128212921302131213221332134213521362137213821392140214121422143214421452146214721482149215021512152215321542155215621572158215921602161216221632164216521662167216821692170217121722173217421752176217721782179218021812182218321842185218621872188218921902191219221932194219521962197219821992200220122022203220422052206220722082209221022112212221322142215221622172218221922202221222222232224222522262227222822292230223122322233223422352236223722382239224022412242224322442245224622472248224922502251225222532254225522562257225822592260226122622263226422652266226722682269227022712272227322742275227622772278227922802281228222832284228522862287228822892290229122922293229422952296229722982299230023012302230323042305230623072308230923102311231223132314231523162317231823192320232123222323232423252326232723282329233023312332233323342335233623372338233923402341234223432344234523462347234823492350235123522353235423552356235723582359236023612362236323642365236623672368236923702371237223732374237523762377237823792380238123822383238423852386238723882389239023912392239323942395239623972398239924002401240224032404240524062407240824092410241124122413241424152416241724182419242024212422242324242425242624272428242924302431243224332434243524362437243824392440244124422443244424452446244724482449245024512452245324542455245624572458245924602461246224632464246524662467246824692470247124722473247424752476247724782479248024812482248324842485248624872488248924902491249224932494249524962497249824992500250125022503250425052506250725082509251025112512251325142515251625172518251925202521252225232524252525262527252825292530253125322533253425352536253725382539254025412542254325442545254625472548254925502551255225532554255525562557255825592560256125622563256425652566256725682569257025712572257325742575257625772578257925802581258225832584258525862587258825892590259125922593259425952596259725982599260026012602260326042605260626072608260926102611261226132614261526162617261826192620262126222623262426252626262726282629263026312632263326342635263626372638263926402641264226432644264526462647264826492650265126522653265426552656265726582659266026612662266326642665266626672668266926702671267226732674267526762677267826792680268126822683268426852686268726882689269026912692269326942695269626972698269927002701270227032704270527062707270827092710271127122713271427152716271727182719272027212722272327242725272627272728272927302731273227332734273527362737273827392740274127422743274427452746274727482749275027512752275327542755275627572758275927602761276227632764276527662767276827692770277127722773277427752776277727782779278027812782278327842785278627872788278927902791279227932794279527962797279827992800280128022803280428052806280728082809281028112812281328142815281628172818281928202821282228232824282528262827282828292830283128322833283428352836283728382839284028412842284328442845284628472848284928502851285228532854285528562857285828592860286128622863286428652866286728682869287028712872287328742875287628772878287928802881288228832884288528862887288828892890289128922893289428952896289728982899290029012902290329042905290629072908290929102911291229132914291529162917291829192920292129222923292429252926292729282929293029312932293329342935293629372938293929402941294229432944294529462947294829492950295129522953295429552956295729582959296029612962296329642965296629672968296929702971297229732974297529762977297829792980298129822983298429852986298729882989299029912992299329942995299629972998299930003001300230033004300530063007300830093010301130123013301430153016301730183019302030213022302330243025302630273028302930303031303230333034303530363037303830393040304130423043304430453046304730483049305030513052305330543055305630573058305930603061306230633064306530663067306830693070307130723073307430753076307730783079308030813082308330843085308630873088308930903091309230933094309530963097309830993100310131023103310431053106310731083109311031113112311331143115311631173118311931203121312231233124312531263127312831293130313131323133313431353136313731383139314031413142314331443145314631473148314931503151315231533154315531563157315831593160316131623163316431653166316731683169317031713172317331743175317631773178317931803181318231833184318531863187318831893190319131923193319431953196319731983199320032013202320332043205320632073208320932103211321232133214321532163217321832193220322132223223322432253226322732283229323032313232323332343235323632373238323932403241324232433244324532463247324832493250325132523253325432553256325732583259326032613262326332643265326632673268326932703271327232733274327532763277327832793280328132823283328432853286328732883289329032913292329332943295329632973298329933003301330233033304330533063307330833093310331133123313331433153316331733183319332033213322332333243325332633273328332933303331333233333334333533363337333833393340334133423343334433453346334733483349335033513352335333543355335633573358335933603361336233633364336533663367336833693370337133723373337433753376337733783379338033813382338333843385338633873388338933903391339233933394339533963397339833993400340134023403340434053406340734083409341034113412341334143415341634173418341934203421342234233424342534263427342834293430343134323433343434353436343734383439344034413442344334443445344634473448344934503451345234533454345534563457345834593460346134623463346434653466346734683469347034713472347334743475347634773478347934803481348234833484348534863487348834893490349134923493349434953496349734983499350035013502350335043505350635073508350935103511351235133514351535163517351835193520352135223523352435253526352735283529353035313532353335343535353635373538353935403541354235433544354535463547354835493550355135523553355435553556355735583559356035613562356335643565356635673568356935703571357235733574357535763577357835793580358135823583358435853586358735883589359035913592359335943595359635973598359936003601360236033604360536063607360836093610361136123613361436153616361736183619362036213622362336243625362636273628362936303631363236333634363536363637363836393640364136423643364436453646364736483649365036513652365336543655365636573658365936603661366236633664366536663667366836693670367136723673367436753676367736783679368036813682368336843685368636873688368936903691369236933694369536963697369836993700370137023703370437053706370737083709371037113712371337143715371637173718371937203721372237233724372537263727372837293730373137323733373437353736373737383739374037413742374337443745374637473748374937503751375237533754375537563757375837593760376137623763376437653766376737683769377037713772377337743775377637773778377937803781378237833784378537863787378837893790379137923793379437953796379737983799380038013802380338043805380638073808380938103811381238133814381538163817381838193820382138223823382438253826382738283829383038313832383338343835383638373838383938403841384238433844384538463847384838493850385138523853385438553856385738583859386038613862386338643865386638673868386938703871387238733874387538763877387838793880388138823883388438853886388738883889389038913892389338943895389638973898389939003901390239033904390539063907390839093910391139123913391439153916391739183919392039213922392339243925392639273928392939303931393239333934393539363937393839393940394139423943394439453946394739483949395039513952395339543955395639573958395939603961396239633964396539663967396839693970397139723973397439753976397739783979398039813982398339843985398639873988398939903991399239933994399539963997399839994000400140024003400440054006400740084009401040114012401340144015401640174018401940204021402240234024402540264027402840294030403140324033403440354036403740384039404040414042404340444045404640474048404940504051405240534054405540564057405840594060406140624063406440654066406740684069407040714072407340744075407640774078407940804081408240834084408540864087408840894090409140924093409440954096409740984099410041014102410341044105410641074108410941104111411241134114411541164117411841194120412141224123412441254126412741284129413041314132413341344135413641374138413941404141414241434144414541464147414841494150415141524153415441554156415741584159416041614162416341644165416641674168416941704171417241734174417541764177417841794180418141824183418441854186418741884189419041914192419341944195419641974198419942004201420242034204420542064207420842094210421142124213421442154216421742184219422042214222422342244225422642274228422942304231423242334234423542364237423842394240424142424243424442454246424742484249425042514252425342544255425642574258425942604261426242634264426542664267426842694270427142724273427442754276427742784279428042814282428342844285428642874288428942904291429242934294429542964297429842994300430143024303430443054306430743084309431043114312431343144315431643174318431943204321432243234324432543264327432843294330433143324333433443354336433743384339434043414342434343444345434643474348434943504351435243534354435543564357435843594360436143624363436443654366436743684369437043714372437343744375437643774378437943804381
  1. /*
  2. Broadcom B43 wireless driver
  3. Copyright (c) 2005 Martin Langer <martin-langer@gmx.de>,
  4. Copyright (c) 2005, 2006 Stefano Brivio <st3@riseup.net>
  5. Copyright (c) 2005, 2006 Michael Buesch <mb@bu3sch.de>
  6. Copyright (c) 2005, 2006 Danny van Dyk <kugelfang@gentoo.org>
  7. Copyright (c) 2005, 2006 Andreas Jaggi <andreas.jaggi@waterwave.ch>
  8. This program is free software; you can redistribute it and/or modify
  9. it under the terms of the GNU General Public License as published by
  10. the Free Software Foundation; either version 2 of the License, or
  11. (at your option) any later version.
  12. This program is distributed in the hope that it will be useful,
  13. but WITHOUT ANY WARRANTY; without even the implied warranty of
  14. MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  15. GNU General Public License for more details.
  16. You should have received a copy of the GNU General Public License
  17. along with this program; see the file COPYING. If not, write to
  18. the Free Software Foundation, Inc., 51 Franklin Steet, Fifth Floor,
  19. Boston, MA 02110-1301, USA.
  20. */
  21. #include <linux/delay.h>
  22. #include <linux/io.h>
  23. #include <linux/types.h>
  24. #include "b43.h"
  25. #include "phy.h"
  26. #include "main.h"
  27. #include "tables.h"
  28. #include "lo.h"
  29. static const s8 b43_tssi2dbm_b_table[] = {
  30. 0x4D, 0x4C, 0x4B, 0x4A,
  31. 0x4A, 0x49, 0x48, 0x47,
  32. 0x47, 0x46, 0x45, 0x45,
  33. 0x44, 0x43, 0x42, 0x42,
  34. 0x41, 0x40, 0x3F, 0x3E,
  35. 0x3D, 0x3C, 0x3B, 0x3A,
  36. 0x39, 0x38, 0x37, 0x36,
  37. 0x35, 0x34, 0x32, 0x31,
  38. 0x30, 0x2F, 0x2D, 0x2C,
  39. 0x2B, 0x29, 0x28, 0x26,
  40. 0x25, 0x23, 0x21, 0x1F,
  41. 0x1D, 0x1A, 0x17, 0x14,
  42. 0x10, 0x0C, 0x06, 0x00,
  43. -7, -7, -7, -7,
  44. -7, -7, -7, -7,
  45. -7, -7, -7, -7,
  46. };
  47. static const s8 b43_tssi2dbm_g_table[] = {
  48. 77, 77, 77, 76,
  49. 76, 76, 75, 75,
  50. 74, 74, 73, 73,
  51. 73, 72, 72, 71,
  52. 71, 70, 70, 69,
  53. 68, 68, 67, 67,
  54. 66, 65, 65, 64,
  55. 63, 63, 62, 61,
  56. 60, 59, 58, 57,
  57. 56, 55, 54, 53,
  58. 52, 50, 49, 47,
  59. 45, 43, 40, 37,
  60. 33, 28, 22, 14,
  61. 5, -7, -20, -20,
  62. -20, -20, -20, -20,
  63. -20, -20, -20, -20,
  64. };
  65. const u8 b43_radio_channel_codes_bg[] = {
  66. 12, 17, 22, 27,
  67. 32, 37, 42, 47,
  68. 52, 57, 62, 67,
  69. 72, 84,
  70. };
  71. static void b43_phy_initg(struct b43_wldev *dev);
  72. /* Reverse the bits of a 4bit value.
  73. * Example: 1101 is flipped 1011
  74. */
  75. static u16 flip_4bit(u16 value)
  76. {
  77. u16 flipped = 0x0000;
  78. B43_WARN_ON(value & ~0x000F);
  79. flipped |= (value & 0x0001) << 3;
  80. flipped |= (value & 0x0002) << 1;
  81. flipped |= (value & 0x0004) >> 1;
  82. flipped |= (value & 0x0008) >> 3;
  83. return flipped;
  84. }
  85. static void generate_rfatt_list(struct b43_wldev *dev,
  86. struct b43_rfatt_list *list)
  87. {
  88. struct b43_phy *phy = &dev->phy;
  89. /* APHY.rev < 5 || GPHY.rev < 6 */
  90. static const struct b43_rfatt rfatt_0[] = {
  91. {.att = 3,.with_padmix = 0,},
  92. {.att = 1,.with_padmix = 0,},
  93. {.att = 5,.with_padmix = 0,},
  94. {.att = 7,.with_padmix = 0,},
  95. {.att = 9,.with_padmix = 0,},
  96. {.att = 2,.with_padmix = 0,},
  97. {.att = 0,.with_padmix = 0,},
  98. {.att = 4,.with_padmix = 0,},
  99. {.att = 6,.with_padmix = 0,},
  100. {.att = 8,.with_padmix = 0,},
  101. {.att = 1,.with_padmix = 1,},
  102. {.att = 2,.with_padmix = 1,},
  103. {.att = 3,.with_padmix = 1,},
  104. {.att = 4,.with_padmix = 1,},
  105. };
  106. /* Radio.rev == 8 && Radio.version == 0x2050 */
  107. static const struct b43_rfatt rfatt_1[] = {
  108. {.att = 2,.with_padmix = 1,},
  109. {.att = 4,.with_padmix = 1,},
  110. {.att = 6,.with_padmix = 1,},
  111. {.att = 8,.with_padmix = 1,},
  112. {.att = 10,.with_padmix = 1,},
  113. {.att = 12,.with_padmix = 1,},
  114. {.att = 14,.with_padmix = 1,},
  115. };
  116. /* Otherwise */
  117. static const struct b43_rfatt rfatt_2[] = {
  118. {.att = 0,.with_padmix = 1,},
  119. {.att = 2,.with_padmix = 1,},
  120. {.att = 4,.with_padmix = 1,},
  121. {.att = 6,.with_padmix = 1,},
  122. {.att = 8,.with_padmix = 1,},
  123. {.att = 9,.with_padmix = 1,},
  124. {.att = 9,.with_padmix = 1,},
  125. };
  126. if ((phy->type == B43_PHYTYPE_A && phy->rev < 5) ||
  127. (phy->type == B43_PHYTYPE_G && phy->rev < 6)) {
  128. /* Software pctl */
  129. list->list = rfatt_0;
  130. list->len = ARRAY_SIZE(rfatt_0);
  131. list->min_val = 0;
  132. list->max_val = 9;
  133. return;
  134. }
  135. if (phy->radio_ver == 0x2050 && phy->radio_rev == 8) {
  136. /* Hardware pctl */
  137. list->list = rfatt_1;
  138. list->len = ARRAY_SIZE(rfatt_1);
  139. list->min_val = 2;
  140. list->max_val = 14;
  141. return;
  142. }
  143. /* Hardware pctl */
  144. list->list = rfatt_2;
  145. list->len = ARRAY_SIZE(rfatt_2);
  146. list->min_val = 0;
  147. list->max_val = 9;
  148. }
  149. static void generate_bbatt_list(struct b43_wldev *dev,
  150. struct b43_bbatt_list *list)
  151. {
  152. static const struct b43_bbatt bbatt_0[] = {
  153. {.att = 0,},
  154. {.att = 1,},
  155. {.att = 2,},
  156. {.att = 3,},
  157. {.att = 4,},
  158. {.att = 5,},
  159. {.att = 6,},
  160. {.att = 7,},
  161. {.att = 8,},
  162. };
  163. list->list = bbatt_0;
  164. list->len = ARRAY_SIZE(bbatt_0);
  165. list->min_val = 0;
  166. list->max_val = 8;
  167. }
  168. bool b43_has_hardware_pctl(struct b43_phy *phy)
  169. {
  170. if (!phy->hardware_power_control)
  171. return 0;
  172. switch (phy->type) {
  173. case B43_PHYTYPE_A:
  174. if (phy->rev >= 5)
  175. return 1;
  176. break;
  177. case B43_PHYTYPE_G:
  178. if (phy->rev >= 6)
  179. return 1;
  180. break;
  181. default:
  182. B43_WARN_ON(1);
  183. }
  184. return 0;
  185. }
  186. static void b43_shm_clear_tssi(struct b43_wldev *dev)
  187. {
  188. struct b43_phy *phy = &dev->phy;
  189. switch (phy->type) {
  190. case B43_PHYTYPE_A:
  191. b43_shm_write16(dev, B43_SHM_SHARED, 0x0068, 0x7F7F);
  192. b43_shm_write16(dev, B43_SHM_SHARED, 0x006a, 0x7F7F);
  193. break;
  194. case B43_PHYTYPE_B:
  195. case B43_PHYTYPE_G:
  196. b43_shm_write16(dev, B43_SHM_SHARED, 0x0058, 0x7F7F);
  197. b43_shm_write16(dev, B43_SHM_SHARED, 0x005a, 0x7F7F);
  198. b43_shm_write16(dev, B43_SHM_SHARED, 0x0070, 0x7F7F);
  199. b43_shm_write16(dev, B43_SHM_SHARED, 0x0072, 0x7F7F);
  200. break;
  201. }
  202. }
  203. void b43_raw_phy_lock(struct b43_wldev *dev)
  204. {
  205. struct b43_phy *phy = &dev->phy;
  206. B43_WARN_ON(!irqs_disabled());
  207. /* We had a check for MACCTL==0 here, but I think that doesn't
  208. * make sense, as MACCTL is never 0 when this is called.
  209. * --mb */
  210. B43_WARN_ON(b43_read32(dev, B43_MMIO_MACCTL) == 0);
  211. if (dev->dev->id.revision < 3) {
  212. b43_mac_suspend(dev);
  213. spin_lock(&phy->lock);
  214. } else {
  215. if (!b43_is_mode(dev->wl, IEEE80211_IF_TYPE_AP))
  216. b43_power_saving_ctl_bits(dev, B43_PS_AWAKE);
  217. }
  218. phy->locked = 1;
  219. }
  220. void b43_raw_phy_unlock(struct b43_wldev *dev)
  221. {
  222. struct b43_phy *phy = &dev->phy;
  223. B43_WARN_ON(!irqs_disabled());
  224. if (dev->dev->id.revision < 3) {
  225. if (phy->locked) {
  226. spin_unlock(&phy->lock);
  227. b43_mac_enable(dev);
  228. }
  229. } else {
  230. if (!b43_is_mode(dev->wl, IEEE80211_IF_TYPE_AP))
  231. b43_power_saving_ctl_bits(dev, 0);
  232. }
  233. phy->locked = 0;
  234. }
  235. /* Different PHYs require different register routing flags.
  236. * This adjusts (and does sanity checks on) the routing flags.
  237. */
  238. static inline u16 adjust_phyreg_for_phytype(struct b43_phy *phy,
  239. u16 offset, struct b43_wldev *dev)
  240. {
  241. if (phy->type == B43_PHYTYPE_A) {
  242. /* OFDM registers are base-registers for the A-PHY. */
  243. offset &= ~B43_PHYROUTE_OFDM_GPHY;
  244. }
  245. if (offset & B43_PHYROUTE_EXT_GPHY) {
  246. /* Ext-G registers are only available on G-PHYs */
  247. if (phy->type != B43_PHYTYPE_G) {
  248. b43dbg(dev->wl, "EXT-G PHY access at "
  249. "0x%04X on %u type PHY\n", offset, phy->type);
  250. }
  251. }
  252. return offset;
  253. }
  254. u16 b43_phy_read(struct b43_wldev * dev, u16 offset)
  255. {
  256. struct b43_phy *phy = &dev->phy;
  257. offset = adjust_phyreg_for_phytype(phy, offset, dev);
  258. b43_write16(dev, B43_MMIO_PHY_CONTROL, offset);
  259. return b43_read16(dev, B43_MMIO_PHY_DATA);
  260. }
  261. void b43_phy_write(struct b43_wldev *dev, u16 offset, u16 val)
  262. {
  263. struct b43_phy *phy = &dev->phy;
  264. offset = adjust_phyreg_for_phytype(phy, offset, dev);
  265. b43_write16(dev, B43_MMIO_PHY_CONTROL, offset);
  266. mmiowb();
  267. b43_write16(dev, B43_MMIO_PHY_DATA, val);
  268. }
  269. static void b43_radio_set_txpower_a(struct b43_wldev *dev, u16 txpower);
  270. /* Adjust the transmission power output (G-PHY) */
  271. void b43_set_txpower_g(struct b43_wldev *dev,
  272. const struct b43_bbatt *bbatt,
  273. const struct b43_rfatt *rfatt, u8 tx_control)
  274. {
  275. struct b43_phy *phy = &dev->phy;
  276. struct b43_txpower_lo_control *lo = phy->lo_control;
  277. u16 bb, rf;
  278. u16 tx_bias, tx_magn;
  279. bb = bbatt->att;
  280. rf = rfatt->att;
  281. tx_bias = lo->tx_bias;
  282. tx_magn = lo->tx_magn;
  283. if (unlikely(tx_bias == 0xFF))
  284. tx_bias = 0;
  285. /* Save the values for later */
  286. phy->tx_control = tx_control;
  287. memcpy(&phy->rfatt, rfatt, sizeof(*rfatt));
  288. memcpy(&phy->bbatt, bbatt, sizeof(*bbatt));
  289. if (b43_debug(dev, B43_DBG_XMITPOWER)) {
  290. b43dbg(dev->wl, "Tuning TX-power to bbatt(%u), "
  291. "rfatt(%u), tx_control(0x%02X), "
  292. "tx_bias(0x%02X), tx_magn(0x%02X)\n",
  293. bb, rf, tx_control, tx_bias, tx_magn);
  294. }
  295. b43_phy_set_baseband_attenuation(dev, bb);
  296. b43_shm_write16(dev, B43_SHM_SHARED, B43_SHM_SH_RFATT, rf);
  297. if (phy->radio_ver == 0x2050 && phy->radio_rev == 8) {
  298. b43_radio_write16(dev, 0x43,
  299. (rf & 0x000F) | (tx_control & 0x0070));
  300. } else {
  301. b43_radio_write16(dev, 0x43, (b43_radio_read16(dev, 0x43)
  302. & 0xFFF0) | (rf & 0x000F));
  303. b43_radio_write16(dev, 0x52, (b43_radio_read16(dev, 0x52)
  304. & ~0x0070) | (tx_control &
  305. 0x0070));
  306. }
  307. if (has_tx_magnification(phy)) {
  308. b43_radio_write16(dev, 0x52, tx_magn | tx_bias);
  309. } else {
  310. b43_radio_write16(dev, 0x52, (b43_radio_read16(dev, 0x52)
  311. & 0xFFF0) | (tx_bias & 0x000F));
  312. }
  313. if (phy->type == B43_PHYTYPE_G)
  314. b43_lo_g_adjust(dev);
  315. }
  316. static void default_baseband_attenuation(struct b43_wldev *dev,
  317. struct b43_bbatt *bb)
  318. {
  319. struct b43_phy *phy = &dev->phy;
  320. if (phy->radio_ver == 0x2050 && phy->radio_rev < 6)
  321. bb->att = 0;
  322. else
  323. bb->att = 2;
  324. }
  325. static void default_radio_attenuation(struct b43_wldev *dev,
  326. struct b43_rfatt *rf)
  327. {
  328. struct ssb_bus *bus = dev->dev->bus;
  329. struct b43_phy *phy = &dev->phy;
  330. rf->with_padmix = 0;
  331. if (bus->boardinfo.vendor == SSB_BOARDVENDOR_BCM &&
  332. bus->boardinfo.type == SSB_BOARD_BCM4309G) {
  333. if (bus->boardinfo.rev < 0x43) {
  334. rf->att = 2;
  335. return;
  336. } else if (bus->boardinfo.rev < 0x51) {
  337. rf->att = 3;
  338. return;
  339. }
  340. }
  341. if (phy->type == B43_PHYTYPE_A) {
  342. rf->att = 0x60;
  343. return;
  344. }
  345. switch (phy->radio_ver) {
  346. case 0x2053:
  347. switch (phy->radio_rev) {
  348. case 1:
  349. rf->att = 6;
  350. return;
  351. }
  352. break;
  353. case 0x2050:
  354. switch (phy->radio_rev) {
  355. case 0:
  356. rf->att = 5;
  357. return;
  358. case 1:
  359. if (phy->type == B43_PHYTYPE_G) {
  360. if (bus->boardinfo.vendor == SSB_BOARDVENDOR_BCM
  361. && bus->boardinfo.type == SSB_BOARD_BCM4309G
  362. && bus->boardinfo.rev >= 30)
  363. rf->att = 3;
  364. else if (bus->boardinfo.vendor ==
  365. SSB_BOARDVENDOR_BCM
  366. && bus->boardinfo.type ==
  367. SSB_BOARD_BU4306)
  368. rf->att = 3;
  369. else
  370. rf->att = 1;
  371. } else {
  372. if (bus->boardinfo.vendor == SSB_BOARDVENDOR_BCM
  373. && bus->boardinfo.type == SSB_BOARD_BCM4309G
  374. && bus->boardinfo.rev >= 30)
  375. rf->att = 7;
  376. else
  377. rf->att = 6;
  378. }
  379. return;
  380. case 2:
  381. if (phy->type == B43_PHYTYPE_G) {
  382. if (bus->boardinfo.vendor == SSB_BOARDVENDOR_BCM
  383. && bus->boardinfo.type == SSB_BOARD_BCM4309G
  384. && bus->boardinfo.rev >= 30)
  385. rf->att = 3;
  386. else if (bus->boardinfo.vendor ==
  387. SSB_BOARDVENDOR_BCM
  388. && bus->boardinfo.type ==
  389. SSB_BOARD_BU4306)
  390. rf->att = 5;
  391. else if (bus->chip_id == 0x4320)
  392. rf->att = 4;
  393. else
  394. rf->att = 3;
  395. } else
  396. rf->att = 6;
  397. return;
  398. case 3:
  399. rf->att = 5;
  400. return;
  401. case 4:
  402. case 5:
  403. rf->att = 1;
  404. return;
  405. case 6:
  406. case 7:
  407. rf->att = 5;
  408. return;
  409. case 8:
  410. rf->att = 0xA;
  411. rf->with_padmix = 1;
  412. return;
  413. case 9:
  414. default:
  415. rf->att = 5;
  416. return;
  417. }
  418. }
  419. rf->att = 5;
  420. }
  421. static u16 default_tx_control(struct b43_wldev *dev)
  422. {
  423. struct b43_phy *phy = &dev->phy;
  424. if (phy->radio_ver != 0x2050)
  425. return 0;
  426. if (phy->radio_rev == 1)
  427. return B43_TXCTL_PA2DB | B43_TXCTL_TXMIX;
  428. if (phy->radio_rev < 6)
  429. return B43_TXCTL_PA2DB;
  430. if (phy->radio_rev == 8)
  431. return B43_TXCTL_TXMIX;
  432. return 0;
  433. }
  434. /* This func is called "PHY calibrate" in the specs... */
  435. void b43_phy_early_init(struct b43_wldev *dev)
  436. {
  437. struct b43_phy *phy = &dev->phy;
  438. struct b43_txpower_lo_control *lo = phy->lo_control;
  439. default_baseband_attenuation(dev, &phy->bbatt);
  440. default_radio_attenuation(dev, &phy->rfatt);
  441. phy->tx_control = (default_tx_control(dev) << 4);
  442. /* Commit previous writes */
  443. b43_read32(dev, B43_MMIO_MACCTL);
  444. if (phy->type == B43_PHYTYPE_B || phy->type == B43_PHYTYPE_G) {
  445. generate_rfatt_list(dev, &lo->rfatt_list);
  446. generate_bbatt_list(dev, &lo->bbatt_list);
  447. }
  448. if (phy->type == B43_PHYTYPE_G && phy->rev == 1) {
  449. /* Workaround: Temporarly disable gmode through the early init
  450. * phase, as the gmode stuff is not needed for phy rev 1 */
  451. phy->gmode = 0;
  452. b43_wireless_core_reset(dev, 0);
  453. b43_phy_initg(dev);
  454. phy->gmode = 1;
  455. b43_wireless_core_reset(dev, B43_TMSLOW_GMODE);
  456. }
  457. }
  458. /* GPHY_TSSI_Power_Lookup_Table_Init */
  459. static void b43_gphy_tssi_power_lt_init(struct b43_wldev *dev)
  460. {
  461. struct b43_phy *phy = &dev->phy;
  462. int i;
  463. u16 value;
  464. for (i = 0; i < 32; i++)
  465. b43_ofdmtab_write16(dev, 0x3C20, i, phy->tssi2dbm[i]);
  466. for (i = 32; i < 64; i++)
  467. b43_ofdmtab_write16(dev, 0x3C00, i - 32, phy->tssi2dbm[i]);
  468. for (i = 0; i < 64; i += 2) {
  469. value = (u16) phy->tssi2dbm[i];
  470. value |= ((u16) phy->tssi2dbm[i + 1]) << 8;
  471. b43_phy_write(dev, 0x380 + (i / 2), value);
  472. }
  473. }
  474. /* GPHY_Gain_Lookup_Table_Init */
  475. static void b43_gphy_gain_lt_init(struct b43_wldev *dev)
  476. {
  477. struct b43_phy *phy = &dev->phy;
  478. struct b43_txpower_lo_control *lo = phy->lo_control;
  479. u16 nr_written = 0;
  480. u16 tmp;
  481. u8 rf, bb;
  482. if (!lo->lo_measured) {
  483. b43_phy_write(dev, 0x3FF, 0);
  484. return;
  485. }
  486. for (rf = 0; rf < lo->rfatt_list.len; rf++) {
  487. for (bb = 0; bb < lo->bbatt_list.len; bb++) {
  488. if (nr_written >= 0x40)
  489. return;
  490. tmp = lo->bbatt_list.list[bb].att;
  491. tmp <<= 8;
  492. if (phy->radio_rev == 8)
  493. tmp |= 0x50;
  494. else
  495. tmp |= 0x40;
  496. tmp |= lo->rfatt_list.list[rf].att;
  497. b43_phy_write(dev, 0x3C0 + nr_written, tmp);
  498. nr_written++;
  499. }
  500. }
  501. }
  502. /* GPHY_DC_Lookup_Table */
  503. void b43_gphy_dc_lt_init(struct b43_wldev *dev)
  504. {
  505. struct b43_phy *phy = &dev->phy;
  506. struct b43_txpower_lo_control *lo = phy->lo_control;
  507. struct b43_loctl *loctl0;
  508. struct b43_loctl *loctl1;
  509. int i;
  510. int rf_offset, bb_offset;
  511. u16 tmp;
  512. for (i = 0; i < lo->rfatt_list.len + lo->bbatt_list.len; i += 2) {
  513. rf_offset = i / lo->rfatt_list.len;
  514. bb_offset = i % lo->rfatt_list.len;
  515. loctl0 = b43_get_lo_g_ctl(dev, &lo->rfatt_list.list[rf_offset],
  516. &lo->bbatt_list.list[bb_offset]);
  517. if (i + 1 < lo->rfatt_list.len * lo->bbatt_list.len) {
  518. rf_offset = (i + 1) / lo->rfatt_list.len;
  519. bb_offset = (i + 1) % lo->rfatt_list.len;
  520. loctl1 =
  521. b43_get_lo_g_ctl(dev,
  522. &lo->rfatt_list.list[rf_offset],
  523. &lo->bbatt_list.list[bb_offset]);
  524. } else
  525. loctl1 = loctl0;
  526. tmp = ((u16) loctl0->q & 0xF);
  527. tmp |= ((u16) loctl0->i & 0xF) << 4;
  528. tmp |= ((u16) loctl1->q & 0xF) << 8;
  529. tmp |= ((u16) loctl1->i & 0xF) << 12; //FIXME?
  530. b43_phy_write(dev, 0x3A0 + (i / 2), tmp);
  531. }
  532. }
  533. static void hardware_pctl_init_aphy(struct b43_wldev *dev)
  534. {
  535. //TODO
  536. }
  537. static void hardware_pctl_init_gphy(struct b43_wldev *dev)
  538. {
  539. struct b43_phy *phy = &dev->phy;
  540. b43_phy_write(dev, 0x0036, (b43_phy_read(dev, 0x0036) & 0xFFC0)
  541. | (phy->tgt_idle_tssi - phy->cur_idle_tssi));
  542. b43_phy_write(dev, 0x0478, (b43_phy_read(dev, 0x0478) & 0xFF00)
  543. | (phy->tgt_idle_tssi - phy->cur_idle_tssi));
  544. b43_gphy_tssi_power_lt_init(dev);
  545. b43_gphy_gain_lt_init(dev);
  546. b43_phy_write(dev, 0x0060, b43_phy_read(dev, 0x0060) & 0xFFBF);
  547. b43_phy_write(dev, 0x0014, 0x0000);
  548. B43_WARN_ON(phy->rev < 6);
  549. b43_phy_write(dev, 0x0478, b43_phy_read(dev, 0x0478)
  550. | 0x0800);
  551. b43_phy_write(dev, 0x0478, b43_phy_read(dev, 0x0478)
  552. & 0xFEFF);
  553. b43_phy_write(dev, 0x0801, b43_phy_read(dev, 0x0801)
  554. & 0xFFBF);
  555. b43_gphy_dc_lt_init(dev);
  556. }
  557. /* HardwarePowerControl init for A and G PHY */
  558. static void b43_hardware_pctl_init(struct b43_wldev *dev)
  559. {
  560. struct b43_phy *phy = &dev->phy;
  561. if (!b43_has_hardware_pctl(phy)) {
  562. /* No hardware power control */
  563. b43_hf_write(dev, b43_hf_read(dev) & ~B43_HF_HWPCTL);
  564. return;
  565. }
  566. /* Init the hwpctl related hardware */
  567. switch (phy->type) {
  568. case B43_PHYTYPE_A:
  569. hardware_pctl_init_aphy(dev);
  570. break;
  571. case B43_PHYTYPE_G:
  572. hardware_pctl_init_gphy(dev);
  573. break;
  574. default:
  575. B43_WARN_ON(1);
  576. }
  577. /* Enable hardware pctl in firmware. */
  578. b43_hf_write(dev, b43_hf_read(dev) | B43_HF_HWPCTL);
  579. }
  580. static void b43_hardware_pctl_early_init(struct b43_wldev *dev)
  581. {
  582. struct b43_phy *phy = &dev->phy;
  583. if (!b43_has_hardware_pctl(phy)) {
  584. b43_phy_write(dev, 0x047A, 0xC111);
  585. return;
  586. }
  587. b43_phy_write(dev, 0x0036, b43_phy_read(dev, 0x0036) & 0xFEFF);
  588. b43_phy_write(dev, 0x002F, 0x0202);
  589. b43_phy_write(dev, 0x047C, b43_phy_read(dev, 0x047C) | 0x0002);
  590. b43_phy_write(dev, 0x047A, b43_phy_read(dev, 0x047A) | 0xF000);
  591. if (phy->radio_ver == 0x2050 && phy->radio_rev == 8) {
  592. b43_phy_write(dev, 0x047A, (b43_phy_read(dev, 0x047A)
  593. & 0xFF0F) | 0x0010);
  594. b43_phy_write(dev, 0x005D, b43_phy_read(dev, 0x005D)
  595. | 0x8000);
  596. b43_phy_write(dev, 0x004E, (b43_phy_read(dev, 0x004E)
  597. & 0xFFC0) | 0x0010);
  598. b43_phy_write(dev, 0x002E, 0xC07F);
  599. b43_phy_write(dev, 0x0036, b43_phy_read(dev, 0x0036)
  600. | 0x0400);
  601. } else {
  602. b43_phy_write(dev, 0x0036, b43_phy_read(dev, 0x0036)
  603. | 0x0200);
  604. b43_phy_write(dev, 0x0036, b43_phy_read(dev, 0x0036)
  605. | 0x0400);
  606. b43_phy_write(dev, 0x005D, b43_phy_read(dev, 0x005D)
  607. & 0x7FFF);
  608. b43_phy_write(dev, 0x004F, b43_phy_read(dev, 0x004F)
  609. & 0xFFFE);
  610. b43_phy_write(dev, 0x004E, (b43_phy_read(dev, 0x004E)
  611. & 0xFFC0) | 0x0010);
  612. b43_phy_write(dev, 0x002E, 0xC07F);
  613. b43_phy_write(dev, 0x047A, (b43_phy_read(dev, 0x047A)
  614. & 0xFF0F) | 0x0010);
  615. }
  616. }
  617. /* Intialize B/G PHY power control
  618. * as described in http://bcm-specs.sipsolutions.net/InitPowerControl
  619. */
  620. static void b43_phy_init_pctl(struct b43_wldev *dev)
  621. {
  622. struct ssb_bus *bus = dev->dev->bus;
  623. struct b43_phy *phy = &dev->phy;
  624. struct b43_rfatt old_rfatt;
  625. struct b43_bbatt old_bbatt;
  626. u8 old_tx_control = 0;
  627. if ((bus->boardinfo.vendor == SSB_BOARDVENDOR_BCM) &&
  628. (bus->boardinfo.type == SSB_BOARD_BU4306))
  629. return;
  630. b43_phy_write(dev, 0x0028, 0x8018);
  631. /* This does something with the Analog... */
  632. b43_write16(dev, B43_MMIO_PHY0, b43_read16(dev, B43_MMIO_PHY0)
  633. & 0xFFDF);
  634. if (phy->type == B43_PHYTYPE_G && !phy->gmode)
  635. return;
  636. b43_hardware_pctl_early_init(dev);
  637. if (phy->cur_idle_tssi == 0) {
  638. if (phy->radio_ver == 0x2050 && phy->analog == 0) {
  639. b43_radio_write16(dev, 0x0076,
  640. (b43_radio_read16(dev, 0x0076)
  641. & 0x00F7) | 0x0084);
  642. } else {
  643. struct b43_rfatt rfatt;
  644. struct b43_bbatt bbatt;
  645. memcpy(&old_rfatt, &phy->rfatt, sizeof(old_rfatt));
  646. memcpy(&old_bbatt, &phy->bbatt, sizeof(old_bbatt));
  647. old_tx_control = phy->tx_control;
  648. bbatt.att = 11;
  649. if (phy->radio_rev == 8) {
  650. rfatt.att = 15;
  651. rfatt.with_padmix = 1;
  652. } else {
  653. rfatt.att = 9;
  654. rfatt.with_padmix = 0;
  655. }
  656. b43_set_txpower_g(dev, &bbatt, &rfatt, 0);
  657. }
  658. b43_dummy_transmission(dev);
  659. phy->cur_idle_tssi = b43_phy_read(dev, B43_PHY_ITSSI);
  660. if (B43_DEBUG) {
  661. /* Current-Idle-TSSI sanity check. */
  662. if (abs(phy->cur_idle_tssi - phy->tgt_idle_tssi) >= 20) {
  663. b43dbg(dev->wl,
  664. "!WARNING! Idle-TSSI phy->cur_idle_tssi "
  665. "measuring failed. (cur=%d, tgt=%d). Disabling TX power "
  666. "adjustment.\n", phy->cur_idle_tssi,
  667. phy->tgt_idle_tssi);
  668. phy->cur_idle_tssi = 0;
  669. }
  670. }
  671. if (phy->radio_ver == 0x2050 && phy->analog == 0) {
  672. b43_radio_write16(dev, 0x0076,
  673. b43_radio_read16(dev, 0x0076)
  674. & 0xFF7B);
  675. } else {
  676. b43_set_txpower_g(dev, &old_bbatt,
  677. &old_rfatt, old_tx_control);
  678. }
  679. }
  680. b43_hardware_pctl_init(dev);
  681. b43_shm_clear_tssi(dev);
  682. }
  683. static void b43_phy_agcsetup(struct b43_wldev *dev)
  684. {
  685. struct b43_phy *phy = &dev->phy;
  686. u16 offset = 0x0000;
  687. if (phy->rev == 1)
  688. offset = 0x4C00;
  689. b43_ofdmtab_write16(dev, offset, 0, 0x00FE);
  690. b43_ofdmtab_write16(dev, offset, 1, 0x000D);
  691. b43_ofdmtab_write16(dev, offset, 2, 0x0013);
  692. b43_ofdmtab_write16(dev, offset, 3, 0x0019);
  693. if (phy->rev == 1) {
  694. b43_ofdmtab_write16(dev, 0x1800, 0, 0x2710);
  695. b43_ofdmtab_write16(dev, 0x1801, 0, 0x9B83);
  696. b43_ofdmtab_write16(dev, 0x1802, 0, 0x9B83);
  697. b43_ofdmtab_write16(dev, 0x1803, 0, 0x0F8D);
  698. b43_phy_write(dev, 0x0455, 0x0004);
  699. }
  700. b43_phy_write(dev, 0x04A5, (b43_phy_read(dev, 0x04A5)
  701. & 0x00FF) | 0x5700);
  702. b43_phy_write(dev, 0x041A, (b43_phy_read(dev, 0x041A)
  703. & 0xFF80) | 0x000F);
  704. b43_phy_write(dev, 0x041A, (b43_phy_read(dev, 0x041A)
  705. & 0xC07F) | 0x2B80);
  706. b43_phy_write(dev, 0x048C, (b43_phy_read(dev, 0x048C)
  707. & 0xF0FF) | 0x0300);
  708. b43_radio_write16(dev, 0x007A, b43_radio_read16(dev, 0x007A)
  709. | 0x0008);
  710. b43_phy_write(dev, 0x04A0, (b43_phy_read(dev, 0x04A0)
  711. & 0xFFF0) | 0x0008);
  712. b43_phy_write(dev, 0x04A1, (b43_phy_read(dev, 0x04A1)
  713. & 0xF0FF) | 0x0600);
  714. b43_phy_write(dev, 0x04A2, (b43_phy_read(dev, 0x04A2)
  715. & 0xF0FF) | 0x0700);
  716. b43_phy_write(dev, 0x04A0, (b43_phy_read(dev, 0x04A0)
  717. & 0xF0FF) | 0x0100);
  718. if (phy->rev == 1) {
  719. b43_phy_write(dev, 0x04A2, (b43_phy_read(dev, 0x04A2)
  720. & 0xFFF0) | 0x0007);
  721. }
  722. b43_phy_write(dev, 0x0488, (b43_phy_read(dev, 0x0488)
  723. & 0xFF00) | 0x001C);
  724. b43_phy_write(dev, 0x0488, (b43_phy_read(dev, 0x0488)
  725. & 0xC0FF) | 0x0200);
  726. b43_phy_write(dev, 0x0496, (b43_phy_read(dev, 0x0496)
  727. & 0xFF00) | 0x001C);
  728. b43_phy_write(dev, 0x0489, (b43_phy_read(dev, 0x0489)
  729. & 0xFF00) | 0x0020);
  730. b43_phy_write(dev, 0x0489, (b43_phy_read(dev, 0x0489)
  731. & 0xC0FF) | 0x0200);
  732. b43_phy_write(dev, 0x0482, (b43_phy_read(dev, 0x0482)
  733. & 0xFF00) | 0x002E);
  734. b43_phy_write(dev, 0x0496, (b43_phy_read(dev, 0x0496)
  735. & 0x00FF) | 0x1A00);
  736. b43_phy_write(dev, 0x0481, (b43_phy_read(dev, 0x0481)
  737. & 0xFF00) | 0x0028);
  738. b43_phy_write(dev, 0x0481, (b43_phy_read(dev, 0x0481)
  739. & 0x00FF) | 0x2C00);
  740. if (phy->rev == 1) {
  741. b43_phy_write(dev, 0x0430, 0x092B);
  742. b43_phy_write(dev, 0x041B, (b43_phy_read(dev, 0x041B)
  743. & 0xFFE1) | 0x0002);
  744. } else {
  745. b43_phy_write(dev, 0x041B, b43_phy_read(dev, 0x041B)
  746. & 0xFFE1);
  747. b43_phy_write(dev, 0x041F, 0x287A);
  748. b43_phy_write(dev, 0x0420, (b43_phy_read(dev, 0x0420)
  749. & 0xFFF0) | 0x0004);
  750. }
  751. if (phy->rev >= 6) {
  752. b43_phy_write(dev, 0x0422, 0x287A);
  753. b43_phy_write(dev, 0x0420, (b43_phy_read(dev, 0x0420)
  754. & 0x0FFF) | 0x3000);
  755. }
  756. b43_phy_write(dev, 0x04A8, (b43_phy_read(dev, 0x04A8)
  757. & 0x8080) | 0x7874);
  758. b43_phy_write(dev, 0x048E, 0x1C00);
  759. offset = 0x0800;
  760. if (phy->rev == 1) {
  761. offset = 0x5400;
  762. b43_phy_write(dev, 0x04AB, (b43_phy_read(dev, 0x04AB)
  763. & 0xF0FF) | 0x0600);
  764. b43_phy_write(dev, 0x048B, 0x005E);
  765. b43_phy_write(dev, 0x048C, (b43_phy_read(dev, 0x048C)
  766. & 0xFF00) | 0x001E);
  767. b43_phy_write(dev, 0x048D, 0x0002);
  768. }
  769. b43_ofdmtab_write16(dev, offset, 0, 0x00);
  770. b43_ofdmtab_write16(dev, offset, 1, 0x07);
  771. b43_ofdmtab_write16(dev, offset, 2, 0x10);
  772. b43_ofdmtab_write16(dev, offset, 3, 0x1C);
  773. if (phy->rev >= 6) {
  774. b43_phy_write(dev, 0x0426, b43_phy_read(dev, 0x0426)
  775. & 0xFFFC);
  776. b43_phy_write(dev, 0x0426, b43_phy_read(dev, 0x0426)
  777. & 0xEFFF);
  778. }
  779. }
  780. static void b43_phy_setupg(struct b43_wldev *dev)
  781. {
  782. struct ssb_bus *bus = dev->dev->bus;
  783. struct b43_phy *phy = &dev->phy;
  784. u16 i;
  785. B43_WARN_ON(phy->type != B43_PHYTYPE_G);
  786. if (phy->rev == 1) {
  787. b43_phy_write(dev, 0x0406, 0x4F19);
  788. b43_phy_write(dev, B43_PHY_G_CRS,
  789. (b43_phy_read(dev, B43_PHY_G_CRS) & 0xFC3F) |
  790. 0x0340);
  791. b43_phy_write(dev, 0x042C, 0x005A);
  792. b43_phy_write(dev, 0x0427, 0x001A);
  793. for (i = 0; i < B43_TAB_FINEFREQG_SIZE; i++)
  794. b43_ofdmtab_write16(dev, 0x5800, i,
  795. b43_tab_finefreqg[i]);
  796. for (i = 0; i < B43_TAB_NOISEG1_SIZE; i++)
  797. b43_ofdmtab_write16(dev, 0x1800, i, b43_tab_noiseg1[i]);
  798. for (i = 0; i < B43_TAB_ROTOR_SIZE; i++)
  799. b43_ofdmtab_write16(dev, 0x2000, i, b43_tab_rotor[i]);
  800. } else {
  801. /* nrssi values are signed 6-bit values. Not sure why we write 0x7654 here... */
  802. b43_nrssi_hw_write(dev, 0xBA98, (s16) 0x7654);
  803. if (phy->rev == 2) {
  804. b43_phy_write(dev, 0x04C0, 0x1861);
  805. b43_phy_write(dev, 0x04C1, 0x0271);
  806. } else if (phy->rev > 2) {
  807. b43_phy_write(dev, 0x04C0, 0x0098);
  808. b43_phy_write(dev, 0x04C1, 0x0070);
  809. b43_phy_write(dev, 0x04C9, 0x0080);
  810. }
  811. b43_phy_write(dev, 0x042B, b43_phy_read(dev, 0x042B) | 0x800);
  812. for (i = 0; i < 64; i++)
  813. b43_ofdmtab_write16(dev, 0x4000, i, i);
  814. for (i = 0; i < B43_TAB_NOISEG2_SIZE; i++)
  815. b43_ofdmtab_write16(dev, 0x1800, i, b43_tab_noiseg2[i]);
  816. }
  817. if (phy->rev <= 2)
  818. for (i = 0; i < B43_TAB_NOISESCALEG_SIZE; i++)
  819. b43_ofdmtab_write16(dev, 0x1400, i,
  820. b43_tab_noisescaleg1[i]);
  821. else if ((phy->rev >= 7) && (b43_phy_read(dev, 0x0449) & 0x0200))
  822. for (i = 0; i < B43_TAB_NOISESCALEG_SIZE; i++)
  823. b43_ofdmtab_write16(dev, 0x1400, i,
  824. b43_tab_noisescaleg3[i]);
  825. else
  826. for (i = 0; i < B43_TAB_NOISESCALEG_SIZE; i++)
  827. b43_ofdmtab_write16(dev, 0x1400, i,
  828. b43_tab_noisescaleg2[i]);
  829. if (phy->rev == 2)
  830. for (i = 0; i < B43_TAB_SIGMASQR_SIZE; i++)
  831. b43_ofdmtab_write16(dev, 0x5000, i,
  832. b43_tab_sigmasqr1[i]);
  833. else if ((phy->rev > 2) && (phy->rev <= 8))
  834. for (i = 0; i < B43_TAB_SIGMASQR_SIZE; i++)
  835. b43_ofdmtab_write16(dev, 0x5000, i,
  836. b43_tab_sigmasqr2[i]);
  837. if (phy->rev == 1) {
  838. for (i = 0; i < B43_TAB_RETARD_SIZE; i++)
  839. b43_ofdmtab_write32(dev, 0x2400, i, b43_tab_retard[i]);
  840. for (i = 4; i < 20; i++)
  841. b43_ofdmtab_write16(dev, 0x5400, i, 0x0020);
  842. b43_phy_agcsetup(dev);
  843. if ((bus->boardinfo.vendor == SSB_BOARDVENDOR_BCM) &&
  844. (bus->boardinfo.type == SSB_BOARD_BU4306) &&
  845. (bus->boardinfo.rev == 0x17))
  846. return;
  847. b43_ofdmtab_write16(dev, 0x5001, 0, 0x0002);
  848. b43_ofdmtab_write16(dev, 0x5002, 0, 0x0001);
  849. } else {
  850. for (i = 0; i < 0x20; i++)
  851. b43_ofdmtab_write16(dev, 0x1000, i, 0x0820);
  852. b43_phy_agcsetup(dev);
  853. b43_phy_read(dev, 0x0400); /* dummy read */
  854. b43_phy_write(dev, 0x0403, 0x1000);
  855. b43_ofdmtab_write16(dev, 0x3C02, 0, 0x000F);
  856. b43_ofdmtab_write16(dev, 0x3C03, 0, 0x0014);
  857. if ((bus->boardinfo.vendor == SSB_BOARDVENDOR_BCM) &&
  858. (bus->boardinfo.type == SSB_BOARD_BU4306) &&
  859. (bus->boardinfo.rev == 0x17))
  860. return;
  861. b43_ofdmtab_write16(dev, 0x0401, 0, 0x0002);
  862. b43_ofdmtab_write16(dev, 0x0402, 0, 0x0001);
  863. }
  864. }
  865. /* Initialize the noisescaletable for APHY */
  866. static void b43_phy_init_noisescaletbl(struct b43_wldev *dev)
  867. {
  868. struct b43_phy *phy = &dev->phy;
  869. int i;
  870. for (i = 0; i < 12; i++) {
  871. if (phy->rev == 2)
  872. b43_ofdmtab_write16(dev, 0x1400, i, 0x6767);
  873. else
  874. b43_ofdmtab_write16(dev, 0x1400, i, 0x2323);
  875. }
  876. if (phy->rev == 2)
  877. b43_ofdmtab_write16(dev, 0x1400, i, 0x6700);
  878. else
  879. b43_ofdmtab_write16(dev, 0x1400, i, 0x2300);
  880. for (i = 0; i < 11; i++) {
  881. if (phy->rev == 2)
  882. b43_ofdmtab_write16(dev, 0x1400, i, 0x6767);
  883. else
  884. b43_ofdmtab_write16(dev, 0x1400, i, 0x2323);
  885. }
  886. if (phy->rev == 2)
  887. b43_ofdmtab_write16(dev, 0x1400, i, 0x0067);
  888. else
  889. b43_ofdmtab_write16(dev, 0x1400, i, 0x0023);
  890. }
  891. static void b43_phy_setupa(struct b43_wldev *dev)
  892. {
  893. struct b43_phy *phy = &dev->phy;
  894. u16 i;
  895. B43_WARN_ON(phy->type != B43_PHYTYPE_A);
  896. switch (phy->rev) {
  897. case 2:
  898. b43_phy_write(dev, 0x008E, 0x3800);
  899. b43_phy_write(dev, 0x0035, 0x03FF);
  900. b43_phy_write(dev, 0x0036, 0x0400);
  901. b43_ofdmtab_write16(dev, 0x3807, 0, 0x0051);
  902. b43_phy_write(dev, 0x001C, 0x0FF9);
  903. b43_phy_write(dev, 0x0020, b43_phy_read(dev, 0x0020) & 0xFF0F);
  904. b43_ofdmtab_write16(dev, 0x3C0C, 0, 0x07BF);
  905. b43_radio_write16(dev, 0x0002, 0x07BF);
  906. b43_phy_write(dev, 0x0024, 0x4680);
  907. b43_phy_write(dev, 0x0020, 0x0003);
  908. b43_phy_write(dev, 0x001D, 0x0F40);
  909. b43_phy_write(dev, 0x001F, 0x1C00);
  910. b43_phy_write(dev, 0x002A, (b43_phy_read(dev, 0x002A)
  911. & 0x00FF) | 0x0400);
  912. b43_phy_write(dev, 0x002B, b43_phy_read(dev, 0x002B)
  913. & 0xFBFF);
  914. b43_phy_write(dev, 0x008E, 0x58C1);
  915. b43_ofdmtab_write16(dev, 0x0803, 0, 0x000F);
  916. b43_ofdmtab_write16(dev, 0x0804, 0, 0x001F);
  917. b43_ofdmtab_write16(dev, 0x0805, 0, 0x002A);
  918. b43_ofdmtab_write16(dev, 0x0805, 0, 0x0030);
  919. b43_ofdmtab_write16(dev, 0x0807, 0, 0x003A);
  920. b43_ofdmtab_write16(dev, 0x0000, 0, 0x0013);
  921. b43_ofdmtab_write16(dev, 0x0000, 1, 0x0013);
  922. b43_ofdmtab_write16(dev, 0x0000, 2, 0x0013);
  923. b43_ofdmtab_write16(dev, 0x0000, 3, 0x0013);
  924. b43_ofdmtab_write16(dev, 0x0000, 4, 0x0015);
  925. b43_ofdmtab_write16(dev, 0x0000, 5, 0x0015);
  926. b43_ofdmtab_write16(dev, 0x0000, 6, 0x0019);
  927. b43_ofdmtab_write16(dev, 0x0404, 0, 0x0003);
  928. b43_ofdmtab_write16(dev, 0x0405, 0, 0x0003);
  929. b43_ofdmtab_write16(dev, 0x0406, 0, 0x0007);
  930. for (i = 0; i < 16; i++)
  931. b43_ofdmtab_write16(dev, 0x4000, i, (0x8 + i) & 0x000F);
  932. b43_ofdmtab_write16(dev, 0x3003, 0, 0x1044);
  933. b43_ofdmtab_write16(dev, 0x3004, 0, 0x7201);
  934. b43_ofdmtab_write16(dev, 0x3006, 0, 0x0040);
  935. b43_ofdmtab_write16(dev, 0x3001, 0,
  936. (b43_ofdmtab_read16(dev, 0x3001, 0) &
  937. 0x0010) | 0x0008);
  938. for (i = 0; i < B43_TAB_FINEFREQA_SIZE; i++)
  939. b43_ofdmtab_write16(dev, 0x5800, i,
  940. b43_tab_finefreqa[i]);
  941. for (i = 0; i < B43_TAB_NOISEA2_SIZE; i++)
  942. b43_ofdmtab_write16(dev, 0x1800, i, b43_tab_noisea2[i]);
  943. for (i = 0; i < B43_TAB_ROTOR_SIZE; i++)
  944. b43_ofdmtab_write32(dev, 0x2000, i, b43_tab_rotor[i]);
  945. b43_phy_init_noisescaletbl(dev);
  946. for (i = 0; i < B43_TAB_RETARD_SIZE; i++)
  947. b43_ofdmtab_write32(dev, 0x2400, i, b43_tab_retard[i]);
  948. break;
  949. case 3:
  950. for (i = 0; i < 64; i++)
  951. b43_ofdmtab_write16(dev, 0x4000, i, i);
  952. b43_ofdmtab_write16(dev, 0x3807, 0, 0x0051);
  953. b43_phy_write(dev, 0x001C, 0x0FF9);
  954. b43_phy_write(dev, 0x0020, b43_phy_read(dev, 0x0020) & 0xFF0F);
  955. b43_radio_write16(dev, 0x0002, 0x07BF);
  956. b43_phy_write(dev, 0x0024, 0x4680);
  957. b43_phy_write(dev, 0x0020, 0x0003);
  958. b43_phy_write(dev, 0x001D, 0x0F40);
  959. b43_phy_write(dev, 0x001F, 0x1C00);
  960. b43_phy_write(dev, 0x002A, (b43_phy_read(dev, 0x002A)
  961. & 0x00FF) | 0x0400);
  962. b43_ofdmtab_write16(dev, 0x3000, 1,
  963. (b43_ofdmtab_read16(dev, 0x3000, 1)
  964. & 0x0010) | 0x0008);
  965. for (i = 0; i < B43_TAB_NOISEA3_SIZE; i++) {
  966. b43_ofdmtab_write16(dev, 0x1800, i, b43_tab_noisea3[i]);
  967. }
  968. b43_phy_init_noisescaletbl(dev);
  969. for (i = 0; i < B43_TAB_SIGMASQR_SIZE; i++) {
  970. b43_ofdmtab_write16(dev, 0x5000, i,
  971. b43_tab_sigmasqr1[i]);
  972. }
  973. b43_phy_write(dev, 0x0003, 0x1808);
  974. b43_ofdmtab_write16(dev, 0x0803, 0, 0x000F);
  975. b43_ofdmtab_write16(dev, 0x0804, 0, 0x001F);
  976. b43_ofdmtab_write16(dev, 0x0805, 0, 0x002A);
  977. b43_ofdmtab_write16(dev, 0x0805, 0, 0x0030);
  978. b43_ofdmtab_write16(dev, 0x0807, 0, 0x003A);
  979. b43_ofdmtab_write16(dev, 0x0000, 0, 0x0013);
  980. b43_ofdmtab_write16(dev, 0x0001, 0, 0x0013);
  981. b43_ofdmtab_write16(dev, 0x0002, 0, 0x0013);
  982. b43_ofdmtab_write16(dev, 0x0003, 0, 0x0013);
  983. b43_ofdmtab_write16(dev, 0x0004, 0, 0x0015);
  984. b43_ofdmtab_write16(dev, 0x0005, 0, 0x0015);
  985. b43_ofdmtab_write16(dev, 0x0006, 0, 0x0019);
  986. b43_ofdmtab_write16(dev, 0x0404, 0, 0x0003);
  987. b43_ofdmtab_write16(dev, 0x0405, 0, 0x0003);
  988. b43_ofdmtab_write16(dev, 0x0406, 0, 0x0007);
  989. b43_ofdmtab_write16(dev, 0x3C02, 0, 0x000F);
  990. b43_ofdmtab_write16(dev, 0x3C03, 0, 0x0014);
  991. break;
  992. default:
  993. B43_WARN_ON(1);
  994. }
  995. }
  996. /* Initialize APHY. This is also called for the GPHY in some cases. */
  997. static void b43_phy_inita(struct b43_wldev *dev)
  998. {
  999. struct ssb_bus *bus = dev->dev->bus;
  1000. struct b43_phy *phy = &dev->phy;
  1001. u16 tval;
  1002. might_sleep();
  1003. if (phy->type == B43_PHYTYPE_A) {
  1004. b43_phy_setupa(dev);
  1005. } else {
  1006. b43_phy_setupg(dev);
  1007. if (phy->gmode &&
  1008. (dev->dev->bus->sprom.r1.boardflags_lo & B43_BFL_PACTRL))
  1009. b43_phy_write(dev, 0x046E, 0x03CF);
  1010. return;
  1011. }
  1012. b43_phy_write(dev, B43_PHY_A_CRS,
  1013. (b43_phy_read(dev, B43_PHY_A_CRS) & 0xF83C) | 0x0340);
  1014. b43_phy_write(dev, 0x0034, 0x0001);
  1015. //TODO: RSSI AGC
  1016. b43_phy_write(dev, B43_PHY_A_CRS,
  1017. b43_phy_read(dev, B43_PHY_A_CRS) | (1 << 14));
  1018. b43_radio_init2060(dev);
  1019. if ((bus->boardinfo.vendor == SSB_BOARDVENDOR_BCM) &&
  1020. ((bus->boardinfo.type == SSB_BOARD_BU4306) ||
  1021. (bus->boardinfo.type == SSB_BOARD_BU4309))) {
  1022. if (phy->lofcal == 0xFFFF) {
  1023. //TODO: LOF Cal
  1024. b43_radio_set_tx_iq(dev);
  1025. } else
  1026. b43_radio_write16(dev, 0x001E, phy->lofcal);
  1027. }
  1028. b43_phy_write(dev, 0x007A, 0xF111);
  1029. if (phy->cur_idle_tssi == 0) {
  1030. b43_radio_write16(dev, 0x0019, 0x0000);
  1031. b43_radio_write16(dev, 0x0017, 0x0020);
  1032. tval = b43_ofdmtab_read16(dev, 0x3001, 0);
  1033. if (phy->rev == 1) {
  1034. b43_ofdmtab_write16(dev, 0x3001, 0,
  1035. (b43_ofdmtab_read16(dev, 0x3001, 0)
  1036. & 0xFF87)
  1037. | 0x0058);
  1038. } else {
  1039. b43_ofdmtab_write16(dev, 0x3001, 0,
  1040. (b43_ofdmtab_read16(dev, 0x3001, 0)
  1041. & 0xFFC3)
  1042. | 0x002C);
  1043. }
  1044. b43_dummy_transmission(dev);
  1045. phy->cur_idle_tssi = b43_phy_read(dev, B43_PHY_A_PCTL);
  1046. b43_ofdmtab_write16(dev, 0x3001, 0, tval);
  1047. b43_radio_set_txpower_a(dev, 0x0018);
  1048. }
  1049. b43_shm_clear_tssi(dev);
  1050. }
  1051. static void b43_phy_initb2(struct b43_wldev *dev)
  1052. {
  1053. struct b43_phy *phy = &dev->phy;
  1054. u16 offset, val;
  1055. b43_write16(dev, 0x03EC, 0x3F22);
  1056. b43_phy_write(dev, 0x0020, 0x301C);
  1057. b43_phy_write(dev, 0x0026, 0x0000);
  1058. b43_phy_write(dev, 0x0030, 0x00C6);
  1059. b43_phy_write(dev, 0x0088, 0x3E00);
  1060. val = 0x3C3D;
  1061. for (offset = 0x0089; offset < 0x00A7; offset++) {
  1062. b43_phy_write(dev, offset, val);
  1063. val -= 0x0202;
  1064. }
  1065. b43_phy_write(dev, 0x03E4, 0x3000);
  1066. b43_radio_selectchannel(dev, phy->channel, 0);
  1067. if (phy->radio_ver != 0x2050) {
  1068. b43_radio_write16(dev, 0x0075, 0x0080);
  1069. b43_radio_write16(dev, 0x0079, 0x0081);
  1070. }
  1071. b43_radio_write16(dev, 0x0050, 0x0020);
  1072. b43_radio_write16(dev, 0x0050, 0x0023);
  1073. if (phy->radio_ver == 0x2050) {
  1074. b43_radio_write16(dev, 0x0050, 0x0020);
  1075. b43_radio_write16(dev, 0x005A, 0x0070);
  1076. b43_radio_write16(dev, 0x005B, 0x007B);
  1077. b43_radio_write16(dev, 0x005C, 0x00B0);
  1078. b43_radio_write16(dev, 0x007A, 0x000F);
  1079. b43_phy_write(dev, 0x0038, 0x0677);
  1080. b43_radio_init2050(dev);
  1081. }
  1082. b43_phy_write(dev, 0x0014, 0x0080);
  1083. b43_phy_write(dev, 0x0032, 0x00CA);
  1084. b43_phy_write(dev, 0x0032, 0x00CC);
  1085. b43_phy_write(dev, 0x0035, 0x07C2);
  1086. b43_lo_b_measure(dev);
  1087. b43_phy_write(dev, 0x0026, 0xCC00);
  1088. if (phy->radio_ver != 0x2050)
  1089. b43_phy_write(dev, 0x0026, 0xCE00);
  1090. b43_write16(dev, B43_MMIO_CHANNEL_EXT, 0x1000);
  1091. b43_phy_write(dev, 0x002A, 0x88A3);
  1092. if (phy->radio_ver != 0x2050)
  1093. b43_phy_write(dev, 0x002A, 0x88C2);
  1094. b43_set_txpower_g(dev, &phy->bbatt, &phy->rfatt, phy->tx_control);
  1095. b43_phy_init_pctl(dev);
  1096. }
  1097. static void b43_phy_initb4(struct b43_wldev *dev)
  1098. {
  1099. struct b43_phy *phy = &dev->phy;
  1100. u16 offset, val;
  1101. b43_write16(dev, 0x03EC, 0x3F22);
  1102. b43_phy_write(dev, 0x0020, 0x301C);
  1103. b43_phy_write(dev, 0x0026, 0x0000);
  1104. b43_phy_write(dev, 0x0030, 0x00C6);
  1105. b43_phy_write(dev, 0x0088, 0x3E00);
  1106. val = 0x3C3D;
  1107. for (offset = 0x0089; offset < 0x00A7; offset++) {
  1108. b43_phy_write(dev, offset, val);
  1109. val -= 0x0202;
  1110. }
  1111. b43_phy_write(dev, 0x03E4, 0x3000);
  1112. b43_radio_selectchannel(dev, phy->channel, 0);
  1113. if (phy->radio_ver != 0x2050) {
  1114. b43_radio_write16(dev, 0x0075, 0x0080);
  1115. b43_radio_write16(dev, 0x0079, 0x0081);
  1116. }
  1117. b43_radio_write16(dev, 0x0050, 0x0020);
  1118. b43_radio_write16(dev, 0x0050, 0x0023);
  1119. if (phy->radio_ver == 0x2050) {
  1120. b43_radio_write16(dev, 0x0050, 0x0020);
  1121. b43_radio_write16(dev, 0x005A, 0x0070);
  1122. b43_radio_write16(dev, 0x005B, 0x007B);
  1123. b43_radio_write16(dev, 0x005C, 0x00B0);
  1124. b43_radio_write16(dev, 0x007A, 0x000F);
  1125. b43_phy_write(dev, 0x0038, 0x0677);
  1126. b43_radio_init2050(dev);
  1127. }
  1128. b43_phy_write(dev, 0x0014, 0x0080);
  1129. b43_phy_write(dev, 0x0032, 0x00CA);
  1130. if (phy->radio_ver == 0x2050)
  1131. b43_phy_write(dev, 0x0032, 0x00E0);
  1132. b43_phy_write(dev, 0x0035, 0x07C2);
  1133. b43_lo_b_measure(dev);
  1134. b43_phy_write(dev, 0x0026, 0xCC00);
  1135. if (phy->radio_ver == 0x2050)
  1136. b43_phy_write(dev, 0x0026, 0xCE00);
  1137. b43_write16(dev, B43_MMIO_CHANNEL_EXT, 0x1100);
  1138. b43_phy_write(dev, 0x002A, 0x88A3);
  1139. if (phy->radio_ver == 0x2050)
  1140. b43_phy_write(dev, 0x002A, 0x88C2);
  1141. b43_set_txpower_g(dev, &phy->bbatt, &phy->rfatt, phy->tx_control);
  1142. if (dev->dev->bus->sprom.r1.boardflags_lo & B43_BFL_RSSI) {
  1143. b43_calc_nrssi_slope(dev);
  1144. b43_calc_nrssi_threshold(dev);
  1145. }
  1146. b43_phy_init_pctl(dev);
  1147. }
  1148. static void b43_phy_initb5(struct b43_wldev *dev)
  1149. {
  1150. struct ssb_bus *bus = dev->dev->bus;
  1151. struct b43_phy *phy = &dev->phy;
  1152. u16 offset, value;
  1153. u8 old_channel;
  1154. if (phy->analog == 1) {
  1155. b43_radio_write16(dev, 0x007A, b43_radio_read16(dev, 0x007A)
  1156. | 0x0050);
  1157. }
  1158. if ((bus->boardinfo.vendor != SSB_BOARDVENDOR_BCM) &&
  1159. (bus->boardinfo.type != SSB_BOARD_BU4306)) {
  1160. value = 0x2120;
  1161. for (offset = 0x00A8; offset < 0x00C7; offset++) {
  1162. b43_phy_write(dev, offset, value);
  1163. value += 0x202;
  1164. }
  1165. }
  1166. b43_phy_write(dev, 0x0035, (b43_phy_read(dev, 0x0035) & 0xF0FF)
  1167. | 0x0700);
  1168. if (phy->radio_ver == 0x2050)
  1169. b43_phy_write(dev, 0x0038, 0x0667);
  1170. if (phy->gmode || phy->rev >= 2) {
  1171. if (phy->radio_ver == 0x2050) {
  1172. b43_radio_write16(dev, 0x007A,
  1173. b43_radio_read16(dev, 0x007A)
  1174. | 0x0020);
  1175. b43_radio_write16(dev, 0x0051,
  1176. b43_radio_read16(dev, 0x0051)
  1177. | 0x0004);
  1178. }
  1179. b43_write16(dev, B43_MMIO_PHY_RADIO, 0x0000);
  1180. b43_phy_write(dev, 0x0802, b43_phy_read(dev, 0x0802) | 0x0100);
  1181. b43_phy_write(dev, 0x042B, b43_phy_read(dev, 0x042B) | 0x2000);
  1182. b43_phy_write(dev, 0x001C, 0x186A);
  1183. b43_phy_write(dev, 0x0013,
  1184. (b43_phy_read(dev, 0x0013) & 0x00FF) | 0x1900);
  1185. b43_phy_write(dev, 0x0035,
  1186. (b43_phy_read(dev, 0x0035) & 0xFFC0) | 0x0064);
  1187. b43_phy_write(dev, 0x005D,
  1188. (b43_phy_read(dev, 0x005D) & 0xFF80) | 0x000A);
  1189. }
  1190. if (dev->bad_frames_preempt) {
  1191. b43_phy_write(dev, B43_PHY_RADIO_BITFIELD,
  1192. b43_phy_read(dev,
  1193. B43_PHY_RADIO_BITFIELD) | (1 << 11));
  1194. }
  1195. if (phy->analog == 1) {
  1196. b43_phy_write(dev, 0x0026, 0xCE00);
  1197. b43_phy_write(dev, 0x0021, 0x3763);
  1198. b43_phy_write(dev, 0x0022, 0x1BC3);
  1199. b43_phy_write(dev, 0x0023, 0x06F9);
  1200. b43_phy_write(dev, 0x0024, 0x037E);
  1201. } else
  1202. b43_phy_write(dev, 0x0026, 0xCC00);
  1203. b43_phy_write(dev, 0x0030, 0x00C6);
  1204. b43_write16(dev, 0x03EC, 0x3F22);
  1205. if (phy->analog == 1)
  1206. b43_phy_write(dev, 0x0020, 0x3E1C);
  1207. else
  1208. b43_phy_write(dev, 0x0020, 0x301C);
  1209. if (phy->analog == 0)
  1210. b43_write16(dev, 0x03E4, 0x3000);
  1211. old_channel = phy->channel;
  1212. /* Force to channel 7, even if not supported. */
  1213. b43_radio_selectchannel(dev, 7, 0);
  1214. if (phy->radio_ver != 0x2050) {
  1215. b43_radio_write16(dev, 0x0075, 0x0080);
  1216. b43_radio_write16(dev, 0x0079, 0x0081);
  1217. }
  1218. b43_radio_write16(dev, 0x0050, 0x0020);
  1219. b43_radio_write16(dev, 0x0050, 0x0023);
  1220. if (phy->radio_ver == 0x2050) {
  1221. b43_radio_write16(dev, 0x0050, 0x0020);
  1222. b43_radio_write16(dev, 0x005A, 0x0070);
  1223. }
  1224. b43_radio_write16(dev, 0x005B, 0x007B);
  1225. b43_radio_write16(dev, 0x005C, 0x00B0);
  1226. b43_radio_write16(dev, 0x007A, b43_radio_read16(dev, 0x007A) | 0x0007);
  1227. b43_radio_selectchannel(dev, old_channel, 0);
  1228. b43_phy_write(dev, 0x0014, 0x0080);
  1229. b43_phy_write(dev, 0x0032, 0x00CA);
  1230. b43_phy_write(dev, 0x002A, 0x88A3);
  1231. b43_set_txpower_g(dev, &phy->bbatt, &phy->rfatt, phy->tx_control);
  1232. if (phy->radio_ver == 0x2050)
  1233. b43_radio_write16(dev, 0x005D, 0x000D);
  1234. b43_write16(dev, 0x03E4, (b43_read16(dev, 0x03E4) & 0xFFC0) | 0x0004);
  1235. }
  1236. static void b43_phy_initb6(struct b43_wldev *dev)
  1237. {
  1238. struct b43_phy *phy = &dev->phy;
  1239. u16 offset, val;
  1240. u8 old_channel;
  1241. b43_phy_write(dev, 0x003E, 0x817A);
  1242. b43_radio_write16(dev, 0x007A,
  1243. (b43_radio_read16(dev, 0x007A) | 0x0058));
  1244. if (phy->radio_rev == 4 || phy->radio_rev == 5) {
  1245. b43_radio_write16(dev, 0x51, 0x37);
  1246. b43_radio_write16(dev, 0x52, 0x70);
  1247. b43_radio_write16(dev, 0x53, 0xB3);
  1248. b43_radio_write16(dev, 0x54, 0x9B);
  1249. b43_radio_write16(dev, 0x5A, 0x88);
  1250. b43_radio_write16(dev, 0x5B, 0x88);
  1251. b43_radio_write16(dev, 0x5D, 0x88);
  1252. b43_radio_write16(dev, 0x5E, 0x88);
  1253. b43_radio_write16(dev, 0x7D, 0x88);
  1254. b43_hf_write(dev, b43_hf_read(dev)
  1255. | B43_HF_TSSIRPSMW);
  1256. }
  1257. B43_WARN_ON(phy->radio_rev == 6 || phy->radio_rev == 7); /* We had code for these revs here... */
  1258. if (phy->radio_rev == 8) {
  1259. b43_radio_write16(dev, 0x51, 0);
  1260. b43_radio_write16(dev, 0x52, 0x40);
  1261. b43_radio_write16(dev, 0x53, 0xB7);
  1262. b43_radio_write16(dev, 0x54, 0x98);
  1263. b43_radio_write16(dev, 0x5A, 0x88);
  1264. b43_radio_write16(dev, 0x5B, 0x6B);
  1265. b43_radio_write16(dev, 0x5C, 0x0F);
  1266. if (dev->dev->bus->sprom.r1.boardflags_lo & B43_BFL_ALTIQ) {
  1267. b43_radio_write16(dev, 0x5D, 0xFA);
  1268. b43_radio_write16(dev, 0x5E, 0xD8);
  1269. } else {
  1270. b43_radio_write16(dev, 0x5D, 0xF5);
  1271. b43_radio_write16(dev, 0x5E, 0xB8);
  1272. }
  1273. b43_radio_write16(dev, 0x0073, 0x0003);
  1274. b43_radio_write16(dev, 0x007D, 0x00A8);
  1275. b43_radio_write16(dev, 0x007C, 0x0001);
  1276. b43_radio_write16(dev, 0x007E, 0x0008);
  1277. }
  1278. val = 0x1E1F;
  1279. for (offset = 0x0088; offset < 0x0098; offset++) {
  1280. b43_phy_write(dev, offset, val);
  1281. val -= 0x0202;
  1282. }
  1283. val = 0x3E3F;
  1284. for (offset = 0x0098; offset < 0x00A8; offset++) {
  1285. b43_phy_write(dev, offset, val);
  1286. val -= 0x0202;
  1287. }
  1288. val = 0x2120;
  1289. for (offset = 0x00A8; offset < 0x00C8; offset++) {
  1290. b43_phy_write(dev, offset, (val & 0x3F3F));
  1291. val += 0x0202;
  1292. }
  1293. if (phy->type == B43_PHYTYPE_G) {
  1294. b43_radio_write16(dev, 0x007A,
  1295. b43_radio_read16(dev, 0x007A) | 0x0020);
  1296. b43_radio_write16(dev, 0x0051,
  1297. b43_radio_read16(dev, 0x0051) | 0x0004);
  1298. b43_phy_write(dev, 0x0802, b43_phy_read(dev, 0x0802) | 0x0100);
  1299. b43_phy_write(dev, 0x042B, b43_phy_read(dev, 0x042B) | 0x2000);
  1300. b43_phy_write(dev, 0x5B, 0);
  1301. b43_phy_write(dev, 0x5C, 0);
  1302. }
  1303. old_channel = phy->channel;
  1304. if (old_channel >= 8)
  1305. b43_radio_selectchannel(dev, 1, 0);
  1306. else
  1307. b43_radio_selectchannel(dev, 13, 0);
  1308. b43_radio_write16(dev, 0x0050, 0x0020);
  1309. b43_radio_write16(dev, 0x0050, 0x0023);
  1310. udelay(40);
  1311. if (phy->radio_rev < 6 || phy->radio_rev == 8) {
  1312. b43_radio_write16(dev, 0x7C, (b43_radio_read16(dev, 0x7C)
  1313. | 0x0002));
  1314. b43_radio_write16(dev, 0x50, 0x20);
  1315. }
  1316. if (phy->radio_rev <= 2) {
  1317. b43_radio_write16(dev, 0x7C, 0x20);
  1318. b43_radio_write16(dev, 0x5A, 0x70);
  1319. b43_radio_write16(dev, 0x5B, 0x7B);
  1320. b43_radio_write16(dev, 0x5C, 0xB0);
  1321. }
  1322. b43_radio_write16(dev, 0x007A,
  1323. (b43_radio_read16(dev, 0x007A) & 0x00F8) | 0x0007);
  1324. b43_radio_selectchannel(dev, old_channel, 0);
  1325. b43_phy_write(dev, 0x0014, 0x0200);
  1326. if (phy->radio_rev >= 6)
  1327. b43_phy_write(dev, 0x2A, 0x88C2);
  1328. else
  1329. b43_phy_write(dev, 0x2A, 0x8AC0);
  1330. b43_phy_write(dev, 0x0038, 0x0668);
  1331. b43_set_txpower_g(dev, &phy->bbatt, &phy->rfatt, phy->tx_control);
  1332. if (phy->radio_rev <= 5) {
  1333. b43_phy_write(dev, 0x5D, (b43_phy_read(dev, 0x5D)
  1334. & 0xFF80) | 0x0003);
  1335. }
  1336. if (phy->radio_rev <= 2)
  1337. b43_radio_write16(dev, 0x005D, 0x000D);
  1338. if (phy->analog == 4) {
  1339. b43_write16(dev, 0x3E4, 9);
  1340. b43_phy_write(dev, 0x61, b43_phy_read(dev, 0x61)
  1341. & 0x0FFF);
  1342. } else {
  1343. b43_phy_write(dev, 0x0002, (b43_phy_read(dev, 0x0002) & 0xFFC0)
  1344. | 0x0004);
  1345. }
  1346. if (phy->type == B43_PHYTYPE_B) {
  1347. b43_write16(dev, 0x03E6, 0x8140);
  1348. b43_phy_write(dev, 0x0016, 0x0410);
  1349. b43_phy_write(dev, 0x0017, 0x0820);
  1350. b43_phy_write(dev, 0x0062, 0x0007);
  1351. b43_radio_init2050(dev);
  1352. b43_lo_g_measure(dev);
  1353. if (dev->dev->bus->sprom.r1.boardflags_lo & B43_BFL_RSSI) {
  1354. b43_calc_nrssi_slope(dev);
  1355. b43_calc_nrssi_threshold(dev);
  1356. }
  1357. b43_phy_init_pctl(dev);
  1358. } else if (phy->type == B43_PHYTYPE_G)
  1359. b43_write16(dev, 0x03E6, 0x0);
  1360. }
  1361. static void b43_calc_loopback_gain(struct b43_wldev *dev)
  1362. {
  1363. struct b43_phy *phy = &dev->phy;
  1364. u16 backup_phy[16] = { 0 };
  1365. u16 backup_radio[3];
  1366. u16 backup_bband;
  1367. u16 i, j, loop_i_max;
  1368. u16 trsw_rx;
  1369. u16 loop1_outer_done, loop1_inner_done;
  1370. backup_phy[0] = b43_phy_read(dev, B43_PHY_CRS0);
  1371. backup_phy[1] = b43_phy_read(dev, B43_PHY_CCKBBANDCFG);
  1372. backup_phy[2] = b43_phy_read(dev, B43_PHY_RFOVER);
  1373. backup_phy[3] = b43_phy_read(dev, B43_PHY_RFOVERVAL);
  1374. if (phy->rev != 1) { /* Not in specs, but needed to prevent PPC machine check */
  1375. backup_phy[4] = b43_phy_read(dev, B43_PHY_ANALOGOVER);
  1376. backup_phy[5] = b43_phy_read(dev, B43_PHY_ANALOGOVERVAL);
  1377. }
  1378. backup_phy[6] = b43_phy_read(dev, B43_PHY_BASE(0x5A));
  1379. backup_phy[7] = b43_phy_read(dev, B43_PHY_BASE(0x59));
  1380. backup_phy[8] = b43_phy_read(dev, B43_PHY_BASE(0x58));
  1381. backup_phy[9] = b43_phy_read(dev, B43_PHY_BASE(0x0A));
  1382. backup_phy[10] = b43_phy_read(dev, B43_PHY_BASE(0x03));
  1383. backup_phy[11] = b43_phy_read(dev, B43_PHY_LO_MASK);
  1384. backup_phy[12] = b43_phy_read(dev, B43_PHY_LO_CTL);
  1385. backup_phy[13] = b43_phy_read(dev, B43_PHY_BASE(0x2B));
  1386. backup_phy[14] = b43_phy_read(dev, B43_PHY_PGACTL);
  1387. backup_phy[15] = b43_phy_read(dev, B43_PHY_LO_LEAKAGE);
  1388. backup_bband = phy->bbatt.att;
  1389. backup_radio[0] = b43_radio_read16(dev, 0x52);
  1390. backup_radio[1] = b43_radio_read16(dev, 0x43);
  1391. backup_radio[2] = b43_radio_read16(dev, 0x7A);
  1392. b43_phy_write(dev, B43_PHY_CRS0,
  1393. b43_phy_read(dev, B43_PHY_CRS0) & 0x3FFF);
  1394. b43_phy_write(dev, B43_PHY_CCKBBANDCFG,
  1395. b43_phy_read(dev, B43_PHY_CCKBBANDCFG) | 0x8000);
  1396. b43_phy_write(dev, B43_PHY_RFOVER,
  1397. b43_phy_read(dev, B43_PHY_RFOVER) | 0x0002);
  1398. b43_phy_write(dev, B43_PHY_RFOVERVAL,
  1399. b43_phy_read(dev, B43_PHY_RFOVERVAL) & 0xFFFD);
  1400. b43_phy_write(dev, B43_PHY_RFOVER,
  1401. b43_phy_read(dev, B43_PHY_RFOVER) | 0x0001);
  1402. b43_phy_write(dev, B43_PHY_RFOVERVAL,
  1403. b43_phy_read(dev, B43_PHY_RFOVERVAL) & 0xFFFE);
  1404. if (phy->rev != 1) { /* Not in specs, but needed to prevent PPC machine check */
  1405. b43_phy_write(dev, B43_PHY_ANALOGOVER,
  1406. b43_phy_read(dev, B43_PHY_ANALOGOVER) | 0x0001);
  1407. b43_phy_write(dev, B43_PHY_ANALOGOVERVAL,
  1408. b43_phy_read(dev,
  1409. B43_PHY_ANALOGOVERVAL) & 0xFFFE);
  1410. b43_phy_write(dev, B43_PHY_ANALOGOVER,
  1411. b43_phy_read(dev, B43_PHY_ANALOGOVER) | 0x0002);
  1412. b43_phy_write(dev, B43_PHY_ANALOGOVERVAL,
  1413. b43_phy_read(dev,
  1414. B43_PHY_ANALOGOVERVAL) & 0xFFFD);
  1415. }
  1416. b43_phy_write(dev, B43_PHY_RFOVER,
  1417. b43_phy_read(dev, B43_PHY_RFOVER) | 0x000C);
  1418. b43_phy_write(dev, B43_PHY_RFOVERVAL,
  1419. b43_phy_read(dev, B43_PHY_RFOVERVAL) | 0x000C);
  1420. b43_phy_write(dev, B43_PHY_RFOVER,
  1421. b43_phy_read(dev, B43_PHY_RFOVER) | 0x0030);
  1422. b43_phy_write(dev, B43_PHY_RFOVERVAL,
  1423. (b43_phy_read(dev, B43_PHY_RFOVERVAL)
  1424. & 0xFFCF) | 0x10);
  1425. b43_phy_write(dev, B43_PHY_BASE(0x5A), 0x0780);
  1426. b43_phy_write(dev, B43_PHY_BASE(0x59), 0xC810);
  1427. b43_phy_write(dev, B43_PHY_BASE(0x58), 0x000D);
  1428. b43_phy_write(dev, B43_PHY_BASE(0x0A),
  1429. b43_phy_read(dev, B43_PHY_BASE(0x0A)) | 0x2000);
  1430. if (phy->rev != 1) { /* Not in specs, but needed to prevent PPC machine check */
  1431. b43_phy_write(dev, B43_PHY_ANALOGOVER,
  1432. b43_phy_read(dev, B43_PHY_ANALOGOVER) | 0x0004);
  1433. b43_phy_write(dev, B43_PHY_ANALOGOVERVAL,
  1434. b43_phy_read(dev,
  1435. B43_PHY_ANALOGOVERVAL) & 0xFFFB);
  1436. }
  1437. b43_phy_write(dev, B43_PHY_BASE(0x03),
  1438. (b43_phy_read(dev, B43_PHY_BASE(0x03))
  1439. & 0xFF9F) | 0x40);
  1440. if (phy->radio_rev == 8) {
  1441. b43_radio_write16(dev, 0x43, 0x000F);
  1442. } else {
  1443. b43_radio_write16(dev, 0x52, 0);
  1444. b43_radio_write16(dev, 0x43, (b43_radio_read16(dev, 0x43)
  1445. & 0xFFF0) | 0x9);
  1446. }
  1447. b43_phy_set_baseband_attenuation(dev, 11);
  1448. if (phy->rev >= 3)
  1449. b43_phy_write(dev, B43_PHY_LO_MASK, 0xC020);
  1450. else
  1451. b43_phy_write(dev, B43_PHY_LO_MASK, 0x8020);
  1452. b43_phy_write(dev, B43_PHY_LO_CTL, 0);
  1453. b43_phy_write(dev, B43_PHY_BASE(0x2B),
  1454. (b43_phy_read(dev, B43_PHY_BASE(0x2B))
  1455. & 0xFFC0) | 0x01);
  1456. b43_phy_write(dev, B43_PHY_BASE(0x2B),
  1457. (b43_phy_read(dev, B43_PHY_BASE(0x2B))
  1458. & 0xC0FF) | 0x800);
  1459. b43_phy_write(dev, B43_PHY_RFOVER,
  1460. b43_phy_read(dev, B43_PHY_RFOVER) | 0x0100);
  1461. b43_phy_write(dev, B43_PHY_RFOVERVAL,
  1462. b43_phy_read(dev, B43_PHY_RFOVERVAL) & 0xCFFF);
  1463. if (dev->dev->bus->sprom.r1.boardflags_lo & B43_BFL_EXTLNA) {
  1464. if (phy->rev >= 7) {
  1465. b43_phy_write(dev, B43_PHY_RFOVER,
  1466. b43_phy_read(dev, B43_PHY_RFOVER)
  1467. | 0x0800);
  1468. b43_phy_write(dev, B43_PHY_RFOVERVAL,
  1469. b43_phy_read(dev, B43_PHY_RFOVERVAL)
  1470. | 0x8000);
  1471. }
  1472. }
  1473. b43_radio_write16(dev, 0x7A, b43_radio_read16(dev, 0x7A)
  1474. & 0x00F7);
  1475. j = 0;
  1476. loop_i_max = (phy->radio_rev == 8) ? 15 : 9;
  1477. for (i = 0; i < loop_i_max; i++) {
  1478. for (j = 0; j < 16; j++) {
  1479. b43_radio_write16(dev, 0x43, i);
  1480. b43_phy_write(dev, B43_PHY_RFOVERVAL,
  1481. (b43_phy_read(dev, B43_PHY_RFOVERVAL)
  1482. & 0xF0FF) | (j << 8));
  1483. b43_phy_write(dev, B43_PHY_PGACTL,
  1484. (b43_phy_read(dev, B43_PHY_PGACTL)
  1485. & 0x0FFF) | 0xA000);
  1486. b43_phy_write(dev, B43_PHY_PGACTL,
  1487. b43_phy_read(dev, B43_PHY_PGACTL)
  1488. | 0xF000);
  1489. udelay(20);
  1490. if (b43_phy_read(dev, B43_PHY_LO_LEAKAGE) >= 0xDFC)
  1491. goto exit_loop1;
  1492. }
  1493. }
  1494. exit_loop1:
  1495. loop1_outer_done = i;
  1496. loop1_inner_done = j;
  1497. if (j >= 8) {
  1498. b43_phy_write(dev, B43_PHY_RFOVERVAL,
  1499. b43_phy_read(dev, B43_PHY_RFOVERVAL)
  1500. | 0x30);
  1501. trsw_rx = 0x1B;
  1502. for (j = j - 8; j < 16; j++) {
  1503. b43_phy_write(dev, B43_PHY_RFOVERVAL,
  1504. (b43_phy_read(dev, B43_PHY_RFOVERVAL)
  1505. & 0xF0FF) | (j << 8));
  1506. b43_phy_write(dev, B43_PHY_PGACTL,
  1507. (b43_phy_read(dev, B43_PHY_PGACTL)
  1508. & 0x0FFF) | 0xA000);
  1509. b43_phy_write(dev, B43_PHY_PGACTL,
  1510. b43_phy_read(dev, B43_PHY_PGACTL)
  1511. | 0xF000);
  1512. udelay(20);
  1513. trsw_rx -= 3;
  1514. if (b43_phy_read(dev, B43_PHY_LO_LEAKAGE) >= 0xDFC)
  1515. goto exit_loop2;
  1516. }
  1517. } else
  1518. trsw_rx = 0x18;
  1519. exit_loop2:
  1520. if (phy->rev != 1) { /* Not in specs, but needed to prevent PPC machine check */
  1521. b43_phy_write(dev, B43_PHY_ANALOGOVER, backup_phy[4]);
  1522. b43_phy_write(dev, B43_PHY_ANALOGOVERVAL, backup_phy[5]);
  1523. }
  1524. b43_phy_write(dev, B43_PHY_BASE(0x5A), backup_phy[6]);
  1525. b43_phy_write(dev, B43_PHY_BASE(0x59), backup_phy[7]);
  1526. b43_phy_write(dev, B43_PHY_BASE(0x58), backup_phy[8]);
  1527. b43_phy_write(dev, B43_PHY_BASE(0x0A), backup_phy[9]);
  1528. b43_phy_write(dev, B43_PHY_BASE(0x03), backup_phy[10]);
  1529. b43_phy_write(dev, B43_PHY_LO_MASK, backup_phy[11]);
  1530. b43_phy_write(dev, B43_PHY_LO_CTL, backup_phy[12]);
  1531. b43_phy_write(dev, B43_PHY_BASE(0x2B), backup_phy[13]);
  1532. b43_phy_write(dev, B43_PHY_PGACTL, backup_phy[14]);
  1533. b43_phy_set_baseband_attenuation(dev, backup_bband);
  1534. b43_radio_write16(dev, 0x52, backup_radio[0]);
  1535. b43_radio_write16(dev, 0x43, backup_radio[1]);
  1536. b43_radio_write16(dev, 0x7A, backup_radio[2]);
  1537. b43_phy_write(dev, B43_PHY_RFOVER, backup_phy[2] | 0x0003);
  1538. udelay(10);
  1539. b43_phy_write(dev, B43_PHY_RFOVER, backup_phy[2]);
  1540. b43_phy_write(dev, B43_PHY_RFOVERVAL, backup_phy[3]);
  1541. b43_phy_write(dev, B43_PHY_CRS0, backup_phy[0]);
  1542. b43_phy_write(dev, B43_PHY_CCKBBANDCFG, backup_phy[1]);
  1543. phy->max_lb_gain =
  1544. ((loop1_inner_done * 6) - (loop1_outer_done * 4)) - 11;
  1545. phy->trsw_rx_gain = trsw_rx * 2;
  1546. }
  1547. static void b43_phy_initg(struct b43_wldev *dev)
  1548. {
  1549. struct b43_phy *phy = &dev->phy;
  1550. u16 tmp;
  1551. if (phy->rev == 1)
  1552. b43_phy_initb5(dev);
  1553. else
  1554. b43_phy_initb6(dev);
  1555. if (phy->rev >= 2 || phy->gmode)
  1556. b43_phy_inita(dev);
  1557. if (phy->rev >= 2) {
  1558. b43_phy_write(dev, B43_PHY_ANALOGOVER, 0);
  1559. b43_phy_write(dev, B43_PHY_ANALOGOVERVAL, 0);
  1560. }
  1561. if (phy->rev == 2) {
  1562. b43_phy_write(dev, B43_PHY_RFOVER, 0);
  1563. b43_phy_write(dev, B43_PHY_PGACTL, 0xC0);
  1564. }
  1565. if (phy->rev > 5) {
  1566. b43_phy_write(dev, B43_PHY_RFOVER, 0x400);
  1567. b43_phy_write(dev, B43_PHY_PGACTL, 0xC0);
  1568. }
  1569. if (phy->gmode || phy->rev >= 2) {
  1570. tmp = b43_phy_read(dev, B43_PHY_VERSION_OFDM);
  1571. tmp &= B43_PHYVER_VERSION;
  1572. if (tmp == 3 || tmp == 5) {
  1573. b43_phy_write(dev, B43_PHY_OFDM(0xC2), 0x1816);
  1574. b43_phy_write(dev, B43_PHY_OFDM(0xC3), 0x8006);
  1575. }
  1576. if (tmp == 5) {
  1577. b43_phy_write(dev, B43_PHY_OFDM(0xCC),
  1578. (b43_phy_read(dev, B43_PHY_OFDM(0xCC))
  1579. & 0x00FF) | 0x1F00);
  1580. }
  1581. }
  1582. if ((phy->rev <= 2 && phy->gmode) || phy->rev >= 2)
  1583. b43_phy_write(dev, B43_PHY_OFDM(0x7E), 0x78);
  1584. if (phy->radio_rev == 8) {
  1585. b43_phy_write(dev, B43_PHY_EXTG(0x01),
  1586. b43_phy_read(dev, B43_PHY_EXTG(0x01))
  1587. | 0x80);
  1588. b43_phy_write(dev, B43_PHY_OFDM(0x3E),
  1589. b43_phy_read(dev, B43_PHY_OFDM(0x3E))
  1590. | 0x4);
  1591. }
  1592. if (has_loopback_gain(phy))
  1593. b43_calc_loopback_gain(dev);
  1594. if (phy->radio_rev != 8) {
  1595. if (phy->initval == 0xFFFF)
  1596. phy->initval = b43_radio_init2050(dev);
  1597. else
  1598. b43_radio_write16(dev, 0x0078, phy->initval);
  1599. }
  1600. if (phy->lo_control->tx_bias == 0xFF) {
  1601. b43_lo_g_measure(dev);
  1602. } else {
  1603. if (has_tx_magnification(phy)) {
  1604. b43_radio_write16(dev, 0x52,
  1605. (b43_radio_read16(dev, 0x52) & 0xFF00)
  1606. | phy->lo_control->tx_bias | phy->
  1607. lo_control->tx_magn);
  1608. } else {
  1609. b43_radio_write16(dev, 0x52,
  1610. (b43_radio_read16(dev, 0x52) & 0xFFF0)
  1611. | phy->lo_control->tx_bias);
  1612. }
  1613. if (phy->rev >= 6) {
  1614. b43_phy_write(dev, B43_PHY_BASE(0x36),
  1615. (b43_phy_read(dev, B43_PHY_BASE(0x36))
  1616. & 0x0FFF) | (phy->lo_control->
  1617. tx_bias << 12));
  1618. }
  1619. if (dev->dev->bus->sprom.r1.boardflags_lo & B43_BFL_PACTRL)
  1620. b43_phy_write(dev, B43_PHY_BASE(0x2E), 0x8075);
  1621. else
  1622. b43_phy_write(dev, B43_PHY_BASE(0x2E), 0x807F);
  1623. if (phy->rev < 2)
  1624. b43_phy_write(dev, B43_PHY_BASE(0x2F), 0x101);
  1625. else
  1626. b43_phy_write(dev, B43_PHY_BASE(0x2F), 0x202);
  1627. }
  1628. if (phy->gmode || phy->rev >= 2) {
  1629. b43_lo_g_adjust(dev);
  1630. b43_phy_write(dev, B43_PHY_LO_MASK, 0x8078);
  1631. }
  1632. if (!(dev->dev->bus->sprom.r1.boardflags_lo & B43_BFL_RSSI)) {
  1633. /* The specs state to update the NRSSI LT with
  1634. * the value 0x7FFFFFFF here. I think that is some weird
  1635. * compiler optimization in the original driver.
  1636. * Essentially, what we do here is resetting all NRSSI LT
  1637. * entries to -32 (see the limit_value() in nrssi_hw_update())
  1638. */
  1639. b43_nrssi_hw_update(dev, 0xFFFF); //FIXME?
  1640. b43_calc_nrssi_threshold(dev);
  1641. } else if (phy->gmode || phy->rev >= 2) {
  1642. if (phy->nrssi[0] == -1000) {
  1643. B43_WARN_ON(phy->nrssi[1] != -1000);
  1644. b43_calc_nrssi_slope(dev);
  1645. } else
  1646. b43_calc_nrssi_threshold(dev);
  1647. }
  1648. if (phy->radio_rev == 8)
  1649. b43_phy_write(dev, B43_PHY_EXTG(0x05), 0x3230);
  1650. b43_phy_init_pctl(dev);
  1651. /* FIXME: The spec says in the following if, the 0 should be replaced
  1652. 'if OFDM may not be used in the current locale'
  1653. but OFDM is legal everywhere */
  1654. if ((dev->dev->bus->chip_id == 0x4306
  1655. && dev->dev->bus->chip_package == 2) || 0) {
  1656. b43_phy_write(dev, B43_PHY_CRS0, b43_phy_read(dev, B43_PHY_CRS0)
  1657. & 0xBFFF);
  1658. b43_phy_write(dev, B43_PHY_OFDM(0xC3),
  1659. b43_phy_read(dev, B43_PHY_OFDM(0xC3))
  1660. & 0x7FFF);
  1661. }
  1662. }
  1663. /* Set the baseband attenuation value on chip. */
  1664. void b43_phy_set_baseband_attenuation(struct b43_wldev *dev,
  1665. u16 baseband_attenuation)
  1666. {
  1667. struct b43_phy *phy = &dev->phy;
  1668. if (phy->analog == 0) {
  1669. b43_write16(dev, B43_MMIO_PHY0, (b43_read16(dev, B43_MMIO_PHY0)
  1670. & 0xFFF0) |
  1671. baseband_attenuation);
  1672. } else if (phy->analog > 1) {
  1673. b43_phy_write(dev, B43_PHY_DACCTL,
  1674. (b43_phy_read(dev, B43_PHY_DACCTL)
  1675. & 0xFFC3) | (baseband_attenuation << 2));
  1676. } else {
  1677. b43_phy_write(dev, B43_PHY_DACCTL,
  1678. (b43_phy_read(dev, B43_PHY_DACCTL)
  1679. & 0xFF87) | (baseband_attenuation << 3));
  1680. }
  1681. }
  1682. /* http://bcm-specs.sipsolutions.net/EstimatePowerOut
  1683. * This function converts a TSSI value to dBm in Q5.2
  1684. */
  1685. static s8 b43_phy_estimate_power_out(struct b43_wldev *dev, s8 tssi)
  1686. {
  1687. struct b43_phy *phy = &dev->phy;
  1688. s8 dbm = 0;
  1689. s32 tmp;
  1690. tmp = (phy->tgt_idle_tssi - phy->cur_idle_tssi + tssi);
  1691. switch (phy->type) {
  1692. case B43_PHYTYPE_A:
  1693. tmp += 0x80;
  1694. tmp = limit_value(tmp, 0x00, 0xFF);
  1695. dbm = phy->tssi2dbm[tmp];
  1696. //TODO: There's a FIXME on the specs
  1697. break;
  1698. case B43_PHYTYPE_B:
  1699. case B43_PHYTYPE_G:
  1700. tmp = limit_value(tmp, 0x00, 0x3F);
  1701. dbm = phy->tssi2dbm[tmp];
  1702. break;
  1703. default:
  1704. B43_WARN_ON(1);
  1705. }
  1706. return dbm;
  1707. }
  1708. void b43_put_attenuation_into_ranges(struct b43_wldev *dev,
  1709. int *_bbatt, int *_rfatt)
  1710. {
  1711. int rfatt = *_rfatt;
  1712. int bbatt = *_bbatt;
  1713. struct b43_txpower_lo_control *lo = dev->phy.lo_control;
  1714. /* Get baseband and radio attenuation values into their permitted ranges.
  1715. * Radio attenuation affects power level 4 times as much as baseband. */
  1716. /* Range constants */
  1717. const int rf_min = lo->rfatt_list.min_val;
  1718. const int rf_max = lo->rfatt_list.max_val;
  1719. const int bb_min = lo->bbatt_list.min_val;
  1720. const int bb_max = lo->bbatt_list.max_val;
  1721. while (1) {
  1722. if (rfatt > rf_max && bbatt > bb_max - 4)
  1723. break; /* Can not get it into ranges */
  1724. if (rfatt < rf_min && bbatt < bb_min + 4)
  1725. break; /* Can not get it into ranges */
  1726. if (bbatt > bb_max && rfatt > rf_max - 1)
  1727. break; /* Can not get it into ranges */
  1728. if (bbatt < bb_min && rfatt < rf_min + 1)
  1729. break; /* Can not get it into ranges */
  1730. if (bbatt > bb_max) {
  1731. bbatt -= 4;
  1732. rfatt += 1;
  1733. continue;
  1734. }
  1735. if (bbatt < bb_min) {
  1736. bbatt += 4;
  1737. rfatt -= 1;
  1738. continue;
  1739. }
  1740. if (rfatt > rf_max) {
  1741. rfatt -= 1;
  1742. bbatt += 4;
  1743. continue;
  1744. }
  1745. if (rfatt < rf_min) {
  1746. rfatt += 1;
  1747. bbatt -= 4;
  1748. continue;
  1749. }
  1750. break;
  1751. }
  1752. *_rfatt = limit_value(rfatt, rf_min, rf_max);
  1753. *_bbatt = limit_value(bbatt, bb_min, bb_max);
  1754. }
  1755. /* http://bcm-specs.sipsolutions.net/RecalculateTransmissionPower */
  1756. void b43_phy_xmitpower(struct b43_wldev *dev)
  1757. {
  1758. struct ssb_bus *bus = dev->dev->bus;
  1759. struct b43_phy *phy = &dev->phy;
  1760. if (phy->cur_idle_tssi == 0)
  1761. return;
  1762. if ((bus->boardinfo.vendor == SSB_BOARDVENDOR_BCM) &&
  1763. (bus->boardinfo.type == SSB_BOARD_BU4306))
  1764. return;
  1765. #ifdef CONFIG_B43_DEBUG
  1766. if (phy->manual_txpower_control)
  1767. return;
  1768. #endif
  1769. switch (phy->type) {
  1770. case B43_PHYTYPE_A:{
  1771. //TODO: Nothing for A PHYs yet :-/
  1772. break;
  1773. }
  1774. case B43_PHYTYPE_B:
  1775. case B43_PHYTYPE_G:{
  1776. u16 tmp;
  1777. s8 v0, v1, v2, v3;
  1778. s8 average;
  1779. int max_pwr;
  1780. int desired_pwr, estimated_pwr, pwr_adjust;
  1781. int rfatt_delta, bbatt_delta;
  1782. int rfatt, bbatt;
  1783. u8 tx_control;
  1784. unsigned long phylock_flags;
  1785. tmp = b43_shm_read16(dev, B43_SHM_SHARED, 0x0058);
  1786. v0 = (s8) (tmp & 0x00FF);
  1787. v1 = (s8) ((tmp & 0xFF00) >> 8);
  1788. tmp = b43_shm_read16(dev, B43_SHM_SHARED, 0x005A);
  1789. v2 = (s8) (tmp & 0x00FF);
  1790. v3 = (s8) ((tmp & 0xFF00) >> 8);
  1791. tmp = 0;
  1792. if (v0 == 0x7F || v1 == 0x7F || v2 == 0x7F
  1793. || v3 == 0x7F) {
  1794. tmp =
  1795. b43_shm_read16(dev, B43_SHM_SHARED, 0x0070);
  1796. v0 = (s8) (tmp & 0x00FF);
  1797. v1 = (s8) ((tmp & 0xFF00) >> 8);
  1798. tmp =
  1799. b43_shm_read16(dev, B43_SHM_SHARED, 0x0072);
  1800. v2 = (s8) (tmp & 0x00FF);
  1801. v3 = (s8) ((tmp & 0xFF00) >> 8);
  1802. if (v0 == 0x7F || v1 == 0x7F || v2 == 0x7F
  1803. || v3 == 0x7F)
  1804. return;
  1805. v0 = (v0 + 0x20) & 0x3F;
  1806. v1 = (v1 + 0x20) & 0x3F;
  1807. v2 = (v2 + 0x20) & 0x3F;
  1808. v3 = (v3 + 0x20) & 0x3F;
  1809. tmp = 1;
  1810. }
  1811. b43_shm_clear_tssi(dev);
  1812. average = (v0 + v1 + v2 + v3 + 2) / 4;
  1813. if (tmp
  1814. && (b43_shm_read16(dev, B43_SHM_SHARED, 0x005E) &
  1815. 0x8))
  1816. average -= 13;
  1817. estimated_pwr =
  1818. b43_phy_estimate_power_out(dev, average);
  1819. max_pwr = dev->dev->bus->sprom.r1.maxpwr_bg;
  1820. if ((dev->dev->bus->sprom.r1.
  1821. boardflags_lo & B43_BFL_PACTRL)
  1822. && (phy->type == B43_PHYTYPE_G))
  1823. max_pwr -= 0x3;
  1824. if (unlikely(max_pwr <= 0)) {
  1825. b43warn(dev->wl,
  1826. "Invalid max-TX-power value in SPROM.\n");
  1827. max_pwr = 60; /* fake it */
  1828. dev->dev->bus->sprom.r1.maxpwr_bg = max_pwr;
  1829. }
  1830. /*TODO:
  1831. max_pwr = min(REG - dev->dev->bus->sprom.antennagain_bgphy - 0x6, max_pwr)
  1832. where REG is the max power as per the regulatory domain
  1833. */
  1834. /* Get desired power (in Q5.2) */
  1835. desired_pwr = INT_TO_Q52(phy->power_level);
  1836. /* And limit it. max_pwr already is Q5.2 */
  1837. desired_pwr = limit_value(desired_pwr, 0, max_pwr);
  1838. if (b43_debug(dev, B43_DBG_XMITPOWER)) {
  1839. b43dbg(dev->wl,
  1840. "Current TX power output: " Q52_FMT
  1841. " dBm, " "Desired TX power output: "
  1842. Q52_FMT " dBm\n", Q52_ARG(estimated_pwr),
  1843. Q52_ARG(desired_pwr));
  1844. }
  1845. /* Calculate the adjustment delta. */
  1846. pwr_adjust = desired_pwr - estimated_pwr;
  1847. /* RF attenuation delta. */
  1848. rfatt_delta = ((pwr_adjust + 7) / 8);
  1849. /* Lower attenuation => Bigger power output. Negate it. */
  1850. rfatt_delta = -rfatt_delta;
  1851. /* Baseband attenuation delta. */
  1852. bbatt_delta = pwr_adjust / 2;
  1853. /* Lower attenuation => Bigger power output. Negate it. */
  1854. bbatt_delta = -bbatt_delta;
  1855. /* RF att affects power level 4 times as much as
  1856. * Baseband attennuation. Subtract it. */
  1857. bbatt_delta -= 4 * rfatt_delta;
  1858. /* So do we finally need to adjust something? */
  1859. if ((rfatt_delta == 0) && (bbatt_delta == 0)) {
  1860. b43_lo_g_ctl_mark_cur_used(dev);
  1861. return;
  1862. }
  1863. /* Calculate the new attenuation values. */
  1864. bbatt = phy->bbatt.att;
  1865. bbatt += bbatt_delta;
  1866. rfatt = phy->rfatt.att;
  1867. rfatt += rfatt_delta;
  1868. b43_put_attenuation_into_ranges(dev, &bbatt, &rfatt);
  1869. tx_control = phy->tx_control;
  1870. if ((phy->radio_ver == 0x2050) && (phy->radio_rev == 2)) {
  1871. if (rfatt <= 1) {
  1872. if (tx_control == 0) {
  1873. tx_control =
  1874. B43_TXCTL_PA2DB |
  1875. B43_TXCTL_TXMIX;
  1876. rfatt += 2;
  1877. bbatt += 2;
  1878. } else if (dev->dev->bus->sprom.r1.
  1879. boardflags_lo &
  1880. B43_BFL_PACTRL) {
  1881. bbatt += 4 * (rfatt - 2);
  1882. rfatt = 2;
  1883. }
  1884. } else if (rfatt > 4 && tx_control) {
  1885. tx_control = 0;
  1886. if (bbatt < 3) {
  1887. rfatt -= 3;
  1888. bbatt += 2;
  1889. } else {
  1890. rfatt -= 2;
  1891. bbatt -= 2;
  1892. }
  1893. }
  1894. }
  1895. /* Save the control values */
  1896. phy->tx_control = tx_control;
  1897. b43_put_attenuation_into_ranges(dev, &bbatt, &rfatt);
  1898. phy->rfatt.att = rfatt;
  1899. phy->bbatt.att = bbatt;
  1900. /* Adjust the hardware */
  1901. b43_phy_lock(dev, phylock_flags);
  1902. b43_radio_lock(dev);
  1903. b43_set_txpower_g(dev, &phy->bbatt, &phy->rfatt,
  1904. phy->tx_control);
  1905. b43_lo_g_ctl_mark_cur_used(dev);
  1906. b43_radio_unlock(dev);
  1907. b43_phy_unlock(dev, phylock_flags);
  1908. break;
  1909. }
  1910. default:
  1911. B43_WARN_ON(1);
  1912. }
  1913. }
  1914. static inline s32 b43_tssi2dbm_ad(s32 num, s32 den)
  1915. {
  1916. if (num < 0)
  1917. return num / den;
  1918. else
  1919. return (num + den / 2) / den;
  1920. }
  1921. static inline
  1922. s8 b43_tssi2dbm_entry(s8 entry[], u8 index, s16 pab0, s16 pab1, s16 pab2)
  1923. {
  1924. s32 m1, m2, f = 256, q, delta;
  1925. s8 i = 0;
  1926. m1 = b43_tssi2dbm_ad(16 * pab0 + index * pab1, 32);
  1927. m2 = max(b43_tssi2dbm_ad(32768 + index * pab2, 256), 1);
  1928. do {
  1929. if (i > 15)
  1930. return -EINVAL;
  1931. q = b43_tssi2dbm_ad(f * 4096 -
  1932. b43_tssi2dbm_ad(m2 * f, 16) * f, 2048);
  1933. delta = abs(q - f);
  1934. f = q;
  1935. i++;
  1936. } while (delta >= 2);
  1937. entry[index] = limit_value(b43_tssi2dbm_ad(m1 * f, 8192), -127, 128);
  1938. return 0;
  1939. }
  1940. /* http://bcm-specs.sipsolutions.net/TSSI_to_DBM_Table */
  1941. int b43_phy_init_tssi2dbm_table(struct b43_wldev *dev)
  1942. {
  1943. struct b43_phy *phy = &dev->phy;
  1944. s16 pab0, pab1, pab2;
  1945. u8 idx;
  1946. s8 *dyn_tssi2dbm;
  1947. if (phy->type == B43_PHYTYPE_A) {
  1948. pab0 = (s16) (dev->dev->bus->sprom.r1.pa1b0);
  1949. pab1 = (s16) (dev->dev->bus->sprom.r1.pa1b1);
  1950. pab2 = (s16) (dev->dev->bus->sprom.r1.pa1b2);
  1951. } else {
  1952. pab0 = (s16) (dev->dev->bus->sprom.r1.pa0b0);
  1953. pab1 = (s16) (dev->dev->bus->sprom.r1.pa0b1);
  1954. pab2 = (s16) (dev->dev->bus->sprom.r1.pa0b2);
  1955. }
  1956. if ((dev->dev->bus->chip_id == 0x4301) && (phy->radio_ver != 0x2050)) {
  1957. phy->tgt_idle_tssi = 0x34;
  1958. phy->tssi2dbm = b43_tssi2dbm_b_table;
  1959. return 0;
  1960. }
  1961. if (pab0 != 0 && pab1 != 0 && pab2 != 0 &&
  1962. pab0 != -1 && pab1 != -1 && pab2 != -1) {
  1963. /* The pabX values are set in SPROM. Use them. */
  1964. if (phy->type == B43_PHYTYPE_A) {
  1965. if ((s8) dev->dev->bus->sprom.r1.itssi_a != 0 &&
  1966. (s8) dev->dev->bus->sprom.r1.itssi_a != -1)
  1967. phy->tgt_idle_tssi =
  1968. (s8) (dev->dev->bus->sprom.r1.itssi_a);
  1969. else
  1970. phy->tgt_idle_tssi = 62;
  1971. } else {
  1972. if ((s8) dev->dev->bus->sprom.r1.itssi_bg != 0 &&
  1973. (s8) dev->dev->bus->sprom.r1.itssi_bg != -1)
  1974. phy->tgt_idle_tssi =
  1975. (s8) (dev->dev->bus->sprom.r1.itssi_bg);
  1976. else
  1977. phy->tgt_idle_tssi = 62;
  1978. }
  1979. dyn_tssi2dbm = kmalloc(64, GFP_KERNEL);
  1980. if (dyn_tssi2dbm == NULL) {
  1981. b43err(dev->wl, "Could not allocate memory "
  1982. "for tssi2dbm table\n");
  1983. return -ENOMEM;
  1984. }
  1985. for (idx = 0; idx < 64; idx++)
  1986. if (b43_tssi2dbm_entry
  1987. (dyn_tssi2dbm, idx, pab0, pab1, pab2)) {
  1988. phy->tssi2dbm = NULL;
  1989. b43err(dev->wl, "Could not generate "
  1990. "tssi2dBm table\n");
  1991. kfree(dyn_tssi2dbm);
  1992. return -ENODEV;
  1993. }
  1994. phy->tssi2dbm = dyn_tssi2dbm;
  1995. phy->dyn_tssi_tbl = 1;
  1996. } else {
  1997. /* pabX values not set in SPROM. */
  1998. switch (phy->type) {
  1999. case B43_PHYTYPE_A:
  2000. /* APHY needs a generated table. */
  2001. phy->tssi2dbm = NULL;
  2002. b43err(dev->wl, "Could not generate tssi2dBm "
  2003. "table (wrong SPROM info)!\n");
  2004. return -ENODEV;
  2005. case B43_PHYTYPE_B:
  2006. phy->tgt_idle_tssi = 0x34;
  2007. phy->tssi2dbm = b43_tssi2dbm_b_table;
  2008. break;
  2009. case B43_PHYTYPE_G:
  2010. phy->tgt_idle_tssi = 0x34;
  2011. phy->tssi2dbm = b43_tssi2dbm_g_table;
  2012. break;
  2013. }
  2014. }
  2015. return 0;
  2016. }
  2017. int b43_phy_init(struct b43_wldev *dev)
  2018. {
  2019. struct b43_phy *phy = &dev->phy;
  2020. int err = -ENODEV;
  2021. switch (phy->type) {
  2022. case B43_PHYTYPE_A:
  2023. if (phy->rev == 2 || phy->rev == 3) {
  2024. b43_phy_inita(dev);
  2025. err = 0;
  2026. }
  2027. break;
  2028. case B43_PHYTYPE_B:
  2029. switch (phy->rev) {
  2030. case 2:
  2031. b43_phy_initb2(dev);
  2032. err = 0;
  2033. break;
  2034. case 4:
  2035. b43_phy_initb4(dev);
  2036. err = 0;
  2037. break;
  2038. case 5:
  2039. b43_phy_initb5(dev);
  2040. err = 0;
  2041. break;
  2042. case 6:
  2043. b43_phy_initb6(dev);
  2044. err = 0;
  2045. break;
  2046. }
  2047. break;
  2048. case B43_PHYTYPE_G:
  2049. b43_phy_initg(dev);
  2050. err = 0;
  2051. break;
  2052. }
  2053. if (err)
  2054. b43err(dev->wl, "Unknown PHYTYPE found\n");
  2055. return err;
  2056. }
  2057. void b43_set_rx_antenna(struct b43_wldev *dev, int antenna)
  2058. {
  2059. struct b43_phy *phy = &dev->phy;
  2060. u32 hf;
  2061. u16 tmp;
  2062. int autodiv = 0;
  2063. if (antenna == B43_ANTENNA_AUTO0 || antenna == B43_ANTENNA_AUTO1)
  2064. autodiv = 1;
  2065. hf = b43_hf_read(dev);
  2066. hf &= ~B43_HF_ANTDIVHELP;
  2067. b43_hf_write(dev, hf);
  2068. switch (phy->type) {
  2069. case B43_PHYTYPE_A:
  2070. case B43_PHYTYPE_G:
  2071. tmp = b43_phy_read(dev, B43_PHY_BBANDCFG);
  2072. tmp &= ~B43_PHY_BBANDCFG_RXANT;
  2073. tmp |= (autodiv ? B43_ANTENNA_AUTO0 : antenna)
  2074. << B43_PHY_BBANDCFG_RXANT_SHIFT;
  2075. b43_phy_write(dev, B43_PHY_BBANDCFG, tmp);
  2076. if (autodiv) {
  2077. tmp = b43_phy_read(dev, B43_PHY_ANTDWELL);
  2078. if (antenna == B43_ANTENNA_AUTO0)
  2079. tmp &= ~B43_PHY_ANTDWELL_AUTODIV1;
  2080. else
  2081. tmp |= B43_PHY_ANTDWELL_AUTODIV1;
  2082. b43_phy_write(dev, B43_PHY_ANTDWELL, tmp);
  2083. }
  2084. if (phy->type == B43_PHYTYPE_G) {
  2085. tmp = b43_phy_read(dev, B43_PHY_ANTWRSETT);
  2086. if (autodiv)
  2087. tmp |= B43_PHY_ANTWRSETT_ARXDIV;
  2088. else
  2089. tmp &= ~B43_PHY_ANTWRSETT_ARXDIV;
  2090. b43_phy_write(dev, B43_PHY_ANTWRSETT, tmp);
  2091. if (phy->rev >= 2) {
  2092. tmp = b43_phy_read(dev, B43_PHY_OFDM61);
  2093. tmp |= B43_PHY_OFDM61_10;
  2094. b43_phy_write(dev, B43_PHY_OFDM61, tmp);
  2095. tmp =
  2096. b43_phy_read(dev, B43_PHY_DIVSRCHGAINBACK);
  2097. tmp = (tmp & 0xFF00) | 0x15;
  2098. b43_phy_write(dev, B43_PHY_DIVSRCHGAINBACK,
  2099. tmp);
  2100. if (phy->rev == 2) {
  2101. b43_phy_write(dev, B43_PHY_ADIVRELATED,
  2102. 8);
  2103. } else {
  2104. tmp =
  2105. b43_phy_read(dev,
  2106. B43_PHY_ADIVRELATED);
  2107. tmp = (tmp & 0xFF00) | 8;
  2108. b43_phy_write(dev, B43_PHY_ADIVRELATED,
  2109. tmp);
  2110. }
  2111. }
  2112. if (phy->rev >= 6)
  2113. b43_phy_write(dev, B43_PHY_OFDM9B, 0xDC);
  2114. } else {
  2115. if (phy->rev < 3) {
  2116. tmp = b43_phy_read(dev, B43_PHY_ANTDWELL);
  2117. tmp = (tmp & 0xFF00) | 0x24;
  2118. b43_phy_write(dev, B43_PHY_ANTDWELL, tmp);
  2119. } else {
  2120. tmp = b43_phy_read(dev, B43_PHY_OFDM61);
  2121. tmp |= 0x10;
  2122. b43_phy_write(dev, B43_PHY_OFDM61, tmp);
  2123. if (phy->analog == 3) {
  2124. b43_phy_write(dev, B43_PHY_CLIPPWRDOWNT,
  2125. 0x1D);
  2126. b43_phy_write(dev, B43_PHY_ADIVRELATED,
  2127. 8);
  2128. } else {
  2129. b43_phy_write(dev, B43_PHY_CLIPPWRDOWNT,
  2130. 0x3A);
  2131. tmp =
  2132. b43_phy_read(dev,
  2133. B43_PHY_ADIVRELATED);
  2134. tmp = (tmp & 0xFF00) | 8;
  2135. b43_phy_write(dev, B43_PHY_ADIVRELATED,
  2136. tmp);
  2137. }
  2138. }
  2139. }
  2140. break;
  2141. case B43_PHYTYPE_B:
  2142. tmp = b43_phy_read(dev, B43_PHY_CCKBBANDCFG);
  2143. tmp &= ~B43_PHY_BBANDCFG_RXANT;
  2144. tmp |= (autodiv ? B43_ANTENNA_AUTO0 : antenna)
  2145. << B43_PHY_BBANDCFG_RXANT_SHIFT;
  2146. b43_phy_write(dev, B43_PHY_CCKBBANDCFG, tmp);
  2147. break;
  2148. default:
  2149. B43_WARN_ON(1);
  2150. }
  2151. hf |= B43_HF_ANTDIVHELP;
  2152. b43_hf_write(dev, hf);
  2153. }
  2154. /* Get the freq, as it has to be written to the device. */
  2155. static inline u16 channel2freq_bg(u8 channel)
  2156. {
  2157. B43_WARN_ON(!(channel >= 1 && channel <= 14));
  2158. return b43_radio_channel_codes_bg[channel - 1];
  2159. }
  2160. /* Get the freq, as it has to be written to the device. */
  2161. static inline u16 channel2freq_a(u8 channel)
  2162. {
  2163. B43_WARN_ON(channel > 200);
  2164. return (5000 + 5 * channel);
  2165. }
  2166. void b43_radio_lock(struct b43_wldev *dev)
  2167. {
  2168. u32 macctl;
  2169. macctl = b43_read32(dev, B43_MMIO_MACCTL);
  2170. macctl |= B43_MACCTL_RADIOLOCK;
  2171. b43_write32(dev, B43_MMIO_MACCTL, macctl);
  2172. /* Commit the write and wait for the device
  2173. * to exit any radio register access. */
  2174. b43_read32(dev, B43_MMIO_MACCTL);
  2175. udelay(10);
  2176. }
  2177. void b43_radio_unlock(struct b43_wldev *dev)
  2178. {
  2179. u32 macctl;
  2180. /* Commit any write */
  2181. b43_read16(dev, B43_MMIO_PHY_VER);
  2182. /* unlock */
  2183. macctl = b43_read32(dev, B43_MMIO_MACCTL);
  2184. macctl &= ~B43_MACCTL_RADIOLOCK;
  2185. b43_write32(dev, B43_MMIO_MACCTL, macctl);
  2186. }
  2187. u16 b43_radio_read16(struct b43_wldev *dev, u16 offset)
  2188. {
  2189. struct b43_phy *phy = &dev->phy;
  2190. switch (phy->type) {
  2191. case B43_PHYTYPE_A:
  2192. offset |= 0x0040;
  2193. break;
  2194. case B43_PHYTYPE_B:
  2195. if (phy->radio_ver == 0x2053) {
  2196. if (offset < 0x70)
  2197. offset += 0x80;
  2198. else if (offset < 0x80)
  2199. offset += 0x70;
  2200. } else if (phy->radio_ver == 0x2050) {
  2201. offset |= 0x80;
  2202. } else
  2203. B43_WARN_ON(1);
  2204. break;
  2205. case B43_PHYTYPE_G:
  2206. offset |= 0x80;
  2207. break;
  2208. }
  2209. b43_write16(dev, B43_MMIO_RADIO_CONTROL, offset);
  2210. return b43_read16(dev, B43_MMIO_RADIO_DATA_LOW);
  2211. }
  2212. void b43_radio_write16(struct b43_wldev *dev, u16 offset, u16 val)
  2213. {
  2214. b43_write16(dev, B43_MMIO_RADIO_CONTROL, offset);
  2215. mmiowb();
  2216. b43_write16(dev, B43_MMIO_RADIO_DATA_LOW, val);
  2217. }
  2218. static void b43_set_all_gains(struct b43_wldev *dev,
  2219. s16 first, s16 second, s16 third)
  2220. {
  2221. struct b43_phy *phy = &dev->phy;
  2222. u16 i;
  2223. u16 start = 0x08, end = 0x18;
  2224. u16 tmp;
  2225. u16 table;
  2226. if (phy->rev <= 1) {
  2227. start = 0x10;
  2228. end = 0x20;
  2229. }
  2230. table = B43_OFDMTAB_GAINX;
  2231. if (phy->rev <= 1)
  2232. table = B43_OFDMTAB_GAINX_R1;
  2233. for (i = 0; i < 4; i++)
  2234. b43_ofdmtab_write16(dev, table, i, first);
  2235. for (i = start; i < end; i++)
  2236. b43_ofdmtab_write16(dev, table, i, second);
  2237. if (third != -1) {
  2238. tmp = ((u16) third << 14) | ((u16) third << 6);
  2239. b43_phy_write(dev, 0x04A0,
  2240. (b43_phy_read(dev, 0x04A0) & 0xBFBF) | tmp);
  2241. b43_phy_write(dev, 0x04A1,
  2242. (b43_phy_read(dev, 0x04A1) & 0xBFBF) | tmp);
  2243. b43_phy_write(dev, 0x04A2,
  2244. (b43_phy_read(dev, 0x04A2) & 0xBFBF) | tmp);
  2245. }
  2246. b43_dummy_transmission(dev);
  2247. }
  2248. static void b43_set_original_gains(struct b43_wldev *dev)
  2249. {
  2250. struct b43_phy *phy = &dev->phy;
  2251. u16 i, tmp;
  2252. u16 table;
  2253. u16 start = 0x0008, end = 0x0018;
  2254. if (phy->rev <= 1) {
  2255. start = 0x0010;
  2256. end = 0x0020;
  2257. }
  2258. table = B43_OFDMTAB_GAINX;
  2259. if (phy->rev <= 1)
  2260. table = B43_OFDMTAB_GAINX_R1;
  2261. for (i = 0; i < 4; i++) {
  2262. tmp = (i & 0xFFFC);
  2263. tmp |= (i & 0x0001) << 1;
  2264. tmp |= (i & 0x0002) >> 1;
  2265. b43_ofdmtab_write16(dev, table, i, tmp);
  2266. }
  2267. for (i = start; i < end; i++)
  2268. b43_ofdmtab_write16(dev, table, i, i - start);
  2269. b43_phy_write(dev, 0x04A0,
  2270. (b43_phy_read(dev, 0x04A0) & 0xBFBF) | 0x4040);
  2271. b43_phy_write(dev, 0x04A1,
  2272. (b43_phy_read(dev, 0x04A1) & 0xBFBF) | 0x4040);
  2273. b43_phy_write(dev, 0x04A2,
  2274. (b43_phy_read(dev, 0x04A2) & 0xBFBF) | 0x4000);
  2275. b43_dummy_transmission(dev);
  2276. }
  2277. /* Synthetic PU workaround */
  2278. static void b43_synth_pu_workaround(struct b43_wldev *dev, u8 channel)
  2279. {
  2280. struct b43_phy *phy = &dev->phy;
  2281. might_sleep();
  2282. if (phy->radio_ver != 0x2050 || phy->radio_rev >= 6) {
  2283. /* We do not need the workaround. */
  2284. return;
  2285. }
  2286. if (channel <= 10) {
  2287. b43_write16(dev, B43_MMIO_CHANNEL,
  2288. channel2freq_bg(channel + 4));
  2289. } else {
  2290. b43_write16(dev, B43_MMIO_CHANNEL, channel2freq_bg(1));
  2291. }
  2292. msleep(1);
  2293. b43_write16(dev, B43_MMIO_CHANNEL, channel2freq_bg(channel));
  2294. }
  2295. u8 b43_radio_aci_detect(struct b43_wldev *dev, u8 channel)
  2296. {
  2297. struct b43_phy *phy = &dev->phy;
  2298. u8 ret = 0;
  2299. u16 saved, rssi, temp;
  2300. int i, j = 0;
  2301. saved = b43_phy_read(dev, 0x0403);
  2302. b43_radio_selectchannel(dev, channel, 0);
  2303. b43_phy_write(dev, 0x0403, (saved & 0xFFF8) | 5);
  2304. if (phy->aci_hw_rssi)
  2305. rssi = b43_phy_read(dev, 0x048A) & 0x3F;
  2306. else
  2307. rssi = saved & 0x3F;
  2308. /* clamp temp to signed 5bit */
  2309. if (rssi > 32)
  2310. rssi -= 64;
  2311. for (i = 0; i < 100; i++) {
  2312. temp = (b43_phy_read(dev, 0x047F) >> 8) & 0x3F;
  2313. if (temp > 32)
  2314. temp -= 64;
  2315. if (temp < rssi)
  2316. j++;
  2317. if (j >= 20)
  2318. ret = 1;
  2319. }
  2320. b43_phy_write(dev, 0x0403, saved);
  2321. return ret;
  2322. }
  2323. u8 b43_radio_aci_scan(struct b43_wldev * dev)
  2324. {
  2325. struct b43_phy *phy = &dev->phy;
  2326. u8 ret[13];
  2327. unsigned int channel = phy->channel;
  2328. unsigned int i, j, start, end;
  2329. unsigned long phylock_flags;
  2330. if (!((phy->type == B43_PHYTYPE_G) && (phy->rev > 0)))
  2331. return 0;
  2332. b43_phy_lock(dev, phylock_flags);
  2333. b43_radio_lock(dev);
  2334. b43_phy_write(dev, 0x0802, b43_phy_read(dev, 0x0802) & 0xFFFC);
  2335. b43_phy_write(dev, B43_PHY_G_CRS,
  2336. b43_phy_read(dev, B43_PHY_G_CRS) & 0x7FFF);
  2337. b43_set_all_gains(dev, 3, 8, 1);
  2338. start = (channel - 5 > 0) ? channel - 5 : 1;
  2339. end = (channel + 5 < 14) ? channel + 5 : 13;
  2340. for (i = start; i <= end; i++) {
  2341. if (abs(channel - i) > 2)
  2342. ret[i - 1] = b43_radio_aci_detect(dev, i);
  2343. }
  2344. b43_radio_selectchannel(dev, channel, 0);
  2345. b43_phy_write(dev, 0x0802,
  2346. (b43_phy_read(dev, 0x0802) & 0xFFFC) | 0x0003);
  2347. b43_phy_write(dev, 0x0403, b43_phy_read(dev, 0x0403) & 0xFFF8);
  2348. b43_phy_write(dev, B43_PHY_G_CRS,
  2349. b43_phy_read(dev, B43_PHY_G_CRS) | 0x8000);
  2350. b43_set_original_gains(dev);
  2351. for (i = 0; i < 13; i++) {
  2352. if (!ret[i])
  2353. continue;
  2354. end = (i + 5 < 13) ? i + 5 : 13;
  2355. for (j = i; j < end; j++)
  2356. ret[j] = 1;
  2357. }
  2358. b43_radio_unlock(dev);
  2359. b43_phy_unlock(dev, phylock_flags);
  2360. return ret[channel - 1];
  2361. }
  2362. /* http://bcm-specs.sipsolutions.net/NRSSILookupTable */
  2363. void b43_nrssi_hw_write(struct b43_wldev *dev, u16 offset, s16 val)
  2364. {
  2365. b43_phy_write(dev, B43_PHY_NRSSILT_CTRL, offset);
  2366. mmiowb();
  2367. b43_phy_write(dev, B43_PHY_NRSSILT_DATA, (u16) val);
  2368. }
  2369. /* http://bcm-specs.sipsolutions.net/NRSSILookupTable */
  2370. s16 b43_nrssi_hw_read(struct b43_wldev *dev, u16 offset)
  2371. {
  2372. u16 val;
  2373. b43_phy_write(dev, B43_PHY_NRSSILT_CTRL, offset);
  2374. val = b43_phy_read(dev, B43_PHY_NRSSILT_DATA);
  2375. return (s16) val;
  2376. }
  2377. /* http://bcm-specs.sipsolutions.net/NRSSILookupTable */
  2378. void b43_nrssi_hw_update(struct b43_wldev *dev, u16 val)
  2379. {
  2380. u16 i;
  2381. s16 tmp;
  2382. for (i = 0; i < 64; i++) {
  2383. tmp = b43_nrssi_hw_read(dev, i);
  2384. tmp -= val;
  2385. tmp = limit_value(tmp, -32, 31);
  2386. b43_nrssi_hw_write(dev, i, tmp);
  2387. }
  2388. }
  2389. /* http://bcm-specs.sipsolutions.net/NRSSILookupTable */
  2390. void b43_nrssi_mem_update(struct b43_wldev *dev)
  2391. {
  2392. struct b43_phy *phy = &dev->phy;
  2393. s16 i, delta;
  2394. s32 tmp;
  2395. delta = 0x1F - phy->nrssi[0];
  2396. for (i = 0; i < 64; i++) {
  2397. tmp = (i - delta) * phy->nrssislope;
  2398. tmp /= 0x10000;
  2399. tmp += 0x3A;
  2400. tmp = limit_value(tmp, 0, 0x3F);
  2401. phy->nrssi_lt[i] = tmp;
  2402. }
  2403. }
  2404. static void b43_calc_nrssi_offset(struct b43_wldev *dev)
  2405. {
  2406. struct b43_phy *phy = &dev->phy;
  2407. u16 backup[20] = { 0 };
  2408. s16 v47F;
  2409. u16 i;
  2410. u16 saved = 0xFFFF;
  2411. backup[0] = b43_phy_read(dev, 0x0001);
  2412. backup[1] = b43_phy_read(dev, 0x0811);
  2413. backup[2] = b43_phy_read(dev, 0x0812);
  2414. if (phy->rev != 1) { /* Not in specs, but needed to prevent PPC machine check */
  2415. backup[3] = b43_phy_read(dev, 0x0814);
  2416. backup[4] = b43_phy_read(dev, 0x0815);
  2417. }
  2418. backup[5] = b43_phy_read(dev, 0x005A);
  2419. backup[6] = b43_phy_read(dev, 0x0059);
  2420. backup[7] = b43_phy_read(dev, 0x0058);
  2421. backup[8] = b43_phy_read(dev, 0x000A);
  2422. backup[9] = b43_phy_read(dev, 0x0003);
  2423. backup[10] = b43_radio_read16(dev, 0x007A);
  2424. backup[11] = b43_radio_read16(dev, 0x0043);
  2425. b43_phy_write(dev, 0x0429, b43_phy_read(dev, 0x0429) & 0x7FFF);
  2426. b43_phy_write(dev, 0x0001,
  2427. (b43_phy_read(dev, 0x0001) & 0x3FFF) | 0x4000);
  2428. b43_phy_write(dev, 0x0811, b43_phy_read(dev, 0x0811) | 0x000C);
  2429. b43_phy_write(dev, 0x0812,
  2430. (b43_phy_read(dev, 0x0812) & 0xFFF3) | 0x0004);
  2431. b43_phy_write(dev, 0x0802, b43_phy_read(dev, 0x0802) & ~(0x1 | 0x2));
  2432. if (phy->rev >= 6) {
  2433. backup[12] = b43_phy_read(dev, 0x002E);
  2434. backup[13] = b43_phy_read(dev, 0x002F);
  2435. backup[14] = b43_phy_read(dev, 0x080F);
  2436. backup[15] = b43_phy_read(dev, 0x0810);
  2437. backup[16] = b43_phy_read(dev, 0x0801);
  2438. backup[17] = b43_phy_read(dev, 0x0060);
  2439. backup[18] = b43_phy_read(dev, 0x0014);
  2440. backup[19] = b43_phy_read(dev, 0x0478);
  2441. b43_phy_write(dev, 0x002E, 0);
  2442. b43_phy_write(dev, 0x002F, 0);
  2443. b43_phy_write(dev, 0x080F, 0);
  2444. b43_phy_write(dev, 0x0810, 0);
  2445. b43_phy_write(dev, 0x0478, b43_phy_read(dev, 0x0478) | 0x0100);
  2446. b43_phy_write(dev, 0x0801, b43_phy_read(dev, 0x0801) | 0x0040);
  2447. b43_phy_write(dev, 0x0060, b43_phy_read(dev, 0x0060) | 0x0040);
  2448. b43_phy_write(dev, 0x0014, b43_phy_read(dev, 0x0014) | 0x0200);
  2449. }
  2450. b43_radio_write16(dev, 0x007A, b43_radio_read16(dev, 0x007A) | 0x0070);
  2451. b43_radio_write16(dev, 0x007A, b43_radio_read16(dev, 0x007A) | 0x0080);
  2452. udelay(30);
  2453. v47F = (s16) ((b43_phy_read(dev, 0x047F) >> 8) & 0x003F);
  2454. if (v47F >= 0x20)
  2455. v47F -= 0x40;
  2456. if (v47F == 31) {
  2457. for (i = 7; i >= 4; i--) {
  2458. b43_radio_write16(dev, 0x007B, i);
  2459. udelay(20);
  2460. v47F =
  2461. (s16) ((b43_phy_read(dev, 0x047F) >> 8) & 0x003F);
  2462. if (v47F >= 0x20)
  2463. v47F -= 0x40;
  2464. if (v47F < 31 && saved == 0xFFFF)
  2465. saved = i;
  2466. }
  2467. if (saved == 0xFFFF)
  2468. saved = 4;
  2469. } else {
  2470. b43_radio_write16(dev, 0x007A,
  2471. b43_radio_read16(dev, 0x007A) & 0x007F);
  2472. if (phy->rev != 1) { /* Not in specs, but needed to prevent PPC machine check */
  2473. b43_phy_write(dev, 0x0814,
  2474. b43_phy_read(dev, 0x0814) | 0x0001);
  2475. b43_phy_write(dev, 0x0815,
  2476. b43_phy_read(dev, 0x0815) & 0xFFFE);
  2477. }
  2478. b43_phy_write(dev, 0x0811, b43_phy_read(dev, 0x0811) | 0x000C);
  2479. b43_phy_write(dev, 0x0812, b43_phy_read(dev, 0x0812) | 0x000C);
  2480. b43_phy_write(dev, 0x0811, b43_phy_read(dev, 0x0811) | 0x0030);
  2481. b43_phy_write(dev, 0x0812, b43_phy_read(dev, 0x0812) | 0x0030);
  2482. b43_phy_write(dev, 0x005A, 0x0480);
  2483. b43_phy_write(dev, 0x0059, 0x0810);
  2484. b43_phy_write(dev, 0x0058, 0x000D);
  2485. if (phy->rev == 0) {
  2486. b43_phy_write(dev, 0x0003, 0x0122);
  2487. } else {
  2488. b43_phy_write(dev, 0x000A, b43_phy_read(dev, 0x000A)
  2489. | 0x2000);
  2490. }
  2491. if (phy->rev != 1) { /* Not in specs, but needed to prevent PPC machine check */
  2492. b43_phy_write(dev, 0x0814,
  2493. b43_phy_read(dev, 0x0814) | 0x0004);
  2494. b43_phy_write(dev, 0x0815,
  2495. b43_phy_read(dev, 0x0815) & 0xFFFB);
  2496. }
  2497. b43_phy_write(dev, 0x0003, (b43_phy_read(dev, 0x0003) & 0xFF9F)
  2498. | 0x0040);
  2499. b43_radio_write16(dev, 0x007A,
  2500. b43_radio_read16(dev, 0x007A) | 0x000F);
  2501. b43_set_all_gains(dev, 3, 0, 1);
  2502. b43_radio_write16(dev, 0x0043, (b43_radio_read16(dev, 0x0043)
  2503. & 0x00F0) | 0x000F);
  2504. udelay(30);
  2505. v47F = (s16) ((b43_phy_read(dev, 0x047F) >> 8) & 0x003F);
  2506. if (v47F >= 0x20)
  2507. v47F -= 0x40;
  2508. if (v47F == -32) {
  2509. for (i = 0; i < 4; i++) {
  2510. b43_radio_write16(dev, 0x007B, i);
  2511. udelay(20);
  2512. v47F =
  2513. (s16) ((b43_phy_read(dev, 0x047F) >> 8) &
  2514. 0x003F);
  2515. if (v47F >= 0x20)
  2516. v47F -= 0x40;
  2517. if (v47F > -31 && saved == 0xFFFF)
  2518. saved = i;
  2519. }
  2520. if (saved == 0xFFFF)
  2521. saved = 3;
  2522. } else
  2523. saved = 0;
  2524. }
  2525. b43_radio_write16(dev, 0x007B, saved);
  2526. if (phy->rev >= 6) {
  2527. b43_phy_write(dev, 0x002E, backup[12]);
  2528. b43_phy_write(dev, 0x002F, backup[13]);
  2529. b43_phy_write(dev, 0x080F, backup[14]);
  2530. b43_phy_write(dev, 0x0810, backup[15]);
  2531. }
  2532. if (phy->rev != 1) { /* Not in specs, but needed to prevent PPC machine check */
  2533. b43_phy_write(dev, 0x0814, backup[3]);
  2534. b43_phy_write(dev, 0x0815, backup[4]);
  2535. }
  2536. b43_phy_write(dev, 0x005A, backup[5]);
  2537. b43_phy_write(dev, 0x0059, backup[6]);
  2538. b43_phy_write(dev, 0x0058, backup[7]);
  2539. b43_phy_write(dev, 0x000A, backup[8]);
  2540. b43_phy_write(dev, 0x0003, backup[9]);
  2541. b43_radio_write16(dev, 0x0043, backup[11]);
  2542. b43_radio_write16(dev, 0x007A, backup[10]);
  2543. b43_phy_write(dev, 0x0802, b43_phy_read(dev, 0x0802) | 0x1 | 0x2);
  2544. b43_phy_write(dev, 0x0429, b43_phy_read(dev, 0x0429) | 0x8000);
  2545. b43_set_original_gains(dev);
  2546. if (phy->rev >= 6) {
  2547. b43_phy_write(dev, 0x0801, backup[16]);
  2548. b43_phy_write(dev, 0x0060, backup[17]);
  2549. b43_phy_write(dev, 0x0014, backup[18]);
  2550. b43_phy_write(dev, 0x0478, backup[19]);
  2551. }
  2552. b43_phy_write(dev, 0x0001, backup[0]);
  2553. b43_phy_write(dev, 0x0812, backup[2]);
  2554. b43_phy_write(dev, 0x0811, backup[1]);
  2555. }
  2556. void b43_calc_nrssi_slope(struct b43_wldev *dev)
  2557. {
  2558. struct b43_phy *phy = &dev->phy;
  2559. u16 backup[18] = { 0 };
  2560. u16 tmp;
  2561. s16 nrssi0, nrssi1;
  2562. switch (phy->type) {
  2563. case B43_PHYTYPE_B:
  2564. backup[0] = b43_radio_read16(dev, 0x007A);
  2565. backup[1] = b43_radio_read16(dev, 0x0052);
  2566. backup[2] = b43_radio_read16(dev, 0x0043);
  2567. backup[3] = b43_phy_read(dev, 0x0030);
  2568. backup[4] = b43_phy_read(dev, 0x0026);
  2569. backup[5] = b43_phy_read(dev, 0x0015);
  2570. backup[6] = b43_phy_read(dev, 0x002A);
  2571. backup[7] = b43_phy_read(dev, 0x0020);
  2572. backup[8] = b43_phy_read(dev, 0x005A);
  2573. backup[9] = b43_phy_read(dev, 0x0059);
  2574. backup[10] = b43_phy_read(dev, 0x0058);
  2575. backup[11] = b43_read16(dev, 0x03E2);
  2576. backup[12] = b43_read16(dev, 0x03E6);
  2577. backup[13] = b43_read16(dev, B43_MMIO_CHANNEL_EXT);
  2578. tmp = b43_radio_read16(dev, 0x007A);
  2579. tmp &= (phy->rev >= 5) ? 0x007F : 0x000F;
  2580. b43_radio_write16(dev, 0x007A, tmp);
  2581. b43_phy_write(dev, 0x0030, 0x00FF);
  2582. b43_write16(dev, 0x03EC, 0x7F7F);
  2583. b43_phy_write(dev, 0x0026, 0x0000);
  2584. b43_phy_write(dev, 0x0015, b43_phy_read(dev, 0x0015) | 0x0020);
  2585. b43_phy_write(dev, 0x002A, 0x08A3);
  2586. b43_radio_write16(dev, 0x007A,
  2587. b43_radio_read16(dev, 0x007A) | 0x0080);
  2588. nrssi0 = (s16) b43_phy_read(dev, 0x0027);
  2589. b43_radio_write16(dev, 0x007A,
  2590. b43_radio_read16(dev, 0x007A) & 0x007F);
  2591. if (phy->rev >= 2) {
  2592. b43_write16(dev, 0x03E6, 0x0040);
  2593. } else if (phy->rev == 0) {
  2594. b43_write16(dev, 0x03E6, 0x0122);
  2595. } else {
  2596. b43_write16(dev, B43_MMIO_CHANNEL_EXT,
  2597. b43_read16(dev,
  2598. B43_MMIO_CHANNEL_EXT) & 0x2000);
  2599. }
  2600. b43_phy_write(dev, 0x0020, 0x3F3F);
  2601. b43_phy_write(dev, 0x0015, 0xF330);
  2602. b43_radio_write16(dev, 0x005A, 0x0060);
  2603. b43_radio_write16(dev, 0x0043,
  2604. b43_radio_read16(dev, 0x0043) & 0x00F0);
  2605. b43_phy_write(dev, 0x005A, 0x0480);
  2606. b43_phy_write(dev, 0x0059, 0x0810);
  2607. b43_phy_write(dev, 0x0058, 0x000D);
  2608. udelay(20);
  2609. nrssi1 = (s16) b43_phy_read(dev, 0x0027);
  2610. b43_phy_write(dev, 0x0030, backup[3]);
  2611. b43_radio_write16(dev, 0x007A, backup[0]);
  2612. b43_write16(dev, 0x03E2, backup[11]);
  2613. b43_phy_write(dev, 0x0026, backup[4]);
  2614. b43_phy_write(dev, 0x0015, backup[5]);
  2615. b43_phy_write(dev, 0x002A, backup[6]);
  2616. b43_synth_pu_workaround(dev, phy->channel);
  2617. if (phy->rev != 0)
  2618. b43_write16(dev, 0x03F4, backup[13]);
  2619. b43_phy_write(dev, 0x0020, backup[7]);
  2620. b43_phy_write(dev, 0x005A, backup[8]);
  2621. b43_phy_write(dev, 0x0059, backup[9]);
  2622. b43_phy_write(dev, 0x0058, backup[10]);
  2623. b43_radio_write16(dev, 0x0052, backup[1]);
  2624. b43_radio_write16(dev, 0x0043, backup[2]);
  2625. if (nrssi0 == nrssi1)
  2626. phy->nrssislope = 0x00010000;
  2627. else
  2628. phy->nrssislope = 0x00400000 / (nrssi0 - nrssi1);
  2629. if (nrssi0 <= -4) {
  2630. phy->nrssi[0] = nrssi0;
  2631. phy->nrssi[1] = nrssi1;
  2632. }
  2633. break;
  2634. case B43_PHYTYPE_G:
  2635. if (phy->radio_rev >= 9)
  2636. return;
  2637. if (phy->radio_rev == 8)
  2638. b43_calc_nrssi_offset(dev);
  2639. b43_phy_write(dev, B43_PHY_G_CRS,
  2640. b43_phy_read(dev, B43_PHY_G_CRS) & 0x7FFF);
  2641. b43_phy_write(dev, 0x0802, b43_phy_read(dev, 0x0802) & 0xFFFC);
  2642. backup[7] = b43_read16(dev, 0x03E2);
  2643. b43_write16(dev, 0x03E2, b43_read16(dev, 0x03E2) | 0x8000);
  2644. backup[0] = b43_radio_read16(dev, 0x007A);
  2645. backup[1] = b43_radio_read16(dev, 0x0052);
  2646. backup[2] = b43_radio_read16(dev, 0x0043);
  2647. backup[3] = b43_phy_read(dev, 0x0015);
  2648. backup[4] = b43_phy_read(dev, 0x005A);
  2649. backup[5] = b43_phy_read(dev, 0x0059);
  2650. backup[6] = b43_phy_read(dev, 0x0058);
  2651. backup[8] = b43_read16(dev, 0x03E6);
  2652. backup[9] = b43_read16(dev, B43_MMIO_CHANNEL_EXT);
  2653. if (phy->rev >= 3) {
  2654. backup[10] = b43_phy_read(dev, 0x002E);
  2655. backup[11] = b43_phy_read(dev, 0x002F);
  2656. backup[12] = b43_phy_read(dev, 0x080F);
  2657. backup[13] = b43_phy_read(dev, B43_PHY_G_LO_CONTROL);
  2658. backup[14] = b43_phy_read(dev, 0x0801);
  2659. backup[15] = b43_phy_read(dev, 0x0060);
  2660. backup[16] = b43_phy_read(dev, 0x0014);
  2661. backup[17] = b43_phy_read(dev, 0x0478);
  2662. b43_phy_write(dev, 0x002E, 0);
  2663. b43_phy_write(dev, B43_PHY_G_LO_CONTROL, 0);
  2664. switch (phy->rev) {
  2665. case 4:
  2666. case 6:
  2667. case 7:
  2668. b43_phy_write(dev, 0x0478,
  2669. b43_phy_read(dev, 0x0478)
  2670. | 0x0100);
  2671. b43_phy_write(dev, 0x0801,
  2672. b43_phy_read(dev, 0x0801)
  2673. | 0x0040);
  2674. break;
  2675. case 3:
  2676. case 5:
  2677. b43_phy_write(dev, 0x0801,
  2678. b43_phy_read(dev, 0x0801)
  2679. & 0xFFBF);
  2680. break;
  2681. }
  2682. b43_phy_write(dev, 0x0060, b43_phy_read(dev, 0x0060)
  2683. | 0x0040);
  2684. b43_phy_write(dev, 0x0014, b43_phy_read(dev, 0x0014)
  2685. | 0x0200);
  2686. }
  2687. b43_radio_write16(dev, 0x007A,
  2688. b43_radio_read16(dev, 0x007A) | 0x0070);
  2689. b43_set_all_gains(dev, 0, 8, 0);
  2690. b43_radio_write16(dev, 0x007A,
  2691. b43_radio_read16(dev, 0x007A) & 0x00F7);
  2692. if (phy->rev >= 2) {
  2693. b43_phy_write(dev, 0x0811,
  2694. (b43_phy_read(dev, 0x0811) & 0xFFCF) |
  2695. 0x0030);
  2696. b43_phy_write(dev, 0x0812,
  2697. (b43_phy_read(dev, 0x0812) & 0xFFCF) |
  2698. 0x0010);
  2699. }
  2700. b43_radio_write16(dev, 0x007A,
  2701. b43_radio_read16(dev, 0x007A) | 0x0080);
  2702. udelay(20);
  2703. nrssi0 = (s16) ((b43_phy_read(dev, 0x047F) >> 8) & 0x003F);
  2704. if (nrssi0 >= 0x0020)
  2705. nrssi0 -= 0x0040;
  2706. b43_radio_write16(dev, 0x007A,
  2707. b43_radio_read16(dev, 0x007A) & 0x007F);
  2708. if (phy->rev >= 2) {
  2709. b43_phy_write(dev, 0x0003, (b43_phy_read(dev, 0x0003)
  2710. & 0xFF9F) | 0x0040);
  2711. }
  2712. b43_write16(dev, B43_MMIO_CHANNEL_EXT,
  2713. b43_read16(dev, B43_MMIO_CHANNEL_EXT)
  2714. | 0x2000);
  2715. b43_radio_write16(dev, 0x007A,
  2716. b43_radio_read16(dev, 0x007A) | 0x000F);
  2717. b43_phy_write(dev, 0x0015, 0xF330);
  2718. if (phy->rev >= 2) {
  2719. b43_phy_write(dev, 0x0812,
  2720. (b43_phy_read(dev, 0x0812) & 0xFFCF) |
  2721. 0x0020);
  2722. b43_phy_write(dev, 0x0811,
  2723. (b43_phy_read(dev, 0x0811) & 0xFFCF) |
  2724. 0x0020);
  2725. }
  2726. b43_set_all_gains(dev, 3, 0, 1);
  2727. if (phy->radio_rev == 8) {
  2728. b43_radio_write16(dev, 0x0043, 0x001F);
  2729. } else {
  2730. tmp = b43_radio_read16(dev, 0x0052) & 0xFF0F;
  2731. b43_radio_write16(dev, 0x0052, tmp | 0x0060);
  2732. tmp = b43_radio_read16(dev, 0x0043) & 0xFFF0;
  2733. b43_radio_write16(dev, 0x0043, tmp | 0x0009);
  2734. }
  2735. b43_phy_write(dev, 0x005A, 0x0480);
  2736. b43_phy_write(dev, 0x0059, 0x0810);
  2737. b43_phy_write(dev, 0x0058, 0x000D);
  2738. udelay(20);
  2739. nrssi1 = (s16) ((b43_phy_read(dev, 0x047F) >> 8) & 0x003F);
  2740. if (nrssi1 >= 0x0020)
  2741. nrssi1 -= 0x0040;
  2742. if (nrssi0 == nrssi1)
  2743. phy->nrssislope = 0x00010000;
  2744. else
  2745. phy->nrssislope = 0x00400000 / (nrssi0 - nrssi1);
  2746. if (nrssi0 >= -4) {
  2747. phy->nrssi[0] = nrssi1;
  2748. phy->nrssi[1] = nrssi0;
  2749. }
  2750. if (phy->rev >= 3) {
  2751. b43_phy_write(dev, 0x002E, backup[10]);
  2752. b43_phy_write(dev, 0x002F, backup[11]);
  2753. b43_phy_write(dev, 0x080F, backup[12]);
  2754. b43_phy_write(dev, B43_PHY_G_LO_CONTROL, backup[13]);
  2755. }
  2756. if (phy->rev >= 2) {
  2757. b43_phy_write(dev, 0x0812,
  2758. b43_phy_read(dev, 0x0812) & 0xFFCF);
  2759. b43_phy_write(dev, 0x0811,
  2760. b43_phy_read(dev, 0x0811) & 0xFFCF);
  2761. }
  2762. b43_radio_write16(dev, 0x007A, backup[0]);
  2763. b43_radio_write16(dev, 0x0052, backup[1]);
  2764. b43_radio_write16(dev, 0x0043, backup[2]);
  2765. b43_write16(dev, 0x03E2, backup[7]);
  2766. b43_write16(dev, 0x03E6, backup[8]);
  2767. b43_write16(dev, B43_MMIO_CHANNEL_EXT, backup[9]);
  2768. b43_phy_write(dev, 0x0015, backup[3]);
  2769. b43_phy_write(dev, 0x005A, backup[4]);
  2770. b43_phy_write(dev, 0x0059, backup[5]);
  2771. b43_phy_write(dev, 0x0058, backup[6]);
  2772. b43_synth_pu_workaround(dev, phy->channel);
  2773. b43_phy_write(dev, 0x0802,
  2774. b43_phy_read(dev, 0x0802) | (0x0001 | 0x0002));
  2775. b43_set_original_gains(dev);
  2776. b43_phy_write(dev, B43_PHY_G_CRS,
  2777. b43_phy_read(dev, B43_PHY_G_CRS) | 0x8000);
  2778. if (phy->rev >= 3) {
  2779. b43_phy_write(dev, 0x0801, backup[14]);
  2780. b43_phy_write(dev, 0x0060, backup[15]);
  2781. b43_phy_write(dev, 0x0014, backup[16]);
  2782. b43_phy_write(dev, 0x0478, backup[17]);
  2783. }
  2784. b43_nrssi_mem_update(dev);
  2785. b43_calc_nrssi_threshold(dev);
  2786. break;
  2787. default:
  2788. B43_WARN_ON(1);
  2789. }
  2790. }
  2791. void b43_calc_nrssi_threshold(struct b43_wldev *dev)
  2792. {
  2793. struct b43_phy *phy = &dev->phy;
  2794. s32 threshold;
  2795. s32 a, b;
  2796. s16 tmp16;
  2797. u16 tmp_u16;
  2798. switch (phy->type) {
  2799. case B43_PHYTYPE_B:{
  2800. if (phy->radio_ver != 0x2050)
  2801. return;
  2802. if (!
  2803. (dev->dev->bus->sprom.r1.
  2804. boardflags_lo & B43_BFL_RSSI))
  2805. return;
  2806. if (phy->radio_rev >= 6) {
  2807. threshold =
  2808. (phy->nrssi[1] - phy->nrssi[0]) * 32;
  2809. threshold += 20 * (phy->nrssi[0] + 1);
  2810. threshold /= 40;
  2811. } else
  2812. threshold = phy->nrssi[1] - 5;
  2813. threshold = limit_value(threshold, 0, 0x3E);
  2814. b43_phy_read(dev, 0x0020); /* dummy read */
  2815. b43_phy_write(dev, 0x0020,
  2816. (((u16) threshold) << 8) | 0x001C);
  2817. if (phy->radio_rev >= 6) {
  2818. b43_phy_write(dev, 0x0087, 0x0E0D);
  2819. b43_phy_write(dev, 0x0086, 0x0C0B);
  2820. b43_phy_write(dev, 0x0085, 0x0A09);
  2821. b43_phy_write(dev, 0x0084, 0x0808);
  2822. b43_phy_write(dev, 0x0083, 0x0808);
  2823. b43_phy_write(dev, 0x0082, 0x0604);
  2824. b43_phy_write(dev, 0x0081, 0x0302);
  2825. b43_phy_write(dev, 0x0080, 0x0100);
  2826. }
  2827. break;
  2828. }
  2829. case B43_PHYTYPE_G:
  2830. if (!phy->gmode ||
  2831. !(dev->dev->bus->sprom.r1.boardflags_lo & B43_BFL_RSSI)) {
  2832. tmp16 = b43_nrssi_hw_read(dev, 0x20);
  2833. if (tmp16 >= 0x20)
  2834. tmp16 -= 0x40;
  2835. if (tmp16 < 3) {
  2836. b43_phy_write(dev, 0x048A,
  2837. (b43_phy_read(dev, 0x048A)
  2838. & 0xF000) | 0x09EB);
  2839. } else {
  2840. b43_phy_write(dev, 0x048A,
  2841. (b43_phy_read(dev, 0x048A)
  2842. & 0xF000) | 0x0AED);
  2843. }
  2844. } else {
  2845. if (phy->interfmode == B43_INTERFMODE_NONWLAN) {
  2846. a = 0xE;
  2847. b = 0xA;
  2848. } else if (!phy->aci_wlan_automatic && phy->aci_enable) {
  2849. a = 0x13;
  2850. b = 0x12;
  2851. } else {
  2852. a = 0xE;
  2853. b = 0x11;
  2854. }
  2855. a = a * (phy->nrssi[1] - phy->nrssi[0]);
  2856. a += (phy->nrssi[0] << 6);
  2857. if (a < 32)
  2858. a += 31;
  2859. else
  2860. a += 32;
  2861. a = a >> 6;
  2862. a = limit_value(a, -31, 31);
  2863. b = b * (phy->nrssi[1] - phy->nrssi[0]);
  2864. b += (phy->nrssi[0] << 6);
  2865. if (b < 32)
  2866. b += 31;
  2867. else
  2868. b += 32;
  2869. b = b >> 6;
  2870. b = limit_value(b, -31, 31);
  2871. tmp_u16 = b43_phy_read(dev, 0x048A) & 0xF000;
  2872. tmp_u16 |= ((u32) b & 0x0000003F);
  2873. tmp_u16 |= (((u32) a & 0x0000003F) << 6);
  2874. b43_phy_write(dev, 0x048A, tmp_u16);
  2875. }
  2876. break;
  2877. default:
  2878. B43_WARN_ON(1);
  2879. }
  2880. }
  2881. /* Stack implementation to save/restore values from the
  2882. * interference mitigation code.
  2883. * It is save to restore values in random order.
  2884. */
  2885. static void _stack_save(u32 * _stackptr, size_t * stackidx,
  2886. u8 id, u16 offset, u16 value)
  2887. {
  2888. u32 *stackptr = &(_stackptr[*stackidx]);
  2889. B43_WARN_ON(offset & 0xF000);
  2890. B43_WARN_ON(id & 0xF0);
  2891. *stackptr = offset;
  2892. *stackptr |= ((u32) id) << 12;
  2893. *stackptr |= ((u32) value) << 16;
  2894. (*stackidx)++;
  2895. B43_WARN_ON(*stackidx >= B43_INTERFSTACK_SIZE);
  2896. }
  2897. static u16 _stack_restore(u32 * stackptr, u8 id, u16 offset)
  2898. {
  2899. size_t i;
  2900. B43_WARN_ON(offset & 0xF000);
  2901. B43_WARN_ON(id & 0xF0);
  2902. for (i = 0; i < B43_INTERFSTACK_SIZE; i++, stackptr++) {
  2903. if ((*stackptr & 0x00000FFF) != offset)
  2904. continue;
  2905. if (((*stackptr & 0x0000F000) >> 12) != id)
  2906. continue;
  2907. return ((*stackptr & 0xFFFF0000) >> 16);
  2908. }
  2909. B43_WARN_ON(1);
  2910. return 0;
  2911. }
  2912. #define phy_stacksave(offset) \
  2913. do { \
  2914. _stack_save(stack, &stackidx, 0x1, (offset), \
  2915. b43_phy_read(dev, (offset))); \
  2916. } while (0)
  2917. #define phy_stackrestore(offset) \
  2918. do { \
  2919. b43_phy_write(dev, (offset), \
  2920. _stack_restore(stack, 0x1, \
  2921. (offset))); \
  2922. } while (0)
  2923. #define radio_stacksave(offset) \
  2924. do { \
  2925. _stack_save(stack, &stackidx, 0x2, (offset), \
  2926. b43_radio_read16(dev, (offset))); \
  2927. } while (0)
  2928. #define radio_stackrestore(offset) \
  2929. do { \
  2930. b43_radio_write16(dev, (offset), \
  2931. _stack_restore(stack, 0x2, \
  2932. (offset))); \
  2933. } while (0)
  2934. #define ofdmtab_stacksave(table, offset) \
  2935. do { \
  2936. _stack_save(stack, &stackidx, 0x3, (offset)|(table), \
  2937. b43_ofdmtab_read16(dev, (table), (offset))); \
  2938. } while (0)
  2939. #define ofdmtab_stackrestore(table, offset) \
  2940. do { \
  2941. b43_ofdmtab_write16(dev, (table), (offset), \
  2942. _stack_restore(stack, 0x3, \
  2943. (offset)|(table))); \
  2944. } while (0)
  2945. static void
  2946. b43_radio_interference_mitigation_enable(struct b43_wldev *dev, int mode)
  2947. {
  2948. struct b43_phy *phy = &dev->phy;
  2949. u16 tmp, flipped;
  2950. size_t stackidx = 0;
  2951. u32 *stack = phy->interfstack;
  2952. switch (mode) {
  2953. case B43_INTERFMODE_NONWLAN:
  2954. if (phy->rev != 1) {
  2955. b43_phy_write(dev, 0x042B,
  2956. b43_phy_read(dev, 0x042B) | 0x0800);
  2957. b43_phy_write(dev, B43_PHY_G_CRS,
  2958. b43_phy_read(dev,
  2959. B43_PHY_G_CRS) & ~0x4000);
  2960. break;
  2961. }
  2962. radio_stacksave(0x0078);
  2963. tmp = (b43_radio_read16(dev, 0x0078) & 0x001E);
  2964. flipped = flip_4bit(tmp);
  2965. if (flipped < 10 && flipped >= 8)
  2966. flipped = 7;
  2967. else if (flipped >= 10)
  2968. flipped -= 3;
  2969. flipped = flip_4bit(flipped);
  2970. flipped = (flipped << 1) | 0x0020;
  2971. b43_radio_write16(dev, 0x0078, flipped);
  2972. b43_calc_nrssi_threshold(dev);
  2973. phy_stacksave(0x0406);
  2974. b43_phy_write(dev, 0x0406, 0x7E28);
  2975. b43_phy_write(dev, 0x042B, b43_phy_read(dev, 0x042B) | 0x0800);
  2976. b43_phy_write(dev, B43_PHY_RADIO_BITFIELD,
  2977. b43_phy_read(dev,
  2978. B43_PHY_RADIO_BITFIELD) | 0x1000);
  2979. phy_stacksave(0x04A0);
  2980. b43_phy_write(dev, 0x04A0,
  2981. (b43_phy_read(dev, 0x04A0) & 0xC0C0) | 0x0008);
  2982. phy_stacksave(0x04A1);
  2983. b43_phy_write(dev, 0x04A1,
  2984. (b43_phy_read(dev, 0x04A1) & 0xC0C0) | 0x0605);
  2985. phy_stacksave(0x04A2);
  2986. b43_phy_write(dev, 0x04A2,
  2987. (b43_phy_read(dev, 0x04A2) & 0xC0C0) | 0x0204);
  2988. phy_stacksave(0x04A8);
  2989. b43_phy_write(dev, 0x04A8,
  2990. (b43_phy_read(dev, 0x04A8) & 0xC0C0) | 0x0803);
  2991. phy_stacksave(0x04AB);
  2992. b43_phy_write(dev, 0x04AB,
  2993. (b43_phy_read(dev, 0x04AB) & 0xC0C0) | 0x0605);
  2994. phy_stacksave(0x04A7);
  2995. b43_phy_write(dev, 0x04A7, 0x0002);
  2996. phy_stacksave(0x04A3);
  2997. b43_phy_write(dev, 0x04A3, 0x287A);
  2998. phy_stacksave(0x04A9);
  2999. b43_phy_write(dev, 0x04A9, 0x2027);
  3000. phy_stacksave(0x0493);
  3001. b43_phy_write(dev, 0x0493, 0x32F5);
  3002. phy_stacksave(0x04AA);
  3003. b43_phy_write(dev, 0x04AA, 0x2027);
  3004. phy_stacksave(0x04AC);
  3005. b43_phy_write(dev, 0x04AC, 0x32F5);
  3006. break;
  3007. case B43_INTERFMODE_MANUALWLAN:
  3008. if (b43_phy_read(dev, 0x0033) & 0x0800)
  3009. break;
  3010. phy->aci_enable = 1;
  3011. phy_stacksave(B43_PHY_RADIO_BITFIELD);
  3012. phy_stacksave(B43_PHY_G_CRS);
  3013. if (phy->rev < 2) {
  3014. phy_stacksave(0x0406);
  3015. } else {
  3016. phy_stacksave(0x04C0);
  3017. phy_stacksave(0x04C1);
  3018. }
  3019. phy_stacksave(0x0033);
  3020. phy_stacksave(0x04A7);
  3021. phy_stacksave(0x04A3);
  3022. phy_stacksave(0x04A9);
  3023. phy_stacksave(0x04AA);
  3024. phy_stacksave(0x04AC);
  3025. phy_stacksave(0x0493);
  3026. phy_stacksave(0x04A1);
  3027. phy_stacksave(0x04A0);
  3028. phy_stacksave(0x04A2);
  3029. phy_stacksave(0x048A);
  3030. phy_stacksave(0x04A8);
  3031. phy_stacksave(0x04AB);
  3032. if (phy->rev == 2) {
  3033. phy_stacksave(0x04AD);
  3034. phy_stacksave(0x04AE);
  3035. } else if (phy->rev >= 3) {
  3036. phy_stacksave(0x04AD);
  3037. phy_stacksave(0x0415);
  3038. phy_stacksave(0x0416);
  3039. phy_stacksave(0x0417);
  3040. ofdmtab_stacksave(0x1A00, 0x2);
  3041. ofdmtab_stacksave(0x1A00, 0x3);
  3042. }
  3043. phy_stacksave(0x042B);
  3044. phy_stacksave(0x048C);
  3045. b43_phy_write(dev, B43_PHY_RADIO_BITFIELD,
  3046. b43_phy_read(dev, B43_PHY_RADIO_BITFIELD)
  3047. & ~0x1000);
  3048. b43_phy_write(dev, B43_PHY_G_CRS,
  3049. (b43_phy_read(dev, B43_PHY_G_CRS)
  3050. & 0xFFFC) | 0x0002);
  3051. b43_phy_write(dev, 0x0033, 0x0800);
  3052. b43_phy_write(dev, 0x04A3, 0x2027);
  3053. b43_phy_write(dev, 0x04A9, 0x1CA8);
  3054. b43_phy_write(dev, 0x0493, 0x287A);
  3055. b43_phy_write(dev, 0x04AA, 0x1CA8);
  3056. b43_phy_write(dev, 0x04AC, 0x287A);
  3057. b43_phy_write(dev, 0x04A0, (b43_phy_read(dev, 0x04A0)
  3058. & 0xFFC0) | 0x001A);
  3059. b43_phy_write(dev, 0x04A7, 0x000D);
  3060. if (phy->rev < 2) {
  3061. b43_phy_write(dev, 0x0406, 0xFF0D);
  3062. } else if (phy->rev == 2) {
  3063. b43_phy_write(dev, 0x04C0, 0xFFFF);
  3064. b43_phy_write(dev, 0x04C1, 0x00A9);
  3065. } else {
  3066. b43_phy_write(dev, 0x04C0, 0x00C1);
  3067. b43_phy_write(dev, 0x04C1, 0x0059);
  3068. }
  3069. b43_phy_write(dev, 0x04A1, (b43_phy_read(dev, 0x04A1)
  3070. & 0xC0FF) | 0x1800);
  3071. b43_phy_write(dev, 0x04A1, (b43_phy_read(dev, 0x04A1)
  3072. & 0xFFC0) | 0x0015);
  3073. b43_phy_write(dev, 0x04A8, (b43_phy_read(dev, 0x04A8)
  3074. & 0xCFFF) | 0x1000);
  3075. b43_phy_write(dev, 0x04A8, (b43_phy_read(dev, 0x04A8)
  3076. & 0xF0FF) | 0x0A00);
  3077. b43_phy_write(dev, 0x04AB, (b43_phy_read(dev, 0x04AB)
  3078. & 0xCFFF) | 0x1000);
  3079. b43_phy_write(dev, 0x04AB, (b43_phy_read(dev, 0x04AB)
  3080. & 0xF0FF) | 0x0800);
  3081. b43_phy_write(dev, 0x04AB, (b43_phy_read(dev, 0x04AB)
  3082. & 0xFFCF) | 0x0010);
  3083. b43_phy_write(dev, 0x04AB, (b43_phy_read(dev, 0x04AB)
  3084. & 0xFFF0) | 0x0005);
  3085. b43_phy_write(dev, 0x04A8, (b43_phy_read(dev, 0x04A8)
  3086. & 0xFFCF) | 0x0010);
  3087. b43_phy_write(dev, 0x04A8, (b43_phy_read(dev, 0x04A8)
  3088. & 0xFFF0) | 0x0006);
  3089. b43_phy_write(dev, 0x04A2, (b43_phy_read(dev, 0x04A2)
  3090. & 0xF0FF) | 0x0800);
  3091. b43_phy_write(dev, 0x04A0, (b43_phy_read(dev, 0x04A0)
  3092. & 0xF0FF) | 0x0500);
  3093. b43_phy_write(dev, 0x04A2, (b43_phy_read(dev, 0x04A2)
  3094. & 0xFFF0) | 0x000B);
  3095. if (phy->rev >= 3) {
  3096. b43_phy_write(dev, 0x048A, b43_phy_read(dev, 0x048A)
  3097. & ~0x8000);
  3098. b43_phy_write(dev, 0x0415, (b43_phy_read(dev, 0x0415)
  3099. & 0x8000) | 0x36D8);
  3100. b43_phy_write(dev, 0x0416, (b43_phy_read(dev, 0x0416)
  3101. & 0x8000) | 0x36D8);
  3102. b43_phy_write(dev, 0x0417, (b43_phy_read(dev, 0x0417)
  3103. & 0xFE00) | 0x016D);
  3104. } else {
  3105. b43_phy_write(dev, 0x048A, b43_phy_read(dev, 0x048A)
  3106. | 0x1000);
  3107. b43_phy_write(dev, 0x048A, (b43_phy_read(dev, 0x048A)
  3108. & 0x9FFF) | 0x2000);
  3109. b43_hf_write(dev, b43_hf_read(dev) | B43_HF_ACIW);
  3110. }
  3111. if (phy->rev >= 2) {
  3112. b43_phy_write(dev, 0x042B, b43_phy_read(dev, 0x042B)
  3113. | 0x0800);
  3114. }
  3115. b43_phy_write(dev, 0x048C, (b43_phy_read(dev, 0x048C)
  3116. & 0xF0FF) | 0x0200);
  3117. if (phy->rev == 2) {
  3118. b43_phy_write(dev, 0x04AE, (b43_phy_read(dev, 0x04AE)
  3119. & 0xFF00) | 0x007F);
  3120. b43_phy_write(dev, 0x04AD, (b43_phy_read(dev, 0x04AD)
  3121. & 0x00FF) | 0x1300);
  3122. } else if (phy->rev >= 6) {
  3123. b43_ofdmtab_write16(dev, 0x1A00, 0x3, 0x007F);
  3124. b43_ofdmtab_write16(dev, 0x1A00, 0x2, 0x007F);
  3125. b43_phy_write(dev, 0x04AD, b43_phy_read(dev, 0x04AD)
  3126. & 0x00FF);
  3127. }
  3128. b43_calc_nrssi_slope(dev);
  3129. break;
  3130. default:
  3131. B43_WARN_ON(1);
  3132. }
  3133. }
  3134. static void
  3135. b43_radio_interference_mitigation_disable(struct b43_wldev *dev, int mode)
  3136. {
  3137. struct b43_phy *phy = &dev->phy;
  3138. u32 *stack = phy->interfstack;
  3139. switch (mode) {
  3140. case B43_INTERFMODE_NONWLAN:
  3141. if (phy->rev != 1) {
  3142. b43_phy_write(dev, 0x042B,
  3143. b43_phy_read(dev, 0x042B) & ~0x0800);
  3144. b43_phy_write(dev, B43_PHY_G_CRS,
  3145. b43_phy_read(dev,
  3146. B43_PHY_G_CRS) | 0x4000);
  3147. break;
  3148. }
  3149. radio_stackrestore(0x0078);
  3150. b43_calc_nrssi_threshold(dev);
  3151. phy_stackrestore(0x0406);
  3152. b43_phy_write(dev, 0x042B, b43_phy_read(dev, 0x042B) & ~0x0800);
  3153. if (!dev->bad_frames_preempt) {
  3154. b43_phy_write(dev, B43_PHY_RADIO_BITFIELD,
  3155. b43_phy_read(dev, B43_PHY_RADIO_BITFIELD)
  3156. & ~(1 << 11));
  3157. }
  3158. b43_phy_write(dev, B43_PHY_G_CRS,
  3159. b43_phy_read(dev, B43_PHY_G_CRS) | 0x4000);
  3160. phy_stackrestore(0x04A0);
  3161. phy_stackrestore(0x04A1);
  3162. phy_stackrestore(0x04A2);
  3163. phy_stackrestore(0x04A8);
  3164. phy_stackrestore(0x04AB);
  3165. phy_stackrestore(0x04A7);
  3166. phy_stackrestore(0x04A3);
  3167. phy_stackrestore(0x04A9);
  3168. phy_stackrestore(0x0493);
  3169. phy_stackrestore(0x04AA);
  3170. phy_stackrestore(0x04AC);
  3171. break;
  3172. case B43_INTERFMODE_MANUALWLAN:
  3173. if (!(b43_phy_read(dev, 0x0033) & 0x0800))
  3174. break;
  3175. phy->aci_enable = 0;
  3176. phy_stackrestore(B43_PHY_RADIO_BITFIELD);
  3177. phy_stackrestore(B43_PHY_G_CRS);
  3178. phy_stackrestore(0x0033);
  3179. phy_stackrestore(0x04A3);
  3180. phy_stackrestore(0x04A9);
  3181. phy_stackrestore(0x0493);
  3182. phy_stackrestore(0x04AA);
  3183. phy_stackrestore(0x04AC);
  3184. phy_stackrestore(0x04A0);
  3185. phy_stackrestore(0x04A7);
  3186. if (phy->rev >= 2) {
  3187. phy_stackrestore(0x04C0);
  3188. phy_stackrestore(0x04C1);
  3189. } else
  3190. phy_stackrestore(0x0406);
  3191. phy_stackrestore(0x04A1);
  3192. phy_stackrestore(0x04AB);
  3193. phy_stackrestore(0x04A8);
  3194. if (phy->rev == 2) {
  3195. phy_stackrestore(0x04AD);
  3196. phy_stackrestore(0x04AE);
  3197. } else if (phy->rev >= 3) {
  3198. phy_stackrestore(0x04AD);
  3199. phy_stackrestore(0x0415);
  3200. phy_stackrestore(0x0416);
  3201. phy_stackrestore(0x0417);
  3202. ofdmtab_stackrestore(0x1A00, 0x2);
  3203. ofdmtab_stackrestore(0x1A00, 0x3);
  3204. }
  3205. phy_stackrestore(0x04A2);
  3206. phy_stackrestore(0x048A);
  3207. phy_stackrestore(0x042B);
  3208. phy_stackrestore(0x048C);
  3209. b43_hf_write(dev, b43_hf_read(dev) & ~B43_HF_ACIW);
  3210. b43_calc_nrssi_slope(dev);
  3211. break;
  3212. default:
  3213. B43_WARN_ON(1);
  3214. }
  3215. }
  3216. #undef phy_stacksave
  3217. #undef phy_stackrestore
  3218. #undef radio_stacksave
  3219. #undef radio_stackrestore
  3220. #undef ofdmtab_stacksave
  3221. #undef ofdmtab_stackrestore
  3222. int b43_radio_set_interference_mitigation(struct b43_wldev *dev, int mode)
  3223. {
  3224. struct b43_phy *phy = &dev->phy;
  3225. int currentmode;
  3226. if ((phy->type != B43_PHYTYPE_G) || (phy->rev == 0) || (!phy->gmode))
  3227. return -ENODEV;
  3228. phy->aci_wlan_automatic = 0;
  3229. switch (mode) {
  3230. case B43_INTERFMODE_AUTOWLAN:
  3231. phy->aci_wlan_automatic = 1;
  3232. if (phy->aci_enable)
  3233. mode = B43_INTERFMODE_MANUALWLAN;
  3234. else
  3235. mode = B43_INTERFMODE_NONE;
  3236. break;
  3237. case B43_INTERFMODE_NONE:
  3238. case B43_INTERFMODE_NONWLAN:
  3239. case B43_INTERFMODE_MANUALWLAN:
  3240. break;
  3241. default:
  3242. return -EINVAL;
  3243. }
  3244. currentmode = phy->interfmode;
  3245. if (currentmode == mode)
  3246. return 0;
  3247. if (currentmode != B43_INTERFMODE_NONE)
  3248. b43_radio_interference_mitigation_disable(dev, currentmode);
  3249. if (mode == B43_INTERFMODE_NONE) {
  3250. phy->aci_enable = 0;
  3251. phy->aci_hw_rssi = 0;
  3252. } else
  3253. b43_radio_interference_mitigation_enable(dev, mode);
  3254. phy->interfmode = mode;
  3255. return 0;
  3256. }
  3257. static u16 b43_radio_core_calibration_value(struct b43_wldev *dev)
  3258. {
  3259. u16 reg, index, ret;
  3260. static const u8 rcc_table[] = {
  3261. 0x02, 0x03, 0x01, 0x0F,
  3262. 0x06, 0x07, 0x05, 0x0F,
  3263. 0x0A, 0x0B, 0x09, 0x0F,
  3264. 0x0E, 0x0F, 0x0D, 0x0F,
  3265. };
  3266. reg = b43_radio_read16(dev, 0x60);
  3267. index = (reg & 0x001E) >> 1;
  3268. ret = rcc_table[index] << 1;
  3269. ret |= (reg & 0x0001);
  3270. ret |= 0x0020;
  3271. return ret;
  3272. }
  3273. #define LPD(L, P, D) (((L) << 2) | ((P) << 1) | ((D) << 0))
  3274. static u16 radio2050_rfover_val(struct b43_wldev *dev,
  3275. u16 phy_register, unsigned int lpd)
  3276. {
  3277. struct b43_phy *phy = &dev->phy;
  3278. struct ssb_sprom *sprom = &(dev->dev->bus->sprom);
  3279. if (!phy->gmode)
  3280. return 0;
  3281. if (has_loopback_gain(phy)) {
  3282. int max_lb_gain = phy->max_lb_gain;
  3283. u16 extlna;
  3284. u16 i;
  3285. if (phy->radio_rev == 8)
  3286. max_lb_gain += 0x3E;
  3287. else
  3288. max_lb_gain += 0x26;
  3289. if (max_lb_gain >= 0x46) {
  3290. extlna = 0x3000;
  3291. max_lb_gain -= 0x46;
  3292. } else if (max_lb_gain >= 0x3A) {
  3293. extlna = 0x1000;
  3294. max_lb_gain -= 0x3A;
  3295. } else if (max_lb_gain >= 0x2E) {
  3296. extlna = 0x2000;
  3297. max_lb_gain -= 0x2E;
  3298. } else {
  3299. extlna = 0;
  3300. max_lb_gain -= 0x10;
  3301. }
  3302. for (i = 0; i < 16; i++) {
  3303. max_lb_gain -= (i * 6);
  3304. if (max_lb_gain < 6)
  3305. break;
  3306. }
  3307. if ((phy->rev < 7) ||
  3308. !(sprom->r1.boardflags_lo & B43_BFL_EXTLNA)) {
  3309. if (phy_register == B43_PHY_RFOVER) {
  3310. return 0x1B3;
  3311. } else if (phy_register == B43_PHY_RFOVERVAL) {
  3312. extlna |= (i << 8);
  3313. switch (lpd) {
  3314. case LPD(0, 1, 1):
  3315. return 0x0F92;
  3316. case LPD(0, 0, 1):
  3317. case LPD(1, 0, 1):
  3318. return (0x0092 | extlna);
  3319. case LPD(1, 0, 0):
  3320. return (0x0093 | extlna);
  3321. }
  3322. B43_WARN_ON(1);
  3323. }
  3324. B43_WARN_ON(1);
  3325. } else {
  3326. if (phy_register == B43_PHY_RFOVER) {
  3327. return 0x9B3;
  3328. } else if (phy_register == B43_PHY_RFOVERVAL) {
  3329. if (extlna)
  3330. extlna |= 0x8000;
  3331. extlna |= (i << 8);
  3332. switch (lpd) {
  3333. case LPD(0, 1, 1):
  3334. return 0x8F92;
  3335. case LPD(0, 0, 1):
  3336. return (0x8092 | extlna);
  3337. case LPD(1, 0, 1):
  3338. return (0x2092 | extlna);
  3339. case LPD(1, 0, 0):
  3340. return (0x2093 | extlna);
  3341. }
  3342. B43_WARN_ON(1);
  3343. }
  3344. B43_WARN_ON(1);
  3345. }
  3346. } else {
  3347. if ((phy->rev < 7) ||
  3348. !(sprom->r1.boardflags_lo & B43_BFL_EXTLNA)) {
  3349. if (phy_register == B43_PHY_RFOVER) {
  3350. return 0x1B3;
  3351. } else if (phy_register == B43_PHY_RFOVERVAL) {
  3352. switch (lpd) {
  3353. case LPD(0, 1, 1):
  3354. return 0x0FB2;
  3355. case LPD(0, 0, 1):
  3356. return 0x00B2;
  3357. case LPD(1, 0, 1):
  3358. return 0x30B2;
  3359. case LPD(1, 0, 0):
  3360. return 0x30B3;
  3361. }
  3362. B43_WARN_ON(1);
  3363. }
  3364. B43_WARN_ON(1);
  3365. } else {
  3366. if (phy_register == B43_PHY_RFOVER) {
  3367. return 0x9B3;
  3368. } else if (phy_register == B43_PHY_RFOVERVAL) {
  3369. switch (lpd) {
  3370. case LPD(0, 1, 1):
  3371. return 0x8FB2;
  3372. case LPD(0, 0, 1):
  3373. return 0x80B2;
  3374. case LPD(1, 0, 1):
  3375. return 0x20B2;
  3376. case LPD(1, 0, 0):
  3377. return 0x20B3;
  3378. }
  3379. B43_WARN_ON(1);
  3380. }
  3381. B43_WARN_ON(1);
  3382. }
  3383. }
  3384. return 0;
  3385. }
  3386. struct init2050_saved_values {
  3387. /* Core registers */
  3388. u16 reg_3EC;
  3389. u16 reg_3E6;
  3390. u16 reg_3F4;
  3391. /* Radio registers */
  3392. u16 radio_43;
  3393. u16 radio_51;
  3394. u16 radio_52;
  3395. /* PHY registers */
  3396. u16 phy_pgactl;
  3397. u16 phy_base_5A;
  3398. u16 phy_base_59;
  3399. u16 phy_base_58;
  3400. u16 phy_base_30;
  3401. u16 phy_rfover;
  3402. u16 phy_rfoverval;
  3403. u16 phy_analogover;
  3404. u16 phy_analogoverval;
  3405. u16 phy_crs0;
  3406. u16 phy_classctl;
  3407. u16 phy_lo_mask;
  3408. u16 phy_lo_ctl;
  3409. u16 phy_syncctl;
  3410. };
  3411. u16 b43_radio_init2050(struct b43_wldev *dev)
  3412. {
  3413. struct b43_phy *phy = &dev->phy;
  3414. struct init2050_saved_values sav;
  3415. u16 rcc;
  3416. u16 radio78;
  3417. u16 ret;
  3418. u16 i, j;
  3419. u32 tmp1 = 0, tmp2 = 0;
  3420. memset(&sav, 0, sizeof(sav)); /* get rid of "may be used uninitialized..." */
  3421. sav.radio_43 = b43_radio_read16(dev, 0x43);
  3422. sav.radio_51 = b43_radio_read16(dev, 0x51);
  3423. sav.radio_52 = b43_radio_read16(dev, 0x52);
  3424. sav.phy_pgactl = b43_phy_read(dev, B43_PHY_PGACTL);
  3425. sav.phy_base_5A = b43_phy_read(dev, B43_PHY_BASE(0x5A));
  3426. sav.phy_base_59 = b43_phy_read(dev, B43_PHY_BASE(0x59));
  3427. sav.phy_base_58 = b43_phy_read(dev, B43_PHY_BASE(0x58));
  3428. if (phy->type == B43_PHYTYPE_B) {
  3429. sav.phy_base_30 = b43_phy_read(dev, B43_PHY_BASE(0x30));
  3430. sav.reg_3EC = b43_read16(dev, 0x3EC);
  3431. b43_phy_write(dev, B43_PHY_BASE(0x30), 0xFF);
  3432. b43_write16(dev, 0x3EC, 0x3F3F);
  3433. } else if (phy->gmode || phy->rev >= 2) {
  3434. sav.phy_rfover = b43_phy_read(dev, B43_PHY_RFOVER);
  3435. sav.phy_rfoverval = b43_phy_read(dev, B43_PHY_RFOVERVAL);
  3436. sav.phy_analogover = b43_phy_read(dev, B43_PHY_ANALOGOVER);
  3437. sav.phy_analogoverval =
  3438. b43_phy_read(dev, B43_PHY_ANALOGOVERVAL);
  3439. sav.phy_crs0 = b43_phy_read(dev, B43_PHY_CRS0);
  3440. sav.phy_classctl = b43_phy_read(dev, B43_PHY_CLASSCTL);
  3441. b43_phy_write(dev, B43_PHY_ANALOGOVER,
  3442. b43_phy_read(dev, B43_PHY_ANALOGOVER)
  3443. | 0x0003);
  3444. b43_phy_write(dev, B43_PHY_ANALOGOVERVAL,
  3445. b43_phy_read(dev, B43_PHY_ANALOGOVERVAL)
  3446. & 0xFFFC);
  3447. b43_phy_write(dev, B43_PHY_CRS0, b43_phy_read(dev, B43_PHY_CRS0)
  3448. & 0x7FFF);
  3449. b43_phy_write(dev, B43_PHY_CLASSCTL,
  3450. b43_phy_read(dev, B43_PHY_CLASSCTL)
  3451. & 0xFFFC);
  3452. if (has_loopback_gain(phy)) {
  3453. sav.phy_lo_mask = b43_phy_read(dev, B43_PHY_LO_MASK);
  3454. sav.phy_lo_ctl = b43_phy_read(dev, B43_PHY_LO_CTL);
  3455. if (phy->rev >= 3)
  3456. b43_phy_write(dev, B43_PHY_LO_MASK, 0xC020);
  3457. else
  3458. b43_phy_write(dev, B43_PHY_LO_MASK, 0x8020);
  3459. b43_phy_write(dev, B43_PHY_LO_CTL, 0);
  3460. }
  3461. b43_phy_write(dev, B43_PHY_RFOVERVAL,
  3462. radio2050_rfover_val(dev, B43_PHY_RFOVERVAL,
  3463. LPD(0, 1, 1)));
  3464. b43_phy_write(dev, B43_PHY_RFOVER,
  3465. radio2050_rfover_val(dev, B43_PHY_RFOVER, 0));
  3466. }
  3467. b43_write16(dev, 0x3E2, b43_read16(dev, 0x3E2) | 0x8000);
  3468. sav.phy_syncctl = b43_phy_read(dev, B43_PHY_SYNCCTL);
  3469. b43_phy_write(dev, B43_PHY_SYNCCTL, b43_phy_read(dev, B43_PHY_SYNCCTL)
  3470. & 0xFF7F);
  3471. sav.reg_3E6 = b43_read16(dev, 0x3E6);
  3472. sav.reg_3F4 = b43_read16(dev, 0x3F4);
  3473. if (phy->analog == 0) {
  3474. b43_write16(dev, 0x03E6, 0x0122);
  3475. } else {
  3476. if (phy->analog >= 2) {
  3477. b43_phy_write(dev, B43_PHY_BASE(0x03),
  3478. (b43_phy_read(dev, B43_PHY_BASE(0x03))
  3479. & 0xFFBF) | 0x40);
  3480. }
  3481. b43_write16(dev, B43_MMIO_CHANNEL_EXT,
  3482. (b43_read16(dev, B43_MMIO_CHANNEL_EXT) | 0x2000));
  3483. }
  3484. rcc = b43_radio_core_calibration_value(dev);
  3485. if (phy->type == B43_PHYTYPE_B)
  3486. b43_radio_write16(dev, 0x78, 0x26);
  3487. if (phy->gmode || phy->rev >= 2) {
  3488. b43_phy_write(dev, B43_PHY_RFOVERVAL,
  3489. radio2050_rfover_val(dev, B43_PHY_RFOVERVAL,
  3490. LPD(0, 1, 1)));
  3491. }
  3492. b43_phy_write(dev, B43_PHY_PGACTL, 0xBFAF);
  3493. b43_phy_write(dev, B43_PHY_BASE(0x2B), 0x1403);
  3494. if (phy->gmode || phy->rev >= 2) {
  3495. b43_phy_write(dev, B43_PHY_RFOVERVAL,
  3496. radio2050_rfover_val(dev, B43_PHY_RFOVERVAL,
  3497. LPD(0, 0, 1)));
  3498. }
  3499. b43_phy_write(dev, B43_PHY_PGACTL, 0xBFA0);
  3500. b43_radio_write16(dev, 0x51, b43_radio_read16(dev, 0x51)
  3501. | 0x0004);
  3502. if (phy->radio_rev == 8) {
  3503. b43_radio_write16(dev, 0x43, 0x1F);
  3504. } else {
  3505. b43_radio_write16(dev, 0x52, 0);
  3506. b43_radio_write16(dev, 0x43, (b43_radio_read16(dev, 0x43)
  3507. & 0xFFF0) | 0x0009);
  3508. }
  3509. b43_phy_write(dev, B43_PHY_BASE(0x58), 0);
  3510. for (i = 0; i < 16; i++) {
  3511. b43_phy_write(dev, B43_PHY_BASE(0x5A), 0x0480);
  3512. b43_phy_write(dev, B43_PHY_BASE(0x59), 0xC810);
  3513. b43_phy_write(dev, B43_PHY_BASE(0x58), 0x000D);
  3514. if (phy->gmode || phy->rev >= 2) {
  3515. b43_phy_write(dev, B43_PHY_RFOVERVAL,
  3516. radio2050_rfover_val(dev,
  3517. B43_PHY_RFOVERVAL,
  3518. LPD(1, 0, 1)));
  3519. }
  3520. b43_phy_write(dev, B43_PHY_PGACTL, 0xAFB0);
  3521. udelay(10);
  3522. if (phy->gmode || phy->rev >= 2) {
  3523. b43_phy_write(dev, B43_PHY_RFOVERVAL,
  3524. radio2050_rfover_val(dev,
  3525. B43_PHY_RFOVERVAL,
  3526. LPD(1, 0, 1)));
  3527. }
  3528. b43_phy_write(dev, B43_PHY_PGACTL, 0xEFB0);
  3529. udelay(10);
  3530. if (phy->gmode || phy->rev >= 2) {
  3531. b43_phy_write(dev, B43_PHY_RFOVERVAL,
  3532. radio2050_rfover_val(dev,
  3533. B43_PHY_RFOVERVAL,
  3534. LPD(1, 0, 0)));
  3535. }
  3536. b43_phy_write(dev, B43_PHY_PGACTL, 0xFFF0);
  3537. udelay(20);
  3538. tmp1 += b43_phy_read(dev, B43_PHY_LO_LEAKAGE);
  3539. b43_phy_write(dev, B43_PHY_BASE(0x58), 0);
  3540. if (phy->gmode || phy->rev >= 2) {
  3541. b43_phy_write(dev, B43_PHY_RFOVERVAL,
  3542. radio2050_rfover_val(dev,
  3543. B43_PHY_RFOVERVAL,
  3544. LPD(1, 0, 1)));
  3545. }
  3546. b43_phy_write(dev, B43_PHY_PGACTL, 0xAFB0);
  3547. }
  3548. udelay(10);
  3549. b43_phy_write(dev, B43_PHY_BASE(0x58), 0);
  3550. tmp1++;
  3551. tmp1 >>= 9;
  3552. for (i = 0; i < 16; i++) {
  3553. radio78 = ((flip_4bit(i) << 1) | 0x20);
  3554. b43_radio_write16(dev, 0x78, radio78);
  3555. udelay(10);
  3556. for (j = 0; j < 16; j++) {
  3557. b43_phy_write(dev, B43_PHY_BASE(0x5A), 0x0D80);
  3558. b43_phy_write(dev, B43_PHY_BASE(0x59), 0xC810);
  3559. b43_phy_write(dev, B43_PHY_BASE(0x58), 0x000D);
  3560. if (phy->gmode || phy->rev >= 2) {
  3561. b43_phy_write(dev, B43_PHY_RFOVERVAL,
  3562. radio2050_rfover_val(dev,
  3563. B43_PHY_RFOVERVAL,
  3564. LPD(1, 0,
  3565. 1)));
  3566. }
  3567. b43_phy_write(dev, B43_PHY_PGACTL, 0xAFB0);
  3568. udelay(10);
  3569. if (phy->gmode || phy->rev >= 2) {
  3570. b43_phy_write(dev, B43_PHY_RFOVERVAL,
  3571. radio2050_rfover_val(dev,
  3572. B43_PHY_RFOVERVAL,
  3573. LPD(1, 0,
  3574. 1)));
  3575. }
  3576. b43_phy_write(dev, B43_PHY_PGACTL, 0xEFB0);
  3577. udelay(10);
  3578. if (phy->gmode || phy->rev >= 2) {
  3579. b43_phy_write(dev, B43_PHY_RFOVERVAL,
  3580. radio2050_rfover_val(dev,
  3581. B43_PHY_RFOVERVAL,
  3582. LPD(1, 0,
  3583. 0)));
  3584. }
  3585. b43_phy_write(dev, B43_PHY_PGACTL, 0xFFF0);
  3586. udelay(10);
  3587. tmp2 += b43_phy_read(dev, B43_PHY_LO_LEAKAGE);
  3588. b43_phy_write(dev, B43_PHY_BASE(0x58), 0);
  3589. if (phy->gmode || phy->rev >= 2) {
  3590. b43_phy_write(dev, B43_PHY_RFOVERVAL,
  3591. radio2050_rfover_val(dev,
  3592. B43_PHY_RFOVERVAL,
  3593. LPD(1, 0,
  3594. 1)));
  3595. }
  3596. b43_phy_write(dev, B43_PHY_PGACTL, 0xAFB0);
  3597. }
  3598. tmp2++;
  3599. tmp2 >>= 8;
  3600. if (tmp1 < tmp2)
  3601. break;
  3602. }
  3603. /* Restore the registers */
  3604. b43_phy_write(dev, B43_PHY_PGACTL, sav.phy_pgactl);
  3605. b43_radio_write16(dev, 0x51, sav.radio_51);
  3606. b43_radio_write16(dev, 0x52, sav.radio_52);
  3607. b43_radio_write16(dev, 0x43, sav.radio_43);
  3608. b43_phy_write(dev, B43_PHY_BASE(0x5A), sav.phy_base_5A);
  3609. b43_phy_write(dev, B43_PHY_BASE(0x59), sav.phy_base_59);
  3610. b43_phy_write(dev, B43_PHY_BASE(0x58), sav.phy_base_58);
  3611. b43_write16(dev, 0x3E6, sav.reg_3E6);
  3612. if (phy->analog != 0)
  3613. b43_write16(dev, 0x3F4, sav.reg_3F4);
  3614. b43_phy_write(dev, B43_PHY_SYNCCTL, sav.phy_syncctl);
  3615. b43_synth_pu_workaround(dev, phy->channel);
  3616. if (phy->type == B43_PHYTYPE_B) {
  3617. b43_phy_write(dev, B43_PHY_BASE(0x30), sav.phy_base_30);
  3618. b43_write16(dev, 0x3EC, sav.reg_3EC);
  3619. } else if (phy->gmode) {
  3620. b43_write16(dev, B43_MMIO_PHY_RADIO,
  3621. b43_read16(dev, B43_MMIO_PHY_RADIO)
  3622. & 0x7FFF);
  3623. b43_phy_write(dev, B43_PHY_RFOVER, sav.phy_rfover);
  3624. b43_phy_write(dev, B43_PHY_RFOVERVAL, sav.phy_rfoverval);
  3625. b43_phy_write(dev, B43_PHY_ANALOGOVER, sav.phy_analogover);
  3626. b43_phy_write(dev, B43_PHY_ANALOGOVERVAL,
  3627. sav.phy_analogoverval);
  3628. b43_phy_write(dev, B43_PHY_CRS0, sav.phy_crs0);
  3629. b43_phy_write(dev, B43_PHY_CLASSCTL, sav.phy_classctl);
  3630. if (has_loopback_gain(phy)) {
  3631. b43_phy_write(dev, B43_PHY_LO_MASK, sav.phy_lo_mask);
  3632. b43_phy_write(dev, B43_PHY_LO_CTL, sav.phy_lo_ctl);
  3633. }
  3634. }
  3635. if (i > 15)
  3636. ret = radio78;
  3637. else
  3638. ret = rcc;
  3639. return ret;
  3640. }
  3641. void b43_radio_init2060(struct b43_wldev *dev)
  3642. {
  3643. int err;
  3644. b43_radio_write16(dev, 0x0004, 0x00C0);
  3645. b43_radio_write16(dev, 0x0005, 0x0008);
  3646. b43_radio_write16(dev, 0x0009, 0x0040);
  3647. b43_radio_write16(dev, 0x0005, 0x00AA);
  3648. b43_radio_write16(dev, 0x0032, 0x008F);
  3649. b43_radio_write16(dev, 0x0006, 0x008F);
  3650. b43_radio_write16(dev, 0x0034, 0x008F);
  3651. b43_radio_write16(dev, 0x002C, 0x0007);
  3652. b43_radio_write16(dev, 0x0082, 0x0080);
  3653. b43_radio_write16(dev, 0x0080, 0x0000);
  3654. b43_radio_write16(dev, 0x003F, 0x00DA);
  3655. b43_radio_write16(dev, 0x0005, b43_radio_read16(dev, 0x0005) & ~0x0008);
  3656. b43_radio_write16(dev, 0x0081, b43_radio_read16(dev, 0x0081) & ~0x0010);
  3657. b43_radio_write16(dev, 0x0081, b43_radio_read16(dev, 0x0081) & ~0x0020);
  3658. b43_radio_write16(dev, 0x0081, b43_radio_read16(dev, 0x0081) & ~0x0020);
  3659. msleep(1); /* delay 400usec */
  3660. b43_radio_write16(dev, 0x0081,
  3661. (b43_radio_read16(dev, 0x0081) & ~0x0020) | 0x0010);
  3662. msleep(1); /* delay 400usec */
  3663. b43_radio_write16(dev, 0x0005,
  3664. (b43_radio_read16(dev, 0x0005) & ~0x0008) | 0x0008);
  3665. b43_radio_write16(dev, 0x0085, b43_radio_read16(dev, 0x0085) & ~0x0010);
  3666. b43_radio_write16(dev, 0x0005, b43_radio_read16(dev, 0x0005) & ~0x0008);
  3667. b43_radio_write16(dev, 0x0081, b43_radio_read16(dev, 0x0081) & ~0x0040);
  3668. b43_radio_write16(dev, 0x0081,
  3669. (b43_radio_read16(dev, 0x0081) & ~0x0040) | 0x0040);
  3670. b43_radio_write16(dev, 0x0005,
  3671. (b43_radio_read16(dev, 0x0081) & ~0x0008) | 0x0008);
  3672. b43_phy_write(dev, 0x0063, 0xDDC6);
  3673. b43_phy_write(dev, 0x0069, 0x07BE);
  3674. b43_phy_write(dev, 0x006A, 0x0000);
  3675. err = b43_radio_selectchannel(dev, B43_DEFAULT_CHANNEL_A, 0);
  3676. B43_WARN_ON(err);
  3677. msleep(1);
  3678. }
  3679. static inline u16 freq_r3A_value(u16 frequency)
  3680. {
  3681. u16 value;
  3682. if (frequency < 5091)
  3683. value = 0x0040;
  3684. else if (frequency < 5321)
  3685. value = 0x0000;
  3686. else if (frequency < 5806)
  3687. value = 0x0080;
  3688. else
  3689. value = 0x0040;
  3690. return value;
  3691. }
  3692. void b43_radio_set_tx_iq(struct b43_wldev *dev)
  3693. {
  3694. static const u8 data_high[5] = { 0x00, 0x40, 0x80, 0x90, 0xD0 };
  3695. static const u8 data_low[5] = { 0x00, 0x01, 0x05, 0x06, 0x0A };
  3696. u16 tmp = b43_radio_read16(dev, 0x001E);
  3697. int i, j;
  3698. for (i = 0; i < 5; i++) {
  3699. for (j = 0; j < 5; j++) {
  3700. if (tmp == (data_high[i] << 4 | data_low[j])) {
  3701. b43_phy_write(dev, 0x0069,
  3702. (i - j) << 8 | 0x00C0);
  3703. return;
  3704. }
  3705. }
  3706. }
  3707. }
  3708. int b43_radio_selectchannel(struct b43_wldev *dev,
  3709. u8 channel, int synthetic_pu_workaround)
  3710. {
  3711. struct b43_phy *phy = &dev->phy;
  3712. u16 r8, tmp;
  3713. u16 freq;
  3714. u16 channelcookie;
  3715. if (channel == 0xFF) {
  3716. switch (phy->type) {
  3717. case B43_PHYTYPE_A:
  3718. channel = B43_DEFAULT_CHANNEL_A;
  3719. break;
  3720. case B43_PHYTYPE_B:
  3721. case B43_PHYTYPE_G:
  3722. channel = B43_DEFAULT_CHANNEL_BG;
  3723. break;
  3724. default:
  3725. B43_WARN_ON(1);
  3726. }
  3727. }
  3728. /* First we set the channel radio code to prevent the
  3729. * firmware from sending ghost packets.
  3730. */
  3731. channelcookie = channel;
  3732. if (phy->type == B43_PHYTYPE_A)
  3733. channelcookie |= 0x100;
  3734. b43_shm_write16(dev, B43_SHM_SHARED, B43_SHM_SH_CHAN, channelcookie);
  3735. if (phy->type == B43_PHYTYPE_A) {
  3736. if (channel > 200)
  3737. return -EINVAL;
  3738. freq = channel2freq_a(channel);
  3739. r8 = b43_radio_read16(dev, 0x0008);
  3740. b43_write16(dev, 0x03F0, freq);
  3741. b43_radio_write16(dev, 0x0008, r8);
  3742. //TODO: write max channel TX power? to Radio 0x2D
  3743. tmp = b43_radio_read16(dev, 0x002E);
  3744. tmp &= 0x0080;
  3745. //TODO: OR tmp with the Power out estimation for this channel?
  3746. b43_radio_write16(dev, 0x002E, tmp);
  3747. if (freq >= 4920 && freq <= 5500) {
  3748. /*
  3749. * r8 = (((freq * 15 * 0xE1FC780F) >> 32) / 29) & 0x0F;
  3750. * = (freq * 0.025862069
  3751. */
  3752. r8 = 3 * freq / 116; /* is equal to r8 = freq * 0.025862 */
  3753. }
  3754. b43_radio_write16(dev, 0x0007, (r8 << 4) | r8);
  3755. b43_radio_write16(dev, 0x0020, (r8 << 4) | r8);
  3756. b43_radio_write16(dev, 0x0021, (r8 << 4) | r8);
  3757. b43_radio_write16(dev, 0x0022, (b43_radio_read16(dev, 0x0022)
  3758. & 0x000F) | (r8 << 4));
  3759. b43_radio_write16(dev, 0x002A, (r8 << 4));
  3760. b43_radio_write16(dev, 0x002B, (r8 << 4));
  3761. b43_radio_write16(dev, 0x0008, (b43_radio_read16(dev, 0x0008)
  3762. & 0x00F0) | (r8 << 4));
  3763. b43_radio_write16(dev, 0x0029, (b43_radio_read16(dev, 0x0029)
  3764. & 0xFF0F) | 0x00B0);
  3765. b43_radio_write16(dev, 0x0035, 0x00AA);
  3766. b43_radio_write16(dev, 0x0036, 0x0085);
  3767. b43_radio_write16(dev, 0x003A, (b43_radio_read16(dev, 0x003A)
  3768. & 0xFF20) |
  3769. freq_r3A_value(freq));
  3770. b43_radio_write16(dev, 0x003D,
  3771. b43_radio_read16(dev, 0x003D) & 0x00FF);
  3772. b43_radio_write16(dev, 0x0081, (b43_radio_read16(dev, 0x0081)
  3773. & 0xFF7F) | 0x0080);
  3774. b43_radio_write16(dev, 0x0035,
  3775. b43_radio_read16(dev, 0x0035) & 0xFFEF);
  3776. b43_radio_write16(dev, 0x0035, (b43_radio_read16(dev, 0x0035)
  3777. & 0xFFEF) | 0x0010);
  3778. b43_radio_set_tx_iq(dev);
  3779. //TODO: TSSI2dbm workaround
  3780. b43_phy_xmitpower(dev); //FIXME correct?
  3781. } else {
  3782. if ((channel < 1) || (channel > 14))
  3783. return -EINVAL;
  3784. if (synthetic_pu_workaround)
  3785. b43_synth_pu_workaround(dev, channel);
  3786. b43_write16(dev, B43_MMIO_CHANNEL, channel2freq_bg(channel));
  3787. if (channel == 14) {
  3788. if (dev->dev->bus->sprom.r1.country_code ==
  3789. SSB_SPROM1CCODE_JAPAN)
  3790. b43_hf_write(dev,
  3791. b43_hf_read(dev) & ~B43_HF_ACPR);
  3792. else
  3793. b43_hf_write(dev,
  3794. b43_hf_read(dev) | B43_HF_ACPR);
  3795. b43_write16(dev, B43_MMIO_CHANNEL_EXT,
  3796. b43_read16(dev, B43_MMIO_CHANNEL_EXT)
  3797. | (1 << 11));
  3798. } else {
  3799. b43_write16(dev, B43_MMIO_CHANNEL_EXT,
  3800. b43_read16(dev, B43_MMIO_CHANNEL_EXT)
  3801. & 0xF7BF);
  3802. }
  3803. }
  3804. phy->channel = channel;
  3805. /* Wait for the radio to tune to the channel and stabilize. */
  3806. msleep(8);
  3807. return 0;
  3808. }
  3809. /* http://bcm-specs.sipsolutions.net/TX_Gain_Base_Band */
  3810. static u16 b43_get_txgain_base_band(u16 txpower)
  3811. {
  3812. u16 ret;
  3813. B43_WARN_ON(txpower > 63);
  3814. if (txpower >= 54)
  3815. ret = 2;
  3816. else if (txpower >= 49)
  3817. ret = 4;
  3818. else if (txpower >= 44)
  3819. ret = 5;
  3820. else
  3821. ret = 6;
  3822. return ret;
  3823. }
  3824. /* http://bcm-specs.sipsolutions.net/TX_Gain_Radio_Frequency_Power_Amplifier */
  3825. static u16 b43_get_txgain_freq_power_amp(u16 txpower)
  3826. {
  3827. u16 ret;
  3828. B43_WARN_ON(txpower > 63);
  3829. if (txpower >= 32)
  3830. ret = 0;
  3831. else if (txpower >= 25)
  3832. ret = 1;
  3833. else if (txpower >= 20)
  3834. ret = 2;
  3835. else if (txpower >= 12)
  3836. ret = 3;
  3837. else
  3838. ret = 4;
  3839. return ret;
  3840. }
  3841. /* http://bcm-specs.sipsolutions.net/TX_Gain_Digital_Analog_Converter */
  3842. static u16 b43_get_txgain_dac(u16 txpower)
  3843. {
  3844. u16 ret;
  3845. B43_WARN_ON(txpower > 63);
  3846. if (txpower >= 54)
  3847. ret = txpower - 53;
  3848. else if (txpower >= 49)
  3849. ret = txpower - 42;
  3850. else if (txpower >= 44)
  3851. ret = txpower - 37;
  3852. else if (txpower >= 32)
  3853. ret = txpower - 32;
  3854. else if (txpower >= 25)
  3855. ret = txpower - 20;
  3856. else if (txpower >= 20)
  3857. ret = txpower - 13;
  3858. else if (txpower >= 12)
  3859. ret = txpower - 8;
  3860. else
  3861. ret = txpower;
  3862. return ret;
  3863. }
  3864. static void b43_radio_set_txpower_a(struct b43_wldev *dev, u16 txpower)
  3865. {
  3866. struct b43_phy *phy = &dev->phy;
  3867. u16 pamp, base, dac, t;
  3868. txpower = limit_value(txpower, 0, 63);
  3869. pamp = b43_get_txgain_freq_power_amp(txpower);
  3870. pamp <<= 5;
  3871. pamp &= 0x00E0;
  3872. b43_phy_write(dev, 0x0019, pamp);
  3873. base = b43_get_txgain_base_band(txpower);
  3874. base &= 0x000F;
  3875. b43_phy_write(dev, 0x0017, base | 0x0020);
  3876. t = b43_ofdmtab_read16(dev, 0x3000, 1);
  3877. t &= 0x0007;
  3878. dac = b43_get_txgain_dac(txpower);
  3879. dac <<= 3;
  3880. dac |= t;
  3881. b43_ofdmtab_write16(dev, 0x3000, 1, dac);
  3882. phy->txpwr_offset = txpower;
  3883. //TODO: FuncPlaceholder (Adjust BB loft cancel)
  3884. }
  3885. void b43_radio_turn_on(struct b43_wldev *dev)
  3886. {
  3887. struct b43_phy *phy = &dev->phy;
  3888. int err;
  3889. u8 channel;
  3890. might_sleep();
  3891. if (phy->radio_on)
  3892. return;
  3893. switch (phy->type) {
  3894. case B43_PHYTYPE_A:
  3895. b43_radio_write16(dev, 0x0004, 0x00C0);
  3896. b43_radio_write16(dev, 0x0005, 0x0008);
  3897. b43_phy_write(dev, 0x0010, b43_phy_read(dev, 0x0010) & 0xFFF7);
  3898. b43_phy_write(dev, 0x0011, b43_phy_read(dev, 0x0011) & 0xFFF7);
  3899. b43_radio_init2060(dev);
  3900. break;
  3901. case B43_PHYTYPE_B:
  3902. case B43_PHYTYPE_G:
  3903. b43_phy_write(dev, 0x0015, 0x8000);
  3904. b43_phy_write(dev, 0x0015, 0xCC00);
  3905. b43_phy_write(dev, 0x0015, (phy->gmode ? 0x00C0 : 0x0000));
  3906. if (phy->radio_off_context.valid) {
  3907. /* Restore the RFover values. */
  3908. b43_phy_write(dev, B43_PHY_RFOVER,
  3909. phy->radio_off_context.rfover);
  3910. b43_phy_write(dev, B43_PHY_RFOVERVAL,
  3911. phy->radio_off_context.rfoverval);
  3912. phy->radio_off_context.valid = 0;
  3913. }
  3914. channel = phy->channel;
  3915. err = b43_radio_selectchannel(dev, B43_DEFAULT_CHANNEL_BG, 1);
  3916. err |= b43_radio_selectchannel(dev, channel, 0);
  3917. B43_WARN_ON(err);
  3918. break;
  3919. default:
  3920. B43_WARN_ON(1);
  3921. }
  3922. phy->radio_on = 1;
  3923. }
  3924. void b43_radio_turn_off(struct b43_wldev *dev, bool force)
  3925. {
  3926. struct b43_phy *phy = &dev->phy;
  3927. if (!phy->radio_on && !force)
  3928. return;
  3929. if (phy->type == B43_PHYTYPE_A) {
  3930. b43_radio_write16(dev, 0x0004, 0x00FF);
  3931. b43_radio_write16(dev, 0x0005, 0x00FB);
  3932. b43_phy_write(dev, 0x0010, b43_phy_read(dev, 0x0010) | 0x0008);
  3933. b43_phy_write(dev, 0x0011, b43_phy_read(dev, 0x0011) | 0x0008);
  3934. }
  3935. if (phy->type == B43_PHYTYPE_G && dev->dev->id.revision >= 5) {
  3936. u16 rfover, rfoverval;
  3937. rfover = b43_phy_read(dev, B43_PHY_RFOVER);
  3938. rfoverval = b43_phy_read(dev, B43_PHY_RFOVERVAL);
  3939. if (!force) {
  3940. phy->radio_off_context.rfover = rfover;
  3941. phy->radio_off_context.rfoverval = rfoverval;
  3942. phy->radio_off_context.valid = 1;
  3943. }
  3944. b43_phy_write(dev, B43_PHY_RFOVER, rfover | 0x008C);
  3945. b43_phy_write(dev, B43_PHY_RFOVERVAL, rfoverval & 0xFF73);
  3946. } else
  3947. b43_phy_write(dev, 0x0015, 0xAA00);
  3948. phy->radio_on = 0;
  3949. }