dma.c 36 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950951952953954955956957958959960961962963964965966967968969970971972973974975976977978979980981982983984985986987988989990991992993994995996997998999100010011002100310041005100610071008100910101011101210131014101510161017101810191020102110221023102410251026102710281029103010311032103310341035103610371038103910401041104210431044104510461047104810491050105110521053105410551056105710581059106010611062106310641065106610671068106910701071107210731074107510761077107810791080108110821083108410851086108710881089109010911092109310941095109610971098109911001101110211031104110511061107110811091110111111121113111411151116111711181119112011211122112311241125112611271128112911301131113211331134113511361137113811391140114111421143114411451146114711481149115011511152115311541155115611571158115911601161116211631164116511661167116811691170117111721173117411751176117711781179118011811182118311841185118611871188118911901191119211931194119511961197119811991200120112021203120412051206120712081209121012111212121312141215121612171218121912201221122212231224122512261227122812291230123112321233123412351236123712381239124012411242124312441245124612471248124912501251125212531254125512561257125812591260126112621263126412651266126712681269127012711272127312741275127612771278127912801281128212831284128512861287128812891290129112921293129412951296129712981299130013011302130313041305130613071308130913101311131213131314131513161317131813191320132113221323132413251326132713281329133013311332133313341335133613371338133913401341134213431344134513461347134813491350135113521353135413551356135713581359136013611362136313641365136613671368136913701371137213731374137513761377137813791380138113821383138413851386138713881389139013911392139313941395139613971398139914001401140214031404140514061407140814091410141114121413141414151416141714181419142014211422142314241425142614271428142914301431143214331434143514361437143814391440144114421443144414451446144714481449145014511452145314541455145614571458145914601461146214631464146514661467146814691470147114721473147414751476147714781479148014811482148314841485148614871488148914901491149214931494
  1. /*
  2. Broadcom B43 wireless driver
  3. DMA ringbuffer and descriptor allocation/management
  4. Copyright (c) 2005, 2006 Michael Buesch <mb@bu3sch.de>
  5. Some code in this file is derived from the b44.c driver
  6. Copyright (C) 2002 David S. Miller
  7. Copyright (C) Pekka Pietikainen
  8. This program is free software; you can redistribute it and/or modify
  9. it under the terms of the GNU General Public License as published by
  10. the Free Software Foundation; either version 2 of the License, or
  11. (at your option) any later version.
  12. This program is distributed in the hope that it will be useful,
  13. but WITHOUT ANY WARRANTY; without even the implied warranty of
  14. MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  15. GNU General Public License for more details.
  16. You should have received a copy of the GNU General Public License
  17. along with this program; see the file COPYING. If not, write to
  18. the Free Software Foundation, Inc., 51 Franklin Steet, Fifth Floor,
  19. Boston, MA 02110-1301, USA.
  20. */
  21. #include "b43.h"
  22. #include "dma.h"
  23. #include "main.h"
  24. #include "debugfs.h"
  25. #include "xmit.h"
  26. #include <linux/dma-mapping.h>
  27. #include <linux/pci.h>
  28. #include <linux/delay.h>
  29. #include <linux/skbuff.h>
  30. /* 32bit DMA ops. */
  31. static
  32. struct b43_dmadesc_generic *op32_idx2desc(struct b43_dmaring *ring,
  33. int slot,
  34. struct b43_dmadesc_meta **meta)
  35. {
  36. struct b43_dmadesc32 *desc;
  37. *meta = &(ring->meta[slot]);
  38. desc = ring->descbase;
  39. desc = &(desc[slot]);
  40. return (struct b43_dmadesc_generic *)desc;
  41. }
  42. static void op32_fill_descriptor(struct b43_dmaring *ring,
  43. struct b43_dmadesc_generic *desc,
  44. dma_addr_t dmaaddr, u16 bufsize,
  45. int start, int end, int irq)
  46. {
  47. struct b43_dmadesc32 *descbase = ring->descbase;
  48. int slot;
  49. u32 ctl;
  50. u32 addr;
  51. u32 addrext;
  52. slot = (int)(&(desc->dma32) - descbase);
  53. B43_WARN_ON(!(slot >= 0 && slot < ring->nr_slots));
  54. addr = (u32) (dmaaddr & ~SSB_DMA_TRANSLATION_MASK);
  55. addrext = (u32) (dmaaddr & SSB_DMA_TRANSLATION_MASK)
  56. >> SSB_DMA_TRANSLATION_SHIFT;
  57. addr |= ssb_dma_translation(ring->dev->dev);
  58. ctl = (bufsize - ring->frameoffset)
  59. & B43_DMA32_DCTL_BYTECNT;
  60. if (slot == ring->nr_slots - 1)
  61. ctl |= B43_DMA32_DCTL_DTABLEEND;
  62. if (start)
  63. ctl |= B43_DMA32_DCTL_FRAMESTART;
  64. if (end)
  65. ctl |= B43_DMA32_DCTL_FRAMEEND;
  66. if (irq)
  67. ctl |= B43_DMA32_DCTL_IRQ;
  68. ctl |= (addrext << B43_DMA32_DCTL_ADDREXT_SHIFT)
  69. & B43_DMA32_DCTL_ADDREXT_MASK;
  70. desc->dma32.control = cpu_to_le32(ctl);
  71. desc->dma32.address = cpu_to_le32(addr);
  72. }
  73. static void op32_poke_tx(struct b43_dmaring *ring, int slot)
  74. {
  75. b43_dma_write(ring, B43_DMA32_TXINDEX,
  76. (u32) (slot * sizeof(struct b43_dmadesc32)));
  77. }
  78. static void op32_tx_suspend(struct b43_dmaring *ring)
  79. {
  80. b43_dma_write(ring, B43_DMA32_TXCTL, b43_dma_read(ring, B43_DMA32_TXCTL)
  81. | B43_DMA32_TXSUSPEND);
  82. }
  83. static void op32_tx_resume(struct b43_dmaring *ring)
  84. {
  85. b43_dma_write(ring, B43_DMA32_TXCTL, b43_dma_read(ring, B43_DMA32_TXCTL)
  86. & ~B43_DMA32_TXSUSPEND);
  87. }
  88. static int op32_get_current_rxslot(struct b43_dmaring *ring)
  89. {
  90. u32 val;
  91. val = b43_dma_read(ring, B43_DMA32_RXSTATUS);
  92. val &= B43_DMA32_RXDPTR;
  93. return (val / sizeof(struct b43_dmadesc32));
  94. }
  95. static void op32_set_current_rxslot(struct b43_dmaring *ring, int slot)
  96. {
  97. b43_dma_write(ring, B43_DMA32_RXINDEX,
  98. (u32) (slot * sizeof(struct b43_dmadesc32)));
  99. }
  100. static const struct b43_dma_ops dma32_ops = {
  101. .idx2desc = op32_idx2desc,
  102. .fill_descriptor = op32_fill_descriptor,
  103. .poke_tx = op32_poke_tx,
  104. .tx_suspend = op32_tx_suspend,
  105. .tx_resume = op32_tx_resume,
  106. .get_current_rxslot = op32_get_current_rxslot,
  107. .set_current_rxslot = op32_set_current_rxslot,
  108. };
  109. /* 64bit DMA ops. */
  110. static
  111. struct b43_dmadesc_generic *op64_idx2desc(struct b43_dmaring *ring,
  112. int slot,
  113. struct b43_dmadesc_meta **meta)
  114. {
  115. struct b43_dmadesc64 *desc;
  116. *meta = &(ring->meta[slot]);
  117. desc = ring->descbase;
  118. desc = &(desc[slot]);
  119. return (struct b43_dmadesc_generic *)desc;
  120. }
  121. static void op64_fill_descriptor(struct b43_dmaring *ring,
  122. struct b43_dmadesc_generic *desc,
  123. dma_addr_t dmaaddr, u16 bufsize,
  124. int start, int end, int irq)
  125. {
  126. struct b43_dmadesc64 *descbase = ring->descbase;
  127. int slot;
  128. u32 ctl0 = 0, ctl1 = 0;
  129. u32 addrlo, addrhi;
  130. u32 addrext;
  131. slot = (int)(&(desc->dma64) - descbase);
  132. B43_WARN_ON(!(slot >= 0 && slot < ring->nr_slots));
  133. addrlo = (u32) (dmaaddr & 0xFFFFFFFF);
  134. addrhi = (((u64) dmaaddr >> 32) & ~SSB_DMA_TRANSLATION_MASK);
  135. addrext = (((u64) dmaaddr >> 32) & SSB_DMA_TRANSLATION_MASK)
  136. >> SSB_DMA_TRANSLATION_SHIFT;
  137. addrhi |= ssb_dma_translation(ring->dev->dev);
  138. if (slot == ring->nr_slots - 1)
  139. ctl0 |= B43_DMA64_DCTL0_DTABLEEND;
  140. if (start)
  141. ctl0 |= B43_DMA64_DCTL0_FRAMESTART;
  142. if (end)
  143. ctl0 |= B43_DMA64_DCTL0_FRAMEEND;
  144. if (irq)
  145. ctl0 |= B43_DMA64_DCTL0_IRQ;
  146. ctl1 |= (bufsize - ring->frameoffset)
  147. & B43_DMA64_DCTL1_BYTECNT;
  148. ctl1 |= (addrext << B43_DMA64_DCTL1_ADDREXT_SHIFT)
  149. & B43_DMA64_DCTL1_ADDREXT_MASK;
  150. desc->dma64.control0 = cpu_to_le32(ctl0);
  151. desc->dma64.control1 = cpu_to_le32(ctl1);
  152. desc->dma64.address_low = cpu_to_le32(addrlo);
  153. desc->dma64.address_high = cpu_to_le32(addrhi);
  154. }
  155. static void op64_poke_tx(struct b43_dmaring *ring, int slot)
  156. {
  157. b43_dma_write(ring, B43_DMA64_TXINDEX,
  158. (u32) (slot * sizeof(struct b43_dmadesc64)));
  159. }
  160. static void op64_tx_suspend(struct b43_dmaring *ring)
  161. {
  162. b43_dma_write(ring, B43_DMA64_TXCTL, b43_dma_read(ring, B43_DMA64_TXCTL)
  163. | B43_DMA64_TXSUSPEND);
  164. }
  165. static void op64_tx_resume(struct b43_dmaring *ring)
  166. {
  167. b43_dma_write(ring, B43_DMA64_TXCTL, b43_dma_read(ring, B43_DMA64_TXCTL)
  168. & ~B43_DMA64_TXSUSPEND);
  169. }
  170. static int op64_get_current_rxslot(struct b43_dmaring *ring)
  171. {
  172. u32 val;
  173. val = b43_dma_read(ring, B43_DMA64_RXSTATUS);
  174. val &= B43_DMA64_RXSTATDPTR;
  175. return (val / sizeof(struct b43_dmadesc64));
  176. }
  177. static void op64_set_current_rxslot(struct b43_dmaring *ring, int slot)
  178. {
  179. b43_dma_write(ring, B43_DMA64_RXINDEX,
  180. (u32) (slot * sizeof(struct b43_dmadesc64)));
  181. }
  182. static const struct b43_dma_ops dma64_ops = {
  183. .idx2desc = op64_idx2desc,
  184. .fill_descriptor = op64_fill_descriptor,
  185. .poke_tx = op64_poke_tx,
  186. .tx_suspend = op64_tx_suspend,
  187. .tx_resume = op64_tx_resume,
  188. .get_current_rxslot = op64_get_current_rxslot,
  189. .set_current_rxslot = op64_set_current_rxslot,
  190. };
  191. static inline int free_slots(struct b43_dmaring *ring)
  192. {
  193. return (ring->nr_slots - ring->used_slots);
  194. }
  195. static inline int next_slot(struct b43_dmaring *ring, int slot)
  196. {
  197. B43_WARN_ON(!(slot >= -1 && slot <= ring->nr_slots - 1));
  198. if (slot == ring->nr_slots - 1)
  199. return 0;
  200. return slot + 1;
  201. }
  202. static inline int prev_slot(struct b43_dmaring *ring, int slot)
  203. {
  204. B43_WARN_ON(!(slot >= 0 && slot <= ring->nr_slots - 1));
  205. if (slot == 0)
  206. return ring->nr_slots - 1;
  207. return slot - 1;
  208. }
  209. #ifdef CONFIG_B43_DEBUG
  210. static void update_max_used_slots(struct b43_dmaring *ring,
  211. int current_used_slots)
  212. {
  213. if (current_used_slots <= ring->max_used_slots)
  214. return;
  215. ring->max_used_slots = current_used_slots;
  216. if (b43_debug(ring->dev, B43_DBG_DMAVERBOSE)) {
  217. b43dbg(ring->dev->wl,
  218. "max_used_slots increased to %d on %s ring %d\n",
  219. ring->max_used_slots,
  220. ring->tx ? "TX" : "RX", ring->index);
  221. }
  222. }
  223. #else
  224. static inline
  225. void update_max_used_slots(struct b43_dmaring *ring, int current_used_slots)
  226. {
  227. }
  228. #endif /* DEBUG */
  229. /* Request a slot for usage. */
  230. static inline int request_slot(struct b43_dmaring *ring)
  231. {
  232. int slot;
  233. B43_WARN_ON(!ring->tx);
  234. B43_WARN_ON(ring->stopped);
  235. B43_WARN_ON(free_slots(ring) == 0);
  236. slot = next_slot(ring, ring->current_slot);
  237. ring->current_slot = slot;
  238. ring->used_slots++;
  239. update_max_used_slots(ring, ring->used_slots);
  240. return slot;
  241. }
  242. /* Mac80211-queue to b43-ring mapping */
  243. static struct b43_dmaring *priority_to_txring(struct b43_wldev *dev,
  244. int queue_priority)
  245. {
  246. struct b43_dmaring *ring;
  247. /*FIXME: For now we always run on TX-ring-1 */
  248. return dev->dma.tx_ring1;
  249. /* 0 = highest priority */
  250. switch (queue_priority) {
  251. default:
  252. B43_WARN_ON(1);
  253. /* fallthrough */
  254. case 0:
  255. ring = dev->dma.tx_ring3;
  256. break;
  257. case 1:
  258. ring = dev->dma.tx_ring2;
  259. break;
  260. case 2:
  261. ring = dev->dma.tx_ring1;
  262. break;
  263. case 3:
  264. ring = dev->dma.tx_ring0;
  265. break;
  266. case 4:
  267. ring = dev->dma.tx_ring4;
  268. break;
  269. case 5:
  270. ring = dev->dma.tx_ring5;
  271. break;
  272. }
  273. return ring;
  274. }
  275. /* Bcm43xx-ring to mac80211-queue mapping */
  276. static inline int txring_to_priority(struct b43_dmaring *ring)
  277. {
  278. static const u8 idx_to_prio[] = { 3, 2, 1, 0, 4, 5, };
  279. /*FIXME: have only one queue, for now */
  280. return 0;
  281. return idx_to_prio[ring->index];
  282. }
  283. u16 b43_dmacontroller_base(int dma64bit, int controller_idx)
  284. {
  285. static const u16 map64[] = {
  286. B43_MMIO_DMA64_BASE0,
  287. B43_MMIO_DMA64_BASE1,
  288. B43_MMIO_DMA64_BASE2,
  289. B43_MMIO_DMA64_BASE3,
  290. B43_MMIO_DMA64_BASE4,
  291. B43_MMIO_DMA64_BASE5,
  292. };
  293. static const u16 map32[] = {
  294. B43_MMIO_DMA32_BASE0,
  295. B43_MMIO_DMA32_BASE1,
  296. B43_MMIO_DMA32_BASE2,
  297. B43_MMIO_DMA32_BASE3,
  298. B43_MMIO_DMA32_BASE4,
  299. B43_MMIO_DMA32_BASE5,
  300. };
  301. if (dma64bit) {
  302. B43_WARN_ON(!(controller_idx >= 0 &&
  303. controller_idx < ARRAY_SIZE(map64)));
  304. return map64[controller_idx];
  305. }
  306. B43_WARN_ON(!(controller_idx >= 0 &&
  307. controller_idx < ARRAY_SIZE(map32)));
  308. return map32[controller_idx];
  309. }
  310. static inline
  311. dma_addr_t map_descbuffer(struct b43_dmaring *ring,
  312. unsigned char *buf, size_t len, int tx)
  313. {
  314. dma_addr_t dmaaddr;
  315. if (tx) {
  316. dmaaddr = dma_map_single(ring->dev->dev->dev,
  317. buf, len, DMA_TO_DEVICE);
  318. } else {
  319. dmaaddr = dma_map_single(ring->dev->dev->dev,
  320. buf, len, DMA_FROM_DEVICE);
  321. }
  322. return dmaaddr;
  323. }
  324. static inline
  325. void unmap_descbuffer(struct b43_dmaring *ring,
  326. dma_addr_t addr, size_t len, int tx)
  327. {
  328. if (tx) {
  329. dma_unmap_single(ring->dev->dev->dev, addr, len, DMA_TO_DEVICE);
  330. } else {
  331. dma_unmap_single(ring->dev->dev->dev,
  332. addr, len, DMA_FROM_DEVICE);
  333. }
  334. }
  335. static inline
  336. void sync_descbuffer_for_cpu(struct b43_dmaring *ring,
  337. dma_addr_t addr, size_t len)
  338. {
  339. B43_WARN_ON(ring->tx);
  340. dma_sync_single_for_cpu(ring->dev->dev->dev,
  341. addr, len, DMA_FROM_DEVICE);
  342. }
  343. static inline
  344. void sync_descbuffer_for_device(struct b43_dmaring *ring,
  345. dma_addr_t addr, size_t len)
  346. {
  347. B43_WARN_ON(ring->tx);
  348. dma_sync_single_for_device(ring->dev->dev->dev,
  349. addr, len, DMA_FROM_DEVICE);
  350. }
  351. static inline
  352. void free_descriptor_buffer(struct b43_dmaring *ring,
  353. struct b43_dmadesc_meta *meta)
  354. {
  355. if (meta->skb) {
  356. dev_kfree_skb_any(meta->skb);
  357. meta->skb = NULL;
  358. }
  359. }
  360. static int alloc_ringmemory(struct b43_dmaring *ring)
  361. {
  362. struct device *dev = ring->dev->dev->dev;
  363. ring->descbase = dma_alloc_coherent(dev, B43_DMA_RINGMEMSIZE,
  364. &(ring->dmabase), GFP_KERNEL);
  365. if (!ring->descbase) {
  366. b43err(ring->dev->wl, "DMA ringmemory allocation failed\n");
  367. return -ENOMEM;
  368. }
  369. memset(ring->descbase, 0, B43_DMA_RINGMEMSIZE);
  370. return 0;
  371. }
  372. static void free_ringmemory(struct b43_dmaring *ring)
  373. {
  374. struct device *dev = ring->dev->dev->dev;
  375. dma_free_coherent(dev, B43_DMA_RINGMEMSIZE,
  376. ring->descbase, ring->dmabase);
  377. }
  378. /* Reset the RX DMA channel */
  379. int b43_dmacontroller_rx_reset(struct b43_wldev *dev, u16 mmio_base, int dma64)
  380. {
  381. int i;
  382. u32 value;
  383. u16 offset;
  384. might_sleep();
  385. offset = dma64 ? B43_DMA64_RXCTL : B43_DMA32_RXCTL;
  386. b43_write32(dev, mmio_base + offset, 0);
  387. for (i = 0; i < 10; i++) {
  388. offset = dma64 ? B43_DMA64_RXSTATUS : B43_DMA32_RXSTATUS;
  389. value = b43_read32(dev, mmio_base + offset);
  390. if (dma64) {
  391. value &= B43_DMA64_RXSTAT;
  392. if (value == B43_DMA64_RXSTAT_DISABLED) {
  393. i = -1;
  394. break;
  395. }
  396. } else {
  397. value &= B43_DMA32_RXSTATE;
  398. if (value == B43_DMA32_RXSTAT_DISABLED) {
  399. i = -1;
  400. break;
  401. }
  402. }
  403. msleep(1);
  404. }
  405. if (i != -1) {
  406. b43err(dev->wl, "DMA RX reset timed out\n");
  407. return -ENODEV;
  408. }
  409. return 0;
  410. }
  411. /* Reset the RX DMA channel */
  412. int b43_dmacontroller_tx_reset(struct b43_wldev *dev, u16 mmio_base, int dma64)
  413. {
  414. int i;
  415. u32 value;
  416. u16 offset;
  417. might_sleep();
  418. for (i = 0; i < 10; i++) {
  419. offset = dma64 ? B43_DMA64_TXSTATUS : B43_DMA32_TXSTATUS;
  420. value = b43_read32(dev, mmio_base + offset);
  421. if (dma64) {
  422. value &= B43_DMA64_TXSTAT;
  423. if (value == B43_DMA64_TXSTAT_DISABLED ||
  424. value == B43_DMA64_TXSTAT_IDLEWAIT ||
  425. value == B43_DMA64_TXSTAT_STOPPED)
  426. break;
  427. } else {
  428. value &= B43_DMA32_TXSTATE;
  429. if (value == B43_DMA32_TXSTAT_DISABLED ||
  430. value == B43_DMA32_TXSTAT_IDLEWAIT ||
  431. value == B43_DMA32_TXSTAT_STOPPED)
  432. break;
  433. }
  434. msleep(1);
  435. }
  436. offset = dma64 ? B43_DMA64_TXCTL : B43_DMA32_TXCTL;
  437. b43_write32(dev, mmio_base + offset, 0);
  438. for (i = 0; i < 10; i++) {
  439. offset = dma64 ? B43_DMA64_TXSTATUS : B43_DMA32_TXSTATUS;
  440. value = b43_read32(dev, mmio_base + offset);
  441. if (dma64) {
  442. value &= B43_DMA64_TXSTAT;
  443. if (value == B43_DMA64_TXSTAT_DISABLED) {
  444. i = -1;
  445. break;
  446. }
  447. } else {
  448. value &= B43_DMA32_TXSTATE;
  449. if (value == B43_DMA32_TXSTAT_DISABLED) {
  450. i = -1;
  451. break;
  452. }
  453. }
  454. msleep(1);
  455. }
  456. if (i != -1) {
  457. b43err(dev->wl, "DMA TX reset timed out\n");
  458. return -ENODEV;
  459. }
  460. /* ensure the reset is completed. */
  461. msleep(1);
  462. return 0;
  463. }
  464. static int setup_rx_descbuffer(struct b43_dmaring *ring,
  465. struct b43_dmadesc_generic *desc,
  466. struct b43_dmadesc_meta *meta, gfp_t gfp_flags)
  467. {
  468. struct b43_rxhdr_fw4 *rxhdr;
  469. struct b43_hwtxstatus *txstat;
  470. dma_addr_t dmaaddr;
  471. struct sk_buff *skb;
  472. B43_WARN_ON(ring->tx);
  473. skb = __dev_alloc_skb(ring->rx_buffersize, gfp_flags);
  474. if (unlikely(!skb))
  475. return -ENOMEM;
  476. dmaaddr = map_descbuffer(ring, skb->data, ring->rx_buffersize, 0);
  477. if (dma_mapping_error(dmaaddr)) {
  478. /* ugh. try to realloc in zone_dma */
  479. gfp_flags |= GFP_DMA;
  480. dev_kfree_skb_any(skb);
  481. skb = __dev_alloc_skb(ring->rx_buffersize, gfp_flags);
  482. if (unlikely(!skb))
  483. return -ENOMEM;
  484. dmaaddr = map_descbuffer(ring, skb->data,
  485. ring->rx_buffersize, 0);
  486. }
  487. if (dma_mapping_error(dmaaddr)) {
  488. dev_kfree_skb_any(skb);
  489. return -EIO;
  490. }
  491. meta->skb = skb;
  492. meta->dmaaddr = dmaaddr;
  493. ring->ops->fill_descriptor(ring, desc, dmaaddr,
  494. ring->rx_buffersize, 0, 0, 0);
  495. rxhdr = (struct b43_rxhdr_fw4 *)(skb->data);
  496. rxhdr->frame_len = 0;
  497. txstat = (struct b43_hwtxstatus *)(skb->data);
  498. txstat->cookie = 0;
  499. return 0;
  500. }
  501. /* Allocate the initial descbuffers.
  502. * This is used for an RX ring only.
  503. */
  504. static int alloc_initial_descbuffers(struct b43_dmaring *ring)
  505. {
  506. int i, err = -ENOMEM;
  507. struct b43_dmadesc_generic *desc;
  508. struct b43_dmadesc_meta *meta;
  509. for (i = 0; i < ring->nr_slots; i++) {
  510. desc = ring->ops->idx2desc(ring, i, &meta);
  511. err = setup_rx_descbuffer(ring, desc, meta, GFP_KERNEL);
  512. if (err) {
  513. b43err(ring->dev->wl,
  514. "Failed to allocate initial descbuffers\n");
  515. goto err_unwind;
  516. }
  517. }
  518. mb();
  519. ring->used_slots = ring->nr_slots;
  520. err = 0;
  521. out:
  522. return err;
  523. err_unwind:
  524. for (i--; i >= 0; i--) {
  525. desc = ring->ops->idx2desc(ring, i, &meta);
  526. unmap_descbuffer(ring, meta->dmaaddr, ring->rx_buffersize, 0);
  527. dev_kfree_skb(meta->skb);
  528. }
  529. goto out;
  530. }
  531. /* Do initial setup of the DMA controller.
  532. * Reset the controller, write the ring busaddress
  533. * and switch the "enable" bit on.
  534. */
  535. static int dmacontroller_setup(struct b43_dmaring *ring)
  536. {
  537. int err = 0;
  538. u32 value;
  539. u32 addrext;
  540. u32 trans = ssb_dma_translation(ring->dev->dev);
  541. if (ring->tx) {
  542. if (ring->dma64) {
  543. u64 ringbase = (u64) (ring->dmabase);
  544. addrext = ((ringbase >> 32) & SSB_DMA_TRANSLATION_MASK)
  545. >> SSB_DMA_TRANSLATION_SHIFT;
  546. value = B43_DMA64_TXENABLE;
  547. value |= (addrext << B43_DMA64_TXADDREXT_SHIFT)
  548. & B43_DMA64_TXADDREXT_MASK;
  549. b43_dma_write(ring, B43_DMA64_TXCTL, value);
  550. b43_dma_write(ring, B43_DMA64_TXRINGLO,
  551. (ringbase & 0xFFFFFFFF));
  552. b43_dma_write(ring, B43_DMA64_TXRINGHI,
  553. ((ringbase >> 32) &
  554. ~SSB_DMA_TRANSLATION_MASK)
  555. | trans);
  556. } else {
  557. u32 ringbase = (u32) (ring->dmabase);
  558. addrext = (ringbase & SSB_DMA_TRANSLATION_MASK)
  559. >> SSB_DMA_TRANSLATION_SHIFT;
  560. value = B43_DMA32_TXENABLE;
  561. value |= (addrext << B43_DMA32_TXADDREXT_SHIFT)
  562. & B43_DMA32_TXADDREXT_MASK;
  563. b43_dma_write(ring, B43_DMA32_TXCTL, value);
  564. b43_dma_write(ring, B43_DMA32_TXRING,
  565. (ringbase & ~SSB_DMA_TRANSLATION_MASK)
  566. | trans);
  567. }
  568. } else {
  569. err = alloc_initial_descbuffers(ring);
  570. if (err)
  571. goto out;
  572. if (ring->dma64) {
  573. u64 ringbase = (u64) (ring->dmabase);
  574. addrext = ((ringbase >> 32) & SSB_DMA_TRANSLATION_MASK)
  575. >> SSB_DMA_TRANSLATION_SHIFT;
  576. value = (ring->frameoffset << B43_DMA64_RXFROFF_SHIFT);
  577. value |= B43_DMA64_RXENABLE;
  578. value |= (addrext << B43_DMA64_RXADDREXT_SHIFT)
  579. & B43_DMA64_RXADDREXT_MASK;
  580. b43_dma_write(ring, B43_DMA64_RXCTL, value);
  581. b43_dma_write(ring, B43_DMA64_RXRINGLO,
  582. (ringbase & 0xFFFFFFFF));
  583. b43_dma_write(ring, B43_DMA64_RXRINGHI,
  584. ((ringbase >> 32) &
  585. ~SSB_DMA_TRANSLATION_MASK)
  586. | trans);
  587. b43_dma_write(ring, B43_DMA64_RXINDEX, 200);
  588. } else {
  589. u32 ringbase = (u32) (ring->dmabase);
  590. addrext = (ringbase & SSB_DMA_TRANSLATION_MASK)
  591. >> SSB_DMA_TRANSLATION_SHIFT;
  592. value = (ring->frameoffset << B43_DMA32_RXFROFF_SHIFT);
  593. value |= B43_DMA32_RXENABLE;
  594. value |= (addrext << B43_DMA32_RXADDREXT_SHIFT)
  595. & B43_DMA32_RXADDREXT_MASK;
  596. b43_dma_write(ring, B43_DMA32_RXCTL, value);
  597. b43_dma_write(ring, B43_DMA32_RXRING,
  598. (ringbase & ~SSB_DMA_TRANSLATION_MASK)
  599. | trans);
  600. b43_dma_write(ring, B43_DMA32_RXINDEX, 200);
  601. }
  602. }
  603. out:
  604. return err;
  605. }
  606. /* Shutdown the DMA controller. */
  607. static void dmacontroller_cleanup(struct b43_dmaring *ring)
  608. {
  609. if (ring->tx) {
  610. b43_dmacontroller_tx_reset(ring->dev, ring->mmio_base,
  611. ring->dma64);
  612. if (ring->dma64) {
  613. b43_dma_write(ring, B43_DMA64_TXRINGLO, 0);
  614. b43_dma_write(ring, B43_DMA64_TXRINGHI, 0);
  615. } else
  616. b43_dma_write(ring, B43_DMA32_TXRING, 0);
  617. } else {
  618. b43_dmacontroller_rx_reset(ring->dev, ring->mmio_base,
  619. ring->dma64);
  620. if (ring->dma64) {
  621. b43_dma_write(ring, B43_DMA64_RXRINGLO, 0);
  622. b43_dma_write(ring, B43_DMA64_RXRINGHI, 0);
  623. } else
  624. b43_dma_write(ring, B43_DMA32_RXRING, 0);
  625. }
  626. }
  627. static void free_all_descbuffers(struct b43_dmaring *ring)
  628. {
  629. struct b43_dmadesc_generic *desc;
  630. struct b43_dmadesc_meta *meta;
  631. int i;
  632. if (!ring->used_slots)
  633. return;
  634. for (i = 0; i < ring->nr_slots; i++) {
  635. desc = ring->ops->idx2desc(ring, i, &meta);
  636. if (!meta->skb) {
  637. B43_WARN_ON(!ring->tx);
  638. continue;
  639. }
  640. if (ring->tx) {
  641. unmap_descbuffer(ring, meta->dmaaddr,
  642. meta->skb->len, 1);
  643. } else {
  644. unmap_descbuffer(ring, meta->dmaaddr,
  645. ring->rx_buffersize, 0);
  646. }
  647. free_descriptor_buffer(ring, meta);
  648. }
  649. }
  650. static u64 supported_dma_mask(struct b43_wldev *dev)
  651. {
  652. u32 tmp;
  653. u16 mmio_base;
  654. tmp = b43_read32(dev, SSB_TMSHIGH);
  655. if (tmp & SSB_TMSHIGH_DMA64)
  656. return DMA_64BIT_MASK;
  657. mmio_base = b43_dmacontroller_base(0, 0);
  658. b43_write32(dev, mmio_base + B43_DMA32_TXCTL, B43_DMA32_TXADDREXT_MASK);
  659. tmp = b43_read32(dev, mmio_base + B43_DMA32_TXCTL);
  660. if (tmp & B43_DMA32_TXADDREXT_MASK)
  661. return DMA_32BIT_MASK;
  662. return DMA_30BIT_MASK;
  663. }
  664. /* Main initialization function. */
  665. static
  666. struct b43_dmaring *b43_setup_dmaring(struct b43_wldev *dev,
  667. int controller_index,
  668. int for_tx, int dma64)
  669. {
  670. struct b43_dmaring *ring;
  671. int err;
  672. int nr_slots;
  673. dma_addr_t dma_test;
  674. ring = kzalloc(sizeof(*ring), GFP_KERNEL);
  675. if (!ring)
  676. goto out;
  677. nr_slots = B43_RXRING_SLOTS;
  678. if (for_tx)
  679. nr_slots = B43_TXRING_SLOTS;
  680. ring->meta = kcalloc(nr_slots, sizeof(struct b43_dmadesc_meta),
  681. GFP_KERNEL);
  682. if (!ring->meta)
  683. goto err_kfree_ring;
  684. if (for_tx) {
  685. ring->txhdr_cache = kcalloc(nr_slots,
  686. sizeof(struct b43_txhdr_fw4),
  687. GFP_KERNEL);
  688. if (!ring->txhdr_cache)
  689. goto err_kfree_meta;
  690. /* test for ability to dma to txhdr_cache */
  691. dma_test = dma_map_single(dev->dev->dev,
  692. ring->txhdr_cache,
  693. sizeof(struct b43_txhdr_fw4),
  694. DMA_TO_DEVICE);
  695. if (dma_mapping_error(dma_test)) {
  696. /* ugh realloc */
  697. kfree(ring->txhdr_cache);
  698. ring->txhdr_cache = kcalloc(nr_slots,
  699. sizeof(struct
  700. b43_txhdr_fw4),
  701. GFP_KERNEL | GFP_DMA);
  702. if (!ring->txhdr_cache)
  703. goto err_kfree_meta;
  704. dma_test = dma_map_single(dev->dev->dev,
  705. ring->txhdr_cache,
  706. sizeof(struct b43_txhdr_fw4),
  707. DMA_TO_DEVICE);
  708. if (dma_mapping_error(dma_test))
  709. goto err_kfree_txhdr_cache;
  710. }
  711. dma_unmap_single(dev->dev->dev,
  712. dma_test, sizeof(struct b43_txhdr_fw4),
  713. DMA_TO_DEVICE);
  714. }
  715. ring->dev = dev;
  716. ring->nr_slots = nr_slots;
  717. ring->mmio_base = b43_dmacontroller_base(dma64, controller_index);
  718. ring->index = controller_index;
  719. ring->dma64 = !!dma64;
  720. if (dma64)
  721. ring->ops = &dma64_ops;
  722. else
  723. ring->ops = &dma32_ops;
  724. if (for_tx) {
  725. ring->tx = 1;
  726. ring->current_slot = -1;
  727. } else {
  728. if (ring->index == 0) {
  729. ring->rx_buffersize = B43_DMA0_RX_BUFFERSIZE;
  730. ring->frameoffset = B43_DMA0_RX_FRAMEOFFSET;
  731. } else if (ring->index == 3) {
  732. ring->rx_buffersize = B43_DMA3_RX_BUFFERSIZE;
  733. ring->frameoffset = B43_DMA3_RX_FRAMEOFFSET;
  734. } else
  735. B43_WARN_ON(1);
  736. }
  737. spin_lock_init(&ring->lock);
  738. #ifdef CONFIG_B43_DEBUG
  739. ring->last_injected_overflow = jiffies;
  740. #endif
  741. err = alloc_ringmemory(ring);
  742. if (err)
  743. goto err_kfree_txhdr_cache;
  744. err = dmacontroller_setup(ring);
  745. if (err)
  746. goto err_free_ringmemory;
  747. out:
  748. return ring;
  749. err_free_ringmemory:
  750. free_ringmemory(ring);
  751. err_kfree_txhdr_cache:
  752. kfree(ring->txhdr_cache);
  753. err_kfree_meta:
  754. kfree(ring->meta);
  755. err_kfree_ring:
  756. kfree(ring);
  757. ring = NULL;
  758. goto out;
  759. }
  760. /* Main cleanup function. */
  761. static void b43_destroy_dmaring(struct b43_dmaring *ring)
  762. {
  763. if (!ring)
  764. return;
  765. b43dbg(ring->dev->wl, "DMA-%s 0x%04X (%s) max used slots: %d/%d\n",
  766. (ring->dma64) ? "64" : "32",
  767. ring->mmio_base,
  768. (ring->tx) ? "TX" : "RX", ring->max_used_slots, ring->nr_slots);
  769. /* Device IRQs are disabled prior entering this function,
  770. * so no need to take care of concurrency with rx handler stuff.
  771. */
  772. dmacontroller_cleanup(ring);
  773. free_all_descbuffers(ring);
  774. free_ringmemory(ring);
  775. kfree(ring->txhdr_cache);
  776. kfree(ring->meta);
  777. kfree(ring);
  778. }
  779. void b43_dma_free(struct b43_wldev *dev)
  780. {
  781. struct b43_dma *dma;
  782. if (b43_using_pio(dev))
  783. return;
  784. dma = &dev->dma;
  785. b43_destroy_dmaring(dma->rx_ring3);
  786. dma->rx_ring3 = NULL;
  787. b43_destroy_dmaring(dma->rx_ring0);
  788. dma->rx_ring0 = NULL;
  789. b43_destroy_dmaring(dma->tx_ring5);
  790. dma->tx_ring5 = NULL;
  791. b43_destroy_dmaring(dma->tx_ring4);
  792. dma->tx_ring4 = NULL;
  793. b43_destroy_dmaring(dma->tx_ring3);
  794. dma->tx_ring3 = NULL;
  795. b43_destroy_dmaring(dma->tx_ring2);
  796. dma->tx_ring2 = NULL;
  797. b43_destroy_dmaring(dma->tx_ring1);
  798. dma->tx_ring1 = NULL;
  799. b43_destroy_dmaring(dma->tx_ring0);
  800. dma->tx_ring0 = NULL;
  801. }
  802. int b43_dma_init(struct b43_wldev *dev)
  803. {
  804. struct b43_dma *dma = &dev->dma;
  805. struct b43_dmaring *ring;
  806. int err;
  807. u64 dmamask;
  808. int dma64 = 0;
  809. dmamask = supported_dma_mask(dev);
  810. if (dmamask == DMA_64BIT_MASK)
  811. dma64 = 1;
  812. err = ssb_dma_set_mask(dev->dev, dmamask);
  813. if (err) {
  814. #ifdef B43_PIO
  815. b43warn(dev->wl, "DMA for this device not supported. "
  816. "Falling back to PIO\n");
  817. dev->__using_pio = 1;
  818. return -EAGAIN;
  819. #else
  820. b43err(dev->wl, "DMA for this device not supported and "
  821. "no PIO support compiled in\n");
  822. return -EOPNOTSUPP;
  823. #endif
  824. }
  825. err = -ENOMEM;
  826. /* setup TX DMA channels. */
  827. ring = b43_setup_dmaring(dev, 0, 1, dma64);
  828. if (!ring)
  829. goto out;
  830. dma->tx_ring0 = ring;
  831. ring = b43_setup_dmaring(dev, 1, 1, dma64);
  832. if (!ring)
  833. goto err_destroy_tx0;
  834. dma->tx_ring1 = ring;
  835. ring = b43_setup_dmaring(dev, 2, 1, dma64);
  836. if (!ring)
  837. goto err_destroy_tx1;
  838. dma->tx_ring2 = ring;
  839. ring = b43_setup_dmaring(dev, 3, 1, dma64);
  840. if (!ring)
  841. goto err_destroy_tx2;
  842. dma->tx_ring3 = ring;
  843. ring = b43_setup_dmaring(dev, 4, 1, dma64);
  844. if (!ring)
  845. goto err_destroy_tx3;
  846. dma->tx_ring4 = ring;
  847. ring = b43_setup_dmaring(dev, 5, 1, dma64);
  848. if (!ring)
  849. goto err_destroy_tx4;
  850. dma->tx_ring5 = ring;
  851. /* setup RX DMA channels. */
  852. ring = b43_setup_dmaring(dev, 0, 0, dma64);
  853. if (!ring)
  854. goto err_destroy_tx5;
  855. dma->rx_ring0 = ring;
  856. if (dev->dev->id.revision < 5) {
  857. ring = b43_setup_dmaring(dev, 3, 0, dma64);
  858. if (!ring)
  859. goto err_destroy_rx0;
  860. dma->rx_ring3 = ring;
  861. }
  862. b43dbg(dev->wl, "%d-bit DMA initialized\n",
  863. (dmamask == DMA_64BIT_MASK) ? 64 :
  864. (dmamask == DMA_32BIT_MASK) ? 32 : 30);
  865. err = 0;
  866. out:
  867. return err;
  868. err_destroy_rx0:
  869. b43_destroy_dmaring(dma->rx_ring0);
  870. dma->rx_ring0 = NULL;
  871. err_destroy_tx5:
  872. b43_destroy_dmaring(dma->tx_ring5);
  873. dma->tx_ring5 = NULL;
  874. err_destroy_tx4:
  875. b43_destroy_dmaring(dma->tx_ring4);
  876. dma->tx_ring4 = NULL;
  877. err_destroy_tx3:
  878. b43_destroy_dmaring(dma->tx_ring3);
  879. dma->tx_ring3 = NULL;
  880. err_destroy_tx2:
  881. b43_destroy_dmaring(dma->tx_ring2);
  882. dma->tx_ring2 = NULL;
  883. err_destroy_tx1:
  884. b43_destroy_dmaring(dma->tx_ring1);
  885. dma->tx_ring1 = NULL;
  886. err_destroy_tx0:
  887. b43_destroy_dmaring(dma->tx_ring0);
  888. dma->tx_ring0 = NULL;
  889. goto out;
  890. }
  891. /* Generate a cookie for the TX header. */
  892. static u16 generate_cookie(struct b43_dmaring *ring, int slot)
  893. {
  894. u16 cookie = 0x1000;
  895. /* Use the upper 4 bits of the cookie as
  896. * DMA controller ID and store the slot number
  897. * in the lower 12 bits.
  898. * Note that the cookie must never be 0, as this
  899. * is a special value used in RX path.
  900. */
  901. switch (ring->index) {
  902. case 0:
  903. cookie = 0xA000;
  904. break;
  905. case 1:
  906. cookie = 0xB000;
  907. break;
  908. case 2:
  909. cookie = 0xC000;
  910. break;
  911. case 3:
  912. cookie = 0xD000;
  913. break;
  914. case 4:
  915. cookie = 0xE000;
  916. break;
  917. case 5:
  918. cookie = 0xF000;
  919. break;
  920. }
  921. B43_WARN_ON(slot & ~0x0FFF);
  922. cookie |= (u16) slot;
  923. return cookie;
  924. }
  925. /* Inspect a cookie and find out to which controller/slot it belongs. */
  926. static
  927. struct b43_dmaring *parse_cookie(struct b43_wldev *dev, u16 cookie, int *slot)
  928. {
  929. struct b43_dma *dma = &dev->dma;
  930. struct b43_dmaring *ring = NULL;
  931. switch (cookie & 0xF000) {
  932. case 0xA000:
  933. ring = dma->tx_ring0;
  934. break;
  935. case 0xB000:
  936. ring = dma->tx_ring1;
  937. break;
  938. case 0xC000:
  939. ring = dma->tx_ring2;
  940. break;
  941. case 0xD000:
  942. ring = dma->tx_ring3;
  943. break;
  944. case 0xE000:
  945. ring = dma->tx_ring4;
  946. break;
  947. case 0xF000:
  948. ring = dma->tx_ring5;
  949. break;
  950. default:
  951. B43_WARN_ON(1);
  952. }
  953. *slot = (cookie & 0x0FFF);
  954. B43_WARN_ON(!(ring && *slot >= 0 && *slot < ring->nr_slots));
  955. return ring;
  956. }
  957. static int dma_tx_fragment(struct b43_dmaring *ring,
  958. struct sk_buff *skb,
  959. struct ieee80211_tx_control *ctl)
  960. {
  961. const struct b43_dma_ops *ops = ring->ops;
  962. u8 *header;
  963. int slot;
  964. int err;
  965. struct b43_dmadesc_generic *desc;
  966. struct b43_dmadesc_meta *meta;
  967. struct b43_dmadesc_meta *meta_hdr;
  968. struct sk_buff *bounce_skb;
  969. #define SLOTS_PER_PACKET 2
  970. B43_WARN_ON(skb_shinfo(skb)->nr_frags);
  971. /* Get a slot for the header. */
  972. slot = request_slot(ring);
  973. desc = ops->idx2desc(ring, slot, &meta_hdr);
  974. memset(meta_hdr, 0, sizeof(*meta_hdr));
  975. header = &(ring->txhdr_cache[slot * sizeof(struct b43_txhdr_fw4)]);
  976. b43_generate_txhdr(ring->dev, header,
  977. skb->data, skb->len, ctl,
  978. generate_cookie(ring, slot));
  979. meta_hdr->dmaaddr = map_descbuffer(ring, (unsigned char *)header,
  980. sizeof(struct b43_txhdr_fw4), 1);
  981. if (dma_mapping_error(meta_hdr->dmaaddr))
  982. return -EIO;
  983. ops->fill_descriptor(ring, desc, meta_hdr->dmaaddr,
  984. sizeof(struct b43_txhdr_fw4), 1, 0, 0);
  985. /* Get a slot for the payload. */
  986. slot = request_slot(ring);
  987. desc = ops->idx2desc(ring, slot, &meta);
  988. memset(meta, 0, sizeof(*meta));
  989. memcpy(&meta->txstat.control, ctl, sizeof(*ctl));
  990. meta->skb = skb;
  991. meta->is_last_fragment = 1;
  992. meta->dmaaddr = map_descbuffer(ring, skb->data, skb->len, 1);
  993. /* create a bounce buffer in zone_dma on mapping failure. */
  994. if (dma_mapping_error(meta->dmaaddr)) {
  995. bounce_skb = __dev_alloc_skb(skb->len, GFP_ATOMIC | GFP_DMA);
  996. if (!bounce_skb) {
  997. err = -ENOMEM;
  998. goto out_unmap_hdr;
  999. }
  1000. memcpy(skb_put(bounce_skb, skb->len), skb->data, skb->len);
  1001. dev_kfree_skb_any(skb);
  1002. skb = bounce_skb;
  1003. meta->skb = skb;
  1004. meta->dmaaddr = map_descbuffer(ring, skb->data, skb->len, 1);
  1005. if (dma_mapping_error(meta->dmaaddr)) {
  1006. err = -EIO;
  1007. goto out_free_bounce;
  1008. }
  1009. }
  1010. ops->fill_descriptor(ring, desc, meta->dmaaddr, skb->len, 0, 1, 1);
  1011. /* Now transfer the whole frame. */
  1012. wmb();
  1013. ops->poke_tx(ring, next_slot(ring, slot));
  1014. return 0;
  1015. out_free_bounce:
  1016. dev_kfree_skb_any(skb);
  1017. out_unmap_hdr:
  1018. unmap_descbuffer(ring, meta_hdr->dmaaddr,
  1019. sizeof(struct b43_txhdr_fw4), 1);
  1020. return err;
  1021. }
  1022. static inline int should_inject_overflow(struct b43_dmaring *ring)
  1023. {
  1024. #ifdef CONFIG_B43_DEBUG
  1025. if (unlikely(b43_debug(ring->dev, B43_DBG_DMAOVERFLOW))) {
  1026. /* Check if we should inject another ringbuffer overflow
  1027. * to test handling of this situation in the stack. */
  1028. unsigned long next_overflow;
  1029. next_overflow = ring->last_injected_overflow + HZ;
  1030. if (time_after(jiffies, next_overflow)) {
  1031. ring->last_injected_overflow = jiffies;
  1032. b43dbg(ring->dev->wl,
  1033. "Injecting TX ring overflow on "
  1034. "DMA controller %d\n", ring->index);
  1035. return 1;
  1036. }
  1037. }
  1038. #endif /* CONFIG_B43_DEBUG */
  1039. return 0;
  1040. }
  1041. int b43_dma_tx(struct b43_wldev *dev,
  1042. struct sk_buff *skb, struct ieee80211_tx_control *ctl)
  1043. {
  1044. struct b43_dmaring *ring;
  1045. int err = 0;
  1046. unsigned long flags;
  1047. ring = priority_to_txring(dev, ctl->queue);
  1048. spin_lock_irqsave(&ring->lock, flags);
  1049. B43_WARN_ON(!ring->tx);
  1050. if (unlikely(free_slots(ring) < SLOTS_PER_PACKET)) {
  1051. b43warn(dev->wl, "DMA queue overflow\n");
  1052. err = -ENOSPC;
  1053. goto out_unlock;
  1054. }
  1055. /* Check if the queue was stopped in mac80211,
  1056. * but we got called nevertheless.
  1057. * That would be a mac80211 bug. */
  1058. B43_WARN_ON(ring->stopped);
  1059. err = dma_tx_fragment(ring, skb, ctl);
  1060. if (unlikely(err)) {
  1061. b43err(dev->wl, "DMA tx mapping failure\n");
  1062. goto out_unlock;
  1063. }
  1064. ring->nr_tx_packets++;
  1065. if ((free_slots(ring) < SLOTS_PER_PACKET) ||
  1066. should_inject_overflow(ring)) {
  1067. /* This TX ring is full. */
  1068. ieee80211_stop_queue(dev->wl->hw, txring_to_priority(ring));
  1069. ring->stopped = 1;
  1070. if (b43_debug(dev, B43_DBG_DMAVERBOSE)) {
  1071. b43dbg(dev->wl, "Stopped TX ring %d\n", ring->index);
  1072. }
  1073. }
  1074. out_unlock:
  1075. spin_unlock_irqrestore(&ring->lock, flags);
  1076. return err;
  1077. }
  1078. void b43_dma_handle_txstatus(struct b43_wldev *dev,
  1079. const struct b43_txstatus *status)
  1080. {
  1081. const struct b43_dma_ops *ops;
  1082. struct b43_dmaring *ring;
  1083. struct b43_dmadesc_generic *desc;
  1084. struct b43_dmadesc_meta *meta;
  1085. int slot;
  1086. ring = parse_cookie(dev, status->cookie, &slot);
  1087. if (unlikely(!ring))
  1088. return;
  1089. B43_WARN_ON(!irqs_disabled());
  1090. spin_lock(&ring->lock);
  1091. B43_WARN_ON(!ring->tx);
  1092. ops = ring->ops;
  1093. while (1) {
  1094. B43_WARN_ON(!(slot >= 0 && slot < ring->nr_slots));
  1095. desc = ops->idx2desc(ring, slot, &meta);
  1096. if (meta->skb)
  1097. unmap_descbuffer(ring, meta->dmaaddr, meta->skb->len,
  1098. 1);
  1099. else
  1100. unmap_descbuffer(ring, meta->dmaaddr,
  1101. sizeof(struct b43_txhdr_fw4), 1);
  1102. if (meta->is_last_fragment) {
  1103. B43_WARN_ON(!meta->skb);
  1104. /* Call back to inform the ieee80211 subsystem about the
  1105. * status of the transmission.
  1106. * Some fields of txstat are already filled in dma_tx().
  1107. */
  1108. if (status->acked) {
  1109. meta->txstat.flags |= IEEE80211_TX_STATUS_ACK;
  1110. } else {
  1111. if (!(meta->txstat.control.flags
  1112. & IEEE80211_TXCTL_NO_ACK))
  1113. meta->txstat.excessive_retries = 1;
  1114. }
  1115. if (status->frame_count == 0) {
  1116. /* The frame was not transmitted at all. */
  1117. meta->txstat.retry_count = 0;
  1118. } else
  1119. meta->txstat.retry_count = status->frame_count - 1;
  1120. ieee80211_tx_status_irqsafe(dev->wl->hw, meta->skb,
  1121. &(meta->txstat));
  1122. /* skb is freed by ieee80211_tx_status_irqsafe() */
  1123. meta->skb = NULL;
  1124. } else {
  1125. /* No need to call free_descriptor_buffer here, as
  1126. * this is only the txhdr, which is not allocated.
  1127. */
  1128. B43_WARN_ON(meta->skb);
  1129. }
  1130. /* Everything unmapped and free'd. So it's not used anymore. */
  1131. ring->used_slots--;
  1132. if (meta->is_last_fragment)
  1133. break;
  1134. slot = next_slot(ring, slot);
  1135. }
  1136. dev->stats.last_tx = jiffies;
  1137. if (ring->stopped) {
  1138. B43_WARN_ON(free_slots(ring) < SLOTS_PER_PACKET);
  1139. ieee80211_wake_queue(dev->wl->hw, txring_to_priority(ring));
  1140. ring->stopped = 0;
  1141. if (b43_debug(dev, B43_DBG_DMAVERBOSE)) {
  1142. b43dbg(dev->wl, "Woke up TX ring %d\n", ring->index);
  1143. }
  1144. }
  1145. spin_unlock(&ring->lock);
  1146. }
  1147. void b43_dma_get_tx_stats(struct b43_wldev *dev,
  1148. struct ieee80211_tx_queue_stats *stats)
  1149. {
  1150. const int nr_queues = dev->wl->hw->queues;
  1151. struct b43_dmaring *ring;
  1152. struct ieee80211_tx_queue_stats_data *data;
  1153. unsigned long flags;
  1154. int i;
  1155. for (i = 0; i < nr_queues; i++) {
  1156. data = &(stats->data[i]);
  1157. ring = priority_to_txring(dev, i);
  1158. spin_lock_irqsave(&ring->lock, flags);
  1159. data->len = ring->used_slots / SLOTS_PER_PACKET;
  1160. data->limit = ring->nr_slots / SLOTS_PER_PACKET;
  1161. data->count = ring->nr_tx_packets;
  1162. spin_unlock_irqrestore(&ring->lock, flags);
  1163. }
  1164. }
  1165. static void dma_rx(struct b43_dmaring *ring, int *slot)
  1166. {
  1167. const struct b43_dma_ops *ops = ring->ops;
  1168. struct b43_dmadesc_generic *desc;
  1169. struct b43_dmadesc_meta *meta;
  1170. struct b43_rxhdr_fw4 *rxhdr;
  1171. struct sk_buff *skb;
  1172. u16 len;
  1173. int err;
  1174. dma_addr_t dmaaddr;
  1175. desc = ops->idx2desc(ring, *slot, &meta);
  1176. sync_descbuffer_for_cpu(ring, meta->dmaaddr, ring->rx_buffersize);
  1177. skb = meta->skb;
  1178. if (ring->index == 3) {
  1179. /* We received an xmit status. */
  1180. struct b43_hwtxstatus *hw = (struct b43_hwtxstatus *)skb->data;
  1181. int i = 0;
  1182. while (hw->cookie == 0) {
  1183. if (i > 100)
  1184. break;
  1185. i++;
  1186. udelay(2);
  1187. barrier();
  1188. }
  1189. b43_handle_hwtxstatus(ring->dev, hw);
  1190. /* recycle the descriptor buffer. */
  1191. sync_descbuffer_for_device(ring, meta->dmaaddr,
  1192. ring->rx_buffersize);
  1193. return;
  1194. }
  1195. rxhdr = (struct b43_rxhdr_fw4 *)skb->data;
  1196. len = le16_to_cpu(rxhdr->frame_len);
  1197. if (len == 0) {
  1198. int i = 0;
  1199. do {
  1200. udelay(2);
  1201. barrier();
  1202. len = le16_to_cpu(rxhdr->frame_len);
  1203. } while (len == 0 && i++ < 5);
  1204. if (unlikely(len == 0)) {
  1205. /* recycle the descriptor buffer. */
  1206. sync_descbuffer_for_device(ring, meta->dmaaddr,
  1207. ring->rx_buffersize);
  1208. goto drop;
  1209. }
  1210. }
  1211. if (unlikely(len > ring->rx_buffersize)) {
  1212. /* The data did not fit into one descriptor buffer
  1213. * and is split over multiple buffers.
  1214. * This should never happen, as we try to allocate buffers
  1215. * big enough. So simply ignore this packet.
  1216. */
  1217. int cnt = 0;
  1218. s32 tmp = len;
  1219. while (1) {
  1220. desc = ops->idx2desc(ring, *slot, &meta);
  1221. /* recycle the descriptor buffer. */
  1222. sync_descbuffer_for_device(ring, meta->dmaaddr,
  1223. ring->rx_buffersize);
  1224. *slot = next_slot(ring, *slot);
  1225. cnt++;
  1226. tmp -= ring->rx_buffersize;
  1227. if (tmp <= 0)
  1228. break;
  1229. }
  1230. b43err(ring->dev->wl, "DMA RX buffer too small "
  1231. "(len: %u, buffer: %u, nr-dropped: %d)\n",
  1232. len, ring->rx_buffersize, cnt);
  1233. goto drop;
  1234. }
  1235. dmaaddr = meta->dmaaddr;
  1236. err = setup_rx_descbuffer(ring, desc, meta, GFP_ATOMIC);
  1237. if (unlikely(err)) {
  1238. b43dbg(ring->dev->wl, "DMA RX: setup_rx_descbuffer() failed\n");
  1239. sync_descbuffer_for_device(ring, dmaaddr, ring->rx_buffersize);
  1240. goto drop;
  1241. }
  1242. unmap_descbuffer(ring, dmaaddr, ring->rx_buffersize, 0);
  1243. skb_put(skb, len + ring->frameoffset);
  1244. skb_pull(skb, ring->frameoffset);
  1245. b43_rx(ring->dev, skb, rxhdr);
  1246. drop:
  1247. return;
  1248. }
  1249. void b43_dma_rx(struct b43_dmaring *ring)
  1250. {
  1251. const struct b43_dma_ops *ops = ring->ops;
  1252. int slot, current_slot;
  1253. int used_slots = 0;
  1254. B43_WARN_ON(ring->tx);
  1255. current_slot = ops->get_current_rxslot(ring);
  1256. B43_WARN_ON(!(current_slot >= 0 && current_slot < ring->nr_slots));
  1257. slot = ring->current_slot;
  1258. for (; slot != current_slot; slot = next_slot(ring, slot)) {
  1259. dma_rx(ring, &slot);
  1260. update_max_used_slots(ring, ++used_slots);
  1261. }
  1262. ops->set_current_rxslot(ring, slot);
  1263. ring->current_slot = slot;
  1264. }
  1265. static void b43_dma_tx_suspend_ring(struct b43_dmaring *ring)
  1266. {
  1267. unsigned long flags;
  1268. spin_lock_irqsave(&ring->lock, flags);
  1269. B43_WARN_ON(!ring->tx);
  1270. ring->ops->tx_suspend(ring);
  1271. spin_unlock_irqrestore(&ring->lock, flags);
  1272. }
  1273. static void b43_dma_tx_resume_ring(struct b43_dmaring *ring)
  1274. {
  1275. unsigned long flags;
  1276. spin_lock_irqsave(&ring->lock, flags);
  1277. B43_WARN_ON(!ring->tx);
  1278. ring->ops->tx_resume(ring);
  1279. spin_unlock_irqrestore(&ring->lock, flags);
  1280. }
  1281. void b43_dma_tx_suspend(struct b43_wldev *dev)
  1282. {
  1283. b43_power_saving_ctl_bits(dev, B43_PS_AWAKE);
  1284. b43_dma_tx_suspend_ring(dev->dma.tx_ring0);
  1285. b43_dma_tx_suspend_ring(dev->dma.tx_ring1);
  1286. b43_dma_tx_suspend_ring(dev->dma.tx_ring2);
  1287. b43_dma_tx_suspend_ring(dev->dma.tx_ring3);
  1288. b43_dma_tx_suspend_ring(dev->dma.tx_ring4);
  1289. b43_dma_tx_suspend_ring(dev->dma.tx_ring5);
  1290. }
  1291. void b43_dma_tx_resume(struct b43_wldev *dev)
  1292. {
  1293. b43_dma_tx_resume_ring(dev->dma.tx_ring5);
  1294. b43_dma_tx_resume_ring(dev->dma.tx_ring4);
  1295. b43_dma_tx_resume_ring(dev->dma.tx_ring3);
  1296. b43_dma_tx_resume_ring(dev->dma.tx_ring2);
  1297. b43_dma_tx_resume_ring(dev->dma.tx_ring1);
  1298. b43_dma_tx_resume_ring(dev->dma.tx_ring0);
  1299. b43_power_saving_ctl_bits(dev, 0);
  1300. }