b43.h 29 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856
  1. #ifndef B43_H_
  2. #define B43_H_
  3. #include <linux/kernel.h>
  4. #include <linux/spinlock.h>
  5. #include <linux/interrupt.h>
  6. #include <linux/hw_random.h>
  7. #include <linux/ssb/ssb.h>
  8. #include <net/mac80211.h>
  9. #include "debugfs.h"
  10. #include "leds.h"
  11. #include "rfkill.h"
  12. #include "lo.h"
  13. #include "phy.h"
  14. #ifdef CONFIG_B43_DEBUG
  15. # define B43_DEBUG 1
  16. #else
  17. # define B43_DEBUG 0
  18. #endif
  19. #define B43_RX_MAX_SSI 60
  20. /* MMIO offsets */
  21. #define B43_MMIO_DMA0_REASON 0x20
  22. #define B43_MMIO_DMA0_IRQ_MASK 0x24
  23. #define B43_MMIO_DMA1_REASON 0x28
  24. #define B43_MMIO_DMA1_IRQ_MASK 0x2C
  25. #define B43_MMIO_DMA2_REASON 0x30
  26. #define B43_MMIO_DMA2_IRQ_MASK 0x34
  27. #define B43_MMIO_DMA3_REASON 0x38
  28. #define B43_MMIO_DMA3_IRQ_MASK 0x3C
  29. #define B43_MMIO_DMA4_REASON 0x40
  30. #define B43_MMIO_DMA4_IRQ_MASK 0x44
  31. #define B43_MMIO_DMA5_REASON 0x48
  32. #define B43_MMIO_DMA5_IRQ_MASK 0x4C
  33. #define B43_MMIO_MACCTL 0x120
  34. #define B43_MMIO_STATUS2_BITFIELD 0x124
  35. #define B43_MMIO_GEN_IRQ_REASON 0x128
  36. #define B43_MMIO_GEN_IRQ_MASK 0x12C
  37. #define B43_MMIO_RAM_CONTROL 0x130
  38. #define B43_MMIO_RAM_DATA 0x134
  39. #define B43_MMIO_PS_STATUS 0x140
  40. #define B43_MMIO_RADIO_HWENABLED_HI 0x158
  41. #define B43_MMIO_SHM_CONTROL 0x160
  42. #define B43_MMIO_SHM_DATA 0x164
  43. #define B43_MMIO_SHM_DATA_UNALIGNED 0x166
  44. #define B43_MMIO_XMITSTAT_0 0x170
  45. #define B43_MMIO_XMITSTAT_1 0x174
  46. #define B43_MMIO_REV3PLUS_TSF_LOW 0x180 /* core rev >= 3 only */
  47. #define B43_MMIO_REV3PLUS_TSF_HIGH 0x184 /* core rev >= 3 only */
  48. /* 32-bit DMA */
  49. #define B43_MMIO_DMA32_BASE0 0x200
  50. #define B43_MMIO_DMA32_BASE1 0x220
  51. #define B43_MMIO_DMA32_BASE2 0x240
  52. #define B43_MMIO_DMA32_BASE3 0x260
  53. #define B43_MMIO_DMA32_BASE4 0x280
  54. #define B43_MMIO_DMA32_BASE5 0x2A0
  55. /* 64-bit DMA */
  56. #define B43_MMIO_DMA64_BASE0 0x200
  57. #define B43_MMIO_DMA64_BASE1 0x240
  58. #define B43_MMIO_DMA64_BASE2 0x280
  59. #define B43_MMIO_DMA64_BASE3 0x2C0
  60. #define B43_MMIO_DMA64_BASE4 0x300
  61. #define B43_MMIO_DMA64_BASE5 0x340
  62. /* PIO */
  63. #define B43_MMIO_PIO1_BASE 0x300
  64. #define B43_MMIO_PIO2_BASE 0x310
  65. #define B43_MMIO_PIO3_BASE 0x320
  66. #define B43_MMIO_PIO4_BASE 0x330
  67. #define B43_MMIO_PHY_VER 0x3E0
  68. #define B43_MMIO_PHY_RADIO 0x3E2
  69. #define B43_MMIO_PHY0 0x3E6
  70. #define B43_MMIO_ANTENNA 0x3E8
  71. #define B43_MMIO_CHANNEL 0x3F0
  72. #define B43_MMIO_CHANNEL_EXT 0x3F4
  73. #define B43_MMIO_RADIO_CONTROL 0x3F6
  74. #define B43_MMIO_RADIO_DATA_HIGH 0x3F8
  75. #define B43_MMIO_RADIO_DATA_LOW 0x3FA
  76. #define B43_MMIO_PHY_CONTROL 0x3FC
  77. #define B43_MMIO_PHY_DATA 0x3FE
  78. #define B43_MMIO_MACFILTER_CONTROL 0x420
  79. #define B43_MMIO_MACFILTER_DATA 0x422
  80. #define B43_MMIO_RCMTA_COUNT 0x43C
  81. #define B43_MMIO_RADIO_HWENABLED_LO 0x49A
  82. #define B43_MMIO_GPIO_CONTROL 0x49C
  83. #define B43_MMIO_GPIO_MASK 0x49E
  84. #define B43_MMIO_TSF_0 0x632 /* core rev < 3 only */
  85. #define B43_MMIO_TSF_1 0x634 /* core rev < 3 only */
  86. #define B43_MMIO_TSF_2 0x636 /* core rev < 3 only */
  87. #define B43_MMIO_TSF_3 0x638 /* core rev < 3 only */
  88. #define B43_MMIO_RNG 0x65A
  89. #define B43_MMIO_POWERUP_DELAY 0x6A8
  90. /* SPROM boardflags_lo values */
  91. #define B43_BFL_BTCOEXIST 0x0001 /* implements Bluetooth coexistance */
  92. #define B43_BFL_PACTRL 0x0002 /* GPIO 9 controlling the PA */
  93. #define B43_BFL_AIRLINEMODE 0x0004 /* implements GPIO 13 radio disable indication */
  94. #define B43_BFL_RSSI 0x0008 /* software calculates nrssi slope. */
  95. #define B43_BFL_ENETSPI 0x0010 /* has ephy roboswitch spi */
  96. #define B43_BFL_XTAL_NOSLOW 0x0020 /* no slow clock available */
  97. #define B43_BFL_CCKHIPWR 0x0040 /* can do high power CCK transmission */
  98. #define B43_BFL_ENETADM 0x0080 /* has ADMtek switch */
  99. #define B43_BFL_ENETVLAN 0x0100 /* can do vlan */
  100. #define B43_BFL_AFTERBURNER 0x0200 /* supports Afterburner mode */
  101. #define B43_BFL_NOPCI 0x0400 /* leaves PCI floating */
  102. #define B43_BFL_FEM 0x0800 /* supports the Front End Module */
  103. #define B43_BFL_EXTLNA 0x1000 /* has an external LNA */
  104. #define B43_BFL_HGPA 0x2000 /* had high gain PA */
  105. #define B43_BFL_BTCMOD 0x4000 /* BFL_BTCOEXIST is given in alternate GPIOs */
  106. #define B43_BFL_ALTIQ 0x8000 /* alternate I/Q settings */
  107. /* GPIO register offset, in both ChipCommon and PCI core. */
  108. #define B43_GPIO_CONTROL 0x6c
  109. /* SHM Routing */
  110. enum {
  111. B43_SHM_UCODE, /* Microcode memory */
  112. B43_SHM_SHARED, /* Shared memory */
  113. B43_SHM_SCRATCH, /* Scratch memory */
  114. B43_SHM_HW, /* Internal hardware register */
  115. B43_SHM_RCMTA, /* Receive match transmitter address (rev >= 5 only) */
  116. };
  117. /* SHM Routing modifiers */
  118. #define B43_SHM_AUTOINC_R 0x0200 /* Auto-increment address on read */
  119. #define B43_SHM_AUTOINC_W 0x0100 /* Auto-increment address on write */
  120. #define B43_SHM_AUTOINC_RW (B43_SHM_AUTOINC_R | \
  121. B43_SHM_AUTOINC_W)
  122. /* Misc SHM_SHARED offsets */
  123. #define B43_SHM_SH_WLCOREREV 0x0016 /* 802.11 core revision */
  124. #define B43_SHM_SH_PCTLWDPOS 0x0008
  125. #define B43_SHM_SH_RXPADOFF 0x0034 /* RX Padding data offset (PIO only) */
  126. #define B43_SHM_SH_PHYVER 0x0050 /* PHY version */
  127. #define B43_SHM_SH_PHYTYPE 0x0052 /* PHY type */
  128. #define B43_SHM_SH_ANTSWAP 0x005C /* Antenna swap threshold */
  129. #define B43_SHM_SH_HOSTFLO 0x005E /* Hostflags for ucode options (low) */
  130. #define B43_SHM_SH_HOSTFHI 0x0060 /* Hostflags for ucode options (high) */
  131. #define B43_SHM_SH_RFATT 0x0064 /* Current radio attenuation value */
  132. #define B43_SHM_SH_RADAR 0x0066 /* Radar register */
  133. #define B43_SHM_SH_PHYTXNOI 0x006E /* PHY noise directly after TX (lower 8bit only) */
  134. #define B43_SHM_SH_RFRXSP1 0x0072 /* RF RX SP Register 1 */
  135. #define B43_SHM_SH_CHAN 0x00A0 /* Current channel (low 8bit only) */
  136. #define B43_SHM_SH_CHAN_5GHZ 0x0100 /* Bit set, if 5Ghz channel */
  137. #define B43_SHM_SH_BCMCFIFOID 0x0108 /* Last posted cookie to the bcast/mcast FIFO */
  138. /* SHM_SHARED TX FIFO variables */
  139. #define B43_SHM_SH_SIZE01 0x0098 /* TX FIFO size for FIFO 0 (low) and 1 (high) */
  140. #define B43_SHM_SH_SIZE23 0x009A /* TX FIFO size for FIFO 2 and 3 */
  141. #define B43_SHM_SH_SIZE45 0x009C /* TX FIFO size for FIFO 4 and 5 */
  142. #define B43_SHM_SH_SIZE67 0x009E /* TX FIFO size for FIFO 6 and 7 */
  143. /* SHM_SHARED background noise */
  144. #define B43_SHM_SH_JSSI0 0x0088 /* Measure JSSI 0 */
  145. #define B43_SHM_SH_JSSI1 0x008A /* Measure JSSI 1 */
  146. #define B43_SHM_SH_JSSIAUX 0x008C /* Measure JSSI AUX */
  147. /* SHM_SHARED crypto engine */
  148. #define B43_SHM_SH_DEFAULTIV 0x003C /* Default IV location */
  149. #define B43_SHM_SH_NRRXTRANS 0x003E /* # of soft RX transmitter addresses (max 8) */
  150. #define B43_SHM_SH_KTP 0x0056 /* Key table pointer */
  151. #define B43_SHM_SH_TKIPTSCTTAK 0x0318
  152. #define B43_SHM_SH_KEYIDXBLOCK 0x05D4 /* Key index/algorithm block (v4 firmware) */
  153. #define B43_SHM_SH_PSM 0x05F4 /* PSM transmitter address match block (rev < 5) */
  154. /* SHM_SHARED WME variables */
  155. #define B43_SHM_SH_EDCFSTAT 0x000E /* EDCF status */
  156. #define B43_SHM_SH_TXFCUR 0x0030 /* TXF current index */
  157. #define B43_SHM_SH_EDCFQ 0x0240 /* EDCF Q info */
  158. /* SHM_SHARED powersave mode related */
  159. #define B43_SHM_SH_SLOTT 0x0010 /* Slot time */
  160. #define B43_SHM_SH_DTIMPER 0x0012 /* DTIM period */
  161. #define B43_SHM_SH_NOSLPZNATDTIM 0x004C /* NOSLPZNAT DTIM */
  162. /* SHM_SHARED beacon variables */
  163. #define B43_SHM_SH_BTL0 0x0018 /* Beacon template length 0 */
  164. #define B43_SHM_SH_BTL1 0x001A /* Beacon template length 1 */
  165. #define B43_SHM_SH_BTSFOFF 0x001C /* Beacon TSF offset */
  166. #define B43_SHM_SH_TIMBPOS 0x001E /* TIM B position in beacon */
  167. #define B43_SHM_SH_SFFBLIM 0x0044 /* Short frame fallback retry limit */
  168. #define B43_SHM_SH_LFFBLIM 0x0046 /* Long frame fallback retry limit */
  169. #define B43_SHM_SH_BEACPHYCTL 0x0054 /* Beacon PHY TX control word (see PHY TX control) */
  170. /* SHM_SHARED ACK/CTS control */
  171. #define B43_SHM_SH_ACKCTSPHYCTL 0x0022 /* ACK/CTS PHY control word (see PHY TX control) */
  172. /* SHM_SHARED probe response variables */
  173. #define B43_SHM_SH_PRSSID 0x0160 /* Probe Response SSID */
  174. #define B43_SHM_SH_PRSSIDLEN 0x0048 /* Probe Response SSID length */
  175. #define B43_SHM_SH_PRTLEN 0x004A /* Probe Response template length */
  176. #define B43_SHM_SH_PRMAXTIME 0x0074 /* Probe Response max time */
  177. #define B43_SHM_SH_PRPHYCTL 0x0188 /* Probe Response PHY TX control word */
  178. /* SHM_SHARED rate tables */
  179. #define B43_SHM_SH_OFDMDIRECT 0x01C0 /* Pointer to OFDM direct map */
  180. #define B43_SHM_SH_OFDMBASIC 0x01E0 /* Pointer to OFDM basic rate map */
  181. #define B43_SHM_SH_CCKDIRECT 0x0200 /* Pointer to CCK direct map */
  182. #define B43_SHM_SH_CCKBASIC 0x0220 /* Pointer to CCK basic rate map */
  183. /* SHM_SHARED microcode soft registers */
  184. #define B43_SHM_SH_UCODEREV 0x0000 /* Microcode revision */
  185. #define B43_SHM_SH_UCODEPATCH 0x0002 /* Microcode patchlevel */
  186. #define B43_SHM_SH_UCODEDATE 0x0004 /* Microcode date */
  187. #define B43_SHM_SH_UCODETIME 0x0006 /* Microcode time */
  188. #define B43_SHM_SH_UCODESTAT 0x0040 /* Microcode debug status code */
  189. #define B43_SHM_SH_UCODESTAT_INVALID 0
  190. #define B43_SHM_SH_UCODESTAT_INIT 1
  191. #define B43_SHM_SH_UCODESTAT_ACTIVE 2
  192. #define B43_SHM_SH_UCODESTAT_SUSP 3 /* suspended */
  193. #define B43_SHM_SH_UCODESTAT_SLEEP 4 /* asleep (PS) */
  194. #define B43_SHM_SH_MAXBFRAMES 0x0080 /* Maximum number of frames in a burst */
  195. #define B43_SHM_SH_SPUWKUP 0x0094 /* pre-wakeup for synth PU in us */
  196. #define B43_SHM_SH_PRETBTT 0x0096 /* pre-TBTT in us */
  197. /* SHM_SCRATCH offsets */
  198. #define B43_SHM_SC_MINCONT 0x0003 /* Minimum contention window */
  199. #define B43_SHM_SC_MAXCONT 0x0004 /* Maximum contention window */
  200. #define B43_SHM_SC_CURCONT 0x0005 /* Current contention window */
  201. #define B43_SHM_SC_SRLIMIT 0x0006 /* Short retry count limit */
  202. #define B43_SHM_SC_LRLIMIT 0x0007 /* Long retry count limit */
  203. #define B43_SHM_SC_DTIMC 0x0008 /* Current DTIM count */
  204. #define B43_SHM_SC_BTL0LEN 0x0015 /* Beacon 0 template length */
  205. #define B43_SHM_SC_BTL1LEN 0x0016 /* Beacon 1 template length */
  206. #define B43_SHM_SC_SCFB 0x0017 /* Short frame transmit count threshold for rate fallback */
  207. #define B43_SHM_SC_LCFB 0x0018 /* Long frame transmit count threshold for rate fallback */
  208. /* Hardware Radio Enable masks */
  209. #define B43_MMIO_RADIO_HWENABLED_HI_MASK (1 << 16)
  210. #define B43_MMIO_RADIO_HWENABLED_LO_MASK (1 << 4)
  211. /* HostFlags. See b43_hf_read/write() */
  212. #define B43_HF_ANTDIVHELP 0x00000001 /* ucode antenna div helper */
  213. #define B43_HF_SYMW 0x00000002 /* G-PHY SYM workaround */
  214. #define B43_HF_RXPULLW 0x00000004 /* RX pullup workaround */
  215. #define B43_HF_CCKBOOST 0x00000008 /* 4dB CCK power boost (exclusive with OFDM boost) */
  216. #define B43_HF_BTCOEX 0x00000010 /* Bluetooth coexistance */
  217. #define B43_HF_GDCW 0x00000020 /* G-PHY DV canceller filter bw workaround */
  218. #define B43_HF_OFDMPABOOST 0x00000040 /* Enable PA gain boost for OFDM */
  219. #define B43_HF_ACPR 0x00000080 /* Disable for Japan, channel 14 */
  220. #define B43_HF_EDCF 0x00000100 /* on if WME and MAC suspended */
  221. #define B43_HF_TSSIRPSMW 0x00000200 /* TSSI reset PSM ucode workaround */
  222. #define B43_HF_DSCRQ 0x00000400 /* Disable slow clock request in ucode */
  223. #define B43_HF_ACIW 0x00000800 /* ACI workaround: shift bits by 2 on PHY CRS */
  224. #define B43_HF_2060W 0x00001000 /* 2060 radio workaround */
  225. #define B43_HF_RADARW 0x00002000 /* Radar workaround */
  226. #define B43_HF_USEDEFKEYS 0x00004000 /* Enable use of default keys */
  227. #define B43_HF_BT4PRIOCOEX 0x00010000 /* Bluetooth 2-priority coexistance */
  228. #define B43_HF_FWKUP 0x00020000 /* Fast wake-up ucode */
  229. #define B43_HF_VCORECALC 0x00040000 /* Force VCO recalculation when powering up synthpu */
  230. #define B43_HF_PCISCW 0x00080000 /* PCI slow clock workaround */
  231. #define B43_HF_4318TSSI 0x00200000 /* 4318 TSSI */
  232. #define B43_HF_FBCMCFIFO 0x00400000 /* Flush bcast/mcast FIFO immediately */
  233. #define B43_HF_HWPCTL 0x00800000 /* Enable hardwarre power control */
  234. #define B43_HF_BTCOEXALT 0x01000000 /* Bluetooth coexistance in alternate pins */
  235. #define B43_HF_TXBTCHECK 0x02000000 /* Bluetooth check during transmission */
  236. #define B43_HF_SKCFPUP 0x04000000 /* Skip CFP update */
  237. /* MacFilter offsets. */
  238. #define B43_MACFILTER_SELF 0x0000
  239. #define B43_MACFILTER_BSSID 0x0003
  240. /* PowerControl */
  241. #define B43_PCTL_IN 0xB0
  242. #define B43_PCTL_OUT 0xB4
  243. #define B43_PCTL_OUTENABLE 0xB8
  244. #define B43_PCTL_XTAL_POWERUP 0x40
  245. #define B43_PCTL_PLL_POWERDOWN 0x80
  246. /* PowerControl Clock Modes */
  247. #define B43_PCTL_CLK_FAST 0x00
  248. #define B43_PCTL_CLK_SLOW 0x01
  249. #define B43_PCTL_CLK_DYNAMIC 0x02
  250. #define B43_PCTL_FORCE_SLOW 0x0800
  251. #define B43_PCTL_FORCE_PLL 0x1000
  252. #define B43_PCTL_DYN_XTAL 0x2000
  253. /* PHYVersioning */
  254. #define B43_PHYTYPE_A 0x00
  255. #define B43_PHYTYPE_B 0x01
  256. #define B43_PHYTYPE_G 0x02
  257. #define B43_PHYTYPE_N 0x04
  258. #define B43_PHYTYPE_LP 0x05
  259. /* PHYRegisters */
  260. #define B43_PHY_ILT_A_CTRL 0x0072
  261. #define B43_PHY_ILT_A_DATA1 0x0073
  262. #define B43_PHY_ILT_A_DATA2 0x0074
  263. #define B43_PHY_G_LO_CONTROL 0x0810
  264. #define B43_PHY_ILT_G_CTRL 0x0472
  265. #define B43_PHY_ILT_G_DATA1 0x0473
  266. #define B43_PHY_ILT_G_DATA2 0x0474
  267. #define B43_PHY_A_PCTL 0x007B
  268. #define B43_PHY_G_PCTL 0x0029
  269. #define B43_PHY_A_CRS 0x0029
  270. #define B43_PHY_RADIO_BITFIELD 0x0401
  271. #define B43_PHY_G_CRS 0x0429
  272. #define B43_PHY_NRSSILT_CTRL 0x0803
  273. #define B43_PHY_NRSSILT_DATA 0x0804
  274. /* RadioRegisters */
  275. #define B43_RADIOCTL_ID 0x01
  276. /* MAC Control bitfield */
  277. #define B43_MACCTL_ENABLED 0x00000001 /* MAC Enabled */
  278. #define B43_MACCTL_PSM_RUN 0x00000002 /* Run Microcode */
  279. #define B43_MACCTL_PSM_JMP0 0x00000004 /* Microcode jump to 0 */
  280. #define B43_MACCTL_SHM_ENABLED 0x00000100 /* SHM Enabled */
  281. #define B43_MACCTL_SHM_UPPER 0x00000200 /* SHM Upper */
  282. #define B43_MACCTL_IHR_ENABLED 0x00000400 /* IHR Region Enabled */
  283. #define B43_MACCTL_PSM_DBG 0x00002000 /* Microcode debugging enabled */
  284. #define B43_MACCTL_GPOUTSMSK 0x0000C000 /* GPOUT Select Mask */
  285. #define B43_MACCTL_BE 0x00010000 /* Big Endian mode */
  286. #define B43_MACCTL_INFRA 0x00020000 /* Infrastructure mode */
  287. #define B43_MACCTL_AP 0x00040000 /* AccessPoint mode */
  288. #define B43_MACCTL_RADIOLOCK 0x00080000 /* Radio lock */
  289. #define B43_MACCTL_BEACPROMISC 0x00100000 /* Beacon Promiscuous */
  290. #define B43_MACCTL_KEEP_BADPLCP 0x00200000 /* Keep frames with bad PLCP */
  291. #define B43_MACCTL_KEEP_CTL 0x00400000 /* Keep control frames */
  292. #define B43_MACCTL_KEEP_BAD 0x00800000 /* Keep bad frames (FCS) */
  293. #define B43_MACCTL_PROMISC 0x01000000 /* Promiscuous mode */
  294. #define B43_MACCTL_HWPS 0x02000000 /* Hardware Power Saving */
  295. #define B43_MACCTL_AWAKE 0x04000000 /* Device is awake */
  296. #define B43_MACCTL_CLOSEDNET 0x08000000 /* Closed net (no SSID bcast) */
  297. #define B43_MACCTL_TBTTHOLD 0x10000000 /* TBTT Hold */
  298. #define B43_MACCTL_DISCTXSTAT 0x20000000 /* Discard TX status */
  299. #define B43_MACCTL_DISCPMQ 0x40000000 /* Discard Power Management Queue */
  300. #define B43_MACCTL_GMODE 0x80000000 /* G Mode */
  301. /* 802.11 core specific TM State Low flags */
  302. #define B43_TMSLOW_GMODE 0x20000000 /* G Mode Enable */
  303. #define B43_TMSLOW_PLLREFSEL 0x00200000 /* PLL Frequency Reference Select */
  304. #define B43_TMSLOW_MACPHYCLKEN 0x00100000 /* MAC PHY Clock Control Enable (rev >= 5) */
  305. #define B43_TMSLOW_PHYRESET 0x00080000 /* PHY Reset */
  306. #define B43_TMSLOW_PHYCLKEN 0x00040000 /* PHY Clock Enable */
  307. /* 802.11 core specific TM State High flags */
  308. #define B43_TMSHIGH_FCLOCK 0x00040000 /* Fast Clock Available (rev >= 5) */
  309. #define B43_TMSHIGH_APHY 0x00020000 /* A-PHY available (rev >= 5) */
  310. #define B43_TMSHIGH_GPHY 0x00010000 /* G-PHY available (rev >= 5) */
  311. /* Generic-Interrupt reasons. */
  312. #define B43_IRQ_MAC_SUSPENDED 0x00000001
  313. #define B43_IRQ_BEACON 0x00000002
  314. #define B43_IRQ_TBTT_INDI 0x00000004
  315. #define B43_IRQ_BEACON_TX_OK 0x00000008
  316. #define B43_IRQ_BEACON_CANCEL 0x00000010
  317. #define B43_IRQ_ATIM_END 0x00000020
  318. #define B43_IRQ_PMQ 0x00000040
  319. #define B43_IRQ_PIO_WORKAROUND 0x00000100
  320. #define B43_IRQ_MAC_TXERR 0x00000200
  321. #define B43_IRQ_PHY_TXERR 0x00000800
  322. #define B43_IRQ_PMEVENT 0x00001000
  323. #define B43_IRQ_TIMER0 0x00002000
  324. #define B43_IRQ_TIMER1 0x00004000
  325. #define B43_IRQ_DMA 0x00008000
  326. #define B43_IRQ_TXFIFO_FLUSH_OK 0x00010000
  327. #define B43_IRQ_CCA_MEASURE_OK 0x00020000
  328. #define B43_IRQ_NOISESAMPLE_OK 0x00040000
  329. #define B43_IRQ_UCODE_DEBUG 0x08000000
  330. #define B43_IRQ_RFKILL 0x10000000
  331. #define B43_IRQ_TX_OK 0x20000000
  332. #define B43_IRQ_PHY_G_CHANGED 0x40000000
  333. #define B43_IRQ_TIMEOUT 0x80000000
  334. #define B43_IRQ_ALL 0xFFFFFFFF
  335. #define B43_IRQ_MASKTEMPLATE (B43_IRQ_MAC_SUSPENDED | \
  336. B43_IRQ_BEACON | \
  337. B43_IRQ_TBTT_INDI | \
  338. B43_IRQ_ATIM_END | \
  339. B43_IRQ_PMQ | \
  340. B43_IRQ_MAC_TXERR | \
  341. B43_IRQ_PHY_TXERR | \
  342. B43_IRQ_DMA | \
  343. B43_IRQ_TXFIFO_FLUSH_OK | \
  344. B43_IRQ_NOISESAMPLE_OK | \
  345. B43_IRQ_UCODE_DEBUG | \
  346. B43_IRQ_RFKILL | \
  347. B43_IRQ_TX_OK)
  348. /* Device specific rate values.
  349. * The actual values defined here are (rate_in_mbps * 2).
  350. * Some code depends on this. Don't change it. */
  351. #define B43_CCK_RATE_1MB 0x02
  352. #define B43_CCK_RATE_2MB 0x04
  353. #define B43_CCK_RATE_5MB 0x0B
  354. #define B43_CCK_RATE_11MB 0x16
  355. #define B43_OFDM_RATE_6MB 0x0C
  356. #define B43_OFDM_RATE_9MB 0x12
  357. #define B43_OFDM_RATE_12MB 0x18
  358. #define B43_OFDM_RATE_18MB 0x24
  359. #define B43_OFDM_RATE_24MB 0x30
  360. #define B43_OFDM_RATE_36MB 0x48
  361. #define B43_OFDM_RATE_48MB 0x60
  362. #define B43_OFDM_RATE_54MB 0x6C
  363. /* Convert a b43 rate value to a rate in 100kbps */
  364. #define B43_RATE_TO_BASE100KBPS(rate) (((rate) * 10) / 2)
  365. #define B43_DEFAULT_SHORT_RETRY_LIMIT 7
  366. #define B43_DEFAULT_LONG_RETRY_LIMIT 4
  367. /* Max size of a security key */
  368. #define B43_SEC_KEYSIZE 16
  369. /* Security algorithms. */
  370. enum {
  371. B43_SEC_ALGO_NONE = 0, /* unencrypted, as of TX header. */
  372. B43_SEC_ALGO_WEP40,
  373. B43_SEC_ALGO_TKIP,
  374. B43_SEC_ALGO_AES,
  375. B43_SEC_ALGO_WEP104,
  376. B43_SEC_ALGO_AES_LEGACY,
  377. };
  378. struct b43_dmaring;
  379. struct b43_pioqueue;
  380. /* The firmware file header */
  381. #define B43_FW_TYPE_UCODE 'u'
  382. #define B43_FW_TYPE_PCM 'p'
  383. #define B43_FW_TYPE_IV 'i'
  384. struct b43_fw_header {
  385. /* File type */
  386. u8 type;
  387. /* File format version */
  388. u8 ver;
  389. u8 __padding[2];
  390. /* Size of the data. For ucode and PCM this is in bytes.
  391. * For IV this is number-of-ivs. */
  392. __be32 size;
  393. } __attribute__((__packed__));
  394. /* Initial Value file format */
  395. #define B43_IV_OFFSET_MASK 0x7FFF
  396. #define B43_IV_32BIT 0x8000
  397. struct b43_iv {
  398. __be16 offset_size;
  399. union {
  400. __be16 d16;
  401. __be32 d32;
  402. } data __attribute__((__packed__));
  403. } __attribute__((__packed__));
  404. #define B43_PHYMODE(phytype) (1 << (phytype))
  405. #define B43_PHYMODE_A B43_PHYMODE(B43_PHYTYPE_A)
  406. #define B43_PHYMODE_B B43_PHYMODE(B43_PHYTYPE_B)
  407. #define B43_PHYMODE_G B43_PHYMODE(B43_PHYTYPE_G)
  408. struct b43_phy {
  409. /* Possible PHYMODEs on this PHY */
  410. u8 possible_phymodes;
  411. /* GMODE bit enabled? */
  412. bool gmode;
  413. /* Possible ieee80211 subsystem hwmodes for this PHY.
  414. * Which mode is selected, depends on thr GMODE enabled bit */
  415. #define B43_MAX_PHYHWMODES 2
  416. struct ieee80211_hw_mode hwmodes[B43_MAX_PHYHWMODES];
  417. /* Analog Type */
  418. u8 analog;
  419. /* B43_PHYTYPE_ */
  420. u8 type;
  421. /* PHY revision number. */
  422. u8 rev;
  423. /* Radio versioning */
  424. u16 radio_manuf; /* Radio manufacturer */
  425. u16 radio_ver; /* Radio version */
  426. u8 radio_rev; /* Radio revision */
  427. bool locked; /* Only used in b43_phy_{un}lock() */
  428. bool dyn_tssi_tbl; /* tssi2dbm is kmalloc()ed. */
  429. /* ACI (adjacent channel interference) flags. */
  430. bool aci_enable;
  431. bool aci_wlan_automatic;
  432. bool aci_hw_rssi;
  433. /* Radio switched on/off */
  434. bool radio_on;
  435. struct {
  436. /* Values saved when turning the radio off.
  437. * They are needed when turning it on again. */
  438. bool valid;
  439. u16 rfover;
  440. u16 rfoverval;
  441. } radio_off_context;
  442. u16 minlowsig[2];
  443. u16 minlowsigpos[2];
  444. /* TSSI to dBm table in use */
  445. const s8 *tssi2dbm;
  446. /* Target idle TSSI */
  447. int tgt_idle_tssi;
  448. /* Current idle TSSI */
  449. int cur_idle_tssi;
  450. /* LocalOscillator control values. */
  451. struct b43_txpower_lo_control *lo_control;
  452. /* Values from b43_calc_loopback_gain() */
  453. s16 max_lb_gain; /* Maximum Loopback gain in hdB */
  454. s16 trsw_rx_gain; /* TRSW RX gain in hdB */
  455. s16 lna_lod_gain; /* LNA lod */
  456. s16 lna_gain; /* LNA */
  457. s16 pga_gain; /* PGA */
  458. /* PHY lock for core.rev < 3
  459. * This lock is only used by b43_phy_{un}lock()
  460. */
  461. spinlock_t lock;
  462. /* Desired TX power level (in dBm).
  463. * This is set by the user and adjusted in b43_phy_xmitpower(). */
  464. u8 power_level;
  465. /* A-PHY TX Power control value. */
  466. u16 txpwr_offset;
  467. /* Current TX power level attenuation control values */
  468. struct b43_bbatt bbatt;
  469. struct b43_rfatt rfatt;
  470. u8 tx_control; /* B43_TXCTL_XXX */
  471. #ifdef CONFIG_B43_DEBUG
  472. bool manual_txpower_control; /* Manual TX-power control enabled? */
  473. #endif
  474. /* Hardware Power Control enabled? */
  475. bool hardware_power_control;
  476. /* Current Interference Mitigation mode */
  477. int interfmode;
  478. /* Stack of saved values from the Interference Mitigation code.
  479. * Each value in the stack is layed out as follows:
  480. * bit 0-11: offset
  481. * bit 12-15: register ID
  482. * bit 16-32: value
  483. * register ID is: 0x1 PHY, 0x2 Radio, 0x3 ILT
  484. */
  485. #define B43_INTERFSTACK_SIZE 26
  486. u32 interfstack[B43_INTERFSTACK_SIZE]; //FIXME: use a data structure
  487. /* Saved values from the NRSSI Slope calculation */
  488. s16 nrssi[2];
  489. s32 nrssislope;
  490. /* In memory nrssi lookup table. */
  491. s8 nrssi_lt[64];
  492. /* current channel */
  493. u8 channel;
  494. u16 lofcal;
  495. u16 initval; //FIXME rename?
  496. };
  497. /* Data structures for DMA transmission, per 80211 core. */
  498. struct b43_dma {
  499. struct b43_dmaring *tx_ring0;
  500. struct b43_dmaring *tx_ring1;
  501. struct b43_dmaring *tx_ring2;
  502. struct b43_dmaring *tx_ring3;
  503. struct b43_dmaring *tx_ring4;
  504. struct b43_dmaring *tx_ring5;
  505. struct b43_dmaring *rx_ring0;
  506. struct b43_dmaring *rx_ring3; /* only available on core.rev < 5 */
  507. };
  508. /* Data structures for PIO transmission, per 80211 core. */
  509. struct b43_pio {
  510. struct b43_pioqueue *queue0;
  511. struct b43_pioqueue *queue1;
  512. struct b43_pioqueue *queue2;
  513. struct b43_pioqueue *queue3;
  514. };
  515. /* Context information for a noise calculation (Link Quality). */
  516. struct b43_noise_calculation {
  517. u8 channel_at_start;
  518. bool calculation_running;
  519. u8 nr_samples;
  520. s8 samples[8][4];
  521. };
  522. struct b43_stats {
  523. u8 link_noise;
  524. /* Store the last TX/RX times here for updating the leds. */
  525. unsigned long last_tx;
  526. unsigned long last_rx;
  527. };
  528. struct b43_key {
  529. /* If keyconf is NULL, this key is disabled.
  530. * keyconf is a cookie. Don't derefenrence it outside of the set_key
  531. * path, because b43 doesn't own it. */
  532. struct ieee80211_key_conf *keyconf;
  533. u8 algorithm;
  534. };
  535. struct b43_wldev;
  536. /* Data structure for the WLAN parts (802.11 cores) of the b43 chip. */
  537. struct b43_wl {
  538. /* Pointer to the active wireless device on this chip */
  539. struct b43_wldev *current_dev;
  540. /* Pointer to the ieee80211 hardware data structure */
  541. struct ieee80211_hw *hw;
  542. spinlock_t irq_lock;
  543. struct mutex mutex;
  544. spinlock_t leds_lock;
  545. /* We can only have one operating interface (802.11 core)
  546. * at a time. General information about this interface follows.
  547. */
  548. /* Opaque ID of the operating interface from the ieee80211
  549. * subsystem. Do not modify.
  550. */
  551. int if_id;
  552. /* The MAC address of the operating interface. */
  553. u8 mac_addr[ETH_ALEN];
  554. /* Current BSSID */
  555. u8 bssid[ETH_ALEN];
  556. /* Interface type. (IEEE80211_IF_TYPE_XXX) */
  557. int if_type;
  558. /* Is the card operating in AP, STA or IBSS mode? */
  559. bool operating;
  560. /* filter flags */
  561. unsigned int filter_flags;
  562. /* Stats about the wireless interface */
  563. struct ieee80211_low_level_stats ieee_stats;
  564. struct hwrng rng;
  565. u8 rng_initialized;
  566. char rng_name[30 + 1];
  567. /* The RF-kill button */
  568. struct b43_rfkill rfkill;
  569. /* List of all wireless devices on this chip */
  570. struct list_head devlist;
  571. u8 nr_devs;
  572. };
  573. /* Pointers to the firmware data and meta information about it. */
  574. struct b43_firmware {
  575. /* Microcode */
  576. const struct firmware *ucode;
  577. /* PCM code */
  578. const struct firmware *pcm;
  579. /* Initial MMIO values for the firmware */
  580. const struct firmware *initvals;
  581. /* Initial MMIO values for the firmware, band-specific */
  582. const struct firmware *initvals_band;
  583. /* Firmware revision */
  584. u16 rev;
  585. /* Firmware patchlevel */
  586. u16 patch;
  587. };
  588. /* Device (802.11 core) initialization status. */
  589. enum {
  590. B43_STAT_UNINIT = 0, /* Uninitialized. */
  591. B43_STAT_INITIALIZED = 1, /* Initialized, but not started, yet. */
  592. B43_STAT_STARTED = 2, /* Up and running. */
  593. };
  594. #define b43_status(wldev) atomic_read(&(wldev)->__init_status)
  595. #define b43_set_status(wldev, stat) do { \
  596. atomic_set(&(wldev)->__init_status, (stat)); \
  597. smp_wmb(); \
  598. } while (0)
  599. /* XXX--- HOW LOCKING WORKS IN B43 ---XXX
  600. *
  601. * You should always acquire both, wl->mutex and wl->irq_lock unless:
  602. * - You don't need to acquire wl->irq_lock, if the interface is stopped.
  603. * - You don't need to acquire wl->mutex in the IRQ handler, IRQ tasklet
  604. * and packet TX path (and _ONLY_ there.)
  605. */
  606. /* Data structure for one wireless device (802.11 core) */
  607. struct b43_wldev {
  608. struct ssb_device *dev;
  609. struct b43_wl *wl;
  610. /* The device initialization status.
  611. * Use b43_status() to query. */
  612. atomic_t __init_status;
  613. /* Saved init status for handling suspend. */
  614. int suspend_init_status;
  615. bool __using_pio; /* Internal, use b43_using_pio(). */
  616. bool bad_frames_preempt; /* Use "Bad Frames Preemption" (default off) */
  617. bool reg124_set_0x4; /* Some variable to keep track of IRQ stuff. */
  618. bool short_preamble; /* TRUE, if short preamble is enabled. */
  619. bool short_slot; /* TRUE, if short slot timing is enabled. */
  620. bool radio_hw_enable; /* saved state of radio hardware enabled state */
  621. /* PHY/Radio device. */
  622. struct b43_phy phy;
  623. union {
  624. /* DMA engines. */
  625. struct b43_dma dma;
  626. /* PIO engines. */
  627. struct b43_pio pio;
  628. };
  629. /* Various statistics about the physical device. */
  630. struct b43_stats stats;
  631. /* The device LEDs. */
  632. struct b43_led led_tx;
  633. struct b43_led led_rx;
  634. struct b43_led led_assoc;
  635. struct b43_led led_radio;
  636. /* Reason code of the last interrupt. */
  637. u32 irq_reason;
  638. u32 dma_reason[6];
  639. /* saved irq enable/disable state bitfield. */
  640. u32 irq_savedstate;
  641. /* Link Quality calculation context. */
  642. struct b43_noise_calculation noisecalc;
  643. /* if > 0 MAC is suspended. if == 0 MAC is enabled. */
  644. int mac_suspended;
  645. /* Interrupt Service Routine tasklet (bottom-half) */
  646. struct tasklet_struct isr_tasklet;
  647. /* Periodic tasks */
  648. struct delayed_work periodic_work;
  649. unsigned int periodic_state;
  650. struct work_struct restart_work;
  651. /* encryption/decryption */
  652. u16 ktp; /* Key table pointer */
  653. u8 max_nr_keys;
  654. struct b43_key key[58];
  655. /* Cached beacon template while uploading the template. */
  656. struct sk_buff *cached_beacon;
  657. /* Firmware data */
  658. struct b43_firmware fw;
  659. /* Devicelist in struct b43_wl (all 802.11 cores) */
  660. struct list_head list;
  661. /* Debugging stuff follows. */
  662. #ifdef CONFIG_B43_DEBUG
  663. struct b43_dfsentry *dfsentry;
  664. #endif
  665. };
  666. static inline struct b43_wl *hw_to_b43_wl(struct ieee80211_hw *hw)
  667. {
  668. return hw->priv;
  669. }
  670. /* Helper function, which returns a boolean.
  671. * TRUE, if PIO is used; FALSE, if DMA is used.
  672. */
  673. #if defined(CONFIG_B43_DMA) && defined(CONFIG_B43_PIO)
  674. static inline int b43_using_pio(struct b43_wldev *dev)
  675. {
  676. return dev->__using_pio;
  677. }
  678. #elif defined(CONFIG_B43_DMA)
  679. static inline int b43_using_pio(struct b43_wldev *dev)
  680. {
  681. return 0;
  682. }
  683. #elif defined(CONFIG_B43_PIO)
  684. static inline int b43_using_pio(struct b43_wldev *dev)
  685. {
  686. return 1;
  687. }
  688. #else
  689. # error "Using neither DMA nor PIO? Confused..."
  690. #endif
  691. static inline struct b43_wldev *dev_to_b43_wldev(struct device *dev)
  692. {
  693. struct ssb_device *ssb_dev = dev_to_ssb_dev(dev);
  694. return ssb_get_drvdata(ssb_dev);
  695. }
  696. /* Is the device operating in a specified mode (IEEE80211_IF_TYPE_XXX). */
  697. static inline int b43_is_mode(struct b43_wl *wl, int type)
  698. {
  699. return (wl->operating && wl->if_type == type);
  700. }
  701. static inline u16 b43_read16(struct b43_wldev *dev, u16 offset)
  702. {
  703. return ssb_read16(dev->dev, offset);
  704. }
  705. static inline void b43_write16(struct b43_wldev *dev, u16 offset, u16 value)
  706. {
  707. ssb_write16(dev->dev, offset, value);
  708. }
  709. static inline u32 b43_read32(struct b43_wldev *dev, u16 offset)
  710. {
  711. return ssb_read32(dev->dev, offset);
  712. }
  713. static inline void b43_write32(struct b43_wldev *dev, u16 offset, u32 value)
  714. {
  715. ssb_write32(dev->dev, offset, value);
  716. }
  717. /* Message printing */
  718. void b43info(struct b43_wl *wl, const char *fmt, ...)
  719. __attribute__ ((format(printf, 2, 3)));
  720. void b43err(struct b43_wl *wl, const char *fmt, ...)
  721. __attribute__ ((format(printf, 2, 3)));
  722. void b43warn(struct b43_wl *wl, const char *fmt, ...)
  723. __attribute__ ((format(printf, 2, 3)));
  724. #if B43_DEBUG
  725. void b43dbg(struct b43_wl *wl, const char *fmt, ...)
  726. __attribute__ ((format(printf, 2, 3)));
  727. #else /* DEBUG */
  728. # define b43dbg(wl, fmt...) do { /* nothing */ } while (0)
  729. #endif /* DEBUG */
  730. /* A WARN_ON variant that vanishes when b43 debugging is disabled.
  731. * This _also_ evaluates the arg with debugging disabled. */
  732. #if B43_DEBUG
  733. # define B43_WARN_ON(x) WARN_ON(x)
  734. #else
  735. static inline bool __b43_warn_on_dummy(bool x) { return x; }
  736. # define B43_WARN_ON(x) __b43_warn_on_dummy(unlikely(!!(x)))
  737. #endif
  738. /** Limit a value between two limits */
  739. #ifdef limit_value
  740. # undef limit_value
  741. #endif
  742. #define limit_value(value, min, max) \
  743. ({ \
  744. typeof(value) __value = (value); \
  745. typeof(value) __min = (min); \
  746. typeof(value) __max = (max); \
  747. if (__value < __min) \
  748. __value = __min; \
  749. else if (__value > __max) \
  750. __value = __max; \
  751. __value; \
  752. })
  753. /* Convert an integer to a Q5.2 value */
  754. #define INT_TO_Q52(i) ((i) << 2)
  755. /* Convert a Q5.2 value to an integer (precision loss!) */
  756. #define Q52_TO_INT(q52) ((q52) >> 2)
  757. /* Macros for printing a value in Q5.2 format */
  758. #define Q52_FMT "%u.%u"
  759. #define Q52_ARG(q52) Q52_TO_INT(q52), ((((q52) & 0x3) * 100) / 4)
  760. #endif /* B43_H_ */