adm8211.c 55 KB

1234567891011121314151617181920212223242526272829303132333435363738394041424344454647484950515253545556575859606162636465666768697071727374757677787980818283848586878889909192939495969798991001011021031041051061071081091101111121131141151161171181191201211221231241251261271281291301311321331341351361371381391401411421431441451461471481491501511521531541551561571581591601611621631641651661671681691701711721731741751761771781791801811821831841851861871881891901911921931941951961971981992002012022032042052062072082092102112122132142152162172182192202212222232242252262272282292302312322332342352362372382392402412422432442452462472482492502512522532542552562572582592602612622632642652662672682692702712722732742752762772782792802812822832842852862872882892902912922932942952962972982993003013023033043053063073083093103113123133143153163173183193203213223233243253263273283293303313323333343353363373383393403413423433443453463473483493503513523533543553563573583593603613623633643653663673683693703713723733743753763773783793803813823833843853863873883893903913923933943953963973983994004014024034044054064074084094104114124134144154164174184194204214224234244254264274284294304314324334344354364374384394404414424434444454464474484494504514524534544554564574584594604614624634644654664674684694704714724734744754764774784794804814824834844854864874884894904914924934944954964974984995005015025035045055065075085095105115125135145155165175185195205215225235245255265275285295305315325335345355365375385395405415425435445455465475485495505515525535545555565575585595605615625635645655665675685695705715725735745755765775785795805815825835845855865875885895905915925935945955965975985996006016026036046056066076086096106116126136146156166176186196206216226236246256266276286296306316326336346356366376386396406416426436446456466476486496506516526536546556566576586596606616626636646656666676686696706716726736746756766776786796806816826836846856866876886896906916926936946956966976986997007017027037047057067077087097107117127137147157167177187197207217227237247257267277287297307317327337347357367377387397407417427437447457467477487497507517527537547557567577587597607617627637647657667677687697707717727737747757767777787797807817827837847857867877887897907917927937947957967977987998008018028038048058068078088098108118128138148158168178188198208218228238248258268278288298308318328338348358368378388398408418428438448458468478488498508518528538548558568578588598608618628638648658668678688698708718728738748758768778788798808818828838848858868878888898908918928938948958968978988999009019029039049059069079089099109119129139149159169179189199209219229239249259269279289299309319329339349359369379389399409419429439449459469479489499509519529539549559569579589599609619629639649659669679689699709719729739749759769779789799809819829839849859869879889899909919929939949959969979989991000100110021003100410051006100710081009101010111012101310141015101610171018101910201021102210231024102510261027102810291030103110321033103410351036103710381039104010411042104310441045104610471048104910501051105210531054105510561057105810591060106110621063106410651066106710681069107010711072107310741075107610771078107910801081108210831084108510861087108810891090109110921093109410951096109710981099110011011102110311041105110611071108110911101111111211131114111511161117111811191120112111221123112411251126112711281129113011311132113311341135113611371138113911401141114211431144114511461147114811491150115111521153115411551156115711581159116011611162116311641165116611671168116911701171117211731174117511761177117811791180118111821183118411851186118711881189119011911192119311941195119611971198119912001201120212031204120512061207120812091210121112121213121412151216121712181219122012211222122312241225122612271228122912301231123212331234123512361237123812391240124112421243124412451246124712481249125012511252125312541255125612571258125912601261126212631264126512661267126812691270127112721273127412751276127712781279128012811282128312841285128612871288128912901291129212931294129512961297129812991300130113021303130413051306130713081309131013111312131313141315131613171318131913201321132213231324132513261327132813291330133113321333133413351336133713381339134013411342134313441345134613471348134913501351135213531354135513561357135813591360136113621363136413651366136713681369137013711372137313741375137613771378137913801381138213831384138513861387138813891390139113921393139413951396139713981399140014011402140314041405140614071408140914101411141214131414141514161417141814191420142114221423142414251426142714281429143014311432143314341435143614371438143914401441144214431444144514461447144814491450145114521453145414551456145714581459146014611462146314641465146614671468146914701471147214731474147514761477147814791480148114821483148414851486148714881489149014911492149314941495149614971498149915001501150215031504150515061507150815091510151115121513151415151516151715181519152015211522152315241525152615271528152915301531153215331534153515361537153815391540154115421543154415451546154715481549155015511552155315541555155615571558155915601561156215631564156515661567156815691570157115721573157415751576157715781579158015811582158315841585158615871588158915901591159215931594159515961597159815991600160116021603160416051606160716081609161016111612161316141615161616171618161916201621162216231624162516261627162816291630163116321633163416351636163716381639164016411642164316441645164616471648164916501651165216531654165516561657165816591660166116621663166416651666166716681669167016711672167316741675167616771678167916801681168216831684168516861687168816891690169116921693169416951696169716981699170017011702170317041705170617071708170917101711171217131714171517161717171817191720172117221723172417251726172717281729173017311732173317341735173617371738173917401741174217431744174517461747174817491750175117521753175417551756175717581759176017611762176317641765176617671768176917701771177217731774177517761777177817791780178117821783178417851786178717881789179017911792179317941795179617971798179918001801180218031804180518061807180818091810181118121813181418151816181718181819182018211822182318241825182618271828182918301831183218331834183518361837183818391840184118421843184418451846184718481849185018511852185318541855185618571858185918601861186218631864186518661867186818691870187118721873187418751876187718781879188018811882188318841885188618871888188918901891189218931894189518961897189818991900190119021903190419051906190719081909191019111912191319141915191619171918191919201921192219231924192519261927192819291930193119321933193419351936193719381939194019411942194319441945194619471948194919501951195219531954195519561957195819591960196119621963196419651966196719681969197019711972197319741975197619771978197919801981198219831984198519861987198819891990199119921993199419951996199719981999200020012002200320042005200620072008200920102011201220132014201520162017201820192020202120222023202420252026202720282029203020312032203320342035203620372038203920402041204220432044204520462047204820492050205120522053
  1. /*
  2. * Linux device driver for ADMtek ADM8211 (IEEE 802.11b MAC/BBP)
  3. *
  4. * Copyright (c) 2003, Jouni Malinen <j@w1.fi>
  5. * Copyright (c) 2004-2007, Michael Wu <flamingice@sourmilk.net>
  6. * Some parts copyright (c) 2003 by David Young <dyoung@pobox.com>
  7. * and used with permission.
  8. *
  9. * Much thanks to Infineon-ADMtek for their support of this driver.
  10. *
  11. * This program is free software; you can redistribute it and/or modify
  12. * it under the terms of the GNU General Public License version 2 as
  13. * published by the Free Software Foundation. See README and COPYING for
  14. * more details.
  15. */
  16. #include <linux/init.h>
  17. #include <linux/if.h>
  18. #include <linux/skbuff.h>
  19. #include <linux/etherdevice.h>
  20. #include <linux/pci.h>
  21. #include <linux/delay.h>
  22. #include <linux/crc32.h>
  23. #include <linux/eeprom_93cx6.h>
  24. #include <net/mac80211.h>
  25. #include "adm8211.h"
  26. MODULE_AUTHOR("Michael Wu <flamingice@sourmilk.net>");
  27. MODULE_AUTHOR("Jouni Malinen <j@w1.fi>");
  28. MODULE_DESCRIPTION("Driver for IEEE 802.11b wireless cards based on ADMtek ADM8211");
  29. MODULE_SUPPORTED_DEVICE("ADM8211");
  30. MODULE_LICENSE("GPL");
  31. static unsigned int tx_ring_size __read_mostly = 16;
  32. static unsigned int rx_ring_size __read_mostly = 16;
  33. module_param(tx_ring_size, uint, 0);
  34. module_param(rx_ring_size, uint, 0);
  35. static struct pci_device_id adm8211_pci_id_table[] __devinitdata = {
  36. /* ADMtek ADM8211 */
  37. { PCI_DEVICE(0x10B7, 0x6000) }, /* 3Com 3CRSHPW796 */
  38. { PCI_DEVICE(0x1200, 0x8201) }, /* ? */
  39. { PCI_DEVICE(0x1317, 0x8201) }, /* ADM8211A */
  40. { PCI_DEVICE(0x1317, 0x8211) }, /* ADM8211B/C */
  41. { 0 }
  42. };
  43. static void adm8211_eeprom_register_read(struct eeprom_93cx6 *eeprom)
  44. {
  45. struct adm8211_priv *priv = eeprom->data;
  46. u32 reg = ADM8211_CSR_READ(SPR);
  47. eeprom->reg_data_in = reg & ADM8211_SPR_SDI;
  48. eeprom->reg_data_out = reg & ADM8211_SPR_SDO;
  49. eeprom->reg_data_clock = reg & ADM8211_SPR_SCLK;
  50. eeprom->reg_chip_select = reg & ADM8211_SPR_SCS;
  51. }
  52. static void adm8211_eeprom_register_write(struct eeprom_93cx6 *eeprom)
  53. {
  54. struct adm8211_priv *priv = eeprom->data;
  55. u32 reg = 0x4000 | ADM8211_SPR_SRS;
  56. if (eeprom->reg_data_in)
  57. reg |= ADM8211_SPR_SDI;
  58. if (eeprom->reg_data_out)
  59. reg |= ADM8211_SPR_SDO;
  60. if (eeprom->reg_data_clock)
  61. reg |= ADM8211_SPR_SCLK;
  62. if (eeprom->reg_chip_select)
  63. reg |= ADM8211_SPR_SCS;
  64. ADM8211_CSR_WRITE(SPR, reg);
  65. ADM8211_CSR_READ(SPR); /* eeprom_delay */
  66. }
  67. static int adm8211_read_eeprom(struct ieee80211_hw *dev)
  68. {
  69. struct adm8211_priv *priv = dev->priv;
  70. unsigned int words, i;
  71. struct ieee80211_chan_range chan_range;
  72. u16 cr49;
  73. struct eeprom_93cx6 eeprom = {
  74. .data = priv,
  75. .register_read = adm8211_eeprom_register_read,
  76. .register_write = adm8211_eeprom_register_write
  77. };
  78. if (ADM8211_CSR_READ(CSR_TEST0) & ADM8211_CSR_TEST0_EPTYP) {
  79. /* 256 * 16-bit = 512 bytes */
  80. eeprom.width = PCI_EEPROM_WIDTH_93C66;
  81. words = 256;
  82. } else {
  83. /* 64 * 16-bit = 128 bytes */
  84. eeprom.width = PCI_EEPROM_WIDTH_93C46;
  85. words = 64;
  86. }
  87. priv->eeprom_len = words * 2;
  88. priv->eeprom = kmalloc(priv->eeprom_len, GFP_KERNEL);
  89. if (!priv->eeprom)
  90. return -ENOMEM;
  91. eeprom_93cx6_multiread(&eeprom, 0, (__le16 __force *)priv->eeprom, words);
  92. cr49 = le16_to_cpu(priv->eeprom->cr49);
  93. priv->rf_type = (cr49 >> 3) & 0x7;
  94. switch (priv->rf_type) {
  95. case ADM8211_TYPE_INTERSIL:
  96. case ADM8211_TYPE_RFMD:
  97. case ADM8211_TYPE_MARVEL:
  98. case ADM8211_TYPE_AIROHA:
  99. case ADM8211_TYPE_ADMTEK:
  100. break;
  101. default:
  102. if (priv->pdev->revision < ADM8211_REV_CA)
  103. priv->rf_type = ADM8211_TYPE_RFMD;
  104. else
  105. priv->rf_type = ADM8211_TYPE_AIROHA;
  106. printk(KERN_WARNING "%s (adm8211): Unknown RFtype %d\n",
  107. pci_name(priv->pdev), (cr49 >> 3) & 0x7);
  108. }
  109. priv->bbp_type = cr49 & 0x7;
  110. switch (priv->bbp_type) {
  111. case ADM8211_TYPE_INTERSIL:
  112. case ADM8211_TYPE_RFMD:
  113. case ADM8211_TYPE_MARVEL:
  114. case ADM8211_TYPE_AIROHA:
  115. case ADM8211_TYPE_ADMTEK:
  116. break;
  117. default:
  118. if (priv->pdev->revision < ADM8211_REV_CA)
  119. priv->bbp_type = ADM8211_TYPE_RFMD;
  120. else
  121. priv->bbp_type = ADM8211_TYPE_ADMTEK;
  122. printk(KERN_WARNING "%s (adm8211): Unknown BBPtype: %d\n",
  123. pci_name(priv->pdev), cr49 >> 3);
  124. }
  125. if (priv->eeprom->country_code >= ARRAY_SIZE(cranges)) {
  126. printk(KERN_WARNING "%s (adm8211): Invalid country code (%d)\n",
  127. pci_name(priv->pdev), priv->eeprom->country_code);
  128. chan_range = cranges[2];
  129. } else
  130. chan_range = cranges[priv->eeprom->country_code];
  131. printk(KERN_DEBUG "%s (adm8211): Channel range: %d - %d\n",
  132. pci_name(priv->pdev), (int)chan_range.min, (int)chan_range.max);
  133. priv->modes[0].num_channels = chan_range.max - chan_range.min + 1;
  134. priv->modes[0].channels = priv->channels;
  135. memcpy(priv->channels, adm8211_channels, sizeof(adm8211_channels));
  136. for (i = 1; i <= ARRAY_SIZE(adm8211_channels); i++)
  137. if (i >= chan_range.min && i <= chan_range.max)
  138. priv->channels[i - 1].flag =
  139. IEEE80211_CHAN_W_SCAN |
  140. IEEE80211_CHAN_W_ACTIVE_SCAN |
  141. IEEE80211_CHAN_W_IBSS;
  142. switch (priv->eeprom->specific_bbptype) {
  143. case ADM8211_BBP_RFMD3000:
  144. case ADM8211_BBP_RFMD3002:
  145. case ADM8211_BBP_ADM8011:
  146. priv->specific_bbptype = priv->eeprom->specific_bbptype;
  147. break;
  148. default:
  149. if (priv->pdev->revision < ADM8211_REV_CA)
  150. priv->specific_bbptype = ADM8211_BBP_RFMD3000;
  151. else
  152. priv->specific_bbptype = ADM8211_BBP_ADM8011;
  153. printk(KERN_WARNING "%s (adm8211): Unknown specific BBP: %d\n",
  154. pci_name(priv->pdev), priv->eeprom->specific_bbptype);
  155. }
  156. switch (priv->eeprom->specific_rftype) {
  157. case ADM8211_RFMD2948:
  158. case ADM8211_RFMD2958:
  159. case ADM8211_RFMD2958_RF3000_CONTROL_POWER:
  160. case ADM8211_MAX2820:
  161. case ADM8211_AL2210L:
  162. priv->transceiver_type = priv->eeprom->specific_rftype;
  163. break;
  164. default:
  165. if (priv->pdev->revision == ADM8211_REV_BA)
  166. priv->transceiver_type = ADM8211_RFMD2958_RF3000_CONTROL_POWER;
  167. else if (priv->pdev->revision == ADM8211_REV_CA)
  168. priv->transceiver_type = ADM8211_AL2210L;
  169. else if (priv->pdev->revision == ADM8211_REV_AB)
  170. priv->transceiver_type = ADM8211_RFMD2948;
  171. printk(KERN_WARNING "%s (adm8211): Unknown transceiver: %d\n",
  172. pci_name(priv->pdev), priv->eeprom->specific_rftype);
  173. break;
  174. }
  175. printk(KERN_DEBUG "%s (adm8211): RFtype=%d BBPtype=%d Specific BBP=%d "
  176. "Transceiver=%d\n", pci_name(priv->pdev), priv->rf_type,
  177. priv->bbp_type, priv->specific_bbptype, priv->transceiver_type);
  178. return 0;
  179. }
  180. static inline void adm8211_write_sram(struct ieee80211_hw *dev,
  181. u32 addr, u32 data)
  182. {
  183. struct adm8211_priv *priv = dev->priv;
  184. ADM8211_CSR_WRITE(WEPCTL, addr | ADM8211_WEPCTL_TABLE_WR |
  185. (priv->pdev->revision < ADM8211_REV_BA ?
  186. 0 : ADM8211_WEPCTL_SEL_WEPTABLE ));
  187. ADM8211_CSR_READ(WEPCTL);
  188. msleep(1);
  189. ADM8211_CSR_WRITE(WESK, data);
  190. ADM8211_CSR_READ(WESK);
  191. msleep(1);
  192. }
  193. static void adm8211_write_sram_bytes(struct ieee80211_hw *dev,
  194. unsigned int addr, u8 *buf,
  195. unsigned int len)
  196. {
  197. struct adm8211_priv *priv = dev->priv;
  198. u32 reg = ADM8211_CSR_READ(WEPCTL);
  199. unsigned int i;
  200. if (priv->pdev->revision < ADM8211_REV_BA) {
  201. for (i = 0; i < len; i += 2) {
  202. u16 val = buf[i] | (buf[i + 1] << 8);
  203. adm8211_write_sram(dev, addr + i / 2, val);
  204. }
  205. } else {
  206. for (i = 0; i < len; i += 4) {
  207. u32 val = (buf[i + 0] << 0 ) | (buf[i + 1] << 8 ) |
  208. (buf[i + 2] << 16) | (buf[i + 3] << 24);
  209. adm8211_write_sram(dev, addr + i / 4, val);
  210. }
  211. }
  212. ADM8211_CSR_WRITE(WEPCTL, reg);
  213. }
  214. static void adm8211_clear_sram(struct ieee80211_hw *dev)
  215. {
  216. struct adm8211_priv *priv = dev->priv;
  217. u32 reg = ADM8211_CSR_READ(WEPCTL);
  218. unsigned int addr;
  219. for (addr = 0; addr < ADM8211_SRAM_SIZE; addr++)
  220. adm8211_write_sram(dev, addr, 0);
  221. ADM8211_CSR_WRITE(WEPCTL, reg);
  222. }
  223. static int adm8211_get_stats(struct ieee80211_hw *dev,
  224. struct ieee80211_low_level_stats *stats)
  225. {
  226. struct adm8211_priv *priv = dev->priv;
  227. memcpy(stats, &priv->stats, sizeof(*stats));
  228. return 0;
  229. }
  230. static int adm8211_get_tx_stats(struct ieee80211_hw *dev,
  231. struct ieee80211_tx_queue_stats *stats)
  232. {
  233. struct adm8211_priv *priv = dev->priv;
  234. struct ieee80211_tx_queue_stats_data *data = &stats->data[0];
  235. data->len = priv->cur_tx - priv->dirty_tx;
  236. data->limit = priv->tx_ring_size - 2;
  237. data->count = priv->dirty_tx;
  238. return 0;
  239. }
  240. static void adm8211_interrupt_tci(struct ieee80211_hw *dev)
  241. {
  242. struct adm8211_priv *priv = dev->priv;
  243. unsigned int dirty_tx;
  244. spin_lock(&priv->lock);
  245. for (dirty_tx = priv->dirty_tx; priv->cur_tx - dirty_tx; dirty_tx++) {
  246. unsigned int entry = dirty_tx % priv->tx_ring_size;
  247. u32 status = le32_to_cpu(priv->tx_ring[entry].status);
  248. struct ieee80211_tx_status tx_status;
  249. struct adm8211_tx_ring_info *info;
  250. struct sk_buff *skb;
  251. if (status & TDES0_CONTROL_OWN ||
  252. !(status & TDES0_CONTROL_DONE))
  253. break;
  254. info = &priv->tx_buffers[entry];
  255. skb = info->skb;
  256. /* TODO: check TDES0_STATUS_TUF and TDES0_STATUS_TRO */
  257. pci_unmap_single(priv->pdev, info->mapping,
  258. info->skb->len, PCI_DMA_TODEVICE);
  259. memset(&tx_status, 0, sizeof(tx_status));
  260. skb_pull(skb, sizeof(struct adm8211_tx_hdr));
  261. memcpy(skb_push(skb, info->hdrlen), skb->cb, info->hdrlen);
  262. memcpy(&tx_status.control, &info->tx_control,
  263. sizeof(tx_status.control));
  264. if (!(tx_status.control.flags & IEEE80211_TXCTL_NO_ACK)) {
  265. if (status & TDES0_STATUS_ES)
  266. tx_status.excessive_retries = 1;
  267. else
  268. tx_status.flags |= IEEE80211_TX_STATUS_ACK;
  269. }
  270. ieee80211_tx_status_irqsafe(dev, skb, &tx_status);
  271. info->skb = NULL;
  272. }
  273. if (priv->cur_tx - dirty_tx < priv->tx_ring_size - 2)
  274. ieee80211_wake_queue(dev, 0);
  275. priv->dirty_tx = dirty_tx;
  276. spin_unlock(&priv->lock);
  277. }
  278. static void adm8211_interrupt_rci(struct ieee80211_hw *dev)
  279. {
  280. struct adm8211_priv *priv = dev->priv;
  281. unsigned int entry = priv->cur_rx % priv->rx_ring_size;
  282. u32 status;
  283. unsigned int pktlen;
  284. struct sk_buff *skb, *newskb;
  285. unsigned int limit = priv->rx_ring_size;
  286. static const u8 rate_tbl[] = {10, 20, 55, 110, 220};
  287. u8 rssi, rate;
  288. while (!(priv->rx_ring[entry].status & cpu_to_le32(RDES0_STATUS_OWN))) {
  289. if (!limit--)
  290. break;
  291. status = le32_to_cpu(priv->rx_ring[entry].status);
  292. rate = (status & RDES0_STATUS_RXDR) >> 12;
  293. rssi = le32_to_cpu(priv->rx_ring[entry].length) &
  294. RDES1_STATUS_RSSI;
  295. pktlen = status & RDES0_STATUS_FL;
  296. if (pktlen > RX_PKT_SIZE) {
  297. if (net_ratelimit())
  298. printk(KERN_DEBUG "%s: frame too long (%d)\n",
  299. wiphy_name(dev->wiphy), pktlen);
  300. pktlen = RX_PKT_SIZE;
  301. }
  302. if (!priv->soft_rx_crc && status & RDES0_STATUS_ES) {
  303. skb = NULL; /* old buffer will be reused */
  304. /* TODO: update RX error stats */
  305. /* TODO: check RDES0_STATUS_CRC*E */
  306. } else if (pktlen < RX_COPY_BREAK) {
  307. skb = dev_alloc_skb(pktlen);
  308. if (skb) {
  309. pci_dma_sync_single_for_cpu(
  310. priv->pdev,
  311. priv->rx_buffers[entry].mapping,
  312. pktlen, PCI_DMA_FROMDEVICE);
  313. memcpy(skb_put(skb, pktlen),
  314. skb_tail_pointer(priv->rx_buffers[entry].skb),
  315. pktlen);
  316. pci_dma_sync_single_for_device(
  317. priv->pdev,
  318. priv->rx_buffers[entry].mapping,
  319. RX_PKT_SIZE, PCI_DMA_FROMDEVICE);
  320. }
  321. } else {
  322. newskb = dev_alloc_skb(RX_PKT_SIZE);
  323. if (newskb) {
  324. skb = priv->rx_buffers[entry].skb;
  325. skb_put(skb, pktlen);
  326. pci_unmap_single(
  327. priv->pdev,
  328. priv->rx_buffers[entry].mapping,
  329. RX_PKT_SIZE, PCI_DMA_FROMDEVICE);
  330. priv->rx_buffers[entry].skb = newskb;
  331. priv->rx_buffers[entry].mapping =
  332. pci_map_single(priv->pdev,
  333. skb_tail_pointer(newskb),
  334. RX_PKT_SIZE,
  335. PCI_DMA_FROMDEVICE);
  336. } else {
  337. skb = NULL;
  338. /* TODO: update rx dropped stats */
  339. }
  340. priv->rx_ring[entry].buffer1 =
  341. cpu_to_le32(priv->rx_buffers[entry].mapping);
  342. }
  343. priv->rx_ring[entry].status = cpu_to_le32(RDES0_STATUS_OWN |
  344. RDES0_STATUS_SQL);
  345. priv->rx_ring[entry].length =
  346. cpu_to_le32(RX_PKT_SIZE |
  347. (entry == priv->rx_ring_size - 1 ?
  348. RDES1_CONTROL_RER : 0));
  349. if (skb) {
  350. struct ieee80211_rx_status rx_status = {0};
  351. if (priv->pdev->revision < ADM8211_REV_CA)
  352. rx_status.ssi = rssi;
  353. else
  354. rx_status.ssi = 100 - rssi;
  355. if (rate <= 4)
  356. rx_status.rate = rate_tbl[rate];
  357. rx_status.channel = priv->channel;
  358. rx_status.freq = adm8211_channels[priv->channel - 1].freq;
  359. rx_status.phymode = MODE_IEEE80211B;
  360. ieee80211_rx_irqsafe(dev, skb, &rx_status);
  361. }
  362. entry = (++priv->cur_rx) % priv->rx_ring_size;
  363. }
  364. /* TODO: check LPC and update stats? */
  365. }
  366. static irqreturn_t adm8211_interrupt(int irq, void *dev_id)
  367. {
  368. #define ADM8211_INT(x) \
  369. do { \
  370. if (unlikely(stsr & ADM8211_STSR_ ## x)) \
  371. printk(KERN_DEBUG "%s: " #x "\n", wiphy_name(dev->wiphy)); \
  372. } while (0)
  373. struct ieee80211_hw *dev = dev_id;
  374. struct adm8211_priv *priv = dev->priv;
  375. u32 stsr = ADM8211_CSR_READ(STSR);
  376. ADM8211_CSR_WRITE(STSR, stsr);
  377. if (stsr == 0xffffffff)
  378. return IRQ_HANDLED;
  379. if (!(stsr & (ADM8211_STSR_NISS | ADM8211_STSR_AISS)))
  380. return IRQ_HANDLED;
  381. if (stsr & ADM8211_STSR_RCI)
  382. adm8211_interrupt_rci(dev);
  383. if (stsr & ADM8211_STSR_TCI)
  384. adm8211_interrupt_tci(dev);
  385. /*ADM8211_INT(LinkOn);*/
  386. /*ADM8211_INT(LinkOff);*/
  387. ADM8211_INT(PCF);
  388. ADM8211_INT(BCNTC);
  389. ADM8211_INT(GPINT);
  390. ADM8211_INT(ATIMTC);
  391. ADM8211_INT(TSFTF);
  392. ADM8211_INT(TSCZ);
  393. ADM8211_INT(SQL);
  394. ADM8211_INT(WEPTD);
  395. ADM8211_INT(ATIME);
  396. /*ADM8211_INT(TBTT);*/
  397. ADM8211_INT(TEIS);
  398. ADM8211_INT(FBE);
  399. ADM8211_INT(REIS);
  400. ADM8211_INT(GPTT);
  401. ADM8211_INT(RPS);
  402. ADM8211_INT(RDU);
  403. ADM8211_INT(TUF);
  404. /*ADM8211_INT(TRT);*/
  405. /*ADM8211_INT(TLT);*/
  406. /*ADM8211_INT(TDU);*/
  407. ADM8211_INT(TPS);
  408. return IRQ_HANDLED;
  409. #undef ADM8211_INT
  410. }
  411. #define WRITE_SYN(name,v_mask,v_shift,a_mask,a_shift,bits,prewrite,postwrite)\
  412. static void adm8211_rf_write_syn_ ## name (struct ieee80211_hw *dev, \
  413. u16 addr, u32 value) { \
  414. struct adm8211_priv *priv = dev->priv; \
  415. unsigned int i; \
  416. u32 reg, bitbuf; \
  417. \
  418. value &= v_mask; \
  419. addr &= a_mask; \
  420. bitbuf = (value << v_shift) | (addr << a_shift); \
  421. \
  422. ADM8211_CSR_WRITE(SYNRF, ADM8211_SYNRF_IF_SELECT_1); \
  423. ADM8211_CSR_READ(SYNRF); \
  424. ADM8211_CSR_WRITE(SYNRF, ADM8211_SYNRF_IF_SELECT_0); \
  425. ADM8211_CSR_READ(SYNRF); \
  426. \
  427. if (prewrite) { \
  428. ADM8211_CSR_WRITE(SYNRF, ADM8211_SYNRF_WRITE_SYNDATA_0); \
  429. ADM8211_CSR_READ(SYNRF); \
  430. } \
  431. \
  432. for (i = 0; i <= bits; i++) { \
  433. if (bitbuf & (1 << (bits - i))) \
  434. reg = ADM8211_SYNRF_WRITE_SYNDATA_1; \
  435. else \
  436. reg = ADM8211_SYNRF_WRITE_SYNDATA_0; \
  437. \
  438. ADM8211_CSR_WRITE(SYNRF, reg); \
  439. ADM8211_CSR_READ(SYNRF); \
  440. \
  441. ADM8211_CSR_WRITE(SYNRF, reg | ADM8211_SYNRF_WRITE_CLOCK_1); \
  442. ADM8211_CSR_READ(SYNRF); \
  443. ADM8211_CSR_WRITE(SYNRF, reg | ADM8211_SYNRF_WRITE_CLOCK_0); \
  444. ADM8211_CSR_READ(SYNRF); \
  445. } \
  446. \
  447. if (postwrite == 1) { \
  448. ADM8211_CSR_WRITE(SYNRF, reg | ADM8211_SYNRF_IF_SELECT_0); \
  449. ADM8211_CSR_READ(SYNRF); \
  450. } \
  451. if (postwrite == 2) { \
  452. ADM8211_CSR_WRITE(SYNRF, reg | ADM8211_SYNRF_IF_SELECT_1); \
  453. ADM8211_CSR_READ(SYNRF); \
  454. } \
  455. \
  456. ADM8211_CSR_WRITE(SYNRF, 0); \
  457. ADM8211_CSR_READ(SYNRF); \
  458. }
  459. WRITE_SYN(max2820, 0x00FFF, 0, 0x0F, 12, 15, 1, 1)
  460. WRITE_SYN(al2210l, 0xFFFFF, 4, 0x0F, 0, 23, 1, 1)
  461. WRITE_SYN(rfmd2958, 0x3FFFF, 0, 0x1F, 18, 23, 0, 1)
  462. WRITE_SYN(rfmd2948, 0x0FFFF, 4, 0x0F, 0, 21, 0, 2)
  463. #undef WRITE_SYN
  464. static int adm8211_write_bbp(struct ieee80211_hw *dev, u8 addr, u8 data)
  465. {
  466. struct adm8211_priv *priv = dev->priv;
  467. unsigned int timeout;
  468. u32 reg;
  469. timeout = 10;
  470. while (timeout > 0) {
  471. reg = ADM8211_CSR_READ(BBPCTL);
  472. if (!(reg & (ADM8211_BBPCTL_WR | ADM8211_BBPCTL_RD)))
  473. break;
  474. timeout--;
  475. msleep(2);
  476. }
  477. if (timeout == 0) {
  478. printk(KERN_DEBUG "%s: adm8211_write_bbp(%d,%d) failed"
  479. " prewrite (reg=0x%08x)\n",
  480. wiphy_name(dev->wiphy), addr, data, reg);
  481. return -ETIMEDOUT;
  482. }
  483. switch (priv->bbp_type) {
  484. case ADM8211_TYPE_INTERSIL:
  485. reg = ADM8211_BBPCTL_MMISEL; /* three wire interface */
  486. break;
  487. case ADM8211_TYPE_RFMD:
  488. reg = (0x20 << 24) | ADM8211_BBPCTL_TXCE | ADM8211_BBPCTL_CCAP |
  489. (0x01 << 18);
  490. break;
  491. case ADM8211_TYPE_ADMTEK:
  492. reg = (0x20 << 24) | ADM8211_BBPCTL_TXCE | ADM8211_BBPCTL_CCAP |
  493. (0x05 << 18);
  494. break;
  495. }
  496. reg |= ADM8211_BBPCTL_WR | (addr << 8) | data;
  497. ADM8211_CSR_WRITE(BBPCTL, reg);
  498. timeout = 10;
  499. while (timeout > 0) {
  500. reg = ADM8211_CSR_READ(BBPCTL);
  501. if (!(reg & ADM8211_BBPCTL_WR))
  502. break;
  503. timeout--;
  504. msleep(2);
  505. }
  506. if (timeout == 0) {
  507. ADM8211_CSR_WRITE(BBPCTL, ADM8211_CSR_READ(BBPCTL) &
  508. ~ADM8211_BBPCTL_WR);
  509. printk(KERN_DEBUG "%s: adm8211_write_bbp(%d,%d) failed"
  510. " postwrite (reg=0x%08x)\n",
  511. wiphy_name(dev->wiphy), addr, data, reg);
  512. return -ETIMEDOUT;
  513. }
  514. return 0;
  515. }
  516. static int adm8211_rf_set_channel(struct ieee80211_hw *dev, unsigned int chan)
  517. {
  518. static const u32 adm8211_rfmd2958_reg5[] =
  519. {0x22BD, 0x22D2, 0x22E8, 0x22FE, 0x2314, 0x232A, 0x2340,
  520. 0x2355, 0x236B, 0x2381, 0x2397, 0x23AD, 0x23C2, 0x23F7};
  521. static const u32 adm8211_rfmd2958_reg6[] =
  522. {0x05D17, 0x3A2E8, 0x2E8BA, 0x22E8B, 0x1745D, 0x0BA2E, 0x00000,
  523. 0x345D1, 0x28BA2, 0x1D174, 0x11745, 0x05D17, 0x3A2E8, 0x11745};
  524. struct adm8211_priv *priv = dev->priv;
  525. u8 ant_power = priv->ant_power > 0x3F ?
  526. priv->eeprom->antenna_power[chan - 1] : priv->ant_power;
  527. u8 tx_power = priv->tx_power > 0x3F ?
  528. priv->eeprom->tx_power[chan - 1] : priv->tx_power;
  529. u8 lpf_cutoff = priv->lpf_cutoff == 0xFF ?
  530. priv->eeprom->lpf_cutoff[chan - 1] : priv->lpf_cutoff;
  531. u8 lnags_thresh = priv->lnags_threshold == 0xFF ?
  532. priv->eeprom->lnags_threshold[chan - 1] : priv->lnags_threshold;
  533. u32 reg;
  534. ADM8211_IDLE();
  535. /* Program synthesizer to new channel */
  536. switch (priv->transceiver_type) {
  537. case ADM8211_RFMD2958:
  538. case ADM8211_RFMD2958_RF3000_CONTROL_POWER:
  539. adm8211_rf_write_syn_rfmd2958(dev, 0x00, 0x04007);
  540. adm8211_rf_write_syn_rfmd2958(dev, 0x02, 0x00033);
  541. adm8211_rf_write_syn_rfmd2958(dev, 0x05,
  542. adm8211_rfmd2958_reg5[chan - 1]);
  543. adm8211_rf_write_syn_rfmd2958(dev, 0x06,
  544. adm8211_rfmd2958_reg6[chan - 1]);
  545. break;
  546. case ADM8211_RFMD2948:
  547. adm8211_rf_write_syn_rfmd2948(dev, SI4126_MAIN_CONF,
  548. SI4126_MAIN_XINDIV2);
  549. adm8211_rf_write_syn_rfmd2948(dev, SI4126_POWERDOWN,
  550. SI4126_POWERDOWN_PDIB |
  551. SI4126_POWERDOWN_PDRB);
  552. adm8211_rf_write_syn_rfmd2948(dev, SI4126_PHASE_DET_GAIN, 0);
  553. adm8211_rf_write_syn_rfmd2948(dev, SI4126_RF2_N_DIV,
  554. (chan == 14 ?
  555. 2110 : (2033 + (chan * 5))));
  556. adm8211_rf_write_syn_rfmd2948(dev, SI4126_IF_N_DIV, 1496);
  557. adm8211_rf_write_syn_rfmd2948(dev, SI4126_RF2_R_DIV, 44);
  558. adm8211_rf_write_syn_rfmd2948(dev, SI4126_IF_R_DIV, 44);
  559. break;
  560. case ADM8211_MAX2820:
  561. adm8211_rf_write_syn_max2820(dev, 0x3,
  562. (chan == 14 ? 0x054 : (0x7 + (chan * 5))));
  563. break;
  564. case ADM8211_AL2210L:
  565. adm8211_rf_write_syn_al2210l(dev, 0x0,
  566. (chan == 14 ? 0x229B4 : (0x22967 + (chan * 5))));
  567. break;
  568. default:
  569. printk(KERN_DEBUG "%s: unsupported transceiver type %d\n",
  570. wiphy_name(dev->wiphy), priv->transceiver_type);
  571. break;
  572. }
  573. /* write BBP regs */
  574. if (priv->bbp_type == ADM8211_TYPE_RFMD) {
  575. /* SMC 2635W specific? adm8211b doesn't use the 2948 though.. */
  576. /* TODO: remove if SMC 2635W doesn't need this */
  577. if (priv->transceiver_type == ADM8211_RFMD2948) {
  578. reg = ADM8211_CSR_READ(GPIO);
  579. reg &= 0xfffc0000;
  580. reg |= ADM8211_CSR_GPIO_EN0;
  581. if (chan != 14)
  582. reg |= ADM8211_CSR_GPIO_O0;
  583. ADM8211_CSR_WRITE(GPIO, reg);
  584. }
  585. if (priv->transceiver_type == ADM8211_RFMD2958) {
  586. /* set PCNT2 */
  587. adm8211_rf_write_syn_rfmd2958(dev, 0x0B, 0x07100);
  588. /* set PCNT1 P_DESIRED/MID_BIAS */
  589. reg = le16_to_cpu(priv->eeprom->cr49);
  590. reg >>= 13;
  591. reg <<= 15;
  592. reg |= ant_power << 9;
  593. adm8211_rf_write_syn_rfmd2958(dev, 0x0A, reg);
  594. /* set TXRX TX_GAIN */
  595. adm8211_rf_write_syn_rfmd2958(dev, 0x09, 0x00050 |
  596. (priv->pdev->revision < ADM8211_REV_CA ? tx_power : 0));
  597. } else {
  598. reg = ADM8211_CSR_READ(PLCPHD);
  599. reg &= 0xff00ffff;
  600. reg |= tx_power << 18;
  601. ADM8211_CSR_WRITE(PLCPHD, reg);
  602. }
  603. ADM8211_CSR_WRITE(SYNRF, ADM8211_SYNRF_SELRF |
  604. ADM8211_SYNRF_PE1 | ADM8211_SYNRF_PHYRST);
  605. ADM8211_CSR_READ(SYNRF);
  606. msleep(30);
  607. /* RF3000 BBP */
  608. if (priv->transceiver_type != ADM8211_RFMD2958)
  609. adm8211_write_bbp(dev, RF3000_TX_VAR_GAIN__TX_LEN_EXT,
  610. tx_power<<2);
  611. adm8211_write_bbp(dev, RF3000_LOW_GAIN_CALIB, lpf_cutoff);
  612. adm8211_write_bbp(dev, RF3000_HIGH_GAIN_CALIB, lnags_thresh);
  613. adm8211_write_bbp(dev, 0x1c, priv->pdev->revision == ADM8211_REV_BA ?
  614. priv->eeprom->cr28 : 0);
  615. adm8211_write_bbp(dev, 0x1d, priv->eeprom->cr29);
  616. ADM8211_CSR_WRITE(SYNRF, 0);
  617. /* Nothing to do for ADMtek BBP */
  618. } else if (priv->bbp_type != ADM8211_TYPE_ADMTEK)
  619. printk(KERN_DEBUG "%s: unsupported BBP type %d\n",
  620. wiphy_name(dev->wiphy), priv->bbp_type);
  621. ADM8211_RESTORE();
  622. /* update current channel for adhoc (and maybe AP mode) */
  623. reg = ADM8211_CSR_READ(CAP0);
  624. reg &= ~0xF;
  625. reg |= chan;
  626. ADM8211_CSR_WRITE(CAP0, reg);
  627. return 0;
  628. }
  629. static void adm8211_update_mode(struct ieee80211_hw *dev)
  630. {
  631. struct adm8211_priv *priv = dev->priv;
  632. ADM8211_IDLE();
  633. priv->soft_rx_crc = 0;
  634. switch (priv->mode) {
  635. case IEEE80211_IF_TYPE_STA:
  636. priv->nar &= ~(ADM8211_NAR_PR | ADM8211_NAR_EA);
  637. priv->nar |= ADM8211_NAR_ST | ADM8211_NAR_SR;
  638. break;
  639. case IEEE80211_IF_TYPE_IBSS:
  640. priv->nar &= ~ADM8211_NAR_PR;
  641. priv->nar |= ADM8211_NAR_EA | ADM8211_NAR_ST | ADM8211_NAR_SR;
  642. /* don't trust the error bits on rev 0x20 and up in adhoc */
  643. if (priv->pdev->revision >= ADM8211_REV_BA)
  644. priv->soft_rx_crc = 1;
  645. break;
  646. case IEEE80211_IF_TYPE_MNTR:
  647. priv->nar &= ~(ADM8211_NAR_EA | ADM8211_NAR_ST);
  648. priv->nar |= ADM8211_NAR_PR | ADM8211_NAR_SR;
  649. break;
  650. }
  651. ADM8211_RESTORE();
  652. }
  653. static void adm8211_hw_init_syn(struct ieee80211_hw *dev)
  654. {
  655. struct adm8211_priv *priv = dev->priv;
  656. switch (priv->transceiver_type) {
  657. case ADM8211_RFMD2958:
  658. case ADM8211_RFMD2958_RF3000_CONTROL_POWER:
  659. /* comments taken from ADMtek vendor driver */
  660. /* Reset RF2958 after power on */
  661. adm8211_rf_write_syn_rfmd2958(dev, 0x1F, 0x00000);
  662. /* Initialize RF VCO Core Bias to maximum */
  663. adm8211_rf_write_syn_rfmd2958(dev, 0x0C, 0x3001F);
  664. /* Initialize IF PLL */
  665. adm8211_rf_write_syn_rfmd2958(dev, 0x01, 0x29C03);
  666. /* Initialize IF PLL Coarse Tuning */
  667. adm8211_rf_write_syn_rfmd2958(dev, 0x03, 0x1FF6F);
  668. /* Initialize RF PLL */
  669. adm8211_rf_write_syn_rfmd2958(dev, 0x04, 0x29403);
  670. /* Initialize RF PLL Coarse Tuning */
  671. adm8211_rf_write_syn_rfmd2958(dev, 0x07, 0x1456F);
  672. /* Initialize TX gain and filter BW (R9) */
  673. adm8211_rf_write_syn_rfmd2958(dev, 0x09,
  674. (priv->transceiver_type == ADM8211_RFMD2958 ?
  675. 0x10050 : 0x00050));
  676. /* Initialize CAL register */
  677. adm8211_rf_write_syn_rfmd2958(dev, 0x08, 0x3FFF8);
  678. break;
  679. case ADM8211_MAX2820:
  680. adm8211_rf_write_syn_max2820(dev, 0x1, 0x01E);
  681. adm8211_rf_write_syn_max2820(dev, 0x2, 0x001);
  682. adm8211_rf_write_syn_max2820(dev, 0x3, 0x054);
  683. adm8211_rf_write_syn_max2820(dev, 0x4, 0x310);
  684. adm8211_rf_write_syn_max2820(dev, 0x5, 0x000);
  685. break;
  686. case ADM8211_AL2210L:
  687. adm8211_rf_write_syn_al2210l(dev, 0x0, 0x0196C);
  688. adm8211_rf_write_syn_al2210l(dev, 0x1, 0x007CB);
  689. adm8211_rf_write_syn_al2210l(dev, 0x2, 0x3582F);
  690. adm8211_rf_write_syn_al2210l(dev, 0x3, 0x010A9);
  691. adm8211_rf_write_syn_al2210l(dev, 0x4, 0x77280);
  692. adm8211_rf_write_syn_al2210l(dev, 0x5, 0x45641);
  693. adm8211_rf_write_syn_al2210l(dev, 0x6, 0xEA130);
  694. adm8211_rf_write_syn_al2210l(dev, 0x7, 0x80000);
  695. adm8211_rf_write_syn_al2210l(dev, 0x8, 0x7850F);
  696. adm8211_rf_write_syn_al2210l(dev, 0x9, 0xF900C);
  697. adm8211_rf_write_syn_al2210l(dev, 0xA, 0x00000);
  698. adm8211_rf_write_syn_al2210l(dev, 0xB, 0x00000);
  699. break;
  700. case ADM8211_RFMD2948:
  701. default:
  702. break;
  703. }
  704. }
  705. static int adm8211_hw_init_bbp(struct ieee80211_hw *dev)
  706. {
  707. struct adm8211_priv *priv = dev->priv;
  708. u32 reg;
  709. /* write addresses */
  710. if (priv->bbp_type == ADM8211_TYPE_INTERSIL) {
  711. ADM8211_CSR_WRITE(MMIWA, 0x100E0C0A);
  712. ADM8211_CSR_WRITE(MMIRD0, 0x00007C7E);
  713. ADM8211_CSR_WRITE(MMIRD1, 0x00100000);
  714. } else if (priv->bbp_type == ADM8211_TYPE_RFMD ||
  715. priv->bbp_type == ADM8211_TYPE_ADMTEK) {
  716. /* check specific BBP type */
  717. switch (priv->specific_bbptype) {
  718. case ADM8211_BBP_RFMD3000:
  719. case ADM8211_BBP_RFMD3002:
  720. ADM8211_CSR_WRITE(MMIWA, 0x00009101);
  721. ADM8211_CSR_WRITE(MMIRD0, 0x00000301);
  722. break;
  723. case ADM8211_BBP_ADM8011:
  724. ADM8211_CSR_WRITE(MMIWA, 0x00008903);
  725. ADM8211_CSR_WRITE(MMIRD0, 0x00001716);
  726. reg = ADM8211_CSR_READ(BBPCTL);
  727. reg &= ~ADM8211_BBPCTL_TYPE;
  728. reg |= 0x5 << 18;
  729. ADM8211_CSR_WRITE(BBPCTL, reg);
  730. break;
  731. }
  732. switch (priv->pdev->revision) {
  733. case ADM8211_REV_CA:
  734. if (priv->transceiver_type == ADM8211_RFMD2958 ||
  735. priv->transceiver_type == ADM8211_RFMD2958_RF3000_CONTROL_POWER ||
  736. priv->transceiver_type == ADM8211_RFMD2948)
  737. ADM8211_CSR_WRITE(SYNCTL, 0x1 << 22);
  738. else if (priv->transceiver_type == ADM8211_MAX2820 ||
  739. priv->transceiver_type == ADM8211_AL2210L)
  740. ADM8211_CSR_WRITE(SYNCTL, 0x3 << 22);
  741. break;
  742. case ADM8211_REV_BA:
  743. reg = ADM8211_CSR_READ(MMIRD1);
  744. reg &= 0x0000FFFF;
  745. reg |= 0x7e100000;
  746. ADM8211_CSR_WRITE(MMIRD1, reg);
  747. break;
  748. case ADM8211_REV_AB:
  749. case ADM8211_REV_AF:
  750. default:
  751. ADM8211_CSR_WRITE(MMIRD1, 0x7e100000);
  752. break;
  753. }
  754. /* For RFMD */
  755. ADM8211_CSR_WRITE(MACTEST, 0x800);
  756. }
  757. adm8211_hw_init_syn(dev);
  758. /* Set RF Power control IF pin to PE1+PHYRST# */
  759. ADM8211_CSR_WRITE(SYNRF, ADM8211_SYNRF_SELRF |
  760. ADM8211_SYNRF_PE1 | ADM8211_SYNRF_PHYRST);
  761. ADM8211_CSR_READ(SYNRF);
  762. msleep(20);
  763. /* write BBP regs */
  764. if (priv->bbp_type == ADM8211_TYPE_RFMD) {
  765. /* RF3000 BBP */
  766. /* another set:
  767. * 11: c8
  768. * 14: 14
  769. * 15: 50 (chan 1..13; chan 14: d0)
  770. * 1c: 00
  771. * 1d: 84
  772. */
  773. adm8211_write_bbp(dev, RF3000_CCA_CTRL, 0x80);
  774. /* antenna selection: diversity */
  775. adm8211_write_bbp(dev, RF3000_DIVERSITY__RSSI, 0x80);
  776. adm8211_write_bbp(dev, RF3000_TX_VAR_GAIN__TX_LEN_EXT, 0x74);
  777. adm8211_write_bbp(dev, RF3000_LOW_GAIN_CALIB, 0x38);
  778. adm8211_write_bbp(dev, RF3000_HIGH_GAIN_CALIB, 0x40);
  779. if (priv->eeprom->major_version < 2) {
  780. adm8211_write_bbp(dev, 0x1c, 0x00);
  781. adm8211_write_bbp(dev, 0x1d, 0x80);
  782. } else {
  783. if (priv->pdev->revision == ADM8211_REV_BA)
  784. adm8211_write_bbp(dev, 0x1c, priv->eeprom->cr28);
  785. else
  786. adm8211_write_bbp(dev, 0x1c, 0x00);
  787. adm8211_write_bbp(dev, 0x1d, priv->eeprom->cr29);
  788. }
  789. } else if (priv->bbp_type == ADM8211_TYPE_ADMTEK) {
  790. /* reset baseband */
  791. adm8211_write_bbp(dev, 0x00, 0xFF);
  792. /* antenna selection: diversity */
  793. adm8211_write_bbp(dev, 0x07, 0x0A);
  794. /* TODO: find documentation for this */
  795. switch (priv->transceiver_type) {
  796. case ADM8211_RFMD2958:
  797. case ADM8211_RFMD2958_RF3000_CONTROL_POWER:
  798. adm8211_write_bbp(dev, 0x00, 0x00);
  799. adm8211_write_bbp(dev, 0x01, 0x00);
  800. adm8211_write_bbp(dev, 0x02, 0x00);
  801. adm8211_write_bbp(dev, 0x03, 0x00);
  802. adm8211_write_bbp(dev, 0x06, 0x0f);
  803. adm8211_write_bbp(dev, 0x09, 0x00);
  804. adm8211_write_bbp(dev, 0x0a, 0x00);
  805. adm8211_write_bbp(dev, 0x0b, 0x00);
  806. adm8211_write_bbp(dev, 0x0c, 0x00);
  807. adm8211_write_bbp(dev, 0x0f, 0xAA);
  808. adm8211_write_bbp(dev, 0x10, 0x8c);
  809. adm8211_write_bbp(dev, 0x11, 0x43);
  810. adm8211_write_bbp(dev, 0x18, 0x40);
  811. adm8211_write_bbp(dev, 0x20, 0x23);
  812. adm8211_write_bbp(dev, 0x21, 0x02);
  813. adm8211_write_bbp(dev, 0x22, 0x28);
  814. adm8211_write_bbp(dev, 0x23, 0x30);
  815. adm8211_write_bbp(dev, 0x24, 0x2d);
  816. adm8211_write_bbp(dev, 0x28, 0x35);
  817. adm8211_write_bbp(dev, 0x2a, 0x8c);
  818. adm8211_write_bbp(dev, 0x2b, 0x81);
  819. adm8211_write_bbp(dev, 0x2c, 0x44);
  820. adm8211_write_bbp(dev, 0x2d, 0x0A);
  821. adm8211_write_bbp(dev, 0x29, 0x40);
  822. adm8211_write_bbp(dev, 0x60, 0x08);
  823. adm8211_write_bbp(dev, 0x64, 0x01);
  824. break;
  825. case ADM8211_MAX2820:
  826. adm8211_write_bbp(dev, 0x00, 0x00);
  827. adm8211_write_bbp(dev, 0x01, 0x00);
  828. adm8211_write_bbp(dev, 0x02, 0x00);
  829. adm8211_write_bbp(dev, 0x03, 0x00);
  830. adm8211_write_bbp(dev, 0x06, 0x0f);
  831. adm8211_write_bbp(dev, 0x09, 0x05);
  832. adm8211_write_bbp(dev, 0x0a, 0x02);
  833. adm8211_write_bbp(dev, 0x0b, 0x00);
  834. adm8211_write_bbp(dev, 0x0c, 0x0f);
  835. adm8211_write_bbp(dev, 0x0f, 0x55);
  836. adm8211_write_bbp(dev, 0x10, 0x8d);
  837. adm8211_write_bbp(dev, 0x11, 0x43);
  838. adm8211_write_bbp(dev, 0x18, 0x4a);
  839. adm8211_write_bbp(dev, 0x20, 0x20);
  840. adm8211_write_bbp(dev, 0x21, 0x02);
  841. adm8211_write_bbp(dev, 0x22, 0x23);
  842. adm8211_write_bbp(dev, 0x23, 0x30);
  843. adm8211_write_bbp(dev, 0x24, 0x2d);
  844. adm8211_write_bbp(dev, 0x2a, 0x8c);
  845. adm8211_write_bbp(dev, 0x2b, 0x81);
  846. adm8211_write_bbp(dev, 0x2c, 0x44);
  847. adm8211_write_bbp(dev, 0x29, 0x4a);
  848. adm8211_write_bbp(dev, 0x60, 0x2b);
  849. adm8211_write_bbp(dev, 0x64, 0x01);
  850. break;
  851. case ADM8211_AL2210L:
  852. adm8211_write_bbp(dev, 0x00, 0x00);
  853. adm8211_write_bbp(dev, 0x01, 0x00);
  854. adm8211_write_bbp(dev, 0x02, 0x00);
  855. adm8211_write_bbp(dev, 0x03, 0x00);
  856. adm8211_write_bbp(dev, 0x06, 0x0f);
  857. adm8211_write_bbp(dev, 0x07, 0x05);
  858. adm8211_write_bbp(dev, 0x08, 0x03);
  859. adm8211_write_bbp(dev, 0x09, 0x00);
  860. adm8211_write_bbp(dev, 0x0a, 0x00);
  861. adm8211_write_bbp(dev, 0x0b, 0x00);
  862. adm8211_write_bbp(dev, 0x0c, 0x10);
  863. adm8211_write_bbp(dev, 0x0f, 0x55);
  864. adm8211_write_bbp(dev, 0x10, 0x8d);
  865. adm8211_write_bbp(dev, 0x11, 0x43);
  866. adm8211_write_bbp(dev, 0x18, 0x4a);
  867. adm8211_write_bbp(dev, 0x20, 0x20);
  868. adm8211_write_bbp(dev, 0x21, 0x02);
  869. adm8211_write_bbp(dev, 0x22, 0x23);
  870. adm8211_write_bbp(dev, 0x23, 0x30);
  871. adm8211_write_bbp(dev, 0x24, 0x2d);
  872. adm8211_write_bbp(dev, 0x2a, 0xaa);
  873. adm8211_write_bbp(dev, 0x2b, 0x81);
  874. adm8211_write_bbp(dev, 0x2c, 0x44);
  875. adm8211_write_bbp(dev, 0x29, 0xfa);
  876. adm8211_write_bbp(dev, 0x60, 0x2d);
  877. adm8211_write_bbp(dev, 0x64, 0x01);
  878. break;
  879. case ADM8211_RFMD2948:
  880. break;
  881. default:
  882. printk(KERN_DEBUG "%s: unsupported transceiver %d\n",
  883. wiphy_name(dev->wiphy), priv->transceiver_type);
  884. break;
  885. }
  886. } else
  887. printk(KERN_DEBUG "%s: unsupported BBP %d\n",
  888. wiphy_name(dev->wiphy), priv->bbp_type);
  889. ADM8211_CSR_WRITE(SYNRF, 0);
  890. /* Set RF CAL control source to MAC control */
  891. reg = ADM8211_CSR_READ(SYNCTL);
  892. reg |= ADM8211_SYNCTL_SELCAL;
  893. ADM8211_CSR_WRITE(SYNCTL, reg);
  894. return 0;
  895. }
  896. /* configures hw beacons/probe responses */
  897. static int adm8211_set_rate(struct ieee80211_hw *dev)
  898. {
  899. struct adm8211_priv *priv = dev->priv;
  900. u32 reg;
  901. int i = 0;
  902. u8 rate_buf[12] = {0};
  903. /* write supported rates */
  904. if (priv->pdev->revision != ADM8211_REV_BA) {
  905. rate_buf[0] = ARRAY_SIZE(adm8211_rates);
  906. for (i = 0; i < ARRAY_SIZE(adm8211_rates); i++)
  907. rate_buf[i + 1] = (adm8211_rates[i].rate / 5) | 0x80;
  908. } else {
  909. /* workaround for rev BA specific bug */
  910. rate_buf[0] = 0x04;
  911. rate_buf[1] = 0x82;
  912. rate_buf[2] = 0x04;
  913. rate_buf[3] = 0x0b;
  914. rate_buf[4] = 0x16;
  915. }
  916. adm8211_write_sram_bytes(dev, ADM8211_SRAM_SUPP_RATE, rate_buf,
  917. ARRAY_SIZE(adm8211_rates) + 1);
  918. reg = ADM8211_CSR_READ(PLCPHD) & 0x00FFFFFF; /* keep bits 0-23 */
  919. reg |= 1 << 15; /* short preamble */
  920. reg |= 110 << 24;
  921. ADM8211_CSR_WRITE(PLCPHD, reg);
  922. /* MTMLT = 512 TU (max TX MSDU lifetime)
  923. * BCNTSIG = plcp_signal (beacon, probe resp, and atim TX rate)
  924. * SRTYLIM = 224 (short retry limit, TX header value is default) */
  925. ADM8211_CSR_WRITE(TXLMT, (512 << 16) | (110 << 8) | (224 << 0));
  926. return 0;
  927. }
  928. static void adm8211_hw_init(struct ieee80211_hw *dev)
  929. {
  930. struct adm8211_priv *priv = dev->priv;
  931. u32 reg;
  932. u8 cline;
  933. reg = le32_to_cpu(ADM8211_CSR_READ(PAR));
  934. reg |= ADM8211_PAR_MRLE | ADM8211_PAR_MRME;
  935. reg &= ~(ADM8211_PAR_BAR | ADM8211_PAR_CAL);
  936. if (!pci_set_mwi(priv->pdev)) {
  937. reg |= 0x1 << 24;
  938. pci_read_config_byte(priv->pdev, PCI_CACHE_LINE_SIZE, &cline);
  939. switch (cline) {
  940. case 0x8: reg |= (0x1 << 14);
  941. break;
  942. case 0x16: reg |= (0x2 << 14);
  943. break;
  944. case 0x32: reg |= (0x3 << 14);
  945. break;
  946. default: reg |= (0x0 << 14);
  947. break;
  948. }
  949. }
  950. ADM8211_CSR_WRITE(PAR, reg);
  951. reg = ADM8211_CSR_READ(CSR_TEST1);
  952. reg &= ~(0xF << 28);
  953. reg |= (1 << 28) | (1 << 31);
  954. ADM8211_CSR_WRITE(CSR_TEST1, reg);
  955. /* lose link after 4 lost beacons */
  956. reg = (0x04 << 21) | ADM8211_WCSR_TSFTWE | ADM8211_WCSR_LSOE;
  957. ADM8211_CSR_WRITE(WCSR, reg);
  958. /* Disable APM, enable receive FIFO threshold, and set drain receive
  959. * threshold to store-and-forward */
  960. reg = ADM8211_CSR_READ(CMDR);
  961. reg &= ~(ADM8211_CMDR_APM | ADM8211_CMDR_DRT);
  962. reg |= ADM8211_CMDR_RTE | ADM8211_CMDR_DRT_SF;
  963. ADM8211_CSR_WRITE(CMDR, reg);
  964. adm8211_set_rate(dev);
  965. /* 4-bit values:
  966. * PWR1UP = 8 * 2 ms
  967. * PWR0PAPE = 8 us or 5 us
  968. * PWR1PAPE = 1 us or 3 us
  969. * PWR0TRSW = 5 us
  970. * PWR1TRSW = 12 us
  971. * PWR0PE2 = 13 us
  972. * PWR1PE2 = 1 us
  973. * PWR0TXPE = 8 or 6 */
  974. if (priv->pdev->revision < ADM8211_REV_CA)
  975. ADM8211_CSR_WRITE(TOFS2, 0x8815cd18);
  976. else
  977. ADM8211_CSR_WRITE(TOFS2, 0x8535cd16);
  978. /* Enable store and forward for transmit */
  979. priv->nar = ADM8211_NAR_SF | ADM8211_NAR_PB;
  980. ADM8211_CSR_WRITE(NAR, priv->nar);
  981. /* Reset RF */
  982. ADM8211_CSR_WRITE(SYNRF, ADM8211_SYNRF_RADIO);
  983. ADM8211_CSR_READ(SYNRF);
  984. msleep(10);
  985. ADM8211_CSR_WRITE(SYNRF, 0);
  986. ADM8211_CSR_READ(SYNRF);
  987. msleep(5);
  988. /* Set CFP Max Duration to 0x10 TU */
  989. reg = ADM8211_CSR_READ(CFPP);
  990. reg &= ~(0xffff << 8);
  991. reg |= 0x0010 << 8;
  992. ADM8211_CSR_WRITE(CFPP, reg);
  993. /* USCNT = 0x16 (number of system clocks, 22 MHz, in 1us
  994. * TUCNT = 0x3ff - Tu counter 1024 us */
  995. ADM8211_CSR_WRITE(TOFS0, (0x16 << 24) | 0x3ff);
  996. /* SLOT=20 us, SIFS=110 cycles of 22 MHz (5 us),
  997. * DIFS=50 us, EIFS=100 us */
  998. if (priv->pdev->revision < ADM8211_REV_CA)
  999. ADM8211_CSR_WRITE(IFST, (20 << 23) | (110 << 15) |
  1000. (50 << 9) | 100);
  1001. else
  1002. ADM8211_CSR_WRITE(IFST, (20 << 23) | (24 << 15) |
  1003. (50 << 9) | 100);
  1004. /* PCNT = 1 (MAC idle time awake/sleep, unit S)
  1005. * RMRD = 2346 * 8 + 1 us (max RX duration) */
  1006. ADM8211_CSR_WRITE(RMD, (1 << 16) | 18769);
  1007. /* MART=65535 us, MIRT=256 us, TSFTOFST=0 us */
  1008. ADM8211_CSR_WRITE(RSPT, 0xffffff00);
  1009. /* Initialize BBP (and SYN) */
  1010. adm8211_hw_init_bbp(dev);
  1011. /* make sure interrupts are off */
  1012. ADM8211_CSR_WRITE(IER, 0);
  1013. /* ACK interrupts */
  1014. ADM8211_CSR_WRITE(STSR, ADM8211_CSR_READ(STSR));
  1015. /* Setup WEP (turns it off for now) */
  1016. reg = ADM8211_CSR_READ(MACTEST);
  1017. reg &= ~(7 << 20);
  1018. ADM8211_CSR_WRITE(MACTEST, reg);
  1019. reg = ADM8211_CSR_READ(WEPCTL);
  1020. reg &= ~ADM8211_WEPCTL_WEPENABLE;
  1021. reg |= ADM8211_WEPCTL_WEPRXBYP;
  1022. ADM8211_CSR_WRITE(WEPCTL, reg);
  1023. /* Clear the missed-packet counter. */
  1024. ADM8211_CSR_READ(LPC);
  1025. }
  1026. static int adm8211_hw_reset(struct ieee80211_hw *dev)
  1027. {
  1028. struct adm8211_priv *priv = dev->priv;
  1029. u32 reg, tmp;
  1030. int timeout = 100;
  1031. /* Power-on issue */
  1032. /* TODO: check if this is necessary */
  1033. ADM8211_CSR_WRITE(FRCTL, 0);
  1034. /* Reset the chip */
  1035. tmp = ADM8211_CSR_READ(PAR);
  1036. ADM8211_CSR_WRITE(PAR, ADM8211_PAR_SWR);
  1037. while ((ADM8211_CSR_READ(PAR) & ADM8211_PAR_SWR) && timeout--)
  1038. msleep(50);
  1039. if (timeout <= 0)
  1040. return -ETIMEDOUT;
  1041. ADM8211_CSR_WRITE(PAR, tmp);
  1042. if (priv->pdev->revision == ADM8211_REV_BA &&
  1043. (priv->transceiver_type == ADM8211_RFMD2958_RF3000_CONTROL_POWER ||
  1044. priv->transceiver_type == ADM8211_RFMD2958)) {
  1045. reg = ADM8211_CSR_READ(CSR_TEST1);
  1046. reg |= (1 << 4) | (1 << 5);
  1047. ADM8211_CSR_WRITE(CSR_TEST1, reg);
  1048. } else if (priv->pdev->revision == ADM8211_REV_CA) {
  1049. reg = ADM8211_CSR_READ(CSR_TEST1);
  1050. reg &= ~((1 << 4) | (1 << 5));
  1051. ADM8211_CSR_WRITE(CSR_TEST1, reg);
  1052. }
  1053. ADM8211_CSR_WRITE(FRCTL, 0);
  1054. reg = ADM8211_CSR_READ(CSR_TEST0);
  1055. reg |= ADM8211_CSR_TEST0_EPRLD; /* EEPROM Recall */
  1056. ADM8211_CSR_WRITE(CSR_TEST0, reg);
  1057. adm8211_clear_sram(dev);
  1058. return 0;
  1059. }
  1060. static u64 adm8211_get_tsft(struct ieee80211_hw *dev)
  1061. {
  1062. struct adm8211_priv *priv = dev->priv;
  1063. u32 tsftl;
  1064. u64 tsft;
  1065. tsftl = ADM8211_CSR_READ(TSFTL);
  1066. tsft = ADM8211_CSR_READ(TSFTH);
  1067. tsft <<= 32;
  1068. tsft |= tsftl;
  1069. return tsft;
  1070. }
  1071. static void adm8211_set_interval(struct ieee80211_hw *dev,
  1072. unsigned short bi, unsigned short li)
  1073. {
  1074. struct adm8211_priv *priv = dev->priv;
  1075. u32 reg;
  1076. /* BP (beacon interval) = data->beacon_interval
  1077. * LI (listen interval) = data->listen_interval (in beacon intervals) */
  1078. reg = (bi << 16) | li;
  1079. ADM8211_CSR_WRITE(BPLI, reg);
  1080. }
  1081. static void adm8211_set_bssid(struct ieee80211_hw *dev, const u8 *bssid)
  1082. {
  1083. struct adm8211_priv *priv = dev->priv;
  1084. u32 reg;
  1085. ADM8211_CSR_WRITE(BSSID0, le32_to_cpu(*(__le32 *)bssid));
  1086. reg = ADM8211_CSR_READ(ABDA1);
  1087. reg &= 0x0000ffff;
  1088. reg |= (bssid[4] << 16) | (bssid[5] << 24);
  1089. ADM8211_CSR_WRITE(ABDA1, reg);
  1090. }
  1091. static int adm8211_set_ssid(struct ieee80211_hw *dev, u8 *ssid, size_t ssid_len)
  1092. {
  1093. struct adm8211_priv *priv = dev->priv;
  1094. u8 buf[36];
  1095. if (ssid_len > 32)
  1096. return -EINVAL;
  1097. memset(buf, 0, sizeof(buf));
  1098. buf[0] = ssid_len;
  1099. memcpy(buf + 1, ssid, ssid_len);
  1100. adm8211_write_sram_bytes(dev, ADM8211_SRAM_SSID, buf, 33);
  1101. /* TODO: configure beacon for adhoc? */
  1102. return 0;
  1103. }
  1104. static int adm8211_config(struct ieee80211_hw *dev, struct ieee80211_conf *conf)
  1105. {
  1106. struct adm8211_priv *priv = dev->priv;
  1107. if (conf->channel != priv->channel) {
  1108. priv->channel = conf->channel;
  1109. adm8211_rf_set_channel(dev, priv->channel);
  1110. }
  1111. return 0;
  1112. }
  1113. static int adm8211_config_interface(struct ieee80211_hw *dev, int if_id,
  1114. struct ieee80211_if_conf *conf)
  1115. {
  1116. struct adm8211_priv *priv = dev->priv;
  1117. if (memcmp(conf->bssid, priv->bssid, ETH_ALEN)) {
  1118. adm8211_set_bssid(dev, conf->bssid);
  1119. memcpy(priv->bssid, conf->bssid, ETH_ALEN);
  1120. }
  1121. if (conf->ssid_len != priv->ssid_len ||
  1122. memcmp(conf->ssid, priv->ssid, conf->ssid_len)) {
  1123. adm8211_set_ssid(dev, conf->ssid, conf->ssid_len);
  1124. priv->ssid_len = conf->ssid_len;
  1125. memcpy(priv->ssid, conf->ssid, conf->ssid_len);
  1126. }
  1127. return 0;
  1128. }
  1129. static void adm8211_configure_filter(struct ieee80211_hw *dev,
  1130. unsigned int changed_flags,
  1131. unsigned int *total_flags,
  1132. int mc_count, struct dev_mc_list *mclist)
  1133. {
  1134. static const u8 bcast[ETH_ALEN] = { 0xFF, 0xFF, 0xFF, 0xFF, 0xFF, 0xFF };
  1135. struct adm8211_priv *priv = dev->priv;
  1136. unsigned int bit_nr, new_flags;
  1137. u32 mc_filter[2];
  1138. int i;
  1139. new_flags = 0;
  1140. if (*total_flags & FIF_PROMISC_IN_BSS) {
  1141. new_flags |= FIF_PROMISC_IN_BSS;
  1142. priv->nar |= ADM8211_NAR_PR;
  1143. priv->nar &= ~ADM8211_NAR_MM;
  1144. mc_filter[1] = mc_filter[0] = ~0;
  1145. } else if ((*total_flags & FIF_ALLMULTI) || (mc_count > 32)) {
  1146. new_flags |= FIF_ALLMULTI;
  1147. priv->nar &= ~ADM8211_NAR_PR;
  1148. priv->nar |= ADM8211_NAR_MM;
  1149. mc_filter[1] = mc_filter[0] = ~0;
  1150. } else {
  1151. priv->nar &= ~(ADM8211_NAR_MM | ADM8211_NAR_PR);
  1152. mc_filter[1] = mc_filter[0] = 0;
  1153. for (i = 0; i < mc_count; i++) {
  1154. if (!mclist)
  1155. break;
  1156. bit_nr = ether_crc(ETH_ALEN, mclist->dmi_addr) >> 26;
  1157. bit_nr &= 0x3F;
  1158. mc_filter[bit_nr >> 5] |= 1 << (bit_nr & 31);
  1159. mclist = mclist->next;
  1160. }
  1161. }
  1162. ADM8211_IDLE_RX();
  1163. ADM8211_CSR_WRITE(MAR0, mc_filter[0]);
  1164. ADM8211_CSR_WRITE(MAR1, mc_filter[1]);
  1165. ADM8211_CSR_READ(NAR);
  1166. if (priv->nar & ADM8211_NAR_PR)
  1167. dev->flags |= IEEE80211_HW_RX_INCLUDES_FCS;
  1168. else
  1169. dev->flags &= ~IEEE80211_HW_RX_INCLUDES_FCS;
  1170. if (*total_flags & FIF_BCN_PRBRESP_PROMISC)
  1171. adm8211_set_bssid(dev, bcast);
  1172. else
  1173. adm8211_set_bssid(dev, priv->bssid);
  1174. ADM8211_RESTORE();
  1175. *total_flags = new_flags;
  1176. }
  1177. static int adm8211_add_interface(struct ieee80211_hw *dev,
  1178. struct ieee80211_if_init_conf *conf)
  1179. {
  1180. struct adm8211_priv *priv = dev->priv;
  1181. if (priv->mode != IEEE80211_IF_TYPE_MNTR)
  1182. return -EOPNOTSUPP;
  1183. switch (conf->type) {
  1184. case IEEE80211_IF_TYPE_STA:
  1185. priv->mode = conf->type;
  1186. break;
  1187. default:
  1188. return -EOPNOTSUPP;
  1189. }
  1190. ADM8211_IDLE();
  1191. ADM8211_CSR_WRITE(PAR0, le32_to_cpu(*(__le32 *)conf->mac_addr));
  1192. ADM8211_CSR_WRITE(PAR1, le16_to_cpu(*(__le16 *)(conf->mac_addr + 4)));
  1193. adm8211_update_mode(dev);
  1194. ADM8211_RESTORE();
  1195. return 0;
  1196. }
  1197. static void adm8211_remove_interface(struct ieee80211_hw *dev,
  1198. struct ieee80211_if_init_conf *conf)
  1199. {
  1200. struct adm8211_priv *priv = dev->priv;
  1201. priv->mode = IEEE80211_IF_TYPE_MNTR;
  1202. }
  1203. static int adm8211_init_rings(struct ieee80211_hw *dev)
  1204. {
  1205. struct adm8211_priv *priv = dev->priv;
  1206. struct adm8211_desc *desc = NULL;
  1207. struct adm8211_rx_ring_info *rx_info;
  1208. struct adm8211_tx_ring_info *tx_info;
  1209. unsigned int i;
  1210. for (i = 0; i < priv->rx_ring_size; i++) {
  1211. desc = &priv->rx_ring[i];
  1212. desc->status = 0;
  1213. desc->length = cpu_to_le32(RX_PKT_SIZE);
  1214. priv->rx_buffers[i].skb = NULL;
  1215. }
  1216. /* Mark the end of RX ring; hw returns to base address after this
  1217. * descriptor */
  1218. desc->length |= cpu_to_le32(RDES1_CONTROL_RER);
  1219. for (i = 0; i < priv->rx_ring_size; i++) {
  1220. desc = &priv->rx_ring[i];
  1221. rx_info = &priv->rx_buffers[i];
  1222. rx_info->skb = dev_alloc_skb(RX_PKT_SIZE);
  1223. if (rx_info->skb == NULL)
  1224. break;
  1225. rx_info->mapping = pci_map_single(priv->pdev,
  1226. skb_tail_pointer(rx_info->skb),
  1227. RX_PKT_SIZE,
  1228. PCI_DMA_FROMDEVICE);
  1229. desc->buffer1 = cpu_to_le32(rx_info->mapping);
  1230. desc->status = cpu_to_le32(RDES0_STATUS_OWN | RDES0_STATUS_SQL);
  1231. }
  1232. /* Setup TX ring. TX buffers descriptors will be filled in as needed */
  1233. for (i = 0; i < priv->tx_ring_size; i++) {
  1234. desc = &priv->tx_ring[i];
  1235. tx_info = &priv->tx_buffers[i];
  1236. tx_info->skb = NULL;
  1237. tx_info->mapping = 0;
  1238. desc->status = 0;
  1239. }
  1240. desc->length = cpu_to_le32(TDES1_CONTROL_TER);
  1241. priv->cur_rx = priv->cur_tx = priv->dirty_tx = 0;
  1242. ADM8211_CSR_WRITE(RDB, priv->rx_ring_dma);
  1243. ADM8211_CSR_WRITE(TDBD, priv->tx_ring_dma);
  1244. return 0;
  1245. }
  1246. static void adm8211_free_rings(struct ieee80211_hw *dev)
  1247. {
  1248. struct adm8211_priv *priv = dev->priv;
  1249. unsigned int i;
  1250. for (i = 0; i < priv->rx_ring_size; i++) {
  1251. if (!priv->rx_buffers[i].skb)
  1252. continue;
  1253. pci_unmap_single(
  1254. priv->pdev,
  1255. priv->rx_buffers[i].mapping,
  1256. RX_PKT_SIZE, PCI_DMA_FROMDEVICE);
  1257. dev_kfree_skb(priv->rx_buffers[i].skb);
  1258. }
  1259. for (i = 0; i < priv->tx_ring_size; i++) {
  1260. if (!priv->tx_buffers[i].skb)
  1261. continue;
  1262. pci_unmap_single(priv->pdev,
  1263. priv->tx_buffers[i].mapping,
  1264. priv->tx_buffers[i].skb->len,
  1265. PCI_DMA_TODEVICE);
  1266. dev_kfree_skb(priv->tx_buffers[i].skb);
  1267. }
  1268. }
  1269. static int adm8211_start(struct ieee80211_hw *dev)
  1270. {
  1271. struct adm8211_priv *priv = dev->priv;
  1272. int retval;
  1273. /* Power up MAC and RF chips */
  1274. retval = adm8211_hw_reset(dev);
  1275. if (retval) {
  1276. printk(KERN_ERR "%s: hardware reset failed\n",
  1277. wiphy_name(dev->wiphy));
  1278. goto fail;
  1279. }
  1280. retval = adm8211_init_rings(dev);
  1281. if (retval) {
  1282. printk(KERN_ERR "%s: failed to initialize rings\n",
  1283. wiphy_name(dev->wiphy));
  1284. goto fail;
  1285. }
  1286. /* Init hardware */
  1287. adm8211_hw_init(dev);
  1288. adm8211_rf_set_channel(dev, priv->channel);
  1289. retval = request_irq(priv->pdev->irq, &adm8211_interrupt,
  1290. IRQF_SHARED, "adm8211", dev);
  1291. if (retval) {
  1292. printk(KERN_ERR "%s: failed to register IRQ handler\n",
  1293. wiphy_name(dev->wiphy));
  1294. goto fail;
  1295. }
  1296. ADM8211_CSR_WRITE(IER, ADM8211_IER_NIE | ADM8211_IER_AIE |
  1297. ADM8211_IER_RCIE | ADM8211_IER_TCIE |
  1298. ADM8211_IER_TDUIE | ADM8211_IER_GPTIE);
  1299. priv->mode = IEEE80211_IF_TYPE_MNTR;
  1300. adm8211_update_mode(dev);
  1301. ADM8211_CSR_WRITE(RDR, 0);
  1302. adm8211_set_interval(dev, 100, 10);
  1303. return 0;
  1304. fail:
  1305. return retval;
  1306. }
  1307. static void adm8211_stop(struct ieee80211_hw *dev)
  1308. {
  1309. struct adm8211_priv *priv = dev->priv;
  1310. priv->mode = IEEE80211_IF_TYPE_INVALID;
  1311. priv->nar = 0;
  1312. ADM8211_CSR_WRITE(NAR, 0);
  1313. ADM8211_CSR_WRITE(IER, 0);
  1314. ADM8211_CSR_READ(NAR);
  1315. free_irq(priv->pdev->irq, dev);
  1316. adm8211_free_rings(dev);
  1317. }
  1318. static void adm8211_calc_durations(int *dur, int *plcp, size_t payload_len, int len,
  1319. int plcp_signal, int short_preamble)
  1320. {
  1321. /* Alternative calculation from NetBSD: */
  1322. /* IEEE 802.11b durations for DSSS PHY in microseconds */
  1323. #define IEEE80211_DUR_DS_LONG_PREAMBLE 144
  1324. #define IEEE80211_DUR_DS_SHORT_PREAMBLE 72
  1325. #define IEEE80211_DUR_DS_FAST_PLCPHDR 24
  1326. #define IEEE80211_DUR_DS_SLOW_PLCPHDR 48
  1327. #define IEEE80211_DUR_DS_SLOW_ACK 112
  1328. #define IEEE80211_DUR_DS_FAST_ACK 56
  1329. #define IEEE80211_DUR_DS_SLOW_CTS 112
  1330. #define IEEE80211_DUR_DS_FAST_CTS 56
  1331. #define IEEE80211_DUR_DS_SLOT 20
  1332. #define IEEE80211_DUR_DS_SIFS 10
  1333. int remainder;
  1334. *dur = (80 * (24 + payload_len) + plcp_signal - 1)
  1335. / plcp_signal;
  1336. if (plcp_signal <= PLCP_SIGNAL_2M)
  1337. /* 1-2Mbps WLAN: send ACK/CTS at 1Mbps */
  1338. *dur += 3 * (IEEE80211_DUR_DS_SIFS +
  1339. IEEE80211_DUR_DS_SHORT_PREAMBLE +
  1340. IEEE80211_DUR_DS_FAST_PLCPHDR) +
  1341. IEEE80211_DUR_DS_SLOW_CTS + IEEE80211_DUR_DS_SLOW_ACK;
  1342. else
  1343. /* 5-11Mbps WLAN: send ACK/CTS at 2Mbps */
  1344. *dur += 3 * (IEEE80211_DUR_DS_SIFS +
  1345. IEEE80211_DUR_DS_SHORT_PREAMBLE +
  1346. IEEE80211_DUR_DS_FAST_PLCPHDR) +
  1347. IEEE80211_DUR_DS_FAST_CTS + IEEE80211_DUR_DS_FAST_ACK;
  1348. /* lengthen duration if long preamble */
  1349. if (!short_preamble)
  1350. *dur += 3 * (IEEE80211_DUR_DS_LONG_PREAMBLE -
  1351. IEEE80211_DUR_DS_SHORT_PREAMBLE) +
  1352. 3 * (IEEE80211_DUR_DS_SLOW_PLCPHDR -
  1353. IEEE80211_DUR_DS_FAST_PLCPHDR);
  1354. *plcp = (80 * len) / plcp_signal;
  1355. remainder = (80 * len) % plcp_signal;
  1356. if (plcp_signal == PLCP_SIGNAL_11M &&
  1357. remainder <= 30 && remainder > 0)
  1358. *plcp = (*plcp | 0x8000) + 1;
  1359. else if (remainder)
  1360. (*plcp)++;
  1361. }
  1362. /* Transmit skb w/adm8211_tx_hdr (802.11 header created by hardware) */
  1363. static void adm8211_tx_raw(struct ieee80211_hw *dev, struct sk_buff *skb,
  1364. u16 plcp_signal,
  1365. struct ieee80211_tx_control *control,
  1366. size_t hdrlen)
  1367. {
  1368. struct adm8211_priv *priv = dev->priv;
  1369. unsigned long flags;
  1370. dma_addr_t mapping;
  1371. unsigned int entry;
  1372. u32 flag;
  1373. mapping = pci_map_single(priv->pdev, skb->data, skb->len,
  1374. PCI_DMA_TODEVICE);
  1375. spin_lock_irqsave(&priv->lock, flags);
  1376. if (priv->cur_tx - priv->dirty_tx == priv->tx_ring_size / 2)
  1377. flag = TDES1_CONTROL_IC | TDES1_CONTROL_LS | TDES1_CONTROL_FS;
  1378. else
  1379. flag = TDES1_CONTROL_LS | TDES1_CONTROL_FS;
  1380. if (priv->cur_tx - priv->dirty_tx == priv->tx_ring_size - 2)
  1381. ieee80211_stop_queue(dev, 0);
  1382. entry = priv->cur_tx % priv->tx_ring_size;
  1383. priv->tx_buffers[entry].skb = skb;
  1384. priv->tx_buffers[entry].mapping = mapping;
  1385. memcpy(&priv->tx_buffers[entry].tx_control, control, sizeof(*control));
  1386. priv->tx_buffers[entry].hdrlen = hdrlen;
  1387. priv->tx_ring[entry].buffer1 = cpu_to_le32(mapping);
  1388. if (entry == priv->tx_ring_size - 1)
  1389. flag |= TDES1_CONTROL_TER;
  1390. priv->tx_ring[entry].length = cpu_to_le32(flag | skb->len);
  1391. /* Set TX rate (SIGNAL field in PLCP PPDU format) */
  1392. flag = TDES0_CONTROL_OWN | (plcp_signal << 20) | 8 /* ? */;
  1393. priv->tx_ring[entry].status = cpu_to_le32(flag);
  1394. priv->cur_tx++;
  1395. spin_unlock_irqrestore(&priv->lock, flags);
  1396. /* Trigger transmit poll */
  1397. ADM8211_CSR_WRITE(TDR, 0);
  1398. }
  1399. /* Put adm8211_tx_hdr on skb and transmit */
  1400. static int adm8211_tx(struct ieee80211_hw *dev, struct sk_buff *skb,
  1401. struct ieee80211_tx_control *control)
  1402. {
  1403. struct adm8211_tx_hdr *txhdr;
  1404. u16 fc;
  1405. size_t payload_len, hdrlen;
  1406. int plcp, dur, len, plcp_signal, short_preamble;
  1407. struct ieee80211_hdr *hdr;
  1408. if (control->tx_rate < 0) {
  1409. short_preamble = 1;
  1410. plcp_signal = -control->tx_rate;
  1411. } else {
  1412. short_preamble = 0;
  1413. plcp_signal = control->tx_rate;
  1414. }
  1415. hdr = (struct ieee80211_hdr *)skb->data;
  1416. fc = le16_to_cpu(hdr->frame_control) & ~IEEE80211_FCTL_PROTECTED;
  1417. hdrlen = ieee80211_get_hdrlen(fc);
  1418. memcpy(skb->cb, skb->data, hdrlen);
  1419. hdr = (struct ieee80211_hdr *)skb->cb;
  1420. skb_pull(skb, hdrlen);
  1421. payload_len = skb->len;
  1422. txhdr = (struct adm8211_tx_hdr *) skb_push(skb, sizeof(*txhdr));
  1423. memset(txhdr, 0, sizeof(*txhdr));
  1424. memcpy(txhdr->da, ieee80211_get_DA(hdr), ETH_ALEN);
  1425. txhdr->signal = plcp_signal;
  1426. txhdr->frame_body_size = cpu_to_le16(payload_len);
  1427. txhdr->frame_control = hdr->frame_control;
  1428. len = hdrlen + payload_len + FCS_LEN;
  1429. if (fc & IEEE80211_FCTL_PROTECTED)
  1430. len += 8;
  1431. txhdr->frag = cpu_to_le16(0x0FFF);
  1432. adm8211_calc_durations(&dur, &plcp, payload_len,
  1433. len, plcp_signal, short_preamble);
  1434. txhdr->plcp_frag_head_len = cpu_to_le16(plcp);
  1435. txhdr->plcp_frag_tail_len = cpu_to_le16(plcp);
  1436. txhdr->dur_frag_head = cpu_to_le16(dur);
  1437. txhdr->dur_frag_tail = cpu_to_le16(dur);
  1438. txhdr->header_control = cpu_to_le16(ADM8211_TXHDRCTL_ENABLE_EXTEND_HEADER);
  1439. if (short_preamble)
  1440. txhdr->header_control |= cpu_to_le16(ADM8211_TXHDRCTL_SHORT_PREAMBLE);
  1441. if (control->flags & IEEE80211_TXCTL_USE_RTS_CTS)
  1442. txhdr->header_control |= cpu_to_le16(ADM8211_TXHDRCTL_ENABLE_RTS);
  1443. if (fc & IEEE80211_FCTL_PROTECTED)
  1444. txhdr->header_control |= cpu_to_le16(ADM8211_TXHDRCTL_ENABLE_WEP_ENGINE);
  1445. txhdr->retry_limit = control->retry_limit;
  1446. adm8211_tx_raw(dev, skb, plcp_signal, control, hdrlen);
  1447. return NETDEV_TX_OK;
  1448. }
  1449. static int adm8211_alloc_rings(struct ieee80211_hw *dev)
  1450. {
  1451. struct adm8211_priv *priv = dev->priv;
  1452. unsigned int ring_size;
  1453. priv->rx_buffers = kmalloc(sizeof(*priv->rx_buffers) * priv->rx_ring_size +
  1454. sizeof(*priv->tx_buffers) * priv->tx_ring_size, GFP_KERNEL);
  1455. if (!priv->rx_buffers)
  1456. return -ENOMEM;
  1457. priv->tx_buffers = (void *)priv->rx_buffers +
  1458. sizeof(*priv->rx_buffers) * priv->rx_ring_size;
  1459. /* Allocate TX/RX descriptors */
  1460. ring_size = sizeof(struct adm8211_desc) * priv->rx_ring_size +
  1461. sizeof(struct adm8211_desc) * priv->tx_ring_size;
  1462. priv->rx_ring = pci_alloc_consistent(priv->pdev, ring_size,
  1463. &priv->rx_ring_dma);
  1464. if (!priv->rx_ring) {
  1465. kfree(priv->rx_buffers);
  1466. priv->rx_buffers = NULL;
  1467. priv->tx_buffers = NULL;
  1468. return -ENOMEM;
  1469. }
  1470. priv->tx_ring = (struct adm8211_desc *)(priv->rx_ring +
  1471. priv->rx_ring_size);
  1472. priv->tx_ring_dma = priv->rx_ring_dma +
  1473. sizeof(struct adm8211_desc) * priv->rx_ring_size;
  1474. return 0;
  1475. }
  1476. static const struct ieee80211_ops adm8211_ops = {
  1477. .tx = adm8211_tx,
  1478. .start = adm8211_start,
  1479. .stop = adm8211_stop,
  1480. .add_interface = adm8211_add_interface,
  1481. .remove_interface = adm8211_remove_interface,
  1482. .config = adm8211_config,
  1483. .config_interface = adm8211_config_interface,
  1484. .configure_filter = adm8211_configure_filter,
  1485. .get_stats = adm8211_get_stats,
  1486. .get_tx_stats = adm8211_get_tx_stats,
  1487. .get_tsf = adm8211_get_tsft
  1488. };
  1489. static int __devinit adm8211_probe(struct pci_dev *pdev,
  1490. const struct pci_device_id *id)
  1491. {
  1492. struct ieee80211_hw *dev;
  1493. struct adm8211_priv *priv;
  1494. unsigned long mem_addr, mem_len;
  1495. unsigned int io_addr, io_len;
  1496. int err;
  1497. u32 reg;
  1498. u8 perm_addr[ETH_ALEN];
  1499. DECLARE_MAC_BUF(mac);
  1500. err = pci_enable_device(pdev);
  1501. if (err) {
  1502. printk(KERN_ERR "%s (adm8211): Cannot enable new PCI device\n",
  1503. pci_name(pdev));
  1504. return err;
  1505. }
  1506. io_addr = pci_resource_start(pdev, 0);
  1507. io_len = pci_resource_len(pdev, 0);
  1508. mem_addr = pci_resource_start(pdev, 1);
  1509. mem_len = pci_resource_len(pdev, 1);
  1510. if (io_len < 256 || mem_len < 1024) {
  1511. printk(KERN_ERR "%s (adm8211): Too short PCI resources\n",
  1512. pci_name(pdev));
  1513. goto err_disable_pdev;
  1514. }
  1515. /* check signature */
  1516. pci_read_config_dword(pdev, 0x80 /* CR32 */, &reg);
  1517. if (reg != ADM8211_SIG1 && reg != ADM8211_SIG2) {
  1518. printk(KERN_ERR "%s (adm8211): Invalid signature (0x%x)\n",
  1519. pci_name(pdev), reg);
  1520. goto err_disable_pdev;
  1521. }
  1522. err = pci_request_regions(pdev, "adm8211");
  1523. if (err) {
  1524. printk(KERN_ERR "%s (adm8211): Cannot obtain PCI resources\n",
  1525. pci_name(pdev));
  1526. return err; /* someone else grabbed it? don't disable it */
  1527. }
  1528. if (pci_set_dma_mask(pdev, DMA_32BIT_MASK) ||
  1529. pci_set_consistent_dma_mask(pdev, DMA_32BIT_MASK)) {
  1530. printk(KERN_ERR "%s (adm8211): No suitable DMA available\n",
  1531. pci_name(pdev));
  1532. goto err_free_reg;
  1533. }
  1534. pci_set_master(pdev);
  1535. dev = ieee80211_alloc_hw(sizeof(*priv), &adm8211_ops);
  1536. if (!dev) {
  1537. printk(KERN_ERR "%s (adm8211): ieee80211 alloc failed\n",
  1538. pci_name(pdev));
  1539. err = -ENOMEM;
  1540. goto err_free_reg;
  1541. }
  1542. priv = dev->priv;
  1543. priv->pdev = pdev;
  1544. spin_lock_init(&priv->lock);
  1545. SET_IEEE80211_DEV(dev, &pdev->dev);
  1546. pci_set_drvdata(pdev, dev);
  1547. priv->map = pci_iomap(pdev, 1, mem_len);
  1548. if (!priv->map)
  1549. priv->map = pci_iomap(pdev, 0, io_len);
  1550. if (!priv->map) {
  1551. printk(KERN_ERR "%s (adm8211): Cannot map device memory\n",
  1552. pci_name(pdev));
  1553. goto err_free_dev;
  1554. }
  1555. priv->rx_ring_size = rx_ring_size;
  1556. priv->tx_ring_size = tx_ring_size;
  1557. if (adm8211_alloc_rings(dev)) {
  1558. printk(KERN_ERR "%s (adm8211): Cannot allocate TX/RX ring\n",
  1559. pci_name(pdev));
  1560. goto err_iounmap;
  1561. }
  1562. *(u32 *)perm_addr = le32_to_cpu((__force __le32)ADM8211_CSR_READ(PAR0));
  1563. *(u16 *)&perm_addr[4] =
  1564. le16_to_cpu((__force __le16)ADM8211_CSR_READ(PAR1) & 0xFFFF);
  1565. if (!is_valid_ether_addr(perm_addr)) {
  1566. printk(KERN_WARNING "%s (adm8211): Invalid hwaddr in EEPROM!\n",
  1567. pci_name(pdev));
  1568. random_ether_addr(perm_addr);
  1569. }
  1570. SET_IEEE80211_PERM_ADDR(dev, perm_addr);
  1571. dev->extra_tx_headroom = sizeof(struct adm8211_tx_hdr);
  1572. dev->flags = IEEE80211_HW_DEFAULT_REG_DOMAIN_CONFIGURED;
  1573. /* IEEE80211_HW_RX_INCLUDES_FCS in promisc mode */
  1574. dev->channel_change_time = 1000;
  1575. dev->max_rssi = 100; /* FIXME: find better value */
  1576. priv->modes[0].mode = MODE_IEEE80211B;
  1577. /* channel info filled in by adm8211_read_eeprom */
  1578. memcpy(priv->rates, adm8211_rates, sizeof(adm8211_rates));
  1579. priv->modes[0].num_rates = ARRAY_SIZE(adm8211_rates);
  1580. priv->modes[0].rates = priv->rates;
  1581. dev->queues = 1; /* ADM8211C supports more, maybe ADM8211B too */
  1582. priv->retry_limit = 3;
  1583. priv->ant_power = 0x40;
  1584. priv->tx_power = 0x40;
  1585. priv->lpf_cutoff = 0xFF;
  1586. priv->lnags_threshold = 0xFF;
  1587. priv->mode = IEEE80211_IF_TYPE_INVALID;
  1588. /* Power-on issue. EEPROM won't read correctly without */
  1589. if (pdev->revision >= ADM8211_REV_BA) {
  1590. ADM8211_CSR_WRITE(FRCTL, 0);
  1591. ADM8211_CSR_READ(FRCTL);
  1592. ADM8211_CSR_WRITE(FRCTL, 1);
  1593. ADM8211_CSR_READ(FRCTL);
  1594. msleep(100);
  1595. }
  1596. err = adm8211_read_eeprom(dev);
  1597. if (err) {
  1598. printk(KERN_ERR "%s (adm8211): Can't alloc eeprom buffer\n",
  1599. pci_name(pdev));
  1600. goto err_free_desc;
  1601. }
  1602. priv->channel = priv->modes[0].channels[0].chan;
  1603. err = ieee80211_register_hwmode(dev, &priv->modes[0]);
  1604. if (err) {
  1605. printk(KERN_ERR "%s (adm8211): Can't register hwmode\n",
  1606. pci_name(pdev));
  1607. goto err_free_desc;
  1608. }
  1609. err = ieee80211_register_hw(dev);
  1610. if (err) {
  1611. printk(KERN_ERR "%s (adm8211): Cannot register device\n",
  1612. pci_name(pdev));
  1613. goto err_free_desc;
  1614. }
  1615. printk(KERN_INFO "%s: hwaddr %s, Rev 0x%02x\n",
  1616. wiphy_name(dev->wiphy), print_mac(mac, dev->wiphy->perm_addr),
  1617. pdev->revision);
  1618. return 0;
  1619. err_free_desc:
  1620. pci_free_consistent(pdev,
  1621. sizeof(struct adm8211_desc) * priv->rx_ring_size +
  1622. sizeof(struct adm8211_desc) * priv->tx_ring_size,
  1623. priv->rx_ring, priv->rx_ring_dma);
  1624. kfree(priv->rx_buffers);
  1625. err_iounmap:
  1626. pci_iounmap(pdev, priv->map);
  1627. err_free_dev:
  1628. pci_set_drvdata(pdev, NULL);
  1629. ieee80211_free_hw(dev);
  1630. err_free_reg:
  1631. pci_release_regions(pdev);
  1632. err_disable_pdev:
  1633. pci_disable_device(pdev);
  1634. return err;
  1635. }
  1636. static void __devexit adm8211_remove(struct pci_dev *pdev)
  1637. {
  1638. struct ieee80211_hw *dev = pci_get_drvdata(pdev);
  1639. struct adm8211_priv *priv;
  1640. if (!dev)
  1641. return;
  1642. ieee80211_unregister_hw(dev);
  1643. priv = dev->priv;
  1644. pci_free_consistent(pdev,
  1645. sizeof(struct adm8211_desc) * priv->rx_ring_size +
  1646. sizeof(struct adm8211_desc) * priv->tx_ring_size,
  1647. priv->rx_ring, priv->rx_ring_dma);
  1648. kfree(priv->rx_buffers);
  1649. kfree(priv->eeprom);
  1650. pci_iounmap(pdev, priv->map);
  1651. pci_release_regions(pdev);
  1652. pci_disable_device(pdev);
  1653. ieee80211_free_hw(dev);
  1654. }
  1655. #ifdef CONFIG_PM
  1656. static int adm8211_suspend(struct pci_dev *pdev, pm_message_t state)
  1657. {
  1658. struct ieee80211_hw *dev = pci_get_drvdata(pdev);
  1659. struct adm8211_priv *priv = dev->priv;
  1660. if (priv->mode != IEEE80211_IF_TYPE_INVALID) {
  1661. ieee80211_stop_queues(dev);
  1662. adm8211_stop(dev);
  1663. }
  1664. pci_save_state(pdev);
  1665. pci_set_power_state(pdev, pci_choose_state(pdev, state));
  1666. return 0;
  1667. }
  1668. static int adm8211_resume(struct pci_dev *pdev)
  1669. {
  1670. struct ieee80211_hw *dev = pci_get_drvdata(pdev);
  1671. struct adm8211_priv *priv = dev->priv;
  1672. pci_set_power_state(pdev, PCI_D0);
  1673. pci_restore_state(pdev);
  1674. if (priv->mode != IEEE80211_IF_TYPE_INVALID) {
  1675. adm8211_start(dev);
  1676. ieee80211_start_queues(dev);
  1677. }
  1678. return 0;
  1679. }
  1680. #endif /* CONFIG_PM */
  1681. MODULE_DEVICE_TABLE(pci, adm8211_pci_id_table);
  1682. /* TODO: implement enable_wake */
  1683. static struct pci_driver adm8211_driver = {
  1684. .name = "adm8211",
  1685. .id_table = adm8211_pci_id_table,
  1686. .probe = adm8211_probe,
  1687. .remove = __devexit_p(adm8211_remove),
  1688. #ifdef CONFIG_PM
  1689. .suspend = adm8211_suspend,
  1690. .resume = adm8211_resume,
  1691. #endif /* CONFIG_PM */
  1692. };
  1693. static int __init adm8211_init(void)
  1694. {
  1695. return pci_register_driver(&adm8211_driver);
  1696. }
  1697. static void __exit adm8211_exit(void)
  1698. {
  1699. pci_unregister_driver(&adm8211_driver);
  1700. }
  1701. module_init(adm8211_init);
  1702. module_exit(adm8211_exit);