ucc_geth.c 120 KB

12345678910111213141516171819202122232425262728293031323334353637383940414243444546474849505152535455565758596061626364656667686970717273747576777879808182838485868788899091929394959697989910010110210310410510610710810911011111211311411511611711811912012112212312412512612712812913013113213313413513613713813914014114214314414514614714814915015115215315415515615715815916016116216316416516616716816917017117217317417517617717817918018118218318418518618718818919019119219319419519619719819920020120220320420520620720820921021121221321421521621721821922022122222322422522622722822923023123223323423523623723823924024124224324424524624724824925025125225325425525625725825926026126226326426526626726826927027127227327427527627727827928028128228328428528628728828929029129229329429529629729829930030130230330430530630730830931031131231331431531631731831932032132232332432532632732832933033133233333433533633733833934034134234334434534634734834935035135235335435535635735835936036136236336436536636736836937037137237337437537637737837938038138238338438538638738838939039139239339439539639739839940040140240340440540640740840941041141241341441541641741841942042142242342442542642742842943043143243343443543643743843944044144244344444544644744844945045145245345445545645745845946046146246346446546646746846947047147247347447547647747847948048148248348448548648748848949049149249349449549649749849950050150250350450550650750850951051151251351451551651751851952052152252352452552652752852953053153253353453553653753853954054154254354454554654754854955055155255355455555655755855956056156256356456556656756856957057157257357457557657757857958058158258358458558658758858959059159259359459559659759859960060160260360460560660760860961061161261361461561661761861962062162262362462562662762862963063163263363463563663763863964064164264364464564664764864965065165265365465565665765865966066166266366466566666766866967067167267367467567667767867968068168268368468568668768868969069169269369469569669769869970070170270370470570670770870971071171271371471571671771871972072172272372472572672772872973073173273373473573673773873974074174274374474574674774874975075175275375475575675775875976076176276376476576676776876977077177277377477577677777877978078178278378478578678778878979079179279379479579679779879980080180280380480580680780880981081181281381481581681781881982082182282382482582682782882983083183283383483583683783883984084184284384484584684784884985085185285385485585685785885986086186286386486586686786886987087187287387487587687787887988088188288388488588688788888989089189289389489589689789889990090190290390490590690790890991091191291391491591691791891992092192292392492592692792892993093193293393493593693793893994094194294394494594694794894995095195295395495595695795895996096196296396496596696796896997097197297397497597697797897998098198298398498598698798898999099199299399499599699799899910001001100210031004100510061007100810091010101110121013101410151016101710181019102010211022102310241025102610271028102910301031103210331034103510361037103810391040104110421043104410451046104710481049105010511052105310541055105610571058105910601061106210631064106510661067106810691070107110721073107410751076107710781079108010811082108310841085108610871088108910901091109210931094109510961097109810991100110111021103110411051106110711081109111011111112111311141115111611171118111911201121112211231124112511261127112811291130113111321133113411351136113711381139114011411142114311441145114611471148114911501151115211531154115511561157115811591160116111621163116411651166116711681169117011711172117311741175117611771178117911801181118211831184118511861187118811891190119111921193119411951196119711981199120012011202120312041205120612071208120912101211121212131214121512161217121812191220122112221223122412251226122712281229123012311232123312341235123612371238123912401241124212431244124512461247124812491250125112521253125412551256125712581259126012611262126312641265126612671268126912701271127212731274127512761277127812791280128112821283128412851286128712881289129012911292129312941295129612971298129913001301130213031304130513061307130813091310131113121313131413151316131713181319132013211322132313241325132613271328132913301331133213331334133513361337133813391340134113421343134413451346134713481349135013511352135313541355135613571358135913601361136213631364136513661367136813691370137113721373137413751376137713781379138013811382138313841385138613871388138913901391139213931394139513961397139813991400140114021403140414051406140714081409141014111412141314141415141614171418141914201421142214231424142514261427142814291430143114321433143414351436143714381439144014411442144314441445144614471448144914501451145214531454145514561457145814591460146114621463146414651466146714681469147014711472147314741475147614771478147914801481148214831484148514861487148814891490149114921493149414951496149714981499150015011502150315041505150615071508150915101511151215131514151515161517151815191520152115221523152415251526152715281529153015311532153315341535153615371538153915401541154215431544154515461547154815491550155115521553155415551556155715581559156015611562156315641565156615671568156915701571157215731574157515761577157815791580158115821583158415851586158715881589159015911592159315941595159615971598159916001601160216031604160516061607160816091610161116121613161416151616161716181619162016211622162316241625162616271628162916301631163216331634163516361637163816391640164116421643164416451646164716481649165016511652165316541655165616571658165916601661166216631664166516661667166816691670167116721673167416751676167716781679168016811682168316841685168616871688168916901691169216931694169516961697169816991700170117021703170417051706170717081709171017111712171317141715171617171718171917201721172217231724172517261727172817291730173117321733173417351736173717381739174017411742174317441745174617471748174917501751175217531754175517561757175817591760176117621763176417651766176717681769177017711772177317741775177617771778177917801781178217831784178517861787178817891790179117921793179417951796179717981799180018011802180318041805180618071808180918101811181218131814181518161817181818191820182118221823182418251826182718281829183018311832183318341835183618371838183918401841184218431844184518461847184818491850185118521853185418551856185718581859186018611862186318641865186618671868186918701871187218731874187518761877187818791880188118821883188418851886188718881889189018911892189318941895189618971898189919001901190219031904190519061907190819091910191119121913191419151916191719181919192019211922192319241925192619271928192919301931193219331934193519361937193819391940194119421943194419451946194719481949195019511952195319541955195619571958195919601961196219631964196519661967196819691970197119721973197419751976197719781979198019811982198319841985198619871988198919901991199219931994199519961997199819992000200120022003200420052006200720082009201020112012201320142015201620172018201920202021202220232024202520262027202820292030203120322033203420352036203720382039204020412042204320442045204620472048204920502051205220532054205520562057205820592060206120622063206420652066206720682069207020712072207320742075207620772078207920802081208220832084208520862087208820892090209120922093209420952096209720982099210021012102210321042105210621072108210921102111211221132114211521162117211821192120212121222123212421252126212721282129213021312132213321342135213621372138213921402141214221432144214521462147214821492150215121522153215421552156215721582159216021612162216321642165216621672168216921702171217221732174217521762177217821792180218121822183218421852186218721882189219021912192219321942195219621972198219922002201220222032204220522062207220822092210221122122213221422152216221722182219222022212222222322242225222622272228222922302231223222332234223522362237223822392240224122422243224422452246224722482249225022512252225322542255225622572258225922602261226222632264226522662267226822692270227122722273227422752276227722782279228022812282228322842285228622872288228922902291229222932294229522962297229822992300230123022303230423052306230723082309231023112312231323142315231623172318231923202321232223232324232523262327232823292330233123322333233423352336233723382339234023412342234323442345234623472348234923502351235223532354235523562357235823592360236123622363236423652366236723682369237023712372237323742375237623772378237923802381238223832384238523862387238823892390239123922393239423952396239723982399240024012402240324042405240624072408240924102411241224132414241524162417241824192420242124222423242424252426242724282429243024312432243324342435243624372438243924402441244224432444244524462447244824492450245124522453245424552456245724582459246024612462246324642465246624672468246924702471247224732474247524762477247824792480248124822483248424852486248724882489249024912492249324942495249624972498249925002501250225032504250525062507250825092510251125122513251425152516251725182519252025212522252325242525252625272528252925302531253225332534253525362537253825392540254125422543254425452546254725482549255025512552255325542555255625572558255925602561256225632564256525662567256825692570257125722573257425752576257725782579258025812582258325842585258625872588258925902591259225932594259525962597259825992600260126022603260426052606260726082609261026112612261326142615261626172618261926202621262226232624262526262627262826292630263126322633263426352636263726382639264026412642264326442645264626472648264926502651265226532654265526562657265826592660266126622663266426652666266726682669267026712672267326742675267626772678267926802681268226832684268526862687268826892690269126922693269426952696269726982699270027012702270327042705270627072708270927102711271227132714271527162717271827192720272127222723272427252726272727282729273027312732273327342735273627372738273927402741274227432744274527462747274827492750275127522753275427552756275727582759276027612762276327642765276627672768276927702771277227732774277527762777277827792780278127822783278427852786278727882789279027912792279327942795279627972798279928002801280228032804280528062807280828092810281128122813281428152816281728182819282028212822282328242825282628272828282928302831283228332834283528362837283828392840284128422843284428452846284728482849285028512852285328542855285628572858285928602861286228632864286528662867286828692870287128722873287428752876287728782879288028812882288328842885288628872888288928902891289228932894289528962897289828992900290129022903290429052906290729082909291029112912291329142915291629172918291929202921292229232924292529262927292829292930293129322933293429352936293729382939294029412942294329442945294629472948294929502951295229532954295529562957295829592960296129622963296429652966296729682969297029712972297329742975297629772978297929802981298229832984298529862987298829892990299129922993299429952996299729982999300030013002300330043005300630073008300930103011301230133014301530163017301830193020302130223023302430253026302730283029303030313032303330343035303630373038303930403041304230433044304530463047304830493050305130523053305430553056305730583059306030613062306330643065306630673068306930703071307230733074307530763077307830793080308130823083308430853086308730883089309030913092309330943095309630973098309931003101310231033104310531063107310831093110311131123113311431153116311731183119312031213122312331243125312631273128312931303131313231333134313531363137313831393140314131423143314431453146314731483149315031513152315331543155315631573158315931603161316231633164316531663167316831693170317131723173317431753176317731783179318031813182318331843185318631873188318931903191319231933194319531963197319831993200320132023203320432053206320732083209321032113212321332143215321632173218321932203221322232233224322532263227322832293230323132323233323432353236323732383239324032413242324332443245324632473248324932503251325232533254325532563257325832593260326132623263326432653266326732683269327032713272327332743275327632773278327932803281328232833284328532863287328832893290329132923293329432953296329732983299330033013302330333043305330633073308330933103311331233133314331533163317331833193320332133223323332433253326332733283329333033313332333333343335333633373338333933403341334233433344334533463347334833493350335133523353335433553356335733583359336033613362336333643365336633673368336933703371337233733374337533763377337833793380338133823383338433853386338733883389339033913392339333943395339633973398339934003401340234033404340534063407340834093410341134123413341434153416341734183419342034213422342334243425342634273428342934303431343234333434343534363437343834393440344134423443344434453446344734483449345034513452345334543455345634573458345934603461346234633464346534663467346834693470347134723473347434753476347734783479348034813482348334843485348634873488348934903491349234933494349534963497349834993500350135023503350435053506350735083509351035113512351335143515351635173518351935203521352235233524352535263527352835293530353135323533353435353536353735383539354035413542354335443545354635473548354935503551355235533554355535563557355835593560356135623563356435653566356735683569357035713572357335743575357635773578357935803581358235833584358535863587358835893590359135923593359435953596359735983599360036013602360336043605360636073608360936103611361236133614361536163617361836193620362136223623362436253626362736283629363036313632363336343635363636373638363936403641364236433644364536463647364836493650365136523653365436553656365736583659366036613662366336643665366636673668366936703671367236733674367536763677367836793680368136823683368436853686368736883689369036913692369336943695369636973698369937003701370237033704370537063707370837093710371137123713371437153716371737183719372037213722372337243725372637273728372937303731373237333734373537363737373837393740374137423743374437453746374737483749375037513752375337543755375637573758375937603761376237633764376537663767376837693770377137723773377437753776377737783779378037813782378337843785378637873788378937903791379237933794379537963797379837993800380138023803380438053806380738083809381038113812381338143815381638173818381938203821382238233824382538263827382838293830383138323833383438353836383738383839384038413842384338443845384638473848384938503851385238533854385538563857385838593860386138623863386438653866386738683869387038713872387338743875387638773878387938803881388238833884388538863887388838893890389138923893389438953896389738983899390039013902390339043905390639073908390939103911391239133914391539163917391839193920392139223923392439253926392739283929393039313932393339343935393639373938393939403941394239433944394539463947394839493950395139523953395439553956395739583959396039613962396339643965396639673968396939703971397239733974397539763977397839793980398139823983398439853986398739883989399039913992399339943995399639973998399940004001400240034004400540064007400840094010401140124013401440154016401740184019402040214022402340244025402640274028402940304031403240334034403540364037403840394040404140424043404440454046404740484049405040514052405340544055405640574058
  1. /*
  2. * Copyright (C) 2006-2007 Freescale Semicondutor, Inc. All rights reserved.
  3. *
  4. * Author: Shlomi Gridish <gridish@freescale.com>
  5. * Li Yang <leoli@freescale.com>
  6. *
  7. * Description:
  8. * QE UCC Gigabit Ethernet Driver
  9. *
  10. * This program is free software; you can redistribute it and/or modify it
  11. * under the terms of the GNU General Public License as published by the
  12. * Free Software Foundation; either version 2 of the License, or (at your
  13. * option) any later version.
  14. */
  15. #include <linux/kernel.h>
  16. #include <linux/init.h>
  17. #include <linux/errno.h>
  18. #include <linux/slab.h>
  19. #include <linux/stddef.h>
  20. #include <linux/interrupt.h>
  21. #include <linux/netdevice.h>
  22. #include <linux/etherdevice.h>
  23. #include <linux/skbuff.h>
  24. #include <linux/spinlock.h>
  25. #include <linux/mm.h>
  26. #include <linux/dma-mapping.h>
  27. #include <linux/fsl_devices.h>
  28. #include <linux/mii.h>
  29. #include <linux/phy.h>
  30. #include <linux/workqueue.h>
  31. #include <asm/of_platform.h>
  32. #include <asm/uaccess.h>
  33. #include <asm/irq.h>
  34. #include <asm/io.h>
  35. #include <asm/immap_qe.h>
  36. #include <asm/qe.h>
  37. #include <asm/ucc.h>
  38. #include <asm/ucc_fast.h>
  39. #include "ucc_geth.h"
  40. #include "ucc_geth_mii.h"
  41. #undef DEBUG
  42. #define ugeth_printk(level, format, arg...) \
  43. printk(level format "\n", ## arg)
  44. #define ugeth_dbg(format, arg...) \
  45. ugeth_printk(KERN_DEBUG , format , ## arg)
  46. #define ugeth_err(format, arg...) \
  47. ugeth_printk(KERN_ERR , format , ## arg)
  48. #define ugeth_info(format, arg...) \
  49. ugeth_printk(KERN_INFO , format , ## arg)
  50. #define ugeth_warn(format, arg...) \
  51. ugeth_printk(KERN_WARNING , format , ## arg)
  52. #ifdef UGETH_VERBOSE_DEBUG
  53. #define ugeth_vdbg ugeth_dbg
  54. #else
  55. #define ugeth_vdbg(fmt, args...) do { } while (0)
  56. #endif /* UGETH_VERBOSE_DEBUG */
  57. #define UGETH_MSG_DEFAULT (NETIF_MSG_IFUP << 1 ) - 1
  58. void uec_set_ethtool_ops(struct net_device *netdev);
  59. static DEFINE_SPINLOCK(ugeth_lock);
  60. static struct {
  61. u32 msg_enable;
  62. } debug = { -1 };
  63. module_param_named(debug, debug.msg_enable, int, 0);
  64. MODULE_PARM_DESC(debug, "Debug verbosity level (0=none, ..., 0xffff=all)");
  65. static struct ucc_geth_info ugeth_primary_info = {
  66. .uf_info = {
  67. .bd_mem_part = MEM_PART_SYSTEM,
  68. .rtsm = UCC_FAST_SEND_IDLES_BETWEEN_FRAMES,
  69. .max_rx_buf_length = 1536,
  70. /* adjusted at startup if max-speed 1000 */
  71. .urfs = UCC_GETH_URFS_INIT,
  72. .urfet = UCC_GETH_URFET_INIT,
  73. .urfset = UCC_GETH_URFSET_INIT,
  74. .utfs = UCC_GETH_UTFS_INIT,
  75. .utfet = UCC_GETH_UTFET_INIT,
  76. .utftt = UCC_GETH_UTFTT_INIT,
  77. .ufpt = 256,
  78. .mode = UCC_FAST_PROTOCOL_MODE_ETHERNET,
  79. .ttx_trx = UCC_FAST_GUMR_TRANSPARENT_TTX_TRX_NORMAL,
  80. .tenc = UCC_FAST_TX_ENCODING_NRZ,
  81. .renc = UCC_FAST_RX_ENCODING_NRZ,
  82. .tcrc = UCC_FAST_16_BIT_CRC,
  83. .synl = UCC_FAST_SYNC_LEN_NOT_USED,
  84. },
  85. .numQueuesTx = 1,
  86. .numQueuesRx = 1,
  87. .extendedFilteringChainPointer = ((uint32_t) NULL),
  88. .typeorlen = 3072 /*1536 */ ,
  89. .nonBackToBackIfgPart1 = 0x40,
  90. .nonBackToBackIfgPart2 = 0x60,
  91. .miminumInterFrameGapEnforcement = 0x50,
  92. .backToBackInterFrameGap = 0x60,
  93. .mblinterval = 128,
  94. .nortsrbytetime = 5,
  95. .fracsiz = 1,
  96. .strictpriorityq = 0xff,
  97. .altBebTruncation = 0xa,
  98. .excessDefer = 1,
  99. .maxRetransmission = 0xf,
  100. .collisionWindow = 0x37,
  101. .receiveFlowControl = 1,
  102. .transmitFlowControl = 1,
  103. .maxGroupAddrInHash = 4,
  104. .maxIndAddrInHash = 4,
  105. .prel = 7,
  106. .maxFrameLength = 1518,
  107. .minFrameLength = 64,
  108. .maxD1Length = 1520,
  109. .maxD2Length = 1520,
  110. .vlantype = 0x8100,
  111. .ecamptr = ((uint32_t) NULL),
  112. .eventRegMask = UCCE_OTHER,
  113. .pausePeriod = 0xf000,
  114. .interruptcoalescingmaxvalue = {1, 1, 1, 1, 1, 1, 1, 1},
  115. .bdRingLenTx = {
  116. TX_BD_RING_LEN,
  117. TX_BD_RING_LEN,
  118. TX_BD_RING_LEN,
  119. TX_BD_RING_LEN,
  120. TX_BD_RING_LEN,
  121. TX_BD_RING_LEN,
  122. TX_BD_RING_LEN,
  123. TX_BD_RING_LEN},
  124. .bdRingLenRx = {
  125. RX_BD_RING_LEN,
  126. RX_BD_RING_LEN,
  127. RX_BD_RING_LEN,
  128. RX_BD_RING_LEN,
  129. RX_BD_RING_LEN,
  130. RX_BD_RING_LEN,
  131. RX_BD_RING_LEN,
  132. RX_BD_RING_LEN},
  133. .numStationAddresses = UCC_GETH_NUM_OF_STATION_ADDRESSES_1,
  134. .largestexternallookupkeysize =
  135. QE_FLTR_LARGEST_EXTERNAL_TABLE_LOOKUP_KEY_SIZE_NONE,
  136. .statisticsMode = UCC_GETH_STATISTICS_GATHERING_MODE_HARDWARE |
  137. UCC_GETH_STATISTICS_GATHERING_MODE_FIRMWARE_TX |
  138. UCC_GETH_STATISTICS_GATHERING_MODE_FIRMWARE_RX,
  139. .vlanOperationTagged = UCC_GETH_VLAN_OPERATION_TAGGED_NOP,
  140. .vlanOperationNonTagged = UCC_GETH_VLAN_OPERATION_NON_TAGGED_NOP,
  141. .rxQoSMode = UCC_GETH_QOS_MODE_DEFAULT,
  142. .aufc = UPSMR_AUTOMATIC_FLOW_CONTROL_MODE_NONE,
  143. .padAndCrc = MACCFG2_PAD_AND_CRC_MODE_PAD_AND_CRC,
  144. .numThreadsTx = UCC_GETH_NUM_OF_THREADS_4,
  145. .numThreadsRx = UCC_GETH_NUM_OF_THREADS_4,
  146. .riscTx = QE_RISC_ALLOCATION_RISC1_AND_RISC2,
  147. .riscRx = QE_RISC_ALLOCATION_RISC1_AND_RISC2,
  148. };
  149. static struct ucc_geth_info ugeth_info[8];
  150. #ifdef DEBUG
  151. static void mem_disp(u8 *addr, int size)
  152. {
  153. u8 *i;
  154. int size16Aling = (size >> 4) << 4;
  155. int size4Aling = (size >> 2) << 2;
  156. int notAlign = 0;
  157. if (size % 16)
  158. notAlign = 1;
  159. for (i = addr; (u32) i < (u32) addr + size16Aling; i += 16)
  160. printk("0x%08x: %08x %08x %08x %08x\r\n",
  161. (u32) i,
  162. *((u32 *) (i)),
  163. *((u32 *) (i + 4)),
  164. *((u32 *) (i + 8)), *((u32 *) (i + 12)));
  165. if (notAlign == 1)
  166. printk("0x%08x: ", (u32) i);
  167. for (; (u32) i < (u32) addr + size4Aling; i += 4)
  168. printk("%08x ", *((u32 *) (i)));
  169. for (; (u32) i < (u32) addr + size; i++)
  170. printk("%02x", *((u8 *) (i)));
  171. if (notAlign == 1)
  172. printk("\r\n");
  173. }
  174. #endif /* DEBUG */
  175. #ifdef CONFIG_UGETH_FILTERING
  176. static void enqueue(struct list_head *node, struct list_head *lh)
  177. {
  178. unsigned long flags;
  179. spin_lock_irqsave(&ugeth_lock, flags);
  180. list_add_tail(node, lh);
  181. spin_unlock_irqrestore(&ugeth_lock, flags);
  182. }
  183. #endif /* CONFIG_UGETH_FILTERING */
  184. static struct list_head *dequeue(struct list_head *lh)
  185. {
  186. unsigned long flags;
  187. spin_lock_irqsave(&ugeth_lock, flags);
  188. if (!list_empty(lh)) {
  189. struct list_head *node = lh->next;
  190. list_del(node);
  191. spin_unlock_irqrestore(&ugeth_lock, flags);
  192. return node;
  193. } else {
  194. spin_unlock_irqrestore(&ugeth_lock, flags);
  195. return NULL;
  196. }
  197. }
  198. static struct sk_buff *get_new_skb(struct ucc_geth_private *ugeth, u8 *bd)
  199. {
  200. struct sk_buff *skb = NULL;
  201. skb = dev_alloc_skb(ugeth->ug_info->uf_info.max_rx_buf_length +
  202. UCC_GETH_RX_DATA_BUF_ALIGNMENT);
  203. if (skb == NULL)
  204. return NULL;
  205. /* We need the data buffer to be aligned properly. We will reserve
  206. * as many bytes as needed to align the data properly
  207. */
  208. skb_reserve(skb,
  209. UCC_GETH_RX_DATA_BUF_ALIGNMENT -
  210. (((unsigned)skb->data) & (UCC_GETH_RX_DATA_BUF_ALIGNMENT -
  211. 1)));
  212. skb->dev = ugeth->dev;
  213. out_be32(&((struct qe_bd *)bd)->buf,
  214. dma_map_single(NULL,
  215. skb->data,
  216. ugeth->ug_info->uf_info.max_rx_buf_length +
  217. UCC_GETH_RX_DATA_BUF_ALIGNMENT,
  218. DMA_FROM_DEVICE));
  219. out_be32((u32 *)bd, (R_E | R_I | (in_be32((u32 *)bd) & R_W)));
  220. return skb;
  221. }
  222. static int rx_bd_buffer_set(struct ucc_geth_private *ugeth, u8 rxQ)
  223. {
  224. u8 *bd;
  225. u32 bd_status;
  226. struct sk_buff *skb;
  227. int i;
  228. bd = ugeth->p_rx_bd_ring[rxQ];
  229. i = 0;
  230. do {
  231. bd_status = in_be32((u32*)bd);
  232. skb = get_new_skb(ugeth, bd);
  233. if (!skb) /* If can not allocate data buffer,
  234. abort. Cleanup will be elsewhere */
  235. return -ENOMEM;
  236. ugeth->rx_skbuff[rxQ][i] = skb;
  237. /* advance the BD pointer */
  238. bd += sizeof(struct qe_bd);
  239. i++;
  240. } while (!(bd_status & R_W));
  241. return 0;
  242. }
  243. static int fill_init_enet_entries(struct ucc_geth_private *ugeth,
  244. volatile u32 *p_start,
  245. u8 num_entries,
  246. u32 thread_size,
  247. u32 thread_alignment,
  248. enum qe_risc_allocation risc,
  249. int skip_page_for_first_entry)
  250. {
  251. u32 init_enet_offset;
  252. u8 i;
  253. int snum;
  254. for (i = 0; i < num_entries; i++) {
  255. if ((snum = qe_get_snum()) < 0) {
  256. if (netif_msg_ifup(ugeth))
  257. ugeth_err("fill_init_enet_entries: Can not get SNUM.");
  258. return snum;
  259. }
  260. if ((i == 0) && skip_page_for_first_entry)
  261. /* First entry of Rx does not have page */
  262. init_enet_offset = 0;
  263. else {
  264. init_enet_offset =
  265. qe_muram_alloc(thread_size, thread_alignment);
  266. if (IS_ERR_VALUE(init_enet_offset)) {
  267. if (netif_msg_ifup(ugeth))
  268. ugeth_err("fill_init_enet_entries: Can not allocate DPRAM memory.");
  269. qe_put_snum((u8) snum);
  270. return -ENOMEM;
  271. }
  272. }
  273. *(p_start++) =
  274. ((u8) snum << ENET_INIT_PARAM_SNUM_SHIFT) | init_enet_offset
  275. | risc;
  276. }
  277. return 0;
  278. }
  279. static int return_init_enet_entries(struct ucc_geth_private *ugeth,
  280. volatile u32 *p_start,
  281. u8 num_entries,
  282. enum qe_risc_allocation risc,
  283. int skip_page_for_first_entry)
  284. {
  285. u32 init_enet_offset;
  286. u8 i;
  287. int snum;
  288. for (i = 0; i < num_entries; i++) {
  289. /* Check that this entry was actually valid --
  290. needed in case failed in allocations */
  291. if ((*p_start & ENET_INIT_PARAM_RISC_MASK) == risc) {
  292. snum =
  293. (u32) (*p_start & ENET_INIT_PARAM_SNUM_MASK) >>
  294. ENET_INIT_PARAM_SNUM_SHIFT;
  295. qe_put_snum((u8) snum);
  296. if (!((i == 0) && skip_page_for_first_entry)) {
  297. /* First entry of Rx does not have page */
  298. init_enet_offset =
  299. (in_be32(p_start) &
  300. ENET_INIT_PARAM_PTR_MASK);
  301. qe_muram_free(init_enet_offset);
  302. }
  303. *(p_start++) = 0; /* Just for cosmetics */
  304. }
  305. }
  306. return 0;
  307. }
  308. #ifdef DEBUG
  309. static int dump_init_enet_entries(struct ucc_geth_private *ugeth,
  310. volatile u32 *p_start,
  311. u8 num_entries,
  312. u32 thread_size,
  313. enum qe_risc_allocation risc,
  314. int skip_page_for_first_entry)
  315. {
  316. u32 init_enet_offset;
  317. u8 i;
  318. int snum;
  319. for (i = 0; i < num_entries; i++) {
  320. /* Check that this entry was actually valid --
  321. needed in case failed in allocations */
  322. if ((*p_start & ENET_INIT_PARAM_RISC_MASK) == risc) {
  323. snum =
  324. (u32) (*p_start & ENET_INIT_PARAM_SNUM_MASK) >>
  325. ENET_INIT_PARAM_SNUM_SHIFT;
  326. qe_put_snum((u8) snum);
  327. if (!((i == 0) && skip_page_for_first_entry)) {
  328. /* First entry of Rx does not have page */
  329. init_enet_offset =
  330. (in_be32(p_start) &
  331. ENET_INIT_PARAM_PTR_MASK);
  332. ugeth_info("Init enet entry %d:", i);
  333. ugeth_info("Base address: 0x%08x",
  334. (u32)
  335. qe_muram_addr(init_enet_offset));
  336. mem_disp(qe_muram_addr(init_enet_offset),
  337. thread_size);
  338. }
  339. p_start++;
  340. }
  341. }
  342. return 0;
  343. }
  344. #endif
  345. #ifdef CONFIG_UGETH_FILTERING
  346. static struct enet_addr_container *get_enet_addr_container(void)
  347. {
  348. struct enet_addr_container *enet_addr_cont;
  349. /* allocate memory */
  350. enet_addr_cont = kmalloc(sizeof(struct enet_addr_container), GFP_KERNEL);
  351. if (!enet_addr_cont) {
  352. ugeth_err("%s: No memory for enet_addr_container object.",
  353. __FUNCTION__);
  354. return NULL;
  355. }
  356. return enet_addr_cont;
  357. }
  358. #endif /* CONFIG_UGETH_FILTERING */
  359. static void put_enet_addr_container(struct enet_addr_container *enet_addr_cont)
  360. {
  361. kfree(enet_addr_cont);
  362. }
  363. static void set_mac_addr(__be16 __iomem *reg, u8 *mac)
  364. {
  365. out_be16(&reg[0], ((u16)mac[5] << 8) | mac[4]);
  366. out_be16(&reg[1], ((u16)mac[3] << 8) | mac[2]);
  367. out_be16(&reg[2], ((u16)mac[1] << 8) | mac[0]);
  368. }
  369. #ifdef CONFIG_UGETH_FILTERING
  370. static int hw_add_addr_in_paddr(struct ucc_geth_private *ugeth,
  371. u8 *p_enet_addr, u8 paddr_num)
  372. {
  373. struct ucc_geth_82xx_address_filtering_pram *p_82xx_addr_filt;
  374. if (!(paddr_num < NUM_OF_PADDRS)) {
  375. ugeth_warn("%s: Illegal paddr_num.", __FUNCTION__);
  376. return -EINVAL;
  377. }
  378. p_82xx_addr_filt =
  379. (struct ucc_geth_82xx_address_filtering_pram *) ugeth->p_rx_glbl_pram->
  380. addressfiltering;
  381. /* Ethernet frames are defined in Little Endian mode, */
  382. /* therefore to insert the address we reverse the bytes. */
  383. set_mac_addr(&p_82xx_addr_filt->paddr[paddr_num].h, p_enet_addr);
  384. return 0;
  385. }
  386. #endif /* CONFIG_UGETH_FILTERING */
  387. static int hw_clear_addr_in_paddr(struct ucc_geth_private *ugeth, u8 paddr_num)
  388. {
  389. struct ucc_geth_82xx_address_filtering_pram *p_82xx_addr_filt;
  390. if (!(paddr_num < NUM_OF_PADDRS)) {
  391. ugeth_warn("%s: Illagel paddr_num.", __FUNCTION__);
  392. return -EINVAL;
  393. }
  394. p_82xx_addr_filt =
  395. (struct ucc_geth_82xx_address_filtering_pram *) ugeth->p_rx_glbl_pram->
  396. addressfiltering;
  397. /* Writing address ff.ff.ff.ff.ff.ff disables address
  398. recognition for this register */
  399. out_be16(&p_82xx_addr_filt->paddr[paddr_num].h, 0xffff);
  400. out_be16(&p_82xx_addr_filt->paddr[paddr_num].m, 0xffff);
  401. out_be16(&p_82xx_addr_filt->paddr[paddr_num].l, 0xffff);
  402. return 0;
  403. }
  404. static void hw_add_addr_in_hash(struct ucc_geth_private *ugeth,
  405. u8 *p_enet_addr)
  406. {
  407. struct ucc_geth_82xx_address_filtering_pram *p_82xx_addr_filt;
  408. u32 cecr_subblock;
  409. p_82xx_addr_filt =
  410. (struct ucc_geth_82xx_address_filtering_pram *) ugeth->p_rx_glbl_pram->
  411. addressfiltering;
  412. cecr_subblock =
  413. ucc_fast_get_qe_cr_subblock(ugeth->ug_info->uf_info.ucc_num);
  414. /* Ethernet frames are defined in Little Endian mode,
  415. therefor to insert */
  416. /* the address to the hash (Big Endian mode), we reverse the bytes.*/
  417. set_mac_addr(&p_82xx_addr_filt->taddr.h, p_enet_addr);
  418. qe_issue_cmd(QE_SET_GROUP_ADDRESS, cecr_subblock,
  419. QE_CR_PROTOCOL_ETHERNET, 0);
  420. }
  421. #ifdef CONFIG_UGETH_MAGIC_PACKET
  422. static void magic_packet_detection_enable(struct ucc_geth_private *ugeth)
  423. {
  424. struct ucc_fast_private *uccf;
  425. struct ucc_geth *ug_regs;
  426. u32 maccfg2, uccm;
  427. uccf = ugeth->uccf;
  428. ug_regs = ugeth->ug_regs;
  429. /* Enable interrupts for magic packet detection */
  430. uccm = in_be32(uccf->p_uccm);
  431. uccm |= UCCE_MPD;
  432. out_be32(uccf->p_uccm, uccm);
  433. /* Enable magic packet detection */
  434. maccfg2 = in_be32(&ug_regs->maccfg2);
  435. maccfg2 |= MACCFG2_MPE;
  436. out_be32(&ug_regs->maccfg2, maccfg2);
  437. }
  438. static void magic_packet_detection_disable(struct ucc_geth_private *ugeth)
  439. {
  440. struct ucc_fast_private *uccf;
  441. struct ucc_geth *ug_regs;
  442. u32 maccfg2, uccm;
  443. uccf = ugeth->uccf;
  444. ug_regs = ugeth->ug_regs;
  445. /* Disable interrupts for magic packet detection */
  446. uccm = in_be32(uccf->p_uccm);
  447. uccm &= ~UCCE_MPD;
  448. out_be32(uccf->p_uccm, uccm);
  449. /* Disable magic packet detection */
  450. maccfg2 = in_be32(&ug_regs->maccfg2);
  451. maccfg2 &= ~MACCFG2_MPE;
  452. out_be32(&ug_regs->maccfg2, maccfg2);
  453. }
  454. #endif /* MAGIC_PACKET */
  455. static inline int compare_addr(u8 **addr1, u8 **addr2)
  456. {
  457. return memcmp(addr1, addr2, ENET_NUM_OCTETS_PER_ADDRESS);
  458. }
  459. #ifdef DEBUG
  460. static void get_statistics(struct ucc_geth_private *ugeth,
  461. struct ucc_geth_tx_firmware_statistics *
  462. tx_firmware_statistics,
  463. struct ucc_geth_rx_firmware_statistics *
  464. rx_firmware_statistics,
  465. struct ucc_geth_hardware_statistics *hardware_statistics)
  466. {
  467. struct ucc_fast *uf_regs;
  468. struct ucc_geth *ug_regs;
  469. struct ucc_geth_tx_firmware_statistics_pram *p_tx_fw_statistics_pram;
  470. struct ucc_geth_rx_firmware_statistics_pram *p_rx_fw_statistics_pram;
  471. ug_regs = ugeth->ug_regs;
  472. uf_regs = (struct ucc_fast *) ug_regs;
  473. p_tx_fw_statistics_pram = ugeth->p_tx_fw_statistics_pram;
  474. p_rx_fw_statistics_pram = ugeth->p_rx_fw_statistics_pram;
  475. /* Tx firmware only if user handed pointer and driver actually
  476. gathers Tx firmware statistics */
  477. if (tx_firmware_statistics && p_tx_fw_statistics_pram) {
  478. tx_firmware_statistics->sicoltx =
  479. in_be32(&p_tx_fw_statistics_pram->sicoltx);
  480. tx_firmware_statistics->mulcoltx =
  481. in_be32(&p_tx_fw_statistics_pram->mulcoltx);
  482. tx_firmware_statistics->latecoltxfr =
  483. in_be32(&p_tx_fw_statistics_pram->latecoltxfr);
  484. tx_firmware_statistics->frabortduecol =
  485. in_be32(&p_tx_fw_statistics_pram->frabortduecol);
  486. tx_firmware_statistics->frlostinmactxer =
  487. in_be32(&p_tx_fw_statistics_pram->frlostinmactxer);
  488. tx_firmware_statistics->carriersenseertx =
  489. in_be32(&p_tx_fw_statistics_pram->carriersenseertx);
  490. tx_firmware_statistics->frtxok =
  491. in_be32(&p_tx_fw_statistics_pram->frtxok);
  492. tx_firmware_statistics->txfrexcessivedefer =
  493. in_be32(&p_tx_fw_statistics_pram->txfrexcessivedefer);
  494. tx_firmware_statistics->txpkts256 =
  495. in_be32(&p_tx_fw_statistics_pram->txpkts256);
  496. tx_firmware_statistics->txpkts512 =
  497. in_be32(&p_tx_fw_statistics_pram->txpkts512);
  498. tx_firmware_statistics->txpkts1024 =
  499. in_be32(&p_tx_fw_statistics_pram->txpkts1024);
  500. tx_firmware_statistics->txpktsjumbo =
  501. in_be32(&p_tx_fw_statistics_pram->txpktsjumbo);
  502. }
  503. /* Rx firmware only if user handed pointer and driver actually
  504. * gathers Rx firmware statistics */
  505. if (rx_firmware_statistics && p_rx_fw_statistics_pram) {
  506. int i;
  507. rx_firmware_statistics->frrxfcser =
  508. in_be32(&p_rx_fw_statistics_pram->frrxfcser);
  509. rx_firmware_statistics->fraligner =
  510. in_be32(&p_rx_fw_statistics_pram->fraligner);
  511. rx_firmware_statistics->inrangelenrxer =
  512. in_be32(&p_rx_fw_statistics_pram->inrangelenrxer);
  513. rx_firmware_statistics->outrangelenrxer =
  514. in_be32(&p_rx_fw_statistics_pram->outrangelenrxer);
  515. rx_firmware_statistics->frtoolong =
  516. in_be32(&p_rx_fw_statistics_pram->frtoolong);
  517. rx_firmware_statistics->runt =
  518. in_be32(&p_rx_fw_statistics_pram->runt);
  519. rx_firmware_statistics->verylongevent =
  520. in_be32(&p_rx_fw_statistics_pram->verylongevent);
  521. rx_firmware_statistics->symbolerror =
  522. in_be32(&p_rx_fw_statistics_pram->symbolerror);
  523. rx_firmware_statistics->dropbsy =
  524. in_be32(&p_rx_fw_statistics_pram->dropbsy);
  525. for (i = 0; i < 0x8; i++)
  526. rx_firmware_statistics->res0[i] =
  527. p_rx_fw_statistics_pram->res0[i];
  528. rx_firmware_statistics->mismatchdrop =
  529. in_be32(&p_rx_fw_statistics_pram->mismatchdrop);
  530. rx_firmware_statistics->underpkts =
  531. in_be32(&p_rx_fw_statistics_pram->underpkts);
  532. rx_firmware_statistics->pkts256 =
  533. in_be32(&p_rx_fw_statistics_pram->pkts256);
  534. rx_firmware_statistics->pkts512 =
  535. in_be32(&p_rx_fw_statistics_pram->pkts512);
  536. rx_firmware_statistics->pkts1024 =
  537. in_be32(&p_rx_fw_statistics_pram->pkts1024);
  538. rx_firmware_statistics->pktsjumbo =
  539. in_be32(&p_rx_fw_statistics_pram->pktsjumbo);
  540. rx_firmware_statistics->frlossinmacer =
  541. in_be32(&p_rx_fw_statistics_pram->frlossinmacer);
  542. rx_firmware_statistics->pausefr =
  543. in_be32(&p_rx_fw_statistics_pram->pausefr);
  544. for (i = 0; i < 0x4; i++)
  545. rx_firmware_statistics->res1[i] =
  546. p_rx_fw_statistics_pram->res1[i];
  547. rx_firmware_statistics->removevlan =
  548. in_be32(&p_rx_fw_statistics_pram->removevlan);
  549. rx_firmware_statistics->replacevlan =
  550. in_be32(&p_rx_fw_statistics_pram->replacevlan);
  551. rx_firmware_statistics->insertvlan =
  552. in_be32(&p_rx_fw_statistics_pram->insertvlan);
  553. }
  554. /* Hardware only if user handed pointer and driver actually
  555. gathers hardware statistics */
  556. if (hardware_statistics && (in_be32(&uf_regs->upsmr) & UPSMR_HSE)) {
  557. hardware_statistics->tx64 = in_be32(&ug_regs->tx64);
  558. hardware_statistics->tx127 = in_be32(&ug_regs->tx127);
  559. hardware_statistics->tx255 = in_be32(&ug_regs->tx255);
  560. hardware_statistics->rx64 = in_be32(&ug_regs->rx64);
  561. hardware_statistics->rx127 = in_be32(&ug_regs->rx127);
  562. hardware_statistics->rx255 = in_be32(&ug_regs->rx255);
  563. hardware_statistics->txok = in_be32(&ug_regs->txok);
  564. hardware_statistics->txcf = in_be16(&ug_regs->txcf);
  565. hardware_statistics->tmca = in_be32(&ug_regs->tmca);
  566. hardware_statistics->tbca = in_be32(&ug_regs->tbca);
  567. hardware_statistics->rxfok = in_be32(&ug_regs->rxfok);
  568. hardware_statistics->rxbok = in_be32(&ug_regs->rxbok);
  569. hardware_statistics->rbyt = in_be32(&ug_regs->rbyt);
  570. hardware_statistics->rmca = in_be32(&ug_regs->rmca);
  571. hardware_statistics->rbca = in_be32(&ug_regs->rbca);
  572. }
  573. }
  574. static void dump_bds(struct ucc_geth_private *ugeth)
  575. {
  576. int i;
  577. int length;
  578. for (i = 0; i < ugeth->ug_info->numQueuesTx; i++) {
  579. if (ugeth->p_tx_bd_ring[i]) {
  580. length =
  581. (ugeth->ug_info->bdRingLenTx[i] *
  582. sizeof(struct qe_bd));
  583. ugeth_info("TX BDs[%d]", i);
  584. mem_disp(ugeth->p_tx_bd_ring[i], length);
  585. }
  586. }
  587. for (i = 0; i < ugeth->ug_info->numQueuesRx; i++) {
  588. if (ugeth->p_rx_bd_ring[i]) {
  589. length =
  590. (ugeth->ug_info->bdRingLenRx[i] *
  591. sizeof(struct qe_bd));
  592. ugeth_info("RX BDs[%d]", i);
  593. mem_disp(ugeth->p_rx_bd_ring[i], length);
  594. }
  595. }
  596. }
  597. static void dump_regs(struct ucc_geth_private *ugeth)
  598. {
  599. int i;
  600. ugeth_info("UCC%d Geth registers:", ugeth->ug_info->uf_info.ucc_num);
  601. ugeth_info("Base address: 0x%08x", (u32) ugeth->ug_regs);
  602. ugeth_info("maccfg1 : addr - 0x%08x, val - 0x%08x",
  603. (u32) & ugeth->ug_regs->maccfg1,
  604. in_be32(&ugeth->ug_regs->maccfg1));
  605. ugeth_info("maccfg2 : addr - 0x%08x, val - 0x%08x",
  606. (u32) & ugeth->ug_regs->maccfg2,
  607. in_be32(&ugeth->ug_regs->maccfg2));
  608. ugeth_info("ipgifg : addr - 0x%08x, val - 0x%08x",
  609. (u32) & ugeth->ug_regs->ipgifg,
  610. in_be32(&ugeth->ug_regs->ipgifg));
  611. ugeth_info("hafdup : addr - 0x%08x, val - 0x%08x",
  612. (u32) & ugeth->ug_regs->hafdup,
  613. in_be32(&ugeth->ug_regs->hafdup));
  614. ugeth_info("ifctl : addr - 0x%08x, val - 0x%08x",
  615. (u32) & ugeth->ug_regs->ifctl,
  616. in_be32(&ugeth->ug_regs->ifctl));
  617. ugeth_info("ifstat : addr - 0x%08x, val - 0x%08x",
  618. (u32) & ugeth->ug_regs->ifstat,
  619. in_be32(&ugeth->ug_regs->ifstat));
  620. ugeth_info("macstnaddr1: addr - 0x%08x, val - 0x%08x",
  621. (u32) & ugeth->ug_regs->macstnaddr1,
  622. in_be32(&ugeth->ug_regs->macstnaddr1));
  623. ugeth_info("macstnaddr2: addr - 0x%08x, val - 0x%08x",
  624. (u32) & ugeth->ug_regs->macstnaddr2,
  625. in_be32(&ugeth->ug_regs->macstnaddr2));
  626. ugeth_info("uempr : addr - 0x%08x, val - 0x%08x",
  627. (u32) & ugeth->ug_regs->uempr,
  628. in_be32(&ugeth->ug_regs->uempr));
  629. ugeth_info("utbipar : addr - 0x%08x, val - 0x%08x",
  630. (u32) & ugeth->ug_regs->utbipar,
  631. in_be32(&ugeth->ug_regs->utbipar));
  632. ugeth_info("uescr : addr - 0x%08x, val - 0x%04x",
  633. (u32) & ugeth->ug_regs->uescr,
  634. in_be16(&ugeth->ug_regs->uescr));
  635. ugeth_info("tx64 : addr - 0x%08x, val - 0x%08x",
  636. (u32) & ugeth->ug_regs->tx64,
  637. in_be32(&ugeth->ug_regs->tx64));
  638. ugeth_info("tx127 : addr - 0x%08x, val - 0x%08x",
  639. (u32) & ugeth->ug_regs->tx127,
  640. in_be32(&ugeth->ug_regs->tx127));
  641. ugeth_info("tx255 : addr - 0x%08x, val - 0x%08x",
  642. (u32) & ugeth->ug_regs->tx255,
  643. in_be32(&ugeth->ug_regs->tx255));
  644. ugeth_info("rx64 : addr - 0x%08x, val - 0x%08x",
  645. (u32) & ugeth->ug_regs->rx64,
  646. in_be32(&ugeth->ug_regs->rx64));
  647. ugeth_info("rx127 : addr - 0x%08x, val - 0x%08x",
  648. (u32) & ugeth->ug_regs->rx127,
  649. in_be32(&ugeth->ug_regs->rx127));
  650. ugeth_info("rx255 : addr - 0x%08x, val - 0x%08x",
  651. (u32) & ugeth->ug_regs->rx255,
  652. in_be32(&ugeth->ug_regs->rx255));
  653. ugeth_info("txok : addr - 0x%08x, val - 0x%08x",
  654. (u32) & ugeth->ug_regs->txok,
  655. in_be32(&ugeth->ug_regs->txok));
  656. ugeth_info("txcf : addr - 0x%08x, val - 0x%04x",
  657. (u32) & ugeth->ug_regs->txcf,
  658. in_be16(&ugeth->ug_regs->txcf));
  659. ugeth_info("tmca : addr - 0x%08x, val - 0x%08x",
  660. (u32) & ugeth->ug_regs->tmca,
  661. in_be32(&ugeth->ug_regs->tmca));
  662. ugeth_info("tbca : addr - 0x%08x, val - 0x%08x",
  663. (u32) & ugeth->ug_regs->tbca,
  664. in_be32(&ugeth->ug_regs->tbca));
  665. ugeth_info("rxfok : addr - 0x%08x, val - 0x%08x",
  666. (u32) & ugeth->ug_regs->rxfok,
  667. in_be32(&ugeth->ug_regs->rxfok));
  668. ugeth_info("rxbok : addr - 0x%08x, val - 0x%08x",
  669. (u32) & ugeth->ug_regs->rxbok,
  670. in_be32(&ugeth->ug_regs->rxbok));
  671. ugeth_info("rbyt : addr - 0x%08x, val - 0x%08x",
  672. (u32) & ugeth->ug_regs->rbyt,
  673. in_be32(&ugeth->ug_regs->rbyt));
  674. ugeth_info("rmca : addr - 0x%08x, val - 0x%08x",
  675. (u32) & ugeth->ug_regs->rmca,
  676. in_be32(&ugeth->ug_regs->rmca));
  677. ugeth_info("rbca : addr - 0x%08x, val - 0x%08x",
  678. (u32) & ugeth->ug_regs->rbca,
  679. in_be32(&ugeth->ug_regs->rbca));
  680. ugeth_info("scar : addr - 0x%08x, val - 0x%08x",
  681. (u32) & ugeth->ug_regs->scar,
  682. in_be32(&ugeth->ug_regs->scar));
  683. ugeth_info("scam : addr - 0x%08x, val - 0x%08x",
  684. (u32) & ugeth->ug_regs->scam,
  685. in_be32(&ugeth->ug_regs->scam));
  686. if (ugeth->p_thread_data_tx) {
  687. int numThreadsTxNumerical;
  688. switch (ugeth->ug_info->numThreadsTx) {
  689. case UCC_GETH_NUM_OF_THREADS_1:
  690. numThreadsTxNumerical = 1;
  691. break;
  692. case UCC_GETH_NUM_OF_THREADS_2:
  693. numThreadsTxNumerical = 2;
  694. break;
  695. case UCC_GETH_NUM_OF_THREADS_4:
  696. numThreadsTxNumerical = 4;
  697. break;
  698. case UCC_GETH_NUM_OF_THREADS_6:
  699. numThreadsTxNumerical = 6;
  700. break;
  701. case UCC_GETH_NUM_OF_THREADS_8:
  702. numThreadsTxNumerical = 8;
  703. break;
  704. default:
  705. numThreadsTxNumerical = 0;
  706. break;
  707. }
  708. ugeth_info("Thread data TXs:");
  709. ugeth_info("Base address: 0x%08x",
  710. (u32) ugeth->p_thread_data_tx);
  711. for (i = 0; i < numThreadsTxNumerical; i++) {
  712. ugeth_info("Thread data TX[%d]:", i);
  713. ugeth_info("Base address: 0x%08x",
  714. (u32) & ugeth->p_thread_data_tx[i]);
  715. mem_disp((u8 *) & ugeth->p_thread_data_tx[i],
  716. sizeof(struct ucc_geth_thread_data_tx));
  717. }
  718. }
  719. if (ugeth->p_thread_data_rx) {
  720. int numThreadsRxNumerical;
  721. switch (ugeth->ug_info->numThreadsRx) {
  722. case UCC_GETH_NUM_OF_THREADS_1:
  723. numThreadsRxNumerical = 1;
  724. break;
  725. case UCC_GETH_NUM_OF_THREADS_2:
  726. numThreadsRxNumerical = 2;
  727. break;
  728. case UCC_GETH_NUM_OF_THREADS_4:
  729. numThreadsRxNumerical = 4;
  730. break;
  731. case UCC_GETH_NUM_OF_THREADS_6:
  732. numThreadsRxNumerical = 6;
  733. break;
  734. case UCC_GETH_NUM_OF_THREADS_8:
  735. numThreadsRxNumerical = 8;
  736. break;
  737. default:
  738. numThreadsRxNumerical = 0;
  739. break;
  740. }
  741. ugeth_info("Thread data RX:");
  742. ugeth_info("Base address: 0x%08x",
  743. (u32) ugeth->p_thread_data_rx);
  744. for (i = 0; i < numThreadsRxNumerical; i++) {
  745. ugeth_info("Thread data RX[%d]:", i);
  746. ugeth_info("Base address: 0x%08x",
  747. (u32) & ugeth->p_thread_data_rx[i]);
  748. mem_disp((u8 *) & ugeth->p_thread_data_rx[i],
  749. sizeof(struct ucc_geth_thread_data_rx));
  750. }
  751. }
  752. if (ugeth->p_exf_glbl_param) {
  753. ugeth_info("EXF global param:");
  754. ugeth_info("Base address: 0x%08x",
  755. (u32) ugeth->p_exf_glbl_param);
  756. mem_disp((u8 *) ugeth->p_exf_glbl_param,
  757. sizeof(*ugeth->p_exf_glbl_param));
  758. }
  759. if (ugeth->p_tx_glbl_pram) {
  760. ugeth_info("TX global param:");
  761. ugeth_info("Base address: 0x%08x", (u32) ugeth->p_tx_glbl_pram);
  762. ugeth_info("temoder : addr - 0x%08x, val - 0x%04x",
  763. (u32) & ugeth->p_tx_glbl_pram->temoder,
  764. in_be16(&ugeth->p_tx_glbl_pram->temoder));
  765. ugeth_info("sqptr : addr - 0x%08x, val - 0x%08x",
  766. (u32) & ugeth->p_tx_glbl_pram->sqptr,
  767. in_be32(&ugeth->p_tx_glbl_pram->sqptr));
  768. ugeth_info("schedulerbasepointer: addr - 0x%08x, val - 0x%08x",
  769. (u32) & ugeth->p_tx_glbl_pram->schedulerbasepointer,
  770. in_be32(&ugeth->p_tx_glbl_pram->
  771. schedulerbasepointer));
  772. ugeth_info("txrmonbaseptr: addr - 0x%08x, val - 0x%08x",
  773. (u32) & ugeth->p_tx_glbl_pram->txrmonbaseptr,
  774. in_be32(&ugeth->p_tx_glbl_pram->txrmonbaseptr));
  775. ugeth_info("tstate : addr - 0x%08x, val - 0x%08x",
  776. (u32) & ugeth->p_tx_glbl_pram->tstate,
  777. in_be32(&ugeth->p_tx_glbl_pram->tstate));
  778. ugeth_info("iphoffset[0] : addr - 0x%08x, val - 0x%02x",
  779. (u32) & ugeth->p_tx_glbl_pram->iphoffset[0],
  780. ugeth->p_tx_glbl_pram->iphoffset[0]);
  781. ugeth_info("iphoffset[1] : addr - 0x%08x, val - 0x%02x",
  782. (u32) & ugeth->p_tx_glbl_pram->iphoffset[1],
  783. ugeth->p_tx_glbl_pram->iphoffset[1]);
  784. ugeth_info("iphoffset[2] : addr - 0x%08x, val - 0x%02x",
  785. (u32) & ugeth->p_tx_glbl_pram->iphoffset[2],
  786. ugeth->p_tx_glbl_pram->iphoffset[2]);
  787. ugeth_info("iphoffset[3] : addr - 0x%08x, val - 0x%02x",
  788. (u32) & ugeth->p_tx_glbl_pram->iphoffset[3],
  789. ugeth->p_tx_glbl_pram->iphoffset[3]);
  790. ugeth_info("iphoffset[4] : addr - 0x%08x, val - 0x%02x",
  791. (u32) & ugeth->p_tx_glbl_pram->iphoffset[4],
  792. ugeth->p_tx_glbl_pram->iphoffset[4]);
  793. ugeth_info("iphoffset[5] : addr - 0x%08x, val - 0x%02x",
  794. (u32) & ugeth->p_tx_glbl_pram->iphoffset[5],
  795. ugeth->p_tx_glbl_pram->iphoffset[5]);
  796. ugeth_info("iphoffset[6] : addr - 0x%08x, val - 0x%02x",
  797. (u32) & ugeth->p_tx_glbl_pram->iphoffset[6],
  798. ugeth->p_tx_glbl_pram->iphoffset[6]);
  799. ugeth_info("iphoffset[7] : addr - 0x%08x, val - 0x%02x",
  800. (u32) & ugeth->p_tx_glbl_pram->iphoffset[7],
  801. ugeth->p_tx_glbl_pram->iphoffset[7]);
  802. ugeth_info("vtagtable[0] : addr - 0x%08x, val - 0x%08x",
  803. (u32) & ugeth->p_tx_glbl_pram->vtagtable[0],
  804. in_be32(&ugeth->p_tx_glbl_pram->vtagtable[0]));
  805. ugeth_info("vtagtable[1] : addr - 0x%08x, val - 0x%08x",
  806. (u32) & ugeth->p_tx_glbl_pram->vtagtable[1],
  807. in_be32(&ugeth->p_tx_glbl_pram->vtagtable[1]));
  808. ugeth_info("vtagtable[2] : addr - 0x%08x, val - 0x%08x",
  809. (u32) & ugeth->p_tx_glbl_pram->vtagtable[2],
  810. in_be32(&ugeth->p_tx_glbl_pram->vtagtable[2]));
  811. ugeth_info("vtagtable[3] : addr - 0x%08x, val - 0x%08x",
  812. (u32) & ugeth->p_tx_glbl_pram->vtagtable[3],
  813. in_be32(&ugeth->p_tx_glbl_pram->vtagtable[3]));
  814. ugeth_info("vtagtable[4] : addr - 0x%08x, val - 0x%08x",
  815. (u32) & ugeth->p_tx_glbl_pram->vtagtable[4],
  816. in_be32(&ugeth->p_tx_glbl_pram->vtagtable[4]));
  817. ugeth_info("vtagtable[5] : addr - 0x%08x, val - 0x%08x",
  818. (u32) & ugeth->p_tx_glbl_pram->vtagtable[5],
  819. in_be32(&ugeth->p_tx_glbl_pram->vtagtable[5]));
  820. ugeth_info("vtagtable[6] : addr - 0x%08x, val - 0x%08x",
  821. (u32) & ugeth->p_tx_glbl_pram->vtagtable[6],
  822. in_be32(&ugeth->p_tx_glbl_pram->vtagtable[6]));
  823. ugeth_info("vtagtable[7] : addr - 0x%08x, val - 0x%08x",
  824. (u32) & ugeth->p_tx_glbl_pram->vtagtable[7],
  825. in_be32(&ugeth->p_tx_glbl_pram->vtagtable[7]));
  826. ugeth_info("tqptr : addr - 0x%08x, val - 0x%08x",
  827. (u32) & ugeth->p_tx_glbl_pram->tqptr,
  828. in_be32(&ugeth->p_tx_glbl_pram->tqptr));
  829. }
  830. if (ugeth->p_rx_glbl_pram) {
  831. ugeth_info("RX global param:");
  832. ugeth_info("Base address: 0x%08x", (u32) ugeth->p_rx_glbl_pram);
  833. ugeth_info("remoder : addr - 0x%08x, val - 0x%08x",
  834. (u32) & ugeth->p_rx_glbl_pram->remoder,
  835. in_be32(&ugeth->p_rx_glbl_pram->remoder));
  836. ugeth_info("rqptr : addr - 0x%08x, val - 0x%08x",
  837. (u32) & ugeth->p_rx_glbl_pram->rqptr,
  838. in_be32(&ugeth->p_rx_glbl_pram->rqptr));
  839. ugeth_info("typeorlen : addr - 0x%08x, val - 0x%04x",
  840. (u32) & ugeth->p_rx_glbl_pram->typeorlen,
  841. in_be16(&ugeth->p_rx_glbl_pram->typeorlen));
  842. ugeth_info("rxgstpack : addr - 0x%08x, val - 0x%02x",
  843. (u32) & ugeth->p_rx_glbl_pram->rxgstpack,
  844. ugeth->p_rx_glbl_pram->rxgstpack);
  845. ugeth_info("rxrmonbaseptr : addr - 0x%08x, val - 0x%08x",
  846. (u32) & ugeth->p_rx_glbl_pram->rxrmonbaseptr,
  847. in_be32(&ugeth->p_rx_glbl_pram->rxrmonbaseptr));
  848. ugeth_info("intcoalescingptr: addr - 0x%08x, val - 0x%08x",
  849. (u32) & ugeth->p_rx_glbl_pram->intcoalescingptr,
  850. in_be32(&ugeth->p_rx_glbl_pram->intcoalescingptr));
  851. ugeth_info("rstate : addr - 0x%08x, val - 0x%02x",
  852. (u32) & ugeth->p_rx_glbl_pram->rstate,
  853. ugeth->p_rx_glbl_pram->rstate);
  854. ugeth_info("mrblr : addr - 0x%08x, val - 0x%04x",
  855. (u32) & ugeth->p_rx_glbl_pram->mrblr,
  856. in_be16(&ugeth->p_rx_glbl_pram->mrblr));
  857. ugeth_info("rbdqptr : addr - 0x%08x, val - 0x%08x",
  858. (u32) & ugeth->p_rx_glbl_pram->rbdqptr,
  859. in_be32(&ugeth->p_rx_glbl_pram->rbdqptr));
  860. ugeth_info("mflr : addr - 0x%08x, val - 0x%04x",
  861. (u32) & ugeth->p_rx_glbl_pram->mflr,
  862. in_be16(&ugeth->p_rx_glbl_pram->mflr));
  863. ugeth_info("minflr : addr - 0x%08x, val - 0x%04x",
  864. (u32) & ugeth->p_rx_glbl_pram->minflr,
  865. in_be16(&ugeth->p_rx_glbl_pram->minflr));
  866. ugeth_info("maxd1 : addr - 0x%08x, val - 0x%04x",
  867. (u32) & ugeth->p_rx_glbl_pram->maxd1,
  868. in_be16(&ugeth->p_rx_glbl_pram->maxd1));
  869. ugeth_info("maxd2 : addr - 0x%08x, val - 0x%04x",
  870. (u32) & ugeth->p_rx_glbl_pram->maxd2,
  871. in_be16(&ugeth->p_rx_glbl_pram->maxd2));
  872. ugeth_info("ecamptr : addr - 0x%08x, val - 0x%08x",
  873. (u32) & ugeth->p_rx_glbl_pram->ecamptr,
  874. in_be32(&ugeth->p_rx_glbl_pram->ecamptr));
  875. ugeth_info("l2qt : addr - 0x%08x, val - 0x%08x",
  876. (u32) & ugeth->p_rx_glbl_pram->l2qt,
  877. in_be32(&ugeth->p_rx_glbl_pram->l2qt));
  878. ugeth_info("l3qt[0] : addr - 0x%08x, val - 0x%08x",
  879. (u32) & ugeth->p_rx_glbl_pram->l3qt[0],
  880. in_be32(&ugeth->p_rx_glbl_pram->l3qt[0]));
  881. ugeth_info("l3qt[1] : addr - 0x%08x, val - 0x%08x",
  882. (u32) & ugeth->p_rx_glbl_pram->l3qt[1],
  883. in_be32(&ugeth->p_rx_glbl_pram->l3qt[1]));
  884. ugeth_info("l3qt[2] : addr - 0x%08x, val - 0x%08x",
  885. (u32) & ugeth->p_rx_glbl_pram->l3qt[2],
  886. in_be32(&ugeth->p_rx_glbl_pram->l3qt[2]));
  887. ugeth_info("l3qt[3] : addr - 0x%08x, val - 0x%08x",
  888. (u32) & ugeth->p_rx_glbl_pram->l3qt[3],
  889. in_be32(&ugeth->p_rx_glbl_pram->l3qt[3]));
  890. ugeth_info("l3qt[4] : addr - 0x%08x, val - 0x%08x",
  891. (u32) & ugeth->p_rx_glbl_pram->l3qt[4],
  892. in_be32(&ugeth->p_rx_glbl_pram->l3qt[4]));
  893. ugeth_info("l3qt[5] : addr - 0x%08x, val - 0x%08x",
  894. (u32) & ugeth->p_rx_glbl_pram->l3qt[5],
  895. in_be32(&ugeth->p_rx_glbl_pram->l3qt[5]));
  896. ugeth_info("l3qt[6] : addr - 0x%08x, val - 0x%08x",
  897. (u32) & ugeth->p_rx_glbl_pram->l3qt[6],
  898. in_be32(&ugeth->p_rx_glbl_pram->l3qt[6]));
  899. ugeth_info("l3qt[7] : addr - 0x%08x, val - 0x%08x",
  900. (u32) & ugeth->p_rx_glbl_pram->l3qt[7],
  901. in_be32(&ugeth->p_rx_glbl_pram->l3qt[7]));
  902. ugeth_info("vlantype : addr - 0x%08x, val - 0x%04x",
  903. (u32) & ugeth->p_rx_glbl_pram->vlantype,
  904. in_be16(&ugeth->p_rx_glbl_pram->vlantype));
  905. ugeth_info("vlantci : addr - 0x%08x, val - 0x%04x",
  906. (u32) & ugeth->p_rx_glbl_pram->vlantci,
  907. in_be16(&ugeth->p_rx_glbl_pram->vlantci));
  908. for (i = 0; i < 64; i++)
  909. ugeth_info
  910. ("addressfiltering[%d]: addr - 0x%08x, val - 0x%02x",
  911. i,
  912. (u32) & ugeth->p_rx_glbl_pram->addressfiltering[i],
  913. ugeth->p_rx_glbl_pram->addressfiltering[i]);
  914. ugeth_info("exfGlobalParam : addr - 0x%08x, val - 0x%08x",
  915. (u32) & ugeth->p_rx_glbl_pram->exfGlobalParam,
  916. in_be32(&ugeth->p_rx_glbl_pram->exfGlobalParam));
  917. }
  918. if (ugeth->p_send_q_mem_reg) {
  919. ugeth_info("Send Q memory registers:");
  920. ugeth_info("Base address: 0x%08x",
  921. (u32) ugeth->p_send_q_mem_reg);
  922. for (i = 0; i < ugeth->ug_info->numQueuesTx; i++) {
  923. ugeth_info("SQQD[%d]:", i);
  924. ugeth_info("Base address: 0x%08x",
  925. (u32) & ugeth->p_send_q_mem_reg->sqqd[i]);
  926. mem_disp((u8 *) & ugeth->p_send_q_mem_reg->sqqd[i],
  927. sizeof(struct ucc_geth_send_queue_qd));
  928. }
  929. }
  930. if (ugeth->p_scheduler) {
  931. ugeth_info("Scheduler:");
  932. ugeth_info("Base address: 0x%08x", (u32) ugeth->p_scheduler);
  933. mem_disp((u8 *) ugeth->p_scheduler,
  934. sizeof(*ugeth->p_scheduler));
  935. }
  936. if (ugeth->p_tx_fw_statistics_pram) {
  937. ugeth_info("TX FW statistics pram:");
  938. ugeth_info("Base address: 0x%08x",
  939. (u32) ugeth->p_tx_fw_statistics_pram);
  940. mem_disp((u8 *) ugeth->p_tx_fw_statistics_pram,
  941. sizeof(*ugeth->p_tx_fw_statistics_pram));
  942. }
  943. if (ugeth->p_rx_fw_statistics_pram) {
  944. ugeth_info("RX FW statistics pram:");
  945. ugeth_info("Base address: 0x%08x",
  946. (u32) ugeth->p_rx_fw_statistics_pram);
  947. mem_disp((u8 *) ugeth->p_rx_fw_statistics_pram,
  948. sizeof(*ugeth->p_rx_fw_statistics_pram));
  949. }
  950. if (ugeth->p_rx_irq_coalescing_tbl) {
  951. ugeth_info("RX IRQ coalescing tables:");
  952. ugeth_info("Base address: 0x%08x",
  953. (u32) ugeth->p_rx_irq_coalescing_tbl);
  954. for (i = 0; i < ugeth->ug_info->numQueuesRx; i++) {
  955. ugeth_info("RX IRQ coalescing table entry[%d]:", i);
  956. ugeth_info("Base address: 0x%08x",
  957. (u32) & ugeth->p_rx_irq_coalescing_tbl->
  958. coalescingentry[i]);
  959. ugeth_info
  960. ("interruptcoalescingmaxvalue: addr - 0x%08x, val - 0x%08x",
  961. (u32) & ugeth->p_rx_irq_coalescing_tbl->
  962. coalescingentry[i].interruptcoalescingmaxvalue,
  963. in_be32(&ugeth->p_rx_irq_coalescing_tbl->
  964. coalescingentry[i].
  965. interruptcoalescingmaxvalue));
  966. ugeth_info
  967. ("interruptcoalescingcounter : addr - 0x%08x, val - 0x%08x",
  968. (u32) & ugeth->p_rx_irq_coalescing_tbl->
  969. coalescingentry[i].interruptcoalescingcounter,
  970. in_be32(&ugeth->p_rx_irq_coalescing_tbl->
  971. coalescingentry[i].
  972. interruptcoalescingcounter));
  973. }
  974. }
  975. if (ugeth->p_rx_bd_qs_tbl) {
  976. ugeth_info("RX BD QS tables:");
  977. ugeth_info("Base address: 0x%08x", (u32) ugeth->p_rx_bd_qs_tbl);
  978. for (i = 0; i < ugeth->ug_info->numQueuesRx; i++) {
  979. ugeth_info("RX BD QS table[%d]:", i);
  980. ugeth_info("Base address: 0x%08x",
  981. (u32) & ugeth->p_rx_bd_qs_tbl[i]);
  982. ugeth_info
  983. ("bdbaseptr : addr - 0x%08x, val - 0x%08x",
  984. (u32) & ugeth->p_rx_bd_qs_tbl[i].bdbaseptr,
  985. in_be32(&ugeth->p_rx_bd_qs_tbl[i].bdbaseptr));
  986. ugeth_info
  987. ("bdptr : addr - 0x%08x, val - 0x%08x",
  988. (u32) & ugeth->p_rx_bd_qs_tbl[i].bdptr,
  989. in_be32(&ugeth->p_rx_bd_qs_tbl[i].bdptr));
  990. ugeth_info
  991. ("externalbdbaseptr: addr - 0x%08x, val - 0x%08x",
  992. (u32) & ugeth->p_rx_bd_qs_tbl[i].externalbdbaseptr,
  993. in_be32(&ugeth->p_rx_bd_qs_tbl[i].
  994. externalbdbaseptr));
  995. ugeth_info
  996. ("externalbdptr : addr - 0x%08x, val - 0x%08x",
  997. (u32) & ugeth->p_rx_bd_qs_tbl[i].externalbdptr,
  998. in_be32(&ugeth->p_rx_bd_qs_tbl[i].externalbdptr));
  999. ugeth_info("ucode RX Prefetched BDs:");
  1000. ugeth_info("Base address: 0x%08x",
  1001. (u32)
  1002. qe_muram_addr(in_be32
  1003. (&ugeth->p_rx_bd_qs_tbl[i].
  1004. bdbaseptr)));
  1005. mem_disp((u8 *)
  1006. qe_muram_addr(in_be32
  1007. (&ugeth->p_rx_bd_qs_tbl[i].
  1008. bdbaseptr)),
  1009. sizeof(struct ucc_geth_rx_prefetched_bds));
  1010. }
  1011. }
  1012. if (ugeth->p_init_enet_param_shadow) {
  1013. int size;
  1014. ugeth_info("Init enet param shadow:");
  1015. ugeth_info("Base address: 0x%08x",
  1016. (u32) ugeth->p_init_enet_param_shadow);
  1017. mem_disp((u8 *) ugeth->p_init_enet_param_shadow,
  1018. sizeof(*ugeth->p_init_enet_param_shadow));
  1019. size = sizeof(struct ucc_geth_thread_rx_pram);
  1020. if (ugeth->ug_info->rxExtendedFiltering) {
  1021. size +=
  1022. THREAD_RX_PRAM_ADDITIONAL_FOR_EXTENDED_FILTERING;
  1023. if (ugeth->ug_info->largestexternallookupkeysize ==
  1024. QE_FLTR_TABLE_LOOKUP_KEY_SIZE_8_BYTES)
  1025. size +=
  1026. THREAD_RX_PRAM_ADDITIONAL_FOR_EXTENDED_FILTERING_8;
  1027. if (ugeth->ug_info->largestexternallookupkeysize ==
  1028. QE_FLTR_TABLE_LOOKUP_KEY_SIZE_16_BYTES)
  1029. size +=
  1030. THREAD_RX_PRAM_ADDITIONAL_FOR_EXTENDED_FILTERING_16;
  1031. }
  1032. dump_init_enet_entries(ugeth,
  1033. &(ugeth->p_init_enet_param_shadow->
  1034. txthread[0]),
  1035. ENET_INIT_PARAM_MAX_ENTRIES_TX,
  1036. sizeof(struct ucc_geth_thread_tx_pram),
  1037. ugeth->ug_info->riscTx, 0);
  1038. dump_init_enet_entries(ugeth,
  1039. &(ugeth->p_init_enet_param_shadow->
  1040. rxthread[0]),
  1041. ENET_INIT_PARAM_MAX_ENTRIES_RX, size,
  1042. ugeth->ug_info->riscRx, 1);
  1043. }
  1044. }
  1045. #endif /* DEBUG */
  1046. static void init_default_reg_vals(volatile u32 *upsmr_register,
  1047. volatile u32 *maccfg1_register,
  1048. volatile u32 *maccfg2_register)
  1049. {
  1050. out_be32(upsmr_register, UCC_GETH_UPSMR_INIT);
  1051. out_be32(maccfg1_register, UCC_GETH_MACCFG1_INIT);
  1052. out_be32(maccfg2_register, UCC_GETH_MACCFG2_INIT);
  1053. }
  1054. static int init_half_duplex_params(int alt_beb,
  1055. int back_pressure_no_backoff,
  1056. int no_backoff,
  1057. int excess_defer,
  1058. u8 alt_beb_truncation,
  1059. u8 max_retransmissions,
  1060. u8 collision_window,
  1061. volatile u32 *hafdup_register)
  1062. {
  1063. u32 value = 0;
  1064. if ((alt_beb_truncation > HALFDUP_ALT_BEB_TRUNCATION_MAX) ||
  1065. (max_retransmissions > HALFDUP_MAX_RETRANSMISSION_MAX) ||
  1066. (collision_window > HALFDUP_COLLISION_WINDOW_MAX))
  1067. return -EINVAL;
  1068. value = (u32) (alt_beb_truncation << HALFDUP_ALT_BEB_TRUNCATION_SHIFT);
  1069. if (alt_beb)
  1070. value |= HALFDUP_ALT_BEB;
  1071. if (back_pressure_no_backoff)
  1072. value |= HALFDUP_BACK_PRESSURE_NO_BACKOFF;
  1073. if (no_backoff)
  1074. value |= HALFDUP_NO_BACKOFF;
  1075. if (excess_defer)
  1076. value |= HALFDUP_EXCESSIVE_DEFER;
  1077. value |= (max_retransmissions << HALFDUP_MAX_RETRANSMISSION_SHIFT);
  1078. value |= collision_window;
  1079. out_be32(hafdup_register, value);
  1080. return 0;
  1081. }
  1082. static int init_inter_frame_gap_params(u8 non_btb_cs_ipg,
  1083. u8 non_btb_ipg,
  1084. u8 min_ifg,
  1085. u8 btb_ipg,
  1086. volatile u32 *ipgifg_register)
  1087. {
  1088. u32 value = 0;
  1089. /* Non-Back-to-back IPG part 1 should be <= Non-Back-to-back
  1090. IPG part 2 */
  1091. if (non_btb_cs_ipg > non_btb_ipg)
  1092. return -EINVAL;
  1093. if ((non_btb_cs_ipg > IPGIFG_NON_BACK_TO_BACK_IFG_PART1_MAX) ||
  1094. (non_btb_ipg > IPGIFG_NON_BACK_TO_BACK_IFG_PART2_MAX) ||
  1095. /*(min_ifg > IPGIFG_MINIMUM_IFG_ENFORCEMENT_MAX) || */
  1096. (btb_ipg > IPGIFG_BACK_TO_BACK_IFG_MAX))
  1097. return -EINVAL;
  1098. value |=
  1099. ((non_btb_cs_ipg << IPGIFG_NON_BACK_TO_BACK_IFG_PART1_SHIFT) &
  1100. IPGIFG_NBTB_CS_IPG_MASK);
  1101. value |=
  1102. ((non_btb_ipg << IPGIFG_NON_BACK_TO_BACK_IFG_PART2_SHIFT) &
  1103. IPGIFG_NBTB_IPG_MASK);
  1104. value |=
  1105. ((min_ifg << IPGIFG_MINIMUM_IFG_ENFORCEMENT_SHIFT) &
  1106. IPGIFG_MIN_IFG_MASK);
  1107. value |= (btb_ipg & IPGIFG_BTB_IPG_MASK);
  1108. out_be32(ipgifg_register, value);
  1109. return 0;
  1110. }
  1111. int init_flow_control_params(u32 automatic_flow_control_mode,
  1112. int rx_flow_control_enable,
  1113. int tx_flow_control_enable,
  1114. u16 pause_period,
  1115. u16 extension_field,
  1116. volatile u32 *upsmr_register,
  1117. volatile u32 *uempr_register,
  1118. volatile u32 *maccfg1_register)
  1119. {
  1120. u32 value = 0;
  1121. /* Set UEMPR register */
  1122. value = (u32) pause_period << UEMPR_PAUSE_TIME_VALUE_SHIFT;
  1123. value |= (u32) extension_field << UEMPR_EXTENDED_PAUSE_TIME_VALUE_SHIFT;
  1124. out_be32(uempr_register, value);
  1125. /* Set UPSMR register */
  1126. value = in_be32(upsmr_register);
  1127. value |= automatic_flow_control_mode;
  1128. out_be32(upsmr_register, value);
  1129. value = in_be32(maccfg1_register);
  1130. if (rx_flow_control_enable)
  1131. value |= MACCFG1_FLOW_RX;
  1132. if (tx_flow_control_enable)
  1133. value |= MACCFG1_FLOW_TX;
  1134. out_be32(maccfg1_register, value);
  1135. return 0;
  1136. }
  1137. static int init_hw_statistics_gathering_mode(int enable_hardware_statistics,
  1138. int auto_zero_hardware_statistics,
  1139. volatile u32 *upsmr_register,
  1140. volatile u16 *uescr_register)
  1141. {
  1142. u32 upsmr_value = 0;
  1143. u16 uescr_value = 0;
  1144. /* Enable hardware statistics gathering if requested */
  1145. if (enable_hardware_statistics) {
  1146. upsmr_value = in_be32(upsmr_register);
  1147. upsmr_value |= UPSMR_HSE;
  1148. out_be32(upsmr_register, upsmr_value);
  1149. }
  1150. /* Clear hardware statistics counters */
  1151. uescr_value = in_be16(uescr_register);
  1152. uescr_value |= UESCR_CLRCNT;
  1153. /* Automatically zero hardware statistics counters on read,
  1154. if requested */
  1155. if (auto_zero_hardware_statistics)
  1156. uescr_value |= UESCR_AUTOZ;
  1157. out_be16(uescr_register, uescr_value);
  1158. return 0;
  1159. }
  1160. static int init_firmware_statistics_gathering_mode(int
  1161. enable_tx_firmware_statistics,
  1162. int enable_rx_firmware_statistics,
  1163. volatile u32 *tx_rmon_base_ptr,
  1164. u32 tx_firmware_statistics_structure_address,
  1165. volatile u32 *rx_rmon_base_ptr,
  1166. u32 rx_firmware_statistics_structure_address,
  1167. volatile u16 *temoder_register,
  1168. volatile u32 *remoder_register)
  1169. {
  1170. /* Note: this function does not check if */
  1171. /* the parameters it receives are NULL */
  1172. u16 temoder_value;
  1173. u32 remoder_value;
  1174. if (enable_tx_firmware_statistics) {
  1175. out_be32(tx_rmon_base_ptr,
  1176. tx_firmware_statistics_structure_address);
  1177. temoder_value = in_be16(temoder_register);
  1178. temoder_value |= TEMODER_TX_RMON_STATISTICS_ENABLE;
  1179. out_be16(temoder_register, temoder_value);
  1180. }
  1181. if (enable_rx_firmware_statistics) {
  1182. out_be32(rx_rmon_base_ptr,
  1183. rx_firmware_statistics_structure_address);
  1184. remoder_value = in_be32(remoder_register);
  1185. remoder_value |= REMODER_RX_RMON_STATISTICS_ENABLE;
  1186. out_be32(remoder_register, remoder_value);
  1187. }
  1188. return 0;
  1189. }
  1190. static int init_mac_station_addr_regs(u8 address_byte_0,
  1191. u8 address_byte_1,
  1192. u8 address_byte_2,
  1193. u8 address_byte_3,
  1194. u8 address_byte_4,
  1195. u8 address_byte_5,
  1196. volatile u32 *macstnaddr1_register,
  1197. volatile u32 *macstnaddr2_register)
  1198. {
  1199. u32 value = 0;
  1200. /* Example: for a station address of 0x12345678ABCD, */
  1201. /* 0x12 is byte 0, 0x34 is byte 1 and so on and 0xCD is byte 5 */
  1202. /* MACSTNADDR1 Register: */
  1203. /* 0 7 8 15 */
  1204. /* station address byte 5 station address byte 4 */
  1205. /* 16 23 24 31 */
  1206. /* station address byte 3 station address byte 2 */
  1207. value |= (u32) ((address_byte_2 << 0) & 0x000000FF);
  1208. value |= (u32) ((address_byte_3 << 8) & 0x0000FF00);
  1209. value |= (u32) ((address_byte_4 << 16) & 0x00FF0000);
  1210. value |= (u32) ((address_byte_5 << 24) & 0xFF000000);
  1211. out_be32(macstnaddr1_register, value);
  1212. /* MACSTNADDR2 Register: */
  1213. /* 0 7 8 15 */
  1214. /* station address byte 1 station address byte 0 */
  1215. /* 16 23 24 31 */
  1216. /* reserved reserved */
  1217. value = 0;
  1218. value |= (u32) ((address_byte_0 << 16) & 0x00FF0000);
  1219. value |= (u32) ((address_byte_1 << 24) & 0xFF000000);
  1220. out_be32(macstnaddr2_register, value);
  1221. return 0;
  1222. }
  1223. static int init_check_frame_length_mode(int length_check,
  1224. volatile u32 *maccfg2_register)
  1225. {
  1226. u32 value = 0;
  1227. value = in_be32(maccfg2_register);
  1228. if (length_check)
  1229. value |= MACCFG2_LC;
  1230. else
  1231. value &= ~MACCFG2_LC;
  1232. out_be32(maccfg2_register, value);
  1233. return 0;
  1234. }
  1235. static int init_preamble_length(u8 preamble_length,
  1236. volatile u32 *maccfg2_register)
  1237. {
  1238. u32 value = 0;
  1239. if ((preamble_length < 3) || (preamble_length > 7))
  1240. return -EINVAL;
  1241. value = in_be32(maccfg2_register);
  1242. value &= ~MACCFG2_PREL_MASK;
  1243. value |= (preamble_length << MACCFG2_PREL_SHIFT);
  1244. out_be32(maccfg2_register, value);
  1245. return 0;
  1246. }
  1247. static int init_rx_parameters(int reject_broadcast,
  1248. int receive_short_frames,
  1249. int promiscuous, volatile u32 *upsmr_register)
  1250. {
  1251. u32 value = 0;
  1252. value = in_be32(upsmr_register);
  1253. if (reject_broadcast)
  1254. value |= UPSMR_BRO;
  1255. else
  1256. value &= ~UPSMR_BRO;
  1257. if (receive_short_frames)
  1258. value |= UPSMR_RSH;
  1259. else
  1260. value &= ~UPSMR_RSH;
  1261. if (promiscuous)
  1262. value |= UPSMR_PRO;
  1263. else
  1264. value &= ~UPSMR_PRO;
  1265. out_be32(upsmr_register, value);
  1266. return 0;
  1267. }
  1268. static int init_max_rx_buff_len(u16 max_rx_buf_len,
  1269. volatile u16 *mrblr_register)
  1270. {
  1271. /* max_rx_buf_len value must be a multiple of 128 */
  1272. if ((max_rx_buf_len == 0)
  1273. || (max_rx_buf_len % UCC_GETH_MRBLR_ALIGNMENT))
  1274. return -EINVAL;
  1275. out_be16(mrblr_register, max_rx_buf_len);
  1276. return 0;
  1277. }
  1278. static int init_min_frame_len(u16 min_frame_length,
  1279. volatile u16 *minflr_register,
  1280. volatile u16 *mrblr_register)
  1281. {
  1282. u16 mrblr_value = 0;
  1283. mrblr_value = in_be16(mrblr_register);
  1284. if (min_frame_length >= (mrblr_value - 4))
  1285. return -EINVAL;
  1286. out_be16(minflr_register, min_frame_length);
  1287. return 0;
  1288. }
  1289. static int adjust_enet_interface(struct ucc_geth_private *ugeth)
  1290. {
  1291. struct ucc_geth_info *ug_info;
  1292. struct ucc_geth *ug_regs;
  1293. struct ucc_fast *uf_regs;
  1294. int ret_val;
  1295. u32 upsmr, maccfg2, tbiBaseAddress;
  1296. u16 value;
  1297. ugeth_vdbg("%s: IN", __FUNCTION__);
  1298. ug_info = ugeth->ug_info;
  1299. ug_regs = ugeth->ug_regs;
  1300. uf_regs = ugeth->uccf->uf_regs;
  1301. /* Set MACCFG2 */
  1302. maccfg2 = in_be32(&ug_regs->maccfg2);
  1303. maccfg2 &= ~MACCFG2_INTERFACE_MODE_MASK;
  1304. if ((ugeth->max_speed == SPEED_10) ||
  1305. (ugeth->max_speed == SPEED_100))
  1306. maccfg2 |= MACCFG2_INTERFACE_MODE_NIBBLE;
  1307. else if (ugeth->max_speed == SPEED_1000)
  1308. maccfg2 |= MACCFG2_INTERFACE_MODE_BYTE;
  1309. maccfg2 |= ug_info->padAndCrc;
  1310. out_be32(&ug_regs->maccfg2, maccfg2);
  1311. /* Set UPSMR */
  1312. upsmr = in_be32(&uf_regs->upsmr);
  1313. upsmr &= ~(UPSMR_RPM | UPSMR_R10M | UPSMR_TBIM | UPSMR_RMM);
  1314. if ((ugeth->phy_interface == PHY_INTERFACE_MODE_RMII) ||
  1315. (ugeth->phy_interface == PHY_INTERFACE_MODE_RGMII) ||
  1316. (ugeth->phy_interface == PHY_INTERFACE_MODE_RGMII_ID) ||
  1317. (ugeth->phy_interface == PHY_INTERFACE_MODE_RGMII_RXID) ||
  1318. (ugeth->phy_interface == PHY_INTERFACE_MODE_RGMII_TXID) ||
  1319. (ugeth->phy_interface == PHY_INTERFACE_MODE_RTBI)) {
  1320. upsmr |= UPSMR_RPM;
  1321. switch (ugeth->max_speed) {
  1322. case SPEED_10:
  1323. upsmr |= UPSMR_R10M;
  1324. /* FALLTHROUGH */
  1325. case SPEED_100:
  1326. if (ugeth->phy_interface != PHY_INTERFACE_MODE_RTBI)
  1327. upsmr |= UPSMR_RMM;
  1328. }
  1329. }
  1330. if ((ugeth->phy_interface == PHY_INTERFACE_MODE_TBI) ||
  1331. (ugeth->phy_interface == PHY_INTERFACE_MODE_RTBI)) {
  1332. upsmr |= UPSMR_TBIM;
  1333. }
  1334. out_be32(&uf_regs->upsmr, upsmr);
  1335. /* Disable autonegotiation in tbi mode, because by default it
  1336. comes up in autonegotiation mode. */
  1337. /* Note that this depends on proper setting in utbipar register. */
  1338. if ((ugeth->phy_interface == PHY_INTERFACE_MODE_TBI) ||
  1339. (ugeth->phy_interface == PHY_INTERFACE_MODE_RTBI)) {
  1340. tbiBaseAddress = in_be32(&ug_regs->utbipar);
  1341. tbiBaseAddress &= UTBIPAR_PHY_ADDRESS_MASK;
  1342. tbiBaseAddress >>= UTBIPAR_PHY_ADDRESS_SHIFT;
  1343. value = ugeth->phydev->bus->read(ugeth->phydev->bus,
  1344. (u8) tbiBaseAddress, ENET_TBI_MII_CR);
  1345. value &= ~0x1000; /* Turn off autonegotiation */
  1346. ugeth->phydev->bus->write(ugeth->phydev->bus,
  1347. (u8) tbiBaseAddress, ENET_TBI_MII_CR, value);
  1348. }
  1349. init_check_frame_length_mode(ug_info->lengthCheckRx, &ug_regs->maccfg2);
  1350. ret_val = init_preamble_length(ug_info->prel, &ug_regs->maccfg2);
  1351. if (ret_val != 0) {
  1352. if (netif_msg_probe(ugeth))
  1353. ugeth_err("%s: Preamble length must be between 3 and 7 inclusive.",
  1354. __FUNCTION__);
  1355. return ret_val;
  1356. }
  1357. return 0;
  1358. }
  1359. /* Called every time the controller might need to be made
  1360. * aware of new link state. The PHY code conveys this
  1361. * information through variables in the ugeth structure, and this
  1362. * function converts those variables into the appropriate
  1363. * register values, and can bring down the device if needed.
  1364. */
  1365. static void adjust_link(struct net_device *dev)
  1366. {
  1367. struct ucc_geth_private *ugeth = netdev_priv(dev);
  1368. struct ucc_geth *ug_regs;
  1369. struct ucc_fast *uf_regs;
  1370. struct phy_device *phydev = ugeth->phydev;
  1371. unsigned long flags;
  1372. int new_state = 0;
  1373. ug_regs = ugeth->ug_regs;
  1374. uf_regs = ugeth->uccf->uf_regs;
  1375. spin_lock_irqsave(&ugeth->lock, flags);
  1376. if (phydev->link) {
  1377. u32 tempval = in_be32(&ug_regs->maccfg2);
  1378. u32 upsmr = in_be32(&uf_regs->upsmr);
  1379. /* Now we make sure that we can be in full duplex mode.
  1380. * If not, we operate in half-duplex mode. */
  1381. if (phydev->duplex != ugeth->oldduplex) {
  1382. new_state = 1;
  1383. if (!(phydev->duplex))
  1384. tempval &= ~(MACCFG2_FDX);
  1385. else
  1386. tempval |= MACCFG2_FDX;
  1387. ugeth->oldduplex = phydev->duplex;
  1388. }
  1389. if (phydev->speed != ugeth->oldspeed) {
  1390. new_state = 1;
  1391. switch (phydev->speed) {
  1392. case SPEED_1000:
  1393. tempval = ((tempval &
  1394. ~(MACCFG2_INTERFACE_MODE_MASK)) |
  1395. MACCFG2_INTERFACE_MODE_BYTE);
  1396. break;
  1397. case SPEED_100:
  1398. case SPEED_10:
  1399. tempval = ((tempval &
  1400. ~(MACCFG2_INTERFACE_MODE_MASK)) |
  1401. MACCFG2_INTERFACE_MODE_NIBBLE);
  1402. /* if reduced mode, re-set UPSMR.R10M */
  1403. if ((ugeth->phy_interface == PHY_INTERFACE_MODE_RMII) ||
  1404. (ugeth->phy_interface == PHY_INTERFACE_MODE_RGMII) ||
  1405. (ugeth->phy_interface == PHY_INTERFACE_MODE_RGMII_ID) ||
  1406. (ugeth->phy_interface == PHY_INTERFACE_MODE_RGMII_RXID) ||
  1407. (ugeth->phy_interface == PHY_INTERFACE_MODE_RGMII_TXID) ||
  1408. (ugeth->phy_interface == PHY_INTERFACE_MODE_RTBI)) {
  1409. if (phydev->speed == SPEED_10)
  1410. upsmr |= UPSMR_R10M;
  1411. else
  1412. upsmr &= ~(UPSMR_R10M);
  1413. }
  1414. break;
  1415. default:
  1416. if (netif_msg_link(ugeth))
  1417. ugeth_warn(
  1418. "%s: Ack! Speed (%d) is not 10/100/1000!",
  1419. dev->name, phydev->speed);
  1420. break;
  1421. }
  1422. ugeth->oldspeed = phydev->speed;
  1423. }
  1424. out_be32(&ug_regs->maccfg2, tempval);
  1425. out_be32(&uf_regs->upsmr, upsmr);
  1426. if (!ugeth->oldlink) {
  1427. new_state = 1;
  1428. ugeth->oldlink = 1;
  1429. netif_schedule(dev);
  1430. }
  1431. } else if (ugeth->oldlink) {
  1432. new_state = 1;
  1433. ugeth->oldlink = 0;
  1434. ugeth->oldspeed = 0;
  1435. ugeth->oldduplex = -1;
  1436. }
  1437. if (new_state && netif_msg_link(ugeth))
  1438. phy_print_status(phydev);
  1439. spin_unlock_irqrestore(&ugeth->lock, flags);
  1440. }
  1441. /* Configure the PHY for dev.
  1442. * returns 0 if success. -1 if failure
  1443. */
  1444. static int init_phy(struct net_device *dev)
  1445. {
  1446. struct ucc_geth_private *priv = netdev_priv(dev);
  1447. struct phy_device *phydev;
  1448. char phy_id[BUS_ID_SIZE];
  1449. priv->oldlink = 0;
  1450. priv->oldspeed = 0;
  1451. priv->oldduplex = -1;
  1452. snprintf(phy_id, BUS_ID_SIZE, PHY_ID_FMT, priv->ug_info->mdio_bus,
  1453. priv->ug_info->phy_address);
  1454. phydev = phy_connect(dev, phy_id, &adjust_link, 0, priv->phy_interface);
  1455. if (IS_ERR(phydev)) {
  1456. printk("%s: Could not attach to PHY\n", dev->name);
  1457. return PTR_ERR(phydev);
  1458. }
  1459. phydev->supported &= (ADVERTISED_10baseT_Half |
  1460. ADVERTISED_10baseT_Full |
  1461. ADVERTISED_100baseT_Half |
  1462. ADVERTISED_100baseT_Full);
  1463. if (priv->max_speed == SPEED_1000)
  1464. phydev->supported |= ADVERTISED_1000baseT_Full;
  1465. phydev->advertising = phydev->supported;
  1466. priv->phydev = phydev;
  1467. return 0;
  1468. }
  1469. static int ugeth_graceful_stop_tx(struct ucc_geth_private *ugeth)
  1470. {
  1471. struct ucc_fast_private *uccf;
  1472. u32 cecr_subblock;
  1473. u32 temp;
  1474. uccf = ugeth->uccf;
  1475. /* Mask GRACEFUL STOP TX interrupt bit and clear it */
  1476. temp = in_be32(uccf->p_uccm);
  1477. temp &= ~UCCE_GRA;
  1478. out_be32(uccf->p_uccm, temp);
  1479. out_be32(uccf->p_ucce, UCCE_GRA); /* clear by writing 1 */
  1480. /* Issue host command */
  1481. cecr_subblock =
  1482. ucc_fast_get_qe_cr_subblock(ugeth->ug_info->uf_info.ucc_num);
  1483. qe_issue_cmd(QE_GRACEFUL_STOP_TX, cecr_subblock,
  1484. QE_CR_PROTOCOL_ETHERNET, 0);
  1485. /* Wait for command to complete */
  1486. do {
  1487. temp = in_be32(uccf->p_ucce);
  1488. } while (!(temp & UCCE_GRA));
  1489. uccf->stopped_tx = 1;
  1490. return 0;
  1491. }
  1492. static int ugeth_graceful_stop_rx(struct ucc_geth_private * ugeth)
  1493. {
  1494. struct ucc_fast_private *uccf;
  1495. u32 cecr_subblock;
  1496. u8 temp;
  1497. uccf = ugeth->uccf;
  1498. /* Clear acknowledge bit */
  1499. temp = ugeth->p_rx_glbl_pram->rxgstpack;
  1500. temp &= ~GRACEFUL_STOP_ACKNOWLEDGE_RX;
  1501. ugeth->p_rx_glbl_pram->rxgstpack = temp;
  1502. /* Keep issuing command and checking acknowledge bit until
  1503. it is asserted, according to spec */
  1504. do {
  1505. /* Issue host command */
  1506. cecr_subblock =
  1507. ucc_fast_get_qe_cr_subblock(ugeth->ug_info->uf_info.
  1508. ucc_num);
  1509. qe_issue_cmd(QE_GRACEFUL_STOP_RX, cecr_subblock,
  1510. QE_CR_PROTOCOL_ETHERNET, 0);
  1511. temp = ugeth->p_rx_glbl_pram->rxgstpack;
  1512. } while (!(temp & GRACEFUL_STOP_ACKNOWLEDGE_RX));
  1513. uccf->stopped_rx = 1;
  1514. return 0;
  1515. }
  1516. static int ugeth_restart_tx(struct ucc_geth_private *ugeth)
  1517. {
  1518. struct ucc_fast_private *uccf;
  1519. u32 cecr_subblock;
  1520. uccf = ugeth->uccf;
  1521. cecr_subblock =
  1522. ucc_fast_get_qe_cr_subblock(ugeth->ug_info->uf_info.ucc_num);
  1523. qe_issue_cmd(QE_RESTART_TX, cecr_subblock, QE_CR_PROTOCOL_ETHERNET, 0);
  1524. uccf->stopped_tx = 0;
  1525. return 0;
  1526. }
  1527. static int ugeth_restart_rx(struct ucc_geth_private *ugeth)
  1528. {
  1529. struct ucc_fast_private *uccf;
  1530. u32 cecr_subblock;
  1531. uccf = ugeth->uccf;
  1532. cecr_subblock =
  1533. ucc_fast_get_qe_cr_subblock(ugeth->ug_info->uf_info.ucc_num);
  1534. qe_issue_cmd(QE_RESTART_RX, cecr_subblock, QE_CR_PROTOCOL_ETHERNET,
  1535. 0);
  1536. uccf->stopped_rx = 0;
  1537. return 0;
  1538. }
  1539. static int ugeth_enable(struct ucc_geth_private *ugeth, enum comm_dir mode)
  1540. {
  1541. struct ucc_fast_private *uccf;
  1542. int enabled_tx, enabled_rx;
  1543. uccf = ugeth->uccf;
  1544. /* check if the UCC number is in range. */
  1545. if (ugeth->ug_info->uf_info.ucc_num >= UCC_MAX_NUM) {
  1546. if (netif_msg_probe(ugeth))
  1547. ugeth_err("%s: ucc_num out of range.", __FUNCTION__);
  1548. return -EINVAL;
  1549. }
  1550. enabled_tx = uccf->enabled_tx;
  1551. enabled_rx = uccf->enabled_rx;
  1552. /* Get Tx and Rx going again, in case this channel was actively
  1553. disabled. */
  1554. if ((mode & COMM_DIR_TX) && (!enabled_tx) && uccf->stopped_tx)
  1555. ugeth_restart_tx(ugeth);
  1556. if ((mode & COMM_DIR_RX) && (!enabled_rx) && uccf->stopped_rx)
  1557. ugeth_restart_rx(ugeth);
  1558. ucc_fast_enable(uccf, mode); /* OK to do even if not disabled */
  1559. return 0;
  1560. }
  1561. static int ugeth_disable(struct ucc_geth_private * ugeth, enum comm_dir mode)
  1562. {
  1563. struct ucc_fast_private *uccf;
  1564. uccf = ugeth->uccf;
  1565. /* check if the UCC number is in range. */
  1566. if (ugeth->ug_info->uf_info.ucc_num >= UCC_MAX_NUM) {
  1567. if (netif_msg_probe(ugeth))
  1568. ugeth_err("%s: ucc_num out of range.", __FUNCTION__);
  1569. return -EINVAL;
  1570. }
  1571. /* Stop any transmissions */
  1572. if ((mode & COMM_DIR_TX) && uccf->enabled_tx && !uccf->stopped_tx)
  1573. ugeth_graceful_stop_tx(ugeth);
  1574. /* Stop any receptions */
  1575. if ((mode & COMM_DIR_RX) && uccf->enabled_rx && !uccf->stopped_rx)
  1576. ugeth_graceful_stop_rx(ugeth);
  1577. ucc_fast_disable(ugeth->uccf, mode); /* OK to do even if not enabled */
  1578. return 0;
  1579. }
  1580. static void ugeth_dump_regs(struct ucc_geth_private *ugeth)
  1581. {
  1582. #ifdef DEBUG
  1583. ucc_fast_dump_regs(ugeth->uccf);
  1584. dump_regs(ugeth);
  1585. dump_bds(ugeth);
  1586. #endif
  1587. }
  1588. #ifdef CONFIG_UGETH_FILTERING
  1589. static int ugeth_ext_filtering_serialize_tad(struct ucc_geth_tad_params *
  1590. p_UccGethTadParams,
  1591. struct qe_fltr_tad *qe_fltr_tad)
  1592. {
  1593. u16 temp;
  1594. /* Zero serialized TAD */
  1595. memset(qe_fltr_tad, 0, QE_FLTR_TAD_SIZE);
  1596. qe_fltr_tad->serialized[0] |= UCC_GETH_TAD_V; /* Must have this */
  1597. if (p_UccGethTadParams->rx_non_dynamic_extended_features_mode ||
  1598. (p_UccGethTadParams->vtag_op != UCC_GETH_VLAN_OPERATION_TAGGED_NOP)
  1599. || (p_UccGethTadParams->vnontag_op !=
  1600. UCC_GETH_VLAN_OPERATION_NON_TAGGED_NOP)
  1601. )
  1602. qe_fltr_tad->serialized[0] |= UCC_GETH_TAD_EF;
  1603. if (p_UccGethTadParams->reject_frame)
  1604. qe_fltr_tad->serialized[0] |= UCC_GETH_TAD_REJ;
  1605. temp =
  1606. (u16) (((u16) p_UccGethTadParams->
  1607. vtag_op) << UCC_GETH_TAD_VTAG_OP_SHIFT);
  1608. qe_fltr_tad->serialized[0] |= (u8) (temp >> 8); /* upper bits */
  1609. qe_fltr_tad->serialized[1] |= (u8) (temp & 0x00ff); /* lower bits */
  1610. if (p_UccGethTadParams->vnontag_op ==
  1611. UCC_GETH_VLAN_OPERATION_NON_TAGGED_Q_TAG_INSERT)
  1612. qe_fltr_tad->serialized[1] |= UCC_GETH_TAD_V_NON_VTAG_OP;
  1613. qe_fltr_tad->serialized[1] |=
  1614. p_UccGethTadParams->rqos << UCC_GETH_TAD_RQOS_SHIFT;
  1615. qe_fltr_tad->serialized[2] |=
  1616. p_UccGethTadParams->vpri << UCC_GETH_TAD_V_PRIORITY_SHIFT;
  1617. /* upper bits */
  1618. qe_fltr_tad->serialized[2] |= (u8) (p_UccGethTadParams->vid >> 8);
  1619. /* lower bits */
  1620. qe_fltr_tad->serialized[3] |= (u8) (p_UccGethTadParams->vid & 0x00ff);
  1621. return 0;
  1622. }
  1623. static struct enet_addr_container_t
  1624. *ugeth_82xx_filtering_get_match_addr_in_hash(struct ucc_geth_private *ugeth,
  1625. struct enet_addr *p_enet_addr)
  1626. {
  1627. struct enet_addr_container *enet_addr_cont;
  1628. struct list_head *p_lh;
  1629. u16 i, num;
  1630. int32_t j;
  1631. u8 *p_counter;
  1632. if ((*p_enet_addr)[0] & ENET_GROUP_ADDR) {
  1633. p_lh = &ugeth->group_hash_q;
  1634. p_counter = &(ugeth->numGroupAddrInHash);
  1635. } else {
  1636. p_lh = &ugeth->ind_hash_q;
  1637. p_counter = &(ugeth->numIndAddrInHash);
  1638. }
  1639. if (!p_lh)
  1640. return NULL;
  1641. num = *p_counter;
  1642. for (i = 0; i < num; i++) {
  1643. enet_addr_cont =
  1644. (struct enet_addr_container *)
  1645. ENET_ADDR_CONT_ENTRY(dequeue(p_lh));
  1646. for (j = ENET_NUM_OCTETS_PER_ADDRESS - 1; j >= 0; j--) {
  1647. if ((*p_enet_addr)[j] != (enet_addr_cont->address)[j])
  1648. break;
  1649. if (j == 0)
  1650. return enet_addr_cont; /* Found */
  1651. }
  1652. enqueue(p_lh, &enet_addr_cont->node); /* Put it back */
  1653. }
  1654. return NULL;
  1655. }
  1656. static int ugeth_82xx_filtering_add_addr_in_hash(struct ucc_geth_private *ugeth,
  1657. struct enet_addr *p_enet_addr)
  1658. {
  1659. enum ucc_geth_enet_address_recognition_location location;
  1660. struct enet_addr_container *enet_addr_cont;
  1661. struct list_head *p_lh;
  1662. u8 i;
  1663. u32 limit;
  1664. u8 *p_counter;
  1665. if ((*p_enet_addr)[0] & ENET_GROUP_ADDR) {
  1666. p_lh = &ugeth->group_hash_q;
  1667. limit = ugeth->ug_info->maxGroupAddrInHash;
  1668. location =
  1669. UCC_GETH_ENET_ADDRESS_RECOGNITION_LOCATION_GROUP_HASH;
  1670. p_counter = &(ugeth->numGroupAddrInHash);
  1671. } else {
  1672. p_lh = &ugeth->ind_hash_q;
  1673. limit = ugeth->ug_info->maxIndAddrInHash;
  1674. location =
  1675. UCC_GETH_ENET_ADDRESS_RECOGNITION_LOCATION_INDIVIDUAL_HASH;
  1676. p_counter = &(ugeth->numIndAddrInHash);
  1677. }
  1678. if ((enet_addr_cont =
  1679. ugeth_82xx_filtering_get_match_addr_in_hash(ugeth, p_enet_addr))) {
  1680. list_add(p_lh, &enet_addr_cont->node); /* Put it back */
  1681. return 0;
  1682. }
  1683. if ((!p_lh) || (!(*p_counter < limit)))
  1684. return -EBUSY;
  1685. if (!(enet_addr_cont = get_enet_addr_container()))
  1686. return -ENOMEM;
  1687. for (i = 0; i < ENET_NUM_OCTETS_PER_ADDRESS; i++)
  1688. (enet_addr_cont->address)[i] = (*p_enet_addr)[i];
  1689. enet_addr_cont->location = location;
  1690. enqueue(p_lh, &enet_addr_cont->node); /* Put it back */
  1691. ++(*p_counter);
  1692. hw_add_addr_in_hash(ugeth, enet_addr_cont->address);
  1693. return 0;
  1694. }
  1695. static int ugeth_82xx_filtering_clear_addr_in_hash(struct ucc_geth_private *ugeth,
  1696. struct enet_addr *p_enet_addr)
  1697. {
  1698. struct ucc_geth_82xx_address_filtering_pram *p_82xx_addr_filt;
  1699. struct enet_addr_container *enet_addr_cont;
  1700. struct ucc_fast_private *uccf;
  1701. enum comm_dir comm_dir;
  1702. u16 i, num;
  1703. struct list_head *p_lh;
  1704. u32 *addr_h, *addr_l;
  1705. u8 *p_counter;
  1706. uccf = ugeth->uccf;
  1707. p_82xx_addr_filt =
  1708. (struct ucc_geth_82xx_address_filtering_pram *) ugeth->p_rx_glbl_pram->
  1709. addressfiltering;
  1710. if (!
  1711. (enet_addr_cont =
  1712. ugeth_82xx_filtering_get_match_addr_in_hash(ugeth, p_enet_addr)))
  1713. return -ENOENT;
  1714. /* It's been found and removed from the CQ. */
  1715. /* Now destroy its container */
  1716. put_enet_addr_container(enet_addr_cont);
  1717. if ((*p_enet_addr)[0] & ENET_GROUP_ADDR) {
  1718. addr_h = &(p_82xx_addr_filt->gaddr_h);
  1719. addr_l = &(p_82xx_addr_filt->gaddr_l);
  1720. p_lh = &ugeth->group_hash_q;
  1721. p_counter = &(ugeth->numGroupAddrInHash);
  1722. } else {
  1723. addr_h = &(p_82xx_addr_filt->iaddr_h);
  1724. addr_l = &(p_82xx_addr_filt->iaddr_l);
  1725. p_lh = &ugeth->ind_hash_q;
  1726. p_counter = &(ugeth->numIndAddrInHash);
  1727. }
  1728. comm_dir = 0;
  1729. if (uccf->enabled_tx)
  1730. comm_dir |= COMM_DIR_TX;
  1731. if (uccf->enabled_rx)
  1732. comm_dir |= COMM_DIR_RX;
  1733. if (comm_dir)
  1734. ugeth_disable(ugeth, comm_dir);
  1735. /* Clear the hash table. */
  1736. out_be32(addr_h, 0x00000000);
  1737. out_be32(addr_l, 0x00000000);
  1738. /* Add all remaining CQ elements back into hash */
  1739. num = --(*p_counter);
  1740. for (i = 0; i < num; i++) {
  1741. enet_addr_cont =
  1742. (struct enet_addr_container *)
  1743. ENET_ADDR_CONT_ENTRY(dequeue(p_lh));
  1744. hw_add_addr_in_hash(ugeth, enet_addr_cont->address);
  1745. enqueue(p_lh, &enet_addr_cont->node); /* Put it back */
  1746. }
  1747. if (comm_dir)
  1748. ugeth_enable(ugeth, comm_dir);
  1749. return 0;
  1750. }
  1751. #endif /* CONFIG_UGETH_FILTERING */
  1752. static int ugeth_82xx_filtering_clear_all_addr_in_hash(struct ucc_geth_private *
  1753. ugeth,
  1754. enum enet_addr_type
  1755. enet_addr_type)
  1756. {
  1757. struct ucc_geth_82xx_address_filtering_pram *p_82xx_addr_filt;
  1758. struct ucc_fast_private *uccf;
  1759. enum comm_dir comm_dir;
  1760. struct list_head *p_lh;
  1761. u16 i, num;
  1762. u32 *addr_h, *addr_l;
  1763. u8 *p_counter;
  1764. uccf = ugeth->uccf;
  1765. p_82xx_addr_filt =
  1766. (struct ucc_geth_82xx_address_filtering_pram *) ugeth->p_rx_glbl_pram->
  1767. addressfiltering;
  1768. if (enet_addr_type == ENET_ADDR_TYPE_GROUP) {
  1769. addr_h = &(p_82xx_addr_filt->gaddr_h);
  1770. addr_l = &(p_82xx_addr_filt->gaddr_l);
  1771. p_lh = &ugeth->group_hash_q;
  1772. p_counter = &(ugeth->numGroupAddrInHash);
  1773. } else if (enet_addr_type == ENET_ADDR_TYPE_INDIVIDUAL) {
  1774. addr_h = &(p_82xx_addr_filt->iaddr_h);
  1775. addr_l = &(p_82xx_addr_filt->iaddr_l);
  1776. p_lh = &ugeth->ind_hash_q;
  1777. p_counter = &(ugeth->numIndAddrInHash);
  1778. } else
  1779. return -EINVAL;
  1780. comm_dir = 0;
  1781. if (uccf->enabled_tx)
  1782. comm_dir |= COMM_DIR_TX;
  1783. if (uccf->enabled_rx)
  1784. comm_dir |= COMM_DIR_RX;
  1785. if (comm_dir)
  1786. ugeth_disable(ugeth, comm_dir);
  1787. /* Clear the hash table. */
  1788. out_be32(addr_h, 0x00000000);
  1789. out_be32(addr_l, 0x00000000);
  1790. if (!p_lh)
  1791. return 0;
  1792. num = *p_counter;
  1793. /* Delete all remaining CQ elements */
  1794. for (i = 0; i < num; i++)
  1795. put_enet_addr_container(ENET_ADDR_CONT_ENTRY(dequeue(p_lh)));
  1796. *p_counter = 0;
  1797. if (comm_dir)
  1798. ugeth_enable(ugeth, comm_dir);
  1799. return 0;
  1800. }
  1801. #ifdef CONFIG_UGETH_FILTERING
  1802. static int ugeth_82xx_filtering_add_addr_in_paddr(struct ucc_geth_private *ugeth,
  1803. struct enet_addr *p_enet_addr,
  1804. u8 paddr_num)
  1805. {
  1806. int i;
  1807. if ((*p_enet_addr)[0] & ENET_GROUP_ADDR)
  1808. ugeth_warn
  1809. ("%s: multicast address added to paddr will have no "
  1810. "effect - is this what you wanted?",
  1811. __FUNCTION__);
  1812. ugeth->indAddrRegUsed[paddr_num] = 1; /* mark this paddr as used */
  1813. /* store address in our database */
  1814. for (i = 0; i < ENET_NUM_OCTETS_PER_ADDRESS; i++)
  1815. ugeth->paddr[paddr_num][i] = (*p_enet_addr)[i];
  1816. /* put in hardware */
  1817. return hw_add_addr_in_paddr(ugeth, p_enet_addr, paddr_num);
  1818. }
  1819. #endif /* CONFIG_UGETH_FILTERING */
  1820. static int ugeth_82xx_filtering_clear_addr_in_paddr(struct ucc_geth_private *ugeth,
  1821. u8 paddr_num)
  1822. {
  1823. ugeth->indAddrRegUsed[paddr_num] = 0; /* mark this paddr as not used */
  1824. return hw_clear_addr_in_paddr(ugeth, paddr_num);/* clear in hardware */
  1825. }
  1826. static void ucc_geth_memclean(struct ucc_geth_private *ugeth)
  1827. {
  1828. u16 i, j;
  1829. u8 *bd;
  1830. if (!ugeth)
  1831. return;
  1832. if (ugeth->uccf)
  1833. ucc_fast_free(ugeth->uccf);
  1834. if (ugeth->p_thread_data_tx) {
  1835. qe_muram_free(ugeth->thread_dat_tx_offset);
  1836. ugeth->p_thread_data_tx = NULL;
  1837. }
  1838. if (ugeth->p_thread_data_rx) {
  1839. qe_muram_free(ugeth->thread_dat_rx_offset);
  1840. ugeth->p_thread_data_rx = NULL;
  1841. }
  1842. if (ugeth->p_exf_glbl_param) {
  1843. qe_muram_free(ugeth->exf_glbl_param_offset);
  1844. ugeth->p_exf_glbl_param = NULL;
  1845. }
  1846. if (ugeth->p_rx_glbl_pram) {
  1847. qe_muram_free(ugeth->rx_glbl_pram_offset);
  1848. ugeth->p_rx_glbl_pram = NULL;
  1849. }
  1850. if (ugeth->p_tx_glbl_pram) {
  1851. qe_muram_free(ugeth->tx_glbl_pram_offset);
  1852. ugeth->p_tx_glbl_pram = NULL;
  1853. }
  1854. if (ugeth->p_send_q_mem_reg) {
  1855. qe_muram_free(ugeth->send_q_mem_reg_offset);
  1856. ugeth->p_send_q_mem_reg = NULL;
  1857. }
  1858. if (ugeth->p_scheduler) {
  1859. qe_muram_free(ugeth->scheduler_offset);
  1860. ugeth->p_scheduler = NULL;
  1861. }
  1862. if (ugeth->p_tx_fw_statistics_pram) {
  1863. qe_muram_free(ugeth->tx_fw_statistics_pram_offset);
  1864. ugeth->p_tx_fw_statistics_pram = NULL;
  1865. }
  1866. if (ugeth->p_rx_fw_statistics_pram) {
  1867. qe_muram_free(ugeth->rx_fw_statistics_pram_offset);
  1868. ugeth->p_rx_fw_statistics_pram = NULL;
  1869. }
  1870. if (ugeth->p_rx_irq_coalescing_tbl) {
  1871. qe_muram_free(ugeth->rx_irq_coalescing_tbl_offset);
  1872. ugeth->p_rx_irq_coalescing_tbl = NULL;
  1873. }
  1874. if (ugeth->p_rx_bd_qs_tbl) {
  1875. qe_muram_free(ugeth->rx_bd_qs_tbl_offset);
  1876. ugeth->p_rx_bd_qs_tbl = NULL;
  1877. }
  1878. if (ugeth->p_init_enet_param_shadow) {
  1879. return_init_enet_entries(ugeth,
  1880. &(ugeth->p_init_enet_param_shadow->
  1881. rxthread[0]),
  1882. ENET_INIT_PARAM_MAX_ENTRIES_RX,
  1883. ugeth->ug_info->riscRx, 1);
  1884. return_init_enet_entries(ugeth,
  1885. &(ugeth->p_init_enet_param_shadow->
  1886. txthread[0]),
  1887. ENET_INIT_PARAM_MAX_ENTRIES_TX,
  1888. ugeth->ug_info->riscTx, 0);
  1889. kfree(ugeth->p_init_enet_param_shadow);
  1890. ugeth->p_init_enet_param_shadow = NULL;
  1891. }
  1892. for (i = 0; i < ugeth->ug_info->numQueuesTx; i++) {
  1893. bd = ugeth->p_tx_bd_ring[i];
  1894. if (!bd)
  1895. continue;
  1896. for (j = 0; j < ugeth->ug_info->bdRingLenTx[i]; j++) {
  1897. if (ugeth->tx_skbuff[i][j]) {
  1898. dma_unmap_single(NULL,
  1899. ((struct qe_bd *)bd)->buf,
  1900. (in_be32((u32 *)bd) &
  1901. BD_LENGTH_MASK),
  1902. DMA_TO_DEVICE);
  1903. dev_kfree_skb_any(ugeth->tx_skbuff[i][j]);
  1904. ugeth->tx_skbuff[i][j] = NULL;
  1905. }
  1906. }
  1907. kfree(ugeth->tx_skbuff[i]);
  1908. if (ugeth->p_tx_bd_ring[i]) {
  1909. if (ugeth->ug_info->uf_info.bd_mem_part ==
  1910. MEM_PART_SYSTEM)
  1911. kfree((void *)ugeth->tx_bd_ring_offset[i]);
  1912. else if (ugeth->ug_info->uf_info.bd_mem_part ==
  1913. MEM_PART_MURAM)
  1914. qe_muram_free(ugeth->tx_bd_ring_offset[i]);
  1915. ugeth->p_tx_bd_ring[i] = NULL;
  1916. }
  1917. }
  1918. for (i = 0; i < ugeth->ug_info->numQueuesRx; i++) {
  1919. if (ugeth->p_rx_bd_ring[i]) {
  1920. /* Return existing data buffers in ring */
  1921. bd = ugeth->p_rx_bd_ring[i];
  1922. for (j = 0; j < ugeth->ug_info->bdRingLenRx[i]; j++) {
  1923. if (ugeth->rx_skbuff[i][j]) {
  1924. dma_unmap_single(NULL,
  1925. ((struct qe_bd *)bd)->buf,
  1926. ugeth->ug_info->
  1927. uf_info.max_rx_buf_length +
  1928. UCC_GETH_RX_DATA_BUF_ALIGNMENT,
  1929. DMA_FROM_DEVICE);
  1930. dev_kfree_skb_any(
  1931. ugeth->rx_skbuff[i][j]);
  1932. ugeth->rx_skbuff[i][j] = NULL;
  1933. }
  1934. bd += sizeof(struct qe_bd);
  1935. }
  1936. kfree(ugeth->rx_skbuff[i]);
  1937. if (ugeth->ug_info->uf_info.bd_mem_part ==
  1938. MEM_PART_SYSTEM)
  1939. kfree((void *)ugeth->rx_bd_ring_offset[i]);
  1940. else if (ugeth->ug_info->uf_info.bd_mem_part ==
  1941. MEM_PART_MURAM)
  1942. qe_muram_free(ugeth->rx_bd_ring_offset[i]);
  1943. ugeth->p_rx_bd_ring[i] = NULL;
  1944. }
  1945. }
  1946. while (!list_empty(&ugeth->group_hash_q))
  1947. put_enet_addr_container(ENET_ADDR_CONT_ENTRY
  1948. (dequeue(&ugeth->group_hash_q)));
  1949. while (!list_empty(&ugeth->ind_hash_q))
  1950. put_enet_addr_container(ENET_ADDR_CONT_ENTRY
  1951. (dequeue(&ugeth->ind_hash_q)));
  1952. }
  1953. static void ucc_geth_set_multi(struct net_device *dev)
  1954. {
  1955. struct ucc_geth_private *ugeth;
  1956. struct dev_mc_list *dmi;
  1957. struct ucc_fast *uf_regs;
  1958. struct ucc_geth_82xx_address_filtering_pram *p_82xx_addr_filt;
  1959. int i;
  1960. ugeth = netdev_priv(dev);
  1961. uf_regs = ugeth->uccf->uf_regs;
  1962. if (dev->flags & IFF_PROMISC) {
  1963. uf_regs->upsmr |= UPSMR_PRO;
  1964. } else {
  1965. uf_regs->upsmr &= ~UPSMR_PRO;
  1966. p_82xx_addr_filt =
  1967. (struct ucc_geth_82xx_address_filtering_pram *) ugeth->
  1968. p_rx_glbl_pram->addressfiltering;
  1969. if (dev->flags & IFF_ALLMULTI) {
  1970. /* Catch all multicast addresses, so set the
  1971. * filter to all 1's.
  1972. */
  1973. out_be32(&p_82xx_addr_filt->gaddr_h, 0xffffffff);
  1974. out_be32(&p_82xx_addr_filt->gaddr_l, 0xffffffff);
  1975. } else {
  1976. /* Clear filter and add the addresses in the list.
  1977. */
  1978. out_be32(&p_82xx_addr_filt->gaddr_h, 0x0);
  1979. out_be32(&p_82xx_addr_filt->gaddr_l, 0x0);
  1980. dmi = dev->mc_list;
  1981. for (i = 0; i < dev->mc_count; i++, dmi = dmi->next) {
  1982. /* Only support group multicast for now.
  1983. */
  1984. if (!(dmi->dmi_addr[0] & 1))
  1985. continue;
  1986. /* Ask CPM to run CRC and set bit in
  1987. * filter mask.
  1988. */
  1989. hw_add_addr_in_hash(ugeth, dmi->dmi_addr);
  1990. }
  1991. }
  1992. }
  1993. }
  1994. static void ucc_geth_stop(struct ucc_geth_private *ugeth)
  1995. {
  1996. struct ucc_geth *ug_regs = ugeth->ug_regs;
  1997. struct phy_device *phydev = ugeth->phydev;
  1998. u32 tempval;
  1999. ugeth_vdbg("%s: IN", __FUNCTION__);
  2000. /* Disable the controller */
  2001. ugeth_disable(ugeth, COMM_DIR_RX_AND_TX);
  2002. /* Tell the kernel the link is down */
  2003. phy_stop(phydev);
  2004. /* Mask all interrupts */
  2005. out_be32(ugeth->uccf->p_uccm, 0x00000000);
  2006. /* Clear all interrupts */
  2007. out_be32(ugeth->uccf->p_ucce, 0xffffffff);
  2008. /* Disable Rx and Tx */
  2009. tempval = in_be32(&ug_regs->maccfg1);
  2010. tempval &= ~(MACCFG1_ENABLE_RX | MACCFG1_ENABLE_TX);
  2011. out_be32(&ug_regs->maccfg1, tempval);
  2012. free_irq(ugeth->ug_info->uf_info.irq, ugeth->dev);
  2013. ucc_geth_memclean(ugeth);
  2014. }
  2015. static int ucc_struct_init(struct ucc_geth_private *ugeth)
  2016. {
  2017. struct ucc_geth_info *ug_info;
  2018. struct ucc_fast_info *uf_info;
  2019. int i;
  2020. ug_info = ugeth->ug_info;
  2021. uf_info = &ug_info->uf_info;
  2022. /* Create CQs for hash tables */
  2023. INIT_LIST_HEAD(&ugeth->group_hash_q);
  2024. INIT_LIST_HEAD(&ugeth->ind_hash_q);
  2025. if (!((uf_info->bd_mem_part == MEM_PART_SYSTEM) ||
  2026. (uf_info->bd_mem_part == MEM_PART_MURAM))) {
  2027. if (netif_msg_probe(ugeth))
  2028. ugeth_err("%s: Bad memory partition value.",
  2029. __FUNCTION__);
  2030. return -EINVAL;
  2031. }
  2032. /* Rx BD lengths */
  2033. for (i = 0; i < ug_info->numQueuesRx; i++) {
  2034. if ((ug_info->bdRingLenRx[i] < UCC_GETH_RX_BD_RING_SIZE_MIN) ||
  2035. (ug_info->bdRingLenRx[i] %
  2036. UCC_GETH_RX_BD_RING_SIZE_ALIGNMENT)) {
  2037. if (netif_msg_probe(ugeth))
  2038. ugeth_err
  2039. ("%s: Rx BD ring length must be multiple of 4, no smaller than 8.",
  2040. __FUNCTION__);
  2041. return -EINVAL;
  2042. }
  2043. }
  2044. /* Tx BD lengths */
  2045. for (i = 0; i < ug_info->numQueuesTx; i++) {
  2046. if (ug_info->bdRingLenTx[i] < UCC_GETH_TX_BD_RING_SIZE_MIN) {
  2047. if (netif_msg_probe(ugeth))
  2048. ugeth_err
  2049. ("%s: Tx BD ring length must be no smaller than 2.",
  2050. __FUNCTION__);
  2051. return -EINVAL;
  2052. }
  2053. }
  2054. /* mrblr */
  2055. if ((uf_info->max_rx_buf_length == 0) ||
  2056. (uf_info->max_rx_buf_length % UCC_GETH_MRBLR_ALIGNMENT)) {
  2057. if (netif_msg_probe(ugeth))
  2058. ugeth_err
  2059. ("%s: max_rx_buf_length must be non-zero multiple of 128.",
  2060. __FUNCTION__);
  2061. return -EINVAL;
  2062. }
  2063. /* num Tx queues */
  2064. if (ug_info->numQueuesTx > NUM_TX_QUEUES) {
  2065. if (netif_msg_probe(ugeth))
  2066. ugeth_err("%s: number of tx queues too large.", __FUNCTION__);
  2067. return -EINVAL;
  2068. }
  2069. /* num Rx queues */
  2070. if (ug_info->numQueuesRx > NUM_RX_QUEUES) {
  2071. if (netif_msg_probe(ugeth))
  2072. ugeth_err("%s: number of rx queues too large.", __FUNCTION__);
  2073. return -EINVAL;
  2074. }
  2075. /* l2qt */
  2076. for (i = 0; i < UCC_GETH_VLAN_PRIORITY_MAX; i++) {
  2077. if (ug_info->l2qt[i] >= ug_info->numQueuesRx) {
  2078. if (netif_msg_probe(ugeth))
  2079. ugeth_err
  2080. ("%s: VLAN priority table entry must not be"
  2081. " larger than number of Rx queues.",
  2082. __FUNCTION__);
  2083. return -EINVAL;
  2084. }
  2085. }
  2086. /* l3qt */
  2087. for (i = 0; i < UCC_GETH_IP_PRIORITY_MAX; i++) {
  2088. if (ug_info->l3qt[i] >= ug_info->numQueuesRx) {
  2089. if (netif_msg_probe(ugeth))
  2090. ugeth_err
  2091. ("%s: IP priority table entry must not be"
  2092. " larger than number of Rx queues.",
  2093. __FUNCTION__);
  2094. return -EINVAL;
  2095. }
  2096. }
  2097. if (ug_info->cam && !ug_info->ecamptr) {
  2098. if (netif_msg_probe(ugeth))
  2099. ugeth_err("%s: If cam mode is chosen, must supply cam ptr.",
  2100. __FUNCTION__);
  2101. return -EINVAL;
  2102. }
  2103. if ((ug_info->numStationAddresses !=
  2104. UCC_GETH_NUM_OF_STATION_ADDRESSES_1)
  2105. && ug_info->rxExtendedFiltering) {
  2106. if (netif_msg_probe(ugeth))
  2107. ugeth_err("%s: Number of station addresses greater than 1 "
  2108. "not allowed in extended parsing mode.",
  2109. __FUNCTION__);
  2110. return -EINVAL;
  2111. }
  2112. /* Generate uccm_mask for receive */
  2113. uf_info->uccm_mask = ug_info->eventRegMask & UCCE_OTHER;/* Errors */
  2114. for (i = 0; i < ug_info->numQueuesRx; i++)
  2115. uf_info->uccm_mask |= (UCCE_RXBF_SINGLE_MASK << i);
  2116. for (i = 0; i < ug_info->numQueuesTx; i++)
  2117. uf_info->uccm_mask |= (UCCE_TXBF_SINGLE_MASK << i);
  2118. /* Initialize the general fast UCC block. */
  2119. if (ucc_fast_init(uf_info, &ugeth->uccf)) {
  2120. if (netif_msg_probe(ugeth))
  2121. ugeth_err("%s: Failed to init uccf.", __FUNCTION__);
  2122. ucc_geth_memclean(ugeth);
  2123. return -ENOMEM;
  2124. }
  2125. ugeth->ug_regs = (struct ucc_geth *) ioremap(uf_info->regs, sizeof(struct ucc_geth));
  2126. return 0;
  2127. }
  2128. static int ucc_geth_startup(struct ucc_geth_private *ugeth)
  2129. {
  2130. struct ucc_geth_82xx_address_filtering_pram *p_82xx_addr_filt;
  2131. struct ucc_geth_init_pram *p_init_enet_pram;
  2132. struct ucc_fast_private *uccf;
  2133. struct ucc_geth_info *ug_info;
  2134. struct ucc_fast_info *uf_info;
  2135. struct ucc_fast *uf_regs;
  2136. struct ucc_geth *ug_regs;
  2137. int ret_val = -EINVAL;
  2138. u32 remoder = UCC_GETH_REMODER_INIT;
  2139. u32 init_enet_pram_offset, cecr_subblock, command, maccfg1;
  2140. u32 ifstat, i, j, size, l2qt, l3qt, length;
  2141. u16 temoder = UCC_GETH_TEMODER_INIT;
  2142. u16 test;
  2143. u8 function_code = 0;
  2144. u8 *bd, *endOfRing;
  2145. u8 numThreadsRxNumerical, numThreadsTxNumerical;
  2146. ugeth_vdbg("%s: IN", __FUNCTION__);
  2147. uccf = ugeth->uccf;
  2148. ug_info = ugeth->ug_info;
  2149. uf_info = &ug_info->uf_info;
  2150. uf_regs = uccf->uf_regs;
  2151. ug_regs = ugeth->ug_regs;
  2152. switch (ug_info->numThreadsRx) {
  2153. case UCC_GETH_NUM_OF_THREADS_1:
  2154. numThreadsRxNumerical = 1;
  2155. break;
  2156. case UCC_GETH_NUM_OF_THREADS_2:
  2157. numThreadsRxNumerical = 2;
  2158. break;
  2159. case UCC_GETH_NUM_OF_THREADS_4:
  2160. numThreadsRxNumerical = 4;
  2161. break;
  2162. case UCC_GETH_NUM_OF_THREADS_6:
  2163. numThreadsRxNumerical = 6;
  2164. break;
  2165. case UCC_GETH_NUM_OF_THREADS_8:
  2166. numThreadsRxNumerical = 8;
  2167. break;
  2168. default:
  2169. if (netif_msg_ifup(ugeth))
  2170. ugeth_err("%s: Bad number of Rx threads value.",
  2171. __FUNCTION__);
  2172. ucc_geth_memclean(ugeth);
  2173. return -EINVAL;
  2174. break;
  2175. }
  2176. switch (ug_info->numThreadsTx) {
  2177. case UCC_GETH_NUM_OF_THREADS_1:
  2178. numThreadsTxNumerical = 1;
  2179. break;
  2180. case UCC_GETH_NUM_OF_THREADS_2:
  2181. numThreadsTxNumerical = 2;
  2182. break;
  2183. case UCC_GETH_NUM_OF_THREADS_4:
  2184. numThreadsTxNumerical = 4;
  2185. break;
  2186. case UCC_GETH_NUM_OF_THREADS_6:
  2187. numThreadsTxNumerical = 6;
  2188. break;
  2189. case UCC_GETH_NUM_OF_THREADS_8:
  2190. numThreadsTxNumerical = 8;
  2191. break;
  2192. default:
  2193. if (netif_msg_ifup(ugeth))
  2194. ugeth_err("%s: Bad number of Tx threads value.",
  2195. __FUNCTION__);
  2196. ucc_geth_memclean(ugeth);
  2197. return -EINVAL;
  2198. break;
  2199. }
  2200. /* Calculate rx_extended_features */
  2201. ugeth->rx_non_dynamic_extended_features = ug_info->ipCheckSumCheck ||
  2202. ug_info->ipAddressAlignment ||
  2203. (ug_info->numStationAddresses !=
  2204. UCC_GETH_NUM_OF_STATION_ADDRESSES_1);
  2205. ugeth->rx_extended_features = ugeth->rx_non_dynamic_extended_features ||
  2206. (ug_info->vlanOperationTagged != UCC_GETH_VLAN_OPERATION_TAGGED_NOP)
  2207. || (ug_info->vlanOperationNonTagged !=
  2208. UCC_GETH_VLAN_OPERATION_NON_TAGGED_NOP);
  2209. init_default_reg_vals(&uf_regs->upsmr,
  2210. &ug_regs->maccfg1, &ug_regs->maccfg2);
  2211. /* Set UPSMR */
  2212. /* For more details see the hardware spec. */
  2213. init_rx_parameters(ug_info->bro,
  2214. ug_info->rsh, ug_info->pro, &uf_regs->upsmr);
  2215. /* We're going to ignore other registers for now, */
  2216. /* except as needed to get up and running */
  2217. /* Set MACCFG1 */
  2218. /* For more details see the hardware spec. */
  2219. init_flow_control_params(ug_info->aufc,
  2220. ug_info->receiveFlowControl,
  2221. ug_info->transmitFlowControl,
  2222. ug_info->pausePeriod,
  2223. ug_info->extensionField,
  2224. &uf_regs->upsmr,
  2225. &ug_regs->uempr, &ug_regs->maccfg1);
  2226. maccfg1 = in_be32(&ug_regs->maccfg1);
  2227. maccfg1 |= MACCFG1_ENABLE_RX;
  2228. maccfg1 |= MACCFG1_ENABLE_TX;
  2229. out_be32(&ug_regs->maccfg1, maccfg1);
  2230. /* Set IPGIFG */
  2231. /* For more details see the hardware spec. */
  2232. ret_val = init_inter_frame_gap_params(ug_info->nonBackToBackIfgPart1,
  2233. ug_info->nonBackToBackIfgPart2,
  2234. ug_info->
  2235. miminumInterFrameGapEnforcement,
  2236. ug_info->backToBackInterFrameGap,
  2237. &ug_regs->ipgifg);
  2238. if (ret_val != 0) {
  2239. if (netif_msg_ifup(ugeth))
  2240. ugeth_err("%s: IPGIFG initialization parameter too large.",
  2241. __FUNCTION__);
  2242. ucc_geth_memclean(ugeth);
  2243. return ret_val;
  2244. }
  2245. /* Set HAFDUP */
  2246. /* For more details see the hardware spec. */
  2247. ret_val = init_half_duplex_params(ug_info->altBeb,
  2248. ug_info->backPressureNoBackoff,
  2249. ug_info->noBackoff,
  2250. ug_info->excessDefer,
  2251. ug_info->altBebTruncation,
  2252. ug_info->maxRetransmission,
  2253. ug_info->collisionWindow,
  2254. &ug_regs->hafdup);
  2255. if (ret_val != 0) {
  2256. if (netif_msg_ifup(ugeth))
  2257. ugeth_err("%s: Half Duplex initialization parameter too large.",
  2258. __FUNCTION__);
  2259. ucc_geth_memclean(ugeth);
  2260. return ret_val;
  2261. }
  2262. /* Set IFSTAT */
  2263. /* For more details see the hardware spec. */
  2264. /* Read only - resets upon read */
  2265. ifstat = in_be32(&ug_regs->ifstat);
  2266. /* Clear UEMPR */
  2267. /* For more details see the hardware spec. */
  2268. out_be32(&ug_regs->uempr, 0);
  2269. /* Set UESCR */
  2270. /* For more details see the hardware spec. */
  2271. init_hw_statistics_gathering_mode((ug_info->statisticsMode &
  2272. UCC_GETH_STATISTICS_GATHERING_MODE_HARDWARE),
  2273. 0, &uf_regs->upsmr, &ug_regs->uescr);
  2274. /* Allocate Tx bds */
  2275. for (j = 0; j < ug_info->numQueuesTx; j++) {
  2276. /* Allocate in multiple of
  2277. UCC_GETH_TX_BD_RING_SIZE_MEMORY_ALIGNMENT,
  2278. according to spec */
  2279. length = ((ug_info->bdRingLenTx[j] * sizeof(struct qe_bd))
  2280. / UCC_GETH_TX_BD_RING_SIZE_MEMORY_ALIGNMENT)
  2281. * UCC_GETH_TX_BD_RING_SIZE_MEMORY_ALIGNMENT;
  2282. if ((ug_info->bdRingLenTx[j] * sizeof(struct qe_bd)) %
  2283. UCC_GETH_TX_BD_RING_SIZE_MEMORY_ALIGNMENT)
  2284. length += UCC_GETH_TX_BD_RING_SIZE_MEMORY_ALIGNMENT;
  2285. if (uf_info->bd_mem_part == MEM_PART_SYSTEM) {
  2286. u32 align = 4;
  2287. if (UCC_GETH_TX_BD_RING_ALIGNMENT > 4)
  2288. align = UCC_GETH_TX_BD_RING_ALIGNMENT;
  2289. ugeth->tx_bd_ring_offset[j] =
  2290. kmalloc((u32) (length + align), GFP_KERNEL);
  2291. if (ugeth->tx_bd_ring_offset[j] != 0)
  2292. ugeth->p_tx_bd_ring[j] =
  2293. (void*)((ugeth->tx_bd_ring_offset[j] +
  2294. align) & ~(align - 1));
  2295. } else if (uf_info->bd_mem_part == MEM_PART_MURAM) {
  2296. ugeth->tx_bd_ring_offset[j] =
  2297. qe_muram_alloc(length,
  2298. UCC_GETH_TX_BD_RING_ALIGNMENT);
  2299. if (!IS_ERR_VALUE(ugeth->tx_bd_ring_offset[j]))
  2300. ugeth->p_tx_bd_ring[j] =
  2301. (u8 *) qe_muram_addr(ugeth->
  2302. tx_bd_ring_offset[j]);
  2303. }
  2304. if (!ugeth->p_tx_bd_ring[j]) {
  2305. if (netif_msg_ifup(ugeth))
  2306. ugeth_err
  2307. ("%s: Can not allocate memory for Tx bd rings.",
  2308. __FUNCTION__);
  2309. ucc_geth_memclean(ugeth);
  2310. return -ENOMEM;
  2311. }
  2312. /* Zero unused end of bd ring, according to spec */
  2313. memset(ugeth->p_tx_bd_ring[j] +
  2314. ug_info->bdRingLenTx[j] * sizeof(struct qe_bd), 0,
  2315. length - ug_info->bdRingLenTx[j] * sizeof(struct qe_bd));
  2316. }
  2317. /* Allocate Rx bds */
  2318. for (j = 0; j < ug_info->numQueuesRx; j++) {
  2319. length = ug_info->bdRingLenRx[j] * sizeof(struct qe_bd);
  2320. if (uf_info->bd_mem_part == MEM_PART_SYSTEM) {
  2321. u32 align = 4;
  2322. if (UCC_GETH_RX_BD_RING_ALIGNMENT > 4)
  2323. align = UCC_GETH_RX_BD_RING_ALIGNMENT;
  2324. ugeth->rx_bd_ring_offset[j] =
  2325. kmalloc((u32) (length + align), GFP_KERNEL);
  2326. if (ugeth->rx_bd_ring_offset[j] != 0)
  2327. ugeth->p_rx_bd_ring[j] =
  2328. (void*)((ugeth->rx_bd_ring_offset[j] +
  2329. align) & ~(align - 1));
  2330. } else if (uf_info->bd_mem_part == MEM_PART_MURAM) {
  2331. ugeth->rx_bd_ring_offset[j] =
  2332. qe_muram_alloc(length,
  2333. UCC_GETH_RX_BD_RING_ALIGNMENT);
  2334. if (!IS_ERR_VALUE(ugeth->rx_bd_ring_offset[j]))
  2335. ugeth->p_rx_bd_ring[j] =
  2336. (u8 *) qe_muram_addr(ugeth->
  2337. rx_bd_ring_offset[j]);
  2338. }
  2339. if (!ugeth->p_rx_bd_ring[j]) {
  2340. if (netif_msg_ifup(ugeth))
  2341. ugeth_err
  2342. ("%s: Can not allocate memory for Rx bd rings.",
  2343. __FUNCTION__);
  2344. ucc_geth_memclean(ugeth);
  2345. return -ENOMEM;
  2346. }
  2347. }
  2348. /* Init Tx bds */
  2349. for (j = 0; j < ug_info->numQueuesTx; j++) {
  2350. /* Setup the skbuff rings */
  2351. ugeth->tx_skbuff[j] = kmalloc(sizeof(struct sk_buff *) *
  2352. ugeth->ug_info->bdRingLenTx[j],
  2353. GFP_KERNEL);
  2354. if (ugeth->tx_skbuff[j] == NULL) {
  2355. if (netif_msg_ifup(ugeth))
  2356. ugeth_err("%s: Could not allocate tx_skbuff",
  2357. __FUNCTION__);
  2358. ucc_geth_memclean(ugeth);
  2359. return -ENOMEM;
  2360. }
  2361. for (i = 0; i < ugeth->ug_info->bdRingLenTx[j]; i++)
  2362. ugeth->tx_skbuff[j][i] = NULL;
  2363. ugeth->skb_curtx[j] = ugeth->skb_dirtytx[j] = 0;
  2364. bd = ugeth->confBd[j] = ugeth->txBd[j] = ugeth->p_tx_bd_ring[j];
  2365. for (i = 0; i < ug_info->bdRingLenTx[j]; i++) {
  2366. /* clear bd buffer */
  2367. out_be32(&((struct qe_bd *)bd)->buf, 0);
  2368. /* set bd status and length */
  2369. out_be32((u32 *)bd, 0);
  2370. bd += sizeof(struct qe_bd);
  2371. }
  2372. bd -= sizeof(struct qe_bd);
  2373. /* set bd status and length */
  2374. out_be32((u32 *)bd, T_W); /* for last BD set Wrap bit */
  2375. }
  2376. /* Init Rx bds */
  2377. for (j = 0; j < ug_info->numQueuesRx; j++) {
  2378. /* Setup the skbuff rings */
  2379. ugeth->rx_skbuff[j] = kmalloc(sizeof(struct sk_buff *) *
  2380. ugeth->ug_info->bdRingLenRx[j],
  2381. GFP_KERNEL);
  2382. if (ugeth->rx_skbuff[j] == NULL) {
  2383. if (netif_msg_ifup(ugeth))
  2384. ugeth_err("%s: Could not allocate rx_skbuff",
  2385. __FUNCTION__);
  2386. ucc_geth_memclean(ugeth);
  2387. return -ENOMEM;
  2388. }
  2389. for (i = 0; i < ugeth->ug_info->bdRingLenRx[j]; i++)
  2390. ugeth->rx_skbuff[j][i] = NULL;
  2391. ugeth->skb_currx[j] = 0;
  2392. bd = ugeth->rxBd[j] = ugeth->p_rx_bd_ring[j];
  2393. for (i = 0; i < ug_info->bdRingLenRx[j]; i++) {
  2394. /* set bd status and length */
  2395. out_be32((u32 *)bd, R_I);
  2396. /* clear bd buffer */
  2397. out_be32(&((struct qe_bd *)bd)->buf, 0);
  2398. bd += sizeof(struct qe_bd);
  2399. }
  2400. bd -= sizeof(struct qe_bd);
  2401. /* set bd status and length */
  2402. out_be32((u32 *)bd, R_W); /* for last BD set Wrap bit */
  2403. }
  2404. /*
  2405. * Global PRAM
  2406. */
  2407. /* Tx global PRAM */
  2408. /* Allocate global tx parameter RAM page */
  2409. ugeth->tx_glbl_pram_offset =
  2410. qe_muram_alloc(sizeof(struct ucc_geth_tx_global_pram),
  2411. UCC_GETH_TX_GLOBAL_PRAM_ALIGNMENT);
  2412. if (IS_ERR_VALUE(ugeth->tx_glbl_pram_offset)) {
  2413. if (netif_msg_ifup(ugeth))
  2414. ugeth_err
  2415. ("%s: Can not allocate DPRAM memory for p_tx_glbl_pram.",
  2416. __FUNCTION__);
  2417. ucc_geth_memclean(ugeth);
  2418. return -ENOMEM;
  2419. }
  2420. ugeth->p_tx_glbl_pram =
  2421. (struct ucc_geth_tx_global_pram *) qe_muram_addr(ugeth->
  2422. tx_glbl_pram_offset);
  2423. /* Zero out p_tx_glbl_pram */
  2424. memset(ugeth->p_tx_glbl_pram, 0, sizeof(struct ucc_geth_tx_global_pram));
  2425. /* Fill global PRAM */
  2426. /* TQPTR */
  2427. /* Size varies with number of Tx threads */
  2428. ugeth->thread_dat_tx_offset =
  2429. qe_muram_alloc(numThreadsTxNumerical *
  2430. sizeof(struct ucc_geth_thread_data_tx) +
  2431. 32 * (numThreadsTxNumerical == 1),
  2432. UCC_GETH_THREAD_DATA_ALIGNMENT);
  2433. if (IS_ERR_VALUE(ugeth->thread_dat_tx_offset)) {
  2434. if (netif_msg_ifup(ugeth))
  2435. ugeth_err
  2436. ("%s: Can not allocate DPRAM memory for p_thread_data_tx.",
  2437. __FUNCTION__);
  2438. ucc_geth_memclean(ugeth);
  2439. return -ENOMEM;
  2440. }
  2441. ugeth->p_thread_data_tx =
  2442. (struct ucc_geth_thread_data_tx *) qe_muram_addr(ugeth->
  2443. thread_dat_tx_offset);
  2444. out_be32(&ugeth->p_tx_glbl_pram->tqptr, ugeth->thread_dat_tx_offset);
  2445. /* vtagtable */
  2446. for (i = 0; i < UCC_GETH_TX_VTAG_TABLE_ENTRY_MAX; i++)
  2447. out_be32(&ugeth->p_tx_glbl_pram->vtagtable[i],
  2448. ug_info->vtagtable[i]);
  2449. /* iphoffset */
  2450. for (i = 0; i < TX_IP_OFFSET_ENTRY_MAX; i++)
  2451. ugeth->p_tx_glbl_pram->iphoffset[i] = ug_info->iphoffset[i];
  2452. /* SQPTR */
  2453. /* Size varies with number of Tx queues */
  2454. ugeth->send_q_mem_reg_offset =
  2455. qe_muram_alloc(ug_info->numQueuesTx *
  2456. sizeof(struct ucc_geth_send_queue_qd),
  2457. UCC_GETH_SEND_QUEUE_QUEUE_DESCRIPTOR_ALIGNMENT);
  2458. if (IS_ERR_VALUE(ugeth->send_q_mem_reg_offset)) {
  2459. if (netif_msg_ifup(ugeth))
  2460. ugeth_err
  2461. ("%s: Can not allocate DPRAM memory for p_send_q_mem_reg.",
  2462. __FUNCTION__);
  2463. ucc_geth_memclean(ugeth);
  2464. return -ENOMEM;
  2465. }
  2466. ugeth->p_send_q_mem_reg =
  2467. (struct ucc_geth_send_queue_mem_region *) qe_muram_addr(ugeth->
  2468. send_q_mem_reg_offset);
  2469. out_be32(&ugeth->p_tx_glbl_pram->sqptr, ugeth->send_q_mem_reg_offset);
  2470. /* Setup the table */
  2471. /* Assume BD rings are already established */
  2472. for (i = 0; i < ug_info->numQueuesTx; i++) {
  2473. endOfRing =
  2474. ugeth->p_tx_bd_ring[i] + (ug_info->bdRingLenTx[i] -
  2475. 1) * sizeof(struct qe_bd);
  2476. if (ugeth->ug_info->uf_info.bd_mem_part == MEM_PART_SYSTEM) {
  2477. out_be32(&ugeth->p_send_q_mem_reg->sqqd[i].bd_ring_base,
  2478. (u32) virt_to_phys(ugeth->p_tx_bd_ring[i]));
  2479. out_be32(&ugeth->p_send_q_mem_reg->sqqd[i].
  2480. last_bd_completed_address,
  2481. (u32) virt_to_phys(endOfRing));
  2482. } else if (ugeth->ug_info->uf_info.bd_mem_part ==
  2483. MEM_PART_MURAM) {
  2484. out_be32(&ugeth->p_send_q_mem_reg->sqqd[i].bd_ring_base,
  2485. (u32) immrbar_virt_to_phys(ugeth->
  2486. p_tx_bd_ring[i]));
  2487. out_be32(&ugeth->p_send_q_mem_reg->sqqd[i].
  2488. last_bd_completed_address,
  2489. (u32) immrbar_virt_to_phys(endOfRing));
  2490. }
  2491. }
  2492. /* schedulerbasepointer */
  2493. if (ug_info->numQueuesTx > 1) {
  2494. /* scheduler exists only if more than 1 tx queue */
  2495. ugeth->scheduler_offset =
  2496. qe_muram_alloc(sizeof(struct ucc_geth_scheduler),
  2497. UCC_GETH_SCHEDULER_ALIGNMENT);
  2498. if (IS_ERR_VALUE(ugeth->scheduler_offset)) {
  2499. if (netif_msg_ifup(ugeth))
  2500. ugeth_err
  2501. ("%s: Can not allocate DPRAM memory for p_scheduler.",
  2502. __FUNCTION__);
  2503. ucc_geth_memclean(ugeth);
  2504. return -ENOMEM;
  2505. }
  2506. ugeth->p_scheduler =
  2507. (struct ucc_geth_scheduler *) qe_muram_addr(ugeth->
  2508. scheduler_offset);
  2509. out_be32(&ugeth->p_tx_glbl_pram->schedulerbasepointer,
  2510. ugeth->scheduler_offset);
  2511. /* Zero out p_scheduler */
  2512. memset(ugeth->p_scheduler, 0, sizeof(struct ucc_geth_scheduler));
  2513. /* Set values in scheduler */
  2514. out_be32(&ugeth->p_scheduler->mblinterval,
  2515. ug_info->mblinterval);
  2516. out_be16(&ugeth->p_scheduler->nortsrbytetime,
  2517. ug_info->nortsrbytetime);
  2518. ugeth->p_scheduler->fracsiz = ug_info->fracsiz;
  2519. ugeth->p_scheduler->strictpriorityq = ug_info->strictpriorityq;
  2520. ugeth->p_scheduler->txasap = ug_info->txasap;
  2521. ugeth->p_scheduler->extrabw = ug_info->extrabw;
  2522. for (i = 0; i < NUM_TX_QUEUES; i++)
  2523. ugeth->p_scheduler->weightfactor[i] =
  2524. ug_info->weightfactor[i];
  2525. /* Set pointers to cpucount registers in scheduler */
  2526. ugeth->p_cpucount[0] = &(ugeth->p_scheduler->cpucount0);
  2527. ugeth->p_cpucount[1] = &(ugeth->p_scheduler->cpucount1);
  2528. ugeth->p_cpucount[2] = &(ugeth->p_scheduler->cpucount2);
  2529. ugeth->p_cpucount[3] = &(ugeth->p_scheduler->cpucount3);
  2530. ugeth->p_cpucount[4] = &(ugeth->p_scheduler->cpucount4);
  2531. ugeth->p_cpucount[5] = &(ugeth->p_scheduler->cpucount5);
  2532. ugeth->p_cpucount[6] = &(ugeth->p_scheduler->cpucount6);
  2533. ugeth->p_cpucount[7] = &(ugeth->p_scheduler->cpucount7);
  2534. }
  2535. /* schedulerbasepointer */
  2536. /* TxRMON_PTR (statistics) */
  2537. if (ug_info->
  2538. statisticsMode & UCC_GETH_STATISTICS_GATHERING_MODE_FIRMWARE_TX) {
  2539. ugeth->tx_fw_statistics_pram_offset =
  2540. qe_muram_alloc(sizeof
  2541. (struct ucc_geth_tx_firmware_statistics_pram),
  2542. UCC_GETH_TX_STATISTICS_ALIGNMENT);
  2543. if (IS_ERR_VALUE(ugeth->tx_fw_statistics_pram_offset)) {
  2544. if (netif_msg_ifup(ugeth))
  2545. ugeth_err
  2546. ("%s: Can not allocate DPRAM memory for"
  2547. " p_tx_fw_statistics_pram.",
  2548. __FUNCTION__);
  2549. ucc_geth_memclean(ugeth);
  2550. return -ENOMEM;
  2551. }
  2552. ugeth->p_tx_fw_statistics_pram =
  2553. (struct ucc_geth_tx_firmware_statistics_pram *)
  2554. qe_muram_addr(ugeth->tx_fw_statistics_pram_offset);
  2555. /* Zero out p_tx_fw_statistics_pram */
  2556. memset(ugeth->p_tx_fw_statistics_pram,
  2557. 0, sizeof(struct ucc_geth_tx_firmware_statistics_pram));
  2558. }
  2559. /* temoder */
  2560. /* Already has speed set */
  2561. if (ug_info->numQueuesTx > 1)
  2562. temoder |= TEMODER_SCHEDULER_ENABLE;
  2563. if (ug_info->ipCheckSumGenerate)
  2564. temoder |= TEMODER_IP_CHECKSUM_GENERATE;
  2565. temoder |= ((ug_info->numQueuesTx - 1) << TEMODER_NUM_OF_QUEUES_SHIFT);
  2566. out_be16(&ugeth->p_tx_glbl_pram->temoder, temoder);
  2567. test = in_be16(&ugeth->p_tx_glbl_pram->temoder);
  2568. /* Function code register value to be used later */
  2569. function_code = UCC_BMR_BO_BE | UCC_BMR_GBL;
  2570. /* Required for QE */
  2571. /* function code register */
  2572. out_be32(&ugeth->p_tx_glbl_pram->tstate, ((u32) function_code) << 24);
  2573. /* Rx global PRAM */
  2574. /* Allocate global rx parameter RAM page */
  2575. ugeth->rx_glbl_pram_offset =
  2576. qe_muram_alloc(sizeof(struct ucc_geth_rx_global_pram),
  2577. UCC_GETH_RX_GLOBAL_PRAM_ALIGNMENT);
  2578. if (IS_ERR_VALUE(ugeth->rx_glbl_pram_offset)) {
  2579. if (netif_msg_ifup(ugeth))
  2580. ugeth_err
  2581. ("%s: Can not allocate DPRAM memory for p_rx_glbl_pram.",
  2582. __FUNCTION__);
  2583. ucc_geth_memclean(ugeth);
  2584. return -ENOMEM;
  2585. }
  2586. ugeth->p_rx_glbl_pram =
  2587. (struct ucc_geth_rx_global_pram *) qe_muram_addr(ugeth->
  2588. rx_glbl_pram_offset);
  2589. /* Zero out p_rx_glbl_pram */
  2590. memset(ugeth->p_rx_glbl_pram, 0, sizeof(struct ucc_geth_rx_global_pram));
  2591. /* Fill global PRAM */
  2592. /* RQPTR */
  2593. /* Size varies with number of Rx threads */
  2594. ugeth->thread_dat_rx_offset =
  2595. qe_muram_alloc(numThreadsRxNumerical *
  2596. sizeof(struct ucc_geth_thread_data_rx),
  2597. UCC_GETH_THREAD_DATA_ALIGNMENT);
  2598. if (IS_ERR_VALUE(ugeth->thread_dat_rx_offset)) {
  2599. if (netif_msg_ifup(ugeth))
  2600. ugeth_err
  2601. ("%s: Can not allocate DPRAM memory for p_thread_data_rx.",
  2602. __FUNCTION__);
  2603. ucc_geth_memclean(ugeth);
  2604. return -ENOMEM;
  2605. }
  2606. ugeth->p_thread_data_rx =
  2607. (struct ucc_geth_thread_data_rx *) qe_muram_addr(ugeth->
  2608. thread_dat_rx_offset);
  2609. out_be32(&ugeth->p_rx_glbl_pram->rqptr, ugeth->thread_dat_rx_offset);
  2610. /* typeorlen */
  2611. out_be16(&ugeth->p_rx_glbl_pram->typeorlen, ug_info->typeorlen);
  2612. /* rxrmonbaseptr (statistics) */
  2613. if (ug_info->
  2614. statisticsMode & UCC_GETH_STATISTICS_GATHERING_MODE_FIRMWARE_RX) {
  2615. ugeth->rx_fw_statistics_pram_offset =
  2616. qe_muram_alloc(sizeof
  2617. (struct ucc_geth_rx_firmware_statistics_pram),
  2618. UCC_GETH_RX_STATISTICS_ALIGNMENT);
  2619. if (IS_ERR_VALUE(ugeth->rx_fw_statistics_pram_offset)) {
  2620. if (netif_msg_ifup(ugeth))
  2621. ugeth_err
  2622. ("%s: Can not allocate DPRAM memory for"
  2623. " p_rx_fw_statistics_pram.", __FUNCTION__);
  2624. ucc_geth_memclean(ugeth);
  2625. return -ENOMEM;
  2626. }
  2627. ugeth->p_rx_fw_statistics_pram =
  2628. (struct ucc_geth_rx_firmware_statistics_pram *)
  2629. qe_muram_addr(ugeth->rx_fw_statistics_pram_offset);
  2630. /* Zero out p_rx_fw_statistics_pram */
  2631. memset(ugeth->p_rx_fw_statistics_pram, 0,
  2632. sizeof(struct ucc_geth_rx_firmware_statistics_pram));
  2633. }
  2634. /* intCoalescingPtr */
  2635. /* Size varies with number of Rx queues */
  2636. ugeth->rx_irq_coalescing_tbl_offset =
  2637. qe_muram_alloc(ug_info->numQueuesRx *
  2638. sizeof(struct ucc_geth_rx_interrupt_coalescing_entry)
  2639. + 4, UCC_GETH_RX_INTERRUPT_COALESCING_ALIGNMENT);
  2640. if (IS_ERR_VALUE(ugeth->rx_irq_coalescing_tbl_offset)) {
  2641. if (netif_msg_ifup(ugeth))
  2642. ugeth_err
  2643. ("%s: Can not allocate DPRAM memory for"
  2644. " p_rx_irq_coalescing_tbl.", __FUNCTION__);
  2645. ucc_geth_memclean(ugeth);
  2646. return -ENOMEM;
  2647. }
  2648. ugeth->p_rx_irq_coalescing_tbl =
  2649. (struct ucc_geth_rx_interrupt_coalescing_table *)
  2650. qe_muram_addr(ugeth->rx_irq_coalescing_tbl_offset);
  2651. out_be32(&ugeth->p_rx_glbl_pram->intcoalescingptr,
  2652. ugeth->rx_irq_coalescing_tbl_offset);
  2653. /* Fill interrupt coalescing table */
  2654. for (i = 0; i < ug_info->numQueuesRx; i++) {
  2655. out_be32(&ugeth->p_rx_irq_coalescing_tbl->coalescingentry[i].
  2656. interruptcoalescingmaxvalue,
  2657. ug_info->interruptcoalescingmaxvalue[i]);
  2658. out_be32(&ugeth->p_rx_irq_coalescing_tbl->coalescingentry[i].
  2659. interruptcoalescingcounter,
  2660. ug_info->interruptcoalescingmaxvalue[i]);
  2661. }
  2662. /* MRBLR */
  2663. init_max_rx_buff_len(uf_info->max_rx_buf_length,
  2664. &ugeth->p_rx_glbl_pram->mrblr);
  2665. /* MFLR */
  2666. out_be16(&ugeth->p_rx_glbl_pram->mflr, ug_info->maxFrameLength);
  2667. /* MINFLR */
  2668. init_min_frame_len(ug_info->minFrameLength,
  2669. &ugeth->p_rx_glbl_pram->minflr,
  2670. &ugeth->p_rx_glbl_pram->mrblr);
  2671. /* MAXD1 */
  2672. out_be16(&ugeth->p_rx_glbl_pram->maxd1, ug_info->maxD1Length);
  2673. /* MAXD2 */
  2674. out_be16(&ugeth->p_rx_glbl_pram->maxd2, ug_info->maxD2Length);
  2675. /* l2qt */
  2676. l2qt = 0;
  2677. for (i = 0; i < UCC_GETH_VLAN_PRIORITY_MAX; i++)
  2678. l2qt |= (ug_info->l2qt[i] << (28 - 4 * i));
  2679. out_be32(&ugeth->p_rx_glbl_pram->l2qt, l2qt);
  2680. /* l3qt */
  2681. for (j = 0; j < UCC_GETH_IP_PRIORITY_MAX; j += 8) {
  2682. l3qt = 0;
  2683. for (i = 0; i < 8; i++)
  2684. l3qt |= (ug_info->l3qt[j + i] << (28 - 4 * i));
  2685. out_be32(&ugeth->p_rx_glbl_pram->l3qt[j/8], l3qt);
  2686. }
  2687. /* vlantype */
  2688. out_be16(&ugeth->p_rx_glbl_pram->vlantype, ug_info->vlantype);
  2689. /* vlantci */
  2690. out_be16(&ugeth->p_rx_glbl_pram->vlantci, ug_info->vlantci);
  2691. /* ecamptr */
  2692. out_be32(&ugeth->p_rx_glbl_pram->ecamptr, ug_info->ecamptr);
  2693. /* RBDQPTR */
  2694. /* Size varies with number of Rx queues */
  2695. ugeth->rx_bd_qs_tbl_offset =
  2696. qe_muram_alloc(ug_info->numQueuesRx *
  2697. (sizeof(struct ucc_geth_rx_bd_queues_entry) +
  2698. sizeof(struct ucc_geth_rx_prefetched_bds)),
  2699. UCC_GETH_RX_BD_QUEUES_ALIGNMENT);
  2700. if (IS_ERR_VALUE(ugeth->rx_bd_qs_tbl_offset)) {
  2701. if (netif_msg_ifup(ugeth))
  2702. ugeth_err
  2703. ("%s: Can not allocate DPRAM memory for p_rx_bd_qs_tbl.",
  2704. __FUNCTION__);
  2705. ucc_geth_memclean(ugeth);
  2706. return -ENOMEM;
  2707. }
  2708. ugeth->p_rx_bd_qs_tbl =
  2709. (struct ucc_geth_rx_bd_queues_entry *) qe_muram_addr(ugeth->
  2710. rx_bd_qs_tbl_offset);
  2711. out_be32(&ugeth->p_rx_glbl_pram->rbdqptr, ugeth->rx_bd_qs_tbl_offset);
  2712. /* Zero out p_rx_bd_qs_tbl */
  2713. memset(ugeth->p_rx_bd_qs_tbl,
  2714. 0,
  2715. ug_info->numQueuesRx * (sizeof(struct ucc_geth_rx_bd_queues_entry) +
  2716. sizeof(struct ucc_geth_rx_prefetched_bds)));
  2717. /* Setup the table */
  2718. /* Assume BD rings are already established */
  2719. for (i = 0; i < ug_info->numQueuesRx; i++) {
  2720. if (ugeth->ug_info->uf_info.bd_mem_part == MEM_PART_SYSTEM) {
  2721. out_be32(&ugeth->p_rx_bd_qs_tbl[i].externalbdbaseptr,
  2722. (u32) virt_to_phys(ugeth->p_rx_bd_ring[i]));
  2723. } else if (ugeth->ug_info->uf_info.bd_mem_part ==
  2724. MEM_PART_MURAM) {
  2725. out_be32(&ugeth->p_rx_bd_qs_tbl[i].externalbdbaseptr,
  2726. (u32) immrbar_virt_to_phys(ugeth->
  2727. p_rx_bd_ring[i]));
  2728. }
  2729. /* rest of fields handled by QE */
  2730. }
  2731. /* remoder */
  2732. /* Already has speed set */
  2733. if (ugeth->rx_extended_features)
  2734. remoder |= REMODER_RX_EXTENDED_FEATURES;
  2735. if (ug_info->rxExtendedFiltering)
  2736. remoder |= REMODER_RX_EXTENDED_FILTERING;
  2737. if (ug_info->dynamicMaxFrameLength)
  2738. remoder |= REMODER_DYNAMIC_MAX_FRAME_LENGTH;
  2739. if (ug_info->dynamicMinFrameLength)
  2740. remoder |= REMODER_DYNAMIC_MIN_FRAME_LENGTH;
  2741. remoder |=
  2742. ug_info->vlanOperationTagged << REMODER_VLAN_OPERATION_TAGGED_SHIFT;
  2743. remoder |=
  2744. ug_info->
  2745. vlanOperationNonTagged << REMODER_VLAN_OPERATION_NON_TAGGED_SHIFT;
  2746. remoder |= ug_info->rxQoSMode << REMODER_RX_QOS_MODE_SHIFT;
  2747. remoder |= ((ug_info->numQueuesRx - 1) << REMODER_NUM_OF_QUEUES_SHIFT);
  2748. if (ug_info->ipCheckSumCheck)
  2749. remoder |= REMODER_IP_CHECKSUM_CHECK;
  2750. if (ug_info->ipAddressAlignment)
  2751. remoder |= REMODER_IP_ADDRESS_ALIGNMENT;
  2752. out_be32(&ugeth->p_rx_glbl_pram->remoder, remoder);
  2753. /* Note that this function must be called */
  2754. /* ONLY AFTER p_tx_fw_statistics_pram */
  2755. /* andp_UccGethRxFirmwareStatisticsPram are allocated ! */
  2756. init_firmware_statistics_gathering_mode((ug_info->
  2757. statisticsMode &
  2758. UCC_GETH_STATISTICS_GATHERING_MODE_FIRMWARE_TX),
  2759. (ug_info->statisticsMode &
  2760. UCC_GETH_STATISTICS_GATHERING_MODE_FIRMWARE_RX),
  2761. &ugeth->p_tx_glbl_pram->txrmonbaseptr,
  2762. ugeth->tx_fw_statistics_pram_offset,
  2763. &ugeth->p_rx_glbl_pram->rxrmonbaseptr,
  2764. ugeth->rx_fw_statistics_pram_offset,
  2765. &ugeth->p_tx_glbl_pram->temoder,
  2766. &ugeth->p_rx_glbl_pram->remoder);
  2767. /* function code register */
  2768. ugeth->p_rx_glbl_pram->rstate = function_code;
  2769. /* initialize extended filtering */
  2770. if (ug_info->rxExtendedFiltering) {
  2771. if (!ug_info->extendedFilteringChainPointer) {
  2772. if (netif_msg_ifup(ugeth))
  2773. ugeth_err("%s: Null Extended Filtering Chain Pointer.",
  2774. __FUNCTION__);
  2775. ucc_geth_memclean(ugeth);
  2776. return -EINVAL;
  2777. }
  2778. /* Allocate memory for extended filtering Mode Global
  2779. Parameters */
  2780. ugeth->exf_glbl_param_offset =
  2781. qe_muram_alloc(sizeof(struct ucc_geth_exf_global_pram),
  2782. UCC_GETH_RX_EXTENDED_FILTERING_GLOBAL_PARAMETERS_ALIGNMENT);
  2783. if (IS_ERR_VALUE(ugeth->exf_glbl_param_offset)) {
  2784. if (netif_msg_ifup(ugeth))
  2785. ugeth_err
  2786. ("%s: Can not allocate DPRAM memory for"
  2787. " p_exf_glbl_param.", __FUNCTION__);
  2788. ucc_geth_memclean(ugeth);
  2789. return -ENOMEM;
  2790. }
  2791. ugeth->p_exf_glbl_param =
  2792. (struct ucc_geth_exf_global_pram *) qe_muram_addr(ugeth->
  2793. exf_glbl_param_offset);
  2794. out_be32(&ugeth->p_rx_glbl_pram->exfGlobalParam,
  2795. ugeth->exf_glbl_param_offset);
  2796. out_be32(&ugeth->p_exf_glbl_param->l2pcdptr,
  2797. (u32) ug_info->extendedFilteringChainPointer);
  2798. } else { /* initialize 82xx style address filtering */
  2799. /* Init individual address recognition registers to disabled */
  2800. for (j = 0; j < NUM_OF_PADDRS; j++)
  2801. ugeth_82xx_filtering_clear_addr_in_paddr(ugeth, (u8) j);
  2802. p_82xx_addr_filt =
  2803. (struct ucc_geth_82xx_address_filtering_pram *) ugeth->
  2804. p_rx_glbl_pram->addressfiltering;
  2805. ugeth_82xx_filtering_clear_all_addr_in_hash(ugeth,
  2806. ENET_ADDR_TYPE_GROUP);
  2807. ugeth_82xx_filtering_clear_all_addr_in_hash(ugeth,
  2808. ENET_ADDR_TYPE_INDIVIDUAL);
  2809. }
  2810. /*
  2811. * Initialize UCC at QE level
  2812. */
  2813. command = QE_INIT_TX_RX;
  2814. /* Allocate shadow InitEnet command parameter structure.
  2815. * This is needed because after the InitEnet command is executed,
  2816. * the structure in DPRAM is released, because DPRAM is a premium
  2817. * resource.
  2818. * This shadow structure keeps a copy of what was done so that the
  2819. * allocated resources can be released when the channel is freed.
  2820. */
  2821. if (!(ugeth->p_init_enet_param_shadow =
  2822. kmalloc(sizeof(struct ucc_geth_init_pram), GFP_KERNEL))) {
  2823. if (netif_msg_ifup(ugeth))
  2824. ugeth_err
  2825. ("%s: Can not allocate memory for"
  2826. " p_UccInitEnetParamShadows.", __FUNCTION__);
  2827. ucc_geth_memclean(ugeth);
  2828. return -ENOMEM;
  2829. }
  2830. /* Zero out *p_init_enet_param_shadow */
  2831. memset((char *)ugeth->p_init_enet_param_shadow,
  2832. 0, sizeof(struct ucc_geth_init_pram));
  2833. /* Fill shadow InitEnet command parameter structure */
  2834. ugeth->p_init_enet_param_shadow->resinit1 =
  2835. ENET_INIT_PARAM_MAGIC_RES_INIT1;
  2836. ugeth->p_init_enet_param_shadow->resinit2 =
  2837. ENET_INIT_PARAM_MAGIC_RES_INIT2;
  2838. ugeth->p_init_enet_param_shadow->resinit3 =
  2839. ENET_INIT_PARAM_MAGIC_RES_INIT3;
  2840. ugeth->p_init_enet_param_shadow->resinit4 =
  2841. ENET_INIT_PARAM_MAGIC_RES_INIT4;
  2842. ugeth->p_init_enet_param_shadow->resinit5 =
  2843. ENET_INIT_PARAM_MAGIC_RES_INIT5;
  2844. ugeth->p_init_enet_param_shadow->rgftgfrxglobal |=
  2845. ((u32) ug_info->numThreadsRx) << ENET_INIT_PARAM_RGF_SHIFT;
  2846. ugeth->p_init_enet_param_shadow->rgftgfrxglobal |=
  2847. ((u32) ug_info->numThreadsTx) << ENET_INIT_PARAM_TGF_SHIFT;
  2848. ugeth->p_init_enet_param_shadow->rgftgfrxglobal |=
  2849. ugeth->rx_glbl_pram_offset | ug_info->riscRx;
  2850. if ((ug_info->largestexternallookupkeysize !=
  2851. QE_FLTR_LARGEST_EXTERNAL_TABLE_LOOKUP_KEY_SIZE_NONE)
  2852. && (ug_info->largestexternallookupkeysize !=
  2853. QE_FLTR_LARGEST_EXTERNAL_TABLE_LOOKUP_KEY_SIZE_8_BYTES)
  2854. && (ug_info->largestexternallookupkeysize !=
  2855. QE_FLTR_LARGEST_EXTERNAL_TABLE_LOOKUP_KEY_SIZE_16_BYTES)) {
  2856. if (netif_msg_ifup(ugeth))
  2857. ugeth_err("%s: Invalid largest External Lookup Key Size.",
  2858. __FUNCTION__);
  2859. ucc_geth_memclean(ugeth);
  2860. return -EINVAL;
  2861. }
  2862. ugeth->p_init_enet_param_shadow->largestexternallookupkeysize =
  2863. ug_info->largestexternallookupkeysize;
  2864. size = sizeof(struct ucc_geth_thread_rx_pram);
  2865. if (ug_info->rxExtendedFiltering) {
  2866. size += THREAD_RX_PRAM_ADDITIONAL_FOR_EXTENDED_FILTERING;
  2867. if (ug_info->largestexternallookupkeysize ==
  2868. QE_FLTR_TABLE_LOOKUP_KEY_SIZE_8_BYTES)
  2869. size +=
  2870. THREAD_RX_PRAM_ADDITIONAL_FOR_EXTENDED_FILTERING_8;
  2871. if (ug_info->largestexternallookupkeysize ==
  2872. QE_FLTR_TABLE_LOOKUP_KEY_SIZE_16_BYTES)
  2873. size +=
  2874. THREAD_RX_PRAM_ADDITIONAL_FOR_EXTENDED_FILTERING_16;
  2875. }
  2876. if ((ret_val = fill_init_enet_entries(ugeth, &(ugeth->
  2877. p_init_enet_param_shadow->rxthread[0]),
  2878. (u8) (numThreadsRxNumerical + 1)
  2879. /* Rx needs one extra for terminator */
  2880. , size, UCC_GETH_THREAD_RX_PRAM_ALIGNMENT,
  2881. ug_info->riscRx, 1)) != 0) {
  2882. if (netif_msg_ifup(ugeth))
  2883. ugeth_err("%s: Can not fill p_init_enet_param_shadow.",
  2884. __FUNCTION__);
  2885. ucc_geth_memclean(ugeth);
  2886. return ret_val;
  2887. }
  2888. ugeth->p_init_enet_param_shadow->txglobal =
  2889. ugeth->tx_glbl_pram_offset | ug_info->riscTx;
  2890. if ((ret_val =
  2891. fill_init_enet_entries(ugeth,
  2892. &(ugeth->p_init_enet_param_shadow->
  2893. txthread[0]), numThreadsTxNumerical,
  2894. sizeof(struct ucc_geth_thread_tx_pram),
  2895. UCC_GETH_THREAD_TX_PRAM_ALIGNMENT,
  2896. ug_info->riscTx, 0)) != 0) {
  2897. if (netif_msg_ifup(ugeth))
  2898. ugeth_err("%s: Can not fill p_init_enet_param_shadow.",
  2899. __FUNCTION__);
  2900. ucc_geth_memclean(ugeth);
  2901. return ret_val;
  2902. }
  2903. /* Load Rx bds with buffers */
  2904. for (i = 0; i < ug_info->numQueuesRx; i++) {
  2905. if ((ret_val = rx_bd_buffer_set(ugeth, (u8) i)) != 0) {
  2906. if (netif_msg_ifup(ugeth))
  2907. ugeth_err("%s: Can not fill Rx bds with buffers.",
  2908. __FUNCTION__);
  2909. ucc_geth_memclean(ugeth);
  2910. return ret_val;
  2911. }
  2912. }
  2913. /* Allocate InitEnet command parameter structure */
  2914. init_enet_pram_offset = qe_muram_alloc(sizeof(struct ucc_geth_init_pram), 4);
  2915. if (IS_ERR_VALUE(init_enet_pram_offset)) {
  2916. if (netif_msg_ifup(ugeth))
  2917. ugeth_err
  2918. ("%s: Can not allocate DPRAM memory for p_init_enet_pram.",
  2919. __FUNCTION__);
  2920. ucc_geth_memclean(ugeth);
  2921. return -ENOMEM;
  2922. }
  2923. p_init_enet_pram =
  2924. (struct ucc_geth_init_pram *) qe_muram_addr(init_enet_pram_offset);
  2925. /* Copy shadow InitEnet command parameter structure into PRAM */
  2926. p_init_enet_pram->resinit1 = ugeth->p_init_enet_param_shadow->resinit1;
  2927. p_init_enet_pram->resinit2 = ugeth->p_init_enet_param_shadow->resinit2;
  2928. p_init_enet_pram->resinit3 = ugeth->p_init_enet_param_shadow->resinit3;
  2929. p_init_enet_pram->resinit4 = ugeth->p_init_enet_param_shadow->resinit4;
  2930. out_be16(&p_init_enet_pram->resinit5,
  2931. ugeth->p_init_enet_param_shadow->resinit5);
  2932. p_init_enet_pram->largestexternallookupkeysize =
  2933. ugeth->p_init_enet_param_shadow->largestexternallookupkeysize;
  2934. out_be32(&p_init_enet_pram->rgftgfrxglobal,
  2935. ugeth->p_init_enet_param_shadow->rgftgfrxglobal);
  2936. for (i = 0; i < ENET_INIT_PARAM_MAX_ENTRIES_RX; i++)
  2937. out_be32(&p_init_enet_pram->rxthread[i],
  2938. ugeth->p_init_enet_param_shadow->rxthread[i]);
  2939. out_be32(&p_init_enet_pram->txglobal,
  2940. ugeth->p_init_enet_param_shadow->txglobal);
  2941. for (i = 0; i < ENET_INIT_PARAM_MAX_ENTRIES_TX; i++)
  2942. out_be32(&p_init_enet_pram->txthread[i],
  2943. ugeth->p_init_enet_param_shadow->txthread[i]);
  2944. /* Issue QE command */
  2945. cecr_subblock =
  2946. ucc_fast_get_qe_cr_subblock(ugeth->ug_info->uf_info.ucc_num);
  2947. qe_issue_cmd(command, cecr_subblock, QE_CR_PROTOCOL_ETHERNET,
  2948. init_enet_pram_offset);
  2949. /* Free InitEnet command parameter */
  2950. qe_muram_free(init_enet_pram_offset);
  2951. return 0;
  2952. }
  2953. /* ucc_geth_timeout gets called when a packet has not been
  2954. * transmitted after a set amount of time.
  2955. * For now, assume that clearing out all the structures, and
  2956. * starting over will fix the problem. */
  2957. static void ucc_geth_timeout(struct net_device *dev)
  2958. {
  2959. struct ucc_geth_private *ugeth = netdev_priv(dev);
  2960. ugeth_vdbg("%s: IN", __FUNCTION__);
  2961. dev->stats.tx_errors++;
  2962. ugeth_dump_regs(ugeth);
  2963. if (dev->flags & IFF_UP) {
  2964. ucc_geth_stop(ugeth);
  2965. ucc_geth_startup(ugeth);
  2966. }
  2967. netif_schedule(dev);
  2968. }
  2969. /* This is called by the kernel when a frame is ready for transmission. */
  2970. /* It is pointed to by the dev->hard_start_xmit function pointer */
  2971. static int ucc_geth_start_xmit(struct sk_buff *skb, struct net_device *dev)
  2972. {
  2973. struct ucc_geth_private *ugeth = netdev_priv(dev);
  2974. #ifdef CONFIG_UGETH_TX_ON_DEMAND
  2975. struct ucc_fast_private *uccf;
  2976. #endif
  2977. u8 *bd; /* BD pointer */
  2978. u32 bd_status;
  2979. u8 txQ = 0;
  2980. ugeth_vdbg("%s: IN", __FUNCTION__);
  2981. spin_lock_irq(&ugeth->lock);
  2982. dev->stats.tx_bytes += skb->len;
  2983. /* Start from the next BD that should be filled */
  2984. bd = ugeth->txBd[txQ];
  2985. bd_status = in_be32((u32 *)bd);
  2986. /* Save the skb pointer so we can free it later */
  2987. ugeth->tx_skbuff[txQ][ugeth->skb_curtx[txQ]] = skb;
  2988. /* Update the current skb pointer (wrapping if this was the last) */
  2989. ugeth->skb_curtx[txQ] =
  2990. (ugeth->skb_curtx[txQ] +
  2991. 1) & TX_RING_MOD_MASK(ugeth->ug_info->bdRingLenTx[txQ]);
  2992. /* set up the buffer descriptor */
  2993. out_be32(&((struct qe_bd *)bd)->buf,
  2994. dma_map_single(NULL, skb->data, skb->len, DMA_TO_DEVICE));
  2995. /* printk(KERN_DEBUG"skb->data is 0x%x\n",skb->data); */
  2996. bd_status = (bd_status & T_W) | T_R | T_I | T_L | skb->len;
  2997. /* set bd status and length */
  2998. out_be32((u32 *)bd, bd_status);
  2999. dev->trans_start = jiffies;
  3000. /* Move to next BD in the ring */
  3001. if (!(bd_status & T_W))
  3002. bd += sizeof(struct qe_bd);
  3003. else
  3004. bd = ugeth->p_tx_bd_ring[txQ];
  3005. /* If the next BD still needs to be cleaned up, then the bds
  3006. are full. We need to tell the kernel to stop sending us stuff. */
  3007. if (bd == ugeth->confBd[txQ]) {
  3008. if (!netif_queue_stopped(dev))
  3009. netif_stop_queue(dev);
  3010. }
  3011. ugeth->txBd[txQ] = bd;
  3012. if (ugeth->p_scheduler) {
  3013. ugeth->cpucount[txQ]++;
  3014. /* Indicate to QE that there are more Tx bds ready for
  3015. transmission */
  3016. /* This is done by writing a running counter of the bd
  3017. count to the scheduler PRAM. */
  3018. out_be16(ugeth->p_cpucount[txQ], ugeth->cpucount[txQ]);
  3019. }
  3020. #ifdef CONFIG_UGETH_TX_ON_DEMAND
  3021. uccf = ugeth->uccf;
  3022. out_be16(uccf->p_utodr, UCC_FAST_TOD);
  3023. #endif
  3024. spin_unlock_irq(&ugeth->lock);
  3025. return 0;
  3026. }
  3027. static int ucc_geth_rx(struct ucc_geth_private *ugeth, u8 rxQ, int rx_work_limit)
  3028. {
  3029. struct sk_buff *skb;
  3030. u8 *bd;
  3031. u16 length, howmany = 0;
  3032. u32 bd_status;
  3033. u8 *bdBuffer;
  3034. struct net_device *dev;
  3035. ugeth_vdbg("%s: IN", __FUNCTION__);
  3036. dev = ugeth->dev;
  3037. /* collect received buffers */
  3038. bd = ugeth->rxBd[rxQ];
  3039. bd_status = in_be32((u32 *)bd);
  3040. /* while there are received buffers and BD is full (~R_E) */
  3041. while (!((bd_status & (R_E)) || (--rx_work_limit < 0))) {
  3042. bdBuffer = (u8 *) in_be32(&((struct qe_bd *)bd)->buf);
  3043. length = (u16) ((bd_status & BD_LENGTH_MASK) - 4);
  3044. skb = ugeth->rx_skbuff[rxQ][ugeth->skb_currx[rxQ]];
  3045. /* determine whether buffer is first, last, first and last
  3046. (single buffer frame) or middle (not first and not last) */
  3047. if (!skb ||
  3048. (!(bd_status & (R_F | R_L))) ||
  3049. (bd_status & R_ERRORS_FATAL)) {
  3050. if (netif_msg_rx_err(ugeth))
  3051. ugeth_err("%s, %d: ERROR!!! skb - 0x%08x",
  3052. __FUNCTION__, __LINE__, (u32) skb);
  3053. if (skb)
  3054. dev_kfree_skb_any(skb);
  3055. ugeth->rx_skbuff[rxQ][ugeth->skb_currx[rxQ]] = NULL;
  3056. dev->stats.rx_dropped++;
  3057. } else {
  3058. dev->stats.rx_packets++;
  3059. howmany++;
  3060. /* Prep the skb for the packet */
  3061. skb_put(skb, length);
  3062. /* Tell the skb what kind of packet this is */
  3063. skb->protocol = eth_type_trans(skb, ugeth->dev);
  3064. dev->stats.rx_bytes += length;
  3065. /* Send the packet up the stack */
  3066. #ifdef CONFIG_UGETH_NAPI
  3067. netif_receive_skb(skb);
  3068. #else
  3069. netif_rx(skb);
  3070. #endif /* CONFIG_UGETH_NAPI */
  3071. }
  3072. ugeth->dev->last_rx = jiffies;
  3073. skb = get_new_skb(ugeth, bd);
  3074. if (!skb) {
  3075. if (netif_msg_rx_err(ugeth))
  3076. ugeth_warn("%s: No Rx Data Buffer", __FUNCTION__);
  3077. dev->stats.rx_dropped++;
  3078. break;
  3079. }
  3080. ugeth->rx_skbuff[rxQ][ugeth->skb_currx[rxQ]] = skb;
  3081. /* update to point at the next skb */
  3082. ugeth->skb_currx[rxQ] =
  3083. (ugeth->skb_currx[rxQ] +
  3084. 1) & RX_RING_MOD_MASK(ugeth->ug_info->bdRingLenRx[rxQ]);
  3085. if (bd_status & R_W)
  3086. bd = ugeth->p_rx_bd_ring[rxQ];
  3087. else
  3088. bd += sizeof(struct qe_bd);
  3089. bd_status = in_be32((u32 *)bd);
  3090. }
  3091. ugeth->rxBd[rxQ] = bd;
  3092. return howmany;
  3093. }
  3094. static int ucc_geth_tx(struct net_device *dev, u8 txQ)
  3095. {
  3096. /* Start from the next BD that should be filled */
  3097. struct ucc_geth_private *ugeth = netdev_priv(dev);
  3098. u8 *bd; /* BD pointer */
  3099. u32 bd_status;
  3100. bd = ugeth->confBd[txQ];
  3101. bd_status = in_be32((u32 *)bd);
  3102. /* Normal processing. */
  3103. while ((bd_status & T_R) == 0) {
  3104. /* BD contains already transmitted buffer. */
  3105. /* Handle the transmitted buffer and release */
  3106. /* the BD to be used with the current frame */
  3107. if ((bd == ugeth->txBd[txQ]) && (netif_queue_stopped(dev) == 0))
  3108. break;
  3109. dev->stats.tx_packets++;
  3110. /* Free the sk buffer associated with this TxBD */
  3111. dev_kfree_skb_irq(ugeth->
  3112. tx_skbuff[txQ][ugeth->skb_dirtytx[txQ]]);
  3113. ugeth->tx_skbuff[txQ][ugeth->skb_dirtytx[txQ]] = NULL;
  3114. ugeth->skb_dirtytx[txQ] =
  3115. (ugeth->skb_dirtytx[txQ] +
  3116. 1) & TX_RING_MOD_MASK(ugeth->ug_info->bdRingLenTx[txQ]);
  3117. /* We freed a buffer, so now we can restart transmission */
  3118. if (netif_queue_stopped(dev))
  3119. netif_wake_queue(dev);
  3120. /* Advance the confirmation BD pointer */
  3121. if (!(bd_status & T_W))
  3122. bd += sizeof(struct qe_bd);
  3123. else
  3124. bd = ugeth->p_tx_bd_ring[txQ];
  3125. bd_status = in_be32((u32 *)bd);
  3126. }
  3127. ugeth->confBd[txQ] = bd;
  3128. return 0;
  3129. }
  3130. #ifdef CONFIG_UGETH_NAPI
  3131. static int ucc_geth_poll(struct napi_struct *napi, int budget)
  3132. {
  3133. struct ucc_geth_private *ugeth = container_of(napi, struct ucc_geth_private, napi);
  3134. struct net_device *dev = ugeth->dev;
  3135. struct ucc_geth_info *ug_info;
  3136. int howmany, i;
  3137. ug_info = ugeth->ug_info;
  3138. howmany = 0;
  3139. for (i = 0; i < ug_info->numQueuesRx; i++)
  3140. howmany += ucc_geth_rx(ugeth, i, budget - howmany);
  3141. if (howmany < budget) {
  3142. struct ucc_fast_private *uccf;
  3143. u32 uccm;
  3144. netif_rx_complete(dev, napi);
  3145. uccf = ugeth->uccf;
  3146. uccm = in_be32(uccf->p_uccm);
  3147. uccm |= UCCE_RX_EVENTS;
  3148. out_be32(uccf->p_uccm, uccm);
  3149. }
  3150. return howmany;
  3151. }
  3152. #endif /* CONFIG_UGETH_NAPI */
  3153. static irqreturn_t ucc_geth_irq_handler(int irq, void *info)
  3154. {
  3155. struct net_device *dev = info;
  3156. struct ucc_geth_private *ugeth = netdev_priv(dev);
  3157. struct ucc_fast_private *uccf;
  3158. struct ucc_geth_info *ug_info;
  3159. register u32 ucce;
  3160. register u32 uccm;
  3161. #ifndef CONFIG_UGETH_NAPI
  3162. register u32 rx_mask;
  3163. #endif
  3164. register u32 tx_mask;
  3165. u8 i;
  3166. ugeth_vdbg("%s: IN", __FUNCTION__);
  3167. if (!ugeth)
  3168. return IRQ_NONE;
  3169. uccf = ugeth->uccf;
  3170. ug_info = ugeth->ug_info;
  3171. /* read and clear events */
  3172. ucce = (u32) in_be32(uccf->p_ucce);
  3173. uccm = (u32) in_be32(uccf->p_uccm);
  3174. ucce &= uccm;
  3175. out_be32(uccf->p_ucce, ucce);
  3176. /* check for receive events that require processing */
  3177. if (ucce & UCCE_RX_EVENTS) {
  3178. #ifdef CONFIG_UGETH_NAPI
  3179. if (netif_rx_schedule_prep(dev, &ugeth->napi)) {
  3180. uccm &= ~UCCE_RX_EVENTS;
  3181. out_be32(uccf->p_uccm, uccm);
  3182. __netif_rx_schedule(dev, &ugeth->napi);
  3183. }
  3184. #else
  3185. rx_mask = UCCE_RXBF_SINGLE_MASK;
  3186. for (i = 0; i < ug_info->numQueuesRx; i++) {
  3187. if (ucce & rx_mask)
  3188. ucc_geth_rx(ugeth, i, (int)ugeth->ug_info->bdRingLenRx[i]);
  3189. ucce &= ~rx_mask;
  3190. rx_mask <<= 1;
  3191. }
  3192. #endif /* CONFIG_UGETH_NAPI */
  3193. }
  3194. /* Tx event processing */
  3195. if (ucce & UCCE_TX_EVENTS) {
  3196. spin_lock(&ugeth->lock);
  3197. tx_mask = UCCE_TXBF_SINGLE_MASK;
  3198. for (i = 0; i < ug_info->numQueuesTx; i++) {
  3199. if (ucce & tx_mask)
  3200. ucc_geth_tx(dev, i);
  3201. ucce &= ~tx_mask;
  3202. tx_mask <<= 1;
  3203. }
  3204. spin_unlock(&ugeth->lock);
  3205. }
  3206. /* Errors and other events */
  3207. if (ucce & UCCE_OTHER) {
  3208. if (ucce & UCCE_BSY) {
  3209. dev->stats.rx_errors++;
  3210. }
  3211. if (ucce & UCCE_TXE) {
  3212. dev->stats.tx_errors++;
  3213. }
  3214. }
  3215. return IRQ_HANDLED;
  3216. }
  3217. /* Called when something needs to use the ethernet device */
  3218. /* Returns 0 for success. */
  3219. static int ucc_geth_open(struct net_device *dev)
  3220. {
  3221. struct ucc_geth_private *ugeth = netdev_priv(dev);
  3222. int err;
  3223. ugeth_vdbg("%s: IN", __FUNCTION__);
  3224. /* Test station address */
  3225. if (dev->dev_addr[0] & ENET_GROUP_ADDR) {
  3226. if (netif_msg_ifup(ugeth))
  3227. ugeth_err("%s: Multicast address used for station address"
  3228. " - is this what you wanted?", __FUNCTION__);
  3229. return -EINVAL;
  3230. }
  3231. err = ucc_struct_init(ugeth);
  3232. if (err) {
  3233. if (netif_msg_ifup(ugeth))
  3234. ugeth_err("%s: Cannot configure internal struct, aborting.", dev->name);
  3235. return err;
  3236. }
  3237. #ifdef CONFIG_UGETH_NAPI
  3238. napi_enable(&ugeth->napi);
  3239. #endif
  3240. err = ucc_geth_startup(ugeth);
  3241. if (err) {
  3242. if (netif_msg_ifup(ugeth))
  3243. ugeth_err("%s: Cannot configure net device, aborting.",
  3244. dev->name);
  3245. goto out_err;
  3246. }
  3247. err = adjust_enet_interface(ugeth);
  3248. if (err) {
  3249. if (netif_msg_ifup(ugeth))
  3250. ugeth_err("%s: Cannot configure net device, aborting.",
  3251. dev->name);
  3252. goto out_err;
  3253. }
  3254. /* Set MACSTNADDR1, MACSTNADDR2 */
  3255. /* For more details see the hardware spec. */
  3256. init_mac_station_addr_regs(dev->dev_addr[0],
  3257. dev->dev_addr[1],
  3258. dev->dev_addr[2],
  3259. dev->dev_addr[3],
  3260. dev->dev_addr[4],
  3261. dev->dev_addr[5],
  3262. &ugeth->ug_regs->macstnaddr1,
  3263. &ugeth->ug_regs->macstnaddr2);
  3264. err = init_phy(dev);
  3265. if (err) {
  3266. if (netif_msg_ifup(ugeth))
  3267. ugeth_err("%s: Cannot initialize PHY, aborting.", dev->name);
  3268. goto out_err;
  3269. }
  3270. phy_start(ugeth->phydev);
  3271. err =
  3272. request_irq(ugeth->ug_info->uf_info.irq, ucc_geth_irq_handler, 0,
  3273. "UCC Geth", dev);
  3274. if (err) {
  3275. if (netif_msg_ifup(ugeth))
  3276. ugeth_err("%s: Cannot get IRQ for net device, aborting.",
  3277. dev->name);
  3278. ucc_geth_stop(ugeth);
  3279. goto out_err;
  3280. }
  3281. err = ugeth_enable(ugeth, COMM_DIR_RX_AND_TX);
  3282. if (err) {
  3283. if (netif_msg_ifup(ugeth))
  3284. ugeth_err("%s: Cannot enable net device, aborting.", dev->name);
  3285. ucc_geth_stop(ugeth);
  3286. goto out_err;
  3287. }
  3288. netif_start_queue(dev);
  3289. return err;
  3290. out_err:
  3291. #ifdef CONFIG_UGETH_NAPI
  3292. napi_disable(&ugeth->napi);
  3293. #endif
  3294. return err;
  3295. }
  3296. /* Stops the kernel queue, and halts the controller */
  3297. static int ucc_geth_close(struct net_device *dev)
  3298. {
  3299. struct ucc_geth_private *ugeth = netdev_priv(dev);
  3300. ugeth_vdbg("%s: IN", __FUNCTION__);
  3301. #ifdef CONFIG_UGETH_NAPI
  3302. napi_disable(&ugeth->napi);
  3303. #endif
  3304. ucc_geth_stop(ugeth);
  3305. phy_disconnect(ugeth->phydev);
  3306. ugeth->phydev = NULL;
  3307. netif_stop_queue(dev);
  3308. return 0;
  3309. }
  3310. static phy_interface_t to_phy_interface(const char *phy_connection_type)
  3311. {
  3312. if (strcasecmp(phy_connection_type, "mii") == 0)
  3313. return PHY_INTERFACE_MODE_MII;
  3314. if (strcasecmp(phy_connection_type, "gmii") == 0)
  3315. return PHY_INTERFACE_MODE_GMII;
  3316. if (strcasecmp(phy_connection_type, "tbi") == 0)
  3317. return PHY_INTERFACE_MODE_TBI;
  3318. if (strcasecmp(phy_connection_type, "rmii") == 0)
  3319. return PHY_INTERFACE_MODE_RMII;
  3320. if (strcasecmp(phy_connection_type, "rgmii") == 0)
  3321. return PHY_INTERFACE_MODE_RGMII;
  3322. if (strcasecmp(phy_connection_type, "rgmii-id") == 0)
  3323. return PHY_INTERFACE_MODE_RGMII_ID;
  3324. if (strcasecmp(phy_connection_type, "rgmii-txid") == 0)
  3325. return PHY_INTERFACE_MODE_RGMII_TXID;
  3326. if (strcasecmp(phy_connection_type, "rgmii-rxid") == 0)
  3327. return PHY_INTERFACE_MODE_RGMII_RXID;
  3328. if (strcasecmp(phy_connection_type, "rtbi") == 0)
  3329. return PHY_INTERFACE_MODE_RTBI;
  3330. return PHY_INTERFACE_MODE_MII;
  3331. }
  3332. static int ucc_geth_probe(struct of_device* ofdev, const struct of_device_id *match)
  3333. {
  3334. struct device *device = &ofdev->dev;
  3335. struct device_node *np = ofdev->node;
  3336. struct device_node *mdio;
  3337. struct net_device *dev = NULL;
  3338. struct ucc_geth_private *ugeth = NULL;
  3339. struct ucc_geth_info *ug_info;
  3340. struct resource res;
  3341. struct device_node *phy;
  3342. int err, ucc_num, max_speed = 0;
  3343. const phandle *ph;
  3344. const unsigned int *prop;
  3345. const void *mac_addr;
  3346. phy_interface_t phy_interface;
  3347. static const int enet_to_speed[] = {
  3348. SPEED_10, SPEED_10, SPEED_10,
  3349. SPEED_100, SPEED_100, SPEED_100,
  3350. SPEED_1000, SPEED_1000, SPEED_1000, SPEED_1000,
  3351. };
  3352. static const phy_interface_t enet_to_phy_interface[] = {
  3353. PHY_INTERFACE_MODE_MII, PHY_INTERFACE_MODE_RMII,
  3354. PHY_INTERFACE_MODE_RGMII, PHY_INTERFACE_MODE_MII,
  3355. PHY_INTERFACE_MODE_RMII, PHY_INTERFACE_MODE_RGMII,
  3356. PHY_INTERFACE_MODE_GMII, PHY_INTERFACE_MODE_RGMII,
  3357. PHY_INTERFACE_MODE_TBI, PHY_INTERFACE_MODE_RTBI,
  3358. };
  3359. ugeth_vdbg("%s: IN", __FUNCTION__);
  3360. prop = of_get_property(np, "device-id", NULL);
  3361. ucc_num = *prop - 1;
  3362. if ((ucc_num < 0) || (ucc_num > 7))
  3363. return -ENODEV;
  3364. ug_info = &ugeth_info[ucc_num];
  3365. if (ug_info == NULL) {
  3366. if (netif_msg_probe(&debug))
  3367. ugeth_err("%s: [%d] Missing additional data!",
  3368. __FUNCTION__, ucc_num);
  3369. return -ENODEV;
  3370. }
  3371. ug_info->uf_info.ucc_num = ucc_num;
  3372. prop = of_get_property(np, "rx-clock", NULL);
  3373. ug_info->uf_info.rx_clock = *prop;
  3374. prop = of_get_property(np, "tx-clock", NULL);
  3375. ug_info->uf_info.tx_clock = *prop;
  3376. err = of_address_to_resource(np, 0, &res);
  3377. if (err)
  3378. return -EINVAL;
  3379. ug_info->uf_info.regs = res.start;
  3380. ug_info->uf_info.irq = irq_of_parse_and_map(np, 0);
  3381. ph = of_get_property(np, "phy-handle", NULL);
  3382. phy = of_find_node_by_phandle(*ph);
  3383. if (phy == NULL)
  3384. return -ENODEV;
  3385. /* set the PHY address */
  3386. prop = of_get_property(phy, "reg", NULL);
  3387. if (prop == NULL)
  3388. return -1;
  3389. ug_info->phy_address = *prop;
  3390. /* get the phy interface type, or default to MII */
  3391. prop = of_get_property(np, "phy-connection-type", NULL);
  3392. if (!prop) {
  3393. /* handle interface property present in old trees */
  3394. prop = of_get_property(phy, "interface", NULL);
  3395. if (prop != NULL) {
  3396. phy_interface = enet_to_phy_interface[*prop];
  3397. max_speed = enet_to_speed[*prop];
  3398. } else
  3399. phy_interface = PHY_INTERFACE_MODE_MII;
  3400. } else {
  3401. phy_interface = to_phy_interface((const char *)prop);
  3402. }
  3403. /* get speed, or derive from PHY interface */
  3404. if (max_speed == 0)
  3405. switch (phy_interface) {
  3406. case PHY_INTERFACE_MODE_GMII:
  3407. case PHY_INTERFACE_MODE_RGMII:
  3408. case PHY_INTERFACE_MODE_RGMII_ID:
  3409. case PHY_INTERFACE_MODE_RGMII_RXID:
  3410. case PHY_INTERFACE_MODE_RGMII_TXID:
  3411. case PHY_INTERFACE_MODE_TBI:
  3412. case PHY_INTERFACE_MODE_RTBI:
  3413. max_speed = SPEED_1000;
  3414. break;
  3415. default:
  3416. max_speed = SPEED_100;
  3417. break;
  3418. }
  3419. if (max_speed == SPEED_1000) {
  3420. /* configure muram FIFOs for gigabit operation */
  3421. ug_info->uf_info.urfs = UCC_GETH_URFS_GIGA_INIT;
  3422. ug_info->uf_info.urfet = UCC_GETH_URFET_GIGA_INIT;
  3423. ug_info->uf_info.urfset = UCC_GETH_URFSET_GIGA_INIT;
  3424. ug_info->uf_info.utfs = UCC_GETH_UTFS_GIGA_INIT;
  3425. ug_info->uf_info.utfet = UCC_GETH_UTFET_GIGA_INIT;
  3426. ug_info->uf_info.utftt = UCC_GETH_UTFTT_GIGA_INIT;
  3427. }
  3428. /* Set the bus id */
  3429. mdio = of_get_parent(phy);
  3430. if (mdio == NULL)
  3431. return -1;
  3432. err = of_address_to_resource(mdio, 0, &res);
  3433. of_node_put(mdio);
  3434. if (err)
  3435. return -1;
  3436. ug_info->mdio_bus = res.start;
  3437. if (netif_msg_probe(&debug))
  3438. printk(KERN_INFO "ucc_geth: UCC%1d at 0x%8x (irq = %d) \n",
  3439. ug_info->uf_info.ucc_num + 1, ug_info->uf_info.regs,
  3440. ug_info->uf_info.irq);
  3441. /* Create an ethernet device instance */
  3442. dev = alloc_etherdev(sizeof(*ugeth));
  3443. if (dev == NULL)
  3444. return -ENOMEM;
  3445. ugeth = netdev_priv(dev);
  3446. spin_lock_init(&ugeth->lock);
  3447. dev_set_drvdata(device, dev);
  3448. /* Set the dev->base_addr to the gfar reg region */
  3449. dev->base_addr = (unsigned long)(ug_info->uf_info.regs);
  3450. SET_NETDEV_DEV(dev, device);
  3451. /* Fill in the dev structure */
  3452. uec_set_ethtool_ops(dev);
  3453. dev->open = ucc_geth_open;
  3454. dev->hard_start_xmit = ucc_geth_start_xmit;
  3455. dev->tx_timeout = ucc_geth_timeout;
  3456. dev->watchdog_timeo = TX_TIMEOUT;
  3457. #ifdef CONFIG_UGETH_NAPI
  3458. netif_napi_add(dev, &ugeth->napi, ucc_geth_poll, UCC_GETH_DEV_WEIGHT);
  3459. #endif /* CONFIG_UGETH_NAPI */
  3460. dev->stop = ucc_geth_close;
  3461. // dev->change_mtu = ucc_geth_change_mtu;
  3462. dev->mtu = 1500;
  3463. dev->set_multicast_list = ucc_geth_set_multi;
  3464. ugeth->msg_enable = netif_msg_init(debug.msg_enable, UGETH_MSG_DEFAULT);
  3465. ugeth->phy_interface = phy_interface;
  3466. ugeth->max_speed = max_speed;
  3467. err = register_netdev(dev);
  3468. if (err) {
  3469. if (netif_msg_probe(ugeth))
  3470. ugeth_err("%s: Cannot register net device, aborting.",
  3471. dev->name);
  3472. free_netdev(dev);
  3473. return err;
  3474. }
  3475. mac_addr = of_get_mac_address(np);
  3476. if (mac_addr)
  3477. memcpy(dev->dev_addr, mac_addr, 6);
  3478. ugeth->ug_info = ug_info;
  3479. ugeth->dev = dev;
  3480. return 0;
  3481. }
  3482. static int ucc_geth_remove(struct of_device* ofdev)
  3483. {
  3484. struct device *device = &ofdev->dev;
  3485. struct net_device *dev = dev_get_drvdata(device);
  3486. struct ucc_geth_private *ugeth = netdev_priv(dev);
  3487. dev_set_drvdata(device, NULL);
  3488. ucc_geth_memclean(ugeth);
  3489. free_netdev(dev);
  3490. return 0;
  3491. }
  3492. static struct of_device_id ucc_geth_match[] = {
  3493. {
  3494. .type = "network",
  3495. .compatible = "ucc_geth",
  3496. },
  3497. {},
  3498. };
  3499. MODULE_DEVICE_TABLE(of, ucc_geth_match);
  3500. static struct of_platform_driver ucc_geth_driver = {
  3501. .name = DRV_NAME,
  3502. .match_table = ucc_geth_match,
  3503. .probe = ucc_geth_probe,
  3504. .remove = ucc_geth_remove,
  3505. };
  3506. static int __init ucc_geth_init(void)
  3507. {
  3508. int i, ret;
  3509. ret = uec_mdio_init();
  3510. if (ret)
  3511. return ret;
  3512. if (netif_msg_drv(&debug))
  3513. printk(KERN_INFO "ucc_geth: " DRV_DESC "\n");
  3514. for (i = 0; i < 8; i++)
  3515. memcpy(&(ugeth_info[i]), &ugeth_primary_info,
  3516. sizeof(ugeth_primary_info));
  3517. ret = of_register_platform_driver(&ucc_geth_driver);
  3518. if (ret)
  3519. uec_mdio_exit();
  3520. return ret;
  3521. }
  3522. static void __exit ucc_geth_exit(void)
  3523. {
  3524. of_unregister_platform_driver(&ucc_geth_driver);
  3525. uec_mdio_exit();
  3526. }
  3527. module_init(ucc_geth_init);
  3528. module_exit(ucc_geth_exit);
  3529. MODULE_AUTHOR("Freescale Semiconductor, Inc");
  3530. MODULE_DESCRIPTION(DRV_DESC);
  3531. MODULE_VERSION(DRV_VERSION);
  3532. MODULE_LICENSE("GPL");