smc91x.h 39 KB

1234567891011121314151617181920212223242526272829303132333435363738394041424344454647484950515253545556575859606162636465666768697071727374757677787980818283848586878889909192939495969798991001011021031041051061071081091101111121131141151161171181191201211221231241251261271281291301311321331341351361371381391401411421431441451461471481491501511521531541551561571581591601611621631641651661671681691701711721731741751761771781791801811821831841851861871881891901911921931941951961971981992002012022032042052062072082092102112122132142152162172182192202212222232242252262272282292302312322332342352362372382392402412422432442452462472482492502512522532542552562572582592602612622632642652662672682692702712722732742752762772782792802812822832842852862872882892902912922932942952962972982993003013023033043053063073083093103113123133143153163173183193203213223233243253263273283293303313323333343353363373383393403413423433443453463473483493503513523533543553563573583593603613623633643653663673683693703713723733743753763773783793803813823833843853863873883893903913923933943953963973983994004014024034044054064074084094104114124134144154164174184194204214224234244254264274284294304314324334344354364374384394404414424434444454464474484494504514524534544554564574584594604614624634644654664674684694704714724734744754764774784794804814824834844854864874884894904914924934944954964974984995005015025035045055065075085095105115125135145155165175185195205215225235245255265275285295305315325335345355365375385395405415425435445455465475485495505515525535545555565575585595605615625635645655665675685695705715725735745755765775785795805815825835845855865875885895905915925935945955965975985996006016026036046056066076086096106116126136146156166176186196206216226236246256266276286296306316326336346356366376386396406416426436446456466476486496506516526536546556566576586596606616626636646656666676686696706716726736746756766776786796806816826836846856866876886896906916926936946956966976986997007017027037047057067077087097107117127137147157167177187197207217227237247257267277287297307317327337347357367377387397407417427437447457467477487497507517527537547557567577587597607617627637647657667677687697707717727737747757767777787797807817827837847857867877887897907917927937947957967977987998008018028038048058068078088098108118128138148158168178188198208218228238248258268278288298308318328338348358368378388398408418428438448458468478488498508518528538548558568578588598608618628638648658668678688698708718728738748758768778788798808818828838848858868878888898908918928938948958968978988999009019029039049059069079089099109119129139149159169179189199209219229239249259269279289299309319329339349359369379389399409419429439449459469479489499509519529539549559569579589599609619629639649659669679689699709719729739749759769779789799809819829839849859869879889899909919929939949959969979989991000100110021003100410051006100710081009101010111012101310141015101610171018101910201021102210231024102510261027102810291030103110321033103410351036103710381039104010411042104310441045104610471048104910501051105210531054105510561057105810591060106110621063106410651066106710681069107010711072107310741075107610771078107910801081108210831084108510861087108810891090109110921093109410951096109710981099110011011102110311041105110611071108110911101111111211131114111511161117111811191120112111221123112411251126112711281129113011311132113311341135113611371138113911401141114211431144114511461147114811491150115111521153115411551156115711581159116011611162116311641165116611671168116911701171117211731174117511761177117811791180118111821183118411851186118711881189119011911192119311941195119611971198119912001201120212031204120512061207120812091210121112121213121412151216121712181219122012211222122312241225122612271228122912301231123212331234123512361237123812391240124112421243124412451246124712481249125012511252125312541255125612571258125912601261126212631264126512661267126812691270127112721273127412751276127712781279128012811282128312841285128612871288128912901291129212931294129512961297129812991300130113021303130413051306130713081309131013111312131313141315131613171318131913201321132213231324132513261327132813291330133113321333133413351336133713381339134013411342
  1. /*------------------------------------------------------------------------
  2. . smc91x.h - macros for SMSC's 91C9x/91C1xx single-chip Ethernet device.
  3. .
  4. . Copyright (C) 1996 by Erik Stahlman
  5. . Copyright (C) 2001 Standard Microsystems Corporation
  6. . Developed by Simple Network Magic Corporation
  7. . Copyright (C) 2003 Monta Vista Software, Inc.
  8. . Unified SMC91x driver by Nicolas Pitre
  9. .
  10. . This program is free software; you can redistribute it and/or modify
  11. . it under the terms of the GNU General Public License as published by
  12. . the Free Software Foundation; either version 2 of the License, or
  13. . (at your option) any later version.
  14. .
  15. . This program is distributed in the hope that it will be useful,
  16. . but WITHOUT ANY WARRANTY; without even the implied warranty of
  17. . MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  18. . GNU General Public License for more details.
  19. .
  20. . You should have received a copy of the GNU General Public License
  21. . along with this program; if not, write to the Free Software
  22. . Foundation, Inc., 59 Temple Place, Suite 330, Boston, MA 02111-1307 USA
  23. .
  24. . Information contained in this file was obtained from the LAN91C111
  25. . manual from SMC. To get a copy, if you really want one, you can find
  26. . information under www.smsc.com.
  27. .
  28. . Authors
  29. . Erik Stahlman <erik@vt.edu>
  30. . Daris A Nevil <dnevil@snmc.com>
  31. . Nicolas Pitre <nico@cam.org>
  32. .
  33. ---------------------------------------------------------------------------*/
  34. #ifndef _SMC91X_H_
  35. #define _SMC91X_H_
  36. /*
  37. * Define your architecture specific bus configuration parameters here.
  38. */
  39. #if defined(CONFIG_ARCH_LUBBOCK)
  40. /* We can only do 16-bit reads and writes in the static memory space. */
  41. #define SMC_CAN_USE_8BIT 0
  42. #define SMC_CAN_USE_16BIT 1
  43. #define SMC_CAN_USE_32BIT 0
  44. #define SMC_NOWAIT 1
  45. /* The first two address lines aren't connected... */
  46. #define SMC_IO_SHIFT 2
  47. #define SMC_inw(a, r) readw((a) + (r))
  48. #define SMC_outw(v, a, r) writew(v, (a) + (r))
  49. #define SMC_insw(a, r, p, l) readsw((a) + (r), p, l)
  50. #define SMC_outsw(a, r, p, l) writesw((a) + (r), p, l)
  51. #elif defined(CONFIG_BLACKFIN)
  52. #define SMC_IRQ_FLAGS IRQF_TRIGGER_HIGH
  53. #define RPC_LSA_DEFAULT RPC_LED_100_10
  54. #define RPC_LSB_DEFAULT RPC_LED_TX_RX
  55. # if defined (CONFIG_BFIN561_EZKIT)
  56. #define SMC_CAN_USE_8BIT 0
  57. #define SMC_CAN_USE_16BIT 1
  58. #define SMC_CAN_USE_32BIT 1
  59. #define SMC_IO_SHIFT 0
  60. #define SMC_NOWAIT 1
  61. #define SMC_USE_BFIN_DMA 0
  62. #define SMC_inw(a, r) readw((a) + (r))
  63. #define SMC_outw(v, a, r) writew(v, (a) + (r))
  64. #define SMC_inl(a, r) readl((a) + (r))
  65. #define SMC_outl(v, a, r) writel(v, (a) + (r))
  66. #define SMC_outsl(a, r, p, l) outsl((unsigned long *)((a) + (r)), p, l)
  67. #define SMC_insl(a, r, p, l) insl ((unsigned long *)((a) + (r)), p, l)
  68. # else
  69. #define SMC_CAN_USE_8BIT 0
  70. #define SMC_CAN_USE_16BIT 1
  71. #define SMC_CAN_USE_32BIT 0
  72. #define SMC_IO_SHIFT 0
  73. #define SMC_NOWAIT 1
  74. #define SMC_USE_BFIN_DMA 0
  75. #define SMC_inw(a, r) readw((a) + (r))
  76. #define SMC_outw(v, a, r) writew(v, (a) + (r))
  77. #define SMC_outsw(a, r, p, l) outsw((unsigned long *)((a) + (r)), p, l)
  78. #define SMC_insw(a, r, p, l) insw ((unsigned long *)((a) + (r)), p, l)
  79. # endif
  80. /* check if the mac in reg is valid */
  81. #define SMC_GET_MAC_ADDR(addr) \
  82. do { \
  83. unsigned int __v; \
  84. __v = SMC_inw(ioaddr, ADDR0_REG); \
  85. addr[0] = __v; addr[1] = __v >> 8; \
  86. __v = SMC_inw(ioaddr, ADDR1_REG); \
  87. addr[2] = __v; addr[3] = __v >> 8; \
  88. __v = SMC_inw(ioaddr, ADDR2_REG); \
  89. addr[4] = __v; addr[5] = __v >> 8; \
  90. if (*(u32 *)(&addr[0]) == 0xFFFFFFFF) { \
  91. random_ether_addr(addr); \
  92. } \
  93. } while (0)
  94. #elif defined(CONFIG_REDWOOD_5) || defined(CONFIG_REDWOOD_6)
  95. /* We can only do 16-bit reads and writes in the static memory space. */
  96. #define SMC_CAN_USE_8BIT 0
  97. #define SMC_CAN_USE_16BIT 1
  98. #define SMC_CAN_USE_32BIT 0
  99. #define SMC_NOWAIT 1
  100. #define SMC_IO_SHIFT 0
  101. #define SMC_inw(a, r) in_be16((volatile u16 *)((a) + (r)))
  102. #define SMC_outw(v, a, r) out_be16((volatile u16 *)((a) + (r)), v)
  103. #define SMC_insw(a, r, p, l) \
  104. do { \
  105. unsigned long __port = (a) + (r); \
  106. u16 *__p = (u16 *)(p); \
  107. int __l = (l); \
  108. insw(__port, __p, __l); \
  109. while (__l > 0) { \
  110. *__p = swab16(*__p); \
  111. __p++; \
  112. __l--; \
  113. } \
  114. } while (0)
  115. #define SMC_outsw(a, r, p, l) \
  116. do { \
  117. unsigned long __port = (a) + (r); \
  118. u16 *__p = (u16 *)(p); \
  119. int __l = (l); \
  120. while (__l > 0) { \
  121. /* Believe it or not, the swab isn't needed. */ \
  122. outw( /* swab16 */ (*__p++), __port); \
  123. __l--; \
  124. } \
  125. } while (0)
  126. #define SMC_IRQ_FLAGS (0)
  127. #elif defined(CONFIG_SA1100_PLEB)
  128. /* We can only do 16-bit reads and writes in the static memory space. */
  129. #define SMC_CAN_USE_8BIT 1
  130. #define SMC_CAN_USE_16BIT 1
  131. #define SMC_CAN_USE_32BIT 0
  132. #define SMC_IO_SHIFT 0
  133. #define SMC_NOWAIT 1
  134. #define SMC_inb(a, r) readb((a) + (r))
  135. #define SMC_insb(a, r, p, l) readsb((a) + (r), p, (l))
  136. #define SMC_inw(a, r) readw((a) + (r))
  137. #define SMC_insw(a, r, p, l) readsw((a) + (r), p, l)
  138. #define SMC_outb(v, a, r) writeb(v, (a) + (r))
  139. #define SMC_outsb(a, r, p, l) writesb((a) + (r), p, (l))
  140. #define SMC_outw(v, a, r) writew(v, (a) + (r))
  141. #define SMC_outsw(a, r, p, l) writesw((a) + (r), p, l)
  142. #define SMC_IRQ_FLAGS (0)
  143. #elif defined(CONFIG_SA1100_ASSABET)
  144. #include <asm/arch/neponset.h>
  145. /* We can only do 8-bit reads and writes in the static memory space. */
  146. #define SMC_CAN_USE_8BIT 1
  147. #define SMC_CAN_USE_16BIT 0
  148. #define SMC_CAN_USE_32BIT 0
  149. #define SMC_NOWAIT 1
  150. /* The first two address lines aren't connected... */
  151. #define SMC_IO_SHIFT 2
  152. #define SMC_inb(a, r) readb((a) + (r))
  153. #define SMC_outb(v, a, r) writeb(v, (a) + (r))
  154. #define SMC_insb(a, r, p, l) readsb((a) + (r), p, (l))
  155. #define SMC_outsb(a, r, p, l) writesb((a) + (r), p, (l))
  156. #elif defined(CONFIG_MACH_LOGICPD_PXA270)
  157. #define SMC_CAN_USE_8BIT 0
  158. #define SMC_CAN_USE_16BIT 1
  159. #define SMC_CAN_USE_32BIT 0
  160. #define SMC_IO_SHIFT 0
  161. #define SMC_NOWAIT 1
  162. #define SMC_inw(a, r) readw((a) + (r))
  163. #define SMC_outw(v, a, r) writew(v, (a) + (r))
  164. #define SMC_insw(a, r, p, l) readsw((a) + (r), p, l)
  165. #define SMC_outsw(a, r, p, l) writesw((a) + (r), p, l)
  166. #elif defined(CONFIG_ARCH_INNOKOM) || \
  167. defined(CONFIG_MACH_MAINSTONE) || \
  168. defined(CONFIG_ARCH_PXA_IDP) || \
  169. defined(CONFIG_ARCH_RAMSES)
  170. #define SMC_CAN_USE_8BIT 1
  171. #define SMC_CAN_USE_16BIT 1
  172. #define SMC_CAN_USE_32BIT 1
  173. #define SMC_IO_SHIFT 0
  174. #define SMC_NOWAIT 1
  175. #define SMC_USE_PXA_DMA 1
  176. #define SMC_inb(a, r) readb((a) + (r))
  177. #define SMC_inw(a, r) readw((a) + (r))
  178. #define SMC_inl(a, r) readl((a) + (r))
  179. #define SMC_outb(v, a, r) writeb(v, (a) + (r))
  180. #define SMC_outl(v, a, r) writel(v, (a) + (r))
  181. #define SMC_insl(a, r, p, l) readsl((a) + (r), p, l)
  182. #define SMC_outsl(a, r, p, l) writesl((a) + (r), p, l)
  183. /* We actually can't write halfwords properly if not word aligned */
  184. static inline void
  185. SMC_outw(u16 val, void __iomem *ioaddr, int reg)
  186. {
  187. if (reg & 2) {
  188. unsigned int v = val << 16;
  189. v |= readl(ioaddr + (reg & ~2)) & 0xffff;
  190. writel(v, ioaddr + (reg & ~2));
  191. } else {
  192. writew(val, ioaddr + reg);
  193. }
  194. }
  195. #elif defined(CONFIG_MACH_ZYLONITE)
  196. #define SMC_CAN_USE_8BIT 1
  197. #define SMC_CAN_USE_16BIT 1
  198. #define SMC_CAN_USE_32BIT 0
  199. #define SMC_IO_SHIFT 0
  200. #define SMC_NOWAIT 1
  201. #define SMC_USE_PXA_DMA 1
  202. #define SMC_inb(a, r) readb((a) + (r))
  203. #define SMC_inw(a, r) readw((a) + (r))
  204. #define SMC_insw(a, r, p, l) insw((a) + (r), p, l)
  205. #define SMC_outsw(a, r, p, l) outsw((a) + (r), p, l)
  206. #define SMC_outb(v, a, r) writeb(v, (a) + (r))
  207. #define SMC_outw(v, a, r) writew(v, (a) + (r))
  208. #elif defined(CONFIG_ARCH_OMAP)
  209. /* We can only do 16-bit reads and writes in the static memory space. */
  210. #define SMC_CAN_USE_8BIT 0
  211. #define SMC_CAN_USE_16BIT 1
  212. #define SMC_CAN_USE_32BIT 0
  213. #define SMC_IO_SHIFT 0
  214. #define SMC_NOWAIT 1
  215. #define SMC_inw(a, r) readw((a) + (r))
  216. #define SMC_outw(v, a, r) writew(v, (a) + (r))
  217. #define SMC_insw(a, r, p, l) readsw((a) + (r), p, l)
  218. #define SMC_outsw(a, r, p, l) writesw((a) + (r), p, l)
  219. #include <asm/mach-types.h>
  220. #include <asm/arch/cpu.h>
  221. #define SMC_IRQ_FLAGS (( \
  222. machine_is_omap_h2() \
  223. || machine_is_omap_h3() \
  224. || machine_is_omap_h4() \
  225. || (machine_is_omap_innovator() && !cpu_is_omap1510()) \
  226. ) ? IRQF_TRIGGER_FALLING : IRQF_TRIGGER_RISING)
  227. #elif defined(CONFIG_SH_SH4202_MICRODEV)
  228. #define SMC_CAN_USE_8BIT 0
  229. #define SMC_CAN_USE_16BIT 1
  230. #define SMC_CAN_USE_32BIT 0
  231. #define SMC_inb(a, r) inb((a) + (r) - 0xa0000000)
  232. #define SMC_inw(a, r) inw((a) + (r) - 0xa0000000)
  233. #define SMC_inl(a, r) inl((a) + (r) - 0xa0000000)
  234. #define SMC_outb(v, a, r) outb(v, (a) + (r) - 0xa0000000)
  235. #define SMC_outw(v, a, r) outw(v, (a) + (r) - 0xa0000000)
  236. #define SMC_outl(v, a, r) outl(v, (a) + (r) - 0xa0000000)
  237. #define SMC_insl(a, r, p, l) insl((a) + (r) - 0xa0000000, p, l)
  238. #define SMC_outsl(a, r, p, l) outsl((a) + (r) - 0xa0000000, p, l)
  239. #define SMC_insw(a, r, p, l) insw((a) + (r) - 0xa0000000, p, l)
  240. #define SMC_outsw(a, r, p, l) outsw((a) + (r) - 0xa0000000, p, l)
  241. #define SMC_IRQ_FLAGS (0)
  242. #elif defined(CONFIG_ISA)
  243. #define SMC_CAN_USE_8BIT 1
  244. #define SMC_CAN_USE_16BIT 1
  245. #define SMC_CAN_USE_32BIT 0
  246. #define SMC_inb(a, r) inb((a) + (r))
  247. #define SMC_inw(a, r) inw((a) + (r))
  248. #define SMC_outb(v, a, r) outb(v, (a) + (r))
  249. #define SMC_outw(v, a, r) outw(v, (a) + (r))
  250. #define SMC_insw(a, r, p, l) insw((a) + (r), p, l)
  251. #define SMC_outsw(a, r, p, l) outsw((a) + (r), p, l)
  252. #elif defined(CONFIG_SUPERH)
  253. #ifdef CONFIG_SOLUTION_ENGINE
  254. #define SMC_IRQ_FLAGS (0)
  255. #define SMC_CAN_USE_8BIT 0
  256. #define SMC_CAN_USE_16BIT 1
  257. #define SMC_CAN_USE_32BIT 0
  258. #define SMC_IO_SHIFT 0
  259. #define SMC_NOWAIT 1
  260. #define SMC_inw(a, r) inw((a) + (r))
  261. #define SMC_outw(v, a, r) outw(v, (a) + (r))
  262. #define SMC_insw(a, r, p, l) insw((a) + (r), p, l)
  263. #define SMC_outsw(a, r, p, l) outsw((a) + (r), p, l)
  264. #else /* BOARDS */
  265. #define SMC_CAN_USE_8BIT 1
  266. #define SMC_CAN_USE_16BIT 1
  267. #define SMC_CAN_USE_32BIT 0
  268. #define SMC_inb(a, r) inb((a) + (r))
  269. #define SMC_inw(a, r) inw((a) + (r))
  270. #define SMC_outb(v, a, r) outb(v, (a) + (r))
  271. #define SMC_outw(v, a, r) outw(v, (a) + (r))
  272. #define SMC_insw(a, r, p, l) insw((a) + (r), p, l)
  273. #define SMC_outsw(a, r, p, l) outsw((a) + (r), p, l)
  274. #endif /* BOARDS */
  275. #elif defined(CONFIG_M32R)
  276. #define SMC_CAN_USE_8BIT 0
  277. #define SMC_CAN_USE_16BIT 1
  278. #define SMC_CAN_USE_32BIT 0
  279. #define SMC_inb(a, r) inb(((u32)a) + (r))
  280. #define SMC_inw(a, r) inw(((u32)a) + (r))
  281. #define SMC_outb(v, a, r) outb(v, ((u32)a) + (r))
  282. #define SMC_outw(v, a, r) outw(v, ((u32)a) + (r))
  283. #define SMC_insw(a, r, p, l) insw(((u32)a) + (r), p, l)
  284. #define SMC_outsw(a, r, p, l) outsw(((u32)a) + (r), p, l)
  285. #define SMC_IRQ_FLAGS (0)
  286. #define RPC_LSA_DEFAULT RPC_LED_TX_RX
  287. #define RPC_LSB_DEFAULT RPC_LED_100_10
  288. #elif defined(CONFIG_MACH_LPD79520) \
  289. || defined(CONFIG_MACH_LPD7A400) \
  290. || defined(CONFIG_MACH_LPD7A404)
  291. /* The LPD7X_IOBARRIER is necessary to overcome a mismatch between the
  292. * way that the CPU handles chip selects and the way that the SMC chip
  293. * expects the chip select to operate. Refer to
  294. * Documentation/arm/Sharp-LH/IOBarrier for details. The read from
  295. * IOBARRIER is a byte, in order that we read the least-common
  296. * denominator. It would be wasteful to read 32 bits from an 8-bit
  297. * accessible region.
  298. *
  299. * There is no explicit protection against interrupts intervening
  300. * between the writew and the IOBARRIER. In SMC ISR there is a
  301. * preamble that performs an IOBARRIER in the extremely unlikely event
  302. * that the driver interrupts itself between a writew to the chip an
  303. * the IOBARRIER that follows *and* the cache is large enough that the
  304. * first off-chip access while handing the interrupt is to the SMC
  305. * chip. Other devices in the same address space as the SMC chip must
  306. * be aware of the potential for trouble and perform a similar
  307. * IOBARRIER on entry to their ISR.
  308. */
  309. #include <asm/arch/constants.h> /* IOBARRIER_VIRT */
  310. #define SMC_CAN_USE_8BIT 0
  311. #define SMC_CAN_USE_16BIT 1
  312. #define SMC_CAN_USE_32BIT 0
  313. #define SMC_NOWAIT 0
  314. #define LPD7X_IOBARRIER readb (IOBARRIER_VIRT)
  315. #define SMC_inw(a,r)\
  316. ({ unsigned short v = readw ((void*) ((a) + (r))); LPD7X_IOBARRIER; v; })
  317. #define SMC_outw(v,a,r) ({ writew ((v), (a) + (r)); LPD7X_IOBARRIER; })
  318. #define SMC_insw LPD7_SMC_insw
  319. static inline void LPD7_SMC_insw (unsigned char* a, int r,
  320. unsigned char* p, int l)
  321. {
  322. unsigned short* ps = (unsigned short*) p;
  323. while (l-- > 0) {
  324. *ps++ = readw (a + r);
  325. LPD7X_IOBARRIER;
  326. }
  327. }
  328. #define SMC_outsw LPD7_SMC_outsw
  329. static inline void LPD7_SMC_outsw (unsigned char* a, int r,
  330. unsigned char* p, int l)
  331. {
  332. unsigned short* ps = (unsigned short*) p;
  333. while (l-- > 0) {
  334. writew (*ps++, a + r);
  335. LPD7X_IOBARRIER;
  336. }
  337. }
  338. #define SMC_INTERRUPT_PREAMBLE LPD7X_IOBARRIER
  339. #define RPC_LSA_DEFAULT RPC_LED_TX_RX
  340. #define RPC_LSB_DEFAULT RPC_LED_100_10
  341. #elif defined(CONFIG_SOC_AU1X00)
  342. #include <au1xxx.h>
  343. /* We can only do 16-bit reads and writes in the static memory space. */
  344. #define SMC_CAN_USE_8BIT 0
  345. #define SMC_CAN_USE_16BIT 1
  346. #define SMC_CAN_USE_32BIT 0
  347. #define SMC_IO_SHIFT 0
  348. #define SMC_NOWAIT 1
  349. #define SMC_inw(a, r) au_readw((unsigned long)((a) + (r)))
  350. #define SMC_insw(a, r, p, l) \
  351. do { \
  352. unsigned long _a = (unsigned long)((a) + (r)); \
  353. int _l = (l); \
  354. u16 *_p = (u16 *)(p); \
  355. while (_l-- > 0) \
  356. *_p++ = au_readw(_a); \
  357. } while(0)
  358. #define SMC_outw(v, a, r) au_writew(v, (unsigned long)((a) + (r)))
  359. #define SMC_outsw(a, r, p, l) \
  360. do { \
  361. unsigned long _a = (unsigned long)((a) + (r)); \
  362. int _l = (l); \
  363. const u16 *_p = (const u16 *)(p); \
  364. while (_l-- > 0) \
  365. au_writew(*_p++ , _a); \
  366. } while(0)
  367. #define SMC_IRQ_FLAGS (0)
  368. #elif defined(CONFIG_ARCH_VERSATILE)
  369. #define SMC_CAN_USE_8BIT 1
  370. #define SMC_CAN_USE_16BIT 1
  371. #define SMC_CAN_USE_32BIT 1
  372. #define SMC_NOWAIT 1
  373. #define SMC_inb(a, r) readb((a) + (r))
  374. #define SMC_inw(a, r) readw((a) + (r))
  375. #define SMC_inl(a, r) readl((a) + (r))
  376. #define SMC_outb(v, a, r) writeb(v, (a) + (r))
  377. #define SMC_outw(v, a, r) writew(v, (a) + (r))
  378. #define SMC_outl(v, a, r) writel(v, (a) + (r))
  379. #define SMC_insl(a, r, p, l) readsl((a) + (r), p, l)
  380. #define SMC_outsl(a, r, p, l) writesl((a) + (r), p, l)
  381. #define SMC_IRQ_FLAGS (0)
  382. #else
  383. #define SMC_CAN_USE_8BIT 1
  384. #define SMC_CAN_USE_16BIT 1
  385. #define SMC_CAN_USE_32BIT 1
  386. #define SMC_NOWAIT 1
  387. #define SMC_inb(a, r) readb((a) + (r))
  388. #define SMC_inw(a, r) readw((a) + (r))
  389. #define SMC_inl(a, r) readl((a) + (r))
  390. #define SMC_outb(v, a, r) writeb(v, (a) + (r))
  391. #define SMC_outw(v, a, r) writew(v, (a) + (r))
  392. #define SMC_outl(v, a, r) writel(v, (a) + (r))
  393. #define SMC_insl(a, r, p, l) readsl((a) + (r), p, l)
  394. #define SMC_outsl(a, r, p, l) writesl((a) + (r), p, l)
  395. #define RPC_LSA_DEFAULT RPC_LED_100_10
  396. #define RPC_LSB_DEFAULT RPC_LED_TX_RX
  397. #endif
  398. /* store this information for the driver.. */
  399. struct smc_local {
  400. /*
  401. * If I have to wait until memory is available to send a
  402. * packet, I will store the skbuff here, until I get the
  403. * desired memory. Then, I'll send it out and free it.
  404. */
  405. struct sk_buff *pending_tx_skb;
  406. struct tasklet_struct tx_task;
  407. /* version/revision of the SMC91x chip */
  408. int version;
  409. /* Contains the current active transmission mode */
  410. int tcr_cur_mode;
  411. /* Contains the current active receive mode */
  412. int rcr_cur_mode;
  413. /* Contains the current active receive/phy mode */
  414. int rpc_cur_mode;
  415. int ctl_rfduplx;
  416. int ctl_rspeed;
  417. u32 msg_enable;
  418. u32 phy_type;
  419. struct mii_if_info mii;
  420. /* work queue */
  421. struct work_struct phy_configure;
  422. struct net_device *dev;
  423. int work_pending;
  424. spinlock_t lock;
  425. #ifdef SMC_USE_PXA_DMA
  426. /* DMA needs the physical address of the chip */
  427. u_long physaddr;
  428. struct device *device;
  429. #endif
  430. void __iomem *base;
  431. void __iomem *datacs;
  432. };
  433. #ifdef SMC_USE_PXA_DMA
  434. /*
  435. * Let's use the DMA engine on the XScale PXA2xx for RX packets. This is
  436. * always happening in irq context so no need to worry about races. TX is
  437. * different and probably not worth it for that reason, and not as critical
  438. * as RX which can overrun memory and lose packets.
  439. */
  440. #include <linux/dma-mapping.h>
  441. #include <asm/dma.h>
  442. #include <asm/arch/pxa-regs.h>
  443. #ifdef SMC_insl
  444. #undef SMC_insl
  445. #define SMC_insl(a, r, p, l) \
  446. smc_pxa_dma_insl(a, lp, r, dev->dma, p, l)
  447. static inline void
  448. smc_pxa_dma_insl(void __iomem *ioaddr, struct smc_local *lp, int reg, int dma,
  449. u_char *buf, int len)
  450. {
  451. u_long physaddr = lp->physaddr;
  452. dma_addr_t dmabuf;
  453. /* fallback if no DMA available */
  454. if (dma == (unsigned char)-1) {
  455. readsl(ioaddr + reg, buf, len);
  456. return;
  457. }
  458. /* 64 bit alignment is required for memory to memory DMA */
  459. if ((long)buf & 4) {
  460. *((u32 *)buf) = SMC_inl(ioaddr, reg);
  461. buf += 4;
  462. len--;
  463. }
  464. len *= 4;
  465. dmabuf = dma_map_single(lp->device, buf, len, DMA_FROM_DEVICE);
  466. DCSR(dma) = DCSR_NODESC;
  467. DTADR(dma) = dmabuf;
  468. DSADR(dma) = physaddr + reg;
  469. DCMD(dma) = (DCMD_INCTRGADDR | DCMD_BURST32 |
  470. DCMD_WIDTH4 | (DCMD_LENGTH & len));
  471. DCSR(dma) = DCSR_NODESC | DCSR_RUN;
  472. while (!(DCSR(dma) & DCSR_STOPSTATE))
  473. cpu_relax();
  474. DCSR(dma) = 0;
  475. dma_unmap_single(lp->device, dmabuf, len, DMA_FROM_DEVICE);
  476. }
  477. #endif
  478. #ifdef SMC_insw
  479. #undef SMC_insw
  480. #define SMC_insw(a, r, p, l) \
  481. smc_pxa_dma_insw(a, lp, r, dev->dma, p, l)
  482. static inline void
  483. smc_pxa_dma_insw(void __iomem *ioaddr, struct smc_local *lp, int reg, int dma,
  484. u_char *buf, int len)
  485. {
  486. u_long physaddr = lp->physaddr;
  487. dma_addr_t dmabuf;
  488. /* fallback if no DMA available */
  489. if (dma == (unsigned char)-1) {
  490. readsw(ioaddr + reg, buf, len);
  491. return;
  492. }
  493. /* 64 bit alignment is required for memory to memory DMA */
  494. while ((long)buf & 6) {
  495. *((u16 *)buf) = SMC_inw(ioaddr, reg);
  496. buf += 2;
  497. len--;
  498. }
  499. len *= 2;
  500. dmabuf = dma_map_single(lp->device, buf, len, DMA_FROM_DEVICE);
  501. DCSR(dma) = DCSR_NODESC;
  502. DTADR(dma) = dmabuf;
  503. DSADR(dma) = physaddr + reg;
  504. DCMD(dma) = (DCMD_INCTRGADDR | DCMD_BURST32 |
  505. DCMD_WIDTH2 | (DCMD_LENGTH & len));
  506. DCSR(dma) = DCSR_NODESC | DCSR_RUN;
  507. while (!(DCSR(dma) & DCSR_STOPSTATE))
  508. cpu_relax();
  509. DCSR(dma) = 0;
  510. dma_unmap_single(lp->device, dmabuf, len, DMA_FROM_DEVICE);
  511. }
  512. #endif
  513. static void
  514. smc_pxa_dma_irq(int dma, void *dummy)
  515. {
  516. DCSR(dma) = 0;
  517. }
  518. #endif /* SMC_USE_PXA_DMA */
  519. /*
  520. * Everything a particular hardware setup needs should have been defined
  521. * at this point. Add stubs for the undefined cases, mainly to avoid
  522. * compilation warnings since they'll be optimized away, or to prevent buggy
  523. * use of them.
  524. */
  525. #if ! SMC_CAN_USE_32BIT
  526. #define SMC_inl(ioaddr, reg) ({ BUG(); 0; })
  527. #define SMC_outl(x, ioaddr, reg) BUG()
  528. #define SMC_insl(a, r, p, l) BUG()
  529. #define SMC_outsl(a, r, p, l) BUG()
  530. #endif
  531. #if !defined(SMC_insl) || !defined(SMC_outsl)
  532. #define SMC_insl(a, r, p, l) BUG()
  533. #define SMC_outsl(a, r, p, l) BUG()
  534. #endif
  535. #if ! SMC_CAN_USE_16BIT
  536. /*
  537. * Any 16-bit access is performed with two 8-bit accesses if the hardware
  538. * can't do it directly. Most registers are 16-bit so those are mandatory.
  539. */
  540. #define SMC_outw(x, ioaddr, reg) \
  541. do { \
  542. unsigned int __val16 = (x); \
  543. SMC_outb( __val16, ioaddr, reg ); \
  544. SMC_outb( __val16 >> 8, ioaddr, reg + (1 << SMC_IO_SHIFT));\
  545. } while (0)
  546. #define SMC_inw(ioaddr, reg) \
  547. ({ \
  548. unsigned int __val16; \
  549. __val16 = SMC_inb( ioaddr, reg ); \
  550. __val16 |= SMC_inb( ioaddr, reg + (1 << SMC_IO_SHIFT)) << 8; \
  551. __val16; \
  552. })
  553. #define SMC_insw(a, r, p, l) BUG()
  554. #define SMC_outsw(a, r, p, l) BUG()
  555. #endif
  556. #if !defined(SMC_insw) || !defined(SMC_outsw)
  557. #define SMC_insw(a, r, p, l) BUG()
  558. #define SMC_outsw(a, r, p, l) BUG()
  559. #endif
  560. #if ! SMC_CAN_USE_8BIT
  561. #define SMC_inb(ioaddr, reg) ({ BUG(); 0; })
  562. #define SMC_outb(x, ioaddr, reg) BUG()
  563. #define SMC_insb(a, r, p, l) BUG()
  564. #define SMC_outsb(a, r, p, l) BUG()
  565. #endif
  566. #if !defined(SMC_insb) || !defined(SMC_outsb)
  567. #define SMC_insb(a, r, p, l) BUG()
  568. #define SMC_outsb(a, r, p, l) BUG()
  569. #endif
  570. #ifndef SMC_CAN_USE_DATACS
  571. #define SMC_CAN_USE_DATACS 0
  572. #endif
  573. #ifndef SMC_IO_SHIFT
  574. #define SMC_IO_SHIFT 0
  575. #endif
  576. #ifndef SMC_IRQ_FLAGS
  577. #define SMC_IRQ_FLAGS IRQF_TRIGGER_RISING
  578. #endif
  579. #ifndef SMC_INTERRUPT_PREAMBLE
  580. #define SMC_INTERRUPT_PREAMBLE
  581. #endif
  582. /* Because of bank switching, the LAN91x uses only 16 I/O ports */
  583. #define SMC_IO_EXTENT (16 << SMC_IO_SHIFT)
  584. #define SMC_DATA_EXTENT (4)
  585. /*
  586. . Bank Select Register:
  587. .
  588. . yyyy yyyy 0000 00xx
  589. . xx = bank number
  590. . yyyy yyyy = 0x33, for identification purposes.
  591. */
  592. #define BANK_SELECT (14 << SMC_IO_SHIFT)
  593. // Transmit Control Register
  594. /* BANK 0 */
  595. #define TCR_REG SMC_REG(0x0000, 0)
  596. #define TCR_ENABLE 0x0001 // When 1 we can transmit
  597. #define TCR_LOOP 0x0002 // Controls output pin LBK
  598. #define TCR_FORCOL 0x0004 // When 1 will force a collision
  599. #define TCR_PAD_EN 0x0080 // When 1 will pad tx frames < 64 bytes w/0
  600. #define TCR_NOCRC 0x0100 // When 1 will not append CRC to tx frames
  601. #define TCR_MON_CSN 0x0400 // When 1 tx monitors carrier
  602. #define TCR_FDUPLX 0x0800 // When 1 enables full duplex operation
  603. #define TCR_STP_SQET 0x1000 // When 1 stops tx if Signal Quality Error
  604. #define TCR_EPH_LOOP 0x2000 // When 1 enables EPH block loopback
  605. #define TCR_SWFDUP 0x8000 // When 1 enables Switched Full Duplex mode
  606. #define TCR_CLEAR 0 /* do NOTHING */
  607. /* the default settings for the TCR register : */
  608. #define TCR_DEFAULT (TCR_ENABLE | TCR_PAD_EN)
  609. // EPH Status Register
  610. /* BANK 0 */
  611. #define EPH_STATUS_REG SMC_REG(0x0002, 0)
  612. #define ES_TX_SUC 0x0001 // Last TX was successful
  613. #define ES_SNGL_COL 0x0002 // Single collision detected for last tx
  614. #define ES_MUL_COL 0x0004 // Multiple collisions detected for last tx
  615. #define ES_LTX_MULT 0x0008 // Last tx was a multicast
  616. #define ES_16COL 0x0010 // 16 Collisions Reached
  617. #define ES_SQET 0x0020 // Signal Quality Error Test
  618. #define ES_LTXBRD 0x0040 // Last tx was a broadcast
  619. #define ES_TXDEFR 0x0080 // Transmit Deferred
  620. #define ES_LATCOL 0x0200 // Late collision detected on last tx
  621. #define ES_LOSTCARR 0x0400 // Lost Carrier Sense
  622. #define ES_EXC_DEF 0x0800 // Excessive Deferral
  623. #define ES_CTR_ROL 0x1000 // Counter Roll Over indication
  624. #define ES_LINK_OK 0x4000 // Driven by inverted value of nLNK pin
  625. #define ES_TXUNRN 0x8000 // Tx Underrun
  626. // Receive Control Register
  627. /* BANK 0 */
  628. #define RCR_REG SMC_REG(0x0004, 0)
  629. #define RCR_RX_ABORT 0x0001 // Set if a rx frame was aborted
  630. #define RCR_PRMS 0x0002 // Enable promiscuous mode
  631. #define RCR_ALMUL 0x0004 // When set accepts all multicast frames
  632. #define RCR_RXEN 0x0100 // IFF this is set, we can receive packets
  633. #define RCR_STRIP_CRC 0x0200 // When set strips CRC from rx packets
  634. #define RCR_ABORT_ENB 0x0200 // When set will abort rx on collision
  635. #define RCR_FILT_CAR 0x0400 // When set filters leading 12 bit s of carrier
  636. #define RCR_SOFTRST 0x8000 // resets the chip
  637. /* the normal settings for the RCR register : */
  638. #define RCR_DEFAULT (RCR_STRIP_CRC | RCR_RXEN)
  639. #define RCR_CLEAR 0x0 // set it to a base state
  640. // Counter Register
  641. /* BANK 0 */
  642. #define COUNTER_REG SMC_REG(0x0006, 0)
  643. // Memory Information Register
  644. /* BANK 0 */
  645. #define MIR_REG SMC_REG(0x0008, 0)
  646. // Receive/Phy Control Register
  647. /* BANK 0 */
  648. #define RPC_REG SMC_REG(0x000A, 0)
  649. #define RPC_SPEED 0x2000 // When 1 PHY is in 100Mbps mode.
  650. #define RPC_DPLX 0x1000 // When 1 PHY is in Full-Duplex Mode
  651. #define RPC_ANEG 0x0800 // When 1 PHY is in Auto-Negotiate Mode
  652. #define RPC_LSXA_SHFT 5 // Bits to shift LS2A,LS1A,LS0A to lsb
  653. #define RPC_LSXB_SHFT 2 // Bits to get LS2B,LS1B,LS0B to lsb
  654. #define RPC_LED_100_10 (0x00) // LED = 100Mbps OR's with 10Mbps link detect
  655. #define RPC_LED_RES (0x01) // LED = Reserved
  656. #define RPC_LED_10 (0x02) // LED = 10Mbps link detect
  657. #define RPC_LED_FD (0x03) // LED = Full Duplex Mode
  658. #define RPC_LED_TX_RX (0x04) // LED = TX or RX packet occurred
  659. #define RPC_LED_100 (0x05) // LED = 100Mbps link dectect
  660. #define RPC_LED_TX (0x06) // LED = TX packet occurred
  661. #define RPC_LED_RX (0x07) // LED = RX packet occurred
  662. #ifndef RPC_LSA_DEFAULT
  663. #define RPC_LSA_DEFAULT RPC_LED_100
  664. #endif
  665. #ifndef RPC_LSB_DEFAULT
  666. #define RPC_LSB_DEFAULT RPC_LED_FD
  667. #endif
  668. #define RPC_DEFAULT (RPC_ANEG | (RPC_LSA_DEFAULT << RPC_LSXA_SHFT) | (RPC_LSB_DEFAULT << RPC_LSXB_SHFT) | RPC_SPEED | RPC_DPLX)
  669. /* Bank 0 0x0C is reserved */
  670. // Bank Select Register
  671. /* All Banks */
  672. #define BSR_REG 0x000E
  673. // Configuration Reg
  674. /* BANK 1 */
  675. #define CONFIG_REG SMC_REG(0x0000, 1)
  676. #define CONFIG_EXT_PHY 0x0200 // 1=external MII, 0=internal Phy
  677. #define CONFIG_GPCNTRL 0x0400 // Inverse value drives pin nCNTRL
  678. #define CONFIG_NO_WAIT 0x1000 // When 1 no extra wait states on ISA bus
  679. #define CONFIG_EPH_POWER_EN 0x8000 // When 0 EPH is placed into low power mode.
  680. // Default is powered-up, Internal Phy, Wait States, and pin nCNTRL=low
  681. #define CONFIG_DEFAULT (CONFIG_EPH_POWER_EN)
  682. // Base Address Register
  683. /* BANK 1 */
  684. #define BASE_REG SMC_REG(0x0002, 1)
  685. // Individual Address Registers
  686. /* BANK 1 */
  687. #define ADDR0_REG SMC_REG(0x0004, 1)
  688. #define ADDR1_REG SMC_REG(0x0006, 1)
  689. #define ADDR2_REG SMC_REG(0x0008, 1)
  690. // General Purpose Register
  691. /* BANK 1 */
  692. #define GP_REG SMC_REG(0x000A, 1)
  693. // Control Register
  694. /* BANK 1 */
  695. #define CTL_REG SMC_REG(0x000C, 1)
  696. #define CTL_RCV_BAD 0x4000 // When 1 bad CRC packets are received
  697. #define CTL_AUTO_RELEASE 0x0800 // When 1 tx pages are released automatically
  698. #define CTL_LE_ENABLE 0x0080 // When 1 enables Link Error interrupt
  699. #define CTL_CR_ENABLE 0x0040 // When 1 enables Counter Rollover interrupt
  700. #define CTL_TE_ENABLE 0x0020 // When 1 enables Transmit Error interrupt
  701. #define CTL_EEPROM_SELECT 0x0004 // Controls EEPROM reload & store
  702. #define CTL_RELOAD 0x0002 // When set reads EEPROM into registers
  703. #define CTL_STORE 0x0001 // When set stores registers into EEPROM
  704. // MMU Command Register
  705. /* BANK 2 */
  706. #define MMU_CMD_REG SMC_REG(0x0000, 2)
  707. #define MC_BUSY 1 // When 1 the last release has not completed
  708. #define MC_NOP (0<<5) // No Op
  709. #define MC_ALLOC (1<<5) // OR with number of 256 byte packets
  710. #define MC_RESET (2<<5) // Reset MMU to initial state
  711. #define MC_REMOVE (3<<5) // Remove the current rx packet
  712. #define MC_RELEASE (4<<5) // Remove and release the current rx packet
  713. #define MC_FREEPKT (5<<5) // Release packet in PNR register
  714. #define MC_ENQUEUE (6<<5) // Enqueue the packet for transmit
  715. #define MC_RSTTXFIFO (7<<5) // Reset the TX FIFOs
  716. // Packet Number Register
  717. /* BANK 2 */
  718. #define PN_REG SMC_REG(0x0002, 2)
  719. // Allocation Result Register
  720. /* BANK 2 */
  721. #define AR_REG SMC_REG(0x0003, 2)
  722. #define AR_FAILED 0x80 // Alocation Failed
  723. // TX FIFO Ports Register
  724. /* BANK 2 */
  725. #define TXFIFO_REG SMC_REG(0x0004, 2)
  726. #define TXFIFO_TEMPTY 0x80 // TX FIFO Empty
  727. // RX FIFO Ports Register
  728. /* BANK 2 */
  729. #define RXFIFO_REG SMC_REG(0x0005, 2)
  730. #define RXFIFO_REMPTY 0x80 // RX FIFO Empty
  731. #define FIFO_REG SMC_REG(0x0004, 2)
  732. // Pointer Register
  733. /* BANK 2 */
  734. #define PTR_REG SMC_REG(0x0006, 2)
  735. #define PTR_RCV 0x8000 // 1=Receive area, 0=Transmit area
  736. #define PTR_AUTOINC 0x4000 // Auto increment the pointer on each access
  737. #define PTR_READ 0x2000 // When 1 the operation is a read
  738. // Data Register
  739. /* BANK 2 */
  740. #define DATA_REG SMC_REG(0x0008, 2)
  741. // Interrupt Status/Acknowledge Register
  742. /* BANK 2 */
  743. #define INT_REG SMC_REG(0x000C, 2)
  744. // Interrupt Mask Register
  745. /* BANK 2 */
  746. #define IM_REG SMC_REG(0x000D, 2)
  747. #define IM_MDINT 0x80 // PHY MI Register 18 Interrupt
  748. #define IM_ERCV_INT 0x40 // Early Receive Interrupt
  749. #define IM_EPH_INT 0x20 // Set by Ethernet Protocol Handler section
  750. #define IM_RX_OVRN_INT 0x10 // Set by Receiver Overruns
  751. #define IM_ALLOC_INT 0x08 // Set when allocation request is completed
  752. #define IM_TX_EMPTY_INT 0x04 // Set if the TX FIFO goes empty
  753. #define IM_TX_INT 0x02 // Transmit Interrupt
  754. #define IM_RCV_INT 0x01 // Receive Interrupt
  755. // Multicast Table Registers
  756. /* BANK 3 */
  757. #define MCAST_REG1 SMC_REG(0x0000, 3)
  758. #define MCAST_REG2 SMC_REG(0x0002, 3)
  759. #define MCAST_REG3 SMC_REG(0x0004, 3)
  760. #define MCAST_REG4 SMC_REG(0x0006, 3)
  761. // Management Interface Register (MII)
  762. /* BANK 3 */
  763. #define MII_REG SMC_REG(0x0008, 3)
  764. #define MII_MSK_CRS100 0x4000 // Disables CRS100 detection during tx half dup
  765. #define MII_MDOE 0x0008 // MII Output Enable
  766. #define MII_MCLK 0x0004 // MII Clock, pin MDCLK
  767. #define MII_MDI 0x0002 // MII Input, pin MDI
  768. #define MII_MDO 0x0001 // MII Output, pin MDO
  769. // Revision Register
  770. /* BANK 3 */
  771. /* ( hi: chip id low: rev # ) */
  772. #define REV_REG SMC_REG(0x000A, 3)
  773. // Early RCV Register
  774. /* BANK 3 */
  775. /* this is NOT on SMC9192 */
  776. #define ERCV_REG SMC_REG(0x000C, 3)
  777. #define ERCV_RCV_DISCRD 0x0080 // When 1 discards a packet being received
  778. #define ERCV_THRESHOLD 0x001F // ERCV Threshold Mask
  779. // External Register
  780. /* BANK 7 */
  781. #define EXT_REG SMC_REG(0x0000, 7)
  782. #define CHIP_9192 3
  783. #define CHIP_9194 4
  784. #define CHIP_9195 5
  785. #define CHIP_9196 6
  786. #define CHIP_91100 7
  787. #define CHIP_91100FD 8
  788. #define CHIP_91111FD 9
  789. static const char * chip_ids[ 16 ] = {
  790. NULL, NULL, NULL,
  791. /* 3 */ "SMC91C90/91C92",
  792. /* 4 */ "SMC91C94",
  793. /* 5 */ "SMC91C95",
  794. /* 6 */ "SMC91C96",
  795. /* 7 */ "SMC91C100",
  796. /* 8 */ "SMC91C100FD",
  797. /* 9 */ "SMC91C11xFD",
  798. NULL, NULL, NULL,
  799. NULL, NULL, NULL};
  800. /*
  801. . Receive status bits
  802. */
  803. #define RS_ALGNERR 0x8000
  804. #define RS_BRODCAST 0x4000
  805. #define RS_BADCRC 0x2000
  806. #define RS_ODDFRAME 0x1000
  807. #define RS_TOOLONG 0x0800
  808. #define RS_TOOSHORT 0x0400
  809. #define RS_MULTICAST 0x0001
  810. #define RS_ERRORS (RS_ALGNERR | RS_BADCRC | RS_TOOLONG | RS_TOOSHORT)
  811. /*
  812. * PHY IDs
  813. * LAN83C183 == LAN91C111 Internal PHY
  814. */
  815. #define PHY_LAN83C183 0x0016f840
  816. #define PHY_LAN83C180 0x02821c50
  817. /*
  818. * PHY Register Addresses (LAN91C111 Internal PHY)
  819. *
  820. * Generic PHY registers can be found in <linux/mii.h>
  821. *
  822. * These phy registers are specific to our on-board phy.
  823. */
  824. // PHY Configuration Register 1
  825. #define PHY_CFG1_REG 0x10
  826. #define PHY_CFG1_LNKDIS 0x8000 // 1=Rx Link Detect Function disabled
  827. #define PHY_CFG1_XMTDIS 0x4000 // 1=TP Transmitter Disabled
  828. #define PHY_CFG1_XMTPDN 0x2000 // 1=TP Transmitter Powered Down
  829. #define PHY_CFG1_BYPSCR 0x0400 // 1=Bypass scrambler/descrambler
  830. #define PHY_CFG1_UNSCDS 0x0200 // 1=Unscramble Idle Reception Disable
  831. #define PHY_CFG1_EQLZR 0x0100 // 1=Rx Equalizer Disabled
  832. #define PHY_CFG1_CABLE 0x0080 // 1=STP(150ohm), 0=UTP(100ohm)
  833. #define PHY_CFG1_RLVL0 0x0040 // 1=Rx Squelch level reduced by 4.5db
  834. #define PHY_CFG1_TLVL_SHIFT 2 // Transmit Output Level Adjust
  835. #define PHY_CFG1_TLVL_MASK 0x003C
  836. #define PHY_CFG1_TRF_MASK 0x0003 // Transmitter Rise/Fall time
  837. // PHY Configuration Register 2
  838. #define PHY_CFG2_REG 0x11
  839. #define PHY_CFG2_APOLDIS 0x0020 // 1=Auto Polarity Correction disabled
  840. #define PHY_CFG2_JABDIS 0x0010 // 1=Jabber disabled
  841. #define PHY_CFG2_MREG 0x0008 // 1=Multiple register access (MII mgt)
  842. #define PHY_CFG2_INTMDIO 0x0004 // 1=Interrupt signaled with MDIO pulseo
  843. // PHY Status Output (and Interrupt status) Register
  844. #define PHY_INT_REG 0x12 // Status Output (Interrupt Status)
  845. #define PHY_INT_INT 0x8000 // 1=bits have changed since last read
  846. #define PHY_INT_LNKFAIL 0x4000 // 1=Link Not detected
  847. #define PHY_INT_LOSSSYNC 0x2000 // 1=Descrambler has lost sync
  848. #define PHY_INT_CWRD 0x1000 // 1=Invalid 4B5B code detected on rx
  849. #define PHY_INT_SSD 0x0800 // 1=No Start Of Stream detected on rx
  850. #define PHY_INT_ESD 0x0400 // 1=No End Of Stream detected on rx
  851. #define PHY_INT_RPOL 0x0200 // 1=Reverse Polarity detected
  852. #define PHY_INT_JAB 0x0100 // 1=Jabber detected
  853. #define PHY_INT_SPDDET 0x0080 // 1=100Base-TX mode, 0=10Base-T mode
  854. #define PHY_INT_DPLXDET 0x0040 // 1=Device in Full Duplex
  855. // PHY Interrupt/Status Mask Register
  856. #define PHY_MASK_REG 0x13 // Interrupt Mask
  857. // Uses the same bit definitions as PHY_INT_REG
  858. /*
  859. * SMC91C96 ethernet config and status registers.
  860. * These are in the "attribute" space.
  861. */
  862. #define ECOR 0x8000
  863. #define ECOR_RESET 0x80
  864. #define ECOR_LEVEL_IRQ 0x40
  865. #define ECOR_WR_ATTRIB 0x04
  866. #define ECOR_ENABLE 0x01
  867. #define ECSR 0x8002
  868. #define ECSR_IOIS8 0x20
  869. #define ECSR_PWRDWN 0x04
  870. #define ECSR_INT 0x02
  871. #define ATTRIB_SIZE ((64*1024) << SMC_IO_SHIFT)
  872. /*
  873. * Macros to abstract register access according to the data bus
  874. * capabilities. Please use those and not the in/out primitives.
  875. * Note: the following macros do *not* select the bank -- this must
  876. * be done separately as needed in the main code. The SMC_REG() macro
  877. * only uses the bank argument for debugging purposes (when enabled).
  878. *
  879. * Note: despite inline functions being safer, everything leading to this
  880. * should preferably be macros to let BUG() display the line number in
  881. * the core source code since we're interested in the top call site
  882. * not in any inline function location.
  883. */
  884. #if SMC_DEBUG > 0
  885. #define SMC_REG(reg, bank) \
  886. ({ \
  887. int __b = SMC_CURRENT_BANK(); \
  888. if (unlikely((__b & ~0xf0) != (0x3300 | bank))) { \
  889. printk( "%s: bank reg screwed (0x%04x)\n", \
  890. CARDNAME, __b ); \
  891. BUG(); \
  892. } \
  893. reg<<SMC_IO_SHIFT; \
  894. })
  895. #else
  896. #define SMC_REG(reg, bank) (reg<<SMC_IO_SHIFT)
  897. #endif
  898. /*
  899. * Hack Alert: Some setups just can't write 8 or 16 bits reliably when not
  900. * aligned to a 32 bit boundary. I tell you that does exist!
  901. * Fortunately the affected register accesses can be easily worked around
  902. * since we can write zeroes to the preceeding 16 bits without adverse
  903. * effects and use a 32-bit access.
  904. *
  905. * Enforce it on any 32-bit capable setup for now.
  906. */
  907. #define SMC_MUST_ALIGN_WRITE SMC_CAN_USE_32BIT
  908. #define SMC_GET_PN() \
  909. ( SMC_CAN_USE_8BIT ? (SMC_inb(ioaddr, PN_REG)) \
  910. : (SMC_inw(ioaddr, PN_REG) & 0xFF) )
  911. #define SMC_SET_PN(x) \
  912. do { \
  913. if (SMC_MUST_ALIGN_WRITE) \
  914. SMC_outl((x)<<16, ioaddr, SMC_REG(0, 2)); \
  915. else if (SMC_CAN_USE_8BIT) \
  916. SMC_outb(x, ioaddr, PN_REG); \
  917. else \
  918. SMC_outw(x, ioaddr, PN_REG); \
  919. } while (0)
  920. #define SMC_GET_AR() \
  921. ( SMC_CAN_USE_8BIT ? (SMC_inb(ioaddr, AR_REG)) \
  922. : (SMC_inw(ioaddr, PN_REG) >> 8) )
  923. #define SMC_GET_TXFIFO() \
  924. ( SMC_CAN_USE_8BIT ? (SMC_inb(ioaddr, TXFIFO_REG)) \
  925. : (SMC_inw(ioaddr, TXFIFO_REG) & 0xFF) )
  926. #define SMC_GET_RXFIFO() \
  927. ( SMC_CAN_USE_8BIT ? (SMC_inb(ioaddr, RXFIFO_REG)) \
  928. : (SMC_inw(ioaddr, TXFIFO_REG) >> 8) )
  929. #define SMC_GET_INT() \
  930. ( SMC_CAN_USE_8BIT ? (SMC_inb(ioaddr, INT_REG)) \
  931. : (SMC_inw(ioaddr, INT_REG) & 0xFF) )
  932. #define SMC_ACK_INT(x) \
  933. do { \
  934. if (SMC_CAN_USE_8BIT) \
  935. SMC_outb(x, ioaddr, INT_REG); \
  936. else { \
  937. unsigned long __flags; \
  938. int __mask; \
  939. local_irq_save(__flags); \
  940. __mask = SMC_inw( ioaddr, INT_REG ) & ~0xff; \
  941. SMC_outw( __mask | (x), ioaddr, INT_REG ); \
  942. local_irq_restore(__flags); \
  943. } \
  944. } while (0)
  945. #define SMC_GET_INT_MASK() \
  946. ( SMC_CAN_USE_8BIT ? (SMC_inb(ioaddr, IM_REG)) \
  947. : (SMC_inw( ioaddr, INT_REG ) >> 8) )
  948. #define SMC_SET_INT_MASK(x) \
  949. do { \
  950. if (SMC_CAN_USE_8BIT) \
  951. SMC_outb(x, ioaddr, IM_REG); \
  952. else \
  953. SMC_outw((x) << 8, ioaddr, INT_REG); \
  954. } while (0)
  955. #define SMC_CURRENT_BANK() SMC_inw(ioaddr, BANK_SELECT)
  956. #define SMC_SELECT_BANK(x) \
  957. do { \
  958. if (SMC_MUST_ALIGN_WRITE) \
  959. SMC_outl((x)<<16, ioaddr, 12<<SMC_IO_SHIFT); \
  960. else \
  961. SMC_outw(x, ioaddr, BANK_SELECT); \
  962. } while (0)
  963. #define SMC_GET_BASE() SMC_inw(ioaddr, BASE_REG)
  964. #define SMC_SET_BASE(x) SMC_outw(x, ioaddr, BASE_REG)
  965. #define SMC_GET_CONFIG() SMC_inw(ioaddr, CONFIG_REG)
  966. #define SMC_SET_CONFIG(x) SMC_outw(x, ioaddr, CONFIG_REG)
  967. #define SMC_GET_COUNTER() SMC_inw(ioaddr, COUNTER_REG)
  968. #define SMC_GET_CTL() SMC_inw(ioaddr, CTL_REG)
  969. #define SMC_SET_CTL(x) SMC_outw(x, ioaddr, CTL_REG)
  970. #define SMC_GET_MII() SMC_inw(ioaddr, MII_REG)
  971. #define SMC_SET_MII(x) SMC_outw(x, ioaddr, MII_REG)
  972. #define SMC_GET_MIR() SMC_inw(ioaddr, MIR_REG)
  973. #define SMC_SET_MIR(x) SMC_outw(x, ioaddr, MIR_REG)
  974. #define SMC_GET_MMU_CMD() SMC_inw(ioaddr, MMU_CMD_REG)
  975. #define SMC_SET_MMU_CMD(x) SMC_outw(x, ioaddr, MMU_CMD_REG)
  976. #define SMC_GET_FIFO() SMC_inw(ioaddr, FIFO_REG)
  977. #define SMC_GET_PTR() SMC_inw(ioaddr, PTR_REG)
  978. #define SMC_SET_PTR(x) \
  979. do { \
  980. if (SMC_MUST_ALIGN_WRITE) \
  981. SMC_outl((x)<<16, ioaddr, SMC_REG(4, 2)); \
  982. else \
  983. SMC_outw(x, ioaddr, PTR_REG); \
  984. } while (0)
  985. #define SMC_GET_EPH_STATUS() SMC_inw(ioaddr, EPH_STATUS_REG)
  986. #define SMC_GET_RCR() SMC_inw(ioaddr, RCR_REG)
  987. #define SMC_SET_RCR(x) SMC_outw(x, ioaddr, RCR_REG)
  988. #define SMC_GET_REV() SMC_inw(ioaddr, REV_REG)
  989. #define SMC_GET_RPC() SMC_inw(ioaddr, RPC_REG)
  990. #define SMC_SET_RPC(x) \
  991. do { \
  992. if (SMC_MUST_ALIGN_WRITE) \
  993. SMC_outl((x)<<16, ioaddr, SMC_REG(8, 0)); \
  994. else \
  995. SMC_outw(x, ioaddr, RPC_REG); \
  996. } while (0)
  997. #define SMC_GET_TCR() SMC_inw(ioaddr, TCR_REG)
  998. #define SMC_SET_TCR(x) SMC_outw(x, ioaddr, TCR_REG)
  999. #ifndef SMC_GET_MAC_ADDR
  1000. #define SMC_GET_MAC_ADDR(addr) \
  1001. do { \
  1002. unsigned int __v; \
  1003. __v = SMC_inw( ioaddr, ADDR0_REG ); \
  1004. addr[0] = __v; addr[1] = __v >> 8; \
  1005. __v = SMC_inw( ioaddr, ADDR1_REG ); \
  1006. addr[2] = __v; addr[3] = __v >> 8; \
  1007. __v = SMC_inw( ioaddr, ADDR2_REG ); \
  1008. addr[4] = __v; addr[5] = __v >> 8; \
  1009. } while (0)
  1010. #endif
  1011. #define SMC_SET_MAC_ADDR(addr) \
  1012. do { \
  1013. SMC_outw( addr[0]|(addr[1] << 8), ioaddr, ADDR0_REG ); \
  1014. SMC_outw( addr[2]|(addr[3] << 8), ioaddr, ADDR1_REG ); \
  1015. SMC_outw( addr[4]|(addr[5] << 8), ioaddr, ADDR2_REG ); \
  1016. } while (0)
  1017. #define SMC_SET_MCAST(x) \
  1018. do { \
  1019. const unsigned char *mt = (x); \
  1020. SMC_outw( mt[0] | (mt[1] << 8), ioaddr, MCAST_REG1 ); \
  1021. SMC_outw( mt[2] | (mt[3] << 8), ioaddr, MCAST_REG2 ); \
  1022. SMC_outw( mt[4] | (mt[5] << 8), ioaddr, MCAST_REG3 ); \
  1023. SMC_outw( mt[6] | (mt[7] << 8), ioaddr, MCAST_REG4 ); \
  1024. } while (0)
  1025. #define SMC_PUT_PKT_HDR(status, length) \
  1026. do { \
  1027. if (SMC_CAN_USE_32BIT) \
  1028. SMC_outl((status) | (length)<<16, ioaddr, DATA_REG); \
  1029. else { \
  1030. SMC_outw(status, ioaddr, DATA_REG); \
  1031. SMC_outw(length, ioaddr, DATA_REG); \
  1032. } \
  1033. } while (0)
  1034. #define SMC_GET_PKT_HDR(status, length) \
  1035. do { \
  1036. if (SMC_CAN_USE_32BIT) { \
  1037. unsigned int __val = SMC_inl(ioaddr, DATA_REG); \
  1038. (status) = __val & 0xffff; \
  1039. (length) = __val >> 16; \
  1040. } else { \
  1041. (status) = SMC_inw(ioaddr, DATA_REG); \
  1042. (length) = SMC_inw(ioaddr, DATA_REG); \
  1043. } \
  1044. } while (0)
  1045. #define SMC_PUSH_DATA(p, l) \
  1046. do { \
  1047. if (SMC_CAN_USE_32BIT) { \
  1048. void *__ptr = (p); \
  1049. int __len = (l); \
  1050. void __iomem *__ioaddr = ioaddr; \
  1051. if (__len >= 2 && (unsigned long)__ptr & 2) { \
  1052. __len -= 2; \
  1053. SMC_outw(*(u16 *)__ptr, ioaddr, DATA_REG); \
  1054. __ptr += 2; \
  1055. } \
  1056. if (SMC_CAN_USE_DATACS && lp->datacs) \
  1057. __ioaddr = lp->datacs; \
  1058. SMC_outsl(__ioaddr, DATA_REG, __ptr, __len>>2); \
  1059. if (__len & 2) { \
  1060. __ptr += (__len & ~3); \
  1061. SMC_outw(*((u16 *)__ptr), ioaddr, DATA_REG); \
  1062. } \
  1063. } else if (SMC_CAN_USE_16BIT) \
  1064. SMC_outsw(ioaddr, DATA_REG, p, (l) >> 1); \
  1065. else if (SMC_CAN_USE_8BIT) \
  1066. SMC_outsb(ioaddr, DATA_REG, p, l); \
  1067. } while (0)
  1068. #define SMC_PULL_DATA(p, l) \
  1069. do { \
  1070. if (SMC_CAN_USE_32BIT) { \
  1071. void *__ptr = (p); \
  1072. int __len = (l); \
  1073. void __iomem *__ioaddr = ioaddr; \
  1074. if ((unsigned long)__ptr & 2) { \
  1075. /* \
  1076. * We want 32bit alignment here. \
  1077. * Since some buses perform a full \
  1078. * 32bit fetch even for 16bit data \
  1079. * we can't use SMC_inw() here. \
  1080. * Back both source (on-chip) and \
  1081. * destination pointers of 2 bytes. \
  1082. * This is possible since the call to \
  1083. * SMC_GET_PKT_HDR() already advanced \
  1084. * the source pointer of 4 bytes, and \
  1085. * the skb_reserve(skb, 2) advanced \
  1086. * the destination pointer of 2 bytes. \
  1087. */ \
  1088. __ptr -= 2; \
  1089. __len += 2; \
  1090. SMC_SET_PTR(2|PTR_READ|PTR_RCV|PTR_AUTOINC); \
  1091. } \
  1092. if (SMC_CAN_USE_DATACS && lp->datacs) \
  1093. __ioaddr = lp->datacs; \
  1094. __len += 2; \
  1095. SMC_insl(__ioaddr, DATA_REG, __ptr, __len>>2); \
  1096. } else if (SMC_CAN_USE_16BIT) \
  1097. SMC_insw(ioaddr, DATA_REG, p, (l) >> 1); \
  1098. else if (SMC_CAN_USE_8BIT) \
  1099. SMC_insb(ioaddr, DATA_REG, p, l); \
  1100. } while (0)
  1101. #endif /* _SMC91X_H_ */