s2io.c 233 KB

12345678910111213141516171819202122232425262728293031323334353637383940414243444546474849505152535455565758596061626364656667686970717273747576777879808182838485868788899091929394959697989910010110210310410510610710810911011111211311411511611711811912012112212312412512612712812913013113213313413513613713813914014114214314414514614714814915015115215315415515615715815916016116216316416516616716816917017117217317417517617717817918018118218318418518618718818919019119219319419519619719819920020120220320420520620720820921021121221321421521621721821922022122222322422522622722822923023123223323423523623723823924024124224324424524624724824925025125225325425525625725825926026126226326426526626726826927027127227327427527627727827928028128228328428528628728828929029129229329429529629729829930030130230330430530630730830931031131231331431531631731831932032132232332432532632732832933033133233333433533633733833934034134234334434534634734834935035135235335435535635735835936036136236336436536636736836937037137237337437537637737837938038138238338438538638738838939039139239339439539639739839940040140240340440540640740840941041141241341441541641741841942042142242342442542642742842943043143243343443543643743843944044144244344444544644744844945045145245345445545645745845946046146246346446546646746846947047147247347447547647747847948048148248348448548648748848949049149249349449549649749849950050150250350450550650750850951051151251351451551651751851952052152252352452552652752852953053153253353453553653753853954054154254354454554654754854955055155255355455555655755855956056156256356456556656756856957057157257357457557657757857958058158258358458558658758858959059159259359459559659759859960060160260360460560660760860961061161261361461561661761861962062162262362462562662762862963063163263363463563663763863964064164264364464564664764864965065165265365465565665765865966066166266366466566666766866967067167267367467567667767867968068168268368468568668768868969069169269369469569669769869970070170270370470570670770870971071171271371471571671771871972072172272372472572672772872973073173273373473573673773873974074174274374474574674774874975075175275375475575675775875976076176276376476576676776876977077177277377477577677777877978078178278378478578678778878979079179279379479579679779879980080180280380480580680780880981081181281381481581681781881982082182282382482582682782882983083183283383483583683783883984084184284384484584684784884985085185285385485585685785885986086186286386486586686786886987087187287387487587687787887988088188288388488588688788888989089189289389489589689789889990090190290390490590690790890991091191291391491591691791891992092192292392492592692792892993093193293393493593693793893994094194294394494594694794894995095195295395495595695795895996096196296396496596696796896997097197297397497597697797897998098198298398498598698798898999099199299399499599699799899910001001100210031004100510061007100810091010101110121013101410151016101710181019102010211022102310241025102610271028102910301031103210331034103510361037103810391040104110421043104410451046104710481049105010511052105310541055105610571058105910601061106210631064106510661067106810691070107110721073107410751076107710781079108010811082108310841085108610871088108910901091109210931094109510961097109810991100110111021103110411051106110711081109111011111112111311141115111611171118111911201121112211231124112511261127112811291130113111321133113411351136113711381139114011411142114311441145114611471148114911501151115211531154115511561157115811591160116111621163116411651166116711681169117011711172117311741175117611771178117911801181118211831184118511861187118811891190119111921193119411951196119711981199120012011202120312041205120612071208120912101211121212131214121512161217121812191220122112221223122412251226122712281229123012311232123312341235123612371238123912401241124212431244124512461247124812491250125112521253125412551256125712581259126012611262126312641265126612671268126912701271127212731274127512761277127812791280128112821283128412851286128712881289129012911292129312941295129612971298129913001301130213031304130513061307130813091310131113121313131413151316131713181319132013211322132313241325132613271328132913301331133213331334133513361337133813391340134113421343134413451346134713481349135013511352135313541355135613571358135913601361136213631364136513661367136813691370137113721373137413751376137713781379138013811382138313841385138613871388138913901391139213931394139513961397139813991400140114021403140414051406140714081409141014111412141314141415141614171418141914201421142214231424142514261427142814291430143114321433143414351436143714381439144014411442144314441445144614471448144914501451145214531454145514561457145814591460146114621463146414651466146714681469147014711472147314741475147614771478147914801481148214831484148514861487148814891490149114921493149414951496149714981499150015011502150315041505150615071508150915101511151215131514151515161517151815191520152115221523152415251526152715281529153015311532153315341535153615371538153915401541154215431544154515461547154815491550155115521553155415551556155715581559156015611562156315641565156615671568156915701571157215731574157515761577157815791580158115821583158415851586158715881589159015911592159315941595159615971598159916001601160216031604160516061607160816091610161116121613161416151616161716181619162016211622162316241625162616271628162916301631163216331634163516361637163816391640164116421643164416451646164716481649165016511652165316541655165616571658165916601661166216631664166516661667166816691670167116721673167416751676167716781679168016811682168316841685168616871688168916901691169216931694169516961697169816991700170117021703170417051706170717081709171017111712171317141715171617171718171917201721172217231724172517261727172817291730173117321733173417351736173717381739174017411742174317441745174617471748174917501751175217531754175517561757175817591760176117621763176417651766176717681769177017711772177317741775177617771778177917801781178217831784178517861787178817891790179117921793179417951796179717981799180018011802180318041805180618071808180918101811181218131814181518161817181818191820182118221823182418251826182718281829183018311832183318341835183618371838183918401841184218431844184518461847184818491850185118521853185418551856185718581859186018611862186318641865186618671868186918701871187218731874187518761877187818791880188118821883188418851886188718881889189018911892189318941895189618971898189919001901190219031904190519061907190819091910191119121913191419151916191719181919192019211922192319241925192619271928192919301931193219331934193519361937193819391940194119421943194419451946194719481949195019511952195319541955195619571958195919601961196219631964196519661967196819691970197119721973197419751976197719781979198019811982198319841985198619871988198919901991199219931994199519961997199819992000200120022003200420052006200720082009201020112012201320142015201620172018201920202021202220232024202520262027202820292030203120322033203420352036203720382039204020412042204320442045204620472048204920502051205220532054205520562057205820592060206120622063206420652066206720682069207020712072207320742075207620772078207920802081208220832084208520862087208820892090209120922093209420952096209720982099210021012102210321042105210621072108210921102111211221132114211521162117211821192120212121222123212421252126212721282129213021312132213321342135213621372138213921402141214221432144214521462147214821492150215121522153215421552156215721582159216021612162216321642165216621672168216921702171217221732174217521762177217821792180218121822183218421852186218721882189219021912192219321942195219621972198219922002201220222032204220522062207220822092210221122122213221422152216221722182219222022212222222322242225222622272228222922302231223222332234223522362237223822392240224122422243224422452246224722482249225022512252225322542255225622572258225922602261226222632264226522662267226822692270227122722273227422752276227722782279228022812282228322842285228622872288228922902291229222932294229522962297229822992300230123022303230423052306230723082309231023112312231323142315231623172318231923202321232223232324232523262327232823292330233123322333233423352336233723382339234023412342234323442345234623472348234923502351235223532354235523562357235823592360236123622363236423652366236723682369237023712372237323742375237623772378237923802381238223832384238523862387238823892390239123922393239423952396239723982399240024012402240324042405240624072408240924102411241224132414241524162417241824192420242124222423242424252426242724282429243024312432243324342435243624372438243924402441244224432444244524462447244824492450245124522453245424552456245724582459246024612462246324642465246624672468246924702471247224732474247524762477247824792480248124822483248424852486248724882489249024912492249324942495249624972498249925002501250225032504250525062507250825092510251125122513251425152516251725182519252025212522252325242525252625272528252925302531253225332534253525362537253825392540254125422543254425452546254725482549255025512552255325542555255625572558255925602561256225632564256525662567256825692570257125722573257425752576257725782579258025812582258325842585258625872588258925902591259225932594259525962597259825992600260126022603260426052606260726082609261026112612261326142615261626172618261926202621262226232624262526262627262826292630263126322633263426352636263726382639264026412642264326442645264626472648264926502651265226532654265526562657265826592660266126622663266426652666266726682669267026712672267326742675267626772678267926802681268226832684268526862687268826892690269126922693269426952696269726982699270027012702270327042705270627072708270927102711271227132714271527162717271827192720272127222723272427252726272727282729273027312732273327342735273627372738273927402741274227432744274527462747274827492750275127522753275427552756275727582759276027612762276327642765276627672768276927702771277227732774277527762777277827792780278127822783278427852786278727882789279027912792279327942795279627972798279928002801280228032804280528062807280828092810281128122813281428152816281728182819282028212822282328242825282628272828282928302831283228332834283528362837283828392840284128422843284428452846284728482849285028512852285328542855285628572858285928602861286228632864286528662867286828692870287128722873287428752876287728782879288028812882288328842885288628872888288928902891289228932894289528962897289828992900290129022903290429052906290729082909291029112912291329142915291629172918291929202921292229232924292529262927292829292930293129322933293429352936293729382939294029412942294329442945294629472948294929502951295229532954295529562957295829592960296129622963296429652966296729682969297029712972297329742975297629772978297929802981298229832984298529862987298829892990299129922993299429952996299729982999300030013002300330043005300630073008300930103011301230133014301530163017301830193020302130223023302430253026302730283029303030313032303330343035303630373038303930403041304230433044304530463047304830493050305130523053305430553056305730583059306030613062306330643065306630673068306930703071307230733074307530763077307830793080308130823083308430853086308730883089309030913092309330943095309630973098309931003101310231033104310531063107310831093110311131123113311431153116311731183119312031213122312331243125312631273128312931303131313231333134313531363137313831393140314131423143314431453146314731483149315031513152315331543155315631573158315931603161316231633164316531663167316831693170317131723173317431753176317731783179318031813182318331843185318631873188318931903191319231933194319531963197319831993200320132023203320432053206320732083209321032113212321332143215321632173218321932203221322232233224322532263227322832293230323132323233323432353236323732383239324032413242324332443245324632473248324932503251325232533254325532563257325832593260326132623263326432653266326732683269327032713272327332743275327632773278327932803281328232833284328532863287328832893290329132923293329432953296329732983299330033013302330333043305330633073308330933103311331233133314331533163317331833193320332133223323332433253326332733283329333033313332333333343335333633373338333933403341334233433344334533463347334833493350335133523353335433553356335733583359336033613362336333643365336633673368336933703371337233733374337533763377337833793380338133823383338433853386338733883389339033913392339333943395339633973398339934003401340234033404340534063407340834093410341134123413341434153416341734183419342034213422342334243425342634273428342934303431343234333434343534363437343834393440344134423443344434453446344734483449345034513452345334543455345634573458345934603461346234633464346534663467346834693470347134723473347434753476347734783479348034813482348334843485348634873488348934903491349234933494349534963497349834993500350135023503350435053506350735083509351035113512351335143515351635173518351935203521352235233524352535263527352835293530353135323533353435353536353735383539354035413542354335443545354635473548354935503551355235533554355535563557355835593560356135623563356435653566356735683569357035713572357335743575357635773578357935803581358235833584358535863587358835893590359135923593359435953596359735983599360036013602360336043605360636073608360936103611361236133614361536163617361836193620362136223623362436253626362736283629363036313632363336343635363636373638363936403641364236433644364536463647364836493650365136523653365436553656365736583659366036613662366336643665366636673668366936703671367236733674367536763677367836793680368136823683368436853686368736883689369036913692369336943695369636973698369937003701370237033704370537063707370837093710371137123713371437153716371737183719372037213722372337243725372637273728372937303731373237333734373537363737373837393740374137423743374437453746374737483749375037513752375337543755375637573758375937603761376237633764376537663767376837693770377137723773377437753776377737783779378037813782378337843785378637873788378937903791379237933794379537963797379837993800380138023803380438053806380738083809381038113812381338143815381638173818381938203821382238233824382538263827382838293830383138323833383438353836383738383839384038413842384338443845384638473848384938503851385238533854385538563857385838593860386138623863386438653866386738683869387038713872387338743875387638773878387938803881388238833884388538863887388838893890389138923893389438953896389738983899390039013902390339043905390639073908390939103911391239133914391539163917391839193920392139223923392439253926392739283929393039313932393339343935393639373938393939403941394239433944394539463947394839493950395139523953395439553956395739583959396039613962396339643965396639673968396939703971397239733974397539763977397839793980398139823983398439853986398739883989399039913992399339943995399639973998399940004001400240034004400540064007400840094010401140124013401440154016401740184019402040214022402340244025402640274028402940304031403240334034403540364037403840394040404140424043404440454046404740484049405040514052405340544055405640574058405940604061406240634064406540664067406840694070407140724073407440754076407740784079408040814082408340844085408640874088408940904091409240934094409540964097409840994100410141024103410441054106410741084109411041114112411341144115411641174118411941204121412241234124412541264127412841294130413141324133413441354136413741384139414041414142414341444145414641474148414941504151415241534154415541564157415841594160416141624163416441654166416741684169417041714172417341744175417641774178417941804181418241834184418541864187418841894190419141924193419441954196419741984199420042014202420342044205420642074208420942104211421242134214421542164217421842194220422142224223422442254226422742284229423042314232423342344235423642374238423942404241424242434244424542464247424842494250425142524253425442554256425742584259426042614262426342644265426642674268426942704271427242734274427542764277427842794280428142824283428442854286428742884289429042914292429342944295429642974298429943004301430243034304430543064307430843094310431143124313431443154316431743184319432043214322432343244325432643274328432943304331433243334334433543364337433843394340434143424343434443454346434743484349435043514352435343544355435643574358435943604361436243634364436543664367436843694370437143724373437443754376437743784379438043814382438343844385438643874388438943904391439243934394439543964397439843994400440144024403440444054406440744084409441044114412441344144415441644174418441944204421442244234424442544264427442844294430443144324433443444354436443744384439444044414442444344444445444644474448444944504451445244534454445544564457445844594460446144624463446444654466446744684469447044714472447344744475447644774478447944804481448244834484448544864487448844894490449144924493449444954496449744984499450045014502450345044505450645074508450945104511451245134514451545164517451845194520452145224523452445254526452745284529453045314532453345344535453645374538453945404541454245434544454545464547454845494550455145524553455445554556455745584559456045614562456345644565456645674568456945704571457245734574457545764577457845794580458145824583458445854586458745884589459045914592459345944595459645974598459946004601460246034604460546064607460846094610461146124613461446154616461746184619462046214622462346244625462646274628462946304631463246334634463546364637463846394640464146424643464446454646464746484649465046514652465346544655465646574658465946604661466246634664466546664667466846694670467146724673467446754676467746784679468046814682468346844685468646874688468946904691469246934694469546964697469846994700470147024703470447054706470747084709471047114712471347144715471647174718471947204721472247234724472547264727472847294730473147324733473447354736473747384739474047414742474347444745474647474748474947504751475247534754475547564757475847594760476147624763476447654766476747684769477047714772477347744775477647774778477947804781478247834784478547864787478847894790479147924793479447954796479747984799480048014802480348044805480648074808480948104811481248134814481548164817481848194820482148224823482448254826482748284829483048314832483348344835483648374838483948404841484248434844484548464847484848494850485148524853485448554856485748584859486048614862486348644865486648674868486948704871487248734874487548764877487848794880488148824883488448854886488748884889489048914892489348944895489648974898489949004901490249034904490549064907490849094910491149124913491449154916491749184919492049214922492349244925492649274928492949304931493249334934493549364937493849394940494149424943494449454946494749484949495049514952495349544955495649574958495949604961496249634964496549664967496849694970497149724973497449754976497749784979498049814982498349844985498649874988498949904991499249934994499549964997499849995000500150025003500450055006500750085009501050115012501350145015501650175018501950205021502250235024502550265027502850295030503150325033503450355036503750385039504050415042504350445045504650475048504950505051505250535054505550565057505850595060506150625063506450655066506750685069507050715072507350745075507650775078507950805081508250835084508550865087508850895090509150925093509450955096509750985099510051015102510351045105510651075108510951105111511251135114511551165117511851195120512151225123512451255126512751285129513051315132513351345135513651375138513951405141514251435144514551465147514851495150515151525153515451555156515751585159516051615162516351645165516651675168516951705171517251735174517551765177517851795180518151825183518451855186518751885189519051915192519351945195519651975198519952005201520252035204520552065207520852095210521152125213521452155216521752185219522052215222522352245225522652275228522952305231523252335234523552365237523852395240524152425243524452455246524752485249525052515252525352545255525652575258525952605261526252635264526552665267526852695270527152725273527452755276527752785279528052815282528352845285528652875288528952905291529252935294529552965297529852995300530153025303530453055306530753085309531053115312531353145315531653175318531953205321532253235324532553265327532853295330533153325333533453355336533753385339534053415342534353445345534653475348534953505351535253535354535553565357535853595360536153625363536453655366536753685369537053715372537353745375537653775378537953805381538253835384538553865387538853895390539153925393539453955396539753985399540054015402540354045405540654075408540954105411541254135414541554165417541854195420542154225423542454255426542754285429543054315432543354345435543654375438543954405441544254435444544554465447544854495450545154525453545454555456545754585459546054615462546354645465546654675468546954705471547254735474547554765477547854795480548154825483548454855486548754885489549054915492549354945495549654975498549955005501550255035504550555065507550855095510551155125513551455155516551755185519552055215522552355245525552655275528552955305531553255335534553555365537553855395540554155425543554455455546554755485549555055515552555355545555555655575558555955605561556255635564556555665567556855695570557155725573557455755576557755785579558055815582558355845585558655875588558955905591559255935594559555965597559855995600560156025603560456055606560756085609561056115612561356145615561656175618561956205621562256235624562556265627562856295630563156325633563456355636563756385639564056415642564356445645564656475648564956505651565256535654565556565657565856595660566156625663566456655666566756685669567056715672567356745675567656775678567956805681568256835684568556865687568856895690569156925693569456955696569756985699570057015702570357045705570657075708570957105711571257135714571557165717571857195720572157225723572457255726572757285729573057315732573357345735573657375738573957405741574257435744574557465747574857495750575157525753575457555756575757585759576057615762576357645765576657675768576957705771577257735774577557765777577857795780578157825783578457855786578757885789579057915792579357945795579657975798579958005801580258035804580558065807580858095810581158125813581458155816581758185819582058215822582358245825582658275828582958305831583258335834583558365837583858395840584158425843584458455846584758485849585058515852585358545855585658575858585958605861586258635864586558665867586858695870587158725873587458755876587758785879588058815882588358845885588658875888588958905891589258935894589558965897589858995900590159025903590459055906590759085909591059115912591359145915591659175918591959205921592259235924592559265927592859295930593159325933593459355936593759385939594059415942594359445945594659475948594959505951595259535954595559565957595859595960596159625963596459655966596759685969597059715972597359745975597659775978597959805981598259835984598559865987598859895990599159925993599459955996599759985999600060016002600360046005600660076008600960106011601260136014601560166017601860196020602160226023602460256026602760286029603060316032603360346035603660376038603960406041604260436044604560466047604860496050605160526053605460556056605760586059606060616062606360646065606660676068606960706071607260736074607560766077607860796080608160826083608460856086608760886089609060916092609360946095609660976098609961006101610261036104610561066107610861096110611161126113611461156116611761186119612061216122612361246125612661276128612961306131613261336134613561366137613861396140614161426143614461456146614761486149615061516152615361546155615661576158615961606161616261636164616561666167616861696170617161726173617461756176617761786179618061816182618361846185618661876188618961906191619261936194619561966197619861996200620162026203620462056206620762086209621062116212621362146215621662176218621962206221622262236224622562266227622862296230623162326233623462356236623762386239624062416242624362446245624662476248624962506251625262536254625562566257625862596260626162626263626462656266626762686269627062716272627362746275627662776278627962806281628262836284628562866287628862896290629162926293629462956296629762986299630063016302630363046305630663076308630963106311631263136314631563166317631863196320632163226323632463256326632763286329633063316332633363346335633663376338633963406341634263436344634563466347634863496350635163526353635463556356635763586359636063616362636363646365636663676368636963706371637263736374637563766377637863796380638163826383638463856386638763886389639063916392639363946395639663976398639964006401640264036404640564066407640864096410641164126413641464156416641764186419642064216422642364246425642664276428642964306431643264336434643564366437643864396440644164426443644464456446644764486449645064516452645364546455645664576458645964606461646264636464646564666467646864696470647164726473647464756476647764786479648064816482648364846485648664876488648964906491649264936494649564966497649864996500650165026503650465056506650765086509651065116512651365146515651665176518651965206521652265236524652565266527652865296530653165326533653465356536653765386539654065416542654365446545654665476548654965506551655265536554655565566557655865596560656165626563656465656566656765686569657065716572657365746575657665776578657965806581658265836584658565866587658865896590659165926593659465956596659765986599660066016602660366046605660666076608660966106611661266136614661566166617661866196620662166226623662466256626662766286629663066316632663366346635663666376638663966406641664266436644664566466647664866496650665166526653665466556656665766586659666066616662666366646665666666676668666966706671667266736674667566766677667866796680668166826683668466856686668766886689669066916692669366946695669666976698669967006701670267036704670567066707670867096710671167126713671467156716671767186719672067216722672367246725672667276728672967306731673267336734673567366737673867396740674167426743674467456746674767486749675067516752675367546755675667576758675967606761676267636764676567666767676867696770677167726773677467756776677767786779678067816782678367846785678667876788678967906791679267936794679567966797679867996800680168026803680468056806680768086809681068116812681368146815681668176818681968206821682268236824682568266827682868296830683168326833683468356836683768386839684068416842684368446845684668476848684968506851685268536854685568566857685868596860686168626863686468656866686768686869687068716872687368746875687668776878687968806881688268836884688568866887688868896890689168926893689468956896689768986899690069016902690369046905690669076908690969106911691269136914691569166917691869196920692169226923692469256926692769286929693069316932693369346935693669376938693969406941694269436944694569466947694869496950695169526953695469556956695769586959696069616962696369646965696669676968696969706971697269736974697569766977697869796980698169826983698469856986698769886989699069916992699369946995699669976998699970007001700270037004700570067007700870097010701170127013701470157016701770187019702070217022702370247025702670277028702970307031703270337034703570367037703870397040704170427043704470457046704770487049705070517052705370547055705670577058705970607061706270637064706570667067706870697070707170727073707470757076707770787079708070817082708370847085708670877088708970907091709270937094709570967097709870997100710171027103710471057106710771087109711071117112711371147115711671177118711971207121712271237124712571267127712871297130713171327133713471357136713771387139714071417142714371447145714671477148714971507151715271537154715571567157715871597160716171627163716471657166716771687169717071717172717371747175717671777178717971807181718271837184718571867187718871897190719171927193719471957196719771987199720072017202720372047205720672077208720972107211721272137214721572167217721872197220722172227223722472257226722772287229723072317232723372347235723672377238723972407241724272437244724572467247724872497250725172527253725472557256725772587259726072617262726372647265726672677268726972707271727272737274727572767277727872797280728172827283728472857286728772887289729072917292729372947295729672977298729973007301730273037304730573067307730873097310731173127313731473157316731773187319732073217322732373247325732673277328732973307331733273337334733573367337733873397340734173427343734473457346734773487349735073517352735373547355735673577358735973607361736273637364736573667367736873697370737173727373737473757376737773787379738073817382738373847385738673877388738973907391739273937394739573967397739873997400740174027403740474057406740774087409741074117412741374147415741674177418741974207421742274237424742574267427742874297430743174327433743474357436743774387439744074417442744374447445744674477448744974507451745274537454745574567457745874597460746174627463746474657466746774687469747074717472747374747475747674777478747974807481748274837484748574867487748874897490749174927493749474957496749774987499750075017502750375047505750675077508750975107511751275137514751575167517751875197520752175227523752475257526752775287529753075317532753375347535753675377538753975407541754275437544754575467547754875497550755175527553755475557556755775587559756075617562756375647565756675677568756975707571757275737574757575767577757875797580758175827583758475857586758775887589759075917592759375947595759675977598759976007601760276037604760576067607760876097610761176127613761476157616761776187619762076217622762376247625762676277628762976307631763276337634763576367637763876397640764176427643764476457646764776487649765076517652765376547655765676577658765976607661766276637664766576667667766876697670767176727673767476757676767776787679768076817682768376847685768676877688768976907691769276937694769576967697769876997700770177027703770477057706770777087709771077117712771377147715771677177718771977207721772277237724772577267727772877297730773177327733773477357736773777387739774077417742774377447745774677477748774977507751775277537754775577567757775877597760776177627763776477657766776777687769777077717772777377747775777677777778777977807781778277837784778577867787778877897790779177927793779477957796779777987799780078017802780378047805780678077808780978107811781278137814781578167817781878197820782178227823782478257826782778287829783078317832783378347835783678377838783978407841784278437844784578467847784878497850785178527853785478557856785778587859786078617862786378647865786678677868786978707871787278737874787578767877787878797880788178827883788478857886788778887889789078917892789378947895789678977898789979007901790279037904790579067907790879097910791179127913791479157916791779187919792079217922792379247925792679277928792979307931793279337934793579367937793879397940794179427943794479457946794779487949795079517952795379547955795679577958795979607961796279637964796579667967796879697970797179727973797479757976797779787979798079817982798379847985798679877988798979907991799279937994799579967997799879998000800180028003800480058006800780088009801080118012801380148015801680178018801980208021802280238024802580268027802880298030803180328033803480358036803780388039804080418042804380448045804680478048804980508051805280538054805580568057805880598060806180628063806480658066806780688069807080718072807380748075807680778078807980808081808280838084808580868087808880898090809180928093809480958096809780988099810081018102810381048105810681078108810981108111811281138114811581168117811881198120812181228123812481258126812781288129813081318132813381348135813681378138813981408141814281438144814581468147814881498150815181528153815481558156815781588159816081618162816381648165816681678168816981708171817281738174817581768177817881798180818181828183818481858186818781888189819081918192819381948195819681978198819982008201820282038204820582068207820882098210821182128213821482158216821782188219822082218222822382248225822682278228822982308231823282338234823582368237823882398240824182428243824482458246
  1. /************************************************************************
  2. * s2io.c: A Linux PCI-X Ethernet driver for Neterion 10GbE Server NIC
  3. * Copyright(c) 2002-2007 Neterion Inc.
  4. * This software may be used and distributed according to the terms of
  5. * the GNU General Public License (GPL), incorporated herein by reference.
  6. * Drivers based on or derived from this code fall under the GPL and must
  7. * retain the authorship, copyright and license notice. This file is not
  8. * a complete program and may only be used when the entire operating
  9. * system is licensed under the GPL.
  10. * See the file COPYING in this distribution for more information.
  11. *
  12. * Credits:
  13. * Jeff Garzik : For pointing out the improper error condition
  14. * check in the s2io_xmit routine and also some
  15. * issues in the Tx watch dog function. Also for
  16. * patiently answering all those innumerable
  17. * questions regaring the 2.6 porting issues.
  18. * Stephen Hemminger : Providing proper 2.6 porting mechanism for some
  19. * macros available only in 2.6 Kernel.
  20. * Francois Romieu : For pointing out all code part that were
  21. * deprecated and also styling related comments.
  22. * Grant Grundler : For helping me get rid of some Architecture
  23. * dependent code.
  24. * Christopher Hellwig : Some more 2.6 specific issues in the driver.
  25. *
  26. * The module loadable parameters that are supported by the driver and a brief
  27. * explaination of all the variables.
  28. *
  29. * rx_ring_num : This can be used to program the number of receive rings used
  30. * in the driver.
  31. * rx_ring_sz: This defines the number of receive blocks each ring can have.
  32. * This is also an array of size 8.
  33. * rx_ring_mode: This defines the operation mode of all 8 rings. The valid
  34. * values are 1, 2.
  35. * tx_fifo_num: This defines the number of Tx FIFOs thats used int the driver.
  36. * tx_fifo_len: This too is an array of 8. Each element defines the number of
  37. * Tx descriptors that can be associated with each corresponding FIFO.
  38. * intr_type: This defines the type of interrupt. The values can be 0(INTA),
  39. * 2(MSI_X). Default value is '2(MSI_X)'
  40. * lro_enable: Specifies whether to enable Large Receive Offload (LRO) or not.
  41. * Possible values '1' for enable '0' for disable. Default is '0'
  42. * lro_max_pkts: This parameter defines maximum number of packets can be
  43. * aggregated as a single large packet
  44. * napi: This parameter used to enable/disable NAPI (polling Rx)
  45. * Possible values '1' for enable and '0' for disable. Default is '1'
  46. * ufo: This parameter used to enable/disable UDP Fragmentation Offload(UFO)
  47. * Possible values '1' for enable and '0' for disable. Default is '0'
  48. * vlan_tag_strip: This can be used to enable or disable vlan stripping.
  49. * Possible values '1' for enable , '0' for disable.
  50. * Default is '2' - which means disable in promisc mode
  51. * and enable in non-promiscuous mode.
  52. ************************************************************************/
  53. #include <linux/module.h>
  54. #include <linux/types.h>
  55. #include <linux/errno.h>
  56. #include <linux/ioport.h>
  57. #include <linux/pci.h>
  58. #include <linux/dma-mapping.h>
  59. #include <linux/kernel.h>
  60. #include <linux/netdevice.h>
  61. #include <linux/etherdevice.h>
  62. #include <linux/skbuff.h>
  63. #include <linux/init.h>
  64. #include <linux/delay.h>
  65. #include <linux/stddef.h>
  66. #include <linux/ioctl.h>
  67. #include <linux/timex.h>
  68. #include <linux/ethtool.h>
  69. #include <linux/workqueue.h>
  70. #include <linux/if_vlan.h>
  71. #include <linux/ip.h>
  72. #include <linux/tcp.h>
  73. #include <net/tcp.h>
  74. #include <asm/system.h>
  75. #include <asm/uaccess.h>
  76. #include <asm/io.h>
  77. #include <asm/div64.h>
  78. #include <asm/irq.h>
  79. /* local include */
  80. #include "s2io.h"
  81. #include "s2io-regs.h"
  82. #define DRV_VERSION "2.0.26.17"
  83. /* S2io Driver name & version. */
  84. static char s2io_driver_name[] = "Neterion";
  85. static char s2io_driver_version[] = DRV_VERSION;
  86. static int rxd_size[2] = {32,48};
  87. static int rxd_count[2] = {127,85};
  88. static inline int RXD_IS_UP2DT(struct RxD_t *rxdp)
  89. {
  90. int ret;
  91. ret = ((!(rxdp->Control_1 & RXD_OWN_XENA)) &&
  92. (GET_RXD_MARKER(rxdp->Control_2) != THE_RXD_MARK));
  93. return ret;
  94. }
  95. /*
  96. * Cards with following subsystem_id have a link state indication
  97. * problem, 600B, 600C, 600D, 640B, 640C and 640D.
  98. * macro below identifies these cards given the subsystem_id.
  99. */
  100. #define CARDS_WITH_FAULTY_LINK_INDICATORS(dev_type, subid) \
  101. (dev_type == XFRAME_I_DEVICE) ? \
  102. ((((subid >= 0x600B) && (subid <= 0x600D)) || \
  103. ((subid >= 0x640B) && (subid <= 0x640D))) ? 1 : 0) : 0
  104. #define LINK_IS_UP(val64) (!(val64 & (ADAPTER_STATUS_RMAC_REMOTE_FAULT | \
  105. ADAPTER_STATUS_RMAC_LOCAL_FAULT)))
  106. #define TASKLET_IN_USE test_and_set_bit(0, (&sp->tasklet_status))
  107. #define PANIC 1
  108. #define LOW 2
  109. static inline int rx_buffer_level(struct s2io_nic * sp, int rxb_size, int ring)
  110. {
  111. struct mac_info *mac_control;
  112. mac_control = &sp->mac_control;
  113. if (rxb_size <= rxd_count[sp->rxd_mode])
  114. return PANIC;
  115. else if ((mac_control->rings[ring].pkt_cnt - rxb_size) > 16)
  116. return LOW;
  117. return 0;
  118. }
  119. static inline int is_s2io_card_up(const struct s2io_nic * sp)
  120. {
  121. return test_bit(__S2IO_STATE_CARD_UP, &sp->state);
  122. }
  123. /* Ethtool related variables and Macros. */
  124. static char s2io_gstrings[][ETH_GSTRING_LEN] = {
  125. "Register test\t(offline)",
  126. "Eeprom test\t(offline)",
  127. "Link test\t(online)",
  128. "RLDRAM test\t(offline)",
  129. "BIST Test\t(offline)"
  130. };
  131. static char ethtool_xena_stats_keys[][ETH_GSTRING_LEN] = {
  132. {"tmac_frms"},
  133. {"tmac_data_octets"},
  134. {"tmac_drop_frms"},
  135. {"tmac_mcst_frms"},
  136. {"tmac_bcst_frms"},
  137. {"tmac_pause_ctrl_frms"},
  138. {"tmac_ttl_octets"},
  139. {"tmac_ucst_frms"},
  140. {"tmac_nucst_frms"},
  141. {"tmac_any_err_frms"},
  142. {"tmac_ttl_less_fb_octets"},
  143. {"tmac_vld_ip_octets"},
  144. {"tmac_vld_ip"},
  145. {"tmac_drop_ip"},
  146. {"tmac_icmp"},
  147. {"tmac_rst_tcp"},
  148. {"tmac_tcp"},
  149. {"tmac_udp"},
  150. {"rmac_vld_frms"},
  151. {"rmac_data_octets"},
  152. {"rmac_fcs_err_frms"},
  153. {"rmac_drop_frms"},
  154. {"rmac_vld_mcst_frms"},
  155. {"rmac_vld_bcst_frms"},
  156. {"rmac_in_rng_len_err_frms"},
  157. {"rmac_out_rng_len_err_frms"},
  158. {"rmac_long_frms"},
  159. {"rmac_pause_ctrl_frms"},
  160. {"rmac_unsup_ctrl_frms"},
  161. {"rmac_ttl_octets"},
  162. {"rmac_accepted_ucst_frms"},
  163. {"rmac_accepted_nucst_frms"},
  164. {"rmac_discarded_frms"},
  165. {"rmac_drop_events"},
  166. {"rmac_ttl_less_fb_octets"},
  167. {"rmac_ttl_frms"},
  168. {"rmac_usized_frms"},
  169. {"rmac_osized_frms"},
  170. {"rmac_frag_frms"},
  171. {"rmac_jabber_frms"},
  172. {"rmac_ttl_64_frms"},
  173. {"rmac_ttl_65_127_frms"},
  174. {"rmac_ttl_128_255_frms"},
  175. {"rmac_ttl_256_511_frms"},
  176. {"rmac_ttl_512_1023_frms"},
  177. {"rmac_ttl_1024_1518_frms"},
  178. {"rmac_ip"},
  179. {"rmac_ip_octets"},
  180. {"rmac_hdr_err_ip"},
  181. {"rmac_drop_ip"},
  182. {"rmac_icmp"},
  183. {"rmac_tcp"},
  184. {"rmac_udp"},
  185. {"rmac_err_drp_udp"},
  186. {"rmac_xgmii_err_sym"},
  187. {"rmac_frms_q0"},
  188. {"rmac_frms_q1"},
  189. {"rmac_frms_q2"},
  190. {"rmac_frms_q3"},
  191. {"rmac_frms_q4"},
  192. {"rmac_frms_q5"},
  193. {"rmac_frms_q6"},
  194. {"rmac_frms_q7"},
  195. {"rmac_full_q0"},
  196. {"rmac_full_q1"},
  197. {"rmac_full_q2"},
  198. {"rmac_full_q3"},
  199. {"rmac_full_q4"},
  200. {"rmac_full_q5"},
  201. {"rmac_full_q6"},
  202. {"rmac_full_q7"},
  203. {"rmac_pause_cnt"},
  204. {"rmac_xgmii_data_err_cnt"},
  205. {"rmac_xgmii_ctrl_err_cnt"},
  206. {"rmac_accepted_ip"},
  207. {"rmac_err_tcp"},
  208. {"rd_req_cnt"},
  209. {"new_rd_req_cnt"},
  210. {"new_rd_req_rtry_cnt"},
  211. {"rd_rtry_cnt"},
  212. {"wr_rtry_rd_ack_cnt"},
  213. {"wr_req_cnt"},
  214. {"new_wr_req_cnt"},
  215. {"new_wr_req_rtry_cnt"},
  216. {"wr_rtry_cnt"},
  217. {"wr_disc_cnt"},
  218. {"rd_rtry_wr_ack_cnt"},
  219. {"txp_wr_cnt"},
  220. {"txd_rd_cnt"},
  221. {"txd_wr_cnt"},
  222. {"rxd_rd_cnt"},
  223. {"rxd_wr_cnt"},
  224. {"txf_rd_cnt"},
  225. {"rxf_wr_cnt"}
  226. };
  227. static char ethtool_enhanced_stats_keys[][ETH_GSTRING_LEN] = {
  228. {"rmac_ttl_1519_4095_frms"},
  229. {"rmac_ttl_4096_8191_frms"},
  230. {"rmac_ttl_8192_max_frms"},
  231. {"rmac_ttl_gt_max_frms"},
  232. {"rmac_osized_alt_frms"},
  233. {"rmac_jabber_alt_frms"},
  234. {"rmac_gt_max_alt_frms"},
  235. {"rmac_vlan_frms"},
  236. {"rmac_len_discard"},
  237. {"rmac_fcs_discard"},
  238. {"rmac_pf_discard"},
  239. {"rmac_da_discard"},
  240. {"rmac_red_discard"},
  241. {"rmac_rts_discard"},
  242. {"rmac_ingm_full_discard"},
  243. {"link_fault_cnt"}
  244. };
  245. static char ethtool_driver_stats_keys[][ETH_GSTRING_LEN] = {
  246. {"\n DRIVER STATISTICS"},
  247. {"single_bit_ecc_errs"},
  248. {"double_bit_ecc_errs"},
  249. {"parity_err_cnt"},
  250. {"serious_err_cnt"},
  251. {"soft_reset_cnt"},
  252. {"fifo_full_cnt"},
  253. {"ring_0_full_cnt"},
  254. {"ring_1_full_cnt"},
  255. {"ring_2_full_cnt"},
  256. {"ring_3_full_cnt"},
  257. {"ring_4_full_cnt"},
  258. {"ring_5_full_cnt"},
  259. {"ring_6_full_cnt"},
  260. {"ring_7_full_cnt"},
  261. {"alarm_transceiver_temp_high"},
  262. {"alarm_transceiver_temp_low"},
  263. {"alarm_laser_bias_current_high"},
  264. {"alarm_laser_bias_current_low"},
  265. {"alarm_laser_output_power_high"},
  266. {"alarm_laser_output_power_low"},
  267. {"warn_transceiver_temp_high"},
  268. {"warn_transceiver_temp_low"},
  269. {"warn_laser_bias_current_high"},
  270. {"warn_laser_bias_current_low"},
  271. {"warn_laser_output_power_high"},
  272. {"warn_laser_output_power_low"},
  273. {"lro_aggregated_pkts"},
  274. {"lro_flush_both_count"},
  275. {"lro_out_of_sequence_pkts"},
  276. {"lro_flush_due_to_max_pkts"},
  277. {"lro_avg_aggr_pkts"},
  278. {"mem_alloc_fail_cnt"},
  279. {"pci_map_fail_cnt"},
  280. {"watchdog_timer_cnt"},
  281. {"mem_allocated"},
  282. {"mem_freed"},
  283. {"link_up_cnt"},
  284. {"link_down_cnt"},
  285. {"link_up_time"},
  286. {"link_down_time"},
  287. {"tx_tcode_buf_abort_cnt"},
  288. {"tx_tcode_desc_abort_cnt"},
  289. {"tx_tcode_parity_err_cnt"},
  290. {"tx_tcode_link_loss_cnt"},
  291. {"tx_tcode_list_proc_err_cnt"},
  292. {"rx_tcode_parity_err_cnt"},
  293. {"rx_tcode_abort_cnt"},
  294. {"rx_tcode_parity_abort_cnt"},
  295. {"rx_tcode_rda_fail_cnt"},
  296. {"rx_tcode_unkn_prot_cnt"},
  297. {"rx_tcode_fcs_err_cnt"},
  298. {"rx_tcode_buf_size_err_cnt"},
  299. {"rx_tcode_rxd_corrupt_cnt"},
  300. {"rx_tcode_unkn_err_cnt"},
  301. {"tda_err_cnt"},
  302. {"pfc_err_cnt"},
  303. {"pcc_err_cnt"},
  304. {"tti_err_cnt"},
  305. {"tpa_err_cnt"},
  306. {"sm_err_cnt"},
  307. {"lso_err_cnt"},
  308. {"mac_tmac_err_cnt"},
  309. {"mac_rmac_err_cnt"},
  310. {"xgxs_txgxs_err_cnt"},
  311. {"xgxs_rxgxs_err_cnt"},
  312. {"rc_err_cnt"},
  313. {"prc_pcix_err_cnt"},
  314. {"rpa_err_cnt"},
  315. {"rda_err_cnt"},
  316. {"rti_err_cnt"},
  317. {"mc_err_cnt"}
  318. };
  319. #define S2IO_XENA_STAT_LEN sizeof(ethtool_xena_stats_keys)/ ETH_GSTRING_LEN
  320. #define S2IO_ENHANCED_STAT_LEN sizeof(ethtool_enhanced_stats_keys)/ \
  321. ETH_GSTRING_LEN
  322. #define S2IO_DRIVER_STAT_LEN sizeof(ethtool_driver_stats_keys)/ ETH_GSTRING_LEN
  323. #define XFRAME_I_STAT_LEN (S2IO_XENA_STAT_LEN + S2IO_DRIVER_STAT_LEN )
  324. #define XFRAME_II_STAT_LEN (XFRAME_I_STAT_LEN + S2IO_ENHANCED_STAT_LEN )
  325. #define XFRAME_I_STAT_STRINGS_LEN ( XFRAME_I_STAT_LEN * ETH_GSTRING_LEN )
  326. #define XFRAME_II_STAT_STRINGS_LEN ( XFRAME_II_STAT_LEN * ETH_GSTRING_LEN )
  327. #define S2IO_TEST_LEN sizeof(s2io_gstrings) / ETH_GSTRING_LEN
  328. #define S2IO_STRINGS_LEN S2IO_TEST_LEN * ETH_GSTRING_LEN
  329. #define S2IO_TIMER_CONF(timer, handle, arg, exp) \
  330. init_timer(&timer); \
  331. timer.function = handle; \
  332. timer.data = (unsigned long) arg; \
  333. mod_timer(&timer, (jiffies + exp)) \
  334. /* copy mac addr to def_mac_addr array */
  335. static void do_s2io_copy_mac_addr(struct s2io_nic *sp, int offset, u64 mac_addr)
  336. {
  337. sp->def_mac_addr[offset].mac_addr[5] = (u8) (mac_addr);
  338. sp->def_mac_addr[offset].mac_addr[4] = (u8) (mac_addr >> 8);
  339. sp->def_mac_addr[offset].mac_addr[3] = (u8) (mac_addr >> 16);
  340. sp->def_mac_addr[offset].mac_addr[2] = (u8) (mac_addr >> 24);
  341. sp->def_mac_addr[offset].mac_addr[1] = (u8) (mac_addr >> 32);
  342. sp->def_mac_addr[offset].mac_addr[0] = (u8) (mac_addr >> 40);
  343. }
  344. /* Add the vlan */
  345. static void s2io_vlan_rx_register(struct net_device *dev,
  346. struct vlan_group *grp)
  347. {
  348. struct s2io_nic *nic = dev->priv;
  349. unsigned long flags;
  350. spin_lock_irqsave(&nic->tx_lock, flags);
  351. nic->vlgrp = grp;
  352. spin_unlock_irqrestore(&nic->tx_lock, flags);
  353. }
  354. /* A flag indicating whether 'RX_PA_CFG_STRIP_VLAN_TAG' bit is set or not */
  355. static int vlan_strip_flag;
  356. /*
  357. * Constants to be programmed into the Xena's registers, to configure
  358. * the XAUI.
  359. */
  360. #define END_SIGN 0x0
  361. static const u64 herc_act_dtx_cfg[] = {
  362. /* Set address */
  363. 0x8000051536750000ULL, 0x80000515367500E0ULL,
  364. /* Write data */
  365. 0x8000051536750004ULL, 0x80000515367500E4ULL,
  366. /* Set address */
  367. 0x80010515003F0000ULL, 0x80010515003F00E0ULL,
  368. /* Write data */
  369. 0x80010515003F0004ULL, 0x80010515003F00E4ULL,
  370. /* Set address */
  371. 0x801205150D440000ULL, 0x801205150D4400E0ULL,
  372. /* Write data */
  373. 0x801205150D440004ULL, 0x801205150D4400E4ULL,
  374. /* Set address */
  375. 0x80020515F2100000ULL, 0x80020515F21000E0ULL,
  376. /* Write data */
  377. 0x80020515F2100004ULL, 0x80020515F21000E4ULL,
  378. /* Done */
  379. END_SIGN
  380. };
  381. static const u64 xena_dtx_cfg[] = {
  382. /* Set address */
  383. 0x8000051500000000ULL, 0x80000515000000E0ULL,
  384. /* Write data */
  385. 0x80000515D9350004ULL, 0x80000515D93500E4ULL,
  386. /* Set address */
  387. 0x8001051500000000ULL, 0x80010515000000E0ULL,
  388. /* Write data */
  389. 0x80010515001E0004ULL, 0x80010515001E00E4ULL,
  390. /* Set address */
  391. 0x8002051500000000ULL, 0x80020515000000E0ULL,
  392. /* Write data */
  393. 0x80020515F2100004ULL, 0x80020515F21000E4ULL,
  394. END_SIGN
  395. };
  396. /*
  397. * Constants for Fixing the MacAddress problem seen mostly on
  398. * Alpha machines.
  399. */
  400. static const u64 fix_mac[] = {
  401. 0x0060000000000000ULL, 0x0060600000000000ULL,
  402. 0x0040600000000000ULL, 0x0000600000000000ULL,
  403. 0x0020600000000000ULL, 0x0060600000000000ULL,
  404. 0x0020600000000000ULL, 0x0060600000000000ULL,
  405. 0x0020600000000000ULL, 0x0060600000000000ULL,
  406. 0x0020600000000000ULL, 0x0060600000000000ULL,
  407. 0x0020600000000000ULL, 0x0060600000000000ULL,
  408. 0x0020600000000000ULL, 0x0060600000000000ULL,
  409. 0x0020600000000000ULL, 0x0060600000000000ULL,
  410. 0x0020600000000000ULL, 0x0060600000000000ULL,
  411. 0x0020600000000000ULL, 0x0060600000000000ULL,
  412. 0x0020600000000000ULL, 0x0060600000000000ULL,
  413. 0x0020600000000000ULL, 0x0000600000000000ULL,
  414. 0x0040600000000000ULL, 0x0060600000000000ULL,
  415. END_SIGN
  416. };
  417. MODULE_LICENSE("GPL");
  418. MODULE_VERSION(DRV_VERSION);
  419. /* Module Loadable parameters. */
  420. S2IO_PARM_INT(tx_fifo_num, 1);
  421. S2IO_PARM_INT(rx_ring_num, 1);
  422. S2IO_PARM_INT(rx_ring_mode, 1);
  423. S2IO_PARM_INT(use_continuous_tx_intrs, 1);
  424. S2IO_PARM_INT(rmac_pause_time, 0x100);
  425. S2IO_PARM_INT(mc_pause_threshold_q0q3, 187);
  426. S2IO_PARM_INT(mc_pause_threshold_q4q7, 187);
  427. S2IO_PARM_INT(shared_splits, 0);
  428. S2IO_PARM_INT(tmac_util_period, 5);
  429. S2IO_PARM_INT(rmac_util_period, 5);
  430. S2IO_PARM_INT(l3l4hdr_size, 128);
  431. /* Frequency of Rx desc syncs expressed as power of 2 */
  432. S2IO_PARM_INT(rxsync_frequency, 3);
  433. /* Interrupt type. Values can be 0(INTA), 2(MSI_X) */
  434. S2IO_PARM_INT(intr_type, 2);
  435. /* Large receive offload feature */
  436. static unsigned int lro_enable;
  437. module_param_named(lro, lro_enable, uint, 0);
  438. /* Max pkts to be aggregated by LRO at one time. If not specified,
  439. * aggregation happens until we hit max IP pkt size(64K)
  440. */
  441. S2IO_PARM_INT(lro_max_pkts, 0xFFFF);
  442. S2IO_PARM_INT(indicate_max_pkts, 0);
  443. S2IO_PARM_INT(napi, 1);
  444. S2IO_PARM_INT(ufo, 0);
  445. S2IO_PARM_INT(vlan_tag_strip, NO_STRIP_IN_PROMISC);
  446. static unsigned int tx_fifo_len[MAX_TX_FIFOS] =
  447. {DEFAULT_FIFO_0_LEN, [1 ...(MAX_TX_FIFOS - 1)] = DEFAULT_FIFO_1_7_LEN};
  448. static unsigned int rx_ring_sz[MAX_RX_RINGS] =
  449. {[0 ...(MAX_RX_RINGS - 1)] = SMALL_BLK_CNT};
  450. static unsigned int rts_frm_len[MAX_RX_RINGS] =
  451. {[0 ...(MAX_RX_RINGS - 1)] = 0 };
  452. module_param_array(tx_fifo_len, uint, NULL, 0);
  453. module_param_array(rx_ring_sz, uint, NULL, 0);
  454. module_param_array(rts_frm_len, uint, NULL, 0);
  455. /*
  456. * S2IO device table.
  457. * This table lists all the devices that this driver supports.
  458. */
  459. static struct pci_device_id s2io_tbl[] __devinitdata = {
  460. {PCI_VENDOR_ID_S2IO, PCI_DEVICE_ID_S2IO_WIN,
  461. PCI_ANY_ID, PCI_ANY_ID},
  462. {PCI_VENDOR_ID_S2IO, PCI_DEVICE_ID_S2IO_UNI,
  463. PCI_ANY_ID, PCI_ANY_ID},
  464. {PCI_VENDOR_ID_S2IO, PCI_DEVICE_ID_HERC_WIN,
  465. PCI_ANY_ID, PCI_ANY_ID},
  466. {PCI_VENDOR_ID_S2IO, PCI_DEVICE_ID_HERC_UNI,
  467. PCI_ANY_ID, PCI_ANY_ID},
  468. {0,}
  469. };
  470. MODULE_DEVICE_TABLE(pci, s2io_tbl);
  471. static struct pci_error_handlers s2io_err_handler = {
  472. .error_detected = s2io_io_error_detected,
  473. .slot_reset = s2io_io_slot_reset,
  474. .resume = s2io_io_resume,
  475. };
  476. static struct pci_driver s2io_driver = {
  477. .name = "S2IO",
  478. .id_table = s2io_tbl,
  479. .probe = s2io_init_nic,
  480. .remove = __devexit_p(s2io_rem_nic),
  481. .err_handler = &s2io_err_handler,
  482. };
  483. /* A simplifier macro used both by init and free shared_mem Fns(). */
  484. #define TXD_MEM_PAGE_CNT(len, per_each) ((len+per_each - 1) / per_each)
  485. /**
  486. * init_shared_mem - Allocation and Initialization of Memory
  487. * @nic: Device private variable.
  488. * Description: The function allocates all the memory areas shared
  489. * between the NIC and the driver. This includes Tx descriptors,
  490. * Rx descriptors and the statistics block.
  491. */
  492. static int init_shared_mem(struct s2io_nic *nic)
  493. {
  494. u32 size;
  495. void *tmp_v_addr, *tmp_v_addr_next;
  496. dma_addr_t tmp_p_addr, tmp_p_addr_next;
  497. struct RxD_block *pre_rxd_blk = NULL;
  498. int i, j, blk_cnt;
  499. int lst_size, lst_per_page;
  500. struct net_device *dev = nic->dev;
  501. unsigned long tmp;
  502. struct buffAdd *ba;
  503. struct mac_info *mac_control;
  504. struct config_param *config;
  505. unsigned long long mem_allocated = 0;
  506. mac_control = &nic->mac_control;
  507. config = &nic->config;
  508. /* Allocation and initialization of TXDLs in FIOFs */
  509. size = 0;
  510. for (i = 0; i < config->tx_fifo_num; i++) {
  511. size += config->tx_cfg[i].fifo_len;
  512. }
  513. if (size > MAX_AVAILABLE_TXDS) {
  514. DBG_PRINT(ERR_DBG, "s2io: Requested TxDs too high, ");
  515. DBG_PRINT(ERR_DBG, "Requested: %d, max supported: 8192\n", size);
  516. return -EINVAL;
  517. }
  518. lst_size = (sizeof(struct TxD) * config->max_txds);
  519. lst_per_page = PAGE_SIZE / lst_size;
  520. for (i = 0; i < config->tx_fifo_num; i++) {
  521. int fifo_len = config->tx_cfg[i].fifo_len;
  522. int list_holder_size = fifo_len * sizeof(struct list_info_hold);
  523. mac_control->fifos[i].list_info = kzalloc(list_holder_size,
  524. GFP_KERNEL);
  525. if (!mac_control->fifos[i].list_info) {
  526. DBG_PRINT(INFO_DBG,
  527. "Malloc failed for list_info\n");
  528. return -ENOMEM;
  529. }
  530. mem_allocated += list_holder_size;
  531. }
  532. for (i = 0; i < config->tx_fifo_num; i++) {
  533. int page_num = TXD_MEM_PAGE_CNT(config->tx_cfg[i].fifo_len,
  534. lst_per_page);
  535. mac_control->fifos[i].tx_curr_put_info.offset = 0;
  536. mac_control->fifos[i].tx_curr_put_info.fifo_len =
  537. config->tx_cfg[i].fifo_len - 1;
  538. mac_control->fifos[i].tx_curr_get_info.offset = 0;
  539. mac_control->fifos[i].tx_curr_get_info.fifo_len =
  540. config->tx_cfg[i].fifo_len - 1;
  541. mac_control->fifos[i].fifo_no = i;
  542. mac_control->fifos[i].nic = nic;
  543. mac_control->fifos[i].max_txds = MAX_SKB_FRAGS + 2;
  544. for (j = 0; j < page_num; j++) {
  545. int k = 0;
  546. dma_addr_t tmp_p;
  547. void *tmp_v;
  548. tmp_v = pci_alloc_consistent(nic->pdev,
  549. PAGE_SIZE, &tmp_p);
  550. if (!tmp_v) {
  551. DBG_PRINT(INFO_DBG,
  552. "pci_alloc_consistent ");
  553. DBG_PRINT(INFO_DBG, "failed for TxDL\n");
  554. return -ENOMEM;
  555. }
  556. /* If we got a zero DMA address(can happen on
  557. * certain platforms like PPC), reallocate.
  558. * Store virtual address of page we don't want,
  559. * to be freed later.
  560. */
  561. if (!tmp_p) {
  562. mac_control->zerodma_virt_addr = tmp_v;
  563. DBG_PRINT(INIT_DBG,
  564. "%s: Zero DMA address for TxDL. ", dev->name);
  565. DBG_PRINT(INIT_DBG,
  566. "Virtual address %p\n", tmp_v);
  567. tmp_v = pci_alloc_consistent(nic->pdev,
  568. PAGE_SIZE, &tmp_p);
  569. if (!tmp_v) {
  570. DBG_PRINT(INFO_DBG,
  571. "pci_alloc_consistent ");
  572. DBG_PRINT(INFO_DBG, "failed for TxDL\n");
  573. return -ENOMEM;
  574. }
  575. mem_allocated += PAGE_SIZE;
  576. }
  577. while (k < lst_per_page) {
  578. int l = (j * lst_per_page) + k;
  579. if (l == config->tx_cfg[i].fifo_len)
  580. break;
  581. mac_control->fifos[i].list_info[l].list_virt_addr =
  582. tmp_v + (k * lst_size);
  583. mac_control->fifos[i].list_info[l].list_phy_addr =
  584. tmp_p + (k * lst_size);
  585. k++;
  586. }
  587. }
  588. }
  589. nic->ufo_in_band_v = kcalloc(size, sizeof(u64), GFP_KERNEL);
  590. if (!nic->ufo_in_band_v)
  591. return -ENOMEM;
  592. mem_allocated += (size * sizeof(u64));
  593. /* Allocation and initialization of RXDs in Rings */
  594. size = 0;
  595. for (i = 0; i < config->rx_ring_num; i++) {
  596. if (config->rx_cfg[i].num_rxd %
  597. (rxd_count[nic->rxd_mode] + 1)) {
  598. DBG_PRINT(ERR_DBG, "%s: RxD count of ", dev->name);
  599. DBG_PRINT(ERR_DBG, "Ring%d is not a multiple of ",
  600. i);
  601. DBG_PRINT(ERR_DBG, "RxDs per Block");
  602. return FAILURE;
  603. }
  604. size += config->rx_cfg[i].num_rxd;
  605. mac_control->rings[i].block_count =
  606. config->rx_cfg[i].num_rxd /
  607. (rxd_count[nic->rxd_mode] + 1 );
  608. mac_control->rings[i].pkt_cnt = config->rx_cfg[i].num_rxd -
  609. mac_control->rings[i].block_count;
  610. }
  611. if (nic->rxd_mode == RXD_MODE_1)
  612. size = (size * (sizeof(struct RxD1)));
  613. else
  614. size = (size * (sizeof(struct RxD3)));
  615. for (i = 0; i < config->rx_ring_num; i++) {
  616. mac_control->rings[i].rx_curr_get_info.block_index = 0;
  617. mac_control->rings[i].rx_curr_get_info.offset = 0;
  618. mac_control->rings[i].rx_curr_get_info.ring_len =
  619. config->rx_cfg[i].num_rxd - 1;
  620. mac_control->rings[i].rx_curr_put_info.block_index = 0;
  621. mac_control->rings[i].rx_curr_put_info.offset = 0;
  622. mac_control->rings[i].rx_curr_put_info.ring_len =
  623. config->rx_cfg[i].num_rxd - 1;
  624. mac_control->rings[i].nic = nic;
  625. mac_control->rings[i].ring_no = i;
  626. blk_cnt = config->rx_cfg[i].num_rxd /
  627. (rxd_count[nic->rxd_mode] + 1);
  628. /* Allocating all the Rx blocks */
  629. for (j = 0; j < blk_cnt; j++) {
  630. struct rx_block_info *rx_blocks;
  631. int l;
  632. rx_blocks = &mac_control->rings[i].rx_blocks[j];
  633. size = SIZE_OF_BLOCK; //size is always page size
  634. tmp_v_addr = pci_alloc_consistent(nic->pdev, size,
  635. &tmp_p_addr);
  636. if (tmp_v_addr == NULL) {
  637. /*
  638. * In case of failure, free_shared_mem()
  639. * is called, which should free any
  640. * memory that was alloced till the
  641. * failure happened.
  642. */
  643. rx_blocks->block_virt_addr = tmp_v_addr;
  644. return -ENOMEM;
  645. }
  646. mem_allocated += size;
  647. memset(tmp_v_addr, 0, size);
  648. rx_blocks->block_virt_addr = tmp_v_addr;
  649. rx_blocks->block_dma_addr = tmp_p_addr;
  650. rx_blocks->rxds = kmalloc(sizeof(struct rxd_info)*
  651. rxd_count[nic->rxd_mode],
  652. GFP_KERNEL);
  653. if (!rx_blocks->rxds)
  654. return -ENOMEM;
  655. mem_allocated +=
  656. (sizeof(struct rxd_info)* rxd_count[nic->rxd_mode]);
  657. for (l=0; l<rxd_count[nic->rxd_mode];l++) {
  658. rx_blocks->rxds[l].virt_addr =
  659. rx_blocks->block_virt_addr +
  660. (rxd_size[nic->rxd_mode] * l);
  661. rx_blocks->rxds[l].dma_addr =
  662. rx_blocks->block_dma_addr +
  663. (rxd_size[nic->rxd_mode] * l);
  664. }
  665. }
  666. /* Interlinking all Rx Blocks */
  667. for (j = 0; j < blk_cnt; j++) {
  668. tmp_v_addr =
  669. mac_control->rings[i].rx_blocks[j].block_virt_addr;
  670. tmp_v_addr_next =
  671. mac_control->rings[i].rx_blocks[(j + 1) %
  672. blk_cnt].block_virt_addr;
  673. tmp_p_addr =
  674. mac_control->rings[i].rx_blocks[j].block_dma_addr;
  675. tmp_p_addr_next =
  676. mac_control->rings[i].rx_blocks[(j + 1) %
  677. blk_cnt].block_dma_addr;
  678. pre_rxd_blk = (struct RxD_block *) tmp_v_addr;
  679. pre_rxd_blk->reserved_2_pNext_RxD_block =
  680. (unsigned long) tmp_v_addr_next;
  681. pre_rxd_blk->pNext_RxD_Blk_physical =
  682. (u64) tmp_p_addr_next;
  683. }
  684. }
  685. if (nic->rxd_mode == RXD_MODE_3B) {
  686. /*
  687. * Allocation of Storages for buffer addresses in 2BUFF mode
  688. * and the buffers as well.
  689. */
  690. for (i = 0; i < config->rx_ring_num; i++) {
  691. blk_cnt = config->rx_cfg[i].num_rxd /
  692. (rxd_count[nic->rxd_mode]+ 1);
  693. mac_control->rings[i].ba =
  694. kmalloc((sizeof(struct buffAdd *) * blk_cnt),
  695. GFP_KERNEL);
  696. if (!mac_control->rings[i].ba)
  697. return -ENOMEM;
  698. mem_allocated +=(sizeof(struct buffAdd *) * blk_cnt);
  699. for (j = 0; j < blk_cnt; j++) {
  700. int k = 0;
  701. mac_control->rings[i].ba[j] =
  702. kmalloc((sizeof(struct buffAdd) *
  703. (rxd_count[nic->rxd_mode] + 1)),
  704. GFP_KERNEL);
  705. if (!mac_control->rings[i].ba[j])
  706. return -ENOMEM;
  707. mem_allocated += (sizeof(struct buffAdd) * \
  708. (rxd_count[nic->rxd_mode] + 1));
  709. while (k != rxd_count[nic->rxd_mode]) {
  710. ba = &mac_control->rings[i].ba[j][k];
  711. ba->ba_0_org = (void *) kmalloc
  712. (BUF0_LEN + ALIGN_SIZE, GFP_KERNEL);
  713. if (!ba->ba_0_org)
  714. return -ENOMEM;
  715. mem_allocated +=
  716. (BUF0_LEN + ALIGN_SIZE);
  717. tmp = (unsigned long)ba->ba_0_org;
  718. tmp += ALIGN_SIZE;
  719. tmp &= ~((unsigned long) ALIGN_SIZE);
  720. ba->ba_0 = (void *) tmp;
  721. ba->ba_1_org = (void *) kmalloc
  722. (BUF1_LEN + ALIGN_SIZE, GFP_KERNEL);
  723. if (!ba->ba_1_org)
  724. return -ENOMEM;
  725. mem_allocated
  726. += (BUF1_LEN + ALIGN_SIZE);
  727. tmp = (unsigned long) ba->ba_1_org;
  728. tmp += ALIGN_SIZE;
  729. tmp &= ~((unsigned long) ALIGN_SIZE);
  730. ba->ba_1 = (void *) tmp;
  731. k++;
  732. }
  733. }
  734. }
  735. }
  736. /* Allocation and initialization of Statistics block */
  737. size = sizeof(struct stat_block);
  738. mac_control->stats_mem = pci_alloc_consistent
  739. (nic->pdev, size, &mac_control->stats_mem_phy);
  740. if (!mac_control->stats_mem) {
  741. /*
  742. * In case of failure, free_shared_mem() is called, which
  743. * should free any memory that was alloced till the
  744. * failure happened.
  745. */
  746. return -ENOMEM;
  747. }
  748. mem_allocated += size;
  749. mac_control->stats_mem_sz = size;
  750. tmp_v_addr = mac_control->stats_mem;
  751. mac_control->stats_info = (struct stat_block *) tmp_v_addr;
  752. memset(tmp_v_addr, 0, size);
  753. DBG_PRINT(INIT_DBG, "%s:Ring Mem PHY: 0x%llx\n", dev->name,
  754. (unsigned long long) tmp_p_addr);
  755. mac_control->stats_info->sw_stat.mem_allocated += mem_allocated;
  756. return SUCCESS;
  757. }
  758. /**
  759. * free_shared_mem - Free the allocated Memory
  760. * @nic: Device private variable.
  761. * Description: This function is to free all memory locations allocated by
  762. * the init_shared_mem() function and return it to the kernel.
  763. */
  764. static void free_shared_mem(struct s2io_nic *nic)
  765. {
  766. int i, j, blk_cnt, size;
  767. u32 ufo_size = 0;
  768. void *tmp_v_addr;
  769. dma_addr_t tmp_p_addr;
  770. struct mac_info *mac_control;
  771. struct config_param *config;
  772. int lst_size, lst_per_page;
  773. struct net_device *dev;
  774. int page_num = 0;
  775. if (!nic)
  776. return;
  777. dev = nic->dev;
  778. mac_control = &nic->mac_control;
  779. config = &nic->config;
  780. lst_size = (sizeof(struct TxD) * config->max_txds);
  781. lst_per_page = PAGE_SIZE / lst_size;
  782. for (i = 0; i < config->tx_fifo_num; i++) {
  783. ufo_size += config->tx_cfg[i].fifo_len;
  784. page_num = TXD_MEM_PAGE_CNT(config->tx_cfg[i].fifo_len,
  785. lst_per_page);
  786. for (j = 0; j < page_num; j++) {
  787. int mem_blks = (j * lst_per_page);
  788. if (!mac_control->fifos[i].list_info)
  789. return;
  790. if (!mac_control->fifos[i].list_info[mem_blks].
  791. list_virt_addr)
  792. break;
  793. pci_free_consistent(nic->pdev, PAGE_SIZE,
  794. mac_control->fifos[i].
  795. list_info[mem_blks].
  796. list_virt_addr,
  797. mac_control->fifos[i].
  798. list_info[mem_blks].
  799. list_phy_addr);
  800. nic->mac_control.stats_info->sw_stat.mem_freed
  801. += PAGE_SIZE;
  802. }
  803. /* If we got a zero DMA address during allocation,
  804. * free the page now
  805. */
  806. if (mac_control->zerodma_virt_addr) {
  807. pci_free_consistent(nic->pdev, PAGE_SIZE,
  808. mac_control->zerodma_virt_addr,
  809. (dma_addr_t)0);
  810. DBG_PRINT(INIT_DBG,
  811. "%s: Freeing TxDL with zero DMA addr. ",
  812. dev->name);
  813. DBG_PRINT(INIT_DBG, "Virtual address %p\n",
  814. mac_control->zerodma_virt_addr);
  815. nic->mac_control.stats_info->sw_stat.mem_freed
  816. += PAGE_SIZE;
  817. }
  818. kfree(mac_control->fifos[i].list_info);
  819. nic->mac_control.stats_info->sw_stat.mem_freed +=
  820. (nic->config.tx_cfg[i].fifo_len *sizeof(struct list_info_hold));
  821. }
  822. size = SIZE_OF_BLOCK;
  823. for (i = 0; i < config->rx_ring_num; i++) {
  824. blk_cnt = mac_control->rings[i].block_count;
  825. for (j = 0; j < blk_cnt; j++) {
  826. tmp_v_addr = mac_control->rings[i].rx_blocks[j].
  827. block_virt_addr;
  828. tmp_p_addr = mac_control->rings[i].rx_blocks[j].
  829. block_dma_addr;
  830. if (tmp_v_addr == NULL)
  831. break;
  832. pci_free_consistent(nic->pdev, size,
  833. tmp_v_addr, tmp_p_addr);
  834. nic->mac_control.stats_info->sw_stat.mem_freed += size;
  835. kfree(mac_control->rings[i].rx_blocks[j].rxds);
  836. nic->mac_control.stats_info->sw_stat.mem_freed +=
  837. ( sizeof(struct rxd_info)* rxd_count[nic->rxd_mode]);
  838. }
  839. }
  840. if (nic->rxd_mode == RXD_MODE_3B) {
  841. /* Freeing buffer storage addresses in 2BUFF mode. */
  842. for (i = 0; i < config->rx_ring_num; i++) {
  843. blk_cnt = config->rx_cfg[i].num_rxd /
  844. (rxd_count[nic->rxd_mode] + 1);
  845. for (j = 0; j < blk_cnt; j++) {
  846. int k = 0;
  847. if (!mac_control->rings[i].ba[j])
  848. continue;
  849. while (k != rxd_count[nic->rxd_mode]) {
  850. struct buffAdd *ba =
  851. &mac_control->rings[i].ba[j][k];
  852. kfree(ba->ba_0_org);
  853. nic->mac_control.stats_info->sw_stat.\
  854. mem_freed += (BUF0_LEN + ALIGN_SIZE);
  855. kfree(ba->ba_1_org);
  856. nic->mac_control.stats_info->sw_stat.\
  857. mem_freed += (BUF1_LEN + ALIGN_SIZE);
  858. k++;
  859. }
  860. kfree(mac_control->rings[i].ba[j]);
  861. nic->mac_control.stats_info->sw_stat.mem_freed +=
  862. (sizeof(struct buffAdd) *
  863. (rxd_count[nic->rxd_mode] + 1));
  864. }
  865. kfree(mac_control->rings[i].ba);
  866. nic->mac_control.stats_info->sw_stat.mem_freed +=
  867. (sizeof(struct buffAdd *) * blk_cnt);
  868. }
  869. }
  870. if (mac_control->stats_mem) {
  871. pci_free_consistent(nic->pdev,
  872. mac_control->stats_mem_sz,
  873. mac_control->stats_mem,
  874. mac_control->stats_mem_phy);
  875. nic->mac_control.stats_info->sw_stat.mem_freed +=
  876. mac_control->stats_mem_sz;
  877. }
  878. if (nic->ufo_in_band_v) {
  879. kfree(nic->ufo_in_band_v);
  880. nic->mac_control.stats_info->sw_stat.mem_freed
  881. += (ufo_size * sizeof(u64));
  882. }
  883. }
  884. /**
  885. * s2io_verify_pci_mode -
  886. */
  887. static int s2io_verify_pci_mode(struct s2io_nic *nic)
  888. {
  889. struct XENA_dev_config __iomem *bar0 = nic->bar0;
  890. register u64 val64 = 0;
  891. int mode;
  892. val64 = readq(&bar0->pci_mode);
  893. mode = (u8)GET_PCI_MODE(val64);
  894. if ( val64 & PCI_MODE_UNKNOWN_MODE)
  895. return -1; /* Unknown PCI mode */
  896. return mode;
  897. }
  898. #define NEC_VENID 0x1033
  899. #define NEC_DEVID 0x0125
  900. static int s2io_on_nec_bridge(struct pci_dev *s2io_pdev)
  901. {
  902. struct pci_dev *tdev = NULL;
  903. while ((tdev = pci_get_device(PCI_ANY_ID, PCI_ANY_ID, tdev)) != NULL) {
  904. if (tdev->vendor == NEC_VENID && tdev->device == NEC_DEVID) {
  905. if (tdev->bus == s2io_pdev->bus->parent)
  906. pci_dev_put(tdev);
  907. return 1;
  908. }
  909. }
  910. return 0;
  911. }
  912. static int bus_speed[8] = {33, 133, 133, 200, 266, 133, 200, 266};
  913. /**
  914. * s2io_print_pci_mode -
  915. */
  916. static int s2io_print_pci_mode(struct s2io_nic *nic)
  917. {
  918. struct XENA_dev_config __iomem *bar0 = nic->bar0;
  919. register u64 val64 = 0;
  920. int mode;
  921. struct config_param *config = &nic->config;
  922. val64 = readq(&bar0->pci_mode);
  923. mode = (u8)GET_PCI_MODE(val64);
  924. if ( val64 & PCI_MODE_UNKNOWN_MODE)
  925. return -1; /* Unknown PCI mode */
  926. config->bus_speed = bus_speed[mode];
  927. if (s2io_on_nec_bridge(nic->pdev)) {
  928. DBG_PRINT(ERR_DBG, "%s: Device is on PCI-E bus\n",
  929. nic->dev->name);
  930. return mode;
  931. }
  932. if (val64 & PCI_MODE_32_BITS) {
  933. DBG_PRINT(ERR_DBG, "%s: Device is on 32 bit ", nic->dev->name);
  934. } else {
  935. DBG_PRINT(ERR_DBG, "%s: Device is on 64 bit ", nic->dev->name);
  936. }
  937. switch(mode) {
  938. case PCI_MODE_PCI_33:
  939. DBG_PRINT(ERR_DBG, "33MHz PCI bus\n");
  940. break;
  941. case PCI_MODE_PCI_66:
  942. DBG_PRINT(ERR_DBG, "66MHz PCI bus\n");
  943. break;
  944. case PCI_MODE_PCIX_M1_66:
  945. DBG_PRINT(ERR_DBG, "66MHz PCIX(M1) bus\n");
  946. break;
  947. case PCI_MODE_PCIX_M1_100:
  948. DBG_PRINT(ERR_DBG, "100MHz PCIX(M1) bus\n");
  949. break;
  950. case PCI_MODE_PCIX_M1_133:
  951. DBG_PRINT(ERR_DBG, "133MHz PCIX(M1) bus\n");
  952. break;
  953. case PCI_MODE_PCIX_M2_66:
  954. DBG_PRINT(ERR_DBG, "133MHz PCIX(M2) bus\n");
  955. break;
  956. case PCI_MODE_PCIX_M2_100:
  957. DBG_PRINT(ERR_DBG, "200MHz PCIX(M2) bus\n");
  958. break;
  959. case PCI_MODE_PCIX_M2_133:
  960. DBG_PRINT(ERR_DBG, "266MHz PCIX(M2) bus\n");
  961. break;
  962. default:
  963. return -1; /* Unsupported bus speed */
  964. }
  965. return mode;
  966. }
  967. /**
  968. * init_nic - Initialization of hardware
  969. * @nic: device peivate variable
  970. * Description: The function sequentially configures every block
  971. * of the H/W from their reset values.
  972. * Return Value: SUCCESS on success and
  973. * '-1' on failure (endian settings incorrect).
  974. */
  975. static int init_nic(struct s2io_nic *nic)
  976. {
  977. struct XENA_dev_config __iomem *bar0 = nic->bar0;
  978. struct net_device *dev = nic->dev;
  979. register u64 val64 = 0;
  980. void __iomem *add;
  981. u32 time;
  982. int i, j;
  983. struct mac_info *mac_control;
  984. struct config_param *config;
  985. int dtx_cnt = 0;
  986. unsigned long long mem_share;
  987. int mem_size;
  988. mac_control = &nic->mac_control;
  989. config = &nic->config;
  990. /* to set the swapper controle on the card */
  991. if(s2io_set_swapper(nic)) {
  992. DBG_PRINT(ERR_DBG,"ERROR: Setting Swapper failed\n");
  993. return -EIO;
  994. }
  995. /*
  996. * Herc requires EOI to be removed from reset before XGXS, so..
  997. */
  998. if (nic->device_type & XFRAME_II_DEVICE) {
  999. val64 = 0xA500000000ULL;
  1000. writeq(val64, &bar0->sw_reset);
  1001. msleep(500);
  1002. val64 = readq(&bar0->sw_reset);
  1003. }
  1004. /* Remove XGXS from reset state */
  1005. val64 = 0;
  1006. writeq(val64, &bar0->sw_reset);
  1007. msleep(500);
  1008. val64 = readq(&bar0->sw_reset);
  1009. /* Ensure that it's safe to access registers by checking
  1010. * RIC_RUNNING bit is reset. Check is valid only for XframeII.
  1011. */
  1012. if (nic->device_type == XFRAME_II_DEVICE) {
  1013. for (i = 0; i < 50; i++) {
  1014. val64 = readq(&bar0->adapter_status);
  1015. if (!(val64 & ADAPTER_STATUS_RIC_RUNNING))
  1016. break;
  1017. msleep(10);
  1018. }
  1019. if (i == 50)
  1020. return -ENODEV;
  1021. }
  1022. /* Enable Receiving broadcasts */
  1023. add = &bar0->mac_cfg;
  1024. val64 = readq(&bar0->mac_cfg);
  1025. val64 |= MAC_RMAC_BCAST_ENABLE;
  1026. writeq(RMAC_CFG_KEY(0x4C0D), &bar0->rmac_cfg_key);
  1027. writel((u32) val64, add);
  1028. writeq(RMAC_CFG_KEY(0x4C0D), &bar0->rmac_cfg_key);
  1029. writel((u32) (val64 >> 32), (add + 4));
  1030. /* Read registers in all blocks */
  1031. val64 = readq(&bar0->mac_int_mask);
  1032. val64 = readq(&bar0->mc_int_mask);
  1033. val64 = readq(&bar0->xgxs_int_mask);
  1034. /* Set MTU */
  1035. val64 = dev->mtu;
  1036. writeq(vBIT(val64, 2, 14), &bar0->rmac_max_pyld_len);
  1037. if (nic->device_type & XFRAME_II_DEVICE) {
  1038. while (herc_act_dtx_cfg[dtx_cnt] != END_SIGN) {
  1039. SPECIAL_REG_WRITE(herc_act_dtx_cfg[dtx_cnt],
  1040. &bar0->dtx_control, UF);
  1041. if (dtx_cnt & 0x1)
  1042. msleep(1); /* Necessary!! */
  1043. dtx_cnt++;
  1044. }
  1045. } else {
  1046. while (xena_dtx_cfg[dtx_cnt] != END_SIGN) {
  1047. SPECIAL_REG_WRITE(xena_dtx_cfg[dtx_cnt],
  1048. &bar0->dtx_control, UF);
  1049. val64 = readq(&bar0->dtx_control);
  1050. dtx_cnt++;
  1051. }
  1052. }
  1053. /* Tx DMA Initialization */
  1054. val64 = 0;
  1055. writeq(val64, &bar0->tx_fifo_partition_0);
  1056. writeq(val64, &bar0->tx_fifo_partition_1);
  1057. writeq(val64, &bar0->tx_fifo_partition_2);
  1058. writeq(val64, &bar0->tx_fifo_partition_3);
  1059. for (i = 0, j = 0; i < config->tx_fifo_num; i++) {
  1060. val64 |=
  1061. vBIT(config->tx_cfg[i].fifo_len - 1, ((i * 32) + 19),
  1062. 13) | vBIT(config->tx_cfg[i].fifo_priority,
  1063. ((i * 32) + 5), 3);
  1064. if (i == (config->tx_fifo_num - 1)) {
  1065. if (i % 2 == 0)
  1066. i++;
  1067. }
  1068. switch (i) {
  1069. case 1:
  1070. writeq(val64, &bar0->tx_fifo_partition_0);
  1071. val64 = 0;
  1072. break;
  1073. case 3:
  1074. writeq(val64, &bar0->tx_fifo_partition_1);
  1075. val64 = 0;
  1076. break;
  1077. case 5:
  1078. writeq(val64, &bar0->tx_fifo_partition_2);
  1079. val64 = 0;
  1080. break;
  1081. case 7:
  1082. writeq(val64, &bar0->tx_fifo_partition_3);
  1083. break;
  1084. }
  1085. }
  1086. /*
  1087. * Disable 4 PCCs for Xena1, 2 and 3 as per H/W bug
  1088. * SXE-008 TRANSMIT DMA ARBITRATION ISSUE.
  1089. */
  1090. if ((nic->device_type == XFRAME_I_DEVICE) &&
  1091. (nic->pdev->revision < 4))
  1092. writeq(PCC_ENABLE_FOUR, &bar0->pcc_enable);
  1093. val64 = readq(&bar0->tx_fifo_partition_0);
  1094. DBG_PRINT(INIT_DBG, "Fifo partition at: 0x%p is: 0x%llx\n",
  1095. &bar0->tx_fifo_partition_0, (unsigned long long) val64);
  1096. /*
  1097. * Initialization of Tx_PA_CONFIG register to ignore packet
  1098. * integrity checking.
  1099. */
  1100. val64 = readq(&bar0->tx_pa_cfg);
  1101. val64 |= TX_PA_CFG_IGNORE_FRM_ERR | TX_PA_CFG_IGNORE_SNAP_OUI |
  1102. TX_PA_CFG_IGNORE_LLC_CTRL | TX_PA_CFG_IGNORE_L2_ERR;
  1103. writeq(val64, &bar0->tx_pa_cfg);
  1104. /* Rx DMA intialization. */
  1105. val64 = 0;
  1106. for (i = 0; i < config->rx_ring_num; i++) {
  1107. val64 |=
  1108. vBIT(config->rx_cfg[i].ring_priority, (5 + (i * 8)),
  1109. 3);
  1110. }
  1111. writeq(val64, &bar0->rx_queue_priority);
  1112. /*
  1113. * Allocating equal share of memory to all the
  1114. * configured Rings.
  1115. */
  1116. val64 = 0;
  1117. if (nic->device_type & XFRAME_II_DEVICE)
  1118. mem_size = 32;
  1119. else
  1120. mem_size = 64;
  1121. for (i = 0; i < config->rx_ring_num; i++) {
  1122. switch (i) {
  1123. case 0:
  1124. mem_share = (mem_size / config->rx_ring_num +
  1125. mem_size % config->rx_ring_num);
  1126. val64 |= RX_QUEUE_CFG_Q0_SZ(mem_share);
  1127. continue;
  1128. case 1:
  1129. mem_share = (mem_size / config->rx_ring_num);
  1130. val64 |= RX_QUEUE_CFG_Q1_SZ(mem_share);
  1131. continue;
  1132. case 2:
  1133. mem_share = (mem_size / config->rx_ring_num);
  1134. val64 |= RX_QUEUE_CFG_Q2_SZ(mem_share);
  1135. continue;
  1136. case 3:
  1137. mem_share = (mem_size / config->rx_ring_num);
  1138. val64 |= RX_QUEUE_CFG_Q3_SZ(mem_share);
  1139. continue;
  1140. case 4:
  1141. mem_share = (mem_size / config->rx_ring_num);
  1142. val64 |= RX_QUEUE_CFG_Q4_SZ(mem_share);
  1143. continue;
  1144. case 5:
  1145. mem_share = (mem_size / config->rx_ring_num);
  1146. val64 |= RX_QUEUE_CFG_Q5_SZ(mem_share);
  1147. continue;
  1148. case 6:
  1149. mem_share = (mem_size / config->rx_ring_num);
  1150. val64 |= RX_QUEUE_CFG_Q6_SZ(mem_share);
  1151. continue;
  1152. case 7:
  1153. mem_share = (mem_size / config->rx_ring_num);
  1154. val64 |= RX_QUEUE_CFG_Q7_SZ(mem_share);
  1155. continue;
  1156. }
  1157. }
  1158. writeq(val64, &bar0->rx_queue_cfg);
  1159. /*
  1160. * Filling Tx round robin registers
  1161. * as per the number of FIFOs
  1162. */
  1163. switch (config->tx_fifo_num) {
  1164. case 1:
  1165. val64 = 0x0000000000000000ULL;
  1166. writeq(val64, &bar0->tx_w_round_robin_0);
  1167. writeq(val64, &bar0->tx_w_round_robin_1);
  1168. writeq(val64, &bar0->tx_w_round_robin_2);
  1169. writeq(val64, &bar0->tx_w_round_robin_3);
  1170. writeq(val64, &bar0->tx_w_round_robin_4);
  1171. break;
  1172. case 2:
  1173. val64 = 0x0000010000010000ULL;
  1174. writeq(val64, &bar0->tx_w_round_robin_0);
  1175. val64 = 0x0100000100000100ULL;
  1176. writeq(val64, &bar0->tx_w_round_robin_1);
  1177. val64 = 0x0001000001000001ULL;
  1178. writeq(val64, &bar0->tx_w_round_robin_2);
  1179. val64 = 0x0000010000010000ULL;
  1180. writeq(val64, &bar0->tx_w_round_robin_3);
  1181. val64 = 0x0100000000000000ULL;
  1182. writeq(val64, &bar0->tx_w_round_robin_4);
  1183. break;
  1184. case 3:
  1185. val64 = 0x0001000102000001ULL;
  1186. writeq(val64, &bar0->tx_w_round_robin_0);
  1187. val64 = 0x0001020000010001ULL;
  1188. writeq(val64, &bar0->tx_w_round_robin_1);
  1189. val64 = 0x0200000100010200ULL;
  1190. writeq(val64, &bar0->tx_w_round_robin_2);
  1191. val64 = 0x0001000102000001ULL;
  1192. writeq(val64, &bar0->tx_w_round_robin_3);
  1193. val64 = 0x0001020000000000ULL;
  1194. writeq(val64, &bar0->tx_w_round_robin_4);
  1195. break;
  1196. case 4:
  1197. val64 = 0x0001020300010200ULL;
  1198. writeq(val64, &bar0->tx_w_round_robin_0);
  1199. val64 = 0x0100000102030001ULL;
  1200. writeq(val64, &bar0->tx_w_round_robin_1);
  1201. val64 = 0x0200010000010203ULL;
  1202. writeq(val64, &bar0->tx_w_round_robin_2);
  1203. val64 = 0x0001020001000001ULL;
  1204. writeq(val64, &bar0->tx_w_round_robin_3);
  1205. val64 = 0x0203000100000000ULL;
  1206. writeq(val64, &bar0->tx_w_round_robin_4);
  1207. break;
  1208. case 5:
  1209. val64 = 0x0001000203000102ULL;
  1210. writeq(val64, &bar0->tx_w_round_robin_0);
  1211. val64 = 0x0001020001030004ULL;
  1212. writeq(val64, &bar0->tx_w_round_robin_1);
  1213. val64 = 0x0001000203000102ULL;
  1214. writeq(val64, &bar0->tx_w_round_robin_2);
  1215. val64 = 0x0001020001030004ULL;
  1216. writeq(val64, &bar0->tx_w_round_robin_3);
  1217. val64 = 0x0001000000000000ULL;
  1218. writeq(val64, &bar0->tx_w_round_robin_4);
  1219. break;
  1220. case 6:
  1221. val64 = 0x0001020304000102ULL;
  1222. writeq(val64, &bar0->tx_w_round_robin_0);
  1223. val64 = 0x0304050001020001ULL;
  1224. writeq(val64, &bar0->tx_w_round_robin_1);
  1225. val64 = 0x0203000100000102ULL;
  1226. writeq(val64, &bar0->tx_w_round_robin_2);
  1227. val64 = 0x0304000102030405ULL;
  1228. writeq(val64, &bar0->tx_w_round_robin_3);
  1229. val64 = 0x0001000200000000ULL;
  1230. writeq(val64, &bar0->tx_w_round_robin_4);
  1231. break;
  1232. case 7:
  1233. val64 = 0x0001020001020300ULL;
  1234. writeq(val64, &bar0->tx_w_round_robin_0);
  1235. val64 = 0x0102030400010203ULL;
  1236. writeq(val64, &bar0->tx_w_round_robin_1);
  1237. val64 = 0x0405060001020001ULL;
  1238. writeq(val64, &bar0->tx_w_round_robin_2);
  1239. val64 = 0x0304050000010200ULL;
  1240. writeq(val64, &bar0->tx_w_round_robin_3);
  1241. val64 = 0x0102030000000000ULL;
  1242. writeq(val64, &bar0->tx_w_round_robin_4);
  1243. break;
  1244. case 8:
  1245. val64 = 0x0001020300040105ULL;
  1246. writeq(val64, &bar0->tx_w_round_robin_0);
  1247. val64 = 0x0200030106000204ULL;
  1248. writeq(val64, &bar0->tx_w_round_robin_1);
  1249. val64 = 0x0103000502010007ULL;
  1250. writeq(val64, &bar0->tx_w_round_robin_2);
  1251. val64 = 0x0304010002060500ULL;
  1252. writeq(val64, &bar0->tx_w_round_robin_3);
  1253. val64 = 0x0103020400000000ULL;
  1254. writeq(val64, &bar0->tx_w_round_robin_4);
  1255. break;
  1256. }
  1257. /* Enable all configured Tx FIFO partitions */
  1258. val64 = readq(&bar0->tx_fifo_partition_0);
  1259. val64 |= (TX_FIFO_PARTITION_EN);
  1260. writeq(val64, &bar0->tx_fifo_partition_0);
  1261. /* Filling the Rx round robin registers as per the
  1262. * number of Rings and steering based on QoS.
  1263. */
  1264. switch (config->rx_ring_num) {
  1265. case 1:
  1266. val64 = 0x8080808080808080ULL;
  1267. writeq(val64, &bar0->rts_qos_steering);
  1268. break;
  1269. case 2:
  1270. val64 = 0x0000010000010000ULL;
  1271. writeq(val64, &bar0->rx_w_round_robin_0);
  1272. val64 = 0x0100000100000100ULL;
  1273. writeq(val64, &bar0->rx_w_round_robin_1);
  1274. val64 = 0x0001000001000001ULL;
  1275. writeq(val64, &bar0->rx_w_round_robin_2);
  1276. val64 = 0x0000010000010000ULL;
  1277. writeq(val64, &bar0->rx_w_round_robin_3);
  1278. val64 = 0x0100000000000000ULL;
  1279. writeq(val64, &bar0->rx_w_round_robin_4);
  1280. val64 = 0x8080808040404040ULL;
  1281. writeq(val64, &bar0->rts_qos_steering);
  1282. break;
  1283. case 3:
  1284. val64 = 0x0001000102000001ULL;
  1285. writeq(val64, &bar0->rx_w_round_robin_0);
  1286. val64 = 0x0001020000010001ULL;
  1287. writeq(val64, &bar0->rx_w_round_robin_1);
  1288. val64 = 0x0200000100010200ULL;
  1289. writeq(val64, &bar0->rx_w_round_robin_2);
  1290. val64 = 0x0001000102000001ULL;
  1291. writeq(val64, &bar0->rx_w_round_robin_3);
  1292. val64 = 0x0001020000000000ULL;
  1293. writeq(val64, &bar0->rx_w_round_robin_4);
  1294. val64 = 0x8080804040402020ULL;
  1295. writeq(val64, &bar0->rts_qos_steering);
  1296. break;
  1297. case 4:
  1298. val64 = 0x0001020300010200ULL;
  1299. writeq(val64, &bar0->rx_w_round_robin_0);
  1300. val64 = 0x0100000102030001ULL;
  1301. writeq(val64, &bar0->rx_w_round_robin_1);
  1302. val64 = 0x0200010000010203ULL;
  1303. writeq(val64, &bar0->rx_w_round_robin_2);
  1304. val64 = 0x0001020001000001ULL;
  1305. writeq(val64, &bar0->rx_w_round_robin_3);
  1306. val64 = 0x0203000100000000ULL;
  1307. writeq(val64, &bar0->rx_w_round_robin_4);
  1308. val64 = 0x8080404020201010ULL;
  1309. writeq(val64, &bar0->rts_qos_steering);
  1310. break;
  1311. case 5:
  1312. val64 = 0x0001000203000102ULL;
  1313. writeq(val64, &bar0->rx_w_round_robin_0);
  1314. val64 = 0x0001020001030004ULL;
  1315. writeq(val64, &bar0->rx_w_round_robin_1);
  1316. val64 = 0x0001000203000102ULL;
  1317. writeq(val64, &bar0->rx_w_round_robin_2);
  1318. val64 = 0x0001020001030004ULL;
  1319. writeq(val64, &bar0->rx_w_round_robin_3);
  1320. val64 = 0x0001000000000000ULL;
  1321. writeq(val64, &bar0->rx_w_round_robin_4);
  1322. val64 = 0x8080404020201008ULL;
  1323. writeq(val64, &bar0->rts_qos_steering);
  1324. break;
  1325. case 6:
  1326. val64 = 0x0001020304000102ULL;
  1327. writeq(val64, &bar0->rx_w_round_robin_0);
  1328. val64 = 0x0304050001020001ULL;
  1329. writeq(val64, &bar0->rx_w_round_robin_1);
  1330. val64 = 0x0203000100000102ULL;
  1331. writeq(val64, &bar0->rx_w_round_robin_2);
  1332. val64 = 0x0304000102030405ULL;
  1333. writeq(val64, &bar0->rx_w_round_robin_3);
  1334. val64 = 0x0001000200000000ULL;
  1335. writeq(val64, &bar0->rx_w_round_robin_4);
  1336. val64 = 0x8080404020100804ULL;
  1337. writeq(val64, &bar0->rts_qos_steering);
  1338. break;
  1339. case 7:
  1340. val64 = 0x0001020001020300ULL;
  1341. writeq(val64, &bar0->rx_w_round_robin_0);
  1342. val64 = 0x0102030400010203ULL;
  1343. writeq(val64, &bar0->rx_w_round_robin_1);
  1344. val64 = 0x0405060001020001ULL;
  1345. writeq(val64, &bar0->rx_w_round_robin_2);
  1346. val64 = 0x0304050000010200ULL;
  1347. writeq(val64, &bar0->rx_w_round_robin_3);
  1348. val64 = 0x0102030000000000ULL;
  1349. writeq(val64, &bar0->rx_w_round_robin_4);
  1350. val64 = 0x8080402010080402ULL;
  1351. writeq(val64, &bar0->rts_qos_steering);
  1352. break;
  1353. case 8:
  1354. val64 = 0x0001020300040105ULL;
  1355. writeq(val64, &bar0->rx_w_round_robin_0);
  1356. val64 = 0x0200030106000204ULL;
  1357. writeq(val64, &bar0->rx_w_round_robin_1);
  1358. val64 = 0x0103000502010007ULL;
  1359. writeq(val64, &bar0->rx_w_round_robin_2);
  1360. val64 = 0x0304010002060500ULL;
  1361. writeq(val64, &bar0->rx_w_round_robin_3);
  1362. val64 = 0x0103020400000000ULL;
  1363. writeq(val64, &bar0->rx_w_round_robin_4);
  1364. val64 = 0x8040201008040201ULL;
  1365. writeq(val64, &bar0->rts_qos_steering);
  1366. break;
  1367. }
  1368. /* UDP Fix */
  1369. val64 = 0;
  1370. for (i = 0; i < 8; i++)
  1371. writeq(val64, &bar0->rts_frm_len_n[i]);
  1372. /* Set the default rts frame length for the rings configured */
  1373. val64 = MAC_RTS_FRM_LEN_SET(dev->mtu+22);
  1374. for (i = 0 ; i < config->rx_ring_num ; i++)
  1375. writeq(val64, &bar0->rts_frm_len_n[i]);
  1376. /* Set the frame length for the configured rings
  1377. * desired by the user
  1378. */
  1379. for (i = 0; i < config->rx_ring_num; i++) {
  1380. /* If rts_frm_len[i] == 0 then it is assumed that user not
  1381. * specified frame length steering.
  1382. * If the user provides the frame length then program
  1383. * the rts_frm_len register for those values or else
  1384. * leave it as it is.
  1385. */
  1386. if (rts_frm_len[i] != 0) {
  1387. writeq(MAC_RTS_FRM_LEN_SET(rts_frm_len[i]),
  1388. &bar0->rts_frm_len_n[i]);
  1389. }
  1390. }
  1391. /* Disable differentiated services steering logic */
  1392. for (i = 0; i < 64; i++) {
  1393. if (rts_ds_steer(nic, i, 0) == FAILURE) {
  1394. DBG_PRINT(ERR_DBG, "%s: failed rts ds steering",
  1395. dev->name);
  1396. DBG_PRINT(ERR_DBG, "set on codepoint %d\n", i);
  1397. return -ENODEV;
  1398. }
  1399. }
  1400. /* Program statistics memory */
  1401. writeq(mac_control->stats_mem_phy, &bar0->stat_addr);
  1402. if (nic->device_type == XFRAME_II_DEVICE) {
  1403. val64 = STAT_BC(0x320);
  1404. writeq(val64, &bar0->stat_byte_cnt);
  1405. }
  1406. /*
  1407. * Initializing the sampling rate for the device to calculate the
  1408. * bandwidth utilization.
  1409. */
  1410. val64 = MAC_TX_LINK_UTIL_VAL(tmac_util_period) |
  1411. MAC_RX_LINK_UTIL_VAL(rmac_util_period);
  1412. writeq(val64, &bar0->mac_link_util);
  1413. /*
  1414. * Initializing the Transmit and Receive Traffic Interrupt
  1415. * Scheme.
  1416. */
  1417. /*
  1418. * TTI Initialization. Default Tx timer gets us about
  1419. * 250 interrupts per sec. Continuous interrupts are enabled
  1420. * by default.
  1421. */
  1422. if (nic->device_type == XFRAME_II_DEVICE) {
  1423. int count = (nic->config.bus_speed * 125)/2;
  1424. val64 = TTI_DATA1_MEM_TX_TIMER_VAL(count);
  1425. } else {
  1426. val64 = TTI_DATA1_MEM_TX_TIMER_VAL(0x2078);
  1427. }
  1428. val64 |= TTI_DATA1_MEM_TX_URNG_A(0xA) |
  1429. TTI_DATA1_MEM_TX_URNG_B(0x10) |
  1430. TTI_DATA1_MEM_TX_URNG_C(0x30) | TTI_DATA1_MEM_TX_TIMER_AC_EN;
  1431. if (use_continuous_tx_intrs)
  1432. val64 |= TTI_DATA1_MEM_TX_TIMER_CI_EN;
  1433. writeq(val64, &bar0->tti_data1_mem);
  1434. val64 = TTI_DATA2_MEM_TX_UFC_A(0x10) |
  1435. TTI_DATA2_MEM_TX_UFC_B(0x20) |
  1436. TTI_DATA2_MEM_TX_UFC_C(0x40) | TTI_DATA2_MEM_TX_UFC_D(0x80);
  1437. writeq(val64, &bar0->tti_data2_mem);
  1438. val64 = TTI_CMD_MEM_WE | TTI_CMD_MEM_STROBE_NEW_CMD;
  1439. writeq(val64, &bar0->tti_command_mem);
  1440. /*
  1441. * Once the operation completes, the Strobe bit of the command
  1442. * register will be reset. We poll for this particular condition
  1443. * We wait for a maximum of 500ms for the operation to complete,
  1444. * if it's not complete by then we return error.
  1445. */
  1446. time = 0;
  1447. while (TRUE) {
  1448. val64 = readq(&bar0->tti_command_mem);
  1449. if (!(val64 & TTI_CMD_MEM_STROBE_NEW_CMD)) {
  1450. break;
  1451. }
  1452. if (time > 10) {
  1453. DBG_PRINT(ERR_DBG, "%s: TTI init Failed\n",
  1454. dev->name);
  1455. return -ENODEV;
  1456. }
  1457. msleep(50);
  1458. time++;
  1459. }
  1460. /* RTI Initialization */
  1461. if (nic->device_type == XFRAME_II_DEVICE) {
  1462. /*
  1463. * Programmed to generate Apprx 500 Intrs per
  1464. * second
  1465. */
  1466. int count = (nic->config.bus_speed * 125)/4;
  1467. val64 = RTI_DATA1_MEM_RX_TIMER_VAL(count);
  1468. } else
  1469. val64 = RTI_DATA1_MEM_RX_TIMER_VAL(0xFFF);
  1470. val64 |= RTI_DATA1_MEM_RX_URNG_A(0xA) |
  1471. RTI_DATA1_MEM_RX_URNG_B(0x10) |
  1472. RTI_DATA1_MEM_RX_URNG_C(0x30) | RTI_DATA1_MEM_RX_TIMER_AC_EN;
  1473. writeq(val64, &bar0->rti_data1_mem);
  1474. val64 = RTI_DATA2_MEM_RX_UFC_A(0x1) |
  1475. RTI_DATA2_MEM_RX_UFC_B(0x2) ;
  1476. if (nic->config.intr_type == MSI_X)
  1477. val64 |= (RTI_DATA2_MEM_RX_UFC_C(0x20) | \
  1478. RTI_DATA2_MEM_RX_UFC_D(0x40));
  1479. else
  1480. val64 |= (RTI_DATA2_MEM_RX_UFC_C(0x40) | \
  1481. RTI_DATA2_MEM_RX_UFC_D(0x80));
  1482. writeq(val64, &bar0->rti_data2_mem);
  1483. for (i = 0; i < config->rx_ring_num; i++) {
  1484. val64 = RTI_CMD_MEM_WE | RTI_CMD_MEM_STROBE_NEW_CMD
  1485. | RTI_CMD_MEM_OFFSET(i);
  1486. writeq(val64, &bar0->rti_command_mem);
  1487. /*
  1488. * Once the operation completes, the Strobe bit of the
  1489. * command register will be reset. We poll for this
  1490. * particular condition. We wait for a maximum of 500ms
  1491. * for the operation to complete, if it's not complete
  1492. * by then we return error.
  1493. */
  1494. time = 0;
  1495. while (TRUE) {
  1496. val64 = readq(&bar0->rti_command_mem);
  1497. if (!(val64 & RTI_CMD_MEM_STROBE_NEW_CMD))
  1498. break;
  1499. if (time > 10) {
  1500. DBG_PRINT(ERR_DBG, "%s: RTI init Failed\n",
  1501. dev->name);
  1502. return -ENODEV;
  1503. }
  1504. time++;
  1505. msleep(50);
  1506. }
  1507. }
  1508. /*
  1509. * Initializing proper values as Pause threshold into all
  1510. * the 8 Queues on Rx side.
  1511. */
  1512. writeq(0xffbbffbbffbbffbbULL, &bar0->mc_pause_thresh_q0q3);
  1513. writeq(0xffbbffbbffbbffbbULL, &bar0->mc_pause_thresh_q4q7);
  1514. /* Disable RMAC PAD STRIPPING */
  1515. add = &bar0->mac_cfg;
  1516. val64 = readq(&bar0->mac_cfg);
  1517. val64 &= ~(MAC_CFG_RMAC_STRIP_PAD);
  1518. writeq(RMAC_CFG_KEY(0x4C0D), &bar0->rmac_cfg_key);
  1519. writel((u32) (val64), add);
  1520. writeq(RMAC_CFG_KEY(0x4C0D), &bar0->rmac_cfg_key);
  1521. writel((u32) (val64 >> 32), (add + 4));
  1522. val64 = readq(&bar0->mac_cfg);
  1523. /* Enable FCS stripping by adapter */
  1524. add = &bar0->mac_cfg;
  1525. val64 = readq(&bar0->mac_cfg);
  1526. val64 |= MAC_CFG_RMAC_STRIP_FCS;
  1527. if (nic->device_type == XFRAME_II_DEVICE)
  1528. writeq(val64, &bar0->mac_cfg);
  1529. else {
  1530. writeq(RMAC_CFG_KEY(0x4C0D), &bar0->rmac_cfg_key);
  1531. writel((u32) (val64), add);
  1532. writeq(RMAC_CFG_KEY(0x4C0D), &bar0->rmac_cfg_key);
  1533. writel((u32) (val64 >> 32), (add + 4));
  1534. }
  1535. /*
  1536. * Set the time value to be inserted in the pause frame
  1537. * generated by xena.
  1538. */
  1539. val64 = readq(&bar0->rmac_pause_cfg);
  1540. val64 &= ~(RMAC_PAUSE_HG_PTIME(0xffff));
  1541. val64 |= RMAC_PAUSE_HG_PTIME(nic->mac_control.rmac_pause_time);
  1542. writeq(val64, &bar0->rmac_pause_cfg);
  1543. /*
  1544. * Set the Threshold Limit for Generating the pause frame
  1545. * If the amount of data in any Queue exceeds ratio of
  1546. * (mac_control.mc_pause_threshold_q0q3 or q4q7)/256
  1547. * pause frame is generated
  1548. */
  1549. val64 = 0;
  1550. for (i = 0; i < 4; i++) {
  1551. val64 |=
  1552. (((u64) 0xFF00 | nic->mac_control.
  1553. mc_pause_threshold_q0q3)
  1554. << (i * 2 * 8));
  1555. }
  1556. writeq(val64, &bar0->mc_pause_thresh_q0q3);
  1557. val64 = 0;
  1558. for (i = 0; i < 4; i++) {
  1559. val64 |=
  1560. (((u64) 0xFF00 | nic->mac_control.
  1561. mc_pause_threshold_q4q7)
  1562. << (i * 2 * 8));
  1563. }
  1564. writeq(val64, &bar0->mc_pause_thresh_q4q7);
  1565. /*
  1566. * TxDMA will stop Read request if the number of read split has
  1567. * exceeded the limit pointed by shared_splits
  1568. */
  1569. val64 = readq(&bar0->pic_control);
  1570. val64 |= PIC_CNTL_SHARED_SPLITS(shared_splits);
  1571. writeq(val64, &bar0->pic_control);
  1572. if (nic->config.bus_speed == 266) {
  1573. writeq(TXREQTO_VAL(0x7f) | TXREQTO_EN, &bar0->txreqtimeout);
  1574. writeq(0x0, &bar0->read_retry_delay);
  1575. writeq(0x0, &bar0->write_retry_delay);
  1576. }
  1577. /*
  1578. * Programming the Herc to split every write transaction
  1579. * that does not start on an ADB to reduce disconnects.
  1580. */
  1581. if (nic->device_type == XFRAME_II_DEVICE) {
  1582. val64 = FAULT_BEHAVIOUR | EXT_REQ_EN |
  1583. MISC_LINK_STABILITY_PRD(3);
  1584. writeq(val64, &bar0->misc_control);
  1585. val64 = readq(&bar0->pic_control2);
  1586. val64 &= ~(s2BIT(13)|s2BIT(14)|s2BIT(15));
  1587. writeq(val64, &bar0->pic_control2);
  1588. }
  1589. if (strstr(nic->product_name, "CX4")) {
  1590. val64 = TMAC_AVG_IPG(0x17);
  1591. writeq(val64, &bar0->tmac_avg_ipg);
  1592. }
  1593. return SUCCESS;
  1594. }
  1595. #define LINK_UP_DOWN_INTERRUPT 1
  1596. #define MAC_RMAC_ERR_TIMER 2
  1597. static int s2io_link_fault_indication(struct s2io_nic *nic)
  1598. {
  1599. if (nic->config.intr_type != INTA)
  1600. return MAC_RMAC_ERR_TIMER;
  1601. if (nic->device_type == XFRAME_II_DEVICE)
  1602. return LINK_UP_DOWN_INTERRUPT;
  1603. else
  1604. return MAC_RMAC_ERR_TIMER;
  1605. }
  1606. /**
  1607. * do_s2io_write_bits - update alarm bits in alarm register
  1608. * @value: alarm bits
  1609. * @flag: interrupt status
  1610. * @addr: address value
  1611. * Description: update alarm bits in alarm register
  1612. * Return Value:
  1613. * NONE.
  1614. */
  1615. static void do_s2io_write_bits(u64 value, int flag, void __iomem *addr)
  1616. {
  1617. u64 temp64;
  1618. temp64 = readq(addr);
  1619. if(flag == ENABLE_INTRS)
  1620. temp64 &= ~((u64) value);
  1621. else
  1622. temp64 |= ((u64) value);
  1623. writeq(temp64, addr);
  1624. }
  1625. static void en_dis_err_alarms(struct s2io_nic *nic, u16 mask, int flag)
  1626. {
  1627. struct XENA_dev_config __iomem *bar0 = nic->bar0;
  1628. register u64 gen_int_mask = 0;
  1629. if (mask & TX_DMA_INTR) {
  1630. gen_int_mask |= TXDMA_INT_M;
  1631. do_s2io_write_bits(TXDMA_TDA_INT | TXDMA_PFC_INT |
  1632. TXDMA_PCC_INT | TXDMA_TTI_INT |
  1633. TXDMA_LSO_INT | TXDMA_TPA_INT |
  1634. TXDMA_SM_INT, flag, &bar0->txdma_int_mask);
  1635. do_s2io_write_bits(PFC_ECC_DB_ERR | PFC_SM_ERR_ALARM |
  1636. PFC_MISC_0_ERR | PFC_MISC_1_ERR |
  1637. PFC_PCIX_ERR | PFC_ECC_SG_ERR, flag,
  1638. &bar0->pfc_err_mask);
  1639. do_s2io_write_bits(TDA_Fn_ECC_DB_ERR | TDA_SM0_ERR_ALARM |
  1640. TDA_SM1_ERR_ALARM | TDA_Fn_ECC_SG_ERR |
  1641. TDA_PCIX_ERR, flag, &bar0->tda_err_mask);
  1642. do_s2io_write_bits(PCC_FB_ECC_DB_ERR | PCC_TXB_ECC_DB_ERR |
  1643. PCC_SM_ERR_ALARM | PCC_WR_ERR_ALARM |
  1644. PCC_N_SERR | PCC_6_COF_OV_ERR |
  1645. PCC_7_COF_OV_ERR | PCC_6_LSO_OV_ERR |
  1646. PCC_7_LSO_OV_ERR | PCC_FB_ECC_SG_ERR |
  1647. PCC_TXB_ECC_SG_ERR, flag, &bar0->pcc_err_mask);
  1648. do_s2io_write_bits(TTI_SM_ERR_ALARM | TTI_ECC_SG_ERR |
  1649. TTI_ECC_DB_ERR, flag, &bar0->tti_err_mask);
  1650. do_s2io_write_bits(LSO6_ABORT | LSO7_ABORT |
  1651. LSO6_SM_ERR_ALARM | LSO7_SM_ERR_ALARM |
  1652. LSO6_SEND_OFLOW | LSO7_SEND_OFLOW,
  1653. flag, &bar0->lso_err_mask);
  1654. do_s2io_write_bits(TPA_SM_ERR_ALARM | TPA_TX_FRM_DROP,
  1655. flag, &bar0->tpa_err_mask);
  1656. do_s2io_write_bits(SM_SM_ERR_ALARM, flag, &bar0->sm_err_mask);
  1657. }
  1658. if (mask & TX_MAC_INTR) {
  1659. gen_int_mask |= TXMAC_INT_M;
  1660. do_s2io_write_bits(MAC_INT_STATUS_TMAC_INT, flag,
  1661. &bar0->mac_int_mask);
  1662. do_s2io_write_bits(TMAC_TX_BUF_OVRN | TMAC_TX_SM_ERR |
  1663. TMAC_ECC_SG_ERR | TMAC_ECC_DB_ERR |
  1664. TMAC_DESC_ECC_SG_ERR | TMAC_DESC_ECC_DB_ERR,
  1665. flag, &bar0->mac_tmac_err_mask);
  1666. }
  1667. if (mask & TX_XGXS_INTR) {
  1668. gen_int_mask |= TXXGXS_INT_M;
  1669. do_s2io_write_bits(XGXS_INT_STATUS_TXGXS, flag,
  1670. &bar0->xgxs_int_mask);
  1671. do_s2io_write_bits(TXGXS_ESTORE_UFLOW | TXGXS_TX_SM_ERR |
  1672. TXGXS_ECC_SG_ERR | TXGXS_ECC_DB_ERR,
  1673. flag, &bar0->xgxs_txgxs_err_mask);
  1674. }
  1675. if (mask & RX_DMA_INTR) {
  1676. gen_int_mask |= RXDMA_INT_M;
  1677. do_s2io_write_bits(RXDMA_INT_RC_INT_M | RXDMA_INT_RPA_INT_M |
  1678. RXDMA_INT_RDA_INT_M | RXDMA_INT_RTI_INT_M,
  1679. flag, &bar0->rxdma_int_mask);
  1680. do_s2io_write_bits(RC_PRCn_ECC_DB_ERR | RC_FTC_ECC_DB_ERR |
  1681. RC_PRCn_SM_ERR_ALARM | RC_FTC_SM_ERR_ALARM |
  1682. RC_PRCn_ECC_SG_ERR | RC_FTC_ECC_SG_ERR |
  1683. RC_RDA_FAIL_WR_Rn, flag, &bar0->rc_err_mask);
  1684. do_s2io_write_bits(PRC_PCI_AB_RD_Rn | PRC_PCI_AB_WR_Rn |
  1685. PRC_PCI_AB_F_WR_Rn | PRC_PCI_DP_RD_Rn |
  1686. PRC_PCI_DP_WR_Rn | PRC_PCI_DP_F_WR_Rn, flag,
  1687. &bar0->prc_pcix_err_mask);
  1688. do_s2io_write_bits(RPA_SM_ERR_ALARM | RPA_CREDIT_ERR |
  1689. RPA_ECC_SG_ERR | RPA_ECC_DB_ERR, flag,
  1690. &bar0->rpa_err_mask);
  1691. do_s2io_write_bits(RDA_RXDn_ECC_DB_ERR | RDA_FRM_ECC_DB_N_AERR |
  1692. RDA_SM1_ERR_ALARM | RDA_SM0_ERR_ALARM |
  1693. RDA_RXD_ECC_DB_SERR | RDA_RXDn_ECC_SG_ERR |
  1694. RDA_FRM_ECC_SG_ERR | RDA_MISC_ERR|RDA_PCIX_ERR,
  1695. flag, &bar0->rda_err_mask);
  1696. do_s2io_write_bits(RTI_SM_ERR_ALARM |
  1697. RTI_ECC_SG_ERR | RTI_ECC_DB_ERR,
  1698. flag, &bar0->rti_err_mask);
  1699. }
  1700. if (mask & RX_MAC_INTR) {
  1701. gen_int_mask |= RXMAC_INT_M;
  1702. do_s2io_write_bits(MAC_INT_STATUS_RMAC_INT, flag,
  1703. &bar0->mac_int_mask);
  1704. do_s2io_write_bits(RMAC_RX_BUFF_OVRN | RMAC_RX_SM_ERR |
  1705. RMAC_UNUSED_INT | RMAC_SINGLE_ECC_ERR |
  1706. RMAC_DOUBLE_ECC_ERR |
  1707. RMAC_LINK_STATE_CHANGE_INT,
  1708. flag, &bar0->mac_rmac_err_mask);
  1709. }
  1710. if (mask & RX_XGXS_INTR)
  1711. {
  1712. gen_int_mask |= RXXGXS_INT_M;
  1713. do_s2io_write_bits(XGXS_INT_STATUS_RXGXS, flag,
  1714. &bar0->xgxs_int_mask);
  1715. do_s2io_write_bits(RXGXS_ESTORE_OFLOW | RXGXS_RX_SM_ERR, flag,
  1716. &bar0->xgxs_rxgxs_err_mask);
  1717. }
  1718. if (mask & MC_INTR) {
  1719. gen_int_mask |= MC_INT_M;
  1720. do_s2io_write_bits(MC_INT_MASK_MC_INT, flag, &bar0->mc_int_mask);
  1721. do_s2io_write_bits(MC_ERR_REG_SM_ERR | MC_ERR_REG_ECC_ALL_SNG |
  1722. MC_ERR_REG_ECC_ALL_DBL | PLL_LOCK_N, flag,
  1723. &bar0->mc_err_mask);
  1724. }
  1725. nic->general_int_mask = gen_int_mask;
  1726. /* Remove this line when alarm interrupts are enabled */
  1727. nic->general_int_mask = 0;
  1728. }
  1729. /**
  1730. * en_dis_able_nic_intrs - Enable or Disable the interrupts
  1731. * @nic: device private variable,
  1732. * @mask: A mask indicating which Intr block must be modified and,
  1733. * @flag: A flag indicating whether to enable or disable the Intrs.
  1734. * Description: This function will either disable or enable the interrupts
  1735. * depending on the flag argument. The mask argument can be used to
  1736. * enable/disable any Intr block.
  1737. * Return Value: NONE.
  1738. */
  1739. static void en_dis_able_nic_intrs(struct s2io_nic *nic, u16 mask, int flag)
  1740. {
  1741. struct XENA_dev_config __iomem *bar0 = nic->bar0;
  1742. register u64 temp64 = 0, intr_mask = 0;
  1743. intr_mask = nic->general_int_mask;
  1744. /* Top level interrupt classification */
  1745. /* PIC Interrupts */
  1746. if (mask & TX_PIC_INTR) {
  1747. /* Enable PIC Intrs in the general intr mask register */
  1748. intr_mask |= TXPIC_INT_M;
  1749. if (flag == ENABLE_INTRS) {
  1750. /*
  1751. * If Hercules adapter enable GPIO otherwise
  1752. * disable all PCIX, Flash, MDIO, IIC and GPIO
  1753. * interrupts for now.
  1754. * TODO
  1755. */
  1756. if (s2io_link_fault_indication(nic) ==
  1757. LINK_UP_DOWN_INTERRUPT ) {
  1758. do_s2io_write_bits(PIC_INT_GPIO, flag,
  1759. &bar0->pic_int_mask);
  1760. do_s2io_write_bits(GPIO_INT_MASK_LINK_UP, flag,
  1761. &bar0->gpio_int_mask);
  1762. } else
  1763. writeq(DISABLE_ALL_INTRS, &bar0->pic_int_mask);
  1764. } else if (flag == DISABLE_INTRS) {
  1765. /*
  1766. * Disable PIC Intrs in the general
  1767. * intr mask register
  1768. */
  1769. writeq(DISABLE_ALL_INTRS, &bar0->pic_int_mask);
  1770. }
  1771. }
  1772. /* Tx traffic interrupts */
  1773. if (mask & TX_TRAFFIC_INTR) {
  1774. intr_mask |= TXTRAFFIC_INT_M;
  1775. if (flag == ENABLE_INTRS) {
  1776. /*
  1777. * Enable all the Tx side interrupts
  1778. * writing 0 Enables all 64 TX interrupt levels
  1779. */
  1780. writeq(0x0, &bar0->tx_traffic_mask);
  1781. } else if (flag == DISABLE_INTRS) {
  1782. /*
  1783. * Disable Tx Traffic Intrs in the general intr mask
  1784. * register.
  1785. */
  1786. writeq(DISABLE_ALL_INTRS, &bar0->tx_traffic_mask);
  1787. }
  1788. }
  1789. /* Rx traffic interrupts */
  1790. if (mask & RX_TRAFFIC_INTR) {
  1791. intr_mask |= RXTRAFFIC_INT_M;
  1792. if (flag == ENABLE_INTRS) {
  1793. /* writing 0 Enables all 8 RX interrupt levels */
  1794. writeq(0x0, &bar0->rx_traffic_mask);
  1795. } else if (flag == DISABLE_INTRS) {
  1796. /*
  1797. * Disable Rx Traffic Intrs in the general intr mask
  1798. * register.
  1799. */
  1800. writeq(DISABLE_ALL_INTRS, &bar0->rx_traffic_mask);
  1801. }
  1802. }
  1803. temp64 = readq(&bar0->general_int_mask);
  1804. if (flag == ENABLE_INTRS)
  1805. temp64 &= ~((u64) intr_mask);
  1806. else
  1807. temp64 = DISABLE_ALL_INTRS;
  1808. writeq(temp64, &bar0->general_int_mask);
  1809. nic->general_int_mask = readq(&bar0->general_int_mask);
  1810. }
  1811. /**
  1812. * verify_pcc_quiescent- Checks for PCC quiescent state
  1813. * Return: 1 If PCC is quiescence
  1814. * 0 If PCC is not quiescence
  1815. */
  1816. static int verify_pcc_quiescent(struct s2io_nic *sp, int flag)
  1817. {
  1818. int ret = 0, herc;
  1819. struct XENA_dev_config __iomem *bar0 = sp->bar0;
  1820. u64 val64 = readq(&bar0->adapter_status);
  1821. herc = (sp->device_type == XFRAME_II_DEVICE);
  1822. if (flag == FALSE) {
  1823. if ((!herc && (sp->pdev->revision >= 4)) || herc) {
  1824. if (!(val64 & ADAPTER_STATUS_RMAC_PCC_IDLE))
  1825. ret = 1;
  1826. } else {
  1827. if (!(val64 & ADAPTER_STATUS_RMAC_PCC_FOUR_IDLE))
  1828. ret = 1;
  1829. }
  1830. } else {
  1831. if ((!herc && (sp->pdev->revision >= 4)) || herc) {
  1832. if (((val64 & ADAPTER_STATUS_RMAC_PCC_IDLE) ==
  1833. ADAPTER_STATUS_RMAC_PCC_IDLE))
  1834. ret = 1;
  1835. } else {
  1836. if (((val64 & ADAPTER_STATUS_RMAC_PCC_FOUR_IDLE) ==
  1837. ADAPTER_STATUS_RMAC_PCC_FOUR_IDLE))
  1838. ret = 1;
  1839. }
  1840. }
  1841. return ret;
  1842. }
  1843. /**
  1844. * verify_xena_quiescence - Checks whether the H/W is ready
  1845. * Description: Returns whether the H/W is ready to go or not. Depending
  1846. * on whether adapter enable bit was written or not the comparison
  1847. * differs and the calling function passes the input argument flag to
  1848. * indicate this.
  1849. * Return: 1 If xena is quiescence
  1850. * 0 If Xena is not quiescence
  1851. */
  1852. static int verify_xena_quiescence(struct s2io_nic *sp)
  1853. {
  1854. int mode;
  1855. struct XENA_dev_config __iomem *bar0 = sp->bar0;
  1856. u64 val64 = readq(&bar0->adapter_status);
  1857. mode = s2io_verify_pci_mode(sp);
  1858. if (!(val64 & ADAPTER_STATUS_TDMA_READY)) {
  1859. DBG_PRINT(ERR_DBG, "%s", "TDMA is not ready!");
  1860. return 0;
  1861. }
  1862. if (!(val64 & ADAPTER_STATUS_RDMA_READY)) {
  1863. DBG_PRINT(ERR_DBG, "%s", "RDMA is not ready!");
  1864. return 0;
  1865. }
  1866. if (!(val64 & ADAPTER_STATUS_PFC_READY)) {
  1867. DBG_PRINT(ERR_DBG, "%s", "PFC is not ready!");
  1868. return 0;
  1869. }
  1870. if (!(val64 & ADAPTER_STATUS_TMAC_BUF_EMPTY)) {
  1871. DBG_PRINT(ERR_DBG, "%s", "TMAC BUF is not empty!");
  1872. return 0;
  1873. }
  1874. if (!(val64 & ADAPTER_STATUS_PIC_QUIESCENT)) {
  1875. DBG_PRINT(ERR_DBG, "%s", "PIC is not QUIESCENT!");
  1876. return 0;
  1877. }
  1878. if (!(val64 & ADAPTER_STATUS_MC_DRAM_READY)) {
  1879. DBG_PRINT(ERR_DBG, "%s", "MC_DRAM is not ready!");
  1880. return 0;
  1881. }
  1882. if (!(val64 & ADAPTER_STATUS_MC_QUEUES_READY)) {
  1883. DBG_PRINT(ERR_DBG, "%s", "MC_QUEUES is not ready!");
  1884. return 0;
  1885. }
  1886. if (!(val64 & ADAPTER_STATUS_M_PLL_LOCK)) {
  1887. DBG_PRINT(ERR_DBG, "%s", "M_PLL is not locked!");
  1888. return 0;
  1889. }
  1890. /*
  1891. * In PCI 33 mode, the P_PLL is not used, and therefore,
  1892. * the the P_PLL_LOCK bit in the adapter_status register will
  1893. * not be asserted.
  1894. */
  1895. if (!(val64 & ADAPTER_STATUS_P_PLL_LOCK) &&
  1896. sp->device_type == XFRAME_II_DEVICE && mode !=
  1897. PCI_MODE_PCI_33) {
  1898. DBG_PRINT(ERR_DBG, "%s", "P_PLL is not locked!");
  1899. return 0;
  1900. }
  1901. if (!((val64 & ADAPTER_STATUS_RC_PRC_QUIESCENT) ==
  1902. ADAPTER_STATUS_RC_PRC_QUIESCENT)) {
  1903. DBG_PRINT(ERR_DBG, "%s", "RC_PRC is not QUIESCENT!");
  1904. return 0;
  1905. }
  1906. return 1;
  1907. }
  1908. /**
  1909. * fix_mac_address - Fix for Mac addr problem on Alpha platforms
  1910. * @sp: Pointer to device specifc structure
  1911. * Description :
  1912. * New procedure to clear mac address reading problems on Alpha platforms
  1913. *
  1914. */
  1915. static void fix_mac_address(struct s2io_nic * sp)
  1916. {
  1917. struct XENA_dev_config __iomem *bar0 = sp->bar0;
  1918. u64 val64;
  1919. int i = 0;
  1920. while (fix_mac[i] != END_SIGN) {
  1921. writeq(fix_mac[i++], &bar0->gpio_control);
  1922. udelay(10);
  1923. val64 = readq(&bar0->gpio_control);
  1924. }
  1925. }
  1926. /**
  1927. * start_nic - Turns the device on
  1928. * @nic : device private variable.
  1929. * Description:
  1930. * This function actually turns the device on. Before this function is
  1931. * called,all Registers are configured from their reset states
  1932. * and shared memory is allocated but the NIC is still quiescent. On
  1933. * calling this function, the device interrupts are cleared and the NIC is
  1934. * literally switched on by writing into the adapter control register.
  1935. * Return Value:
  1936. * SUCCESS on success and -1 on failure.
  1937. */
  1938. static int start_nic(struct s2io_nic *nic)
  1939. {
  1940. struct XENA_dev_config __iomem *bar0 = nic->bar0;
  1941. struct net_device *dev = nic->dev;
  1942. register u64 val64 = 0;
  1943. u16 subid, i;
  1944. struct mac_info *mac_control;
  1945. struct config_param *config;
  1946. mac_control = &nic->mac_control;
  1947. config = &nic->config;
  1948. /* PRC Initialization and configuration */
  1949. for (i = 0; i < config->rx_ring_num; i++) {
  1950. writeq((u64) mac_control->rings[i].rx_blocks[0].block_dma_addr,
  1951. &bar0->prc_rxd0_n[i]);
  1952. val64 = readq(&bar0->prc_ctrl_n[i]);
  1953. if (nic->rxd_mode == RXD_MODE_1)
  1954. val64 |= PRC_CTRL_RC_ENABLED;
  1955. else
  1956. val64 |= PRC_CTRL_RC_ENABLED | PRC_CTRL_RING_MODE_3;
  1957. if (nic->device_type == XFRAME_II_DEVICE)
  1958. val64 |= PRC_CTRL_GROUP_READS;
  1959. val64 &= ~PRC_CTRL_RXD_BACKOFF_INTERVAL(0xFFFFFF);
  1960. val64 |= PRC_CTRL_RXD_BACKOFF_INTERVAL(0x1000);
  1961. writeq(val64, &bar0->prc_ctrl_n[i]);
  1962. }
  1963. if (nic->rxd_mode == RXD_MODE_3B) {
  1964. /* Enabling 2 buffer mode by writing into Rx_pa_cfg reg. */
  1965. val64 = readq(&bar0->rx_pa_cfg);
  1966. val64 |= RX_PA_CFG_IGNORE_L2_ERR;
  1967. writeq(val64, &bar0->rx_pa_cfg);
  1968. }
  1969. if (vlan_tag_strip == 0) {
  1970. val64 = readq(&bar0->rx_pa_cfg);
  1971. val64 &= ~RX_PA_CFG_STRIP_VLAN_TAG;
  1972. writeq(val64, &bar0->rx_pa_cfg);
  1973. vlan_strip_flag = 0;
  1974. }
  1975. /*
  1976. * Enabling MC-RLDRAM. After enabling the device, we timeout
  1977. * for around 100ms, which is approximately the time required
  1978. * for the device to be ready for operation.
  1979. */
  1980. val64 = readq(&bar0->mc_rldram_mrs);
  1981. val64 |= MC_RLDRAM_QUEUE_SIZE_ENABLE | MC_RLDRAM_MRS_ENABLE;
  1982. SPECIAL_REG_WRITE(val64, &bar0->mc_rldram_mrs, UF);
  1983. val64 = readq(&bar0->mc_rldram_mrs);
  1984. msleep(100); /* Delay by around 100 ms. */
  1985. /* Enabling ECC Protection. */
  1986. val64 = readq(&bar0->adapter_control);
  1987. val64 &= ~ADAPTER_ECC_EN;
  1988. writeq(val64, &bar0->adapter_control);
  1989. /*
  1990. * Verify if the device is ready to be enabled, if so enable
  1991. * it.
  1992. */
  1993. val64 = readq(&bar0->adapter_status);
  1994. if (!verify_xena_quiescence(nic)) {
  1995. DBG_PRINT(ERR_DBG, "%s: device is not ready, ", dev->name);
  1996. DBG_PRINT(ERR_DBG, "Adapter status reads: 0x%llx\n",
  1997. (unsigned long long) val64);
  1998. return FAILURE;
  1999. }
  2000. /*
  2001. * With some switches, link might be already up at this point.
  2002. * Because of this weird behavior, when we enable laser,
  2003. * we may not get link. We need to handle this. We cannot
  2004. * figure out which switch is misbehaving. So we are forced to
  2005. * make a global change.
  2006. */
  2007. /* Enabling Laser. */
  2008. val64 = readq(&bar0->adapter_control);
  2009. val64 |= ADAPTER_EOI_TX_ON;
  2010. writeq(val64, &bar0->adapter_control);
  2011. if (s2io_link_fault_indication(nic) == MAC_RMAC_ERR_TIMER) {
  2012. /*
  2013. * Dont see link state interrupts initally on some switches,
  2014. * so directly scheduling the link state task here.
  2015. */
  2016. schedule_work(&nic->set_link_task);
  2017. }
  2018. /* SXE-002: Initialize link and activity LED */
  2019. subid = nic->pdev->subsystem_device;
  2020. if (((subid & 0xFF) >= 0x07) &&
  2021. (nic->device_type == XFRAME_I_DEVICE)) {
  2022. val64 = readq(&bar0->gpio_control);
  2023. val64 |= 0x0000800000000000ULL;
  2024. writeq(val64, &bar0->gpio_control);
  2025. val64 = 0x0411040400000000ULL;
  2026. writeq(val64, (void __iomem *)bar0 + 0x2700);
  2027. }
  2028. return SUCCESS;
  2029. }
  2030. /**
  2031. * s2io_txdl_getskb - Get the skb from txdl, unmap and return skb
  2032. */
  2033. static struct sk_buff *s2io_txdl_getskb(struct fifo_info *fifo_data, struct \
  2034. TxD *txdlp, int get_off)
  2035. {
  2036. struct s2io_nic *nic = fifo_data->nic;
  2037. struct sk_buff *skb;
  2038. struct TxD *txds;
  2039. u16 j, frg_cnt;
  2040. txds = txdlp;
  2041. if (txds->Host_Control == (u64)(long)nic->ufo_in_band_v) {
  2042. pci_unmap_single(nic->pdev, (dma_addr_t)
  2043. txds->Buffer_Pointer, sizeof(u64),
  2044. PCI_DMA_TODEVICE);
  2045. txds++;
  2046. }
  2047. skb = (struct sk_buff *) ((unsigned long)
  2048. txds->Host_Control);
  2049. if (!skb) {
  2050. memset(txdlp, 0, (sizeof(struct TxD) * fifo_data->max_txds));
  2051. return NULL;
  2052. }
  2053. pci_unmap_single(nic->pdev, (dma_addr_t)
  2054. txds->Buffer_Pointer,
  2055. skb->len - skb->data_len,
  2056. PCI_DMA_TODEVICE);
  2057. frg_cnt = skb_shinfo(skb)->nr_frags;
  2058. if (frg_cnt) {
  2059. txds++;
  2060. for (j = 0; j < frg_cnt; j++, txds++) {
  2061. skb_frag_t *frag = &skb_shinfo(skb)->frags[j];
  2062. if (!txds->Buffer_Pointer)
  2063. break;
  2064. pci_unmap_page(nic->pdev, (dma_addr_t)
  2065. txds->Buffer_Pointer,
  2066. frag->size, PCI_DMA_TODEVICE);
  2067. }
  2068. }
  2069. memset(txdlp,0, (sizeof(struct TxD) * fifo_data->max_txds));
  2070. return(skb);
  2071. }
  2072. /**
  2073. * free_tx_buffers - Free all queued Tx buffers
  2074. * @nic : device private variable.
  2075. * Description:
  2076. * Free all queued Tx buffers.
  2077. * Return Value: void
  2078. */
  2079. static void free_tx_buffers(struct s2io_nic *nic)
  2080. {
  2081. struct net_device *dev = nic->dev;
  2082. struct sk_buff *skb;
  2083. struct TxD *txdp;
  2084. int i, j;
  2085. struct mac_info *mac_control;
  2086. struct config_param *config;
  2087. int cnt = 0;
  2088. mac_control = &nic->mac_control;
  2089. config = &nic->config;
  2090. for (i = 0; i < config->tx_fifo_num; i++) {
  2091. for (j = 0; j < config->tx_cfg[i].fifo_len - 1; j++) {
  2092. txdp = (struct TxD *) \
  2093. mac_control->fifos[i].list_info[j].list_virt_addr;
  2094. skb = s2io_txdl_getskb(&mac_control->fifos[i], txdp, j);
  2095. if (skb) {
  2096. nic->mac_control.stats_info->sw_stat.mem_freed
  2097. += skb->truesize;
  2098. dev_kfree_skb(skb);
  2099. cnt++;
  2100. }
  2101. }
  2102. DBG_PRINT(INTR_DBG,
  2103. "%s:forcibly freeing %d skbs on FIFO%d\n",
  2104. dev->name, cnt, i);
  2105. mac_control->fifos[i].tx_curr_get_info.offset = 0;
  2106. mac_control->fifos[i].tx_curr_put_info.offset = 0;
  2107. }
  2108. }
  2109. /**
  2110. * stop_nic - To stop the nic
  2111. * @nic ; device private variable.
  2112. * Description:
  2113. * This function does exactly the opposite of what the start_nic()
  2114. * function does. This function is called to stop the device.
  2115. * Return Value:
  2116. * void.
  2117. */
  2118. static void stop_nic(struct s2io_nic *nic)
  2119. {
  2120. struct XENA_dev_config __iomem *bar0 = nic->bar0;
  2121. register u64 val64 = 0;
  2122. u16 interruptible;
  2123. struct mac_info *mac_control;
  2124. struct config_param *config;
  2125. mac_control = &nic->mac_control;
  2126. config = &nic->config;
  2127. /* Disable all interrupts */
  2128. en_dis_err_alarms(nic, ENA_ALL_INTRS, DISABLE_INTRS);
  2129. interruptible = TX_TRAFFIC_INTR | RX_TRAFFIC_INTR;
  2130. interruptible |= TX_PIC_INTR;
  2131. en_dis_able_nic_intrs(nic, interruptible, DISABLE_INTRS);
  2132. /* Clearing Adapter_En bit of ADAPTER_CONTROL Register */
  2133. val64 = readq(&bar0->adapter_control);
  2134. val64 &= ~(ADAPTER_CNTL_EN);
  2135. writeq(val64, &bar0->adapter_control);
  2136. }
  2137. /**
  2138. * fill_rx_buffers - Allocates the Rx side skbs
  2139. * @nic: device private variable
  2140. * @ring_no: ring number
  2141. * Description:
  2142. * The function allocates Rx side skbs and puts the physical
  2143. * address of these buffers into the RxD buffer pointers, so that the NIC
  2144. * can DMA the received frame into these locations.
  2145. * The NIC supports 3 receive modes, viz
  2146. * 1. single buffer,
  2147. * 2. three buffer and
  2148. * 3. Five buffer modes.
  2149. * Each mode defines how many fragments the received frame will be split
  2150. * up into by the NIC. The frame is split into L3 header, L4 Header,
  2151. * L4 payload in three buffer mode and in 5 buffer mode, L4 payload itself
  2152. * is split into 3 fragments. As of now only single buffer mode is
  2153. * supported.
  2154. * Return Value:
  2155. * SUCCESS on success or an appropriate -ve value on failure.
  2156. */
  2157. static int fill_rx_buffers(struct s2io_nic *nic, int ring_no)
  2158. {
  2159. struct net_device *dev = nic->dev;
  2160. struct sk_buff *skb;
  2161. struct RxD_t *rxdp;
  2162. int off, off1, size, block_no, block_no1;
  2163. u32 alloc_tab = 0;
  2164. u32 alloc_cnt;
  2165. struct mac_info *mac_control;
  2166. struct config_param *config;
  2167. u64 tmp;
  2168. struct buffAdd *ba;
  2169. unsigned long flags;
  2170. struct RxD_t *first_rxdp = NULL;
  2171. u64 Buffer0_ptr = 0, Buffer1_ptr = 0;
  2172. struct RxD1 *rxdp1;
  2173. struct RxD3 *rxdp3;
  2174. struct swStat *stats = &nic->mac_control.stats_info->sw_stat;
  2175. mac_control = &nic->mac_control;
  2176. config = &nic->config;
  2177. alloc_cnt = mac_control->rings[ring_no].pkt_cnt -
  2178. atomic_read(&nic->rx_bufs_left[ring_no]);
  2179. block_no1 = mac_control->rings[ring_no].rx_curr_get_info.block_index;
  2180. off1 = mac_control->rings[ring_no].rx_curr_get_info.offset;
  2181. while (alloc_tab < alloc_cnt) {
  2182. block_no = mac_control->rings[ring_no].rx_curr_put_info.
  2183. block_index;
  2184. off = mac_control->rings[ring_no].rx_curr_put_info.offset;
  2185. rxdp = mac_control->rings[ring_no].
  2186. rx_blocks[block_no].rxds[off].virt_addr;
  2187. if ((block_no == block_no1) && (off == off1) &&
  2188. (rxdp->Host_Control)) {
  2189. DBG_PRINT(INTR_DBG, "%s: Get and Put",
  2190. dev->name);
  2191. DBG_PRINT(INTR_DBG, " info equated\n");
  2192. goto end;
  2193. }
  2194. if (off && (off == rxd_count[nic->rxd_mode])) {
  2195. mac_control->rings[ring_no].rx_curr_put_info.
  2196. block_index++;
  2197. if (mac_control->rings[ring_no].rx_curr_put_info.
  2198. block_index == mac_control->rings[ring_no].
  2199. block_count)
  2200. mac_control->rings[ring_no].rx_curr_put_info.
  2201. block_index = 0;
  2202. block_no = mac_control->rings[ring_no].
  2203. rx_curr_put_info.block_index;
  2204. if (off == rxd_count[nic->rxd_mode])
  2205. off = 0;
  2206. mac_control->rings[ring_no].rx_curr_put_info.
  2207. offset = off;
  2208. rxdp = mac_control->rings[ring_no].
  2209. rx_blocks[block_no].block_virt_addr;
  2210. DBG_PRINT(INTR_DBG, "%s: Next block at: %p\n",
  2211. dev->name, rxdp);
  2212. }
  2213. if(!napi) {
  2214. spin_lock_irqsave(&nic->put_lock, flags);
  2215. mac_control->rings[ring_no].put_pos =
  2216. (block_no * (rxd_count[nic->rxd_mode] + 1)) + off;
  2217. spin_unlock_irqrestore(&nic->put_lock, flags);
  2218. } else {
  2219. mac_control->rings[ring_no].put_pos =
  2220. (block_no * (rxd_count[nic->rxd_mode] + 1)) + off;
  2221. }
  2222. if ((rxdp->Control_1 & RXD_OWN_XENA) &&
  2223. ((nic->rxd_mode == RXD_MODE_3B) &&
  2224. (rxdp->Control_2 & s2BIT(0)))) {
  2225. mac_control->rings[ring_no].rx_curr_put_info.
  2226. offset = off;
  2227. goto end;
  2228. }
  2229. /* calculate size of skb based on ring mode */
  2230. size = dev->mtu + HEADER_ETHERNET_II_802_3_SIZE +
  2231. HEADER_802_2_SIZE + HEADER_SNAP_SIZE;
  2232. if (nic->rxd_mode == RXD_MODE_1)
  2233. size += NET_IP_ALIGN;
  2234. else
  2235. size = dev->mtu + ALIGN_SIZE + BUF0_LEN + 4;
  2236. /* allocate skb */
  2237. skb = dev_alloc_skb(size);
  2238. if(!skb) {
  2239. DBG_PRINT(INFO_DBG, "%s: Out of ", dev->name);
  2240. DBG_PRINT(INFO_DBG, "memory to allocate SKBs\n");
  2241. if (first_rxdp) {
  2242. wmb();
  2243. first_rxdp->Control_1 |= RXD_OWN_XENA;
  2244. }
  2245. nic->mac_control.stats_info->sw_stat. \
  2246. mem_alloc_fail_cnt++;
  2247. return -ENOMEM ;
  2248. }
  2249. nic->mac_control.stats_info->sw_stat.mem_allocated
  2250. += skb->truesize;
  2251. if (nic->rxd_mode == RXD_MODE_1) {
  2252. /* 1 buffer mode - normal operation mode */
  2253. rxdp1 = (struct RxD1*)rxdp;
  2254. memset(rxdp, 0, sizeof(struct RxD1));
  2255. skb_reserve(skb, NET_IP_ALIGN);
  2256. rxdp1->Buffer0_ptr = pci_map_single
  2257. (nic->pdev, skb->data, size - NET_IP_ALIGN,
  2258. PCI_DMA_FROMDEVICE);
  2259. if( (rxdp1->Buffer0_ptr == 0) ||
  2260. (rxdp1->Buffer0_ptr ==
  2261. DMA_ERROR_CODE))
  2262. goto pci_map_failed;
  2263. rxdp->Control_2 =
  2264. SET_BUFFER0_SIZE_1(size - NET_IP_ALIGN);
  2265. } else if (nic->rxd_mode == RXD_MODE_3B) {
  2266. /*
  2267. * 2 buffer mode -
  2268. * 2 buffer mode provides 128
  2269. * byte aligned receive buffers.
  2270. */
  2271. rxdp3 = (struct RxD3*)rxdp;
  2272. /* save buffer pointers to avoid frequent dma mapping */
  2273. Buffer0_ptr = rxdp3->Buffer0_ptr;
  2274. Buffer1_ptr = rxdp3->Buffer1_ptr;
  2275. memset(rxdp, 0, sizeof(struct RxD3));
  2276. /* restore the buffer pointers for dma sync*/
  2277. rxdp3->Buffer0_ptr = Buffer0_ptr;
  2278. rxdp3->Buffer1_ptr = Buffer1_ptr;
  2279. ba = &mac_control->rings[ring_no].ba[block_no][off];
  2280. skb_reserve(skb, BUF0_LEN);
  2281. tmp = (u64)(unsigned long) skb->data;
  2282. tmp += ALIGN_SIZE;
  2283. tmp &= ~ALIGN_SIZE;
  2284. skb->data = (void *) (unsigned long)tmp;
  2285. skb_reset_tail_pointer(skb);
  2286. if (!(rxdp3->Buffer0_ptr))
  2287. rxdp3->Buffer0_ptr =
  2288. pci_map_single(nic->pdev, ba->ba_0, BUF0_LEN,
  2289. PCI_DMA_FROMDEVICE);
  2290. else
  2291. pci_dma_sync_single_for_device(nic->pdev,
  2292. (dma_addr_t) rxdp3->Buffer0_ptr,
  2293. BUF0_LEN, PCI_DMA_FROMDEVICE);
  2294. if( (rxdp3->Buffer0_ptr == 0) ||
  2295. (rxdp3->Buffer0_ptr == DMA_ERROR_CODE))
  2296. goto pci_map_failed;
  2297. rxdp->Control_2 = SET_BUFFER0_SIZE_3(BUF0_LEN);
  2298. if (nic->rxd_mode == RXD_MODE_3B) {
  2299. /* Two buffer mode */
  2300. /*
  2301. * Buffer2 will have L3/L4 header plus
  2302. * L4 payload
  2303. */
  2304. rxdp3->Buffer2_ptr = pci_map_single
  2305. (nic->pdev, skb->data, dev->mtu + 4,
  2306. PCI_DMA_FROMDEVICE);
  2307. if( (rxdp3->Buffer2_ptr == 0) ||
  2308. (rxdp3->Buffer2_ptr == DMA_ERROR_CODE))
  2309. goto pci_map_failed;
  2310. rxdp3->Buffer1_ptr =
  2311. pci_map_single(nic->pdev,
  2312. ba->ba_1, BUF1_LEN,
  2313. PCI_DMA_FROMDEVICE);
  2314. if( (rxdp3->Buffer1_ptr == 0) ||
  2315. (rxdp3->Buffer1_ptr == DMA_ERROR_CODE)) {
  2316. pci_unmap_single
  2317. (nic->pdev,
  2318. (dma_addr_t)rxdp3->Buffer2_ptr,
  2319. dev->mtu + 4,
  2320. PCI_DMA_FROMDEVICE);
  2321. goto pci_map_failed;
  2322. }
  2323. rxdp->Control_2 |= SET_BUFFER1_SIZE_3(1);
  2324. rxdp->Control_2 |= SET_BUFFER2_SIZE_3
  2325. (dev->mtu + 4);
  2326. }
  2327. rxdp->Control_2 |= s2BIT(0);
  2328. }
  2329. rxdp->Host_Control = (unsigned long) (skb);
  2330. if (alloc_tab & ((1 << rxsync_frequency) - 1))
  2331. rxdp->Control_1 |= RXD_OWN_XENA;
  2332. off++;
  2333. if (off == (rxd_count[nic->rxd_mode] + 1))
  2334. off = 0;
  2335. mac_control->rings[ring_no].rx_curr_put_info.offset = off;
  2336. rxdp->Control_2 |= SET_RXD_MARKER;
  2337. if (!(alloc_tab & ((1 << rxsync_frequency) - 1))) {
  2338. if (first_rxdp) {
  2339. wmb();
  2340. first_rxdp->Control_1 |= RXD_OWN_XENA;
  2341. }
  2342. first_rxdp = rxdp;
  2343. }
  2344. atomic_inc(&nic->rx_bufs_left[ring_no]);
  2345. alloc_tab++;
  2346. }
  2347. end:
  2348. /* Transfer ownership of first descriptor to adapter just before
  2349. * exiting. Before that, use memory barrier so that ownership
  2350. * and other fields are seen by adapter correctly.
  2351. */
  2352. if (first_rxdp) {
  2353. wmb();
  2354. first_rxdp->Control_1 |= RXD_OWN_XENA;
  2355. }
  2356. return SUCCESS;
  2357. pci_map_failed:
  2358. stats->pci_map_fail_cnt++;
  2359. stats->mem_freed += skb->truesize;
  2360. dev_kfree_skb_irq(skb);
  2361. return -ENOMEM;
  2362. }
  2363. static void free_rxd_blk(struct s2io_nic *sp, int ring_no, int blk)
  2364. {
  2365. struct net_device *dev = sp->dev;
  2366. int j;
  2367. struct sk_buff *skb;
  2368. struct RxD_t *rxdp;
  2369. struct mac_info *mac_control;
  2370. struct buffAdd *ba;
  2371. struct RxD1 *rxdp1;
  2372. struct RxD3 *rxdp3;
  2373. mac_control = &sp->mac_control;
  2374. for (j = 0 ; j < rxd_count[sp->rxd_mode]; j++) {
  2375. rxdp = mac_control->rings[ring_no].
  2376. rx_blocks[blk].rxds[j].virt_addr;
  2377. skb = (struct sk_buff *)
  2378. ((unsigned long) rxdp->Host_Control);
  2379. if (!skb) {
  2380. continue;
  2381. }
  2382. if (sp->rxd_mode == RXD_MODE_1) {
  2383. rxdp1 = (struct RxD1*)rxdp;
  2384. pci_unmap_single(sp->pdev, (dma_addr_t)
  2385. rxdp1->Buffer0_ptr,
  2386. dev->mtu +
  2387. HEADER_ETHERNET_II_802_3_SIZE
  2388. + HEADER_802_2_SIZE +
  2389. HEADER_SNAP_SIZE,
  2390. PCI_DMA_FROMDEVICE);
  2391. memset(rxdp, 0, sizeof(struct RxD1));
  2392. } else if(sp->rxd_mode == RXD_MODE_3B) {
  2393. rxdp3 = (struct RxD3*)rxdp;
  2394. ba = &mac_control->rings[ring_no].
  2395. ba[blk][j];
  2396. pci_unmap_single(sp->pdev, (dma_addr_t)
  2397. rxdp3->Buffer0_ptr,
  2398. BUF0_LEN,
  2399. PCI_DMA_FROMDEVICE);
  2400. pci_unmap_single(sp->pdev, (dma_addr_t)
  2401. rxdp3->Buffer1_ptr,
  2402. BUF1_LEN,
  2403. PCI_DMA_FROMDEVICE);
  2404. pci_unmap_single(sp->pdev, (dma_addr_t)
  2405. rxdp3->Buffer2_ptr,
  2406. dev->mtu + 4,
  2407. PCI_DMA_FROMDEVICE);
  2408. memset(rxdp, 0, sizeof(struct RxD3));
  2409. }
  2410. sp->mac_control.stats_info->sw_stat.mem_freed += skb->truesize;
  2411. dev_kfree_skb(skb);
  2412. atomic_dec(&sp->rx_bufs_left[ring_no]);
  2413. }
  2414. }
  2415. /**
  2416. * free_rx_buffers - Frees all Rx buffers
  2417. * @sp: device private variable.
  2418. * Description:
  2419. * This function will free all Rx buffers allocated by host.
  2420. * Return Value:
  2421. * NONE.
  2422. */
  2423. static void free_rx_buffers(struct s2io_nic *sp)
  2424. {
  2425. struct net_device *dev = sp->dev;
  2426. int i, blk = 0, buf_cnt = 0;
  2427. struct mac_info *mac_control;
  2428. struct config_param *config;
  2429. mac_control = &sp->mac_control;
  2430. config = &sp->config;
  2431. for (i = 0; i < config->rx_ring_num; i++) {
  2432. for (blk = 0; blk < rx_ring_sz[i]; blk++)
  2433. free_rxd_blk(sp,i,blk);
  2434. mac_control->rings[i].rx_curr_put_info.block_index = 0;
  2435. mac_control->rings[i].rx_curr_get_info.block_index = 0;
  2436. mac_control->rings[i].rx_curr_put_info.offset = 0;
  2437. mac_control->rings[i].rx_curr_get_info.offset = 0;
  2438. atomic_set(&sp->rx_bufs_left[i], 0);
  2439. DBG_PRINT(INIT_DBG, "%s:Freed 0x%x Rx Buffers on ring%d\n",
  2440. dev->name, buf_cnt, i);
  2441. }
  2442. }
  2443. /**
  2444. * s2io_poll - Rx interrupt handler for NAPI support
  2445. * @napi : pointer to the napi structure.
  2446. * @budget : The number of packets that were budgeted to be processed
  2447. * during one pass through the 'Poll" function.
  2448. * Description:
  2449. * Comes into picture only if NAPI support has been incorporated. It does
  2450. * the same thing that rx_intr_handler does, but not in a interrupt context
  2451. * also It will process only a given number of packets.
  2452. * Return value:
  2453. * 0 on success and 1 if there are No Rx packets to be processed.
  2454. */
  2455. static int s2io_poll(struct napi_struct *napi, int budget)
  2456. {
  2457. struct s2io_nic *nic = container_of(napi, struct s2io_nic, napi);
  2458. struct net_device *dev = nic->dev;
  2459. int pkt_cnt = 0, org_pkts_to_process;
  2460. struct mac_info *mac_control;
  2461. struct config_param *config;
  2462. struct XENA_dev_config __iomem *bar0 = nic->bar0;
  2463. int i;
  2464. mac_control = &nic->mac_control;
  2465. config = &nic->config;
  2466. nic->pkts_to_process = budget;
  2467. org_pkts_to_process = nic->pkts_to_process;
  2468. writeq(S2IO_MINUS_ONE, &bar0->rx_traffic_int);
  2469. readl(&bar0->rx_traffic_int);
  2470. for (i = 0; i < config->rx_ring_num; i++) {
  2471. rx_intr_handler(&mac_control->rings[i]);
  2472. pkt_cnt = org_pkts_to_process - nic->pkts_to_process;
  2473. if (!nic->pkts_to_process) {
  2474. /* Quota for the current iteration has been met */
  2475. goto no_rx;
  2476. }
  2477. }
  2478. netif_rx_complete(dev, napi);
  2479. for (i = 0; i < config->rx_ring_num; i++) {
  2480. if (fill_rx_buffers(nic, i) == -ENOMEM) {
  2481. DBG_PRINT(INFO_DBG, "%s:Out of memory", dev->name);
  2482. DBG_PRINT(INFO_DBG, " in Rx Poll!!\n");
  2483. break;
  2484. }
  2485. }
  2486. /* Re enable the Rx interrupts. */
  2487. writeq(0x0, &bar0->rx_traffic_mask);
  2488. readl(&bar0->rx_traffic_mask);
  2489. return pkt_cnt;
  2490. no_rx:
  2491. for (i = 0; i < config->rx_ring_num; i++) {
  2492. if (fill_rx_buffers(nic, i) == -ENOMEM) {
  2493. DBG_PRINT(INFO_DBG, "%s:Out of memory", dev->name);
  2494. DBG_PRINT(INFO_DBG, " in Rx Poll!!\n");
  2495. break;
  2496. }
  2497. }
  2498. return pkt_cnt;
  2499. }
  2500. #ifdef CONFIG_NET_POLL_CONTROLLER
  2501. /**
  2502. * s2io_netpoll - netpoll event handler entry point
  2503. * @dev : pointer to the device structure.
  2504. * Description:
  2505. * This function will be called by upper layer to check for events on the
  2506. * interface in situations where interrupts are disabled. It is used for
  2507. * specific in-kernel networking tasks, such as remote consoles and kernel
  2508. * debugging over the network (example netdump in RedHat).
  2509. */
  2510. static void s2io_netpoll(struct net_device *dev)
  2511. {
  2512. struct s2io_nic *nic = dev->priv;
  2513. struct mac_info *mac_control;
  2514. struct config_param *config;
  2515. struct XENA_dev_config __iomem *bar0 = nic->bar0;
  2516. u64 val64 = 0xFFFFFFFFFFFFFFFFULL;
  2517. int i;
  2518. if (pci_channel_offline(nic->pdev))
  2519. return;
  2520. disable_irq(dev->irq);
  2521. mac_control = &nic->mac_control;
  2522. config = &nic->config;
  2523. writeq(val64, &bar0->rx_traffic_int);
  2524. writeq(val64, &bar0->tx_traffic_int);
  2525. /* we need to free up the transmitted skbufs or else netpoll will
  2526. * run out of skbs and will fail and eventually netpoll application such
  2527. * as netdump will fail.
  2528. */
  2529. for (i = 0; i < config->tx_fifo_num; i++)
  2530. tx_intr_handler(&mac_control->fifos[i]);
  2531. /* check for received packet and indicate up to network */
  2532. for (i = 0; i < config->rx_ring_num; i++)
  2533. rx_intr_handler(&mac_control->rings[i]);
  2534. for (i = 0; i < config->rx_ring_num; i++) {
  2535. if (fill_rx_buffers(nic, i) == -ENOMEM) {
  2536. DBG_PRINT(INFO_DBG, "%s:Out of memory", dev->name);
  2537. DBG_PRINT(INFO_DBG, " in Rx Netpoll!!\n");
  2538. break;
  2539. }
  2540. }
  2541. enable_irq(dev->irq);
  2542. return;
  2543. }
  2544. #endif
  2545. /**
  2546. * rx_intr_handler - Rx interrupt handler
  2547. * @nic: device private variable.
  2548. * Description:
  2549. * If the interrupt is because of a received frame or if the
  2550. * receive ring contains fresh as yet un-processed frames,this function is
  2551. * called. It picks out the RxD at which place the last Rx processing had
  2552. * stopped and sends the skb to the OSM's Rx handler and then increments
  2553. * the offset.
  2554. * Return Value:
  2555. * NONE.
  2556. */
  2557. static void rx_intr_handler(struct ring_info *ring_data)
  2558. {
  2559. struct s2io_nic *nic = ring_data->nic;
  2560. struct net_device *dev = (struct net_device *) nic->dev;
  2561. int get_block, put_block, put_offset;
  2562. struct rx_curr_get_info get_info, put_info;
  2563. struct RxD_t *rxdp;
  2564. struct sk_buff *skb;
  2565. int pkt_cnt = 0;
  2566. int i;
  2567. struct RxD1* rxdp1;
  2568. struct RxD3* rxdp3;
  2569. spin_lock(&nic->rx_lock);
  2570. get_info = ring_data->rx_curr_get_info;
  2571. get_block = get_info.block_index;
  2572. memcpy(&put_info, &ring_data->rx_curr_put_info, sizeof(put_info));
  2573. put_block = put_info.block_index;
  2574. rxdp = ring_data->rx_blocks[get_block].rxds[get_info.offset].virt_addr;
  2575. if (!napi) {
  2576. spin_lock(&nic->put_lock);
  2577. put_offset = ring_data->put_pos;
  2578. spin_unlock(&nic->put_lock);
  2579. } else
  2580. put_offset = ring_data->put_pos;
  2581. while (RXD_IS_UP2DT(rxdp)) {
  2582. /*
  2583. * If your are next to put index then it's
  2584. * FIFO full condition
  2585. */
  2586. if ((get_block == put_block) &&
  2587. (get_info.offset + 1) == put_info.offset) {
  2588. DBG_PRINT(INTR_DBG, "%s: Ring Full\n",dev->name);
  2589. break;
  2590. }
  2591. skb = (struct sk_buff *) ((unsigned long)rxdp->Host_Control);
  2592. if (skb == NULL) {
  2593. DBG_PRINT(ERR_DBG, "%s: The skb is ",
  2594. dev->name);
  2595. DBG_PRINT(ERR_DBG, "Null in Rx Intr\n");
  2596. spin_unlock(&nic->rx_lock);
  2597. return;
  2598. }
  2599. if (nic->rxd_mode == RXD_MODE_1) {
  2600. rxdp1 = (struct RxD1*)rxdp;
  2601. pci_unmap_single(nic->pdev, (dma_addr_t)
  2602. rxdp1->Buffer0_ptr,
  2603. dev->mtu +
  2604. HEADER_ETHERNET_II_802_3_SIZE +
  2605. HEADER_802_2_SIZE +
  2606. HEADER_SNAP_SIZE,
  2607. PCI_DMA_FROMDEVICE);
  2608. } else if (nic->rxd_mode == RXD_MODE_3B) {
  2609. rxdp3 = (struct RxD3*)rxdp;
  2610. pci_dma_sync_single_for_cpu(nic->pdev, (dma_addr_t)
  2611. rxdp3->Buffer0_ptr,
  2612. BUF0_LEN, PCI_DMA_FROMDEVICE);
  2613. pci_unmap_single(nic->pdev, (dma_addr_t)
  2614. rxdp3->Buffer2_ptr,
  2615. dev->mtu + 4,
  2616. PCI_DMA_FROMDEVICE);
  2617. }
  2618. prefetch(skb->data);
  2619. rx_osm_handler(ring_data, rxdp);
  2620. get_info.offset++;
  2621. ring_data->rx_curr_get_info.offset = get_info.offset;
  2622. rxdp = ring_data->rx_blocks[get_block].
  2623. rxds[get_info.offset].virt_addr;
  2624. if (get_info.offset == rxd_count[nic->rxd_mode]) {
  2625. get_info.offset = 0;
  2626. ring_data->rx_curr_get_info.offset = get_info.offset;
  2627. get_block++;
  2628. if (get_block == ring_data->block_count)
  2629. get_block = 0;
  2630. ring_data->rx_curr_get_info.block_index = get_block;
  2631. rxdp = ring_data->rx_blocks[get_block].block_virt_addr;
  2632. }
  2633. nic->pkts_to_process -= 1;
  2634. if ((napi) && (!nic->pkts_to_process))
  2635. break;
  2636. pkt_cnt++;
  2637. if ((indicate_max_pkts) && (pkt_cnt > indicate_max_pkts))
  2638. break;
  2639. }
  2640. if (nic->lro) {
  2641. /* Clear all LRO sessions before exiting */
  2642. for (i=0; i<MAX_LRO_SESSIONS; i++) {
  2643. struct lro *lro = &nic->lro0_n[i];
  2644. if (lro->in_use) {
  2645. update_L3L4_header(nic, lro);
  2646. queue_rx_frame(lro->parent);
  2647. clear_lro_session(lro);
  2648. }
  2649. }
  2650. }
  2651. spin_unlock(&nic->rx_lock);
  2652. }
  2653. /**
  2654. * tx_intr_handler - Transmit interrupt handler
  2655. * @nic : device private variable
  2656. * Description:
  2657. * If an interrupt was raised to indicate DMA complete of the
  2658. * Tx packet, this function is called. It identifies the last TxD
  2659. * whose buffer was freed and frees all skbs whose data have already
  2660. * DMA'ed into the NICs internal memory.
  2661. * Return Value:
  2662. * NONE
  2663. */
  2664. static void tx_intr_handler(struct fifo_info *fifo_data)
  2665. {
  2666. struct s2io_nic *nic = fifo_data->nic;
  2667. struct net_device *dev = (struct net_device *) nic->dev;
  2668. struct tx_curr_get_info get_info, put_info;
  2669. struct sk_buff *skb;
  2670. struct TxD *txdlp;
  2671. u8 err_mask;
  2672. get_info = fifo_data->tx_curr_get_info;
  2673. memcpy(&put_info, &fifo_data->tx_curr_put_info, sizeof(put_info));
  2674. txdlp = (struct TxD *) fifo_data->list_info[get_info.offset].
  2675. list_virt_addr;
  2676. while ((!(txdlp->Control_1 & TXD_LIST_OWN_XENA)) &&
  2677. (get_info.offset != put_info.offset) &&
  2678. (txdlp->Host_Control)) {
  2679. /* Check for TxD errors */
  2680. if (txdlp->Control_1 & TXD_T_CODE) {
  2681. unsigned long long err;
  2682. err = txdlp->Control_1 & TXD_T_CODE;
  2683. if (err & 0x1) {
  2684. nic->mac_control.stats_info->sw_stat.
  2685. parity_err_cnt++;
  2686. }
  2687. /* update t_code statistics */
  2688. err_mask = err >> 48;
  2689. switch(err_mask) {
  2690. case 2:
  2691. nic->mac_control.stats_info->sw_stat.
  2692. tx_buf_abort_cnt++;
  2693. break;
  2694. case 3:
  2695. nic->mac_control.stats_info->sw_stat.
  2696. tx_desc_abort_cnt++;
  2697. break;
  2698. case 7:
  2699. nic->mac_control.stats_info->sw_stat.
  2700. tx_parity_err_cnt++;
  2701. break;
  2702. case 10:
  2703. nic->mac_control.stats_info->sw_stat.
  2704. tx_link_loss_cnt++;
  2705. break;
  2706. case 15:
  2707. nic->mac_control.stats_info->sw_stat.
  2708. tx_list_proc_err_cnt++;
  2709. break;
  2710. }
  2711. }
  2712. skb = s2io_txdl_getskb(fifo_data, txdlp, get_info.offset);
  2713. if (skb == NULL) {
  2714. DBG_PRINT(ERR_DBG, "%s: Null skb ",
  2715. __FUNCTION__);
  2716. DBG_PRINT(ERR_DBG, "in Tx Free Intr\n");
  2717. return;
  2718. }
  2719. /* Updating the statistics block */
  2720. nic->stats.tx_bytes += skb->len;
  2721. nic->mac_control.stats_info->sw_stat.mem_freed += skb->truesize;
  2722. dev_kfree_skb_irq(skb);
  2723. get_info.offset++;
  2724. if (get_info.offset == get_info.fifo_len + 1)
  2725. get_info.offset = 0;
  2726. txdlp = (struct TxD *) fifo_data->list_info
  2727. [get_info.offset].list_virt_addr;
  2728. fifo_data->tx_curr_get_info.offset =
  2729. get_info.offset;
  2730. }
  2731. spin_lock(&nic->tx_lock);
  2732. if (netif_queue_stopped(dev))
  2733. netif_wake_queue(dev);
  2734. spin_unlock(&nic->tx_lock);
  2735. }
  2736. /**
  2737. * s2io_mdio_write - Function to write in to MDIO registers
  2738. * @mmd_type : MMD type value (PMA/PMD/WIS/PCS/PHYXS)
  2739. * @addr : address value
  2740. * @value : data value
  2741. * @dev : pointer to net_device structure
  2742. * Description:
  2743. * This function is used to write values to the MDIO registers
  2744. * NONE
  2745. */
  2746. static void s2io_mdio_write(u32 mmd_type, u64 addr, u16 value, struct net_device *dev)
  2747. {
  2748. u64 val64 = 0x0;
  2749. struct s2io_nic *sp = dev->priv;
  2750. struct XENA_dev_config __iomem *bar0 = sp->bar0;
  2751. //address transaction
  2752. val64 = val64 | MDIO_MMD_INDX_ADDR(addr)
  2753. | MDIO_MMD_DEV_ADDR(mmd_type)
  2754. | MDIO_MMS_PRT_ADDR(0x0);
  2755. writeq(val64, &bar0->mdio_control);
  2756. val64 = val64 | MDIO_CTRL_START_TRANS(0xE);
  2757. writeq(val64, &bar0->mdio_control);
  2758. udelay(100);
  2759. //Data transaction
  2760. val64 = 0x0;
  2761. val64 = val64 | MDIO_MMD_INDX_ADDR(addr)
  2762. | MDIO_MMD_DEV_ADDR(mmd_type)
  2763. | MDIO_MMS_PRT_ADDR(0x0)
  2764. | MDIO_MDIO_DATA(value)
  2765. | MDIO_OP(MDIO_OP_WRITE_TRANS);
  2766. writeq(val64, &bar0->mdio_control);
  2767. val64 = val64 | MDIO_CTRL_START_TRANS(0xE);
  2768. writeq(val64, &bar0->mdio_control);
  2769. udelay(100);
  2770. val64 = 0x0;
  2771. val64 = val64 | MDIO_MMD_INDX_ADDR(addr)
  2772. | MDIO_MMD_DEV_ADDR(mmd_type)
  2773. | MDIO_MMS_PRT_ADDR(0x0)
  2774. | MDIO_OP(MDIO_OP_READ_TRANS);
  2775. writeq(val64, &bar0->mdio_control);
  2776. val64 = val64 | MDIO_CTRL_START_TRANS(0xE);
  2777. writeq(val64, &bar0->mdio_control);
  2778. udelay(100);
  2779. }
  2780. /**
  2781. * s2io_mdio_read - Function to write in to MDIO registers
  2782. * @mmd_type : MMD type value (PMA/PMD/WIS/PCS/PHYXS)
  2783. * @addr : address value
  2784. * @dev : pointer to net_device structure
  2785. * Description:
  2786. * This function is used to read values to the MDIO registers
  2787. * NONE
  2788. */
  2789. static u64 s2io_mdio_read(u32 mmd_type, u64 addr, struct net_device *dev)
  2790. {
  2791. u64 val64 = 0x0;
  2792. u64 rval64 = 0x0;
  2793. struct s2io_nic *sp = dev->priv;
  2794. struct XENA_dev_config __iomem *bar0 = sp->bar0;
  2795. /* address transaction */
  2796. val64 = val64 | MDIO_MMD_INDX_ADDR(addr)
  2797. | MDIO_MMD_DEV_ADDR(mmd_type)
  2798. | MDIO_MMS_PRT_ADDR(0x0);
  2799. writeq(val64, &bar0->mdio_control);
  2800. val64 = val64 | MDIO_CTRL_START_TRANS(0xE);
  2801. writeq(val64, &bar0->mdio_control);
  2802. udelay(100);
  2803. /* Data transaction */
  2804. val64 = 0x0;
  2805. val64 = val64 | MDIO_MMD_INDX_ADDR(addr)
  2806. | MDIO_MMD_DEV_ADDR(mmd_type)
  2807. | MDIO_MMS_PRT_ADDR(0x0)
  2808. | MDIO_OP(MDIO_OP_READ_TRANS);
  2809. writeq(val64, &bar0->mdio_control);
  2810. val64 = val64 | MDIO_CTRL_START_TRANS(0xE);
  2811. writeq(val64, &bar0->mdio_control);
  2812. udelay(100);
  2813. /* Read the value from regs */
  2814. rval64 = readq(&bar0->mdio_control);
  2815. rval64 = rval64 & 0xFFFF0000;
  2816. rval64 = rval64 >> 16;
  2817. return rval64;
  2818. }
  2819. /**
  2820. * s2io_chk_xpak_counter - Function to check the status of the xpak counters
  2821. * @counter : couter value to be updated
  2822. * @flag : flag to indicate the status
  2823. * @type : counter type
  2824. * Description:
  2825. * This function is to check the status of the xpak counters value
  2826. * NONE
  2827. */
  2828. static void s2io_chk_xpak_counter(u64 *counter, u64 * regs_stat, u32 index, u16 flag, u16 type)
  2829. {
  2830. u64 mask = 0x3;
  2831. u64 val64;
  2832. int i;
  2833. for(i = 0; i <index; i++)
  2834. mask = mask << 0x2;
  2835. if(flag > 0)
  2836. {
  2837. *counter = *counter + 1;
  2838. val64 = *regs_stat & mask;
  2839. val64 = val64 >> (index * 0x2);
  2840. val64 = val64 + 1;
  2841. if(val64 == 3)
  2842. {
  2843. switch(type)
  2844. {
  2845. case 1:
  2846. DBG_PRINT(ERR_DBG, "Take Xframe NIC out of "
  2847. "service. Excessive temperatures may "
  2848. "result in premature transceiver "
  2849. "failure \n");
  2850. break;
  2851. case 2:
  2852. DBG_PRINT(ERR_DBG, "Take Xframe NIC out of "
  2853. "service Excessive bias currents may "
  2854. "indicate imminent laser diode "
  2855. "failure \n");
  2856. break;
  2857. case 3:
  2858. DBG_PRINT(ERR_DBG, "Take Xframe NIC out of "
  2859. "service Excessive laser output "
  2860. "power may saturate far-end "
  2861. "receiver\n");
  2862. break;
  2863. default:
  2864. DBG_PRINT(ERR_DBG, "Incorrect XPAK Alarm "
  2865. "type \n");
  2866. }
  2867. val64 = 0x0;
  2868. }
  2869. val64 = val64 << (index * 0x2);
  2870. *regs_stat = (*regs_stat & (~mask)) | (val64);
  2871. } else {
  2872. *regs_stat = *regs_stat & (~mask);
  2873. }
  2874. }
  2875. /**
  2876. * s2io_updt_xpak_counter - Function to update the xpak counters
  2877. * @dev : pointer to net_device struct
  2878. * Description:
  2879. * This function is to upate the status of the xpak counters value
  2880. * NONE
  2881. */
  2882. static void s2io_updt_xpak_counter(struct net_device *dev)
  2883. {
  2884. u16 flag = 0x0;
  2885. u16 type = 0x0;
  2886. u16 val16 = 0x0;
  2887. u64 val64 = 0x0;
  2888. u64 addr = 0x0;
  2889. struct s2io_nic *sp = dev->priv;
  2890. struct stat_block *stat_info = sp->mac_control.stats_info;
  2891. /* Check the communication with the MDIO slave */
  2892. addr = 0x0000;
  2893. val64 = 0x0;
  2894. val64 = s2io_mdio_read(MDIO_MMD_PMA_DEV_ADDR, addr, dev);
  2895. if((val64 == 0xFFFF) || (val64 == 0x0000))
  2896. {
  2897. DBG_PRINT(ERR_DBG, "ERR: MDIO slave access failed - "
  2898. "Returned %llx\n", (unsigned long long)val64);
  2899. return;
  2900. }
  2901. /* Check for the expecte value of 2040 at PMA address 0x0000 */
  2902. if(val64 != 0x2040)
  2903. {
  2904. DBG_PRINT(ERR_DBG, "Incorrect value at PMA address 0x0000 - ");
  2905. DBG_PRINT(ERR_DBG, "Returned: %llx- Expected: 0x2040\n",
  2906. (unsigned long long)val64);
  2907. return;
  2908. }
  2909. /* Loading the DOM register to MDIO register */
  2910. addr = 0xA100;
  2911. s2io_mdio_write(MDIO_MMD_PMA_DEV_ADDR, addr, val16, dev);
  2912. val64 = s2io_mdio_read(MDIO_MMD_PMA_DEV_ADDR, addr, dev);
  2913. /* Reading the Alarm flags */
  2914. addr = 0xA070;
  2915. val64 = 0x0;
  2916. val64 = s2io_mdio_read(MDIO_MMD_PMA_DEV_ADDR, addr, dev);
  2917. flag = CHECKBIT(val64, 0x7);
  2918. type = 1;
  2919. s2io_chk_xpak_counter(&stat_info->xpak_stat.alarm_transceiver_temp_high,
  2920. &stat_info->xpak_stat.xpak_regs_stat,
  2921. 0x0, flag, type);
  2922. if(CHECKBIT(val64, 0x6))
  2923. stat_info->xpak_stat.alarm_transceiver_temp_low++;
  2924. flag = CHECKBIT(val64, 0x3);
  2925. type = 2;
  2926. s2io_chk_xpak_counter(&stat_info->xpak_stat.alarm_laser_bias_current_high,
  2927. &stat_info->xpak_stat.xpak_regs_stat,
  2928. 0x2, flag, type);
  2929. if(CHECKBIT(val64, 0x2))
  2930. stat_info->xpak_stat.alarm_laser_bias_current_low++;
  2931. flag = CHECKBIT(val64, 0x1);
  2932. type = 3;
  2933. s2io_chk_xpak_counter(&stat_info->xpak_stat.alarm_laser_output_power_high,
  2934. &stat_info->xpak_stat.xpak_regs_stat,
  2935. 0x4, flag, type);
  2936. if(CHECKBIT(val64, 0x0))
  2937. stat_info->xpak_stat.alarm_laser_output_power_low++;
  2938. /* Reading the Warning flags */
  2939. addr = 0xA074;
  2940. val64 = 0x0;
  2941. val64 = s2io_mdio_read(MDIO_MMD_PMA_DEV_ADDR, addr, dev);
  2942. if(CHECKBIT(val64, 0x7))
  2943. stat_info->xpak_stat.warn_transceiver_temp_high++;
  2944. if(CHECKBIT(val64, 0x6))
  2945. stat_info->xpak_stat.warn_transceiver_temp_low++;
  2946. if(CHECKBIT(val64, 0x3))
  2947. stat_info->xpak_stat.warn_laser_bias_current_high++;
  2948. if(CHECKBIT(val64, 0x2))
  2949. stat_info->xpak_stat.warn_laser_bias_current_low++;
  2950. if(CHECKBIT(val64, 0x1))
  2951. stat_info->xpak_stat.warn_laser_output_power_high++;
  2952. if(CHECKBIT(val64, 0x0))
  2953. stat_info->xpak_stat.warn_laser_output_power_low++;
  2954. }
  2955. /**
  2956. * wait_for_cmd_complete - waits for a command to complete.
  2957. * @sp : private member of the device structure, which is a pointer to the
  2958. * s2io_nic structure.
  2959. * Description: Function that waits for a command to Write into RMAC
  2960. * ADDR DATA registers to be completed and returns either success or
  2961. * error depending on whether the command was complete or not.
  2962. * Return value:
  2963. * SUCCESS on success and FAILURE on failure.
  2964. */
  2965. static int wait_for_cmd_complete(void __iomem *addr, u64 busy_bit,
  2966. int bit_state)
  2967. {
  2968. int ret = FAILURE, cnt = 0, delay = 1;
  2969. u64 val64;
  2970. if ((bit_state != S2IO_BIT_RESET) && (bit_state != S2IO_BIT_SET))
  2971. return FAILURE;
  2972. do {
  2973. val64 = readq(addr);
  2974. if (bit_state == S2IO_BIT_RESET) {
  2975. if (!(val64 & busy_bit)) {
  2976. ret = SUCCESS;
  2977. break;
  2978. }
  2979. } else {
  2980. if (!(val64 & busy_bit)) {
  2981. ret = SUCCESS;
  2982. break;
  2983. }
  2984. }
  2985. if(in_interrupt())
  2986. mdelay(delay);
  2987. else
  2988. msleep(delay);
  2989. if (++cnt >= 10)
  2990. delay = 50;
  2991. } while (cnt < 20);
  2992. return ret;
  2993. }
  2994. /*
  2995. * check_pci_device_id - Checks if the device id is supported
  2996. * @id : device id
  2997. * Description: Function to check if the pci device id is supported by driver.
  2998. * Return value: Actual device id if supported else PCI_ANY_ID
  2999. */
  3000. static u16 check_pci_device_id(u16 id)
  3001. {
  3002. switch (id) {
  3003. case PCI_DEVICE_ID_HERC_WIN:
  3004. case PCI_DEVICE_ID_HERC_UNI:
  3005. return XFRAME_II_DEVICE;
  3006. case PCI_DEVICE_ID_S2IO_UNI:
  3007. case PCI_DEVICE_ID_S2IO_WIN:
  3008. return XFRAME_I_DEVICE;
  3009. default:
  3010. return PCI_ANY_ID;
  3011. }
  3012. }
  3013. /**
  3014. * s2io_reset - Resets the card.
  3015. * @sp : private member of the device structure.
  3016. * Description: Function to Reset the card. This function then also
  3017. * restores the previously saved PCI configuration space registers as
  3018. * the card reset also resets the configuration space.
  3019. * Return value:
  3020. * void.
  3021. */
  3022. static void s2io_reset(struct s2io_nic * sp)
  3023. {
  3024. struct XENA_dev_config __iomem *bar0 = sp->bar0;
  3025. u64 val64;
  3026. u16 subid, pci_cmd;
  3027. int i;
  3028. u16 val16;
  3029. unsigned long long up_cnt, down_cnt, up_time, down_time, reset_cnt;
  3030. unsigned long long mem_alloc_cnt, mem_free_cnt, watchdog_cnt;
  3031. DBG_PRINT(INIT_DBG,"%s - Resetting XFrame card %s\n",
  3032. __FUNCTION__, sp->dev->name);
  3033. /* Back up the PCI-X CMD reg, dont want to lose MMRBC, OST settings */
  3034. pci_read_config_word(sp->pdev, PCIX_COMMAND_REGISTER, &(pci_cmd));
  3035. val64 = SW_RESET_ALL;
  3036. writeq(val64, &bar0->sw_reset);
  3037. if (strstr(sp->product_name, "CX4")) {
  3038. msleep(750);
  3039. }
  3040. msleep(250);
  3041. for (i = 0; i < S2IO_MAX_PCI_CONFIG_SPACE_REINIT; i++) {
  3042. /* Restore the PCI state saved during initialization. */
  3043. pci_restore_state(sp->pdev);
  3044. pci_read_config_word(sp->pdev, 0x2, &val16);
  3045. if (check_pci_device_id(val16) != (u16)PCI_ANY_ID)
  3046. break;
  3047. msleep(200);
  3048. }
  3049. if (check_pci_device_id(val16) == (u16)PCI_ANY_ID) {
  3050. DBG_PRINT(ERR_DBG,"%s SW_Reset failed!\n", __FUNCTION__);
  3051. }
  3052. pci_write_config_word(sp->pdev, PCIX_COMMAND_REGISTER, pci_cmd);
  3053. s2io_init_pci(sp);
  3054. /* Set swapper to enable I/O register access */
  3055. s2io_set_swapper(sp);
  3056. /* Restore the MSIX table entries from local variables */
  3057. restore_xmsi_data(sp);
  3058. /* Clear certain PCI/PCI-X fields after reset */
  3059. if (sp->device_type == XFRAME_II_DEVICE) {
  3060. /* Clear "detected parity error" bit */
  3061. pci_write_config_word(sp->pdev, PCI_STATUS, 0x8000);
  3062. /* Clearing PCIX Ecc status register */
  3063. pci_write_config_dword(sp->pdev, 0x68, 0x7C);
  3064. /* Clearing PCI_STATUS error reflected here */
  3065. writeq(s2BIT(62), &bar0->txpic_int_reg);
  3066. }
  3067. /* Reset device statistics maintained by OS */
  3068. memset(&sp->stats, 0, sizeof (struct net_device_stats));
  3069. up_cnt = sp->mac_control.stats_info->sw_stat.link_up_cnt;
  3070. down_cnt = sp->mac_control.stats_info->sw_stat.link_down_cnt;
  3071. up_time = sp->mac_control.stats_info->sw_stat.link_up_time;
  3072. down_time = sp->mac_control.stats_info->sw_stat.link_down_time;
  3073. reset_cnt = sp->mac_control.stats_info->sw_stat.soft_reset_cnt;
  3074. mem_alloc_cnt = sp->mac_control.stats_info->sw_stat.mem_allocated;
  3075. mem_free_cnt = sp->mac_control.stats_info->sw_stat.mem_freed;
  3076. watchdog_cnt = sp->mac_control.stats_info->sw_stat.watchdog_timer_cnt;
  3077. /* save link up/down time/cnt, reset/memory/watchdog cnt */
  3078. memset(sp->mac_control.stats_info, 0, sizeof(struct stat_block));
  3079. /* restore link up/down time/cnt, reset/memory/watchdog cnt */
  3080. sp->mac_control.stats_info->sw_stat.link_up_cnt = up_cnt;
  3081. sp->mac_control.stats_info->sw_stat.link_down_cnt = down_cnt;
  3082. sp->mac_control.stats_info->sw_stat.link_up_time = up_time;
  3083. sp->mac_control.stats_info->sw_stat.link_down_time = down_time;
  3084. sp->mac_control.stats_info->sw_stat.soft_reset_cnt = reset_cnt;
  3085. sp->mac_control.stats_info->sw_stat.mem_allocated = mem_alloc_cnt;
  3086. sp->mac_control.stats_info->sw_stat.mem_freed = mem_free_cnt;
  3087. sp->mac_control.stats_info->sw_stat.watchdog_timer_cnt = watchdog_cnt;
  3088. /* SXE-002: Configure link and activity LED to turn it off */
  3089. subid = sp->pdev->subsystem_device;
  3090. if (((subid & 0xFF) >= 0x07) &&
  3091. (sp->device_type == XFRAME_I_DEVICE)) {
  3092. val64 = readq(&bar0->gpio_control);
  3093. val64 |= 0x0000800000000000ULL;
  3094. writeq(val64, &bar0->gpio_control);
  3095. val64 = 0x0411040400000000ULL;
  3096. writeq(val64, (void __iomem *)bar0 + 0x2700);
  3097. }
  3098. /*
  3099. * Clear spurious ECC interrupts that would have occured on
  3100. * XFRAME II cards after reset.
  3101. */
  3102. if (sp->device_type == XFRAME_II_DEVICE) {
  3103. val64 = readq(&bar0->pcc_err_reg);
  3104. writeq(val64, &bar0->pcc_err_reg);
  3105. }
  3106. /* restore the previously assigned mac address */
  3107. do_s2io_prog_unicast(sp->dev, (u8 *)&sp->def_mac_addr[0].mac_addr);
  3108. sp->device_enabled_once = FALSE;
  3109. }
  3110. /**
  3111. * s2io_set_swapper - to set the swapper controle on the card
  3112. * @sp : private member of the device structure,
  3113. * pointer to the s2io_nic structure.
  3114. * Description: Function to set the swapper control on the card
  3115. * correctly depending on the 'endianness' of the system.
  3116. * Return value:
  3117. * SUCCESS on success and FAILURE on failure.
  3118. */
  3119. static int s2io_set_swapper(struct s2io_nic * sp)
  3120. {
  3121. struct net_device *dev = sp->dev;
  3122. struct XENA_dev_config __iomem *bar0 = sp->bar0;
  3123. u64 val64, valt, valr;
  3124. /*
  3125. * Set proper endian settings and verify the same by reading
  3126. * the PIF Feed-back register.
  3127. */
  3128. val64 = readq(&bar0->pif_rd_swapper_fb);
  3129. if (val64 != 0x0123456789ABCDEFULL) {
  3130. int i = 0;
  3131. u64 value[] = { 0xC30000C3C30000C3ULL, /* FE=1, SE=1 */
  3132. 0x8100008181000081ULL, /* FE=1, SE=0 */
  3133. 0x4200004242000042ULL, /* FE=0, SE=1 */
  3134. 0}; /* FE=0, SE=0 */
  3135. while(i<4) {
  3136. writeq(value[i], &bar0->swapper_ctrl);
  3137. val64 = readq(&bar0->pif_rd_swapper_fb);
  3138. if (val64 == 0x0123456789ABCDEFULL)
  3139. break;
  3140. i++;
  3141. }
  3142. if (i == 4) {
  3143. DBG_PRINT(ERR_DBG, "%s: Endian settings are wrong, ",
  3144. dev->name);
  3145. DBG_PRINT(ERR_DBG, "feedback read %llx\n",
  3146. (unsigned long long) val64);
  3147. return FAILURE;
  3148. }
  3149. valr = value[i];
  3150. } else {
  3151. valr = readq(&bar0->swapper_ctrl);
  3152. }
  3153. valt = 0x0123456789ABCDEFULL;
  3154. writeq(valt, &bar0->xmsi_address);
  3155. val64 = readq(&bar0->xmsi_address);
  3156. if(val64 != valt) {
  3157. int i = 0;
  3158. u64 value[] = { 0x00C3C30000C3C300ULL, /* FE=1, SE=1 */
  3159. 0x0081810000818100ULL, /* FE=1, SE=0 */
  3160. 0x0042420000424200ULL, /* FE=0, SE=1 */
  3161. 0}; /* FE=0, SE=0 */
  3162. while(i<4) {
  3163. writeq((value[i] | valr), &bar0->swapper_ctrl);
  3164. writeq(valt, &bar0->xmsi_address);
  3165. val64 = readq(&bar0->xmsi_address);
  3166. if(val64 == valt)
  3167. break;
  3168. i++;
  3169. }
  3170. if(i == 4) {
  3171. unsigned long long x = val64;
  3172. DBG_PRINT(ERR_DBG, "Write failed, Xmsi_addr ");
  3173. DBG_PRINT(ERR_DBG, "reads:0x%llx\n", x);
  3174. return FAILURE;
  3175. }
  3176. }
  3177. val64 = readq(&bar0->swapper_ctrl);
  3178. val64 &= 0xFFFF000000000000ULL;
  3179. #ifdef __BIG_ENDIAN
  3180. /*
  3181. * The device by default set to a big endian format, so a
  3182. * big endian driver need not set anything.
  3183. */
  3184. val64 |= (SWAPPER_CTRL_TXP_FE |
  3185. SWAPPER_CTRL_TXP_SE |
  3186. SWAPPER_CTRL_TXD_R_FE |
  3187. SWAPPER_CTRL_TXD_W_FE |
  3188. SWAPPER_CTRL_TXF_R_FE |
  3189. SWAPPER_CTRL_RXD_R_FE |
  3190. SWAPPER_CTRL_RXD_W_FE |
  3191. SWAPPER_CTRL_RXF_W_FE |
  3192. SWAPPER_CTRL_XMSI_FE |
  3193. SWAPPER_CTRL_STATS_FE | SWAPPER_CTRL_STATS_SE);
  3194. if (sp->config.intr_type == INTA)
  3195. val64 |= SWAPPER_CTRL_XMSI_SE;
  3196. writeq(val64, &bar0->swapper_ctrl);
  3197. #else
  3198. /*
  3199. * Initially we enable all bits to make it accessible by the
  3200. * driver, then we selectively enable only those bits that
  3201. * we want to set.
  3202. */
  3203. val64 |= (SWAPPER_CTRL_TXP_FE |
  3204. SWAPPER_CTRL_TXP_SE |
  3205. SWAPPER_CTRL_TXD_R_FE |
  3206. SWAPPER_CTRL_TXD_R_SE |
  3207. SWAPPER_CTRL_TXD_W_FE |
  3208. SWAPPER_CTRL_TXD_W_SE |
  3209. SWAPPER_CTRL_TXF_R_FE |
  3210. SWAPPER_CTRL_RXD_R_FE |
  3211. SWAPPER_CTRL_RXD_R_SE |
  3212. SWAPPER_CTRL_RXD_W_FE |
  3213. SWAPPER_CTRL_RXD_W_SE |
  3214. SWAPPER_CTRL_RXF_W_FE |
  3215. SWAPPER_CTRL_XMSI_FE |
  3216. SWAPPER_CTRL_STATS_FE | SWAPPER_CTRL_STATS_SE);
  3217. if (sp->config.intr_type == INTA)
  3218. val64 |= SWAPPER_CTRL_XMSI_SE;
  3219. writeq(val64, &bar0->swapper_ctrl);
  3220. #endif
  3221. val64 = readq(&bar0->swapper_ctrl);
  3222. /*
  3223. * Verifying if endian settings are accurate by reading a
  3224. * feedback register.
  3225. */
  3226. val64 = readq(&bar0->pif_rd_swapper_fb);
  3227. if (val64 != 0x0123456789ABCDEFULL) {
  3228. /* Endian settings are incorrect, calls for another dekko. */
  3229. DBG_PRINT(ERR_DBG, "%s: Endian settings are wrong, ",
  3230. dev->name);
  3231. DBG_PRINT(ERR_DBG, "feedback read %llx\n",
  3232. (unsigned long long) val64);
  3233. return FAILURE;
  3234. }
  3235. return SUCCESS;
  3236. }
  3237. static int wait_for_msix_trans(struct s2io_nic *nic, int i)
  3238. {
  3239. struct XENA_dev_config __iomem *bar0 = nic->bar0;
  3240. u64 val64;
  3241. int ret = 0, cnt = 0;
  3242. do {
  3243. val64 = readq(&bar0->xmsi_access);
  3244. if (!(val64 & s2BIT(15)))
  3245. break;
  3246. mdelay(1);
  3247. cnt++;
  3248. } while(cnt < 5);
  3249. if (cnt == 5) {
  3250. DBG_PRINT(ERR_DBG, "XMSI # %d Access failed\n", i);
  3251. ret = 1;
  3252. }
  3253. return ret;
  3254. }
  3255. static void restore_xmsi_data(struct s2io_nic *nic)
  3256. {
  3257. struct XENA_dev_config __iomem *bar0 = nic->bar0;
  3258. u64 val64;
  3259. int i;
  3260. for (i=0; i < MAX_REQUESTED_MSI_X; i++) {
  3261. writeq(nic->msix_info[i].addr, &bar0->xmsi_address);
  3262. writeq(nic->msix_info[i].data, &bar0->xmsi_data);
  3263. val64 = (s2BIT(7) | s2BIT(15) | vBIT(i, 26, 6));
  3264. writeq(val64, &bar0->xmsi_access);
  3265. if (wait_for_msix_trans(nic, i)) {
  3266. DBG_PRINT(ERR_DBG, "failed in %s\n", __FUNCTION__);
  3267. continue;
  3268. }
  3269. }
  3270. }
  3271. static void store_xmsi_data(struct s2io_nic *nic)
  3272. {
  3273. struct XENA_dev_config __iomem *bar0 = nic->bar0;
  3274. u64 val64, addr, data;
  3275. int i;
  3276. /* Store and display */
  3277. for (i=0; i < MAX_REQUESTED_MSI_X; i++) {
  3278. val64 = (s2BIT(15) | vBIT(i, 26, 6));
  3279. writeq(val64, &bar0->xmsi_access);
  3280. if (wait_for_msix_trans(nic, i)) {
  3281. DBG_PRINT(ERR_DBG, "failed in %s\n", __FUNCTION__);
  3282. continue;
  3283. }
  3284. addr = readq(&bar0->xmsi_address);
  3285. data = readq(&bar0->xmsi_data);
  3286. if (addr && data) {
  3287. nic->msix_info[i].addr = addr;
  3288. nic->msix_info[i].data = data;
  3289. }
  3290. }
  3291. }
  3292. static int s2io_enable_msi_x(struct s2io_nic *nic)
  3293. {
  3294. struct XENA_dev_config __iomem *bar0 = nic->bar0;
  3295. u64 tx_mat, rx_mat;
  3296. u16 msi_control; /* Temp variable */
  3297. int ret, i, j, msix_indx = 1;
  3298. nic->entries = kcalloc(MAX_REQUESTED_MSI_X, sizeof(struct msix_entry),
  3299. GFP_KERNEL);
  3300. if (!nic->entries) {
  3301. DBG_PRINT(INFO_DBG, "%s: Memory allocation failed\n", \
  3302. __FUNCTION__);
  3303. nic->mac_control.stats_info->sw_stat.mem_alloc_fail_cnt++;
  3304. return -ENOMEM;
  3305. }
  3306. nic->mac_control.stats_info->sw_stat.mem_allocated
  3307. += (MAX_REQUESTED_MSI_X * sizeof(struct msix_entry));
  3308. nic->s2io_entries =
  3309. kcalloc(MAX_REQUESTED_MSI_X, sizeof(struct s2io_msix_entry),
  3310. GFP_KERNEL);
  3311. if (!nic->s2io_entries) {
  3312. DBG_PRINT(INFO_DBG, "%s: Memory allocation failed\n",
  3313. __FUNCTION__);
  3314. nic->mac_control.stats_info->sw_stat.mem_alloc_fail_cnt++;
  3315. kfree(nic->entries);
  3316. nic->mac_control.stats_info->sw_stat.mem_freed
  3317. += (MAX_REQUESTED_MSI_X * sizeof(struct msix_entry));
  3318. return -ENOMEM;
  3319. }
  3320. nic->mac_control.stats_info->sw_stat.mem_allocated
  3321. += (MAX_REQUESTED_MSI_X * sizeof(struct s2io_msix_entry));
  3322. for (i=0; i< MAX_REQUESTED_MSI_X; i++) {
  3323. nic->entries[i].entry = i;
  3324. nic->s2io_entries[i].entry = i;
  3325. nic->s2io_entries[i].arg = NULL;
  3326. nic->s2io_entries[i].in_use = 0;
  3327. }
  3328. tx_mat = readq(&bar0->tx_mat0_n[0]);
  3329. for (i=0; i<nic->config.tx_fifo_num; i++, msix_indx++) {
  3330. tx_mat |= TX_MAT_SET(i, msix_indx);
  3331. nic->s2io_entries[msix_indx].arg = &nic->mac_control.fifos[i];
  3332. nic->s2io_entries[msix_indx].type = MSIX_FIFO_TYPE;
  3333. nic->s2io_entries[msix_indx].in_use = MSIX_FLG;
  3334. }
  3335. writeq(tx_mat, &bar0->tx_mat0_n[0]);
  3336. rx_mat = readq(&bar0->rx_mat);
  3337. for (j = 0; j < nic->config.rx_ring_num; j++, msix_indx++) {
  3338. rx_mat |= RX_MAT_SET(j, msix_indx);
  3339. nic->s2io_entries[msix_indx].arg
  3340. = &nic->mac_control.rings[j];
  3341. nic->s2io_entries[msix_indx].type = MSIX_RING_TYPE;
  3342. nic->s2io_entries[msix_indx].in_use = MSIX_FLG;
  3343. }
  3344. writeq(rx_mat, &bar0->rx_mat);
  3345. nic->avail_msix_vectors = 0;
  3346. ret = pci_enable_msix(nic->pdev, nic->entries, MAX_REQUESTED_MSI_X);
  3347. /* We fail init if error or we get less vectors than min required */
  3348. if (ret >= (nic->config.tx_fifo_num + nic->config.rx_ring_num + 1)) {
  3349. nic->avail_msix_vectors = ret;
  3350. ret = pci_enable_msix(nic->pdev, nic->entries, ret);
  3351. }
  3352. if (ret) {
  3353. DBG_PRINT(ERR_DBG, "%s: Enabling MSIX failed\n", nic->dev->name);
  3354. kfree(nic->entries);
  3355. nic->mac_control.stats_info->sw_stat.mem_freed
  3356. += (MAX_REQUESTED_MSI_X * sizeof(struct msix_entry));
  3357. kfree(nic->s2io_entries);
  3358. nic->mac_control.stats_info->sw_stat.mem_freed
  3359. += (MAX_REQUESTED_MSI_X * sizeof(struct s2io_msix_entry));
  3360. nic->entries = NULL;
  3361. nic->s2io_entries = NULL;
  3362. nic->avail_msix_vectors = 0;
  3363. return -ENOMEM;
  3364. }
  3365. if (!nic->avail_msix_vectors)
  3366. nic->avail_msix_vectors = MAX_REQUESTED_MSI_X;
  3367. /*
  3368. * To enable MSI-X, MSI also needs to be enabled, due to a bug
  3369. * in the herc NIC. (Temp change, needs to be removed later)
  3370. */
  3371. pci_read_config_word(nic->pdev, 0x42, &msi_control);
  3372. msi_control |= 0x1; /* Enable MSI */
  3373. pci_write_config_word(nic->pdev, 0x42, msi_control);
  3374. return 0;
  3375. }
  3376. /* Handle software interrupt used during MSI(X) test */
  3377. static irqreturn_t s2io_test_intr(int irq, void *dev_id)
  3378. {
  3379. struct s2io_nic *sp = dev_id;
  3380. sp->msi_detected = 1;
  3381. wake_up(&sp->msi_wait);
  3382. return IRQ_HANDLED;
  3383. }
  3384. /* Test interrupt path by forcing a a software IRQ */
  3385. static int s2io_test_msi(struct s2io_nic *sp)
  3386. {
  3387. struct pci_dev *pdev = sp->pdev;
  3388. struct XENA_dev_config __iomem *bar0 = sp->bar0;
  3389. int err;
  3390. u64 val64, saved64;
  3391. err = request_irq(sp->entries[1].vector, s2io_test_intr, 0,
  3392. sp->name, sp);
  3393. if (err) {
  3394. DBG_PRINT(ERR_DBG, "%s: PCI %s: cannot assign irq %d\n",
  3395. sp->dev->name, pci_name(pdev), pdev->irq);
  3396. return err;
  3397. }
  3398. init_waitqueue_head (&sp->msi_wait);
  3399. sp->msi_detected = 0;
  3400. saved64 = val64 = readq(&bar0->scheduled_int_ctrl);
  3401. val64 |= SCHED_INT_CTRL_ONE_SHOT;
  3402. val64 |= SCHED_INT_CTRL_TIMER_EN;
  3403. val64 |= SCHED_INT_CTRL_INT2MSI(1);
  3404. writeq(val64, &bar0->scheduled_int_ctrl);
  3405. wait_event_timeout(sp->msi_wait, sp->msi_detected, HZ/10);
  3406. if (!sp->msi_detected) {
  3407. /* MSI(X) test failed, go back to INTx mode */
  3408. DBG_PRINT(ERR_DBG, "%s: PCI %s: No interrupt was generated"
  3409. "using MSI(X) during test\n", sp->dev->name,
  3410. pci_name(pdev));
  3411. err = -EOPNOTSUPP;
  3412. }
  3413. free_irq(sp->entries[1].vector, sp);
  3414. writeq(saved64, &bar0->scheduled_int_ctrl);
  3415. return err;
  3416. }
  3417. static void remove_msix_isr(struct s2io_nic *sp)
  3418. {
  3419. int i;
  3420. u16 msi_control;
  3421. for (i = 0; i < MAX_REQUESTED_MSI_X; i++) {
  3422. if (sp->s2io_entries[i].in_use ==
  3423. MSIX_REGISTERED_SUCCESS) {
  3424. int vector = sp->entries[i].vector;
  3425. void *arg = sp->s2io_entries[i].arg;
  3426. free_irq(vector, arg);
  3427. }
  3428. }
  3429. kfree(sp->entries);
  3430. kfree(sp->s2io_entries);
  3431. sp->entries = NULL;
  3432. sp->s2io_entries = NULL;
  3433. pci_read_config_word(sp->pdev, 0x42, &msi_control);
  3434. msi_control &= 0xFFFE; /* Disable MSI */
  3435. pci_write_config_word(sp->pdev, 0x42, msi_control);
  3436. pci_disable_msix(sp->pdev);
  3437. }
  3438. static void remove_inta_isr(struct s2io_nic *sp)
  3439. {
  3440. struct net_device *dev = sp->dev;
  3441. free_irq(sp->pdev->irq, dev);
  3442. }
  3443. /* ********************************************************* *
  3444. * Functions defined below concern the OS part of the driver *
  3445. * ********************************************************* */
  3446. /**
  3447. * s2io_open - open entry point of the driver
  3448. * @dev : pointer to the device structure.
  3449. * Description:
  3450. * This function is the open entry point of the driver. It mainly calls a
  3451. * function to allocate Rx buffers and inserts them into the buffer
  3452. * descriptors and then enables the Rx part of the NIC.
  3453. * Return value:
  3454. * 0 on success and an appropriate (-)ve integer as defined in errno.h
  3455. * file on failure.
  3456. */
  3457. static int s2io_open(struct net_device *dev)
  3458. {
  3459. struct s2io_nic *sp = dev->priv;
  3460. int err = 0;
  3461. /*
  3462. * Make sure you have link off by default every time
  3463. * Nic is initialized
  3464. */
  3465. netif_carrier_off(dev);
  3466. sp->last_link_state = 0;
  3467. if (sp->config.intr_type == MSI_X) {
  3468. int ret = s2io_enable_msi_x(sp);
  3469. if (!ret) {
  3470. ret = s2io_test_msi(sp);
  3471. /* rollback MSI-X, will re-enable during add_isr() */
  3472. remove_msix_isr(sp);
  3473. }
  3474. if (ret) {
  3475. DBG_PRINT(ERR_DBG,
  3476. "%s: MSI-X requested but failed to enable\n",
  3477. dev->name);
  3478. sp->config.intr_type = INTA;
  3479. }
  3480. }
  3481. /* NAPI doesn't work well with MSI(X) */
  3482. if (sp->config.intr_type != INTA) {
  3483. if(sp->config.napi)
  3484. sp->config.napi = 0;
  3485. }
  3486. /* Initialize H/W and enable interrupts */
  3487. err = s2io_card_up(sp);
  3488. if (err) {
  3489. DBG_PRINT(ERR_DBG, "%s: H/W initialization failed\n",
  3490. dev->name);
  3491. goto hw_init_failed;
  3492. }
  3493. if (do_s2io_prog_unicast(dev, dev->dev_addr) == FAILURE) {
  3494. DBG_PRINT(ERR_DBG, "Set Mac Address Failed\n");
  3495. s2io_card_down(sp);
  3496. err = -ENODEV;
  3497. goto hw_init_failed;
  3498. }
  3499. netif_start_queue(dev);
  3500. return 0;
  3501. hw_init_failed:
  3502. if (sp->config.intr_type == MSI_X) {
  3503. if (sp->entries) {
  3504. kfree(sp->entries);
  3505. sp->mac_control.stats_info->sw_stat.mem_freed
  3506. += (MAX_REQUESTED_MSI_X * sizeof(struct msix_entry));
  3507. }
  3508. if (sp->s2io_entries) {
  3509. kfree(sp->s2io_entries);
  3510. sp->mac_control.stats_info->sw_stat.mem_freed
  3511. += (MAX_REQUESTED_MSI_X * sizeof(struct s2io_msix_entry));
  3512. }
  3513. }
  3514. return err;
  3515. }
  3516. /**
  3517. * s2io_close -close entry point of the driver
  3518. * @dev : device pointer.
  3519. * Description:
  3520. * This is the stop entry point of the driver. It needs to undo exactly
  3521. * whatever was done by the open entry point,thus it's usually referred to
  3522. * as the close function.Among other things this function mainly stops the
  3523. * Rx side of the NIC and frees all the Rx buffers in the Rx rings.
  3524. * Return value:
  3525. * 0 on success and an appropriate (-)ve integer as defined in errno.h
  3526. * file on failure.
  3527. */
  3528. static int s2io_close(struct net_device *dev)
  3529. {
  3530. struct s2io_nic *sp = dev->priv;
  3531. /* Return if the device is already closed *
  3532. * Can happen when s2io_card_up failed in change_mtu *
  3533. */
  3534. if (!is_s2io_card_up(sp))
  3535. return 0;
  3536. netif_stop_queue(dev);
  3537. /* Reset card, kill tasklet and free Tx and Rx buffers. */
  3538. s2io_card_down(sp);
  3539. return 0;
  3540. }
  3541. /**
  3542. * s2io_xmit - Tx entry point of te driver
  3543. * @skb : the socket buffer containing the Tx data.
  3544. * @dev : device pointer.
  3545. * Description :
  3546. * This function is the Tx entry point of the driver. S2IO NIC supports
  3547. * certain protocol assist features on Tx side, namely CSO, S/G, LSO.
  3548. * NOTE: when device cant queue the pkt,just the trans_start variable will
  3549. * not be upadted.
  3550. * Return value:
  3551. * 0 on success & 1 on failure.
  3552. */
  3553. static int s2io_xmit(struct sk_buff *skb, struct net_device *dev)
  3554. {
  3555. struct s2io_nic *sp = dev->priv;
  3556. u16 frg_cnt, frg_len, i, queue, queue_len, put_off, get_off;
  3557. register u64 val64;
  3558. struct TxD *txdp;
  3559. struct TxFIFO_element __iomem *tx_fifo;
  3560. unsigned long flags;
  3561. u16 vlan_tag = 0;
  3562. int vlan_priority = 0;
  3563. struct mac_info *mac_control;
  3564. struct config_param *config;
  3565. int offload_type;
  3566. struct swStat *stats = &sp->mac_control.stats_info->sw_stat;
  3567. mac_control = &sp->mac_control;
  3568. config = &sp->config;
  3569. DBG_PRINT(TX_DBG, "%s: In Neterion Tx routine\n", dev->name);
  3570. if (unlikely(skb->len <= 0)) {
  3571. DBG_PRINT(TX_DBG, "%s:Buffer has no data..\n", dev->name);
  3572. dev_kfree_skb_any(skb);
  3573. return 0;
  3574. }
  3575. spin_lock_irqsave(&sp->tx_lock, flags);
  3576. if (!is_s2io_card_up(sp)) {
  3577. DBG_PRINT(TX_DBG, "%s: Card going down for reset\n",
  3578. dev->name);
  3579. spin_unlock_irqrestore(&sp->tx_lock, flags);
  3580. dev_kfree_skb(skb);
  3581. return 0;
  3582. }
  3583. queue = 0;
  3584. /* Get Fifo number to Transmit based on vlan priority */
  3585. if (sp->vlgrp && vlan_tx_tag_present(skb)) {
  3586. vlan_tag = vlan_tx_tag_get(skb);
  3587. vlan_priority = vlan_tag >> 13;
  3588. queue = config->fifo_mapping[vlan_priority];
  3589. }
  3590. put_off = (u16) mac_control->fifos[queue].tx_curr_put_info.offset;
  3591. get_off = (u16) mac_control->fifos[queue].tx_curr_get_info.offset;
  3592. txdp = (struct TxD *) mac_control->fifos[queue].list_info[put_off].
  3593. list_virt_addr;
  3594. queue_len = mac_control->fifos[queue].tx_curr_put_info.fifo_len + 1;
  3595. /* Avoid "put" pointer going beyond "get" pointer */
  3596. if (txdp->Host_Control ||
  3597. ((put_off+1) == queue_len ? 0 : (put_off+1)) == get_off) {
  3598. DBG_PRINT(TX_DBG, "Error in xmit, No free TXDs.\n");
  3599. netif_stop_queue(dev);
  3600. dev_kfree_skb(skb);
  3601. spin_unlock_irqrestore(&sp->tx_lock, flags);
  3602. return 0;
  3603. }
  3604. offload_type = s2io_offload_type(skb);
  3605. if (offload_type & (SKB_GSO_TCPV4 | SKB_GSO_TCPV6)) {
  3606. txdp->Control_1 |= TXD_TCP_LSO_EN;
  3607. txdp->Control_1 |= TXD_TCP_LSO_MSS(s2io_tcp_mss(skb));
  3608. }
  3609. if (skb->ip_summed == CHECKSUM_PARTIAL) {
  3610. txdp->Control_2 |=
  3611. (TXD_TX_CKO_IPV4_EN | TXD_TX_CKO_TCP_EN |
  3612. TXD_TX_CKO_UDP_EN);
  3613. }
  3614. txdp->Control_1 |= TXD_GATHER_CODE_FIRST;
  3615. txdp->Control_1 |= TXD_LIST_OWN_XENA;
  3616. txdp->Control_2 |= config->tx_intr_type;
  3617. if (sp->vlgrp && vlan_tx_tag_present(skb)) {
  3618. txdp->Control_2 |= TXD_VLAN_ENABLE;
  3619. txdp->Control_2 |= TXD_VLAN_TAG(vlan_tag);
  3620. }
  3621. frg_len = skb->len - skb->data_len;
  3622. if (offload_type == SKB_GSO_UDP) {
  3623. int ufo_size;
  3624. ufo_size = s2io_udp_mss(skb);
  3625. ufo_size &= ~7;
  3626. txdp->Control_1 |= TXD_UFO_EN;
  3627. txdp->Control_1 |= TXD_UFO_MSS(ufo_size);
  3628. txdp->Control_1 |= TXD_BUFFER0_SIZE(8);
  3629. #ifdef __BIG_ENDIAN
  3630. sp->ufo_in_band_v[put_off] =
  3631. (u64)skb_shinfo(skb)->ip6_frag_id;
  3632. #else
  3633. sp->ufo_in_band_v[put_off] =
  3634. (u64)skb_shinfo(skb)->ip6_frag_id << 32;
  3635. #endif
  3636. txdp->Host_Control = (unsigned long)sp->ufo_in_band_v;
  3637. txdp->Buffer_Pointer = pci_map_single(sp->pdev,
  3638. sp->ufo_in_band_v,
  3639. sizeof(u64), PCI_DMA_TODEVICE);
  3640. if((txdp->Buffer_Pointer == 0) ||
  3641. (txdp->Buffer_Pointer == DMA_ERROR_CODE))
  3642. goto pci_map_failed;
  3643. txdp++;
  3644. }
  3645. txdp->Buffer_Pointer = pci_map_single
  3646. (sp->pdev, skb->data, frg_len, PCI_DMA_TODEVICE);
  3647. if((txdp->Buffer_Pointer == 0) ||
  3648. (txdp->Buffer_Pointer == DMA_ERROR_CODE))
  3649. goto pci_map_failed;
  3650. txdp->Host_Control = (unsigned long) skb;
  3651. txdp->Control_1 |= TXD_BUFFER0_SIZE(frg_len);
  3652. if (offload_type == SKB_GSO_UDP)
  3653. txdp->Control_1 |= TXD_UFO_EN;
  3654. frg_cnt = skb_shinfo(skb)->nr_frags;
  3655. /* For fragmented SKB. */
  3656. for (i = 0; i < frg_cnt; i++) {
  3657. skb_frag_t *frag = &skb_shinfo(skb)->frags[i];
  3658. /* A '0' length fragment will be ignored */
  3659. if (!frag->size)
  3660. continue;
  3661. txdp++;
  3662. txdp->Buffer_Pointer = (u64) pci_map_page
  3663. (sp->pdev, frag->page, frag->page_offset,
  3664. frag->size, PCI_DMA_TODEVICE);
  3665. txdp->Control_1 = TXD_BUFFER0_SIZE(frag->size);
  3666. if (offload_type == SKB_GSO_UDP)
  3667. txdp->Control_1 |= TXD_UFO_EN;
  3668. }
  3669. txdp->Control_1 |= TXD_GATHER_CODE_LAST;
  3670. if (offload_type == SKB_GSO_UDP)
  3671. frg_cnt++; /* as Txd0 was used for inband header */
  3672. tx_fifo = mac_control->tx_FIFO_start[queue];
  3673. val64 = mac_control->fifos[queue].list_info[put_off].list_phy_addr;
  3674. writeq(val64, &tx_fifo->TxDL_Pointer);
  3675. val64 = (TX_FIFO_LAST_TXD_NUM(frg_cnt) | TX_FIFO_FIRST_LIST |
  3676. TX_FIFO_LAST_LIST);
  3677. if (offload_type)
  3678. val64 |= TX_FIFO_SPECIAL_FUNC;
  3679. writeq(val64, &tx_fifo->List_Control);
  3680. mmiowb();
  3681. put_off++;
  3682. if (put_off == mac_control->fifos[queue].tx_curr_put_info.fifo_len + 1)
  3683. put_off = 0;
  3684. mac_control->fifos[queue].tx_curr_put_info.offset = put_off;
  3685. /* Avoid "put" pointer going beyond "get" pointer */
  3686. if (((put_off+1) == queue_len ? 0 : (put_off+1)) == get_off) {
  3687. sp->mac_control.stats_info->sw_stat.fifo_full_cnt++;
  3688. DBG_PRINT(TX_DBG,
  3689. "No free TxDs for xmit, Put: 0x%x Get:0x%x\n",
  3690. put_off, get_off);
  3691. netif_stop_queue(dev);
  3692. }
  3693. mac_control->stats_info->sw_stat.mem_allocated += skb->truesize;
  3694. dev->trans_start = jiffies;
  3695. spin_unlock_irqrestore(&sp->tx_lock, flags);
  3696. return 0;
  3697. pci_map_failed:
  3698. stats->pci_map_fail_cnt++;
  3699. netif_stop_queue(dev);
  3700. stats->mem_freed += skb->truesize;
  3701. dev_kfree_skb(skb);
  3702. spin_unlock_irqrestore(&sp->tx_lock, flags);
  3703. return 0;
  3704. }
  3705. static void
  3706. s2io_alarm_handle(unsigned long data)
  3707. {
  3708. struct s2io_nic *sp = (struct s2io_nic *)data;
  3709. struct net_device *dev = sp->dev;
  3710. s2io_handle_errors(dev);
  3711. mod_timer(&sp->alarm_timer, jiffies + HZ / 2);
  3712. }
  3713. static int s2io_chk_rx_buffers(struct s2io_nic *sp, int rng_n)
  3714. {
  3715. int rxb_size, level;
  3716. if (!sp->lro) {
  3717. rxb_size = atomic_read(&sp->rx_bufs_left[rng_n]);
  3718. level = rx_buffer_level(sp, rxb_size, rng_n);
  3719. if ((level == PANIC) && (!TASKLET_IN_USE)) {
  3720. int ret;
  3721. DBG_PRINT(INTR_DBG, "%s: Rx BD hit ", __FUNCTION__);
  3722. DBG_PRINT(INTR_DBG, "PANIC levels\n");
  3723. if ((ret = fill_rx_buffers(sp, rng_n)) == -ENOMEM) {
  3724. DBG_PRINT(INFO_DBG, "Out of memory in %s",
  3725. __FUNCTION__);
  3726. clear_bit(0, (&sp->tasklet_status));
  3727. return -1;
  3728. }
  3729. clear_bit(0, (&sp->tasklet_status));
  3730. } else if (level == LOW)
  3731. tasklet_schedule(&sp->task);
  3732. } else if (fill_rx_buffers(sp, rng_n) == -ENOMEM) {
  3733. DBG_PRINT(INFO_DBG, "%s:Out of memory", sp->dev->name);
  3734. DBG_PRINT(INFO_DBG, " in Rx Intr!!\n");
  3735. }
  3736. return 0;
  3737. }
  3738. static irqreturn_t s2io_msix_ring_handle(int irq, void *dev_id)
  3739. {
  3740. struct ring_info *ring = (struct ring_info *)dev_id;
  3741. struct s2io_nic *sp = ring->nic;
  3742. if (!is_s2io_card_up(sp))
  3743. return IRQ_HANDLED;
  3744. rx_intr_handler(ring);
  3745. s2io_chk_rx_buffers(sp, ring->ring_no);
  3746. return IRQ_HANDLED;
  3747. }
  3748. static irqreturn_t s2io_msix_fifo_handle(int irq, void *dev_id)
  3749. {
  3750. struct fifo_info *fifo = (struct fifo_info *)dev_id;
  3751. struct s2io_nic *sp = fifo->nic;
  3752. if (!is_s2io_card_up(sp))
  3753. return IRQ_HANDLED;
  3754. tx_intr_handler(fifo);
  3755. return IRQ_HANDLED;
  3756. }
  3757. static void s2io_txpic_intr_handle(struct s2io_nic *sp)
  3758. {
  3759. struct XENA_dev_config __iomem *bar0 = sp->bar0;
  3760. u64 val64;
  3761. val64 = readq(&bar0->pic_int_status);
  3762. if (val64 & PIC_INT_GPIO) {
  3763. val64 = readq(&bar0->gpio_int_reg);
  3764. if ((val64 & GPIO_INT_REG_LINK_DOWN) &&
  3765. (val64 & GPIO_INT_REG_LINK_UP)) {
  3766. /*
  3767. * This is unstable state so clear both up/down
  3768. * interrupt and adapter to re-evaluate the link state.
  3769. */
  3770. val64 |= GPIO_INT_REG_LINK_DOWN;
  3771. val64 |= GPIO_INT_REG_LINK_UP;
  3772. writeq(val64, &bar0->gpio_int_reg);
  3773. val64 = readq(&bar0->gpio_int_mask);
  3774. val64 &= ~(GPIO_INT_MASK_LINK_UP |
  3775. GPIO_INT_MASK_LINK_DOWN);
  3776. writeq(val64, &bar0->gpio_int_mask);
  3777. }
  3778. else if (val64 & GPIO_INT_REG_LINK_UP) {
  3779. val64 = readq(&bar0->adapter_status);
  3780. /* Enable Adapter */
  3781. val64 = readq(&bar0->adapter_control);
  3782. val64 |= ADAPTER_CNTL_EN;
  3783. writeq(val64, &bar0->adapter_control);
  3784. val64 |= ADAPTER_LED_ON;
  3785. writeq(val64, &bar0->adapter_control);
  3786. if (!sp->device_enabled_once)
  3787. sp->device_enabled_once = 1;
  3788. s2io_link(sp, LINK_UP);
  3789. /*
  3790. * unmask link down interrupt and mask link-up
  3791. * intr
  3792. */
  3793. val64 = readq(&bar0->gpio_int_mask);
  3794. val64 &= ~GPIO_INT_MASK_LINK_DOWN;
  3795. val64 |= GPIO_INT_MASK_LINK_UP;
  3796. writeq(val64, &bar0->gpio_int_mask);
  3797. }else if (val64 & GPIO_INT_REG_LINK_DOWN) {
  3798. val64 = readq(&bar0->adapter_status);
  3799. s2io_link(sp, LINK_DOWN);
  3800. /* Link is down so unmaks link up interrupt */
  3801. val64 = readq(&bar0->gpio_int_mask);
  3802. val64 &= ~GPIO_INT_MASK_LINK_UP;
  3803. val64 |= GPIO_INT_MASK_LINK_DOWN;
  3804. writeq(val64, &bar0->gpio_int_mask);
  3805. /* turn off LED */
  3806. val64 = readq(&bar0->adapter_control);
  3807. val64 = val64 &(~ADAPTER_LED_ON);
  3808. writeq(val64, &bar0->adapter_control);
  3809. }
  3810. }
  3811. val64 = readq(&bar0->gpio_int_mask);
  3812. }
  3813. /**
  3814. * do_s2io_chk_alarm_bit - Check for alarm and incrment the counter
  3815. * @value: alarm bits
  3816. * @addr: address value
  3817. * @cnt: counter variable
  3818. * Description: Check for alarm and increment the counter
  3819. * Return Value:
  3820. * 1 - if alarm bit set
  3821. * 0 - if alarm bit is not set
  3822. */
  3823. static int do_s2io_chk_alarm_bit(u64 value, void __iomem * addr,
  3824. unsigned long long *cnt)
  3825. {
  3826. u64 val64;
  3827. val64 = readq(addr);
  3828. if ( val64 & value ) {
  3829. writeq(val64, addr);
  3830. (*cnt)++;
  3831. return 1;
  3832. }
  3833. return 0;
  3834. }
  3835. /**
  3836. * s2io_handle_errors - Xframe error indication handler
  3837. * @nic: device private variable
  3838. * Description: Handle alarms such as loss of link, single or
  3839. * double ECC errors, critical and serious errors.
  3840. * Return Value:
  3841. * NONE
  3842. */
  3843. static void s2io_handle_errors(void * dev_id)
  3844. {
  3845. struct net_device *dev = (struct net_device *) dev_id;
  3846. struct s2io_nic *sp = dev->priv;
  3847. struct XENA_dev_config __iomem *bar0 = sp->bar0;
  3848. u64 temp64 = 0,val64=0;
  3849. int i = 0;
  3850. struct swStat *sw_stat = &sp->mac_control.stats_info->sw_stat;
  3851. struct xpakStat *stats = &sp->mac_control.stats_info->xpak_stat;
  3852. if (!is_s2io_card_up(sp))
  3853. return;
  3854. if (pci_channel_offline(sp->pdev))
  3855. return;
  3856. memset(&sw_stat->ring_full_cnt, 0,
  3857. sizeof(sw_stat->ring_full_cnt));
  3858. /* Handling the XPAK counters update */
  3859. if(stats->xpak_timer_count < 72000) {
  3860. /* waiting for an hour */
  3861. stats->xpak_timer_count++;
  3862. } else {
  3863. s2io_updt_xpak_counter(dev);
  3864. /* reset the count to zero */
  3865. stats->xpak_timer_count = 0;
  3866. }
  3867. /* Handling link status change error Intr */
  3868. if (s2io_link_fault_indication(sp) == MAC_RMAC_ERR_TIMER) {
  3869. val64 = readq(&bar0->mac_rmac_err_reg);
  3870. writeq(val64, &bar0->mac_rmac_err_reg);
  3871. if (val64 & RMAC_LINK_STATE_CHANGE_INT)
  3872. schedule_work(&sp->set_link_task);
  3873. }
  3874. /* In case of a serious error, the device will be Reset. */
  3875. if (do_s2io_chk_alarm_bit(SERR_SOURCE_ANY, &bar0->serr_source,
  3876. &sw_stat->serious_err_cnt))
  3877. goto reset;
  3878. /* Check for data parity error */
  3879. if (do_s2io_chk_alarm_bit(GPIO_INT_REG_DP_ERR_INT, &bar0->gpio_int_reg,
  3880. &sw_stat->parity_err_cnt))
  3881. goto reset;
  3882. /* Check for ring full counter */
  3883. if (sp->device_type == XFRAME_II_DEVICE) {
  3884. val64 = readq(&bar0->ring_bump_counter1);
  3885. for (i=0; i<4; i++) {
  3886. temp64 = ( val64 & vBIT(0xFFFF,(i*16),16));
  3887. temp64 >>= 64 - ((i+1)*16);
  3888. sw_stat->ring_full_cnt[i] += temp64;
  3889. }
  3890. val64 = readq(&bar0->ring_bump_counter2);
  3891. for (i=0; i<4; i++) {
  3892. temp64 = ( val64 & vBIT(0xFFFF,(i*16),16));
  3893. temp64 >>= 64 - ((i+1)*16);
  3894. sw_stat->ring_full_cnt[i+4] += temp64;
  3895. }
  3896. }
  3897. val64 = readq(&bar0->txdma_int_status);
  3898. /*check for pfc_err*/
  3899. if (val64 & TXDMA_PFC_INT) {
  3900. if (do_s2io_chk_alarm_bit(PFC_ECC_DB_ERR | PFC_SM_ERR_ALARM|
  3901. PFC_MISC_0_ERR | PFC_MISC_1_ERR|
  3902. PFC_PCIX_ERR, &bar0->pfc_err_reg,
  3903. &sw_stat->pfc_err_cnt))
  3904. goto reset;
  3905. do_s2io_chk_alarm_bit(PFC_ECC_SG_ERR, &bar0->pfc_err_reg,
  3906. &sw_stat->pfc_err_cnt);
  3907. }
  3908. /*check for tda_err*/
  3909. if (val64 & TXDMA_TDA_INT) {
  3910. if(do_s2io_chk_alarm_bit(TDA_Fn_ECC_DB_ERR | TDA_SM0_ERR_ALARM |
  3911. TDA_SM1_ERR_ALARM, &bar0->tda_err_reg,
  3912. &sw_stat->tda_err_cnt))
  3913. goto reset;
  3914. do_s2io_chk_alarm_bit(TDA_Fn_ECC_SG_ERR | TDA_PCIX_ERR,
  3915. &bar0->tda_err_reg, &sw_stat->tda_err_cnt);
  3916. }
  3917. /*check for pcc_err*/
  3918. if (val64 & TXDMA_PCC_INT) {
  3919. if (do_s2io_chk_alarm_bit(PCC_SM_ERR_ALARM | PCC_WR_ERR_ALARM
  3920. | PCC_N_SERR | PCC_6_COF_OV_ERR
  3921. | PCC_7_COF_OV_ERR | PCC_6_LSO_OV_ERR
  3922. | PCC_7_LSO_OV_ERR | PCC_FB_ECC_DB_ERR
  3923. | PCC_TXB_ECC_DB_ERR, &bar0->pcc_err_reg,
  3924. &sw_stat->pcc_err_cnt))
  3925. goto reset;
  3926. do_s2io_chk_alarm_bit(PCC_FB_ECC_SG_ERR | PCC_TXB_ECC_SG_ERR,
  3927. &bar0->pcc_err_reg, &sw_stat->pcc_err_cnt);
  3928. }
  3929. /*check for tti_err*/
  3930. if (val64 & TXDMA_TTI_INT) {
  3931. if (do_s2io_chk_alarm_bit(TTI_SM_ERR_ALARM, &bar0->tti_err_reg,
  3932. &sw_stat->tti_err_cnt))
  3933. goto reset;
  3934. do_s2io_chk_alarm_bit(TTI_ECC_SG_ERR | TTI_ECC_DB_ERR,
  3935. &bar0->tti_err_reg, &sw_stat->tti_err_cnt);
  3936. }
  3937. /*check for lso_err*/
  3938. if (val64 & TXDMA_LSO_INT) {
  3939. if (do_s2io_chk_alarm_bit(LSO6_ABORT | LSO7_ABORT
  3940. | LSO6_SM_ERR_ALARM | LSO7_SM_ERR_ALARM,
  3941. &bar0->lso_err_reg, &sw_stat->lso_err_cnt))
  3942. goto reset;
  3943. do_s2io_chk_alarm_bit(LSO6_SEND_OFLOW | LSO7_SEND_OFLOW,
  3944. &bar0->lso_err_reg, &sw_stat->lso_err_cnt);
  3945. }
  3946. /*check for tpa_err*/
  3947. if (val64 & TXDMA_TPA_INT) {
  3948. if (do_s2io_chk_alarm_bit(TPA_SM_ERR_ALARM, &bar0->tpa_err_reg,
  3949. &sw_stat->tpa_err_cnt))
  3950. goto reset;
  3951. do_s2io_chk_alarm_bit(TPA_TX_FRM_DROP, &bar0->tpa_err_reg,
  3952. &sw_stat->tpa_err_cnt);
  3953. }
  3954. /*check for sm_err*/
  3955. if (val64 & TXDMA_SM_INT) {
  3956. if (do_s2io_chk_alarm_bit(SM_SM_ERR_ALARM, &bar0->sm_err_reg,
  3957. &sw_stat->sm_err_cnt))
  3958. goto reset;
  3959. }
  3960. val64 = readq(&bar0->mac_int_status);
  3961. if (val64 & MAC_INT_STATUS_TMAC_INT) {
  3962. if (do_s2io_chk_alarm_bit(TMAC_TX_BUF_OVRN | TMAC_TX_SM_ERR,
  3963. &bar0->mac_tmac_err_reg,
  3964. &sw_stat->mac_tmac_err_cnt))
  3965. goto reset;
  3966. do_s2io_chk_alarm_bit(TMAC_ECC_SG_ERR | TMAC_ECC_DB_ERR
  3967. | TMAC_DESC_ECC_SG_ERR | TMAC_DESC_ECC_DB_ERR,
  3968. &bar0->mac_tmac_err_reg,
  3969. &sw_stat->mac_tmac_err_cnt);
  3970. }
  3971. val64 = readq(&bar0->xgxs_int_status);
  3972. if (val64 & XGXS_INT_STATUS_TXGXS) {
  3973. if (do_s2io_chk_alarm_bit(TXGXS_ESTORE_UFLOW | TXGXS_TX_SM_ERR,
  3974. &bar0->xgxs_txgxs_err_reg,
  3975. &sw_stat->xgxs_txgxs_err_cnt))
  3976. goto reset;
  3977. do_s2io_chk_alarm_bit(TXGXS_ECC_SG_ERR | TXGXS_ECC_DB_ERR,
  3978. &bar0->xgxs_txgxs_err_reg,
  3979. &sw_stat->xgxs_txgxs_err_cnt);
  3980. }
  3981. val64 = readq(&bar0->rxdma_int_status);
  3982. if (val64 & RXDMA_INT_RC_INT_M) {
  3983. if (do_s2io_chk_alarm_bit(RC_PRCn_ECC_DB_ERR | RC_FTC_ECC_DB_ERR
  3984. | RC_PRCn_SM_ERR_ALARM |RC_FTC_SM_ERR_ALARM,
  3985. &bar0->rc_err_reg, &sw_stat->rc_err_cnt))
  3986. goto reset;
  3987. do_s2io_chk_alarm_bit(RC_PRCn_ECC_SG_ERR | RC_FTC_ECC_SG_ERR
  3988. | RC_RDA_FAIL_WR_Rn, &bar0->rc_err_reg,
  3989. &sw_stat->rc_err_cnt);
  3990. if (do_s2io_chk_alarm_bit(PRC_PCI_AB_RD_Rn | PRC_PCI_AB_WR_Rn
  3991. | PRC_PCI_AB_F_WR_Rn, &bar0->prc_pcix_err_reg,
  3992. &sw_stat->prc_pcix_err_cnt))
  3993. goto reset;
  3994. do_s2io_chk_alarm_bit(PRC_PCI_DP_RD_Rn | PRC_PCI_DP_WR_Rn
  3995. | PRC_PCI_DP_F_WR_Rn, &bar0->prc_pcix_err_reg,
  3996. &sw_stat->prc_pcix_err_cnt);
  3997. }
  3998. if (val64 & RXDMA_INT_RPA_INT_M) {
  3999. if (do_s2io_chk_alarm_bit(RPA_SM_ERR_ALARM | RPA_CREDIT_ERR,
  4000. &bar0->rpa_err_reg, &sw_stat->rpa_err_cnt))
  4001. goto reset;
  4002. do_s2io_chk_alarm_bit(RPA_ECC_SG_ERR | RPA_ECC_DB_ERR,
  4003. &bar0->rpa_err_reg, &sw_stat->rpa_err_cnt);
  4004. }
  4005. if (val64 & RXDMA_INT_RDA_INT_M) {
  4006. if (do_s2io_chk_alarm_bit(RDA_RXDn_ECC_DB_ERR
  4007. | RDA_FRM_ECC_DB_N_AERR | RDA_SM1_ERR_ALARM
  4008. | RDA_SM0_ERR_ALARM | RDA_RXD_ECC_DB_SERR,
  4009. &bar0->rda_err_reg, &sw_stat->rda_err_cnt))
  4010. goto reset;
  4011. do_s2io_chk_alarm_bit(RDA_RXDn_ECC_SG_ERR | RDA_FRM_ECC_SG_ERR
  4012. | RDA_MISC_ERR | RDA_PCIX_ERR,
  4013. &bar0->rda_err_reg, &sw_stat->rda_err_cnt);
  4014. }
  4015. if (val64 & RXDMA_INT_RTI_INT_M) {
  4016. if (do_s2io_chk_alarm_bit(RTI_SM_ERR_ALARM, &bar0->rti_err_reg,
  4017. &sw_stat->rti_err_cnt))
  4018. goto reset;
  4019. do_s2io_chk_alarm_bit(RTI_ECC_SG_ERR | RTI_ECC_DB_ERR,
  4020. &bar0->rti_err_reg, &sw_stat->rti_err_cnt);
  4021. }
  4022. val64 = readq(&bar0->mac_int_status);
  4023. if (val64 & MAC_INT_STATUS_RMAC_INT) {
  4024. if (do_s2io_chk_alarm_bit(RMAC_RX_BUFF_OVRN | RMAC_RX_SM_ERR,
  4025. &bar0->mac_rmac_err_reg,
  4026. &sw_stat->mac_rmac_err_cnt))
  4027. goto reset;
  4028. do_s2io_chk_alarm_bit(RMAC_UNUSED_INT|RMAC_SINGLE_ECC_ERR|
  4029. RMAC_DOUBLE_ECC_ERR, &bar0->mac_rmac_err_reg,
  4030. &sw_stat->mac_rmac_err_cnt);
  4031. }
  4032. val64 = readq(&bar0->xgxs_int_status);
  4033. if (val64 & XGXS_INT_STATUS_RXGXS) {
  4034. if (do_s2io_chk_alarm_bit(RXGXS_ESTORE_OFLOW | RXGXS_RX_SM_ERR,
  4035. &bar0->xgxs_rxgxs_err_reg,
  4036. &sw_stat->xgxs_rxgxs_err_cnt))
  4037. goto reset;
  4038. }
  4039. val64 = readq(&bar0->mc_int_status);
  4040. if(val64 & MC_INT_STATUS_MC_INT) {
  4041. if (do_s2io_chk_alarm_bit(MC_ERR_REG_SM_ERR, &bar0->mc_err_reg,
  4042. &sw_stat->mc_err_cnt))
  4043. goto reset;
  4044. /* Handling Ecc errors */
  4045. if (val64 & (MC_ERR_REG_ECC_ALL_SNG | MC_ERR_REG_ECC_ALL_DBL)) {
  4046. writeq(val64, &bar0->mc_err_reg);
  4047. if (val64 & MC_ERR_REG_ECC_ALL_DBL) {
  4048. sw_stat->double_ecc_errs++;
  4049. if (sp->device_type != XFRAME_II_DEVICE) {
  4050. /*
  4051. * Reset XframeI only if critical error
  4052. */
  4053. if (val64 &
  4054. (MC_ERR_REG_MIRI_ECC_DB_ERR_0 |
  4055. MC_ERR_REG_MIRI_ECC_DB_ERR_1))
  4056. goto reset;
  4057. }
  4058. } else
  4059. sw_stat->single_ecc_errs++;
  4060. }
  4061. }
  4062. return;
  4063. reset:
  4064. netif_stop_queue(dev);
  4065. schedule_work(&sp->rst_timer_task);
  4066. sw_stat->soft_reset_cnt++;
  4067. return;
  4068. }
  4069. /**
  4070. * s2io_isr - ISR handler of the device .
  4071. * @irq: the irq of the device.
  4072. * @dev_id: a void pointer to the dev structure of the NIC.
  4073. * Description: This function is the ISR handler of the device. It
  4074. * identifies the reason for the interrupt and calls the relevant
  4075. * service routines. As a contongency measure, this ISR allocates the
  4076. * recv buffers, if their numbers are below the panic value which is
  4077. * presently set to 25% of the original number of rcv buffers allocated.
  4078. * Return value:
  4079. * IRQ_HANDLED: will be returned if IRQ was handled by this routine
  4080. * IRQ_NONE: will be returned if interrupt is not from our device
  4081. */
  4082. static irqreturn_t s2io_isr(int irq, void *dev_id)
  4083. {
  4084. struct net_device *dev = (struct net_device *) dev_id;
  4085. struct s2io_nic *sp = dev->priv;
  4086. struct XENA_dev_config __iomem *bar0 = sp->bar0;
  4087. int i;
  4088. u64 reason = 0;
  4089. struct mac_info *mac_control;
  4090. struct config_param *config;
  4091. /* Pretend we handled any irq's from a disconnected card */
  4092. if (pci_channel_offline(sp->pdev))
  4093. return IRQ_NONE;
  4094. if (!is_s2io_card_up(sp))
  4095. return IRQ_NONE;
  4096. mac_control = &sp->mac_control;
  4097. config = &sp->config;
  4098. /*
  4099. * Identify the cause for interrupt and call the appropriate
  4100. * interrupt handler. Causes for the interrupt could be;
  4101. * 1. Rx of packet.
  4102. * 2. Tx complete.
  4103. * 3. Link down.
  4104. */
  4105. reason = readq(&bar0->general_int_status);
  4106. if (unlikely(reason == S2IO_MINUS_ONE) ) {
  4107. /* Nothing much can be done. Get out */
  4108. return IRQ_HANDLED;
  4109. }
  4110. if (reason & (GEN_INTR_RXTRAFFIC |
  4111. GEN_INTR_TXTRAFFIC | GEN_INTR_TXPIC))
  4112. {
  4113. writeq(S2IO_MINUS_ONE, &bar0->general_int_mask);
  4114. if (config->napi) {
  4115. if (reason & GEN_INTR_RXTRAFFIC) {
  4116. if (likely(netif_rx_schedule_prep(dev,
  4117. &sp->napi))) {
  4118. __netif_rx_schedule(dev, &sp->napi);
  4119. writeq(S2IO_MINUS_ONE,
  4120. &bar0->rx_traffic_mask);
  4121. } else
  4122. writeq(S2IO_MINUS_ONE,
  4123. &bar0->rx_traffic_int);
  4124. }
  4125. } else {
  4126. /*
  4127. * rx_traffic_int reg is an R1 register, writing all 1's
  4128. * will ensure that the actual interrupt causing bit
  4129. * get's cleared and hence a read can be avoided.
  4130. */
  4131. if (reason & GEN_INTR_RXTRAFFIC)
  4132. writeq(S2IO_MINUS_ONE, &bar0->rx_traffic_int);
  4133. for (i = 0; i < config->rx_ring_num; i++)
  4134. rx_intr_handler(&mac_control->rings[i]);
  4135. }
  4136. /*
  4137. * tx_traffic_int reg is an R1 register, writing all 1's
  4138. * will ensure that the actual interrupt causing bit get's
  4139. * cleared and hence a read can be avoided.
  4140. */
  4141. if (reason & GEN_INTR_TXTRAFFIC)
  4142. writeq(S2IO_MINUS_ONE, &bar0->tx_traffic_int);
  4143. for (i = 0; i < config->tx_fifo_num; i++)
  4144. tx_intr_handler(&mac_control->fifos[i]);
  4145. if (reason & GEN_INTR_TXPIC)
  4146. s2io_txpic_intr_handle(sp);
  4147. /*
  4148. * Reallocate the buffers from the interrupt handler itself.
  4149. */
  4150. if (!config->napi) {
  4151. for (i = 0; i < config->rx_ring_num; i++)
  4152. s2io_chk_rx_buffers(sp, i);
  4153. }
  4154. writeq(sp->general_int_mask, &bar0->general_int_mask);
  4155. readl(&bar0->general_int_status);
  4156. return IRQ_HANDLED;
  4157. }
  4158. else if (!reason) {
  4159. /* The interrupt was not raised by us */
  4160. return IRQ_NONE;
  4161. }
  4162. return IRQ_HANDLED;
  4163. }
  4164. /**
  4165. * s2io_updt_stats -
  4166. */
  4167. static void s2io_updt_stats(struct s2io_nic *sp)
  4168. {
  4169. struct XENA_dev_config __iomem *bar0 = sp->bar0;
  4170. u64 val64;
  4171. int cnt = 0;
  4172. if (is_s2io_card_up(sp)) {
  4173. /* Apprx 30us on a 133 MHz bus */
  4174. val64 = SET_UPDT_CLICKS(10) |
  4175. STAT_CFG_ONE_SHOT_EN | STAT_CFG_STAT_EN;
  4176. writeq(val64, &bar0->stat_cfg);
  4177. do {
  4178. udelay(100);
  4179. val64 = readq(&bar0->stat_cfg);
  4180. if (!(val64 & s2BIT(0)))
  4181. break;
  4182. cnt++;
  4183. if (cnt == 5)
  4184. break; /* Updt failed */
  4185. } while(1);
  4186. }
  4187. }
  4188. /**
  4189. * s2io_get_stats - Updates the device statistics structure.
  4190. * @dev : pointer to the device structure.
  4191. * Description:
  4192. * This function updates the device statistics structure in the s2io_nic
  4193. * structure and returns a pointer to the same.
  4194. * Return value:
  4195. * pointer to the updated net_device_stats structure.
  4196. */
  4197. static struct net_device_stats *s2io_get_stats(struct net_device *dev)
  4198. {
  4199. struct s2io_nic *sp = dev->priv;
  4200. struct mac_info *mac_control;
  4201. struct config_param *config;
  4202. mac_control = &sp->mac_control;
  4203. config = &sp->config;
  4204. /* Configure Stats for immediate updt */
  4205. s2io_updt_stats(sp);
  4206. sp->stats.tx_packets =
  4207. le32_to_cpu(mac_control->stats_info->tmac_frms);
  4208. sp->stats.tx_errors =
  4209. le32_to_cpu(mac_control->stats_info->tmac_any_err_frms);
  4210. sp->stats.rx_errors =
  4211. le64_to_cpu(mac_control->stats_info->rmac_drop_frms);
  4212. sp->stats.multicast =
  4213. le32_to_cpu(mac_control->stats_info->rmac_vld_mcst_frms);
  4214. sp->stats.rx_length_errors =
  4215. le64_to_cpu(mac_control->stats_info->rmac_long_frms);
  4216. return (&sp->stats);
  4217. }
  4218. /**
  4219. * s2io_set_multicast - entry point for multicast address enable/disable.
  4220. * @dev : pointer to the device structure
  4221. * Description:
  4222. * This function is a driver entry point which gets called by the kernel
  4223. * whenever multicast addresses must be enabled/disabled. This also gets
  4224. * called to set/reset promiscuous mode. Depending on the deivce flag, we
  4225. * determine, if multicast address must be enabled or if promiscuous mode
  4226. * is to be disabled etc.
  4227. * Return value:
  4228. * void.
  4229. */
  4230. static void s2io_set_multicast(struct net_device *dev)
  4231. {
  4232. int i, j, prev_cnt;
  4233. struct dev_mc_list *mclist;
  4234. struct s2io_nic *sp = dev->priv;
  4235. struct XENA_dev_config __iomem *bar0 = sp->bar0;
  4236. u64 val64 = 0, multi_mac = 0x010203040506ULL, mask =
  4237. 0xfeffffffffffULL;
  4238. u64 dis_addr = 0xffffffffffffULL, mac_addr = 0;
  4239. void __iomem *add;
  4240. if ((dev->flags & IFF_ALLMULTI) && (!sp->m_cast_flg)) {
  4241. /* Enable all Multicast addresses */
  4242. writeq(RMAC_ADDR_DATA0_MEM_ADDR(multi_mac),
  4243. &bar0->rmac_addr_data0_mem);
  4244. writeq(RMAC_ADDR_DATA1_MEM_MASK(mask),
  4245. &bar0->rmac_addr_data1_mem);
  4246. val64 = RMAC_ADDR_CMD_MEM_WE |
  4247. RMAC_ADDR_CMD_MEM_STROBE_NEW_CMD |
  4248. RMAC_ADDR_CMD_MEM_OFFSET(MAC_MC_ALL_MC_ADDR_OFFSET);
  4249. writeq(val64, &bar0->rmac_addr_cmd_mem);
  4250. /* Wait till command completes */
  4251. wait_for_cmd_complete(&bar0->rmac_addr_cmd_mem,
  4252. RMAC_ADDR_CMD_MEM_STROBE_CMD_EXECUTING,
  4253. S2IO_BIT_RESET);
  4254. sp->m_cast_flg = 1;
  4255. sp->all_multi_pos = MAC_MC_ALL_MC_ADDR_OFFSET;
  4256. } else if ((dev->flags & IFF_ALLMULTI) && (sp->m_cast_flg)) {
  4257. /* Disable all Multicast addresses */
  4258. writeq(RMAC_ADDR_DATA0_MEM_ADDR(dis_addr),
  4259. &bar0->rmac_addr_data0_mem);
  4260. writeq(RMAC_ADDR_DATA1_MEM_MASK(0x0),
  4261. &bar0->rmac_addr_data1_mem);
  4262. val64 = RMAC_ADDR_CMD_MEM_WE |
  4263. RMAC_ADDR_CMD_MEM_STROBE_NEW_CMD |
  4264. RMAC_ADDR_CMD_MEM_OFFSET(sp->all_multi_pos);
  4265. writeq(val64, &bar0->rmac_addr_cmd_mem);
  4266. /* Wait till command completes */
  4267. wait_for_cmd_complete(&bar0->rmac_addr_cmd_mem,
  4268. RMAC_ADDR_CMD_MEM_STROBE_CMD_EXECUTING,
  4269. S2IO_BIT_RESET);
  4270. sp->m_cast_flg = 0;
  4271. sp->all_multi_pos = 0;
  4272. }
  4273. if ((dev->flags & IFF_PROMISC) && (!sp->promisc_flg)) {
  4274. /* Put the NIC into promiscuous mode */
  4275. add = &bar0->mac_cfg;
  4276. val64 = readq(&bar0->mac_cfg);
  4277. val64 |= MAC_CFG_RMAC_PROM_ENABLE;
  4278. writeq(RMAC_CFG_KEY(0x4C0D), &bar0->rmac_cfg_key);
  4279. writel((u32) val64, add);
  4280. writeq(RMAC_CFG_KEY(0x4C0D), &bar0->rmac_cfg_key);
  4281. writel((u32) (val64 >> 32), (add + 4));
  4282. if (vlan_tag_strip != 1) {
  4283. val64 = readq(&bar0->rx_pa_cfg);
  4284. val64 &= ~RX_PA_CFG_STRIP_VLAN_TAG;
  4285. writeq(val64, &bar0->rx_pa_cfg);
  4286. vlan_strip_flag = 0;
  4287. }
  4288. val64 = readq(&bar0->mac_cfg);
  4289. sp->promisc_flg = 1;
  4290. DBG_PRINT(INFO_DBG, "%s: entered promiscuous mode\n",
  4291. dev->name);
  4292. } else if (!(dev->flags & IFF_PROMISC) && (sp->promisc_flg)) {
  4293. /* Remove the NIC from promiscuous mode */
  4294. add = &bar0->mac_cfg;
  4295. val64 = readq(&bar0->mac_cfg);
  4296. val64 &= ~MAC_CFG_RMAC_PROM_ENABLE;
  4297. writeq(RMAC_CFG_KEY(0x4C0D), &bar0->rmac_cfg_key);
  4298. writel((u32) val64, add);
  4299. writeq(RMAC_CFG_KEY(0x4C0D), &bar0->rmac_cfg_key);
  4300. writel((u32) (val64 >> 32), (add + 4));
  4301. if (vlan_tag_strip != 0) {
  4302. val64 = readq(&bar0->rx_pa_cfg);
  4303. val64 |= RX_PA_CFG_STRIP_VLAN_TAG;
  4304. writeq(val64, &bar0->rx_pa_cfg);
  4305. vlan_strip_flag = 1;
  4306. }
  4307. val64 = readq(&bar0->mac_cfg);
  4308. sp->promisc_flg = 0;
  4309. DBG_PRINT(INFO_DBG, "%s: left promiscuous mode\n",
  4310. dev->name);
  4311. }
  4312. /* Update individual M_CAST address list */
  4313. if ((!sp->m_cast_flg) && dev->mc_count) {
  4314. if (dev->mc_count >
  4315. (MAX_ADDRS_SUPPORTED - MAC_MC_ADDR_START_OFFSET - 1)) {
  4316. DBG_PRINT(ERR_DBG, "%s: No more Rx filters ",
  4317. dev->name);
  4318. DBG_PRINT(ERR_DBG, "can be added, please enable ");
  4319. DBG_PRINT(ERR_DBG, "ALL_MULTI instead\n");
  4320. return;
  4321. }
  4322. prev_cnt = sp->mc_addr_count;
  4323. sp->mc_addr_count = dev->mc_count;
  4324. /* Clear out the previous list of Mc in the H/W. */
  4325. for (i = 0; i < prev_cnt; i++) {
  4326. writeq(RMAC_ADDR_DATA0_MEM_ADDR(dis_addr),
  4327. &bar0->rmac_addr_data0_mem);
  4328. writeq(RMAC_ADDR_DATA1_MEM_MASK(0ULL),
  4329. &bar0->rmac_addr_data1_mem);
  4330. val64 = RMAC_ADDR_CMD_MEM_WE |
  4331. RMAC_ADDR_CMD_MEM_STROBE_NEW_CMD |
  4332. RMAC_ADDR_CMD_MEM_OFFSET
  4333. (MAC_MC_ADDR_START_OFFSET + i);
  4334. writeq(val64, &bar0->rmac_addr_cmd_mem);
  4335. /* Wait for command completes */
  4336. if (wait_for_cmd_complete(&bar0->rmac_addr_cmd_mem,
  4337. RMAC_ADDR_CMD_MEM_STROBE_CMD_EXECUTING,
  4338. S2IO_BIT_RESET)) {
  4339. DBG_PRINT(ERR_DBG, "%s: Adding ",
  4340. dev->name);
  4341. DBG_PRINT(ERR_DBG, "Multicasts failed\n");
  4342. return;
  4343. }
  4344. }
  4345. /* Create the new Rx filter list and update the same in H/W. */
  4346. for (i = 0, mclist = dev->mc_list; i < dev->mc_count;
  4347. i++, mclist = mclist->next) {
  4348. memcpy(sp->usr_addrs[i].addr, mclist->dmi_addr,
  4349. ETH_ALEN);
  4350. mac_addr = 0;
  4351. for (j = 0; j < ETH_ALEN; j++) {
  4352. mac_addr |= mclist->dmi_addr[j];
  4353. mac_addr <<= 8;
  4354. }
  4355. mac_addr >>= 8;
  4356. writeq(RMAC_ADDR_DATA0_MEM_ADDR(mac_addr),
  4357. &bar0->rmac_addr_data0_mem);
  4358. writeq(RMAC_ADDR_DATA1_MEM_MASK(0ULL),
  4359. &bar0->rmac_addr_data1_mem);
  4360. val64 = RMAC_ADDR_CMD_MEM_WE |
  4361. RMAC_ADDR_CMD_MEM_STROBE_NEW_CMD |
  4362. RMAC_ADDR_CMD_MEM_OFFSET
  4363. (i + MAC_MC_ADDR_START_OFFSET);
  4364. writeq(val64, &bar0->rmac_addr_cmd_mem);
  4365. /* Wait for command completes */
  4366. if (wait_for_cmd_complete(&bar0->rmac_addr_cmd_mem,
  4367. RMAC_ADDR_CMD_MEM_STROBE_CMD_EXECUTING,
  4368. S2IO_BIT_RESET)) {
  4369. DBG_PRINT(ERR_DBG, "%s: Adding ",
  4370. dev->name);
  4371. DBG_PRINT(ERR_DBG, "Multicasts failed\n");
  4372. return;
  4373. }
  4374. }
  4375. }
  4376. }
  4377. /* add unicast MAC address to CAM */
  4378. static int do_s2io_add_unicast(struct s2io_nic *sp, u64 addr, int off)
  4379. {
  4380. u64 val64;
  4381. struct XENA_dev_config __iomem *bar0 = sp->bar0;
  4382. writeq(RMAC_ADDR_DATA0_MEM_ADDR(addr),
  4383. &bar0->rmac_addr_data0_mem);
  4384. val64 =
  4385. RMAC_ADDR_CMD_MEM_WE | RMAC_ADDR_CMD_MEM_STROBE_NEW_CMD |
  4386. RMAC_ADDR_CMD_MEM_OFFSET(off);
  4387. writeq(val64, &bar0->rmac_addr_cmd_mem);
  4388. /* Wait till command completes */
  4389. if (wait_for_cmd_complete(&bar0->rmac_addr_cmd_mem,
  4390. RMAC_ADDR_CMD_MEM_STROBE_CMD_EXECUTING,
  4391. S2IO_BIT_RESET)) {
  4392. DBG_PRINT(INFO_DBG, "add_mac_addr failed\n");
  4393. return FAILURE;
  4394. }
  4395. return SUCCESS;
  4396. }
  4397. /**
  4398. * s2io_set_mac_addr driver entry point
  4399. */
  4400. static int s2io_set_mac_addr(struct net_device *dev, void *p)
  4401. {
  4402. struct sockaddr *addr = p;
  4403. if (!is_valid_ether_addr(addr->sa_data))
  4404. return -EINVAL;
  4405. memcpy(dev->dev_addr, addr->sa_data, dev->addr_len);
  4406. /* store the MAC address in CAM */
  4407. return (do_s2io_prog_unicast(dev, dev->dev_addr));
  4408. }
  4409. /**
  4410. * do_s2io_prog_unicast - Programs the Xframe mac address
  4411. * @dev : pointer to the device structure.
  4412. * @addr: a uchar pointer to the new mac address which is to be set.
  4413. * Description : This procedure will program the Xframe to receive
  4414. * frames with new Mac Address
  4415. * Return value: SUCCESS on success and an appropriate (-)ve integer
  4416. * as defined in errno.h file on failure.
  4417. */
  4418. static int do_s2io_prog_unicast(struct net_device *dev, u8 *addr)
  4419. {
  4420. struct s2io_nic *sp = dev->priv;
  4421. register u64 mac_addr = 0, perm_addr = 0;
  4422. int i;
  4423. /*
  4424. * Set the new MAC address as the new unicast filter and reflect this
  4425. * change on the device address registered with the OS. It will be
  4426. * at offset 0.
  4427. */
  4428. for (i = 0; i < ETH_ALEN; i++) {
  4429. mac_addr <<= 8;
  4430. mac_addr |= addr[i];
  4431. perm_addr <<= 8;
  4432. perm_addr |= sp->def_mac_addr[0].mac_addr[i];
  4433. }
  4434. /* check if the dev_addr is different than perm_addr */
  4435. if (mac_addr == perm_addr)
  4436. return SUCCESS;
  4437. /* Update the internal structure with this new mac address */
  4438. do_s2io_copy_mac_addr(sp, 0, mac_addr);
  4439. return (do_s2io_add_unicast(sp, mac_addr, 0));
  4440. }
  4441. /**
  4442. * s2io_ethtool_sset - Sets different link parameters.
  4443. * @sp : private member of the device structure, which is a pointer to the * s2io_nic structure.
  4444. * @info: pointer to the structure with parameters given by ethtool to set
  4445. * link information.
  4446. * Description:
  4447. * The function sets different link parameters provided by the user onto
  4448. * the NIC.
  4449. * Return value:
  4450. * 0 on success.
  4451. */
  4452. static int s2io_ethtool_sset(struct net_device *dev,
  4453. struct ethtool_cmd *info)
  4454. {
  4455. struct s2io_nic *sp = dev->priv;
  4456. if ((info->autoneg == AUTONEG_ENABLE) ||
  4457. (info->speed != SPEED_10000) || (info->duplex != DUPLEX_FULL))
  4458. return -EINVAL;
  4459. else {
  4460. s2io_close(sp->dev);
  4461. s2io_open(sp->dev);
  4462. }
  4463. return 0;
  4464. }
  4465. /**
  4466. * s2io_ethtol_gset - Return link specific information.
  4467. * @sp : private member of the device structure, pointer to the
  4468. * s2io_nic structure.
  4469. * @info : pointer to the structure with parameters given by ethtool
  4470. * to return link information.
  4471. * Description:
  4472. * Returns link specific information like speed, duplex etc.. to ethtool.
  4473. * Return value :
  4474. * return 0 on success.
  4475. */
  4476. static int s2io_ethtool_gset(struct net_device *dev, struct ethtool_cmd *info)
  4477. {
  4478. struct s2io_nic *sp = dev->priv;
  4479. info->supported = (SUPPORTED_10000baseT_Full | SUPPORTED_FIBRE);
  4480. info->advertising = (SUPPORTED_10000baseT_Full | SUPPORTED_FIBRE);
  4481. info->port = PORT_FIBRE;
  4482. /* info->transceiver */
  4483. info->transceiver = XCVR_EXTERNAL;
  4484. if (netif_carrier_ok(sp->dev)) {
  4485. info->speed = 10000;
  4486. info->duplex = DUPLEX_FULL;
  4487. } else {
  4488. info->speed = -1;
  4489. info->duplex = -1;
  4490. }
  4491. info->autoneg = AUTONEG_DISABLE;
  4492. return 0;
  4493. }
  4494. /**
  4495. * s2io_ethtool_gdrvinfo - Returns driver specific information.
  4496. * @sp : private member of the device structure, which is a pointer to the
  4497. * s2io_nic structure.
  4498. * @info : pointer to the structure with parameters given by ethtool to
  4499. * return driver information.
  4500. * Description:
  4501. * Returns driver specefic information like name, version etc.. to ethtool.
  4502. * Return value:
  4503. * void
  4504. */
  4505. static void s2io_ethtool_gdrvinfo(struct net_device *dev,
  4506. struct ethtool_drvinfo *info)
  4507. {
  4508. struct s2io_nic *sp = dev->priv;
  4509. strncpy(info->driver, s2io_driver_name, sizeof(info->driver));
  4510. strncpy(info->version, s2io_driver_version, sizeof(info->version));
  4511. strncpy(info->fw_version, "", sizeof(info->fw_version));
  4512. strncpy(info->bus_info, pci_name(sp->pdev), sizeof(info->bus_info));
  4513. info->regdump_len = XENA_REG_SPACE;
  4514. info->eedump_len = XENA_EEPROM_SPACE;
  4515. }
  4516. /**
  4517. * s2io_ethtool_gregs - dumps the entire space of Xfame into the buffer.
  4518. * @sp: private member of the device structure, which is a pointer to the
  4519. * s2io_nic structure.
  4520. * @regs : pointer to the structure with parameters given by ethtool for
  4521. * dumping the registers.
  4522. * @reg_space: The input argumnet into which all the registers are dumped.
  4523. * Description:
  4524. * Dumps the entire register space of xFrame NIC into the user given
  4525. * buffer area.
  4526. * Return value :
  4527. * void .
  4528. */
  4529. static void s2io_ethtool_gregs(struct net_device *dev,
  4530. struct ethtool_regs *regs, void *space)
  4531. {
  4532. int i;
  4533. u64 reg;
  4534. u8 *reg_space = (u8 *) space;
  4535. struct s2io_nic *sp = dev->priv;
  4536. regs->len = XENA_REG_SPACE;
  4537. regs->version = sp->pdev->subsystem_device;
  4538. for (i = 0; i < regs->len; i += 8) {
  4539. reg = readq(sp->bar0 + i);
  4540. memcpy((reg_space + i), &reg, 8);
  4541. }
  4542. }
  4543. /**
  4544. * s2io_phy_id - timer function that alternates adapter LED.
  4545. * @data : address of the private member of the device structure, which
  4546. * is a pointer to the s2io_nic structure, provided as an u32.
  4547. * Description: This is actually the timer function that alternates the
  4548. * adapter LED bit of the adapter control bit to set/reset every time on
  4549. * invocation. The timer is set for 1/2 a second, hence tha NIC blinks
  4550. * once every second.
  4551. */
  4552. static void s2io_phy_id(unsigned long data)
  4553. {
  4554. struct s2io_nic *sp = (struct s2io_nic *) data;
  4555. struct XENA_dev_config __iomem *bar0 = sp->bar0;
  4556. u64 val64 = 0;
  4557. u16 subid;
  4558. subid = sp->pdev->subsystem_device;
  4559. if ((sp->device_type == XFRAME_II_DEVICE) ||
  4560. ((subid & 0xFF) >= 0x07)) {
  4561. val64 = readq(&bar0->gpio_control);
  4562. val64 ^= GPIO_CTRL_GPIO_0;
  4563. writeq(val64, &bar0->gpio_control);
  4564. } else {
  4565. val64 = readq(&bar0->adapter_control);
  4566. val64 ^= ADAPTER_LED_ON;
  4567. writeq(val64, &bar0->adapter_control);
  4568. }
  4569. mod_timer(&sp->id_timer, jiffies + HZ / 2);
  4570. }
  4571. /**
  4572. * s2io_ethtool_idnic - To physically identify the nic on the system.
  4573. * @sp : private member of the device structure, which is a pointer to the
  4574. * s2io_nic structure.
  4575. * @id : pointer to the structure with identification parameters given by
  4576. * ethtool.
  4577. * Description: Used to physically identify the NIC on the system.
  4578. * The Link LED will blink for a time specified by the user for
  4579. * identification.
  4580. * NOTE: The Link has to be Up to be able to blink the LED. Hence
  4581. * identification is possible only if it's link is up.
  4582. * Return value:
  4583. * int , returns 0 on success
  4584. */
  4585. static int s2io_ethtool_idnic(struct net_device *dev, u32 data)
  4586. {
  4587. u64 val64 = 0, last_gpio_ctrl_val;
  4588. struct s2io_nic *sp = dev->priv;
  4589. struct XENA_dev_config __iomem *bar0 = sp->bar0;
  4590. u16 subid;
  4591. subid = sp->pdev->subsystem_device;
  4592. last_gpio_ctrl_val = readq(&bar0->gpio_control);
  4593. if ((sp->device_type == XFRAME_I_DEVICE) &&
  4594. ((subid & 0xFF) < 0x07)) {
  4595. val64 = readq(&bar0->adapter_control);
  4596. if (!(val64 & ADAPTER_CNTL_EN)) {
  4597. printk(KERN_ERR
  4598. "Adapter Link down, cannot blink LED\n");
  4599. return -EFAULT;
  4600. }
  4601. }
  4602. if (sp->id_timer.function == NULL) {
  4603. init_timer(&sp->id_timer);
  4604. sp->id_timer.function = s2io_phy_id;
  4605. sp->id_timer.data = (unsigned long) sp;
  4606. }
  4607. mod_timer(&sp->id_timer, jiffies);
  4608. if (data)
  4609. msleep_interruptible(data * HZ);
  4610. else
  4611. msleep_interruptible(MAX_FLICKER_TIME);
  4612. del_timer_sync(&sp->id_timer);
  4613. if (CARDS_WITH_FAULTY_LINK_INDICATORS(sp->device_type, subid)) {
  4614. writeq(last_gpio_ctrl_val, &bar0->gpio_control);
  4615. last_gpio_ctrl_val = readq(&bar0->gpio_control);
  4616. }
  4617. return 0;
  4618. }
  4619. static void s2io_ethtool_gringparam(struct net_device *dev,
  4620. struct ethtool_ringparam *ering)
  4621. {
  4622. struct s2io_nic *sp = dev->priv;
  4623. int i,tx_desc_count=0,rx_desc_count=0;
  4624. if (sp->rxd_mode == RXD_MODE_1)
  4625. ering->rx_max_pending = MAX_RX_DESC_1;
  4626. else if (sp->rxd_mode == RXD_MODE_3B)
  4627. ering->rx_max_pending = MAX_RX_DESC_2;
  4628. ering->tx_max_pending = MAX_TX_DESC;
  4629. for (i = 0 ; i < sp->config.tx_fifo_num ; i++)
  4630. tx_desc_count += sp->config.tx_cfg[i].fifo_len;
  4631. DBG_PRINT(INFO_DBG,"\nmax txds : %d\n",sp->config.max_txds);
  4632. ering->tx_pending = tx_desc_count;
  4633. rx_desc_count = 0;
  4634. for (i = 0 ; i < sp->config.rx_ring_num ; i++)
  4635. rx_desc_count += sp->config.rx_cfg[i].num_rxd;
  4636. ering->rx_pending = rx_desc_count;
  4637. ering->rx_mini_max_pending = 0;
  4638. ering->rx_mini_pending = 0;
  4639. if(sp->rxd_mode == RXD_MODE_1)
  4640. ering->rx_jumbo_max_pending = MAX_RX_DESC_1;
  4641. else if (sp->rxd_mode == RXD_MODE_3B)
  4642. ering->rx_jumbo_max_pending = MAX_RX_DESC_2;
  4643. ering->rx_jumbo_pending = rx_desc_count;
  4644. }
  4645. /**
  4646. * s2io_ethtool_getpause_data -Pause frame frame generation and reception.
  4647. * @sp : private member of the device structure, which is a pointer to the
  4648. * s2io_nic structure.
  4649. * @ep : pointer to the structure with pause parameters given by ethtool.
  4650. * Description:
  4651. * Returns the Pause frame generation and reception capability of the NIC.
  4652. * Return value:
  4653. * void
  4654. */
  4655. static void s2io_ethtool_getpause_data(struct net_device *dev,
  4656. struct ethtool_pauseparam *ep)
  4657. {
  4658. u64 val64;
  4659. struct s2io_nic *sp = dev->priv;
  4660. struct XENA_dev_config __iomem *bar0 = sp->bar0;
  4661. val64 = readq(&bar0->rmac_pause_cfg);
  4662. if (val64 & RMAC_PAUSE_GEN_ENABLE)
  4663. ep->tx_pause = TRUE;
  4664. if (val64 & RMAC_PAUSE_RX_ENABLE)
  4665. ep->rx_pause = TRUE;
  4666. ep->autoneg = FALSE;
  4667. }
  4668. /**
  4669. * s2io_ethtool_setpause_data - set/reset pause frame generation.
  4670. * @sp : private member of the device structure, which is a pointer to the
  4671. * s2io_nic structure.
  4672. * @ep : pointer to the structure with pause parameters given by ethtool.
  4673. * Description:
  4674. * It can be used to set or reset Pause frame generation or reception
  4675. * support of the NIC.
  4676. * Return value:
  4677. * int, returns 0 on Success
  4678. */
  4679. static int s2io_ethtool_setpause_data(struct net_device *dev,
  4680. struct ethtool_pauseparam *ep)
  4681. {
  4682. u64 val64;
  4683. struct s2io_nic *sp = dev->priv;
  4684. struct XENA_dev_config __iomem *bar0 = sp->bar0;
  4685. val64 = readq(&bar0->rmac_pause_cfg);
  4686. if (ep->tx_pause)
  4687. val64 |= RMAC_PAUSE_GEN_ENABLE;
  4688. else
  4689. val64 &= ~RMAC_PAUSE_GEN_ENABLE;
  4690. if (ep->rx_pause)
  4691. val64 |= RMAC_PAUSE_RX_ENABLE;
  4692. else
  4693. val64 &= ~RMAC_PAUSE_RX_ENABLE;
  4694. writeq(val64, &bar0->rmac_pause_cfg);
  4695. return 0;
  4696. }
  4697. /**
  4698. * read_eeprom - reads 4 bytes of data from user given offset.
  4699. * @sp : private member of the device structure, which is a pointer to the
  4700. * s2io_nic structure.
  4701. * @off : offset at which the data must be written
  4702. * @data : Its an output parameter where the data read at the given
  4703. * offset is stored.
  4704. * Description:
  4705. * Will read 4 bytes of data from the user given offset and return the
  4706. * read data.
  4707. * NOTE: Will allow to read only part of the EEPROM visible through the
  4708. * I2C bus.
  4709. * Return value:
  4710. * -1 on failure and 0 on success.
  4711. */
  4712. #define S2IO_DEV_ID 5
  4713. static int read_eeprom(struct s2io_nic * sp, int off, u64 * data)
  4714. {
  4715. int ret = -1;
  4716. u32 exit_cnt = 0;
  4717. u64 val64;
  4718. struct XENA_dev_config __iomem *bar0 = sp->bar0;
  4719. if (sp->device_type == XFRAME_I_DEVICE) {
  4720. val64 = I2C_CONTROL_DEV_ID(S2IO_DEV_ID) | I2C_CONTROL_ADDR(off) |
  4721. I2C_CONTROL_BYTE_CNT(0x3) | I2C_CONTROL_READ |
  4722. I2C_CONTROL_CNTL_START;
  4723. SPECIAL_REG_WRITE(val64, &bar0->i2c_control, LF);
  4724. while (exit_cnt < 5) {
  4725. val64 = readq(&bar0->i2c_control);
  4726. if (I2C_CONTROL_CNTL_END(val64)) {
  4727. *data = I2C_CONTROL_GET_DATA(val64);
  4728. ret = 0;
  4729. break;
  4730. }
  4731. msleep(50);
  4732. exit_cnt++;
  4733. }
  4734. }
  4735. if (sp->device_type == XFRAME_II_DEVICE) {
  4736. val64 = SPI_CONTROL_KEY(0x9) | SPI_CONTROL_SEL1 |
  4737. SPI_CONTROL_BYTECNT(0x3) |
  4738. SPI_CONTROL_CMD(0x3) | SPI_CONTROL_ADDR(off);
  4739. SPECIAL_REG_WRITE(val64, &bar0->spi_control, LF);
  4740. val64 |= SPI_CONTROL_REQ;
  4741. SPECIAL_REG_WRITE(val64, &bar0->spi_control, LF);
  4742. while (exit_cnt < 5) {
  4743. val64 = readq(&bar0->spi_control);
  4744. if (val64 & SPI_CONTROL_NACK) {
  4745. ret = 1;
  4746. break;
  4747. } else if (val64 & SPI_CONTROL_DONE) {
  4748. *data = readq(&bar0->spi_data);
  4749. *data &= 0xffffff;
  4750. ret = 0;
  4751. break;
  4752. }
  4753. msleep(50);
  4754. exit_cnt++;
  4755. }
  4756. }
  4757. return ret;
  4758. }
  4759. /**
  4760. * write_eeprom - actually writes the relevant part of the data value.
  4761. * @sp : private member of the device structure, which is a pointer to the
  4762. * s2io_nic structure.
  4763. * @off : offset at which the data must be written
  4764. * @data : The data that is to be written
  4765. * @cnt : Number of bytes of the data that are actually to be written into
  4766. * the Eeprom. (max of 3)
  4767. * Description:
  4768. * Actually writes the relevant part of the data value into the Eeprom
  4769. * through the I2C bus.
  4770. * Return value:
  4771. * 0 on success, -1 on failure.
  4772. */
  4773. static int write_eeprom(struct s2io_nic * sp, int off, u64 data, int cnt)
  4774. {
  4775. int exit_cnt = 0, ret = -1;
  4776. u64 val64;
  4777. struct XENA_dev_config __iomem *bar0 = sp->bar0;
  4778. if (sp->device_type == XFRAME_I_DEVICE) {
  4779. val64 = I2C_CONTROL_DEV_ID(S2IO_DEV_ID) | I2C_CONTROL_ADDR(off) |
  4780. I2C_CONTROL_BYTE_CNT(cnt) | I2C_CONTROL_SET_DATA((u32)data) |
  4781. I2C_CONTROL_CNTL_START;
  4782. SPECIAL_REG_WRITE(val64, &bar0->i2c_control, LF);
  4783. while (exit_cnt < 5) {
  4784. val64 = readq(&bar0->i2c_control);
  4785. if (I2C_CONTROL_CNTL_END(val64)) {
  4786. if (!(val64 & I2C_CONTROL_NACK))
  4787. ret = 0;
  4788. break;
  4789. }
  4790. msleep(50);
  4791. exit_cnt++;
  4792. }
  4793. }
  4794. if (sp->device_type == XFRAME_II_DEVICE) {
  4795. int write_cnt = (cnt == 8) ? 0 : cnt;
  4796. writeq(SPI_DATA_WRITE(data,(cnt<<3)), &bar0->spi_data);
  4797. val64 = SPI_CONTROL_KEY(0x9) | SPI_CONTROL_SEL1 |
  4798. SPI_CONTROL_BYTECNT(write_cnt) |
  4799. SPI_CONTROL_CMD(0x2) | SPI_CONTROL_ADDR(off);
  4800. SPECIAL_REG_WRITE(val64, &bar0->spi_control, LF);
  4801. val64 |= SPI_CONTROL_REQ;
  4802. SPECIAL_REG_WRITE(val64, &bar0->spi_control, LF);
  4803. while (exit_cnt < 5) {
  4804. val64 = readq(&bar0->spi_control);
  4805. if (val64 & SPI_CONTROL_NACK) {
  4806. ret = 1;
  4807. break;
  4808. } else if (val64 & SPI_CONTROL_DONE) {
  4809. ret = 0;
  4810. break;
  4811. }
  4812. msleep(50);
  4813. exit_cnt++;
  4814. }
  4815. }
  4816. return ret;
  4817. }
  4818. static void s2io_vpd_read(struct s2io_nic *nic)
  4819. {
  4820. u8 *vpd_data;
  4821. u8 data;
  4822. int i=0, cnt, fail = 0;
  4823. int vpd_addr = 0x80;
  4824. if (nic->device_type == XFRAME_II_DEVICE) {
  4825. strcpy(nic->product_name, "Xframe II 10GbE network adapter");
  4826. vpd_addr = 0x80;
  4827. }
  4828. else {
  4829. strcpy(nic->product_name, "Xframe I 10GbE network adapter");
  4830. vpd_addr = 0x50;
  4831. }
  4832. strcpy(nic->serial_num, "NOT AVAILABLE");
  4833. vpd_data = kmalloc(256, GFP_KERNEL);
  4834. if (!vpd_data) {
  4835. nic->mac_control.stats_info->sw_stat.mem_alloc_fail_cnt++;
  4836. return;
  4837. }
  4838. nic->mac_control.stats_info->sw_stat.mem_allocated += 256;
  4839. for (i = 0; i < 256; i +=4 ) {
  4840. pci_write_config_byte(nic->pdev, (vpd_addr + 2), i);
  4841. pci_read_config_byte(nic->pdev, (vpd_addr + 2), &data);
  4842. pci_write_config_byte(nic->pdev, (vpd_addr + 3), 0);
  4843. for (cnt = 0; cnt <5; cnt++) {
  4844. msleep(2);
  4845. pci_read_config_byte(nic->pdev, (vpd_addr + 3), &data);
  4846. if (data == 0x80)
  4847. break;
  4848. }
  4849. if (cnt >= 5) {
  4850. DBG_PRINT(ERR_DBG, "Read of VPD data failed\n");
  4851. fail = 1;
  4852. break;
  4853. }
  4854. pci_read_config_dword(nic->pdev, (vpd_addr + 4),
  4855. (u32 *)&vpd_data[i]);
  4856. }
  4857. if(!fail) {
  4858. /* read serial number of adapter */
  4859. for (cnt = 0; cnt < 256; cnt++) {
  4860. if ((vpd_data[cnt] == 'S') &&
  4861. (vpd_data[cnt+1] == 'N') &&
  4862. (vpd_data[cnt+2] < VPD_STRING_LEN)) {
  4863. memset(nic->serial_num, 0, VPD_STRING_LEN);
  4864. memcpy(nic->serial_num, &vpd_data[cnt + 3],
  4865. vpd_data[cnt+2]);
  4866. break;
  4867. }
  4868. }
  4869. }
  4870. if ((!fail) && (vpd_data[1] < VPD_STRING_LEN)) {
  4871. memset(nic->product_name, 0, vpd_data[1]);
  4872. memcpy(nic->product_name, &vpd_data[3], vpd_data[1]);
  4873. }
  4874. kfree(vpd_data);
  4875. nic->mac_control.stats_info->sw_stat.mem_freed += 256;
  4876. }
  4877. /**
  4878. * s2io_ethtool_geeprom - reads the value stored in the Eeprom.
  4879. * @sp : private member of the device structure, which is a pointer to the * s2io_nic structure.
  4880. * @eeprom : pointer to the user level structure provided by ethtool,
  4881. * containing all relevant information.
  4882. * @data_buf : user defined value to be written into Eeprom.
  4883. * Description: Reads the values stored in the Eeprom at given offset
  4884. * for a given length. Stores these values int the input argument data
  4885. * buffer 'data_buf' and returns these to the caller (ethtool.)
  4886. * Return value:
  4887. * int 0 on success
  4888. */
  4889. static int s2io_ethtool_geeprom(struct net_device *dev,
  4890. struct ethtool_eeprom *eeprom, u8 * data_buf)
  4891. {
  4892. u32 i, valid;
  4893. u64 data;
  4894. struct s2io_nic *sp = dev->priv;
  4895. eeprom->magic = sp->pdev->vendor | (sp->pdev->device << 16);
  4896. if ((eeprom->offset + eeprom->len) > (XENA_EEPROM_SPACE))
  4897. eeprom->len = XENA_EEPROM_SPACE - eeprom->offset;
  4898. for (i = 0; i < eeprom->len; i += 4) {
  4899. if (read_eeprom(sp, (eeprom->offset + i), &data)) {
  4900. DBG_PRINT(ERR_DBG, "Read of EEPROM failed\n");
  4901. return -EFAULT;
  4902. }
  4903. valid = INV(data);
  4904. memcpy((data_buf + i), &valid, 4);
  4905. }
  4906. return 0;
  4907. }
  4908. /**
  4909. * s2io_ethtool_seeprom - tries to write the user provided value in Eeprom
  4910. * @sp : private member of the device structure, which is a pointer to the
  4911. * s2io_nic structure.
  4912. * @eeprom : pointer to the user level structure provided by ethtool,
  4913. * containing all relevant information.
  4914. * @data_buf ; user defined value to be written into Eeprom.
  4915. * Description:
  4916. * Tries to write the user provided value in the Eeprom, at the offset
  4917. * given by the user.
  4918. * Return value:
  4919. * 0 on success, -EFAULT on failure.
  4920. */
  4921. static int s2io_ethtool_seeprom(struct net_device *dev,
  4922. struct ethtool_eeprom *eeprom,
  4923. u8 * data_buf)
  4924. {
  4925. int len = eeprom->len, cnt = 0;
  4926. u64 valid = 0, data;
  4927. struct s2io_nic *sp = dev->priv;
  4928. if (eeprom->magic != (sp->pdev->vendor | (sp->pdev->device << 16))) {
  4929. DBG_PRINT(ERR_DBG,
  4930. "ETHTOOL_WRITE_EEPROM Err: Magic value ");
  4931. DBG_PRINT(ERR_DBG, "is wrong, Its not 0x%x\n",
  4932. eeprom->magic);
  4933. return -EFAULT;
  4934. }
  4935. while (len) {
  4936. data = (u32) data_buf[cnt] & 0x000000FF;
  4937. if (data) {
  4938. valid = (u32) (data << 24);
  4939. } else
  4940. valid = data;
  4941. if (write_eeprom(sp, (eeprom->offset + cnt), valid, 0)) {
  4942. DBG_PRINT(ERR_DBG,
  4943. "ETHTOOL_WRITE_EEPROM Err: Cannot ");
  4944. DBG_PRINT(ERR_DBG,
  4945. "write into the specified offset\n");
  4946. return -EFAULT;
  4947. }
  4948. cnt++;
  4949. len--;
  4950. }
  4951. return 0;
  4952. }
  4953. /**
  4954. * s2io_register_test - reads and writes into all clock domains.
  4955. * @sp : private member of the device structure, which is a pointer to the
  4956. * s2io_nic structure.
  4957. * @data : variable that returns the result of each of the test conducted b
  4958. * by the driver.
  4959. * Description:
  4960. * Read and write into all clock domains. The NIC has 3 clock domains,
  4961. * see that registers in all the three regions are accessible.
  4962. * Return value:
  4963. * 0 on success.
  4964. */
  4965. static int s2io_register_test(struct s2io_nic * sp, uint64_t * data)
  4966. {
  4967. struct XENA_dev_config __iomem *bar0 = sp->bar0;
  4968. u64 val64 = 0, exp_val;
  4969. int fail = 0;
  4970. val64 = readq(&bar0->pif_rd_swapper_fb);
  4971. if (val64 != 0x123456789abcdefULL) {
  4972. fail = 1;
  4973. DBG_PRINT(INFO_DBG, "Read Test level 1 fails\n");
  4974. }
  4975. val64 = readq(&bar0->rmac_pause_cfg);
  4976. if (val64 != 0xc000ffff00000000ULL) {
  4977. fail = 1;
  4978. DBG_PRINT(INFO_DBG, "Read Test level 2 fails\n");
  4979. }
  4980. val64 = readq(&bar0->rx_queue_cfg);
  4981. if (sp->device_type == XFRAME_II_DEVICE)
  4982. exp_val = 0x0404040404040404ULL;
  4983. else
  4984. exp_val = 0x0808080808080808ULL;
  4985. if (val64 != exp_val) {
  4986. fail = 1;
  4987. DBG_PRINT(INFO_DBG, "Read Test level 3 fails\n");
  4988. }
  4989. val64 = readq(&bar0->xgxs_efifo_cfg);
  4990. if (val64 != 0x000000001923141EULL) {
  4991. fail = 1;
  4992. DBG_PRINT(INFO_DBG, "Read Test level 4 fails\n");
  4993. }
  4994. val64 = 0x5A5A5A5A5A5A5A5AULL;
  4995. writeq(val64, &bar0->xmsi_data);
  4996. val64 = readq(&bar0->xmsi_data);
  4997. if (val64 != 0x5A5A5A5A5A5A5A5AULL) {
  4998. fail = 1;
  4999. DBG_PRINT(ERR_DBG, "Write Test level 1 fails\n");
  5000. }
  5001. val64 = 0xA5A5A5A5A5A5A5A5ULL;
  5002. writeq(val64, &bar0->xmsi_data);
  5003. val64 = readq(&bar0->xmsi_data);
  5004. if (val64 != 0xA5A5A5A5A5A5A5A5ULL) {
  5005. fail = 1;
  5006. DBG_PRINT(ERR_DBG, "Write Test level 2 fails\n");
  5007. }
  5008. *data = fail;
  5009. return fail;
  5010. }
  5011. /**
  5012. * s2io_eeprom_test - to verify that EEprom in the xena can be programmed.
  5013. * @sp : private member of the device structure, which is a pointer to the
  5014. * s2io_nic structure.
  5015. * @data:variable that returns the result of each of the test conducted by
  5016. * the driver.
  5017. * Description:
  5018. * Verify that EEPROM in the xena can be programmed using I2C_CONTROL
  5019. * register.
  5020. * Return value:
  5021. * 0 on success.
  5022. */
  5023. static int s2io_eeprom_test(struct s2io_nic * sp, uint64_t * data)
  5024. {
  5025. int fail = 0;
  5026. u64 ret_data, org_4F0, org_7F0;
  5027. u8 saved_4F0 = 0, saved_7F0 = 0;
  5028. struct net_device *dev = sp->dev;
  5029. /* Test Write Error at offset 0 */
  5030. /* Note that SPI interface allows write access to all areas
  5031. * of EEPROM. Hence doing all negative testing only for Xframe I.
  5032. */
  5033. if (sp->device_type == XFRAME_I_DEVICE)
  5034. if (!write_eeprom(sp, 0, 0, 3))
  5035. fail = 1;
  5036. /* Save current values at offsets 0x4F0 and 0x7F0 */
  5037. if (!read_eeprom(sp, 0x4F0, &org_4F0))
  5038. saved_4F0 = 1;
  5039. if (!read_eeprom(sp, 0x7F0, &org_7F0))
  5040. saved_7F0 = 1;
  5041. /* Test Write at offset 4f0 */
  5042. if (write_eeprom(sp, 0x4F0, 0x012345, 3))
  5043. fail = 1;
  5044. if (read_eeprom(sp, 0x4F0, &ret_data))
  5045. fail = 1;
  5046. if (ret_data != 0x012345) {
  5047. DBG_PRINT(ERR_DBG, "%s: eeprom test error at offset 0x4F0. "
  5048. "Data written %llx Data read %llx\n",
  5049. dev->name, (unsigned long long)0x12345,
  5050. (unsigned long long)ret_data);
  5051. fail = 1;
  5052. }
  5053. /* Reset the EEPROM data go FFFF */
  5054. write_eeprom(sp, 0x4F0, 0xFFFFFF, 3);
  5055. /* Test Write Request Error at offset 0x7c */
  5056. if (sp->device_type == XFRAME_I_DEVICE)
  5057. if (!write_eeprom(sp, 0x07C, 0, 3))
  5058. fail = 1;
  5059. /* Test Write Request at offset 0x7f0 */
  5060. if (write_eeprom(sp, 0x7F0, 0x012345, 3))
  5061. fail = 1;
  5062. if (read_eeprom(sp, 0x7F0, &ret_data))
  5063. fail = 1;
  5064. if (ret_data != 0x012345) {
  5065. DBG_PRINT(ERR_DBG, "%s: eeprom test error at offset 0x7F0. "
  5066. "Data written %llx Data read %llx\n",
  5067. dev->name, (unsigned long long)0x12345,
  5068. (unsigned long long)ret_data);
  5069. fail = 1;
  5070. }
  5071. /* Reset the EEPROM data go FFFF */
  5072. write_eeprom(sp, 0x7F0, 0xFFFFFF, 3);
  5073. if (sp->device_type == XFRAME_I_DEVICE) {
  5074. /* Test Write Error at offset 0x80 */
  5075. if (!write_eeprom(sp, 0x080, 0, 3))
  5076. fail = 1;
  5077. /* Test Write Error at offset 0xfc */
  5078. if (!write_eeprom(sp, 0x0FC, 0, 3))
  5079. fail = 1;
  5080. /* Test Write Error at offset 0x100 */
  5081. if (!write_eeprom(sp, 0x100, 0, 3))
  5082. fail = 1;
  5083. /* Test Write Error at offset 4ec */
  5084. if (!write_eeprom(sp, 0x4EC, 0, 3))
  5085. fail = 1;
  5086. }
  5087. /* Restore values at offsets 0x4F0 and 0x7F0 */
  5088. if (saved_4F0)
  5089. write_eeprom(sp, 0x4F0, org_4F0, 3);
  5090. if (saved_7F0)
  5091. write_eeprom(sp, 0x7F0, org_7F0, 3);
  5092. *data = fail;
  5093. return fail;
  5094. }
  5095. /**
  5096. * s2io_bist_test - invokes the MemBist test of the card .
  5097. * @sp : private member of the device structure, which is a pointer to the
  5098. * s2io_nic structure.
  5099. * @data:variable that returns the result of each of the test conducted by
  5100. * the driver.
  5101. * Description:
  5102. * This invokes the MemBist test of the card. We give around
  5103. * 2 secs time for the Test to complete. If it's still not complete
  5104. * within this peiod, we consider that the test failed.
  5105. * Return value:
  5106. * 0 on success and -1 on failure.
  5107. */
  5108. static int s2io_bist_test(struct s2io_nic * sp, uint64_t * data)
  5109. {
  5110. u8 bist = 0;
  5111. int cnt = 0, ret = -1;
  5112. pci_read_config_byte(sp->pdev, PCI_BIST, &bist);
  5113. bist |= PCI_BIST_START;
  5114. pci_write_config_word(sp->pdev, PCI_BIST, bist);
  5115. while (cnt < 20) {
  5116. pci_read_config_byte(sp->pdev, PCI_BIST, &bist);
  5117. if (!(bist & PCI_BIST_START)) {
  5118. *data = (bist & PCI_BIST_CODE_MASK);
  5119. ret = 0;
  5120. break;
  5121. }
  5122. msleep(100);
  5123. cnt++;
  5124. }
  5125. return ret;
  5126. }
  5127. /**
  5128. * s2io-link_test - verifies the link state of the nic
  5129. * @sp ; private member of the device structure, which is a pointer to the
  5130. * s2io_nic structure.
  5131. * @data: variable that returns the result of each of the test conducted by
  5132. * the driver.
  5133. * Description:
  5134. * The function verifies the link state of the NIC and updates the input
  5135. * argument 'data' appropriately.
  5136. * Return value:
  5137. * 0 on success.
  5138. */
  5139. static int s2io_link_test(struct s2io_nic * sp, uint64_t * data)
  5140. {
  5141. struct XENA_dev_config __iomem *bar0 = sp->bar0;
  5142. u64 val64;
  5143. val64 = readq(&bar0->adapter_status);
  5144. if(!(LINK_IS_UP(val64)))
  5145. *data = 1;
  5146. else
  5147. *data = 0;
  5148. return *data;
  5149. }
  5150. /**
  5151. * s2io_rldram_test - offline test for access to the RldRam chip on the NIC
  5152. * @sp - private member of the device structure, which is a pointer to the
  5153. * s2io_nic structure.
  5154. * @data - variable that returns the result of each of the test
  5155. * conducted by the driver.
  5156. * Description:
  5157. * This is one of the offline test that tests the read and write
  5158. * access to the RldRam chip on the NIC.
  5159. * Return value:
  5160. * 0 on success.
  5161. */
  5162. static int s2io_rldram_test(struct s2io_nic * sp, uint64_t * data)
  5163. {
  5164. struct XENA_dev_config __iomem *bar0 = sp->bar0;
  5165. u64 val64;
  5166. int cnt, iteration = 0, test_fail = 0;
  5167. val64 = readq(&bar0->adapter_control);
  5168. val64 &= ~ADAPTER_ECC_EN;
  5169. writeq(val64, &bar0->adapter_control);
  5170. val64 = readq(&bar0->mc_rldram_test_ctrl);
  5171. val64 |= MC_RLDRAM_TEST_MODE;
  5172. SPECIAL_REG_WRITE(val64, &bar0->mc_rldram_test_ctrl, LF);
  5173. val64 = readq(&bar0->mc_rldram_mrs);
  5174. val64 |= MC_RLDRAM_QUEUE_SIZE_ENABLE;
  5175. SPECIAL_REG_WRITE(val64, &bar0->mc_rldram_mrs, UF);
  5176. val64 |= MC_RLDRAM_MRS_ENABLE;
  5177. SPECIAL_REG_WRITE(val64, &bar0->mc_rldram_mrs, UF);
  5178. while (iteration < 2) {
  5179. val64 = 0x55555555aaaa0000ULL;
  5180. if (iteration == 1) {
  5181. val64 ^= 0xFFFFFFFFFFFF0000ULL;
  5182. }
  5183. writeq(val64, &bar0->mc_rldram_test_d0);
  5184. val64 = 0xaaaa5a5555550000ULL;
  5185. if (iteration == 1) {
  5186. val64 ^= 0xFFFFFFFFFFFF0000ULL;
  5187. }
  5188. writeq(val64, &bar0->mc_rldram_test_d1);
  5189. val64 = 0x55aaaaaaaa5a0000ULL;
  5190. if (iteration == 1) {
  5191. val64 ^= 0xFFFFFFFFFFFF0000ULL;
  5192. }
  5193. writeq(val64, &bar0->mc_rldram_test_d2);
  5194. val64 = (u64) (0x0000003ffffe0100ULL);
  5195. writeq(val64, &bar0->mc_rldram_test_add);
  5196. val64 = MC_RLDRAM_TEST_MODE | MC_RLDRAM_TEST_WRITE |
  5197. MC_RLDRAM_TEST_GO;
  5198. SPECIAL_REG_WRITE(val64, &bar0->mc_rldram_test_ctrl, LF);
  5199. for (cnt = 0; cnt < 5; cnt++) {
  5200. val64 = readq(&bar0->mc_rldram_test_ctrl);
  5201. if (val64 & MC_RLDRAM_TEST_DONE)
  5202. break;
  5203. msleep(200);
  5204. }
  5205. if (cnt == 5)
  5206. break;
  5207. val64 = MC_RLDRAM_TEST_MODE | MC_RLDRAM_TEST_GO;
  5208. SPECIAL_REG_WRITE(val64, &bar0->mc_rldram_test_ctrl, LF);
  5209. for (cnt = 0; cnt < 5; cnt++) {
  5210. val64 = readq(&bar0->mc_rldram_test_ctrl);
  5211. if (val64 & MC_RLDRAM_TEST_DONE)
  5212. break;
  5213. msleep(500);
  5214. }
  5215. if (cnt == 5)
  5216. break;
  5217. val64 = readq(&bar0->mc_rldram_test_ctrl);
  5218. if (!(val64 & MC_RLDRAM_TEST_PASS))
  5219. test_fail = 1;
  5220. iteration++;
  5221. }
  5222. *data = test_fail;
  5223. /* Bring the adapter out of test mode */
  5224. SPECIAL_REG_WRITE(0, &bar0->mc_rldram_test_ctrl, LF);
  5225. return test_fail;
  5226. }
  5227. /**
  5228. * s2io_ethtool_test - conducts 6 tsets to determine the health of card.
  5229. * @sp : private member of the device structure, which is a pointer to the
  5230. * s2io_nic structure.
  5231. * @ethtest : pointer to a ethtool command specific structure that will be
  5232. * returned to the user.
  5233. * @data : variable that returns the result of each of the test
  5234. * conducted by the driver.
  5235. * Description:
  5236. * This function conducts 6 tests ( 4 offline and 2 online) to determine
  5237. * the health of the card.
  5238. * Return value:
  5239. * void
  5240. */
  5241. static void s2io_ethtool_test(struct net_device *dev,
  5242. struct ethtool_test *ethtest,
  5243. uint64_t * data)
  5244. {
  5245. struct s2io_nic *sp = dev->priv;
  5246. int orig_state = netif_running(sp->dev);
  5247. if (ethtest->flags == ETH_TEST_FL_OFFLINE) {
  5248. /* Offline Tests. */
  5249. if (orig_state)
  5250. s2io_close(sp->dev);
  5251. if (s2io_register_test(sp, &data[0]))
  5252. ethtest->flags |= ETH_TEST_FL_FAILED;
  5253. s2io_reset(sp);
  5254. if (s2io_rldram_test(sp, &data[3]))
  5255. ethtest->flags |= ETH_TEST_FL_FAILED;
  5256. s2io_reset(sp);
  5257. if (s2io_eeprom_test(sp, &data[1]))
  5258. ethtest->flags |= ETH_TEST_FL_FAILED;
  5259. if (s2io_bist_test(sp, &data[4]))
  5260. ethtest->flags |= ETH_TEST_FL_FAILED;
  5261. if (orig_state)
  5262. s2io_open(sp->dev);
  5263. data[2] = 0;
  5264. } else {
  5265. /* Online Tests. */
  5266. if (!orig_state) {
  5267. DBG_PRINT(ERR_DBG,
  5268. "%s: is not up, cannot run test\n",
  5269. dev->name);
  5270. data[0] = -1;
  5271. data[1] = -1;
  5272. data[2] = -1;
  5273. data[3] = -1;
  5274. data[4] = -1;
  5275. }
  5276. if (s2io_link_test(sp, &data[2]))
  5277. ethtest->flags |= ETH_TEST_FL_FAILED;
  5278. data[0] = 0;
  5279. data[1] = 0;
  5280. data[3] = 0;
  5281. data[4] = 0;
  5282. }
  5283. }
  5284. static void s2io_get_ethtool_stats(struct net_device *dev,
  5285. struct ethtool_stats *estats,
  5286. u64 * tmp_stats)
  5287. {
  5288. int i = 0, k;
  5289. struct s2io_nic *sp = dev->priv;
  5290. struct stat_block *stat_info = sp->mac_control.stats_info;
  5291. s2io_updt_stats(sp);
  5292. tmp_stats[i++] =
  5293. (u64)le32_to_cpu(stat_info->tmac_frms_oflow) << 32 |
  5294. le32_to_cpu(stat_info->tmac_frms);
  5295. tmp_stats[i++] =
  5296. (u64)le32_to_cpu(stat_info->tmac_data_octets_oflow) << 32 |
  5297. le32_to_cpu(stat_info->tmac_data_octets);
  5298. tmp_stats[i++] = le64_to_cpu(stat_info->tmac_drop_frms);
  5299. tmp_stats[i++] =
  5300. (u64)le32_to_cpu(stat_info->tmac_mcst_frms_oflow) << 32 |
  5301. le32_to_cpu(stat_info->tmac_mcst_frms);
  5302. tmp_stats[i++] =
  5303. (u64)le32_to_cpu(stat_info->tmac_bcst_frms_oflow) << 32 |
  5304. le32_to_cpu(stat_info->tmac_bcst_frms);
  5305. tmp_stats[i++] = le64_to_cpu(stat_info->tmac_pause_ctrl_frms);
  5306. tmp_stats[i++] =
  5307. (u64)le32_to_cpu(stat_info->tmac_ttl_octets_oflow) << 32 |
  5308. le32_to_cpu(stat_info->tmac_ttl_octets);
  5309. tmp_stats[i++] =
  5310. (u64)le32_to_cpu(stat_info->tmac_ucst_frms_oflow) << 32 |
  5311. le32_to_cpu(stat_info->tmac_ucst_frms);
  5312. tmp_stats[i++] =
  5313. (u64)le32_to_cpu(stat_info->tmac_nucst_frms_oflow) << 32 |
  5314. le32_to_cpu(stat_info->tmac_nucst_frms);
  5315. tmp_stats[i++] =
  5316. (u64)le32_to_cpu(stat_info->tmac_any_err_frms_oflow) << 32 |
  5317. le32_to_cpu(stat_info->tmac_any_err_frms);
  5318. tmp_stats[i++] = le64_to_cpu(stat_info->tmac_ttl_less_fb_octets);
  5319. tmp_stats[i++] = le64_to_cpu(stat_info->tmac_vld_ip_octets);
  5320. tmp_stats[i++] =
  5321. (u64)le32_to_cpu(stat_info->tmac_vld_ip_oflow) << 32 |
  5322. le32_to_cpu(stat_info->tmac_vld_ip);
  5323. tmp_stats[i++] =
  5324. (u64)le32_to_cpu(stat_info->tmac_drop_ip_oflow) << 32 |
  5325. le32_to_cpu(stat_info->tmac_drop_ip);
  5326. tmp_stats[i++] =
  5327. (u64)le32_to_cpu(stat_info->tmac_icmp_oflow) << 32 |
  5328. le32_to_cpu(stat_info->tmac_icmp);
  5329. tmp_stats[i++] =
  5330. (u64)le32_to_cpu(stat_info->tmac_rst_tcp_oflow) << 32 |
  5331. le32_to_cpu(stat_info->tmac_rst_tcp);
  5332. tmp_stats[i++] = le64_to_cpu(stat_info->tmac_tcp);
  5333. tmp_stats[i++] = (u64)le32_to_cpu(stat_info->tmac_udp_oflow) << 32 |
  5334. le32_to_cpu(stat_info->tmac_udp);
  5335. tmp_stats[i++] =
  5336. (u64)le32_to_cpu(stat_info->rmac_vld_frms_oflow) << 32 |
  5337. le32_to_cpu(stat_info->rmac_vld_frms);
  5338. tmp_stats[i++] =
  5339. (u64)le32_to_cpu(stat_info->rmac_data_octets_oflow) << 32 |
  5340. le32_to_cpu(stat_info->rmac_data_octets);
  5341. tmp_stats[i++] = le64_to_cpu(stat_info->rmac_fcs_err_frms);
  5342. tmp_stats[i++] = le64_to_cpu(stat_info->rmac_drop_frms);
  5343. tmp_stats[i++] =
  5344. (u64)le32_to_cpu(stat_info->rmac_vld_mcst_frms_oflow) << 32 |
  5345. le32_to_cpu(stat_info->rmac_vld_mcst_frms);
  5346. tmp_stats[i++] =
  5347. (u64)le32_to_cpu(stat_info->rmac_vld_bcst_frms_oflow) << 32 |
  5348. le32_to_cpu(stat_info->rmac_vld_bcst_frms);
  5349. tmp_stats[i++] = le32_to_cpu(stat_info->rmac_in_rng_len_err_frms);
  5350. tmp_stats[i++] = le32_to_cpu(stat_info->rmac_out_rng_len_err_frms);
  5351. tmp_stats[i++] = le64_to_cpu(stat_info->rmac_long_frms);
  5352. tmp_stats[i++] = le64_to_cpu(stat_info->rmac_pause_ctrl_frms);
  5353. tmp_stats[i++] = le64_to_cpu(stat_info->rmac_unsup_ctrl_frms);
  5354. tmp_stats[i++] =
  5355. (u64)le32_to_cpu(stat_info->rmac_ttl_octets_oflow) << 32 |
  5356. le32_to_cpu(stat_info->rmac_ttl_octets);
  5357. tmp_stats[i++] =
  5358. (u64)le32_to_cpu(stat_info->rmac_accepted_ucst_frms_oflow)
  5359. << 32 | le32_to_cpu(stat_info->rmac_accepted_ucst_frms);
  5360. tmp_stats[i++] =
  5361. (u64)le32_to_cpu(stat_info->rmac_accepted_nucst_frms_oflow)
  5362. << 32 | le32_to_cpu(stat_info->rmac_accepted_nucst_frms);
  5363. tmp_stats[i++] =
  5364. (u64)le32_to_cpu(stat_info->rmac_discarded_frms_oflow) << 32 |
  5365. le32_to_cpu(stat_info->rmac_discarded_frms);
  5366. tmp_stats[i++] =
  5367. (u64)le32_to_cpu(stat_info->rmac_drop_events_oflow)
  5368. << 32 | le32_to_cpu(stat_info->rmac_drop_events);
  5369. tmp_stats[i++] = le64_to_cpu(stat_info->rmac_ttl_less_fb_octets);
  5370. tmp_stats[i++] = le64_to_cpu(stat_info->rmac_ttl_frms);
  5371. tmp_stats[i++] =
  5372. (u64)le32_to_cpu(stat_info->rmac_usized_frms_oflow) << 32 |
  5373. le32_to_cpu(stat_info->rmac_usized_frms);
  5374. tmp_stats[i++] =
  5375. (u64)le32_to_cpu(stat_info->rmac_osized_frms_oflow) << 32 |
  5376. le32_to_cpu(stat_info->rmac_osized_frms);
  5377. tmp_stats[i++] =
  5378. (u64)le32_to_cpu(stat_info->rmac_frag_frms_oflow) << 32 |
  5379. le32_to_cpu(stat_info->rmac_frag_frms);
  5380. tmp_stats[i++] =
  5381. (u64)le32_to_cpu(stat_info->rmac_jabber_frms_oflow) << 32 |
  5382. le32_to_cpu(stat_info->rmac_jabber_frms);
  5383. tmp_stats[i++] = le64_to_cpu(stat_info->rmac_ttl_64_frms);
  5384. tmp_stats[i++] = le64_to_cpu(stat_info->rmac_ttl_65_127_frms);
  5385. tmp_stats[i++] = le64_to_cpu(stat_info->rmac_ttl_128_255_frms);
  5386. tmp_stats[i++] = le64_to_cpu(stat_info->rmac_ttl_256_511_frms);
  5387. tmp_stats[i++] = le64_to_cpu(stat_info->rmac_ttl_512_1023_frms);
  5388. tmp_stats[i++] = le64_to_cpu(stat_info->rmac_ttl_1024_1518_frms);
  5389. tmp_stats[i++] =
  5390. (u64)le32_to_cpu(stat_info->rmac_ip_oflow) << 32 |
  5391. le32_to_cpu(stat_info->rmac_ip);
  5392. tmp_stats[i++] = le64_to_cpu(stat_info->rmac_ip_octets);
  5393. tmp_stats[i++] = le32_to_cpu(stat_info->rmac_hdr_err_ip);
  5394. tmp_stats[i++] =
  5395. (u64)le32_to_cpu(stat_info->rmac_drop_ip_oflow) << 32 |
  5396. le32_to_cpu(stat_info->rmac_drop_ip);
  5397. tmp_stats[i++] =
  5398. (u64)le32_to_cpu(stat_info->rmac_icmp_oflow) << 32 |
  5399. le32_to_cpu(stat_info->rmac_icmp);
  5400. tmp_stats[i++] = le64_to_cpu(stat_info->rmac_tcp);
  5401. tmp_stats[i++] =
  5402. (u64)le32_to_cpu(stat_info->rmac_udp_oflow) << 32 |
  5403. le32_to_cpu(stat_info->rmac_udp);
  5404. tmp_stats[i++] =
  5405. (u64)le32_to_cpu(stat_info->rmac_err_drp_udp_oflow) << 32 |
  5406. le32_to_cpu(stat_info->rmac_err_drp_udp);
  5407. tmp_stats[i++] = le64_to_cpu(stat_info->rmac_xgmii_err_sym);
  5408. tmp_stats[i++] = le64_to_cpu(stat_info->rmac_frms_q0);
  5409. tmp_stats[i++] = le64_to_cpu(stat_info->rmac_frms_q1);
  5410. tmp_stats[i++] = le64_to_cpu(stat_info->rmac_frms_q2);
  5411. tmp_stats[i++] = le64_to_cpu(stat_info->rmac_frms_q3);
  5412. tmp_stats[i++] = le64_to_cpu(stat_info->rmac_frms_q4);
  5413. tmp_stats[i++] = le64_to_cpu(stat_info->rmac_frms_q5);
  5414. tmp_stats[i++] = le64_to_cpu(stat_info->rmac_frms_q6);
  5415. tmp_stats[i++] = le64_to_cpu(stat_info->rmac_frms_q7);
  5416. tmp_stats[i++] = le16_to_cpu(stat_info->rmac_full_q0);
  5417. tmp_stats[i++] = le16_to_cpu(stat_info->rmac_full_q1);
  5418. tmp_stats[i++] = le16_to_cpu(stat_info->rmac_full_q2);
  5419. tmp_stats[i++] = le16_to_cpu(stat_info->rmac_full_q3);
  5420. tmp_stats[i++] = le16_to_cpu(stat_info->rmac_full_q4);
  5421. tmp_stats[i++] = le16_to_cpu(stat_info->rmac_full_q5);
  5422. tmp_stats[i++] = le16_to_cpu(stat_info->rmac_full_q6);
  5423. tmp_stats[i++] = le16_to_cpu(stat_info->rmac_full_q7);
  5424. tmp_stats[i++] =
  5425. (u64)le32_to_cpu(stat_info->rmac_pause_cnt_oflow) << 32 |
  5426. le32_to_cpu(stat_info->rmac_pause_cnt);
  5427. tmp_stats[i++] = le64_to_cpu(stat_info->rmac_xgmii_data_err_cnt);
  5428. tmp_stats[i++] = le64_to_cpu(stat_info->rmac_xgmii_ctrl_err_cnt);
  5429. tmp_stats[i++] =
  5430. (u64)le32_to_cpu(stat_info->rmac_accepted_ip_oflow) << 32 |
  5431. le32_to_cpu(stat_info->rmac_accepted_ip);
  5432. tmp_stats[i++] = le32_to_cpu(stat_info->rmac_err_tcp);
  5433. tmp_stats[i++] = le32_to_cpu(stat_info->rd_req_cnt);
  5434. tmp_stats[i++] = le32_to_cpu(stat_info->new_rd_req_cnt);
  5435. tmp_stats[i++] = le32_to_cpu(stat_info->new_rd_req_rtry_cnt);
  5436. tmp_stats[i++] = le32_to_cpu(stat_info->rd_rtry_cnt);
  5437. tmp_stats[i++] = le32_to_cpu(stat_info->wr_rtry_rd_ack_cnt);
  5438. tmp_stats[i++] = le32_to_cpu(stat_info->wr_req_cnt);
  5439. tmp_stats[i++] = le32_to_cpu(stat_info->new_wr_req_cnt);
  5440. tmp_stats[i++] = le32_to_cpu(stat_info->new_wr_req_rtry_cnt);
  5441. tmp_stats[i++] = le32_to_cpu(stat_info->wr_rtry_cnt);
  5442. tmp_stats[i++] = le32_to_cpu(stat_info->wr_disc_cnt);
  5443. tmp_stats[i++] = le32_to_cpu(stat_info->rd_rtry_wr_ack_cnt);
  5444. tmp_stats[i++] = le32_to_cpu(stat_info->txp_wr_cnt);
  5445. tmp_stats[i++] = le32_to_cpu(stat_info->txd_rd_cnt);
  5446. tmp_stats[i++] = le32_to_cpu(stat_info->txd_wr_cnt);
  5447. tmp_stats[i++] = le32_to_cpu(stat_info->rxd_rd_cnt);
  5448. tmp_stats[i++] = le32_to_cpu(stat_info->rxd_wr_cnt);
  5449. tmp_stats[i++] = le32_to_cpu(stat_info->txf_rd_cnt);
  5450. tmp_stats[i++] = le32_to_cpu(stat_info->rxf_wr_cnt);
  5451. /* Enhanced statistics exist only for Hercules */
  5452. if(sp->device_type == XFRAME_II_DEVICE) {
  5453. tmp_stats[i++] =
  5454. le64_to_cpu(stat_info->rmac_ttl_1519_4095_frms);
  5455. tmp_stats[i++] =
  5456. le64_to_cpu(stat_info->rmac_ttl_4096_8191_frms);
  5457. tmp_stats[i++] =
  5458. le64_to_cpu(stat_info->rmac_ttl_8192_max_frms);
  5459. tmp_stats[i++] = le64_to_cpu(stat_info->rmac_ttl_gt_max_frms);
  5460. tmp_stats[i++] = le64_to_cpu(stat_info->rmac_osized_alt_frms);
  5461. tmp_stats[i++] = le64_to_cpu(stat_info->rmac_jabber_alt_frms);
  5462. tmp_stats[i++] = le64_to_cpu(stat_info->rmac_gt_max_alt_frms);
  5463. tmp_stats[i++] = le64_to_cpu(stat_info->rmac_vlan_frms);
  5464. tmp_stats[i++] = le32_to_cpu(stat_info->rmac_len_discard);
  5465. tmp_stats[i++] = le32_to_cpu(stat_info->rmac_fcs_discard);
  5466. tmp_stats[i++] = le32_to_cpu(stat_info->rmac_pf_discard);
  5467. tmp_stats[i++] = le32_to_cpu(stat_info->rmac_da_discard);
  5468. tmp_stats[i++] = le32_to_cpu(stat_info->rmac_red_discard);
  5469. tmp_stats[i++] = le32_to_cpu(stat_info->rmac_rts_discard);
  5470. tmp_stats[i++] = le32_to_cpu(stat_info->rmac_ingm_full_discard);
  5471. tmp_stats[i++] = le32_to_cpu(stat_info->link_fault_cnt);
  5472. }
  5473. tmp_stats[i++] = 0;
  5474. tmp_stats[i++] = stat_info->sw_stat.single_ecc_errs;
  5475. tmp_stats[i++] = stat_info->sw_stat.double_ecc_errs;
  5476. tmp_stats[i++] = stat_info->sw_stat.parity_err_cnt;
  5477. tmp_stats[i++] = stat_info->sw_stat.serious_err_cnt;
  5478. tmp_stats[i++] = stat_info->sw_stat.soft_reset_cnt;
  5479. tmp_stats[i++] = stat_info->sw_stat.fifo_full_cnt;
  5480. for (k = 0; k < MAX_RX_RINGS; k++)
  5481. tmp_stats[i++] = stat_info->sw_stat.ring_full_cnt[k];
  5482. tmp_stats[i++] = stat_info->xpak_stat.alarm_transceiver_temp_high;
  5483. tmp_stats[i++] = stat_info->xpak_stat.alarm_transceiver_temp_low;
  5484. tmp_stats[i++] = stat_info->xpak_stat.alarm_laser_bias_current_high;
  5485. tmp_stats[i++] = stat_info->xpak_stat.alarm_laser_bias_current_low;
  5486. tmp_stats[i++] = stat_info->xpak_stat.alarm_laser_output_power_high;
  5487. tmp_stats[i++] = stat_info->xpak_stat.alarm_laser_output_power_low;
  5488. tmp_stats[i++] = stat_info->xpak_stat.warn_transceiver_temp_high;
  5489. tmp_stats[i++] = stat_info->xpak_stat.warn_transceiver_temp_low;
  5490. tmp_stats[i++] = stat_info->xpak_stat.warn_laser_bias_current_high;
  5491. tmp_stats[i++] = stat_info->xpak_stat.warn_laser_bias_current_low;
  5492. tmp_stats[i++] = stat_info->xpak_stat.warn_laser_output_power_high;
  5493. tmp_stats[i++] = stat_info->xpak_stat.warn_laser_output_power_low;
  5494. tmp_stats[i++] = stat_info->sw_stat.clubbed_frms_cnt;
  5495. tmp_stats[i++] = stat_info->sw_stat.sending_both;
  5496. tmp_stats[i++] = stat_info->sw_stat.outof_sequence_pkts;
  5497. tmp_stats[i++] = stat_info->sw_stat.flush_max_pkts;
  5498. if (stat_info->sw_stat.num_aggregations) {
  5499. u64 tmp = stat_info->sw_stat.sum_avg_pkts_aggregated;
  5500. int count = 0;
  5501. /*
  5502. * Since 64-bit divide does not work on all platforms,
  5503. * do repeated subtraction.
  5504. */
  5505. while (tmp >= stat_info->sw_stat.num_aggregations) {
  5506. tmp -= stat_info->sw_stat.num_aggregations;
  5507. count++;
  5508. }
  5509. tmp_stats[i++] = count;
  5510. }
  5511. else
  5512. tmp_stats[i++] = 0;
  5513. tmp_stats[i++] = stat_info->sw_stat.mem_alloc_fail_cnt;
  5514. tmp_stats[i++] = stat_info->sw_stat.pci_map_fail_cnt;
  5515. tmp_stats[i++] = stat_info->sw_stat.watchdog_timer_cnt;
  5516. tmp_stats[i++] = stat_info->sw_stat.mem_allocated;
  5517. tmp_stats[i++] = stat_info->sw_stat.mem_freed;
  5518. tmp_stats[i++] = stat_info->sw_stat.link_up_cnt;
  5519. tmp_stats[i++] = stat_info->sw_stat.link_down_cnt;
  5520. tmp_stats[i++] = stat_info->sw_stat.link_up_time;
  5521. tmp_stats[i++] = stat_info->sw_stat.link_down_time;
  5522. tmp_stats[i++] = stat_info->sw_stat.tx_buf_abort_cnt;
  5523. tmp_stats[i++] = stat_info->sw_stat.tx_desc_abort_cnt;
  5524. tmp_stats[i++] = stat_info->sw_stat.tx_parity_err_cnt;
  5525. tmp_stats[i++] = stat_info->sw_stat.tx_link_loss_cnt;
  5526. tmp_stats[i++] = stat_info->sw_stat.tx_list_proc_err_cnt;
  5527. tmp_stats[i++] = stat_info->sw_stat.rx_parity_err_cnt;
  5528. tmp_stats[i++] = stat_info->sw_stat.rx_abort_cnt;
  5529. tmp_stats[i++] = stat_info->sw_stat.rx_parity_abort_cnt;
  5530. tmp_stats[i++] = stat_info->sw_stat.rx_rda_fail_cnt;
  5531. tmp_stats[i++] = stat_info->sw_stat.rx_unkn_prot_cnt;
  5532. tmp_stats[i++] = stat_info->sw_stat.rx_fcs_err_cnt;
  5533. tmp_stats[i++] = stat_info->sw_stat.rx_buf_size_err_cnt;
  5534. tmp_stats[i++] = stat_info->sw_stat.rx_rxd_corrupt_cnt;
  5535. tmp_stats[i++] = stat_info->sw_stat.rx_unkn_err_cnt;
  5536. tmp_stats[i++] = stat_info->sw_stat.tda_err_cnt;
  5537. tmp_stats[i++] = stat_info->sw_stat.pfc_err_cnt;
  5538. tmp_stats[i++] = stat_info->sw_stat.pcc_err_cnt;
  5539. tmp_stats[i++] = stat_info->sw_stat.tti_err_cnt;
  5540. tmp_stats[i++] = stat_info->sw_stat.tpa_err_cnt;
  5541. tmp_stats[i++] = stat_info->sw_stat.sm_err_cnt;
  5542. tmp_stats[i++] = stat_info->sw_stat.lso_err_cnt;
  5543. tmp_stats[i++] = stat_info->sw_stat.mac_tmac_err_cnt;
  5544. tmp_stats[i++] = stat_info->sw_stat.mac_rmac_err_cnt;
  5545. tmp_stats[i++] = stat_info->sw_stat.xgxs_txgxs_err_cnt;
  5546. tmp_stats[i++] = stat_info->sw_stat.xgxs_rxgxs_err_cnt;
  5547. tmp_stats[i++] = stat_info->sw_stat.rc_err_cnt;
  5548. tmp_stats[i++] = stat_info->sw_stat.prc_pcix_err_cnt;
  5549. tmp_stats[i++] = stat_info->sw_stat.rpa_err_cnt;
  5550. tmp_stats[i++] = stat_info->sw_stat.rda_err_cnt;
  5551. tmp_stats[i++] = stat_info->sw_stat.rti_err_cnt;
  5552. tmp_stats[i++] = stat_info->sw_stat.mc_err_cnt;
  5553. }
  5554. static int s2io_ethtool_get_regs_len(struct net_device *dev)
  5555. {
  5556. return (XENA_REG_SPACE);
  5557. }
  5558. static u32 s2io_ethtool_get_rx_csum(struct net_device * dev)
  5559. {
  5560. struct s2io_nic *sp = dev->priv;
  5561. return (sp->rx_csum);
  5562. }
  5563. static int s2io_ethtool_set_rx_csum(struct net_device *dev, u32 data)
  5564. {
  5565. struct s2io_nic *sp = dev->priv;
  5566. if (data)
  5567. sp->rx_csum = 1;
  5568. else
  5569. sp->rx_csum = 0;
  5570. return 0;
  5571. }
  5572. static int s2io_get_eeprom_len(struct net_device *dev)
  5573. {
  5574. return (XENA_EEPROM_SPACE);
  5575. }
  5576. static int s2io_get_sset_count(struct net_device *dev, int sset)
  5577. {
  5578. struct s2io_nic *sp = dev->priv;
  5579. switch (sset) {
  5580. case ETH_SS_TEST:
  5581. return S2IO_TEST_LEN;
  5582. case ETH_SS_STATS:
  5583. switch(sp->device_type) {
  5584. case XFRAME_I_DEVICE:
  5585. return XFRAME_I_STAT_LEN;
  5586. case XFRAME_II_DEVICE:
  5587. return XFRAME_II_STAT_LEN;
  5588. default:
  5589. return 0;
  5590. }
  5591. default:
  5592. return -EOPNOTSUPP;
  5593. }
  5594. }
  5595. static void s2io_ethtool_get_strings(struct net_device *dev,
  5596. u32 stringset, u8 * data)
  5597. {
  5598. int stat_size = 0;
  5599. struct s2io_nic *sp = dev->priv;
  5600. switch (stringset) {
  5601. case ETH_SS_TEST:
  5602. memcpy(data, s2io_gstrings, S2IO_STRINGS_LEN);
  5603. break;
  5604. case ETH_SS_STATS:
  5605. stat_size = sizeof(ethtool_xena_stats_keys);
  5606. memcpy(data, &ethtool_xena_stats_keys,stat_size);
  5607. if(sp->device_type == XFRAME_II_DEVICE) {
  5608. memcpy(data + stat_size,
  5609. &ethtool_enhanced_stats_keys,
  5610. sizeof(ethtool_enhanced_stats_keys));
  5611. stat_size += sizeof(ethtool_enhanced_stats_keys);
  5612. }
  5613. memcpy(data + stat_size, &ethtool_driver_stats_keys,
  5614. sizeof(ethtool_driver_stats_keys));
  5615. }
  5616. }
  5617. static int s2io_ethtool_op_set_tx_csum(struct net_device *dev, u32 data)
  5618. {
  5619. if (data)
  5620. dev->features |= NETIF_F_IP_CSUM;
  5621. else
  5622. dev->features &= ~NETIF_F_IP_CSUM;
  5623. return 0;
  5624. }
  5625. static u32 s2io_ethtool_op_get_tso(struct net_device *dev)
  5626. {
  5627. return (dev->features & NETIF_F_TSO) != 0;
  5628. }
  5629. static int s2io_ethtool_op_set_tso(struct net_device *dev, u32 data)
  5630. {
  5631. if (data)
  5632. dev->features |= (NETIF_F_TSO | NETIF_F_TSO6);
  5633. else
  5634. dev->features &= ~(NETIF_F_TSO | NETIF_F_TSO6);
  5635. return 0;
  5636. }
  5637. static const struct ethtool_ops netdev_ethtool_ops = {
  5638. .get_settings = s2io_ethtool_gset,
  5639. .set_settings = s2io_ethtool_sset,
  5640. .get_drvinfo = s2io_ethtool_gdrvinfo,
  5641. .get_regs_len = s2io_ethtool_get_regs_len,
  5642. .get_regs = s2io_ethtool_gregs,
  5643. .get_link = ethtool_op_get_link,
  5644. .get_eeprom_len = s2io_get_eeprom_len,
  5645. .get_eeprom = s2io_ethtool_geeprom,
  5646. .set_eeprom = s2io_ethtool_seeprom,
  5647. .get_ringparam = s2io_ethtool_gringparam,
  5648. .get_pauseparam = s2io_ethtool_getpause_data,
  5649. .set_pauseparam = s2io_ethtool_setpause_data,
  5650. .get_rx_csum = s2io_ethtool_get_rx_csum,
  5651. .set_rx_csum = s2io_ethtool_set_rx_csum,
  5652. .set_tx_csum = s2io_ethtool_op_set_tx_csum,
  5653. .set_sg = ethtool_op_set_sg,
  5654. .get_tso = s2io_ethtool_op_get_tso,
  5655. .set_tso = s2io_ethtool_op_set_tso,
  5656. .set_ufo = ethtool_op_set_ufo,
  5657. .self_test = s2io_ethtool_test,
  5658. .get_strings = s2io_ethtool_get_strings,
  5659. .phys_id = s2io_ethtool_idnic,
  5660. .get_ethtool_stats = s2io_get_ethtool_stats,
  5661. .get_sset_count = s2io_get_sset_count,
  5662. };
  5663. /**
  5664. * s2io_ioctl - Entry point for the Ioctl
  5665. * @dev : Device pointer.
  5666. * @ifr : An IOCTL specefic structure, that can contain a pointer to
  5667. * a proprietary structure used to pass information to the driver.
  5668. * @cmd : This is used to distinguish between the different commands that
  5669. * can be passed to the IOCTL functions.
  5670. * Description:
  5671. * Currently there are no special functionality supported in IOCTL, hence
  5672. * function always return EOPNOTSUPPORTED
  5673. */
  5674. static int s2io_ioctl(struct net_device *dev, struct ifreq *rq, int cmd)
  5675. {
  5676. return -EOPNOTSUPP;
  5677. }
  5678. /**
  5679. * s2io_change_mtu - entry point to change MTU size for the device.
  5680. * @dev : device pointer.
  5681. * @new_mtu : the new MTU size for the device.
  5682. * Description: A driver entry point to change MTU size for the device.
  5683. * Before changing the MTU the device must be stopped.
  5684. * Return value:
  5685. * 0 on success and an appropriate (-)ve integer as defined in errno.h
  5686. * file on failure.
  5687. */
  5688. static int s2io_change_mtu(struct net_device *dev, int new_mtu)
  5689. {
  5690. struct s2io_nic *sp = dev->priv;
  5691. int ret = 0;
  5692. if ((new_mtu < MIN_MTU) || (new_mtu > S2IO_JUMBO_SIZE)) {
  5693. DBG_PRINT(ERR_DBG, "%s: MTU size is invalid.\n",
  5694. dev->name);
  5695. return -EPERM;
  5696. }
  5697. dev->mtu = new_mtu;
  5698. if (netif_running(dev)) {
  5699. s2io_card_down(sp);
  5700. netif_stop_queue(dev);
  5701. ret = s2io_card_up(sp);
  5702. if (ret) {
  5703. DBG_PRINT(ERR_DBG, "%s: Device bring up failed\n",
  5704. __FUNCTION__);
  5705. return ret;
  5706. }
  5707. if (netif_queue_stopped(dev))
  5708. netif_wake_queue(dev);
  5709. } else { /* Device is down */
  5710. struct XENA_dev_config __iomem *bar0 = sp->bar0;
  5711. u64 val64 = new_mtu;
  5712. writeq(vBIT(val64, 2, 14), &bar0->rmac_max_pyld_len);
  5713. }
  5714. return ret;
  5715. }
  5716. /**
  5717. * s2io_tasklet - Bottom half of the ISR.
  5718. * @dev_adr : address of the device structure in dma_addr_t format.
  5719. * Description:
  5720. * This is the tasklet or the bottom half of the ISR. This is
  5721. * an extension of the ISR which is scheduled by the scheduler to be run
  5722. * when the load on the CPU is low. All low priority tasks of the ISR can
  5723. * be pushed into the tasklet. For now the tasklet is used only to
  5724. * replenish the Rx buffers in the Rx buffer descriptors.
  5725. * Return value:
  5726. * void.
  5727. */
  5728. static void s2io_tasklet(unsigned long dev_addr)
  5729. {
  5730. struct net_device *dev = (struct net_device *) dev_addr;
  5731. struct s2io_nic *sp = dev->priv;
  5732. int i, ret;
  5733. struct mac_info *mac_control;
  5734. struct config_param *config;
  5735. mac_control = &sp->mac_control;
  5736. config = &sp->config;
  5737. if (!TASKLET_IN_USE) {
  5738. for (i = 0; i < config->rx_ring_num; i++) {
  5739. ret = fill_rx_buffers(sp, i);
  5740. if (ret == -ENOMEM) {
  5741. DBG_PRINT(INFO_DBG, "%s: Out of ",
  5742. dev->name);
  5743. DBG_PRINT(INFO_DBG, "memory in tasklet\n");
  5744. break;
  5745. } else if (ret == -EFILL) {
  5746. DBG_PRINT(INFO_DBG,
  5747. "%s: Rx Ring %d is full\n",
  5748. dev->name, i);
  5749. break;
  5750. }
  5751. }
  5752. clear_bit(0, (&sp->tasklet_status));
  5753. }
  5754. }
  5755. /**
  5756. * s2io_set_link - Set the LInk status
  5757. * @data: long pointer to device private structue
  5758. * Description: Sets the link status for the adapter
  5759. */
  5760. static void s2io_set_link(struct work_struct *work)
  5761. {
  5762. struct s2io_nic *nic = container_of(work, struct s2io_nic, set_link_task);
  5763. struct net_device *dev = nic->dev;
  5764. struct XENA_dev_config __iomem *bar0 = nic->bar0;
  5765. register u64 val64;
  5766. u16 subid;
  5767. rtnl_lock();
  5768. if (!netif_running(dev))
  5769. goto out_unlock;
  5770. if (test_and_set_bit(__S2IO_STATE_LINK_TASK, &(nic->state))) {
  5771. /* The card is being reset, no point doing anything */
  5772. goto out_unlock;
  5773. }
  5774. subid = nic->pdev->subsystem_device;
  5775. if (s2io_link_fault_indication(nic) == MAC_RMAC_ERR_TIMER) {
  5776. /*
  5777. * Allow a small delay for the NICs self initiated
  5778. * cleanup to complete.
  5779. */
  5780. msleep(100);
  5781. }
  5782. val64 = readq(&bar0->adapter_status);
  5783. if (LINK_IS_UP(val64)) {
  5784. if (!(readq(&bar0->adapter_control) & ADAPTER_CNTL_EN)) {
  5785. if (verify_xena_quiescence(nic)) {
  5786. val64 = readq(&bar0->adapter_control);
  5787. val64 |= ADAPTER_CNTL_EN;
  5788. writeq(val64, &bar0->adapter_control);
  5789. if (CARDS_WITH_FAULTY_LINK_INDICATORS(
  5790. nic->device_type, subid)) {
  5791. val64 = readq(&bar0->gpio_control);
  5792. val64 |= GPIO_CTRL_GPIO_0;
  5793. writeq(val64, &bar0->gpio_control);
  5794. val64 = readq(&bar0->gpio_control);
  5795. } else {
  5796. val64 |= ADAPTER_LED_ON;
  5797. writeq(val64, &bar0->adapter_control);
  5798. }
  5799. nic->device_enabled_once = TRUE;
  5800. } else {
  5801. DBG_PRINT(ERR_DBG, "%s: Error: ", dev->name);
  5802. DBG_PRINT(ERR_DBG, "device is not Quiescent\n");
  5803. netif_stop_queue(dev);
  5804. }
  5805. }
  5806. val64 = readq(&bar0->adapter_control);
  5807. val64 |= ADAPTER_LED_ON;
  5808. writeq(val64, &bar0->adapter_control);
  5809. s2io_link(nic, LINK_UP);
  5810. } else {
  5811. if (CARDS_WITH_FAULTY_LINK_INDICATORS(nic->device_type,
  5812. subid)) {
  5813. val64 = readq(&bar0->gpio_control);
  5814. val64 &= ~GPIO_CTRL_GPIO_0;
  5815. writeq(val64, &bar0->gpio_control);
  5816. val64 = readq(&bar0->gpio_control);
  5817. }
  5818. /* turn off LED */
  5819. val64 = readq(&bar0->adapter_control);
  5820. val64 = val64 &(~ADAPTER_LED_ON);
  5821. writeq(val64, &bar0->adapter_control);
  5822. s2io_link(nic, LINK_DOWN);
  5823. }
  5824. clear_bit(__S2IO_STATE_LINK_TASK, &(nic->state));
  5825. out_unlock:
  5826. rtnl_unlock();
  5827. }
  5828. static int set_rxd_buffer_pointer(struct s2io_nic *sp, struct RxD_t *rxdp,
  5829. struct buffAdd *ba,
  5830. struct sk_buff **skb, u64 *temp0, u64 *temp1,
  5831. u64 *temp2, int size)
  5832. {
  5833. struct net_device *dev = sp->dev;
  5834. struct swStat *stats = &sp->mac_control.stats_info->sw_stat;
  5835. if ((sp->rxd_mode == RXD_MODE_1) && (rxdp->Host_Control == 0)) {
  5836. struct RxD1 *rxdp1 = (struct RxD1 *)rxdp;
  5837. /* allocate skb */
  5838. if (*skb) {
  5839. DBG_PRINT(INFO_DBG, "SKB is not NULL\n");
  5840. /*
  5841. * As Rx frame are not going to be processed,
  5842. * using same mapped address for the Rxd
  5843. * buffer pointer
  5844. */
  5845. rxdp1->Buffer0_ptr = *temp0;
  5846. } else {
  5847. *skb = dev_alloc_skb(size);
  5848. if (!(*skb)) {
  5849. DBG_PRINT(INFO_DBG, "%s: Out of ", dev->name);
  5850. DBG_PRINT(INFO_DBG, "memory to allocate ");
  5851. DBG_PRINT(INFO_DBG, "1 buf mode SKBs\n");
  5852. sp->mac_control.stats_info->sw_stat. \
  5853. mem_alloc_fail_cnt++;
  5854. return -ENOMEM ;
  5855. }
  5856. sp->mac_control.stats_info->sw_stat.mem_allocated
  5857. += (*skb)->truesize;
  5858. /* storing the mapped addr in a temp variable
  5859. * such it will be used for next rxd whose
  5860. * Host Control is NULL
  5861. */
  5862. rxdp1->Buffer0_ptr = *temp0 =
  5863. pci_map_single( sp->pdev, (*skb)->data,
  5864. size - NET_IP_ALIGN,
  5865. PCI_DMA_FROMDEVICE);
  5866. if( (rxdp1->Buffer0_ptr == 0) ||
  5867. (rxdp1->Buffer0_ptr == DMA_ERROR_CODE)) {
  5868. goto memalloc_failed;
  5869. }
  5870. rxdp->Host_Control = (unsigned long) (*skb);
  5871. }
  5872. } else if ((sp->rxd_mode == RXD_MODE_3B) && (rxdp->Host_Control == 0)) {
  5873. struct RxD3 *rxdp3 = (struct RxD3 *)rxdp;
  5874. /* Two buffer Mode */
  5875. if (*skb) {
  5876. rxdp3->Buffer2_ptr = *temp2;
  5877. rxdp3->Buffer0_ptr = *temp0;
  5878. rxdp3->Buffer1_ptr = *temp1;
  5879. } else {
  5880. *skb = dev_alloc_skb(size);
  5881. if (!(*skb)) {
  5882. DBG_PRINT(INFO_DBG, "%s: Out of ", dev->name);
  5883. DBG_PRINT(INFO_DBG, "memory to allocate ");
  5884. DBG_PRINT(INFO_DBG, "2 buf mode SKBs\n");
  5885. sp->mac_control.stats_info->sw_stat. \
  5886. mem_alloc_fail_cnt++;
  5887. return -ENOMEM;
  5888. }
  5889. sp->mac_control.stats_info->sw_stat.mem_allocated
  5890. += (*skb)->truesize;
  5891. rxdp3->Buffer2_ptr = *temp2 =
  5892. pci_map_single(sp->pdev, (*skb)->data,
  5893. dev->mtu + 4,
  5894. PCI_DMA_FROMDEVICE);
  5895. if( (rxdp3->Buffer2_ptr == 0) ||
  5896. (rxdp3->Buffer2_ptr == DMA_ERROR_CODE)) {
  5897. goto memalloc_failed;
  5898. }
  5899. rxdp3->Buffer0_ptr = *temp0 =
  5900. pci_map_single( sp->pdev, ba->ba_0, BUF0_LEN,
  5901. PCI_DMA_FROMDEVICE);
  5902. if( (rxdp3->Buffer0_ptr == 0) ||
  5903. (rxdp3->Buffer0_ptr == DMA_ERROR_CODE)) {
  5904. pci_unmap_single (sp->pdev,
  5905. (dma_addr_t)rxdp3->Buffer2_ptr,
  5906. dev->mtu + 4, PCI_DMA_FROMDEVICE);
  5907. goto memalloc_failed;
  5908. }
  5909. rxdp->Host_Control = (unsigned long) (*skb);
  5910. /* Buffer-1 will be dummy buffer not used */
  5911. rxdp3->Buffer1_ptr = *temp1 =
  5912. pci_map_single(sp->pdev, ba->ba_1, BUF1_LEN,
  5913. PCI_DMA_FROMDEVICE);
  5914. if( (rxdp3->Buffer1_ptr == 0) ||
  5915. (rxdp3->Buffer1_ptr == DMA_ERROR_CODE)) {
  5916. pci_unmap_single (sp->pdev,
  5917. (dma_addr_t)rxdp3->Buffer0_ptr,
  5918. BUF0_LEN, PCI_DMA_FROMDEVICE);
  5919. pci_unmap_single (sp->pdev,
  5920. (dma_addr_t)rxdp3->Buffer2_ptr,
  5921. dev->mtu + 4, PCI_DMA_FROMDEVICE);
  5922. goto memalloc_failed;
  5923. }
  5924. }
  5925. }
  5926. return 0;
  5927. memalloc_failed:
  5928. stats->pci_map_fail_cnt++;
  5929. stats->mem_freed += (*skb)->truesize;
  5930. dev_kfree_skb(*skb);
  5931. return -ENOMEM;
  5932. }
  5933. static void set_rxd_buffer_size(struct s2io_nic *sp, struct RxD_t *rxdp,
  5934. int size)
  5935. {
  5936. struct net_device *dev = sp->dev;
  5937. if (sp->rxd_mode == RXD_MODE_1) {
  5938. rxdp->Control_2 = SET_BUFFER0_SIZE_1( size - NET_IP_ALIGN);
  5939. } else if (sp->rxd_mode == RXD_MODE_3B) {
  5940. rxdp->Control_2 = SET_BUFFER0_SIZE_3(BUF0_LEN);
  5941. rxdp->Control_2 |= SET_BUFFER1_SIZE_3(1);
  5942. rxdp->Control_2 |= SET_BUFFER2_SIZE_3( dev->mtu + 4);
  5943. }
  5944. }
  5945. static int rxd_owner_bit_reset(struct s2io_nic *sp)
  5946. {
  5947. int i, j, k, blk_cnt = 0, size;
  5948. struct mac_info * mac_control = &sp->mac_control;
  5949. struct config_param *config = &sp->config;
  5950. struct net_device *dev = sp->dev;
  5951. struct RxD_t *rxdp = NULL;
  5952. struct sk_buff *skb = NULL;
  5953. struct buffAdd *ba = NULL;
  5954. u64 temp0_64 = 0, temp1_64 = 0, temp2_64 = 0;
  5955. /* Calculate the size based on ring mode */
  5956. size = dev->mtu + HEADER_ETHERNET_II_802_3_SIZE +
  5957. HEADER_802_2_SIZE + HEADER_SNAP_SIZE;
  5958. if (sp->rxd_mode == RXD_MODE_1)
  5959. size += NET_IP_ALIGN;
  5960. else if (sp->rxd_mode == RXD_MODE_3B)
  5961. size = dev->mtu + ALIGN_SIZE + BUF0_LEN + 4;
  5962. for (i = 0; i < config->rx_ring_num; i++) {
  5963. blk_cnt = config->rx_cfg[i].num_rxd /
  5964. (rxd_count[sp->rxd_mode] +1);
  5965. for (j = 0; j < blk_cnt; j++) {
  5966. for (k = 0; k < rxd_count[sp->rxd_mode]; k++) {
  5967. rxdp = mac_control->rings[i].
  5968. rx_blocks[j].rxds[k].virt_addr;
  5969. if(sp->rxd_mode == RXD_MODE_3B)
  5970. ba = &mac_control->rings[i].ba[j][k];
  5971. if (set_rxd_buffer_pointer(sp, rxdp, ba,
  5972. &skb,(u64 *)&temp0_64,
  5973. (u64 *)&temp1_64,
  5974. (u64 *)&temp2_64,
  5975. size) == ENOMEM) {
  5976. return 0;
  5977. }
  5978. set_rxd_buffer_size(sp, rxdp, size);
  5979. wmb();
  5980. /* flip the Ownership bit to Hardware */
  5981. rxdp->Control_1 |= RXD_OWN_XENA;
  5982. }
  5983. }
  5984. }
  5985. return 0;
  5986. }
  5987. static int s2io_add_isr(struct s2io_nic * sp)
  5988. {
  5989. int ret = 0;
  5990. struct net_device *dev = sp->dev;
  5991. int err = 0;
  5992. if (sp->config.intr_type == MSI_X)
  5993. ret = s2io_enable_msi_x(sp);
  5994. if (ret) {
  5995. DBG_PRINT(ERR_DBG, "%s: Defaulting to INTA\n", dev->name);
  5996. sp->config.intr_type = INTA;
  5997. }
  5998. /* Store the values of the MSIX table in the struct s2io_nic structure */
  5999. store_xmsi_data(sp);
  6000. /* After proper initialization of H/W, register ISR */
  6001. if (sp->config.intr_type == MSI_X) {
  6002. int i, msix_tx_cnt=0,msix_rx_cnt=0;
  6003. for (i=1; (sp->s2io_entries[i].in_use == MSIX_FLG); i++) {
  6004. if (sp->s2io_entries[i].type == MSIX_FIFO_TYPE) {
  6005. sprintf(sp->desc[i], "%s:MSI-X-%d-TX",
  6006. dev->name, i);
  6007. err = request_irq(sp->entries[i].vector,
  6008. s2io_msix_fifo_handle, 0, sp->desc[i],
  6009. sp->s2io_entries[i].arg);
  6010. /* If either data or addr is zero print it */
  6011. if(!(sp->msix_info[i].addr &&
  6012. sp->msix_info[i].data)) {
  6013. DBG_PRINT(ERR_DBG, "%s @ Addr:0x%llx"
  6014. "Data:0x%lx\n",sp->desc[i],
  6015. (unsigned long long)
  6016. sp->msix_info[i].addr,
  6017. (unsigned long)
  6018. ntohl(sp->msix_info[i].data));
  6019. } else {
  6020. msix_tx_cnt++;
  6021. }
  6022. } else {
  6023. sprintf(sp->desc[i], "%s:MSI-X-%d-RX",
  6024. dev->name, i);
  6025. err = request_irq(sp->entries[i].vector,
  6026. s2io_msix_ring_handle, 0, sp->desc[i],
  6027. sp->s2io_entries[i].arg);
  6028. /* If either data or addr is zero print it */
  6029. if(!(sp->msix_info[i].addr &&
  6030. sp->msix_info[i].data)) {
  6031. DBG_PRINT(ERR_DBG, "%s @ Addr:0x%llx"
  6032. "Data:0x%lx\n",sp->desc[i],
  6033. (unsigned long long)
  6034. sp->msix_info[i].addr,
  6035. (unsigned long)
  6036. ntohl(sp->msix_info[i].data));
  6037. } else {
  6038. msix_rx_cnt++;
  6039. }
  6040. }
  6041. if (err) {
  6042. remove_msix_isr(sp);
  6043. DBG_PRINT(ERR_DBG,"%s:MSI-X-%d registration "
  6044. "failed\n", dev->name, i);
  6045. DBG_PRINT(ERR_DBG, "%s: defaulting to INTA\n",
  6046. dev->name);
  6047. sp->config.intr_type = INTA;
  6048. break;
  6049. }
  6050. sp->s2io_entries[i].in_use = MSIX_REGISTERED_SUCCESS;
  6051. }
  6052. if (!err) {
  6053. printk(KERN_INFO "MSI-X-TX %d entries enabled\n",
  6054. msix_tx_cnt);
  6055. printk(KERN_INFO "MSI-X-RX %d entries enabled\n",
  6056. msix_rx_cnt);
  6057. }
  6058. }
  6059. if (sp->config.intr_type == INTA) {
  6060. err = request_irq((int) sp->pdev->irq, s2io_isr, IRQF_SHARED,
  6061. sp->name, dev);
  6062. if (err) {
  6063. DBG_PRINT(ERR_DBG, "%s: ISR registration failed\n",
  6064. dev->name);
  6065. return -1;
  6066. }
  6067. }
  6068. return 0;
  6069. }
  6070. static void s2io_rem_isr(struct s2io_nic * sp)
  6071. {
  6072. if (sp->config.intr_type == MSI_X)
  6073. remove_msix_isr(sp);
  6074. else
  6075. remove_inta_isr(sp);
  6076. }
  6077. static void do_s2io_card_down(struct s2io_nic * sp, int do_io)
  6078. {
  6079. int cnt = 0;
  6080. struct XENA_dev_config __iomem *bar0 = sp->bar0;
  6081. unsigned long flags;
  6082. register u64 val64 = 0;
  6083. struct config_param *config;
  6084. config = &sp->config;
  6085. if (!is_s2io_card_up(sp))
  6086. return;
  6087. del_timer_sync(&sp->alarm_timer);
  6088. /* If s2io_set_link task is executing, wait till it completes. */
  6089. while (test_and_set_bit(__S2IO_STATE_LINK_TASK, &(sp->state))) {
  6090. msleep(50);
  6091. }
  6092. clear_bit(__S2IO_STATE_CARD_UP, &sp->state);
  6093. /* Disable napi */
  6094. if (config->napi)
  6095. napi_disable(&sp->napi);
  6096. /* disable Tx and Rx traffic on the NIC */
  6097. if (do_io)
  6098. stop_nic(sp);
  6099. s2io_rem_isr(sp);
  6100. /* Kill tasklet. */
  6101. tasklet_kill(&sp->task);
  6102. /* Check if the device is Quiescent and then Reset the NIC */
  6103. while(do_io) {
  6104. /* As per the HW requirement we need to replenish the
  6105. * receive buffer to avoid the ring bump. Since there is
  6106. * no intention of processing the Rx frame at this pointwe are
  6107. * just settting the ownership bit of rxd in Each Rx
  6108. * ring to HW and set the appropriate buffer size
  6109. * based on the ring mode
  6110. */
  6111. rxd_owner_bit_reset(sp);
  6112. val64 = readq(&bar0->adapter_status);
  6113. if (verify_xena_quiescence(sp)) {
  6114. if(verify_pcc_quiescent(sp, sp->device_enabled_once))
  6115. break;
  6116. }
  6117. msleep(50);
  6118. cnt++;
  6119. if (cnt == 10) {
  6120. DBG_PRINT(ERR_DBG,
  6121. "s2io_close:Device not Quiescent ");
  6122. DBG_PRINT(ERR_DBG, "adaper status reads 0x%llx\n",
  6123. (unsigned long long) val64);
  6124. break;
  6125. }
  6126. }
  6127. if (do_io)
  6128. s2io_reset(sp);
  6129. spin_lock_irqsave(&sp->tx_lock, flags);
  6130. /* Free all Tx buffers */
  6131. free_tx_buffers(sp);
  6132. spin_unlock_irqrestore(&sp->tx_lock, flags);
  6133. /* Free all Rx buffers */
  6134. spin_lock_irqsave(&sp->rx_lock, flags);
  6135. free_rx_buffers(sp);
  6136. spin_unlock_irqrestore(&sp->rx_lock, flags);
  6137. clear_bit(__S2IO_STATE_LINK_TASK, &(sp->state));
  6138. }
  6139. static void s2io_card_down(struct s2io_nic * sp)
  6140. {
  6141. do_s2io_card_down(sp, 1);
  6142. }
  6143. static int s2io_card_up(struct s2io_nic * sp)
  6144. {
  6145. int i, ret = 0;
  6146. struct mac_info *mac_control;
  6147. struct config_param *config;
  6148. struct net_device *dev = (struct net_device *) sp->dev;
  6149. u16 interruptible;
  6150. /* Initialize the H/W I/O registers */
  6151. ret = init_nic(sp);
  6152. if (ret != 0) {
  6153. DBG_PRINT(ERR_DBG, "%s: H/W initialization failed\n",
  6154. dev->name);
  6155. if (ret != -EIO)
  6156. s2io_reset(sp);
  6157. return ret;
  6158. }
  6159. /*
  6160. * Initializing the Rx buffers. For now we are considering only 1
  6161. * Rx ring and initializing buffers into 30 Rx blocks
  6162. */
  6163. mac_control = &sp->mac_control;
  6164. config = &sp->config;
  6165. for (i = 0; i < config->rx_ring_num; i++) {
  6166. if ((ret = fill_rx_buffers(sp, i))) {
  6167. DBG_PRINT(ERR_DBG, "%s: Out of memory in Open\n",
  6168. dev->name);
  6169. s2io_reset(sp);
  6170. free_rx_buffers(sp);
  6171. return -ENOMEM;
  6172. }
  6173. DBG_PRINT(INFO_DBG, "Buf in ring:%d is %d:\n", i,
  6174. atomic_read(&sp->rx_bufs_left[i]));
  6175. }
  6176. /* Initialise napi */
  6177. if (config->napi)
  6178. napi_enable(&sp->napi);
  6179. /* Maintain the state prior to the open */
  6180. if (sp->promisc_flg)
  6181. sp->promisc_flg = 0;
  6182. if (sp->m_cast_flg) {
  6183. sp->m_cast_flg = 0;
  6184. sp->all_multi_pos= 0;
  6185. }
  6186. /* Setting its receive mode */
  6187. s2io_set_multicast(dev);
  6188. if (sp->lro) {
  6189. /* Initialize max aggregatable pkts per session based on MTU */
  6190. sp->lro_max_aggr_per_sess = ((1<<16) - 1) / dev->mtu;
  6191. /* Check if we can use(if specified) user provided value */
  6192. if (lro_max_pkts < sp->lro_max_aggr_per_sess)
  6193. sp->lro_max_aggr_per_sess = lro_max_pkts;
  6194. }
  6195. /* Enable Rx Traffic and interrupts on the NIC */
  6196. if (start_nic(sp)) {
  6197. DBG_PRINT(ERR_DBG, "%s: Starting NIC failed\n", dev->name);
  6198. s2io_reset(sp);
  6199. free_rx_buffers(sp);
  6200. return -ENODEV;
  6201. }
  6202. /* Add interrupt service routine */
  6203. if (s2io_add_isr(sp) != 0) {
  6204. if (sp->config.intr_type == MSI_X)
  6205. s2io_rem_isr(sp);
  6206. s2io_reset(sp);
  6207. free_rx_buffers(sp);
  6208. return -ENODEV;
  6209. }
  6210. S2IO_TIMER_CONF(sp->alarm_timer, s2io_alarm_handle, sp, (HZ/2));
  6211. /* Enable tasklet for the device */
  6212. tasklet_init(&sp->task, s2io_tasklet, (unsigned long) dev);
  6213. /* Enable select interrupts */
  6214. en_dis_err_alarms(sp, ENA_ALL_INTRS, ENABLE_INTRS);
  6215. if (sp->config.intr_type != INTA)
  6216. en_dis_able_nic_intrs(sp, ENA_ALL_INTRS, DISABLE_INTRS);
  6217. else {
  6218. interruptible = TX_TRAFFIC_INTR | RX_TRAFFIC_INTR;
  6219. interruptible |= TX_PIC_INTR;
  6220. en_dis_able_nic_intrs(sp, interruptible, ENABLE_INTRS);
  6221. }
  6222. set_bit(__S2IO_STATE_CARD_UP, &sp->state);
  6223. return 0;
  6224. }
  6225. /**
  6226. * s2io_restart_nic - Resets the NIC.
  6227. * @data : long pointer to the device private structure
  6228. * Description:
  6229. * This function is scheduled to be run by the s2io_tx_watchdog
  6230. * function after 0.5 secs to reset the NIC. The idea is to reduce
  6231. * the run time of the watch dog routine which is run holding a
  6232. * spin lock.
  6233. */
  6234. static void s2io_restart_nic(struct work_struct *work)
  6235. {
  6236. struct s2io_nic *sp = container_of(work, struct s2io_nic, rst_timer_task);
  6237. struct net_device *dev = sp->dev;
  6238. rtnl_lock();
  6239. if (!netif_running(dev))
  6240. goto out_unlock;
  6241. s2io_card_down(sp);
  6242. if (s2io_card_up(sp)) {
  6243. DBG_PRINT(ERR_DBG, "%s: Device bring up failed\n",
  6244. dev->name);
  6245. }
  6246. netif_wake_queue(dev);
  6247. DBG_PRINT(ERR_DBG, "%s: was reset by Tx watchdog timer\n",
  6248. dev->name);
  6249. out_unlock:
  6250. rtnl_unlock();
  6251. }
  6252. /**
  6253. * s2io_tx_watchdog - Watchdog for transmit side.
  6254. * @dev : Pointer to net device structure
  6255. * Description:
  6256. * This function is triggered if the Tx Queue is stopped
  6257. * for a pre-defined amount of time when the Interface is still up.
  6258. * If the Interface is jammed in such a situation, the hardware is
  6259. * reset (by s2io_close) and restarted again (by s2io_open) to
  6260. * overcome any problem that might have been caused in the hardware.
  6261. * Return value:
  6262. * void
  6263. */
  6264. static void s2io_tx_watchdog(struct net_device *dev)
  6265. {
  6266. struct s2io_nic *sp = dev->priv;
  6267. if (netif_carrier_ok(dev)) {
  6268. sp->mac_control.stats_info->sw_stat.watchdog_timer_cnt++;
  6269. schedule_work(&sp->rst_timer_task);
  6270. sp->mac_control.stats_info->sw_stat.soft_reset_cnt++;
  6271. }
  6272. }
  6273. /**
  6274. * rx_osm_handler - To perform some OS related operations on SKB.
  6275. * @sp: private member of the device structure,pointer to s2io_nic structure.
  6276. * @skb : the socket buffer pointer.
  6277. * @len : length of the packet
  6278. * @cksum : FCS checksum of the frame.
  6279. * @ring_no : the ring from which this RxD was extracted.
  6280. * Description:
  6281. * This function is called by the Rx interrupt serivce routine to perform
  6282. * some OS related operations on the SKB before passing it to the upper
  6283. * layers. It mainly checks if the checksum is OK, if so adds it to the
  6284. * SKBs cksum variable, increments the Rx packet count and passes the SKB
  6285. * to the upper layer. If the checksum is wrong, it increments the Rx
  6286. * packet error count, frees the SKB and returns error.
  6287. * Return value:
  6288. * SUCCESS on success and -1 on failure.
  6289. */
  6290. static int rx_osm_handler(struct ring_info *ring_data, struct RxD_t * rxdp)
  6291. {
  6292. struct s2io_nic *sp = ring_data->nic;
  6293. struct net_device *dev = (struct net_device *) sp->dev;
  6294. struct sk_buff *skb = (struct sk_buff *)
  6295. ((unsigned long) rxdp->Host_Control);
  6296. int ring_no = ring_data->ring_no;
  6297. u16 l3_csum, l4_csum;
  6298. unsigned long long err = rxdp->Control_1 & RXD_T_CODE;
  6299. struct lro *lro;
  6300. u8 err_mask;
  6301. skb->dev = dev;
  6302. if (err) {
  6303. /* Check for parity error */
  6304. if (err & 0x1) {
  6305. sp->mac_control.stats_info->sw_stat.parity_err_cnt++;
  6306. }
  6307. err_mask = err >> 48;
  6308. switch(err_mask) {
  6309. case 1:
  6310. sp->mac_control.stats_info->sw_stat.
  6311. rx_parity_err_cnt++;
  6312. break;
  6313. case 2:
  6314. sp->mac_control.stats_info->sw_stat.
  6315. rx_abort_cnt++;
  6316. break;
  6317. case 3:
  6318. sp->mac_control.stats_info->sw_stat.
  6319. rx_parity_abort_cnt++;
  6320. break;
  6321. case 4:
  6322. sp->mac_control.stats_info->sw_stat.
  6323. rx_rda_fail_cnt++;
  6324. break;
  6325. case 5:
  6326. sp->mac_control.stats_info->sw_stat.
  6327. rx_unkn_prot_cnt++;
  6328. break;
  6329. case 6:
  6330. sp->mac_control.stats_info->sw_stat.
  6331. rx_fcs_err_cnt++;
  6332. break;
  6333. case 7:
  6334. sp->mac_control.stats_info->sw_stat.
  6335. rx_buf_size_err_cnt++;
  6336. break;
  6337. case 8:
  6338. sp->mac_control.stats_info->sw_stat.
  6339. rx_rxd_corrupt_cnt++;
  6340. break;
  6341. case 15:
  6342. sp->mac_control.stats_info->sw_stat.
  6343. rx_unkn_err_cnt++;
  6344. break;
  6345. }
  6346. /*
  6347. * Drop the packet if bad transfer code. Exception being
  6348. * 0x5, which could be due to unsupported IPv6 extension header.
  6349. * In this case, we let stack handle the packet.
  6350. * Note that in this case, since checksum will be incorrect,
  6351. * stack will validate the same.
  6352. */
  6353. if (err_mask != 0x5) {
  6354. DBG_PRINT(ERR_DBG, "%s: Rx error Value: 0x%x\n",
  6355. dev->name, err_mask);
  6356. sp->stats.rx_crc_errors++;
  6357. sp->mac_control.stats_info->sw_stat.mem_freed
  6358. += skb->truesize;
  6359. dev_kfree_skb(skb);
  6360. atomic_dec(&sp->rx_bufs_left[ring_no]);
  6361. rxdp->Host_Control = 0;
  6362. return 0;
  6363. }
  6364. }
  6365. /* Updating statistics */
  6366. sp->stats.rx_packets++;
  6367. rxdp->Host_Control = 0;
  6368. if (sp->rxd_mode == RXD_MODE_1) {
  6369. int len = RXD_GET_BUFFER0_SIZE_1(rxdp->Control_2);
  6370. sp->stats.rx_bytes += len;
  6371. skb_put(skb, len);
  6372. } else if (sp->rxd_mode == RXD_MODE_3B) {
  6373. int get_block = ring_data->rx_curr_get_info.block_index;
  6374. int get_off = ring_data->rx_curr_get_info.offset;
  6375. int buf0_len = RXD_GET_BUFFER0_SIZE_3(rxdp->Control_2);
  6376. int buf2_len = RXD_GET_BUFFER2_SIZE_3(rxdp->Control_2);
  6377. unsigned char *buff = skb_push(skb, buf0_len);
  6378. struct buffAdd *ba = &ring_data->ba[get_block][get_off];
  6379. sp->stats.rx_bytes += buf0_len + buf2_len;
  6380. memcpy(buff, ba->ba_0, buf0_len);
  6381. skb_put(skb, buf2_len);
  6382. }
  6383. if ((rxdp->Control_1 & TCP_OR_UDP_FRAME) && ((!sp->lro) ||
  6384. (sp->lro && (!(rxdp->Control_1 & RXD_FRAME_IP_FRAG)))) &&
  6385. (sp->rx_csum)) {
  6386. l3_csum = RXD_GET_L3_CKSUM(rxdp->Control_1);
  6387. l4_csum = RXD_GET_L4_CKSUM(rxdp->Control_1);
  6388. if ((l3_csum == L3_CKSUM_OK) && (l4_csum == L4_CKSUM_OK)) {
  6389. /*
  6390. * NIC verifies if the Checksum of the received
  6391. * frame is Ok or not and accordingly returns
  6392. * a flag in the RxD.
  6393. */
  6394. skb->ip_summed = CHECKSUM_UNNECESSARY;
  6395. if (sp->lro) {
  6396. u32 tcp_len;
  6397. u8 *tcp;
  6398. int ret = 0;
  6399. ret = s2io_club_tcp_session(skb->data, &tcp,
  6400. &tcp_len, &lro,
  6401. rxdp, sp);
  6402. switch (ret) {
  6403. case 3: /* Begin anew */
  6404. lro->parent = skb;
  6405. goto aggregate;
  6406. case 1: /* Aggregate */
  6407. {
  6408. lro_append_pkt(sp, lro,
  6409. skb, tcp_len);
  6410. goto aggregate;
  6411. }
  6412. case 4: /* Flush session */
  6413. {
  6414. lro_append_pkt(sp, lro,
  6415. skb, tcp_len);
  6416. queue_rx_frame(lro->parent);
  6417. clear_lro_session(lro);
  6418. sp->mac_control.stats_info->
  6419. sw_stat.flush_max_pkts++;
  6420. goto aggregate;
  6421. }
  6422. case 2: /* Flush both */
  6423. lro->parent->data_len =
  6424. lro->frags_len;
  6425. sp->mac_control.stats_info->
  6426. sw_stat.sending_both++;
  6427. queue_rx_frame(lro->parent);
  6428. clear_lro_session(lro);
  6429. goto send_up;
  6430. case 0: /* sessions exceeded */
  6431. case -1: /* non-TCP or not
  6432. * L2 aggregatable
  6433. */
  6434. case 5: /*
  6435. * First pkt in session not
  6436. * L3/L4 aggregatable
  6437. */
  6438. break;
  6439. default:
  6440. DBG_PRINT(ERR_DBG,
  6441. "%s: Samadhana!!\n",
  6442. __FUNCTION__);
  6443. BUG();
  6444. }
  6445. }
  6446. } else {
  6447. /*
  6448. * Packet with erroneous checksum, let the
  6449. * upper layers deal with it.
  6450. */
  6451. skb->ip_summed = CHECKSUM_NONE;
  6452. }
  6453. } else {
  6454. skb->ip_summed = CHECKSUM_NONE;
  6455. }
  6456. sp->mac_control.stats_info->sw_stat.mem_freed += skb->truesize;
  6457. if (!sp->lro) {
  6458. skb->protocol = eth_type_trans(skb, dev);
  6459. if ((sp->vlgrp && RXD_GET_VLAN_TAG(rxdp->Control_2) &&
  6460. vlan_strip_flag)) {
  6461. /* Queueing the vlan frame to the upper layer */
  6462. if (napi)
  6463. vlan_hwaccel_receive_skb(skb, sp->vlgrp,
  6464. RXD_GET_VLAN_TAG(rxdp->Control_2));
  6465. else
  6466. vlan_hwaccel_rx(skb, sp->vlgrp,
  6467. RXD_GET_VLAN_TAG(rxdp->Control_2));
  6468. } else {
  6469. if (napi)
  6470. netif_receive_skb(skb);
  6471. else
  6472. netif_rx(skb);
  6473. }
  6474. } else {
  6475. send_up:
  6476. queue_rx_frame(skb);
  6477. }
  6478. dev->last_rx = jiffies;
  6479. aggregate:
  6480. atomic_dec(&sp->rx_bufs_left[ring_no]);
  6481. return SUCCESS;
  6482. }
  6483. /**
  6484. * s2io_link - stops/starts the Tx queue.
  6485. * @sp : private member of the device structure, which is a pointer to the
  6486. * s2io_nic structure.
  6487. * @link : inidicates whether link is UP/DOWN.
  6488. * Description:
  6489. * This function stops/starts the Tx queue depending on whether the link
  6490. * status of the NIC is is down or up. This is called by the Alarm
  6491. * interrupt handler whenever a link change interrupt comes up.
  6492. * Return value:
  6493. * void.
  6494. */
  6495. static void s2io_link(struct s2io_nic * sp, int link)
  6496. {
  6497. struct net_device *dev = (struct net_device *) sp->dev;
  6498. if (link != sp->last_link_state) {
  6499. if (link == LINK_DOWN) {
  6500. DBG_PRINT(ERR_DBG, "%s: Link down\n", dev->name);
  6501. netif_carrier_off(dev);
  6502. if(sp->mac_control.stats_info->sw_stat.link_up_cnt)
  6503. sp->mac_control.stats_info->sw_stat.link_up_time =
  6504. jiffies - sp->start_time;
  6505. sp->mac_control.stats_info->sw_stat.link_down_cnt++;
  6506. } else {
  6507. DBG_PRINT(ERR_DBG, "%s: Link Up\n", dev->name);
  6508. if (sp->mac_control.stats_info->sw_stat.link_down_cnt)
  6509. sp->mac_control.stats_info->sw_stat.link_down_time =
  6510. jiffies - sp->start_time;
  6511. sp->mac_control.stats_info->sw_stat.link_up_cnt++;
  6512. netif_carrier_on(dev);
  6513. }
  6514. }
  6515. sp->last_link_state = link;
  6516. sp->start_time = jiffies;
  6517. }
  6518. /**
  6519. * s2io_init_pci -Initialization of PCI and PCI-X configuration registers .
  6520. * @sp : private member of the device structure, which is a pointer to the
  6521. * s2io_nic structure.
  6522. * Description:
  6523. * This function initializes a few of the PCI and PCI-X configuration registers
  6524. * with recommended values.
  6525. * Return value:
  6526. * void
  6527. */
  6528. static void s2io_init_pci(struct s2io_nic * sp)
  6529. {
  6530. u16 pci_cmd = 0, pcix_cmd = 0;
  6531. /* Enable Data Parity Error Recovery in PCI-X command register. */
  6532. pci_read_config_word(sp->pdev, PCIX_COMMAND_REGISTER,
  6533. &(pcix_cmd));
  6534. pci_write_config_word(sp->pdev, PCIX_COMMAND_REGISTER,
  6535. (pcix_cmd | 1));
  6536. pci_read_config_word(sp->pdev, PCIX_COMMAND_REGISTER,
  6537. &(pcix_cmd));
  6538. /* Set the PErr Response bit in PCI command register. */
  6539. pci_read_config_word(sp->pdev, PCI_COMMAND, &pci_cmd);
  6540. pci_write_config_word(sp->pdev, PCI_COMMAND,
  6541. (pci_cmd | PCI_COMMAND_PARITY));
  6542. pci_read_config_word(sp->pdev, PCI_COMMAND, &pci_cmd);
  6543. }
  6544. static int s2io_verify_parm(struct pci_dev *pdev, u8 *dev_intr_type)
  6545. {
  6546. if ( tx_fifo_num > 8) {
  6547. DBG_PRINT(ERR_DBG, "s2io: Requested number of Tx fifos not "
  6548. "supported\n");
  6549. DBG_PRINT(ERR_DBG, "s2io: Default to 8 Tx fifos\n");
  6550. tx_fifo_num = 8;
  6551. }
  6552. if ( rx_ring_num > 8) {
  6553. DBG_PRINT(ERR_DBG, "s2io: Requested number of Rx rings not "
  6554. "supported\n");
  6555. DBG_PRINT(ERR_DBG, "s2io: Default to 8 Rx rings\n");
  6556. rx_ring_num = 8;
  6557. }
  6558. if (*dev_intr_type != INTA)
  6559. napi = 0;
  6560. if ((*dev_intr_type != INTA) && (*dev_intr_type != MSI_X)) {
  6561. DBG_PRINT(ERR_DBG, "s2io: Wrong intr_type requested. "
  6562. "Defaulting to INTA\n");
  6563. *dev_intr_type = INTA;
  6564. }
  6565. if ((*dev_intr_type == MSI_X) &&
  6566. ((pdev->device != PCI_DEVICE_ID_HERC_WIN) &&
  6567. (pdev->device != PCI_DEVICE_ID_HERC_UNI))) {
  6568. DBG_PRINT(ERR_DBG, "s2io: Xframe I does not support MSI_X. "
  6569. "Defaulting to INTA\n");
  6570. *dev_intr_type = INTA;
  6571. }
  6572. if ((rx_ring_mode != 1) && (rx_ring_mode != 2)) {
  6573. DBG_PRINT(ERR_DBG, "s2io: Requested ring mode not supported\n");
  6574. DBG_PRINT(ERR_DBG, "s2io: Defaulting to 1-buffer mode\n");
  6575. rx_ring_mode = 1;
  6576. }
  6577. return SUCCESS;
  6578. }
  6579. /**
  6580. * rts_ds_steer - Receive traffic steering based on IPv4 or IPv6 TOS
  6581. * or Traffic class respectively.
  6582. * @nic: device peivate variable
  6583. * Description: The function configures the receive steering to
  6584. * desired receive ring.
  6585. * Return Value: SUCCESS on success and
  6586. * '-1' on failure (endian settings incorrect).
  6587. */
  6588. static int rts_ds_steer(struct s2io_nic *nic, u8 ds_codepoint, u8 ring)
  6589. {
  6590. struct XENA_dev_config __iomem *bar0 = nic->bar0;
  6591. register u64 val64 = 0;
  6592. if (ds_codepoint > 63)
  6593. return FAILURE;
  6594. val64 = RTS_DS_MEM_DATA(ring);
  6595. writeq(val64, &bar0->rts_ds_mem_data);
  6596. val64 = RTS_DS_MEM_CTRL_WE |
  6597. RTS_DS_MEM_CTRL_STROBE_NEW_CMD |
  6598. RTS_DS_MEM_CTRL_OFFSET(ds_codepoint);
  6599. writeq(val64, &bar0->rts_ds_mem_ctrl);
  6600. return wait_for_cmd_complete(&bar0->rts_ds_mem_ctrl,
  6601. RTS_DS_MEM_CTRL_STROBE_CMD_BEING_EXECUTED,
  6602. S2IO_BIT_RESET);
  6603. }
  6604. /**
  6605. * s2io_init_nic - Initialization of the adapter .
  6606. * @pdev : structure containing the PCI related information of the device.
  6607. * @pre: List of PCI devices supported by the driver listed in s2io_tbl.
  6608. * Description:
  6609. * The function initializes an adapter identified by the pci_dec structure.
  6610. * All OS related initialization including memory and device structure and
  6611. * initlaization of the device private variable is done. Also the swapper
  6612. * control register is initialized to enable read and write into the I/O
  6613. * registers of the device.
  6614. * Return value:
  6615. * returns 0 on success and negative on failure.
  6616. */
  6617. static int __devinit
  6618. s2io_init_nic(struct pci_dev *pdev, const struct pci_device_id *pre)
  6619. {
  6620. struct s2io_nic *sp;
  6621. struct net_device *dev;
  6622. int i, j, ret;
  6623. int dma_flag = FALSE;
  6624. u32 mac_up, mac_down;
  6625. u64 val64 = 0, tmp64 = 0;
  6626. struct XENA_dev_config __iomem *bar0 = NULL;
  6627. u16 subid;
  6628. struct mac_info *mac_control;
  6629. struct config_param *config;
  6630. int mode;
  6631. u8 dev_intr_type = intr_type;
  6632. DECLARE_MAC_BUF(mac);
  6633. if ((ret = s2io_verify_parm(pdev, &dev_intr_type)))
  6634. return ret;
  6635. if ((ret = pci_enable_device(pdev))) {
  6636. DBG_PRINT(ERR_DBG,
  6637. "s2io_init_nic: pci_enable_device failed\n");
  6638. return ret;
  6639. }
  6640. if (!pci_set_dma_mask(pdev, DMA_64BIT_MASK)) {
  6641. DBG_PRINT(INIT_DBG, "s2io_init_nic: Using 64bit DMA\n");
  6642. dma_flag = TRUE;
  6643. if (pci_set_consistent_dma_mask
  6644. (pdev, DMA_64BIT_MASK)) {
  6645. DBG_PRINT(ERR_DBG,
  6646. "Unable to obtain 64bit DMA for \
  6647. consistent allocations\n");
  6648. pci_disable_device(pdev);
  6649. return -ENOMEM;
  6650. }
  6651. } else if (!pci_set_dma_mask(pdev, DMA_32BIT_MASK)) {
  6652. DBG_PRINT(INIT_DBG, "s2io_init_nic: Using 32bit DMA\n");
  6653. } else {
  6654. pci_disable_device(pdev);
  6655. return -ENOMEM;
  6656. }
  6657. if ((ret = pci_request_regions(pdev, s2io_driver_name))) {
  6658. DBG_PRINT(ERR_DBG, "%s: Request Regions failed - %x \n", __FUNCTION__, ret);
  6659. pci_disable_device(pdev);
  6660. return -ENODEV;
  6661. }
  6662. dev = alloc_etherdev(sizeof(struct s2io_nic));
  6663. if (dev == NULL) {
  6664. DBG_PRINT(ERR_DBG, "Device allocation failed\n");
  6665. pci_disable_device(pdev);
  6666. pci_release_regions(pdev);
  6667. return -ENODEV;
  6668. }
  6669. pci_set_master(pdev);
  6670. pci_set_drvdata(pdev, dev);
  6671. SET_NETDEV_DEV(dev, &pdev->dev);
  6672. /* Private member variable initialized to s2io NIC structure */
  6673. sp = dev->priv;
  6674. memset(sp, 0, sizeof(struct s2io_nic));
  6675. sp->dev = dev;
  6676. sp->pdev = pdev;
  6677. sp->high_dma_flag = dma_flag;
  6678. sp->device_enabled_once = FALSE;
  6679. if (rx_ring_mode == 1)
  6680. sp->rxd_mode = RXD_MODE_1;
  6681. if (rx_ring_mode == 2)
  6682. sp->rxd_mode = RXD_MODE_3B;
  6683. sp->config.intr_type = dev_intr_type;
  6684. if ((pdev->device == PCI_DEVICE_ID_HERC_WIN) ||
  6685. (pdev->device == PCI_DEVICE_ID_HERC_UNI))
  6686. sp->device_type = XFRAME_II_DEVICE;
  6687. else
  6688. sp->device_type = XFRAME_I_DEVICE;
  6689. sp->lro = lro_enable;
  6690. /* Initialize some PCI/PCI-X fields of the NIC. */
  6691. s2io_init_pci(sp);
  6692. /*
  6693. * Setting the device configuration parameters.
  6694. * Most of these parameters can be specified by the user during
  6695. * module insertion as they are module loadable parameters. If
  6696. * these parameters are not not specified during load time, they
  6697. * are initialized with default values.
  6698. */
  6699. mac_control = &sp->mac_control;
  6700. config = &sp->config;
  6701. config->napi = napi;
  6702. /* Tx side parameters. */
  6703. config->tx_fifo_num = tx_fifo_num;
  6704. for (i = 0; i < MAX_TX_FIFOS; i++) {
  6705. config->tx_cfg[i].fifo_len = tx_fifo_len[i];
  6706. config->tx_cfg[i].fifo_priority = i;
  6707. }
  6708. /* mapping the QoS priority to the configured fifos */
  6709. for (i = 0; i < MAX_TX_FIFOS; i++)
  6710. config->fifo_mapping[i] = fifo_map[config->tx_fifo_num][i];
  6711. config->tx_intr_type = TXD_INT_TYPE_UTILZ;
  6712. for (i = 0; i < config->tx_fifo_num; i++) {
  6713. config->tx_cfg[i].f_no_snoop =
  6714. (NO_SNOOP_TXD | NO_SNOOP_TXD_BUFFER);
  6715. if (config->tx_cfg[i].fifo_len < 65) {
  6716. config->tx_intr_type = TXD_INT_TYPE_PER_LIST;
  6717. break;
  6718. }
  6719. }
  6720. /* + 2 because one Txd for skb->data and one Txd for UFO */
  6721. config->max_txds = MAX_SKB_FRAGS + 2;
  6722. /* Rx side parameters. */
  6723. config->rx_ring_num = rx_ring_num;
  6724. for (i = 0; i < MAX_RX_RINGS; i++) {
  6725. config->rx_cfg[i].num_rxd = rx_ring_sz[i] *
  6726. (rxd_count[sp->rxd_mode] + 1);
  6727. config->rx_cfg[i].ring_priority = i;
  6728. }
  6729. for (i = 0; i < rx_ring_num; i++) {
  6730. config->rx_cfg[i].ring_org = RING_ORG_BUFF1;
  6731. config->rx_cfg[i].f_no_snoop =
  6732. (NO_SNOOP_RXD | NO_SNOOP_RXD_BUFFER);
  6733. }
  6734. /* Setting Mac Control parameters */
  6735. mac_control->rmac_pause_time = rmac_pause_time;
  6736. mac_control->mc_pause_threshold_q0q3 = mc_pause_threshold_q0q3;
  6737. mac_control->mc_pause_threshold_q4q7 = mc_pause_threshold_q4q7;
  6738. /* Initialize Ring buffer parameters. */
  6739. for (i = 0; i < config->rx_ring_num; i++)
  6740. atomic_set(&sp->rx_bufs_left[i], 0);
  6741. /* initialize the shared memory used by the NIC and the host */
  6742. if (init_shared_mem(sp)) {
  6743. DBG_PRINT(ERR_DBG, "%s: Memory allocation failed\n",
  6744. dev->name);
  6745. ret = -ENOMEM;
  6746. goto mem_alloc_failed;
  6747. }
  6748. sp->bar0 = ioremap(pci_resource_start(pdev, 0),
  6749. pci_resource_len(pdev, 0));
  6750. if (!sp->bar0) {
  6751. DBG_PRINT(ERR_DBG, "%s: Neterion: cannot remap io mem1\n",
  6752. dev->name);
  6753. ret = -ENOMEM;
  6754. goto bar0_remap_failed;
  6755. }
  6756. sp->bar1 = ioremap(pci_resource_start(pdev, 2),
  6757. pci_resource_len(pdev, 2));
  6758. if (!sp->bar1) {
  6759. DBG_PRINT(ERR_DBG, "%s: Neterion: cannot remap io mem2\n",
  6760. dev->name);
  6761. ret = -ENOMEM;
  6762. goto bar1_remap_failed;
  6763. }
  6764. dev->irq = pdev->irq;
  6765. dev->base_addr = (unsigned long) sp->bar0;
  6766. /* Initializing the BAR1 address as the start of the FIFO pointer. */
  6767. for (j = 0; j < MAX_TX_FIFOS; j++) {
  6768. mac_control->tx_FIFO_start[j] = (struct TxFIFO_element __iomem *)
  6769. (sp->bar1 + (j * 0x00020000));
  6770. }
  6771. /* Driver entry points */
  6772. dev->open = &s2io_open;
  6773. dev->stop = &s2io_close;
  6774. dev->hard_start_xmit = &s2io_xmit;
  6775. dev->get_stats = &s2io_get_stats;
  6776. dev->set_multicast_list = &s2io_set_multicast;
  6777. dev->do_ioctl = &s2io_ioctl;
  6778. dev->set_mac_address = &s2io_set_mac_addr;
  6779. dev->change_mtu = &s2io_change_mtu;
  6780. SET_ETHTOOL_OPS(dev, &netdev_ethtool_ops);
  6781. dev->features |= NETIF_F_HW_VLAN_TX | NETIF_F_HW_VLAN_RX;
  6782. dev->vlan_rx_register = s2io_vlan_rx_register;
  6783. /*
  6784. * will use eth_mac_addr() for dev->set_mac_address
  6785. * mac address will be set every time dev->open() is called
  6786. */
  6787. netif_napi_add(dev, &sp->napi, s2io_poll, 32);
  6788. #ifdef CONFIG_NET_POLL_CONTROLLER
  6789. dev->poll_controller = s2io_netpoll;
  6790. #endif
  6791. dev->features |= NETIF_F_SG | NETIF_F_IP_CSUM;
  6792. if (sp->high_dma_flag == TRUE)
  6793. dev->features |= NETIF_F_HIGHDMA;
  6794. dev->features |= NETIF_F_TSO;
  6795. dev->features |= NETIF_F_TSO6;
  6796. if ((sp->device_type & XFRAME_II_DEVICE) && (ufo)) {
  6797. dev->features |= NETIF_F_UFO;
  6798. dev->features |= NETIF_F_HW_CSUM;
  6799. }
  6800. dev->tx_timeout = &s2io_tx_watchdog;
  6801. dev->watchdog_timeo = WATCH_DOG_TIMEOUT;
  6802. INIT_WORK(&sp->rst_timer_task, s2io_restart_nic);
  6803. INIT_WORK(&sp->set_link_task, s2io_set_link);
  6804. pci_save_state(sp->pdev);
  6805. /* Setting swapper control on the NIC, for proper reset operation */
  6806. if (s2io_set_swapper(sp)) {
  6807. DBG_PRINT(ERR_DBG, "%s:swapper settings are wrong\n",
  6808. dev->name);
  6809. ret = -EAGAIN;
  6810. goto set_swap_failed;
  6811. }
  6812. /* Verify if the Herc works on the slot its placed into */
  6813. if (sp->device_type & XFRAME_II_DEVICE) {
  6814. mode = s2io_verify_pci_mode(sp);
  6815. if (mode < 0) {
  6816. DBG_PRINT(ERR_DBG, "%s: ", __FUNCTION__);
  6817. DBG_PRINT(ERR_DBG, " Unsupported PCI bus mode\n");
  6818. ret = -EBADSLT;
  6819. goto set_swap_failed;
  6820. }
  6821. }
  6822. /* Not needed for Herc */
  6823. if (sp->device_type & XFRAME_I_DEVICE) {
  6824. /*
  6825. * Fix for all "FFs" MAC address problems observed on
  6826. * Alpha platforms
  6827. */
  6828. fix_mac_address(sp);
  6829. s2io_reset(sp);
  6830. }
  6831. /*
  6832. * MAC address initialization.
  6833. * For now only one mac address will be read and used.
  6834. */
  6835. bar0 = sp->bar0;
  6836. val64 = RMAC_ADDR_CMD_MEM_RD | RMAC_ADDR_CMD_MEM_STROBE_NEW_CMD |
  6837. RMAC_ADDR_CMD_MEM_OFFSET(0 + MAC_MAC_ADDR_START_OFFSET);
  6838. writeq(val64, &bar0->rmac_addr_cmd_mem);
  6839. wait_for_cmd_complete(&bar0->rmac_addr_cmd_mem,
  6840. RMAC_ADDR_CMD_MEM_STROBE_CMD_EXECUTING, S2IO_BIT_RESET);
  6841. tmp64 = readq(&bar0->rmac_addr_data0_mem);
  6842. mac_down = (u32) tmp64;
  6843. mac_up = (u32) (tmp64 >> 32);
  6844. sp->def_mac_addr[0].mac_addr[3] = (u8) (mac_up);
  6845. sp->def_mac_addr[0].mac_addr[2] = (u8) (mac_up >> 8);
  6846. sp->def_mac_addr[0].mac_addr[1] = (u8) (mac_up >> 16);
  6847. sp->def_mac_addr[0].mac_addr[0] = (u8) (mac_up >> 24);
  6848. sp->def_mac_addr[0].mac_addr[5] = (u8) (mac_down >> 16);
  6849. sp->def_mac_addr[0].mac_addr[4] = (u8) (mac_down >> 24);
  6850. /* Set the factory defined MAC address initially */
  6851. dev->addr_len = ETH_ALEN;
  6852. memcpy(dev->dev_addr, sp->def_mac_addr, ETH_ALEN);
  6853. memcpy(dev->perm_addr, dev->dev_addr, ETH_ALEN);
  6854. /* Store the values of the MSIX table in the s2io_nic structure */
  6855. store_xmsi_data(sp);
  6856. /* reset Nic and bring it to known state */
  6857. s2io_reset(sp);
  6858. /*
  6859. * Initialize the tasklet status and link state flags
  6860. * and the card state parameter
  6861. */
  6862. sp->tasklet_status = 0;
  6863. sp->state = 0;
  6864. /* Initialize spinlocks */
  6865. spin_lock_init(&sp->tx_lock);
  6866. if (!napi)
  6867. spin_lock_init(&sp->put_lock);
  6868. spin_lock_init(&sp->rx_lock);
  6869. /*
  6870. * SXE-002: Configure link and activity LED to init state
  6871. * on driver load.
  6872. */
  6873. subid = sp->pdev->subsystem_device;
  6874. if ((subid & 0xFF) >= 0x07) {
  6875. val64 = readq(&bar0->gpio_control);
  6876. val64 |= 0x0000800000000000ULL;
  6877. writeq(val64, &bar0->gpio_control);
  6878. val64 = 0x0411040400000000ULL;
  6879. writeq(val64, (void __iomem *) bar0 + 0x2700);
  6880. val64 = readq(&bar0->gpio_control);
  6881. }
  6882. sp->rx_csum = 1; /* Rx chksum verify enabled by default */
  6883. if (register_netdev(dev)) {
  6884. DBG_PRINT(ERR_DBG, "Device registration failed\n");
  6885. ret = -ENODEV;
  6886. goto register_failed;
  6887. }
  6888. s2io_vpd_read(sp);
  6889. DBG_PRINT(ERR_DBG, "Copyright(c) 2002-2007 Neterion Inc.\n");
  6890. DBG_PRINT(ERR_DBG, "%s: Neterion %s (rev %d)\n",dev->name,
  6891. sp->product_name, pdev->revision);
  6892. DBG_PRINT(ERR_DBG, "%s: Driver version %s\n", dev->name,
  6893. s2io_driver_version);
  6894. DBG_PRINT(ERR_DBG, "%s: MAC ADDR: %s\n",
  6895. dev->name, print_mac(mac, dev->dev_addr));
  6896. DBG_PRINT(ERR_DBG, "SERIAL NUMBER: %s\n", sp->serial_num);
  6897. if (sp->device_type & XFRAME_II_DEVICE) {
  6898. mode = s2io_print_pci_mode(sp);
  6899. if (mode < 0) {
  6900. DBG_PRINT(ERR_DBG, " Unsupported PCI bus mode\n");
  6901. ret = -EBADSLT;
  6902. unregister_netdev(dev);
  6903. goto set_swap_failed;
  6904. }
  6905. }
  6906. switch(sp->rxd_mode) {
  6907. case RXD_MODE_1:
  6908. DBG_PRINT(ERR_DBG, "%s: 1-Buffer receive mode enabled\n",
  6909. dev->name);
  6910. break;
  6911. case RXD_MODE_3B:
  6912. DBG_PRINT(ERR_DBG, "%s: 2-Buffer receive mode enabled\n",
  6913. dev->name);
  6914. break;
  6915. }
  6916. if (napi)
  6917. DBG_PRINT(ERR_DBG, "%s: NAPI enabled\n", dev->name);
  6918. switch(sp->config.intr_type) {
  6919. case INTA:
  6920. DBG_PRINT(ERR_DBG, "%s: Interrupt type INTA\n", dev->name);
  6921. break;
  6922. case MSI_X:
  6923. DBG_PRINT(ERR_DBG, "%s: Interrupt type MSI-X\n", dev->name);
  6924. break;
  6925. }
  6926. if (sp->lro)
  6927. DBG_PRINT(ERR_DBG, "%s: Large receive offload enabled\n",
  6928. dev->name);
  6929. if (ufo)
  6930. DBG_PRINT(ERR_DBG, "%s: UDP Fragmentation Offload(UFO)"
  6931. " enabled\n", dev->name);
  6932. /* Initialize device name */
  6933. sprintf(sp->name, "%s Neterion %s", dev->name, sp->product_name);
  6934. /*
  6935. * Make Link state as off at this point, when the Link change
  6936. * interrupt comes the state will be automatically changed to
  6937. * the right state.
  6938. */
  6939. netif_carrier_off(dev);
  6940. return 0;
  6941. register_failed:
  6942. set_swap_failed:
  6943. iounmap(sp->bar1);
  6944. bar1_remap_failed:
  6945. iounmap(sp->bar0);
  6946. bar0_remap_failed:
  6947. mem_alloc_failed:
  6948. free_shared_mem(sp);
  6949. pci_disable_device(pdev);
  6950. pci_release_regions(pdev);
  6951. pci_set_drvdata(pdev, NULL);
  6952. free_netdev(dev);
  6953. return ret;
  6954. }
  6955. /**
  6956. * s2io_rem_nic - Free the PCI device
  6957. * @pdev: structure containing the PCI related information of the device.
  6958. * Description: This function is called by the Pci subsystem to release a
  6959. * PCI device and free up all resource held up by the device. This could
  6960. * be in response to a Hot plug event or when the driver is to be removed
  6961. * from memory.
  6962. */
  6963. static void __devexit s2io_rem_nic(struct pci_dev *pdev)
  6964. {
  6965. struct net_device *dev =
  6966. (struct net_device *) pci_get_drvdata(pdev);
  6967. struct s2io_nic *sp;
  6968. if (dev == NULL) {
  6969. DBG_PRINT(ERR_DBG, "Driver Data is NULL!!\n");
  6970. return;
  6971. }
  6972. flush_scheduled_work();
  6973. sp = dev->priv;
  6974. unregister_netdev(dev);
  6975. free_shared_mem(sp);
  6976. iounmap(sp->bar0);
  6977. iounmap(sp->bar1);
  6978. pci_release_regions(pdev);
  6979. pci_set_drvdata(pdev, NULL);
  6980. free_netdev(dev);
  6981. pci_disable_device(pdev);
  6982. }
  6983. /**
  6984. * s2io_starter - Entry point for the driver
  6985. * Description: This function is the entry point for the driver. It verifies
  6986. * the module loadable parameters and initializes PCI configuration space.
  6987. */
  6988. static int __init s2io_starter(void)
  6989. {
  6990. return pci_register_driver(&s2io_driver);
  6991. }
  6992. /**
  6993. * s2io_closer - Cleanup routine for the driver
  6994. * Description: This function is the cleanup routine for the driver. It unregist * ers the driver.
  6995. */
  6996. static __exit void s2io_closer(void)
  6997. {
  6998. pci_unregister_driver(&s2io_driver);
  6999. DBG_PRINT(INIT_DBG, "cleanup done\n");
  7000. }
  7001. module_init(s2io_starter);
  7002. module_exit(s2io_closer);
  7003. static int check_L2_lro_capable(u8 *buffer, struct iphdr **ip,
  7004. struct tcphdr **tcp, struct RxD_t *rxdp)
  7005. {
  7006. int ip_off;
  7007. u8 l2_type = (u8)((rxdp->Control_1 >> 37) & 0x7), ip_len;
  7008. if (!(rxdp->Control_1 & RXD_FRAME_PROTO_TCP)) {
  7009. DBG_PRINT(INIT_DBG,"%s: Non-TCP frames not supported for LRO\n",
  7010. __FUNCTION__);
  7011. return -1;
  7012. }
  7013. /* TODO:
  7014. * By default the VLAN field in the MAC is stripped by the card, if this
  7015. * feature is turned off in rx_pa_cfg register, then the ip_off field
  7016. * has to be shifted by a further 2 bytes
  7017. */
  7018. switch (l2_type) {
  7019. case 0: /* DIX type */
  7020. case 4: /* DIX type with VLAN */
  7021. ip_off = HEADER_ETHERNET_II_802_3_SIZE;
  7022. break;
  7023. /* LLC, SNAP etc are considered non-mergeable */
  7024. default:
  7025. return -1;
  7026. }
  7027. *ip = (struct iphdr *)((u8 *)buffer + ip_off);
  7028. ip_len = (u8)((*ip)->ihl);
  7029. ip_len <<= 2;
  7030. *tcp = (struct tcphdr *)((unsigned long)*ip + ip_len);
  7031. return 0;
  7032. }
  7033. static int check_for_socket_match(struct lro *lro, struct iphdr *ip,
  7034. struct tcphdr *tcp)
  7035. {
  7036. DBG_PRINT(INFO_DBG,"%s: Been here...\n", __FUNCTION__);
  7037. if ((lro->iph->saddr != ip->saddr) || (lro->iph->daddr != ip->daddr) ||
  7038. (lro->tcph->source != tcp->source) || (lro->tcph->dest != tcp->dest))
  7039. return -1;
  7040. return 0;
  7041. }
  7042. static inline int get_l4_pyld_length(struct iphdr *ip, struct tcphdr *tcp)
  7043. {
  7044. return(ntohs(ip->tot_len) - (ip->ihl << 2) - (tcp->doff << 2));
  7045. }
  7046. static void initiate_new_session(struct lro *lro, u8 *l2h,
  7047. struct iphdr *ip, struct tcphdr *tcp, u32 tcp_pyld_len)
  7048. {
  7049. DBG_PRINT(INFO_DBG,"%s: Been here...\n", __FUNCTION__);
  7050. lro->l2h = l2h;
  7051. lro->iph = ip;
  7052. lro->tcph = tcp;
  7053. lro->tcp_next_seq = tcp_pyld_len + ntohl(tcp->seq);
  7054. lro->tcp_ack = ntohl(tcp->ack_seq);
  7055. lro->sg_num = 1;
  7056. lro->total_len = ntohs(ip->tot_len);
  7057. lro->frags_len = 0;
  7058. /*
  7059. * check if we saw TCP timestamp. Other consistency checks have
  7060. * already been done.
  7061. */
  7062. if (tcp->doff == 8) {
  7063. u32 *ptr;
  7064. ptr = (u32 *)(tcp+1);
  7065. lro->saw_ts = 1;
  7066. lro->cur_tsval = *(ptr+1);
  7067. lro->cur_tsecr = *(ptr+2);
  7068. }
  7069. lro->in_use = 1;
  7070. }
  7071. static void update_L3L4_header(struct s2io_nic *sp, struct lro *lro)
  7072. {
  7073. struct iphdr *ip = lro->iph;
  7074. struct tcphdr *tcp = lro->tcph;
  7075. __sum16 nchk;
  7076. struct stat_block *statinfo = sp->mac_control.stats_info;
  7077. DBG_PRINT(INFO_DBG,"%s: Been here...\n", __FUNCTION__);
  7078. /* Update L3 header */
  7079. ip->tot_len = htons(lro->total_len);
  7080. ip->check = 0;
  7081. nchk = ip_fast_csum((u8 *)lro->iph, ip->ihl);
  7082. ip->check = nchk;
  7083. /* Update L4 header */
  7084. tcp->ack_seq = lro->tcp_ack;
  7085. tcp->window = lro->window;
  7086. /* Update tsecr field if this session has timestamps enabled */
  7087. if (lro->saw_ts) {
  7088. u32 *ptr = (u32 *)(tcp + 1);
  7089. *(ptr+2) = lro->cur_tsecr;
  7090. }
  7091. /* Update counters required for calculation of
  7092. * average no. of packets aggregated.
  7093. */
  7094. statinfo->sw_stat.sum_avg_pkts_aggregated += lro->sg_num;
  7095. statinfo->sw_stat.num_aggregations++;
  7096. }
  7097. static void aggregate_new_rx(struct lro *lro, struct iphdr *ip,
  7098. struct tcphdr *tcp, u32 l4_pyld)
  7099. {
  7100. DBG_PRINT(INFO_DBG,"%s: Been here...\n", __FUNCTION__);
  7101. lro->total_len += l4_pyld;
  7102. lro->frags_len += l4_pyld;
  7103. lro->tcp_next_seq += l4_pyld;
  7104. lro->sg_num++;
  7105. /* Update ack seq no. and window ad(from this pkt) in LRO object */
  7106. lro->tcp_ack = tcp->ack_seq;
  7107. lro->window = tcp->window;
  7108. if (lro->saw_ts) {
  7109. u32 *ptr;
  7110. /* Update tsecr and tsval from this packet */
  7111. ptr = (u32 *) (tcp + 1);
  7112. lro->cur_tsval = *(ptr + 1);
  7113. lro->cur_tsecr = *(ptr + 2);
  7114. }
  7115. }
  7116. static int verify_l3_l4_lro_capable(struct lro *l_lro, struct iphdr *ip,
  7117. struct tcphdr *tcp, u32 tcp_pyld_len)
  7118. {
  7119. u8 *ptr;
  7120. DBG_PRINT(INFO_DBG,"%s: Been here...\n", __FUNCTION__);
  7121. if (!tcp_pyld_len) {
  7122. /* Runt frame or a pure ack */
  7123. return -1;
  7124. }
  7125. if (ip->ihl != 5) /* IP has options */
  7126. return -1;
  7127. /* If we see CE codepoint in IP header, packet is not mergeable */
  7128. if (INET_ECN_is_ce(ipv4_get_dsfield(ip)))
  7129. return -1;
  7130. /* If we see ECE or CWR flags in TCP header, packet is not mergeable */
  7131. if (tcp->urg || tcp->psh || tcp->rst || tcp->syn || tcp->fin ||
  7132. tcp->ece || tcp->cwr || !tcp->ack) {
  7133. /*
  7134. * Currently recognize only the ack control word and
  7135. * any other control field being set would result in
  7136. * flushing the LRO session
  7137. */
  7138. return -1;
  7139. }
  7140. /*
  7141. * Allow only one TCP timestamp option. Don't aggregate if
  7142. * any other options are detected.
  7143. */
  7144. if (tcp->doff != 5 && tcp->doff != 8)
  7145. return -1;
  7146. if (tcp->doff == 8) {
  7147. ptr = (u8 *)(tcp + 1);
  7148. while (*ptr == TCPOPT_NOP)
  7149. ptr++;
  7150. if (*ptr != TCPOPT_TIMESTAMP || *(ptr+1) != TCPOLEN_TIMESTAMP)
  7151. return -1;
  7152. /* Ensure timestamp value increases monotonically */
  7153. if (l_lro)
  7154. if (l_lro->cur_tsval > *((u32 *)(ptr+2)))
  7155. return -1;
  7156. /* timestamp echo reply should be non-zero */
  7157. if (*((u32 *)(ptr+6)) == 0)
  7158. return -1;
  7159. }
  7160. return 0;
  7161. }
  7162. static int
  7163. s2io_club_tcp_session(u8 *buffer, u8 **tcp, u32 *tcp_len, struct lro **lro,
  7164. struct RxD_t *rxdp, struct s2io_nic *sp)
  7165. {
  7166. struct iphdr *ip;
  7167. struct tcphdr *tcph;
  7168. int ret = 0, i;
  7169. if (!(ret = check_L2_lro_capable(buffer, &ip, (struct tcphdr **)tcp,
  7170. rxdp))) {
  7171. DBG_PRINT(INFO_DBG,"IP Saddr: %x Daddr: %x\n",
  7172. ip->saddr, ip->daddr);
  7173. } else {
  7174. return ret;
  7175. }
  7176. tcph = (struct tcphdr *)*tcp;
  7177. *tcp_len = get_l4_pyld_length(ip, tcph);
  7178. for (i=0; i<MAX_LRO_SESSIONS; i++) {
  7179. struct lro *l_lro = &sp->lro0_n[i];
  7180. if (l_lro->in_use) {
  7181. if (check_for_socket_match(l_lro, ip, tcph))
  7182. continue;
  7183. /* Sock pair matched */
  7184. *lro = l_lro;
  7185. if ((*lro)->tcp_next_seq != ntohl(tcph->seq)) {
  7186. DBG_PRINT(INFO_DBG, "%s:Out of order. expected "
  7187. "0x%x, actual 0x%x\n", __FUNCTION__,
  7188. (*lro)->tcp_next_seq,
  7189. ntohl(tcph->seq));
  7190. sp->mac_control.stats_info->
  7191. sw_stat.outof_sequence_pkts++;
  7192. ret = 2;
  7193. break;
  7194. }
  7195. if (!verify_l3_l4_lro_capable(l_lro, ip, tcph,*tcp_len))
  7196. ret = 1; /* Aggregate */
  7197. else
  7198. ret = 2; /* Flush both */
  7199. break;
  7200. }
  7201. }
  7202. if (ret == 0) {
  7203. /* Before searching for available LRO objects,
  7204. * check if the pkt is L3/L4 aggregatable. If not
  7205. * don't create new LRO session. Just send this
  7206. * packet up.
  7207. */
  7208. if (verify_l3_l4_lro_capable(NULL, ip, tcph, *tcp_len)) {
  7209. return 5;
  7210. }
  7211. for (i=0; i<MAX_LRO_SESSIONS; i++) {
  7212. struct lro *l_lro = &sp->lro0_n[i];
  7213. if (!(l_lro->in_use)) {
  7214. *lro = l_lro;
  7215. ret = 3; /* Begin anew */
  7216. break;
  7217. }
  7218. }
  7219. }
  7220. if (ret == 0) { /* sessions exceeded */
  7221. DBG_PRINT(INFO_DBG,"%s:All LRO sessions already in use\n",
  7222. __FUNCTION__);
  7223. *lro = NULL;
  7224. return ret;
  7225. }
  7226. switch (ret) {
  7227. case 3:
  7228. initiate_new_session(*lro, buffer, ip, tcph, *tcp_len);
  7229. break;
  7230. case 2:
  7231. update_L3L4_header(sp, *lro);
  7232. break;
  7233. case 1:
  7234. aggregate_new_rx(*lro, ip, tcph, *tcp_len);
  7235. if ((*lro)->sg_num == sp->lro_max_aggr_per_sess) {
  7236. update_L3L4_header(sp, *lro);
  7237. ret = 4; /* Flush the LRO */
  7238. }
  7239. break;
  7240. default:
  7241. DBG_PRINT(ERR_DBG,"%s:Dont know, can't say!!\n",
  7242. __FUNCTION__);
  7243. break;
  7244. }
  7245. return ret;
  7246. }
  7247. static void clear_lro_session(struct lro *lro)
  7248. {
  7249. static u16 lro_struct_size = sizeof(struct lro);
  7250. memset(lro, 0, lro_struct_size);
  7251. }
  7252. static void queue_rx_frame(struct sk_buff *skb)
  7253. {
  7254. struct net_device *dev = skb->dev;
  7255. skb->protocol = eth_type_trans(skb, dev);
  7256. if (napi)
  7257. netif_receive_skb(skb);
  7258. else
  7259. netif_rx(skb);
  7260. }
  7261. static void lro_append_pkt(struct s2io_nic *sp, struct lro *lro,
  7262. struct sk_buff *skb,
  7263. u32 tcp_len)
  7264. {
  7265. struct sk_buff *first = lro->parent;
  7266. first->len += tcp_len;
  7267. first->data_len = lro->frags_len;
  7268. skb_pull(skb, (skb->len - tcp_len));
  7269. if (skb_shinfo(first)->frag_list)
  7270. lro->last_frag->next = skb;
  7271. else
  7272. skb_shinfo(first)->frag_list = skb;
  7273. first->truesize += skb->truesize;
  7274. lro->last_frag = skb;
  7275. sp->mac_control.stats_info->sw_stat.clubbed_frms_cnt++;
  7276. return;
  7277. }
  7278. /**
  7279. * s2io_io_error_detected - called when PCI error is detected
  7280. * @pdev: Pointer to PCI device
  7281. * @state: The current pci connection state
  7282. *
  7283. * This function is called after a PCI bus error affecting
  7284. * this device has been detected.
  7285. */
  7286. static pci_ers_result_t s2io_io_error_detected(struct pci_dev *pdev,
  7287. pci_channel_state_t state)
  7288. {
  7289. struct net_device *netdev = pci_get_drvdata(pdev);
  7290. struct s2io_nic *sp = netdev->priv;
  7291. netif_device_detach(netdev);
  7292. if (netif_running(netdev)) {
  7293. /* Bring down the card, while avoiding PCI I/O */
  7294. do_s2io_card_down(sp, 0);
  7295. }
  7296. pci_disable_device(pdev);
  7297. return PCI_ERS_RESULT_NEED_RESET;
  7298. }
  7299. /**
  7300. * s2io_io_slot_reset - called after the pci bus has been reset.
  7301. * @pdev: Pointer to PCI device
  7302. *
  7303. * Restart the card from scratch, as if from a cold-boot.
  7304. * At this point, the card has exprienced a hard reset,
  7305. * followed by fixups by BIOS, and has its config space
  7306. * set up identically to what it was at cold boot.
  7307. */
  7308. static pci_ers_result_t s2io_io_slot_reset(struct pci_dev *pdev)
  7309. {
  7310. struct net_device *netdev = pci_get_drvdata(pdev);
  7311. struct s2io_nic *sp = netdev->priv;
  7312. if (pci_enable_device(pdev)) {
  7313. printk(KERN_ERR "s2io: "
  7314. "Cannot re-enable PCI device after reset.\n");
  7315. return PCI_ERS_RESULT_DISCONNECT;
  7316. }
  7317. pci_set_master(pdev);
  7318. s2io_reset(sp);
  7319. return PCI_ERS_RESULT_RECOVERED;
  7320. }
  7321. /**
  7322. * s2io_io_resume - called when traffic can start flowing again.
  7323. * @pdev: Pointer to PCI device
  7324. *
  7325. * This callback is called when the error recovery driver tells
  7326. * us that its OK to resume normal operation.
  7327. */
  7328. static void s2io_io_resume(struct pci_dev *pdev)
  7329. {
  7330. struct net_device *netdev = pci_get_drvdata(pdev);
  7331. struct s2io_nic *sp = netdev->priv;
  7332. if (netif_running(netdev)) {
  7333. if (s2io_card_up(sp)) {
  7334. printk(KERN_ERR "s2io: "
  7335. "Can't bring device back up after reset.\n");
  7336. return;
  7337. }
  7338. if (s2io_set_mac_addr(netdev, netdev->dev_addr) == FAILURE) {
  7339. s2io_card_down(sp);
  7340. printk(KERN_ERR "s2io: "
  7341. "Can't resetore mac addr after reset.\n");
  7342. return;
  7343. }
  7344. }
  7345. netif_device_attach(netdev);
  7346. netif_wake_queue(netdev);
  7347. }