r8169.c 80 KB

12345678910111213141516171819202122232425262728293031323334353637383940414243444546474849505152535455565758596061626364656667686970717273747576777879808182838485868788899091929394959697989910010110210310410510610710810911011111211311411511611711811912012112212312412512612712812913013113213313413513613713813914014114214314414514614714814915015115215315415515615715815916016116216316416516616716816917017117217317417517617717817918018118218318418518618718818919019119219319419519619719819920020120220320420520620720820921021121221321421521621721821922022122222322422522622722822923023123223323423523623723823924024124224324424524624724824925025125225325425525625725825926026126226326426526626726826927027127227327427527627727827928028128228328428528628728828929029129229329429529629729829930030130230330430530630730830931031131231331431531631731831932032132232332432532632732832933033133233333433533633733833934034134234334434534634734834935035135235335435535635735835936036136236336436536636736836937037137237337437537637737837938038138238338438538638738838939039139239339439539639739839940040140240340440540640740840941041141241341441541641741841942042142242342442542642742842943043143243343443543643743843944044144244344444544644744844945045145245345445545645745845946046146246346446546646746846947047147247347447547647747847948048148248348448548648748848949049149249349449549649749849950050150250350450550650750850951051151251351451551651751851952052152252352452552652752852953053153253353453553653753853954054154254354454554654754854955055155255355455555655755855956056156256356456556656756856957057157257357457557657757857958058158258358458558658758858959059159259359459559659759859960060160260360460560660760860961061161261361461561661761861962062162262362462562662762862963063163263363463563663763863964064164264364464564664764864965065165265365465565665765865966066166266366466566666766866967067167267367467567667767867968068168268368468568668768868969069169269369469569669769869970070170270370470570670770870971071171271371471571671771871972072172272372472572672772872973073173273373473573673773873974074174274374474574674774874975075175275375475575675775875976076176276376476576676776876977077177277377477577677777877978078178278378478578678778878979079179279379479579679779879980080180280380480580680780880981081181281381481581681781881982082182282382482582682782882983083183283383483583683783883984084184284384484584684784884985085185285385485585685785885986086186286386486586686786886987087187287387487587687787887988088188288388488588688788888989089189289389489589689789889990090190290390490590690790890991091191291391491591691791891992092192292392492592692792892993093193293393493593693793893994094194294394494594694794894995095195295395495595695795895996096196296396496596696796896997097197297397497597697797897998098198298398498598698798898999099199299399499599699799899910001001100210031004100510061007100810091010101110121013101410151016101710181019102010211022102310241025102610271028102910301031103210331034103510361037103810391040104110421043104410451046104710481049105010511052105310541055105610571058105910601061106210631064106510661067106810691070107110721073107410751076107710781079108010811082108310841085108610871088108910901091109210931094109510961097109810991100110111021103110411051106110711081109111011111112111311141115111611171118111911201121112211231124112511261127112811291130113111321133113411351136113711381139114011411142114311441145114611471148114911501151115211531154115511561157115811591160116111621163116411651166116711681169117011711172117311741175117611771178117911801181118211831184118511861187118811891190119111921193119411951196119711981199120012011202120312041205120612071208120912101211121212131214121512161217121812191220122112221223122412251226122712281229123012311232123312341235123612371238123912401241124212431244124512461247124812491250125112521253125412551256125712581259126012611262126312641265126612671268126912701271127212731274127512761277127812791280128112821283128412851286128712881289129012911292129312941295129612971298129913001301130213031304130513061307130813091310131113121313131413151316131713181319132013211322132313241325132613271328132913301331133213331334133513361337133813391340134113421343134413451346134713481349135013511352135313541355135613571358135913601361136213631364136513661367136813691370137113721373137413751376137713781379138013811382138313841385138613871388138913901391139213931394139513961397139813991400140114021403140414051406140714081409141014111412141314141415141614171418141914201421142214231424142514261427142814291430143114321433143414351436143714381439144014411442144314441445144614471448144914501451145214531454145514561457145814591460146114621463146414651466146714681469147014711472147314741475147614771478147914801481148214831484148514861487148814891490149114921493149414951496149714981499150015011502150315041505150615071508150915101511151215131514151515161517151815191520152115221523152415251526152715281529153015311532153315341535153615371538153915401541154215431544154515461547154815491550155115521553155415551556155715581559156015611562156315641565156615671568156915701571157215731574157515761577157815791580158115821583158415851586158715881589159015911592159315941595159615971598159916001601160216031604160516061607160816091610161116121613161416151616161716181619162016211622162316241625162616271628162916301631163216331634163516361637163816391640164116421643164416451646164716481649165016511652165316541655165616571658165916601661166216631664166516661667166816691670167116721673167416751676167716781679168016811682168316841685168616871688168916901691169216931694169516961697169816991700170117021703170417051706170717081709171017111712171317141715171617171718171917201721172217231724172517261727172817291730173117321733173417351736173717381739174017411742174317441745174617471748174917501751175217531754175517561757175817591760176117621763176417651766176717681769177017711772177317741775177617771778177917801781178217831784178517861787178817891790179117921793179417951796179717981799180018011802180318041805180618071808180918101811181218131814181518161817181818191820182118221823182418251826182718281829183018311832183318341835183618371838183918401841184218431844184518461847184818491850185118521853185418551856185718581859186018611862186318641865186618671868186918701871187218731874187518761877187818791880188118821883188418851886188718881889189018911892189318941895189618971898189919001901190219031904190519061907190819091910191119121913191419151916191719181919192019211922192319241925192619271928192919301931193219331934193519361937193819391940194119421943194419451946194719481949195019511952195319541955195619571958195919601961196219631964196519661967196819691970197119721973197419751976197719781979198019811982198319841985198619871988198919901991199219931994199519961997199819992000200120022003200420052006200720082009201020112012201320142015201620172018201920202021202220232024202520262027202820292030203120322033203420352036203720382039204020412042204320442045204620472048204920502051205220532054205520562057205820592060206120622063206420652066206720682069207020712072207320742075207620772078207920802081208220832084208520862087208820892090209120922093209420952096209720982099210021012102210321042105210621072108210921102111211221132114211521162117211821192120212121222123212421252126212721282129213021312132213321342135213621372138213921402141214221432144214521462147214821492150215121522153215421552156215721582159216021612162216321642165216621672168216921702171217221732174217521762177217821792180218121822183218421852186218721882189219021912192219321942195219621972198219922002201220222032204220522062207220822092210221122122213221422152216221722182219222022212222222322242225222622272228222922302231223222332234223522362237223822392240224122422243224422452246224722482249225022512252225322542255225622572258225922602261226222632264226522662267226822692270227122722273227422752276227722782279228022812282228322842285228622872288228922902291229222932294229522962297229822992300230123022303230423052306230723082309231023112312231323142315231623172318231923202321232223232324232523262327232823292330233123322333233423352336233723382339234023412342234323442345234623472348234923502351235223532354235523562357235823592360236123622363236423652366236723682369237023712372237323742375237623772378237923802381238223832384238523862387238823892390239123922393239423952396239723982399240024012402240324042405240624072408240924102411241224132414241524162417241824192420242124222423242424252426242724282429243024312432243324342435243624372438243924402441244224432444244524462447244824492450245124522453245424552456245724582459246024612462246324642465246624672468246924702471247224732474247524762477247824792480248124822483248424852486248724882489249024912492249324942495249624972498249925002501250225032504250525062507250825092510251125122513251425152516251725182519252025212522252325242525252625272528252925302531253225332534253525362537253825392540254125422543254425452546254725482549255025512552255325542555255625572558255925602561256225632564256525662567256825692570257125722573257425752576257725782579258025812582258325842585258625872588258925902591259225932594259525962597259825992600260126022603260426052606260726082609261026112612261326142615261626172618261926202621262226232624262526262627262826292630263126322633263426352636263726382639264026412642264326442645264626472648264926502651265226532654265526562657265826592660266126622663266426652666266726682669267026712672267326742675267626772678267926802681268226832684268526862687268826892690269126922693269426952696269726982699270027012702270327042705270627072708270927102711271227132714271527162717271827192720272127222723272427252726272727282729273027312732273327342735273627372738273927402741274227432744274527462747274827492750275127522753275427552756275727582759276027612762276327642765276627672768276927702771277227732774277527762777277827792780278127822783278427852786278727882789279027912792279327942795279627972798279928002801280228032804280528062807280828092810281128122813281428152816281728182819282028212822282328242825282628272828282928302831283228332834283528362837283828392840284128422843284428452846284728482849285028512852285328542855285628572858285928602861286228632864286528662867286828692870287128722873287428752876287728782879288028812882288328842885288628872888288928902891289228932894289528962897289828992900290129022903290429052906290729082909291029112912291329142915291629172918291929202921292229232924292529262927292829292930293129322933293429352936293729382939294029412942294329442945294629472948294929502951295229532954295529562957295829592960296129622963296429652966296729682969297029712972297329742975297629772978297929802981298229832984298529862987298829892990299129922993299429952996299729982999300030013002300330043005300630073008300930103011301230133014301530163017301830193020302130223023302430253026302730283029303030313032303330343035303630373038303930403041304230433044304530463047304830493050305130523053305430553056305730583059306030613062306330643065306630673068306930703071307230733074307530763077307830793080308130823083308430853086308730883089309030913092309330943095309630973098309931003101310231033104310531063107310831093110311131123113311431153116311731183119312031213122312331243125312631273128312931303131313231333134313531363137313831393140314131423143314431453146314731483149315031513152315331543155315631573158315931603161316231633164316531663167316831693170317131723173317431753176317731783179318031813182318331843185318631873188318931903191319231933194319531963197319831993200320132023203320432053206320732083209
  1. /*
  2. * r8169.c: RealTek 8169/8168/8101 ethernet driver.
  3. *
  4. * Copyright (c) 2002 ShuChen <shuchen@realtek.com.tw>
  5. * Copyright (c) 2003 - 2007 Francois Romieu <romieu@fr.zoreil.com>
  6. * Copyright (c) a lot of people too. Please respect their work.
  7. *
  8. * See MAINTAINERS file for support contact information.
  9. */
  10. #include <linux/module.h>
  11. #include <linux/moduleparam.h>
  12. #include <linux/pci.h>
  13. #include <linux/netdevice.h>
  14. #include <linux/etherdevice.h>
  15. #include <linux/delay.h>
  16. #include <linux/ethtool.h>
  17. #include <linux/mii.h>
  18. #include <linux/if_vlan.h>
  19. #include <linux/crc32.h>
  20. #include <linux/in.h>
  21. #include <linux/ip.h>
  22. #include <linux/tcp.h>
  23. #include <linux/init.h>
  24. #include <linux/dma-mapping.h>
  25. #include <asm/system.h>
  26. #include <asm/io.h>
  27. #include <asm/irq.h>
  28. #ifdef CONFIG_R8169_NAPI
  29. #define NAPI_SUFFIX "-NAPI"
  30. #else
  31. #define NAPI_SUFFIX ""
  32. #endif
  33. #define RTL8169_VERSION "2.2LK" NAPI_SUFFIX
  34. #define MODULENAME "r8169"
  35. #define PFX MODULENAME ": "
  36. #ifdef RTL8169_DEBUG
  37. #define assert(expr) \
  38. if (!(expr)) { \
  39. printk( "Assertion failed! %s,%s,%s,line=%d\n", \
  40. #expr,__FILE__,__FUNCTION__,__LINE__); \
  41. }
  42. #define dprintk(fmt, args...) \
  43. do { printk(KERN_DEBUG PFX fmt, ## args); } while (0)
  44. #else
  45. #define assert(expr) do {} while (0)
  46. #define dprintk(fmt, args...) do {} while (0)
  47. #endif /* RTL8169_DEBUG */
  48. #define R8169_MSG_DEFAULT \
  49. (NETIF_MSG_DRV | NETIF_MSG_PROBE | NETIF_MSG_IFUP | NETIF_MSG_IFDOWN)
  50. #define TX_BUFFS_AVAIL(tp) \
  51. (tp->dirty_tx + NUM_TX_DESC - tp->cur_tx - 1)
  52. #ifdef CONFIG_R8169_NAPI
  53. #define rtl8169_rx_skb netif_receive_skb
  54. #define rtl8169_rx_hwaccel_skb vlan_hwaccel_receive_skb
  55. #define rtl8169_rx_quota(count, quota) min(count, quota)
  56. #else
  57. #define rtl8169_rx_skb netif_rx
  58. #define rtl8169_rx_hwaccel_skb vlan_hwaccel_rx
  59. #define rtl8169_rx_quota(count, quota) count
  60. #endif
  61. /* Maximum events (Rx packets, etc.) to handle at each interrupt. */
  62. static const int max_interrupt_work = 20;
  63. /* Maximum number of multicast addresses to filter (vs. Rx-all-multicast).
  64. The RTL chips use a 64 element hash table based on the Ethernet CRC. */
  65. static const int multicast_filter_limit = 32;
  66. /* MAC address length */
  67. #define MAC_ADDR_LEN 6
  68. #define RX_FIFO_THRESH 7 /* 7 means NO threshold, Rx buffer level before first PCI xfer. */
  69. #define RX_DMA_BURST 6 /* Maximum PCI burst, '6' is 1024 */
  70. #define TX_DMA_BURST 6 /* Maximum PCI burst, '6' is 1024 */
  71. #define EarlyTxThld 0x3F /* 0x3F means NO early transmit */
  72. #define RxPacketMaxSize 0x3FE8 /* 16K - 1 - ETH_HLEN - VLAN - CRC... */
  73. #define SafeMtu 0x1c20 /* ... actually life sucks beyond ~7k */
  74. #define InterFrameGap 0x03 /* 3 means InterFrameGap = the shortest one */
  75. #define R8169_REGS_SIZE 256
  76. #define R8169_NAPI_WEIGHT 64
  77. #define NUM_TX_DESC 64 /* Number of Tx descriptor registers */
  78. #define NUM_RX_DESC 256 /* Number of Rx descriptor registers */
  79. #define RX_BUF_SIZE 1536 /* Rx Buffer size */
  80. #define R8169_TX_RING_BYTES (NUM_TX_DESC * sizeof(struct TxDesc))
  81. #define R8169_RX_RING_BYTES (NUM_RX_DESC * sizeof(struct RxDesc))
  82. #define RTL8169_TX_TIMEOUT (6*HZ)
  83. #define RTL8169_PHY_TIMEOUT (10*HZ)
  84. /* write/read MMIO register */
  85. #define RTL_W8(reg, val8) writeb ((val8), ioaddr + (reg))
  86. #define RTL_W16(reg, val16) writew ((val16), ioaddr + (reg))
  87. #define RTL_W32(reg, val32) writel ((val32), ioaddr + (reg))
  88. #define RTL_R8(reg) readb (ioaddr + (reg))
  89. #define RTL_R16(reg) readw (ioaddr + (reg))
  90. #define RTL_R32(reg) ((unsigned long) readl (ioaddr + (reg)))
  91. enum mac_version {
  92. RTL_GIGA_MAC_VER_01 = 0x01, // 8169
  93. RTL_GIGA_MAC_VER_02 = 0x02, // 8169S
  94. RTL_GIGA_MAC_VER_03 = 0x03, // 8110S
  95. RTL_GIGA_MAC_VER_04 = 0x04, // 8169SB
  96. RTL_GIGA_MAC_VER_05 = 0x05, // 8110SCd
  97. RTL_GIGA_MAC_VER_06 = 0x06, // 8110SCe
  98. RTL_GIGA_MAC_VER_11 = 0x0b, // 8168Bb
  99. RTL_GIGA_MAC_VER_12 = 0x0c, // 8168Be
  100. RTL_GIGA_MAC_VER_13 = 0x0d, // 8101Eb
  101. RTL_GIGA_MAC_VER_14 = 0x0e, // 8101 ?
  102. RTL_GIGA_MAC_VER_15 = 0x0f, // 8101 ?
  103. RTL_GIGA_MAC_VER_16 = 0x11, // 8101Ec
  104. RTL_GIGA_MAC_VER_17 = 0x10, // 8168Bf
  105. RTL_GIGA_MAC_VER_18 = 0x12, // 8168CP
  106. RTL_GIGA_MAC_VER_19 = 0x13, // 8168C
  107. RTL_GIGA_MAC_VER_20 = 0x14 // 8168C
  108. };
  109. #define _R(NAME,MAC,MASK) \
  110. { .name = NAME, .mac_version = MAC, .RxConfigMask = MASK }
  111. static const struct {
  112. const char *name;
  113. u8 mac_version;
  114. u32 RxConfigMask; /* Clears the bits supported by this chip */
  115. } rtl_chip_info[] = {
  116. _R("RTL8169", RTL_GIGA_MAC_VER_01, 0xff7e1880), // 8169
  117. _R("RTL8169s", RTL_GIGA_MAC_VER_02, 0xff7e1880), // 8169S
  118. _R("RTL8110s", RTL_GIGA_MAC_VER_03, 0xff7e1880), // 8110S
  119. _R("RTL8169sb/8110sb", RTL_GIGA_MAC_VER_04, 0xff7e1880), // 8169SB
  120. _R("RTL8169sc/8110sc", RTL_GIGA_MAC_VER_05, 0xff7e1880), // 8110SCd
  121. _R("RTL8169sc/8110sc", RTL_GIGA_MAC_VER_06, 0xff7e1880), // 8110SCe
  122. _R("RTL8168b/8111b", RTL_GIGA_MAC_VER_11, 0xff7e1880), // PCI-E
  123. _R("RTL8168b/8111b", RTL_GIGA_MAC_VER_12, 0xff7e1880), // PCI-E
  124. _R("RTL8101e", RTL_GIGA_MAC_VER_13, 0xff7e1880), // PCI-E 8139
  125. _R("RTL8100e", RTL_GIGA_MAC_VER_14, 0xff7e1880), // PCI-E 8139
  126. _R("RTL8100e", RTL_GIGA_MAC_VER_15, 0xff7e1880), // PCI-E 8139
  127. _R("RTL8168b/8111b", RTL_GIGA_MAC_VER_17, 0xff7e1880), // PCI-E
  128. _R("RTL8101e", RTL_GIGA_MAC_VER_16, 0xff7e1880), // PCI-E
  129. _R("RTL8168cp/8111cp", RTL_GIGA_MAC_VER_18, 0xff7e1880), // PCI-E
  130. _R("RTL8168c/8111c", RTL_GIGA_MAC_VER_19, 0xff7e1880), // PCI-E
  131. _R("RTL8168c/8111c", RTL_GIGA_MAC_VER_20, 0xff7e1880) // PCI-E
  132. };
  133. #undef _R
  134. enum cfg_version {
  135. RTL_CFG_0 = 0x00,
  136. RTL_CFG_1,
  137. RTL_CFG_2
  138. };
  139. static void rtl_hw_start_8169(struct net_device *);
  140. static void rtl_hw_start_8168(struct net_device *);
  141. static void rtl_hw_start_8101(struct net_device *);
  142. static struct pci_device_id rtl8169_pci_tbl[] = {
  143. { PCI_DEVICE(PCI_VENDOR_ID_REALTEK, 0x8129), 0, 0, RTL_CFG_0 },
  144. { PCI_DEVICE(PCI_VENDOR_ID_REALTEK, 0x8136), 0, 0, RTL_CFG_2 },
  145. { PCI_DEVICE(PCI_VENDOR_ID_REALTEK, 0x8167), 0, 0, RTL_CFG_0 },
  146. { PCI_DEVICE(PCI_VENDOR_ID_REALTEK, 0x8168), 0, 0, RTL_CFG_1 },
  147. { PCI_DEVICE(PCI_VENDOR_ID_REALTEK, 0x8169), 0, 0, RTL_CFG_0 },
  148. { PCI_DEVICE(PCI_VENDOR_ID_DLINK, 0x4300), 0, 0, RTL_CFG_0 },
  149. { PCI_DEVICE(PCI_VENDOR_ID_AT, 0xc107), 0, 0, RTL_CFG_0 },
  150. { PCI_DEVICE(0x16ec, 0x0116), 0, 0, RTL_CFG_0 },
  151. { PCI_VENDOR_ID_LINKSYS, 0x1032,
  152. PCI_ANY_ID, 0x0024, 0, 0, RTL_CFG_0 },
  153. { 0x0001, 0x8168,
  154. PCI_ANY_ID, 0x2410, 0, 0, RTL_CFG_2 },
  155. {0,},
  156. };
  157. MODULE_DEVICE_TABLE(pci, rtl8169_pci_tbl);
  158. static int rx_copybreak = 200;
  159. static int use_dac;
  160. static struct {
  161. u32 msg_enable;
  162. } debug = { -1 };
  163. enum rtl_registers {
  164. MAC0 = 0, /* Ethernet hardware address. */
  165. MAC4 = 4,
  166. MAR0 = 8, /* Multicast filter. */
  167. CounterAddrLow = 0x10,
  168. CounterAddrHigh = 0x14,
  169. TxDescStartAddrLow = 0x20,
  170. TxDescStartAddrHigh = 0x24,
  171. TxHDescStartAddrLow = 0x28,
  172. TxHDescStartAddrHigh = 0x2c,
  173. FLASH = 0x30,
  174. ERSR = 0x36,
  175. ChipCmd = 0x37,
  176. TxPoll = 0x38,
  177. IntrMask = 0x3c,
  178. IntrStatus = 0x3e,
  179. TxConfig = 0x40,
  180. RxConfig = 0x44,
  181. RxMissed = 0x4c,
  182. Cfg9346 = 0x50,
  183. Config0 = 0x51,
  184. Config1 = 0x52,
  185. Config2 = 0x53,
  186. Config3 = 0x54,
  187. Config4 = 0x55,
  188. Config5 = 0x56,
  189. MultiIntr = 0x5c,
  190. PHYAR = 0x60,
  191. TBICSR = 0x64,
  192. TBI_ANAR = 0x68,
  193. TBI_LPAR = 0x6a,
  194. PHYstatus = 0x6c,
  195. RxMaxSize = 0xda,
  196. CPlusCmd = 0xe0,
  197. IntrMitigate = 0xe2,
  198. RxDescAddrLow = 0xe4,
  199. RxDescAddrHigh = 0xe8,
  200. EarlyTxThres = 0xec,
  201. FuncEvent = 0xf0,
  202. FuncEventMask = 0xf4,
  203. FuncPresetState = 0xf8,
  204. FuncForceEvent = 0xfc,
  205. };
  206. enum rtl_register_content {
  207. /* InterruptStatusBits */
  208. SYSErr = 0x8000,
  209. PCSTimeout = 0x4000,
  210. SWInt = 0x0100,
  211. TxDescUnavail = 0x0080,
  212. RxFIFOOver = 0x0040,
  213. LinkChg = 0x0020,
  214. RxOverflow = 0x0010,
  215. TxErr = 0x0008,
  216. TxOK = 0x0004,
  217. RxErr = 0x0002,
  218. RxOK = 0x0001,
  219. /* RxStatusDesc */
  220. RxFOVF = (1 << 23),
  221. RxRWT = (1 << 22),
  222. RxRES = (1 << 21),
  223. RxRUNT = (1 << 20),
  224. RxCRC = (1 << 19),
  225. /* ChipCmdBits */
  226. CmdReset = 0x10,
  227. CmdRxEnb = 0x08,
  228. CmdTxEnb = 0x04,
  229. RxBufEmpty = 0x01,
  230. /* TXPoll register p.5 */
  231. HPQ = 0x80, /* Poll cmd on the high prio queue */
  232. NPQ = 0x40, /* Poll cmd on the low prio queue */
  233. FSWInt = 0x01, /* Forced software interrupt */
  234. /* Cfg9346Bits */
  235. Cfg9346_Lock = 0x00,
  236. Cfg9346_Unlock = 0xc0,
  237. /* rx_mode_bits */
  238. AcceptErr = 0x20,
  239. AcceptRunt = 0x10,
  240. AcceptBroadcast = 0x08,
  241. AcceptMulticast = 0x04,
  242. AcceptMyPhys = 0x02,
  243. AcceptAllPhys = 0x01,
  244. /* RxConfigBits */
  245. RxCfgFIFOShift = 13,
  246. RxCfgDMAShift = 8,
  247. /* TxConfigBits */
  248. TxInterFrameGapShift = 24,
  249. TxDMAShift = 8, /* DMA burst value (0-7) is shift this many bits */
  250. /* Config1 register p.24 */
  251. MSIEnable = (1 << 5), /* Enable Message Signaled Interrupt */
  252. PMEnable = (1 << 0), /* Power Management Enable */
  253. /* Config2 register p. 25 */
  254. PCI_Clock_66MHz = 0x01,
  255. PCI_Clock_33MHz = 0x00,
  256. /* Config3 register p.25 */
  257. MagicPacket = (1 << 5), /* Wake up when receives a Magic Packet */
  258. LinkUp = (1 << 4), /* Wake up when the cable connection is re-established */
  259. /* Config5 register p.27 */
  260. BWF = (1 << 6), /* Accept Broadcast wakeup frame */
  261. MWF = (1 << 5), /* Accept Multicast wakeup frame */
  262. UWF = (1 << 4), /* Accept Unicast wakeup frame */
  263. LanWake = (1 << 1), /* LanWake enable/disable */
  264. PMEStatus = (1 << 0), /* PME status can be reset by PCI RST# */
  265. /* TBICSR p.28 */
  266. TBIReset = 0x80000000,
  267. TBILoopback = 0x40000000,
  268. TBINwEnable = 0x20000000,
  269. TBINwRestart = 0x10000000,
  270. TBILinkOk = 0x02000000,
  271. TBINwComplete = 0x01000000,
  272. /* CPlusCmd p.31 */
  273. PktCntrDisable = (1 << 7), // 8168
  274. RxVlan = (1 << 6),
  275. RxChkSum = (1 << 5),
  276. PCIDAC = (1 << 4),
  277. PCIMulRW = (1 << 3),
  278. INTT_0 = 0x0000, // 8168
  279. INTT_1 = 0x0001, // 8168
  280. INTT_2 = 0x0002, // 8168
  281. INTT_3 = 0x0003, // 8168
  282. /* rtl8169_PHYstatus */
  283. TBI_Enable = 0x80,
  284. TxFlowCtrl = 0x40,
  285. RxFlowCtrl = 0x20,
  286. _1000bpsF = 0x10,
  287. _100bps = 0x08,
  288. _10bps = 0x04,
  289. LinkStatus = 0x02,
  290. FullDup = 0x01,
  291. /* _TBICSRBit */
  292. TBILinkOK = 0x02000000,
  293. /* DumpCounterCommand */
  294. CounterDump = 0x8,
  295. };
  296. enum desc_status_bit {
  297. DescOwn = (1 << 31), /* Descriptor is owned by NIC */
  298. RingEnd = (1 << 30), /* End of descriptor ring */
  299. FirstFrag = (1 << 29), /* First segment of a packet */
  300. LastFrag = (1 << 28), /* Final segment of a packet */
  301. /* Tx private */
  302. LargeSend = (1 << 27), /* TCP Large Send Offload (TSO) */
  303. MSSShift = 16, /* MSS value position */
  304. MSSMask = 0xfff, /* MSS value + LargeSend bit: 12 bits */
  305. IPCS = (1 << 18), /* Calculate IP checksum */
  306. UDPCS = (1 << 17), /* Calculate UDP/IP checksum */
  307. TCPCS = (1 << 16), /* Calculate TCP/IP checksum */
  308. TxVlanTag = (1 << 17), /* Add VLAN tag */
  309. /* Rx private */
  310. PID1 = (1 << 18), /* Protocol ID bit 1/2 */
  311. PID0 = (1 << 17), /* Protocol ID bit 2/2 */
  312. #define RxProtoUDP (PID1)
  313. #define RxProtoTCP (PID0)
  314. #define RxProtoIP (PID1 | PID0)
  315. #define RxProtoMask RxProtoIP
  316. IPFail = (1 << 16), /* IP checksum failed */
  317. UDPFail = (1 << 15), /* UDP/IP checksum failed */
  318. TCPFail = (1 << 14), /* TCP/IP checksum failed */
  319. RxVlanTag = (1 << 16), /* VLAN tag available */
  320. };
  321. #define RsvdMask 0x3fffc000
  322. struct TxDesc {
  323. __le32 opts1;
  324. __le32 opts2;
  325. __le64 addr;
  326. };
  327. struct RxDesc {
  328. __le32 opts1;
  329. __le32 opts2;
  330. __le64 addr;
  331. };
  332. struct ring_info {
  333. struct sk_buff *skb;
  334. u32 len;
  335. u8 __pad[sizeof(void *) - sizeof(u32)];
  336. };
  337. enum features {
  338. RTL_FEATURE_WOL = (1 << 0),
  339. RTL_FEATURE_MSI = (1 << 1),
  340. };
  341. struct rtl8169_private {
  342. void __iomem *mmio_addr; /* memory map physical address */
  343. struct pci_dev *pci_dev; /* Index of PCI device */
  344. struct net_device *dev;
  345. #ifdef CONFIG_R8169_NAPI
  346. struct napi_struct napi;
  347. #endif
  348. spinlock_t lock; /* spin lock flag */
  349. u32 msg_enable;
  350. int chipset;
  351. int mac_version;
  352. u32 cur_rx; /* Index into the Rx descriptor buffer of next Rx pkt. */
  353. u32 cur_tx; /* Index into the Tx descriptor buffer of next Rx pkt. */
  354. u32 dirty_rx;
  355. u32 dirty_tx;
  356. struct TxDesc *TxDescArray; /* 256-aligned Tx descriptor ring */
  357. struct RxDesc *RxDescArray; /* 256-aligned Rx descriptor ring */
  358. dma_addr_t TxPhyAddr;
  359. dma_addr_t RxPhyAddr;
  360. struct sk_buff *Rx_skbuff[NUM_RX_DESC]; /* Rx data buffers */
  361. struct ring_info tx_skb[NUM_TX_DESC]; /* Tx data buffers */
  362. unsigned align;
  363. unsigned rx_buf_sz;
  364. struct timer_list timer;
  365. u16 cp_cmd;
  366. u16 intr_event;
  367. u16 napi_event;
  368. u16 intr_mask;
  369. int phy_auto_nego_reg;
  370. int phy_1000_ctrl_reg;
  371. #ifdef CONFIG_R8169_VLAN
  372. struct vlan_group *vlgrp;
  373. #endif
  374. int (*set_speed)(struct net_device *, u8 autoneg, u16 speed, u8 duplex);
  375. void (*get_settings)(struct net_device *, struct ethtool_cmd *);
  376. void (*phy_reset_enable)(void __iomem *);
  377. void (*hw_start)(struct net_device *);
  378. unsigned int (*phy_reset_pending)(void __iomem *);
  379. unsigned int (*link_ok)(void __iomem *);
  380. struct delayed_work task;
  381. unsigned features;
  382. };
  383. MODULE_AUTHOR("Realtek and the Linux r8169 crew <netdev@vger.kernel.org>");
  384. MODULE_DESCRIPTION("RealTek RTL-8169 Gigabit Ethernet driver");
  385. module_param(rx_copybreak, int, 0);
  386. MODULE_PARM_DESC(rx_copybreak, "Copy breakpoint for copy-only-tiny-frames");
  387. module_param(use_dac, int, 0);
  388. MODULE_PARM_DESC(use_dac, "Enable PCI DAC. Unsafe on 32 bit PCI slot.");
  389. module_param_named(debug, debug.msg_enable, int, 0);
  390. MODULE_PARM_DESC(debug, "Debug verbosity level (0=none, ..., 16=all)");
  391. MODULE_LICENSE("GPL");
  392. MODULE_VERSION(RTL8169_VERSION);
  393. static int rtl8169_open(struct net_device *dev);
  394. static int rtl8169_start_xmit(struct sk_buff *skb, struct net_device *dev);
  395. static irqreturn_t rtl8169_interrupt(int irq, void *dev_instance);
  396. static int rtl8169_init_ring(struct net_device *dev);
  397. static void rtl_hw_start(struct net_device *dev);
  398. static int rtl8169_close(struct net_device *dev);
  399. static void rtl_set_rx_mode(struct net_device *dev);
  400. static void rtl8169_tx_timeout(struct net_device *dev);
  401. static struct net_device_stats *rtl8169_get_stats(struct net_device *dev);
  402. static int rtl8169_rx_interrupt(struct net_device *, struct rtl8169_private *,
  403. void __iomem *, u32 budget);
  404. static int rtl8169_change_mtu(struct net_device *dev, int new_mtu);
  405. static void rtl8169_down(struct net_device *dev);
  406. static void rtl8169_rx_clear(struct rtl8169_private *tp);
  407. #ifdef CONFIG_R8169_NAPI
  408. static int rtl8169_poll(struct napi_struct *napi, int budget);
  409. #endif
  410. static const unsigned int rtl8169_rx_config =
  411. (RX_FIFO_THRESH << RxCfgFIFOShift) | (RX_DMA_BURST << RxCfgDMAShift);
  412. static void mdio_write(void __iomem *ioaddr, int reg_addr, int value)
  413. {
  414. int i;
  415. RTL_W32(PHYAR, 0x80000000 | (reg_addr & 0x1f) << 16 | (value & 0xffff));
  416. for (i = 20; i > 0; i--) {
  417. /*
  418. * Check if the RTL8169 has completed writing to the specified
  419. * MII register.
  420. */
  421. if (!(RTL_R32(PHYAR) & 0x80000000))
  422. break;
  423. udelay(25);
  424. }
  425. }
  426. static int mdio_read(void __iomem *ioaddr, int reg_addr)
  427. {
  428. int i, value = -1;
  429. RTL_W32(PHYAR, 0x0 | (reg_addr & 0x1f) << 16);
  430. for (i = 20; i > 0; i--) {
  431. /*
  432. * Check if the RTL8169 has completed retrieving data from
  433. * the specified MII register.
  434. */
  435. if (RTL_R32(PHYAR) & 0x80000000) {
  436. value = RTL_R32(PHYAR) & 0xffff;
  437. break;
  438. }
  439. udelay(25);
  440. }
  441. return value;
  442. }
  443. static void rtl8169_irq_mask_and_ack(void __iomem *ioaddr)
  444. {
  445. RTL_W16(IntrMask, 0x0000);
  446. RTL_W16(IntrStatus, 0xffff);
  447. }
  448. static void rtl8169_asic_down(void __iomem *ioaddr)
  449. {
  450. RTL_W8(ChipCmd, 0x00);
  451. rtl8169_irq_mask_and_ack(ioaddr);
  452. RTL_R16(CPlusCmd);
  453. }
  454. static unsigned int rtl8169_tbi_reset_pending(void __iomem *ioaddr)
  455. {
  456. return RTL_R32(TBICSR) & TBIReset;
  457. }
  458. static unsigned int rtl8169_xmii_reset_pending(void __iomem *ioaddr)
  459. {
  460. return mdio_read(ioaddr, MII_BMCR) & BMCR_RESET;
  461. }
  462. static unsigned int rtl8169_tbi_link_ok(void __iomem *ioaddr)
  463. {
  464. return RTL_R32(TBICSR) & TBILinkOk;
  465. }
  466. static unsigned int rtl8169_xmii_link_ok(void __iomem *ioaddr)
  467. {
  468. return RTL_R8(PHYstatus) & LinkStatus;
  469. }
  470. static void rtl8169_tbi_reset_enable(void __iomem *ioaddr)
  471. {
  472. RTL_W32(TBICSR, RTL_R32(TBICSR) | TBIReset);
  473. }
  474. static void rtl8169_xmii_reset_enable(void __iomem *ioaddr)
  475. {
  476. unsigned int val;
  477. val = mdio_read(ioaddr, MII_BMCR) | BMCR_RESET;
  478. mdio_write(ioaddr, MII_BMCR, val & 0xffff);
  479. }
  480. static void rtl8169_check_link_status(struct net_device *dev,
  481. struct rtl8169_private *tp,
  482. void __iomem *ioaddr)
  483. {
  484. unsigned long flags;
  485. spin_lock_irqsave(&tp->lock, flags);
  486. if (tp->link_ok(ioaddr)) {
  487. netif_carrier_on(dev);
  488. if (netif_msg_ifup(tp))
  489. printk(KERN_INFO PFX "%s: link up\n", dev->name);
  490. } else {
  491. if (netif_msg_ifdown(tp))
  492. printk(KERN_INFO PFX "%s: link down\n", dev->name);
  493. netif_carrier_off(dev);
  494. }
  495. spin_unlock_irqrestore(&tp->lock, flags);
  496. }
  497. static void rtl8169_get_wol(struct net_device *dev, struct ethtool_wolinfo *wol)
  498. {
  499. struct rtl8169_private *tp = netdev_priv(dev);
  500. void __iomem *ioaddr = tp->mmio_addr;
  501. u8 options;
  502. wol->wolopts = 0;
  503. #define WAKE_ANY (WAKE_PHY | WAKE_MAGIC | WAKE_UCAST | WAKE_BCAST | WAKE_MCAST)
  504. wol->supported = WAKE_ANY;
  505. spin_lock_irq(&tp->lock);
  506. options = RTL_R8(Config1);
  507. if (!(options & PMEnable))
  508. goto out_unlock;
  509. options = RTL_R8(Config3);
  510. if (options & LinkUp)
  511. wol->wolopts |= WAKE_PHY;
  512. if (options & MagicPacket)
  513. wol->wolopts |= WAKE_MAGIC;
  514. options = RTL_R8(Config5);
  515. if (options & UWF)
  516. wol->wolopts |= WAKE_UCAST;
  517. if (options & BWF)
  518. wol->wolopts |= WAKE_BCAST;
  519. if (options & MWF)
  520. wol->wolopts |= WAKE_MCAST;
  521. out_unlock:
  522. spin_unlock_irq(&tp->lock);
  523. }
  524. static int rtl8169_set_wol(struct net_device *dev, struct ethtool_wolinfo *wol)
  525. {
  526. struct rtl8169_private *tp = netdev_priv(dev);
  527. void __iomem *ioaddr = tp->mmio_addr;
  528. unsigned int i;
  529. static struct {
  530. u32 opt;
  531. u16 reg;
  532. u8 mask;
  533. } cfg[] = {
  534. { WAKE_ANY, Config1, PMEnable },
  535. { WAKE_PHY, Config3, LinkUp },
  536. { WAKE_MAGIC, Config3, MagicPacket },
  537. { WAKE_UCAST, Config5, UWF },
  538. { WAKE_BCAST, Config5, BWF },
  539. { WAKE_MCAST, Config5, MWF },
  540. { WAKE_ANY, Config5, LanWake }
  541. };
  542. spin_lock_irq(&tp->lock);
  543. RTL_W8(Cfg9346, Cfg9346_Unlock);
  544. for (i = 0; i < ARRAY_SIZE(cfg); i++) {
  545. u8 options = RTL_R8(cfg[i].reg) & ~cfg[i].mask;
  546. if (wol->wolopts & cfg[i].opt)
  547. options |= cfg[i].mask;
  548. RTL_W8(cfg[i].reg, options);
  549. }
  550. RTL_W8(Cfg9346, Cfg9346_Lock);
  551. if (wol->wolopts)
  552. tp->features |= RTL_FEATURE_WOL;
  553. else
  554. tp->features &= ~RTL_FEATURE_WOL;
  555. spin_unlock_irq(&tp->lock);
  556. return 0;
  557. }
  558. static void rtl8169_get_drvinfo(struct net_device *dev,
  559. struct ethtool_drvinfo *info)
  560. {
  561. struct rtl8169_private *tp = netdev_priv(dev);
  562. strcpy(info->driver, MODULENAME);
  563. strcpy(info->version, RTL8169_VERSION);
  564. strcpy(info->bus_info, pci_name(tp->pci_dev));
  565. }
  566. static int rtl8169_get_regs_len(struct net_device *dev)
  567. {
  568. return R8169_REGS_SIZE;
  569. }
  570. static int rtl8169_set_speed_tbi(struct net_device *dev,
  571. u8 autoneg, u16 speed, u8 duplex)
  572. {
  573. struct rtl8169_private *tp = netdev_priv(dev);
  574. void __iomem *ioaddr = tp->mmio_addr;
  575. int ret = 0;
  576. u32 reg;
  577. reg = RTL_R32(TBICSR);
  578. if ((autoneg == AUTONEG_DISABLE) && (speed == SPEED_1000) &&
  579. (duplex == DUPLEX_FULL)) {
  580. RTL_W32(TBICSR, reg & ~(TBINwEnable | TBINwRestart));
  581. } else if (autoneg == AUTONEG_ENABLE)
  582. RTL_W32(TBICSR, reg | TBINwEnable | TBINwRestart);
  583. else {
  584. if (netif_msg_link(tp)) {
  585. printk(KERN_WARNING "%s: "
  586. "incorrect speed setting refused in TBI mode\n",
  587. dev->name);
  588. }
  589. ret = -EOPNOTSUPP;
  590. }
  591. return ret;
  592. }
  593. static int rtl8169_set_speed_xmii(struct net_device *dev,
  594. u8 autoneg, u16 speed, u8 duplex)
  595. {
  596. struct rtl8169_private *tp = netdev_priv(dev);
  597. void __iomem *ioaddr = tp->mmio_addr;
  598. int auto_nego, giga_ctrl;
  599. auto_nego = mdio_read(ioaddr, MII_ADVERTISE);
  600. auto_nego &= ~(ADVERTISE_10HALF | ADVERTISE_10FULL |
  601. ADVERTISE_100HALF | ADVERTISE_100FULL);
  602. giga_ctrl = mdio_read(ioaddr, MII_CTRL1000);
  603. giga_ctrl &= ~(ADVERTISE_1000FULL | ADVERTISE_1000HALF);
  604. if (autoneg == AUTONEG_ENABLE) {
  605. auto_nego |= (ADVERTISE_10HALF | ADVERTISE_10FULL |
  606. ADVERTISE_100HALF | ADVERTISE_100FULL);
  607. giga_ctrl |= ADVERTISE_1000FULL | ADVERTISE_1000HALF;
  608. } else {
  609. if (speed == SPEED_10)
  610. auto_nego |= ADVERTISE_10HALF | ADVERTISE_10FULL;
  611. else if (speed == SPEED_100)
  612. auto_nego |= ADVERTISE_100HALF | ADVERTISE_100FULL;
  613. else if (speed == SPEED_1000)
  614. giga_ctrl |= ADVERTISE_1000FULL | ADVERTISE_1000HALF;
  615. if (duplex == DUPLEX_HALF)
  616. auto_nego &= ~(ADVERTISE_10FULL | ADVERTISE_100FULL);
  617. if (duplex == DUPLEX_FULL)
  618. auto_nego &= ~(ADVERTISE_10HALF | ADVERTISE_100HALF);
  619. /* This tweak comes straight from Realtek's driver. */
  620. if ((speed == SPEED_100) && (duplex == DUPLEX_HALF) &&
  621. ((tp->mac_version == RTL_GIGA_MAC_VER_13) ||
  622. (tp->mac_version == RTL_GIGA_MAC_VER_16))) {
  623. auto_nego = ADVERTISE_100HALF | ADVERTISE_CSMA;
  624. }
  625. }
  626. /* The 8100e/8101e do Fast Ethernet only. */
  627. if ((tp->mac_version == RTL_GIGA_MAC_VER_13) ||
  628. (tp->mac_version == RTL_GIGA_MAC_VER_14) ||
  629. (tp->mac_version == RTL_GIGA_MAC_VER_15) ||
  630. (tp->mac_version == RTL_GIGA_MAC_VER_16)) {
  631. if ((giga_ctrl & (ADVERTISE_1000FULL | ADVERTISE_1000HALF)) &&
  632. netif_msg_link(tp)) {
  633. printk(KERN_INFO "%s: PHY does not support 1000Mbps.\n",
  634. dev->name);
  635. }
  636. giga_ctrl &= ~(ADVERTISE_1000FULL | ADVERTISE_1000HALF);
  637. }
  638. auto_nego |= ADVERTISE_PAUSE_CAP | ADVERTISE_PAUSE_ASYM;
  639. if ((tp->mac_version == RTL_GIGA_MAC_VER_12) ||
  640. (tp->mac_version == RTL_GIGA_MAC_VER_17)) {
  641. /* Vendor specific (0x1f) and reserved (0x0e) MII registers. */
  642. mdio_write(ioaddr, 0x1f, 0x0000);
  643. mdio_write(ioaddr, 0x0e, 0x0000);
  644. }
  645. tp->phy_auto_nego_reg = auto_nego;
  646. tp->phy_1000_ctrl_reg = giga_ctrl;
  647. mdio_write(ioaddr, MII_ADVERTISE, auto_nego);
  648. mdio_write(ioaddr, MII_CTRL1000, giga_ctrl);
  649. mdio_write(ioaddr, MII_BMCR, BMCR_ANENABLE | BMCR_ANRESTART);
  650. return 0;
  651. }
  652. static int rtl8169_set_speed(struct net_device *dev,
  653. u8 autoneg, u16 speed, u8 duplex)
  654. {
  655. struct rtl8169_private *tp = netdev_priv(dev);
  656. int ret;
  657. ret = tp->set_speed(dev, autoneg, speed, duplex);
  658. if (netif_running(dev) && (tp->phy_1000_ctrl_reg & ADVERTISE_1000FULL))
  659. mod_timer(&tp->timer, jiffies + RTL8169_PHY_TIMEOUT);
  660. return ret;
  661. }
  662. static int rtl8169_set_settings(struct net_device *dev, struct ethtool_cmd *cmd)
  663. {
  664. struct rtl8169_private *tp = netdev_priv(dev);
  665. unsigned long flags;
  666. int ret;
  667. spin_lock_irqsave(&tp->lock, flags);
  668. ret = rtl8169_set_speed(dev, cmd->autoneg, cmd->speed, cmd->duplex);
  669. spin_unlock_irqrestore(&tp->lock, flags);
  670. return ret;
  671. }
  672. static u32 rtl8169_get_rx_csum(struct net_device *dev)
  673. {
  674. struct rtl8169_private *tp = netdev_priv(dev);
  675. return tp->cp_cmd & RxChkSum;
  676. }
  677. static int rtl8169_set_rx_csum(struct net_device *dev, u32 data)
  678. {
  679. struct rtl8169_private *tp = netdev_priv(dev);
  680. void __iomem *ioaddr = tp->mmio_addr;
  681. unsigned long flags;
  682. spin_lock_irqsave(&tp->lock, flags);
  683. if (data)
  684. tp->cp_cmd |= RxChkSum;
  685. else
  686. tp->cp_cmd &= ~RxChkSum;
  687. RTL_W16(CPlusCmd, tp->cp_cmd);
  688. RTL_R16(CPlusCmd);
  689. spin_unlock_irqrestore(&tp->lock, flags);
  690. return 0;
  691. }
  692. #ifdef CONFIG_R8169_VLAN
  693. static inline u32 rtl8169_tx_vlan_tag(struct rtl8169_private *tp,
  694. struct sk_buff *skb)
  695. {
  696. return (tp->vlgrp && vlan_tx_tag_present(skb)) ?
  697. TxVlanTag | swab16(vlan_tx_tag_get(skb)) : 0x00;
  698. }
  699. static void rtl8169_vlan_rx_register(struct net_device *dev,
  700. struct vlan_group *grp)
  701. {
  702. struct rtl8169_private *tp = netdev_priv(dev);
  703. void __iomem *ioaddr = tp->mmio_addr;
  704. unsigned long flags;
  705. spin_lock_irqsave(&tp->lock, flags);
  706. tp->vlgrp = grp;
  707. if (tp->vlgrp)
  708. tp->cp_cmd |= RxVlan;
  709. else
  710. tp->cp_cmd &= ~RxVlan;
  711. RTL_W16(CPlusCmd, tp->cp_cmd);
  712. RTL_R16(CPlusCmd);
  713. spin_unlock_irqrestore(&tp->lock, flags);
  714. }
  715. static int rtl8169_rx_vlan_skb(struct rtl8169_private *tp, struct RxDesc *desc,
  716. struct sk_buff *skb)
  717. {
  718. u32 opts2 = le32_to_cpu(desc->opts2);
  719. int ret;
  720. if (tp->vlgrp && (opts2 & RxVlanTag)) {
  721. rtl8169_rx_hwaccel_skb(skb, tp->vlgrp, swab16(opts2 & 0xffff));
  722. ret = 0;
  723. } else
  724. ret = -1;
  725. desc->opts2 = 0;
  726. return ret;
  727. }
  728. #else /* !CONFIG_R8169_VLAN */
  729. static inline u32 rtl8169_tx_vlan_tag(struct rtl8169_private *tp,
  730. struct sk_buff *skb)
  731. {
  732. return 0;
  733. }
  734. static int rtl8169_rx_vlan_skb(struct rtl8169_private *tp, struct RxDesc *desc,
  735. struct sk_buff *skb)
  736. {
  737. return -1;
  738. }
  739. #endif
  740. static void rtl8169_gset_tbi(struct net_device *dev, struct ethtool_cmd *cmd)
  741. {
  742. struct rtl8169_private *tp = netdev_priv(dev);
  743. void __iomem *ioaddr = tp->mmio_addr;
  744. u32 status;
  745. cmd->supported =
  746. SUPPORTED_1000baseT_Full | SUPPORTED_Autoneg | SUPPORTED_FIBRE;
  747. cmd->port = PORT_FIBRE;
  748. cmd->transceiver = XCVR_INTERNAL;
  749. status = RTL_R32(TBICSR);
  750. cmd->advertising = (status & TBINwEnable) ? ADVERTISED_Autoneg : 0;
  751. cmd->autoneg = !!(status & TBINwEnable);
  752. cmd->speed = SPEED_1000;
  753. cmd->duplex = DUPLEX_FULL; /* Always set */
  754. }
  755. static void rtl8169_gset_xmii(struct net_device *dev, struct ethtool_cmd *cmd)
  756. {
  757. struct rtl8169_private *tp = netdev_priv(dev);
  758. void __iomem *ioaddr = tp->mmio_addr;
  759. u8 status;
  760. cmd->supported = SUPPORTED_10baseT_Half |
  761. SUPPORTED_10baseT_Full |
  762. SUPPORTED_100baseT_Half |
  763. SUPPORTED_100baseT_Full |
  764. SUPPORTED_1000baseT_Full |
  765. SUPPORTED_Autoneg |
  766. SUPPORTED_TP;
  767. cmd->autoneg = 1;
  768. cmd->advertising = ADVERTISED_TP | ADVERTISED_Autoneg;
  769. if (tp->phy_auto_nego_reg & ADVERTISE_10HALF)
  770. cmd->advertising |= ADVERTISED_10baseT_Half;
  771. if (tp->phy_auto_nego_reg & ADVERTISE_10FULL)
  772. cmd->advertising |= ADVERTISED_10baseT_Full;
  773. if (tp->phy_auto_nego_reg & ADVERTISE_100HALF)
  774. cmd->advertising |= ADVERTISED_100baseT_Half;
  775. if (tp->phy_auto_nego_reg & ADVERTISE_100FULL)
  776. cmd->advertising |= ADVERTISED_100baseT_Full;
  777. if (tp->phy_1000_ctrl_reg & ADVERTISE_1000FULL)
  778. cmd->advertising |= ADVERTISED_1000baseT_Full;
  779. status = RTL_R8(PHYstatus);
  780. if (status & _1000bpsF)
  781. cmd->speed = SPEED_1000;
  782. else if (status & _100bps)
  783. cmd->speed = SPEED_100;
  784. else if (status & _10bps)
  785. cmd->speed = SPEED_10;
  786. if (status & TxFlowCtrl)
  787. cmd->advertising |= ADVERTISED_Asym_Pause;
  788. if (status & RxFlowCtrl)
  789. cmd->advertising |= ADVERTISED_Pause;
  790. cmd->duplex = ((status & _1000bpsF) || (status & FullDup)) ?
  791. DUPLEX_FULL : DUPLEX_HALF;
  792. }
  793. static int rtl8169_get_settings(struct net_device *dev, struct ethtool_cmd *cmd)
  794. {
  795. struct rtl8169_private *tp = netdev_priv(dev);
  796. unsigned long flags;
  797. spin_lock_irqsave(&tp->lock, flags);
  798. tp->get_settings(dev, cmd);
  799. spin_unlock_irqrestore(&tp->lock, flags);
  800. return 0;
  801. }
  802. static void rtl8169_get_regs(struct net_device *dev, struct ethtool_regs *regs,
  803. void *p)
  804. {
  805. struct rtl8169_private *tp = netdev_priv(dev);
  806. unsigned long flags;
  807. if (regs->len > R8169_REGS_SIZE)
  808. regs->len = R8169_REGS_SIZE;
  809. spin_lock_irqsave(&tp->lock, flags);
  810. memcpy_fromio(p, tp->mmio_addr, regs->len);
  811. spin_unlock_irqrestore(&tp->lock, flags);
  812. }
  813. static u32 rtl8169_get_msglevel(struct net_device *dev)
  814. {
  815. struct rtl8169_private *tp = netdev_priv(dev);
  816. return tp->msg_enable;
  817. }
  818. static void rtl8169_set_msglevel(struct net_device *dev, u32 value)
  819. {
  820. struct rtl8169_private *tp = netdev_priv(dev);
  821. tp->msg_enable = value;
  822. }
  823. static const char rtl8169_gstrings[][ETH_GSTRING_LEN] = {
  824. "tx_packets",
  825. "rx_packets",
  826. "tx_errors",
  827. "rx_errors",
  828. "rx_missed",
  829. "align_errors",
  830. "tx_single_collisions",
  831. "tx_multi_collisions",
  832. "unicast",
  833. "broadcast",
  834. "multicast",
  835. "tx_aborted",
  836. "tx_underrun",
  837. };
  838. struct rtl8169_counters {
  839. __le64 tx_packets;
  840. __le64 rx_packets;
  841. __le64 tx_errors;
  842. __le32 rx_errors;
  843. __le16 rx_missed;
  844. __le16 align_errors;
  845. __le32 tx_one_collision;
  846. __le32 tx_multi_collision;
  847. __le64 rx_unicast;
  848. __le64 rx_broadcast;
  849. __le32 rx_multicast;
  850. __le16 tx_aborted;
  851. __le16 tx_underun;
  852. };
  853. static int rtl8169_get_sset_count(struct net_device *dev, int sset)
  854. {
  855. switch (sset) {
  856. case ETH_SS_STATS:
  857. return ARRAY_SIZE(rtl8169_gstrings);
  858. default:
  859. return -EOPNOTSUPP;
  860. }
  861. }
  862. static void rtl8169_get_ethtool_stats(struct net_device *dev,
  863. struct ethtool_stats *stats, u64 *data)
  864. {
  865. struct rtl8169_private *tp = netdev_priv(dev);
  866. void __iomem *ioaddr = tp->mmio_addr;
  867. struct rtl8169_counters *counters;
  868. dma_addr_t paddr;
  869. u32 cmd;
  870. ASSERT_RTNL();
  871. counters = pci_alloc_consistent(tp->pci_dev, sizeof(*counters), &paddr);
  872. if (!counters)
  873. return;
  874. RTL_W32(CounterAddrHigh, (u64)paddr >> 32);
  875. cmd = (u64)paddr & DMA_32BIT_MASK;
  876. RTL_W32(CounterAddrLow, cmd);
  877. RTL_W32(CounterAddrLow, cmd | CounterDump);
  878. while (RTL_R32(CounterAddrLow) & CounterDump) {
  879. if (msleep_interruptible(1))
  880. break;
  881. }
  882. RTL_W32(CounterAddrLow, 0);
  883. RTL_W32(CounterAddrHigh, 0);
  884. data[0] = le64_to_cpu(counters->tx_packets);
  885. data[1] = le64_to_cpu(counters->rx_packets);
  886. data[2] = le64_to_cpu(counters->tx_errors);
  887. data[3] = le32_to_cpu(counters->rx_errors);
  888. data[4] = le16_to_cpu(counters->rx_missed);
  889. data[5] = le16_to_cpu(counters->align_errors);
  890. data[6] = le32_to_cpu(counters->tx_one_collision);
  891. data[7] = le32_to_cpu(counters->tx_multi_collision);
  892. data[8] = le64_to_cpu(counters->rx_unicast);
  893. data[9] = le64_to_cpu(counters->rx_broadcast);
  894. data[10] = le32_to_cpu(counters->rx_multicast);
  895. data[11] = le16_to_cpu(counters->tx_aborted);
  896. data[12] = le16_to_cpu(counters->tx_underun);
  897. pci_free_consistent(tp->pci_dev, sizeof(*counters), counters, paddr);
  898. }
  899. static void rtl8169_get_strings(struct net_device *dev, u32 stringset, u8 *data)
  900. {
  901. switch(stringset) {
  902. case ETH_SS_STATS:
  903. memcpy(data, *rtl8169_gstrings, sizeof(rtl8169_gstrings));
  904. break;
  905. }
  906. }
  907. static const struct ethtool_ops rtl8169_ethtool_ops = {
  908. .get_drvinfo = rtl8169_get_drvinfo,
  909. .get_regs_len = rtl8169_get_regs_len,
  910. .get_link = ethtool_op_get_link,
  911. .get_settings = rtl8169_get_settings,
  912. .set_settings = rtl8169_set_settings,
  913. .get_msglevel = rtl8169_get_msglevel,
  914. .set_msglevel = rtl8169_set_msglevel,
  915. .get_rx_csum = rtl8169_get_rx_csum,
  916. .set_rx_csum = rtl8169_set_rx_csum,
  917. .set_tx_csum = ethtool_op_set_tx_csum,
  918. .set_sg = ethtool_op_set_sg,
  919. .set_tso = ethtool_op_set_tso,
  920. .get_regs = rtl8169_get_regs,
  921. .get_wol = rtl8169_get_wol,
  922. .set_wol = rtl8169_set_wol,
  923. .get_strings = rtl8169_get_strings,
  924. .get_sset_count = rtl8169_get_sset_count,
  925. .get_ethtool_stats = rtl8169_get_ethtool_stats,
  926. };
  927. static void rtl8169_write_gmii_reg_bit(void __iomem *ioaddr, int reg,
  928. int bitnum, int bitval)
  929. {
  930. int val;
  931. val = mdio_read(ioaddr, reg);
  932. val = (bitval == 1) ?
  933. val | (bitval << bitnum) : val & ~(0x0001 << bitnum);
  934. mdio_write(ioaddr, reg, val & 0xffff);
  935. }
  936. static void rtl8169_get_mac_version(struct rtl8169_private *tp,
  937. void __iomem *ioaddr)
  938. {
  939. /*
  940. * The driver currently handles the 8168Bf and the 8168Be identically
  941. * but they can be identified more specifically through the test below
  942. * if needed:
  943. *
  944. * (RTL_R32(TxConfig) & 0x700000) == 0x500000 ? 8168Bf : 8168Be
  945. *
  946. * Same thing for the 8101Eb and the 8101Ec:
  947. *
  948. * (RTL_R32(TxConfig) & 0x700000) == 0x200000 ? 8101Eb : 8101Ec
  949. */
  950. const struct {
  951. u32 mask;
  952. u32 val;
  953. int mac_version;
  954. } mac_info[] = {
  955. /* 8168B family. */
  956. { 0x7c800000, 0x3c800000, RTL_GIGA_MAC_VER_18 },
  957. { 0x7cf00000, 0x3c000000, RTL_GIGA_MAC_VER_19 },
  958. { 0x7cf00000, 0x3c200000, RTL_GIGA_MAC_VER_20 },
  959. { 0x7c800000, 0x3c000000, RTL_GIGA_MAC_VER_20 },
  960. /* 8168B family. */
  961. { 0x7cf00000, 0x38000000, RTL_GIGA_MAC_VER_12 },
  962. { 0x7cf00000, 0x38500000, RTL_GIGA_MAC_VER_17 },
  963. { 0x7c800000, 0x38000000, RTL_GIGA_MAC_VER_17 },
  964. { 0x7c800000, 0x30000000, RTL_GIGA_MAC_VER_11 },
  965. /* 8101 family. */
  966. { 0x7cf00000, 0x34000000, RTL_GIGA_MAC_VER_13 },
  967. { 0x7cf00000, 0x34200000, RTL_GIGA_MAC_VER_16 },
  968. { 0x7c800000, 0x34000000, RTL_GIGA_MAC_VER_16 },
  969. /* FIXME: where did these entries come from ? -- FR */
  970. { 0xfc800000, 0x38800000, RTL_GIGA_MAC_VER_15 },
  971. { 0xfc800000, 0x30800000, RTL_GIGA_MAC_VER_14 },
  972. /* 8110 family. */
  973. { 0xfc800000, 0x98000000, RTL_GIGA_MAC_VER_06 },
  974. { 0xfc800000, 0x18000000, RTL_GIGA_MAC_VER_05 },
  975. { 0xfc800000, 0x10000000, RTL_GIGA_MAC_VER_04 },
  976. { 0xfc800000, 0x04000000, RTL_GIGA_MAC_VER_03 },
  977. { 0xfc800000, 0x00800000, RTL_GIGA_MAC_VER_02 },
  978. { 0xfc800000, 0x00000000, RTL_GIGA_MAC_VER_01 },
  979. { 0x00000000, 0x00000000, RTL_GIGA_MAC_VER_01 } /* Catch-all */
  980. }, *p = mac_info;
  981. u32 reg;
  982. reg = RTL_R32(TxConfig);
  983. while ((reg & p->mask) != p->val)
  984. p++;
  985. tp->mac_version = p->mac_version;
  986. if (p->mask == 0x00000000) {
  987. struct pci_dev *pdev = tp->pci_dev;
  988. dev_info(&pdev->dev, "unknown MAC (%08x)\n", reg);
  989. }
  990. }
  991. static void rtl8169_print_mac_version(struct rtl8169_private *tp)
  992. {
  993. dprintk("mac_version = 0x%02x\n", tp->mac_version);
  994. }
  995. struct phy_reg {
  996. u16 reg;
  997. u16 val;
  998. };
  999. static void rtl_phy_write(void __iomem *ioaddr, struct phy_reg *regs, int len)
  1000. {
  1001. while (len-- > 0) {
  1002. mdio_write(ioaddr, regs->reg, regs->val);
  1003. regs++;
  1004. }
  1005. }
  1006. static void rtl8169s_hw_phy_config(void __iomem *ioaddr)
  1007. {
  1008. struct {
  1009. u16 regs[5]; /* Beware of bit-sign propagation */
  1010. } phy_magic[5] = { {
  1011. { 0x0000, //w 4 15 12 0
  1012. 0x00a1, //w 3 15 0 00a1
  1013. 0x0008, //w 2 15 0 0008
  1014. 0x1020, //w 1 15 0 1020
  1015. 0x1000 } },{ //w 0 15 0 1000
  1016. { 0x7000, //w 4 15 12 7
  1017. 0xff41, //w 3 15 0 ff41
  1018. 0xde60, //w 2 15 0 de60
  1019. 0x0140, //w 1 15 0 0140
  1020. 0x0077 } },{ //w 0 15 0 0077
  1021. { 0xa000, //w 4 15 12 a
  1022. 0xdf01, //w 3 15 0 df01
  1023. 0xdf20, //w 2 15 0 df20
  1024. 0xff95, //w 1 15 0 ff95
  1025. 0xfa00 } },{ //w 0 15 0 fa00
  1026. { 0xb000, //w 4 15 12 b
  1027. 0xff41, //w 3 15 0 ff41
  1028. 0xde20, //w 2 15 0 de20
  1029. 0x0140, //w 1 15 0 0140
  1030. 0x00bb } },{ //w 0 15 0 00bb
  1031. { 0xf000, //w 4 15 12 f
  1032. 0xdf01, //w 3 15 0 df01
  1033. 0xdf20, //w 2 15 0 df20
  1034. 0xff95, //w 1 15 0 ff95
  1035. 0xbf00 } //w 0 15 0 bf00
  1036. }
  1037. }, *p = phy_magic;
  1038. unsigned int i;
  1039. mdio_write(ioaddr, 0x1f, 0x0001); //w 31 2 0 1
  1040. mdio_write(ioaddr, 0x15, 0x1000); //w 21 15 0 1000
  1041. mdio_write(ioaddr, 0x18, 0x65c7); //w 24 15 0 65c7
  1042. rtl8169_write_gmii_reg_bit(ioaddr, 4, 11, 0); //w 4 11 11 0
  1043. for (i = 0; i < ARRAY_SIZE(phy_magic); i++, p++) {
  1044. int val, pos = 4;
  1045. val = (mdio_read(ioaddr, pos) & 0x0fff) | (p->regs[0] & 0xffff);
  1046. mdio_write(ioaddr, pos, val);
  1047. while (--pos >= 0)
  1048. mdio_write(ioaddr, pos, p->regs[4 - pos] & 0xffff);
  1049. rtl8169_write_gmii_reg_bit(ioaddr, 4, 11, 1); //w 4 11 11 1
  1050. rtl8169_write_gmii_reg_bit(ioaddr, 4, 11, 0); //w 4 11 11 0
  1051. }
  1052. mdio_write(ioaddr, 0x1f, 0x0000); //w 31 2 0 0
  1053. }
  1054. static void rtl8169sb_hw_phy_config(void __iomem *ioaddr)
  1055. {
  1056. struct phy_reg phy_reg_init[] = {
  1057. { 0x1f, 0x0002 },
  1058. { 0x01, 0x90d0 },
  1059. { 0x1f, 0x0000 }
  1060. };
  1061. rtl_phy_write(ioaddr, phy_reg_init, ARRAY_SIZE(phy_reg_init));
  1062. }
  1063. static void rtl8168cp_hw_phy_config(void __iomem *ioaddr)
  1064. {
  1065. struct phy_reg phy_reg_init[] = {
  1066. { 0x1f, 0x0000 },
  1067. { 0x1d, 0x0f00 },
  1068. { 0x1f, 0x0002 },
  1069. { 0x0c, 0x1ec8 },
  1070. { 0x1f, 0x0000 }
  1071. };
  1072. rtl_phy_write(ioaddr, phy_reg_init, ARRAY_SIZE(phy_reg_init));
  1073. }
  1074. static void rtl8168c_hw_phy_config(void __iomem *ioaddr)
  1075. {
  1076. struct phy_reg phy_reg_init[] = {
  1077. { 0x1f, 0x0001 },
  1078. { 0x12, 0x2300 },
  1079. { 0x1f, 0x0002 },
  1080. { 0x00, 0x88d4 },
  1081. { 0x01, 0x82b1 },
  1082. { 0x03, 0x7002 },
  1083. { 0x08, 0x9e30 },
  1084. { 0x09, 0x01f0 },
  1085. { 0x0a, 0x5500 },
  1086. { 0x0c, 0x00c8 },
  1087. { 0x1f, 0x0003 },
  1088. { 0x12, 0xc096 },
  1089. { 0x16, 0x000a },
  1090. { 0x1f, 0x0000 }
  1091. };
  1092. rtl_phy_write(ioaddr, phy_reg_init, ARRAY_SIZE(phy_reg_init));
  1093. }
  1094. static void rtl8168cx_hw_phy_config(void __iomem *ioaddr)
  1095. {
  1096. struct phy_reg phy_reg_init[] = {
  1097. { 0x1f, 0x0000 },
  1098. { 0x12, 0x2300 },
  1099. { 0x1f, 0x0003 },
  1100. { 0x16, 0x0f0a },
  1101. { 0x1f, 0x0000 },
  1102. { 0x1f, 0x0002 },
  1103. { 0x0c, 0x7eb8 },
  1104. { 0x1f, 0x0000 }
  1105. };
  1106. rtl_phy_write(ioaddr, phy_reg_init, ARRAY_SIZE(phy_reg_init));
  1107. }
  1108. static void rtl_hw_phy_config(struct net_device *dev)
  1109. {
  1110. struct rtl8169_private *tp = netdev_priv(dev);
  1111. void __iomem *ioaddr = tp->mmio_addr;
  1112. rtl8169_print_mac_version(tp);
  1113. switch (tp->mac_version) {
  1114. case RTL_GIGA_MAC_VER_01:
  1115. break;
  1116. case RTL_GIGA_MAC_VER_02:
  1117. case RTL_GIGA_MAC_VER_03:
  1118. rtl8169s_hw_phy_config(ioaddr);
  1119. break;
  1120. case RTL_GIGA_MAC_VER_04:
  1121. rtl8169sb_hw_phy_config(ioaddr);
  1122. break;
  1123. case RTL_GIGA_MAC_VER_18:
  1124. rtl8168cp_hw_phy_config(ioaddr);
  1125. break;
  1126. case RTL_GIGA_MAC_VER_19:
  1127. rtl8168c_hw_phy_config(ioaddr);
  1128. break;
  1129. case RTL_GIGA_MAC_VER_20:
  1130. rtl8168cx_hw_phy_config(ioaddr);
  1131. break;
  1132. default:
  1133. break;
  1134. }
  1135. }
  1136. static void rtl8169_phy_timer(unsigned long __opaque)
  1137. {
  1138. struct net_device *dev = (struct net_device *)__opaque;
  1139. struct rtl8169_private *tp = netdev_priv(dev);
  1140. struct timer_list *timer = &tp->timer;
  1141. void __iomem *ioaddr = tp->mmio_addr;
  1142. unsigned long timeout = RTL8169_PHY_TIMEOUT;
  1143. assert(tp->mac_version > RTL_GIGA_MAC_VER_01);
  1144. if (!(tp->phy_1000_ctrl_reg & ADVERTISE_1000FULL))
  1145. return;
  1146. spin_lock_irq(&tp->lock);
  1147. if (tp->phy_reset_pending(ioaddr)) {
  1148. /*
  1149. * A busy loop could burn quite a few cycles on nowadays CPU.
  1150. * Let's delay the execution of the timer for a few ticks.
  1151. */
  1152. timeout = HZ/10;
  1153. goto out_mod_timer;
  1154. }
  1155. if (tp->link_ok(ioaddr))
  1156. goto out_unlock;
  1157. if (netif_msg_link(tp))
  1158. printk(KERN_WARNING "%s: PHY reset until link up\n", dev->name);
  1159. tp->phy_reset_enable(ioaddr);
  1160. out_mod_timer:
  1161. mod_timer(timer, jiffies + timeout);
  1162. out_unlock:
  1163. spin_unlock_irq(&tp->lock);
  1164. }
  1165. static inline void rtl8169_delete_timer(struct net_device *dev)
  1166. {
  1167. struct rtl8169_private *tp = netdev_priv(dev);
  1168. struct timer_list *timer = &tp->timer;
  1169. if (tp->mac_version <= RTL_GIGA_MAC_VER_01)
  1170. return;
  1171. del_timer_sync(timer);
  1172. }
  1173. static inline void rtl8169_request_timer(struct net_device *dev)
  1174. {
  1175. struct rtl8169_private *tp = netdev_priv(dev);
  1176. struct timer_list *timer = &tp->timer;
  1177. if (tp->mac_version <= RTL_GIGA_MAC_VER_01)
  1178. return;
  1179. mod_timer(timer, jiffies + RTL8169_PHY_TIMEOUT);
  1180. }
  1181. #ifdef CONFIG_NET_POLL_CONTROLLER
  1182. /*
  1183. * Polling 'interrupt' - used by things like netconsole to send skbs
  1184. * without having to re-enable interrupts. It's not called while
  1185. * the interrupt routine is executing.
  1186. */
  1187. static void rtl8169_netpoll(struct net_device *dev)
  1188. {
  1189. struct rtl8169_private *tp = netdev_priv(dev);
  1190. struct pci_dev *pdev = tp->pci_dev;
  1191. disable_irq(pdev->irq);
  1192. rtl8169_interrupt(pdev->irq, dev);
  1193. enable_irq(pdev->irq);
  1194. }
  1195. #endif
  1196. static void rtl8169_release_board(struct pci_dev *pdev, struct net_device *dev,
  1197. void __iomem *ioaddr)
  1198. {
  1199. iounmap(ioaddr);
  1200. pci_release_regions(pdev);
  1201. pci_disable_device(pdev);
  1202. free_netdev(dev);
  1203. }
  1204. static void rtl8169_phy_reset(struct net_device *dev,
  1205. struct rtl8169_private *tp)
  1206. {
  1207. void __iomem *ioaddr = tp->mmio_addr;
  1208. unsigned int i;
  1209. tp->phy_reset_enable(ioaddr);
  1210. for (i = 0; i < 100; i++) {
  1211. if (!tp->phy_reset_pending(ioaddr))
  1212. return;
  1213. msleep(1);
  1214. }
  1215. if (netif_msg_link(tp))
  1216. printk(KERN_ERR "%s: PHY reset failed.\n", dev->name);
  1217. }
  1218. static void rtl8169_init_phy(struct net_device *dev, struct rtl8169_private *tp)
  1219. {
  1220. void __iomem *ioaddr = tp->mmio_addr;
  1221. rtl_hw_phy_config(dev);
  1222. dprintk("Set MAC Reg C+CR Offset 0x82h = 0x01h\n");
  1223. RTL_W8(0x82, 0x01);
  1224. pci_write_config_byte(tp->pci_dev, PCI_LATENCY_TIMER, 0x40);
  1225. if (tp->mac_version <= RTL_GIGA_MAC_VER_06)
  1226. pci_write_config_byte(tp->pci_dev, PCI_CACHE_LINE_SIZE, 0x08);
  1227. if (tp->mac_version == RTL_GIGA_MAC_VER_02) {
  1228. dprintk("Set MAC Reg C+CR Offset 0x82h = 0x01h\n");
  1229. RTL_W8(0x82, 0x01);
  1230. dprintk("Set PHY Reg 0x0bh = 0x00h\n");
  1231. mdio_write(ioaddr, 0x0b, 0x0000); //w 0x0b 15 0 0
  1232. }
  1233. rtl8169_phy_reset(dev, tp);
  1234. /*
  1235. * rtl8169_set_speed_xmii takes good care of the Fast Ethernet
  1236. * only 8101. Don't panic.
  1237. */
  1238. rtl8169_set_speed(dev, AUTONEG_ENABLE, SPEED_1000, DUPLEX_FULL);
  1239. if ((RTL_R8(PHYstatus) & TBI_Enable) && netif_msg_link(tp))
  1240. printk(KERN_INFO PFX "%s: TBI auto-negotiating\n", dev->name);
  1241. }
  1242. static void rtl_rar_set(struct rtl8169_private *tp, u8 *addr)
  1243. {
  1244. void __iomem *ioaddr = tp->mmio_addr;
  1245. u32 high;
  1246. u32 low;
  1247. low = addr[0] | (addr[1] << 8) | (addr[2] << 16) | (addr[3] << 24);
  1248. high = addr[4] | (addr[5] << 8);
  1249. spin_lock_irq(&tp->lock);
  1250. RTL_W8(Cfg9346, Cfg9346_Unlock);
  1251. RTL_W32(MAC0, low);
  1252. RTL_W32(MAC4, high);
  1253. RTL_W8(Cfg9346, Cfg9346_Lock);
  1254. spin_unlock_irq(&tp->lock);
  1255. }
  1256. static int rtl_set_mac_address(struct net_device *dev, void *p)
  1257. {
  1258. struct rtl8169_private *tp = netdev_priv(dev);
  1259. struct sockaddr *addr = p;
  1260. if (!is_valid_ether_addr(addr->sa_data))
  1261. return -EADDRNOTAVAIL;
  1262. memcpy(dev->dev_addr, addr->sa_data, dev->addr_len);
  1263. rtl_rar_set(tp, dev->dev_addr);
  1264. return 0;
  1265. }
  1266. static int rtl8169_ioctl(struct net_device *dev, struct ifreq *ifr, int cmd)
  1267. {
  1268. struct rtl8169_private *tp = netdev_priv(dev);
  1269. struct mii_ioctl_data *data = if_mii(ifr);
  1270. if (!netif_running(dev))
  1271. return -ENODEV;
  1272. switch (cmd) {
  1273. case SIOCGMIIPHY:
  1274. data->phy_id = 32; /* Internal PHY */
  1275. return 0;
  1276. case SIOCGMIIREG:
  1277. data->val_out = mdio_read(tp->mmio_addr, data->reg_num & 0x1f);
  1278. return 0;
  1279. case SIOCSMIIREG:
  1280. if (!capable(CAP_NET_ADMIN))
  1281. return -EPERM;
  1282. mdio_write(tp->mmio_addr, data->reg_num & 0x1f, data->val_in);
  1283. return 0;
  1284. }
  1285. return -EOPNOTSUPP;
  1286. }
  1287. static const struct rtl_cfg_info {
  1288. void (*hw_start)(struct net_device *);
  1289. unsigned int region;
  1290. unsigned int align;
  1291. u16 intr_event;
  1292. u16 napi_event;
  1293. unsigned msi;
  1294. } rtl_cfg_infos [] = {
  1295. [RTL_CFG_0] = {
  1296. .hw_start = rtl_hw_start_8169,
  1297. .region = 1,
  1298. .align = 0,
  1299. .intr_event = SYSErr | LinkChg | RxOverflow |
  1300. RxFIFOOver | TxErr | TxOK | RxOK | RxErr,
  1301. .napi_event = RxFIFOOver | TxErr | TxOK | RxOK | RxOverflow,
  1302. .msi = 0
  1303. },
  1304. [RTL_CFG_1] = {
  1305. .hw_start = rtl_hw_start_8168,
  1306. .region = 2,
  1307. .align = 8,
  1308. .intr_event = SYSErr | LinkChg | RxOverflow |
  1309. TxErr | TxOK | RxOK | RxErr,
  1310. .napi_event = TxErr | TxOK | RxOK | RxOverflow,
  1311. .msi = RTL_FEATURE_MSI
  1312. },
  1313. [RTL_CFG_2] = {
  1314. .hw_start = rtl_hw_start_8101,
  1315. .region = 2,
  1316. .align = 8,
  1317. .intr_event = SYSErr | LinkChg | RxOverflow | PCSTimeout |
  1318. RxFIFOOver | TxErr | TxOK | RxOK | RxErr,
  1319. .napi_event = RxFIFOOver | TxErr | TxOK | RxOK | RxOverflow,
  1320. .msi = RTL_FEATURE_MSI
  1321. }
  1322. };
  1323. /* Cfg9346_Unlock assumed. */
  1324. static unsigned rtl_try_msi(struct pci_dev *pdev, void __iomem *ioaddr,
  1325. const struct rtl_cfg_info *cfg)
  1326. {
  1327. unsigned msi = 0;
  1328. u8 cfg2;
  1329. cfg2 = RTL_R8(Config2) & ~MSIEnable;
  1330. if (cfg->msi) {
  1331. if (pci_enable_msi(pdev)) {
  1332. dev_info(&pdev->dev, "no MSI. Back to INTx.\n");
  1333. } else {
  1334. cfg2 |= MSIEnable;
  1335. msi = RTL_FEATURE_MSI;
  1336. }
  1337. }
  1338. RTL_W8(Config2, cfg2);
  1339. return msi;
  1340. }
  1341. static void rtl_disable_msi(struct pci_dev *pdev, struct rtl8169_private *tp)
  1342. {
  1343. if (tp->features & RTL_FEATURE_MSI) {
  1344. pci_disable_msi(pdev);
  1345. tp->features &= ~RTL_FEATURE_MSI;
  1346. }
  1347. }
  1348. static int __devinit
  1349. rtl8169_init_one(struct pci_dev *pdev, const struct pci_device_id *ent)
  1350. {
  1351. const struct rtl_cfg_info *cfg = rtl_cfg_infos + ent->driver_data;
  1352. const unsigned int region = cfg->region;
  1353. struct rtl8169_private *tp;
  1354. struct net_device *dev;
  1355. void __iomem *ioaddr;
  1356. unsigned int i;
  1357. int rc;
  1358. if (netif_msg_drv(&debug)) {
  1359. printk(KERN_INFO "%s Gigabit Ethernet driver %s loaded\n",
  1360. MODULENAME, RTL8169_VERSION);
  1361. }
  1362. dev = alloc_etherdev(sizeof (*tp));
  1363. if (!dev) {
  1364. if (netif_msg_drv(&debug))
  1365. dev_err(&pdev->dev, "unable to alloc new ethernet\n");
  1366. rc = -ENOMEM;
  1367. goto out;
  1368. }
  1369. SET_NETDEV_DEV(dev, &pdev->dev);
  1370. tp = netdev_priv(dev);
  1371. tp->dev = dev;
  1372. tp->msg_enable = netif_msg_init(debug.msg_enable, R8169_MSG_DEFAULT);
  1373. /* enable device (incl. PCI PM wakeup and hotplug setup) */
  1374. rc = pci_enable_device(pdev);
  1375. if (rc < 0) {
  1376. if (netif_msg_probe(tp))
  1377. dev_err(&pdev->dev, "enable failure\n");
  1378. goto err_out_free_dev_1;
  1379. }
  1380. rc = pci_set_mwi(pdev);
  1381. if (rc < 0)
  1382. goto err_out_disable_2;
  1383. /* make sure PCI base addr 1 is MMIO */
  1384. if (!(pci_resource_flags(pdev, region) & IORESOURCE_MEM)) {
  1385. if (netif_msg_probe(tp)) {
  1386. dev_err(&pdev->dev,
  1387. "region #%d not an MMIO resource, aborting\n",
  1388. region);
  1389. }
  1390. rc = -ENODEV;
  1391. goto err_out_mwi_3;
  1392. }
  1393. /* check for weird/broken PCI region reporting */
  1394. if (pci_resource_len(pdev, region) < R8169_REGS_SIZE) {
  1395. if (netif_msg_probe(tp)) {
  1396. dev_err(&pdev->dev,
  1397. "Invalid PCI region size(s), aborting\n");
  1398. }
  1399. rc = -ENODEV;
  1400. goto err_out_mwi_3;
  1401. }
  1402. rc = pci_request_regions(pdev, MODULENAME);
  1403. if (rc < 0) {
  1404. if (netif_msg_probe(tp))
  1405. dev_err(&pdev->dev, "could not request regions.\n");
  1406. goto err_out_mwi_3;
  1407. }
  1408. tp->cp_cmd = PCIMulRW | RxChkSum;
  1409. if ((sizeof(dma_addr_t) > 4) &&
  1410. !pci_set_dma_mask(pdev, DMA_64BIT_MASK) && use_dac) {
  1411. tp->cp_cmd |= PCIDAC;
  1412. dev->features |= NETIF_F_HIGHDMA;
  1413. } else {
  1414. rc = pci_set_dma_mask(pdev, DMA_32BIT_MASK);
  1415. if (rc < 0) {
  1416. if (netif_msg_probe(tp)) {
  1417. dev_err(&pdev->dev,
  1418. "DMA configuration failed.\n");
  1419. }
  1420. goto err_out_free_res_4;
  1421. }
  1422. }
  1423. pci_set_master(pdev);
  1424. /* ioremap MMIO region */
  1425. ioaddr = ioremap(pci_resource_start(pdev, region), R8169_REGS_SIZE);
  1426. if (!ioaddr) {
  1427. if (netif_msg_probe(tp))
  1428. dev_err(&pdev->dev, "cannot remap MMIO, aborting\n");
  1429. rc = -EIO;
  1430. goto err_out_free_res_4;
  1431. }
  1432. /* Unneeded ? Don't mess with Mrs. Murphy. */
  1433. rtl8169_irq_mask_and_ack(ioaddr);
  1434. /* Soft reset the chip. */
  1435. RTL_W8(ChipCmd, CmdReset);
  1436. /* Check that the chip has finished the reset. */
  1437. for (i = 0; i < 100; i++) {
  1438. if ((RTL_R8(ChipCmd) & CmdReset) == 0)
  1439. break;
  1440. msleep_interruptible(1);
  1441. }
  1442. /* Identify chip attached to board */
  1443. rtl8169_get_mac_version(tp, ioaddr);
  1444. rtl8169_print_mac_version(tp);
  1445. for (i = ARRAY_SIZE(rtl_chip_info) - 1; i >= 0; i--) {
  1446. if (tp->mac_version == rtl_chip_info[i].mac_version)
  1447. break;
  1448. }
  1449. if (i < 0) {
  1450. /* Unknown chip: assume array element #0, original RTL-8169 */
  1451. if (netif_msg_probe(tp)) {
  1452. dev_printk(KERN_DEBUG, &pdev->dev,
  1453. "unknown chip version, assuming %s\n",
  1454. rtl_chip_info[0].name);
  1455. }
  1456. i++;
  1457. }
  1458. tp->chipset = i;
  1459. RTL_W8(Cfg9346, Cfg9346_Unlock);
  1460. RTL_W8(Config1, RTL_R8(Config1) | PMEnable);
  1461. RTL_W8(Config5, RTL_R8(Config5) & PMEStatus);
  1462. tp->features |= rtl_try_msi(pdev, ioaddr, cfg);
  1463. RTL_W8(Cfg9346, Cfg9346_Lock);
  1464. if ((tp->mac_version <= RTL_GIGA_MAC_VER_06) &&
  1465. (RTL_R8(PHYstatus) & TBI_Enable)) {
  1466. tp->set_speed = rtl8169_set_speed_tbi;
  1467. tp->get_settings = rtl8169_gset_tbi;
  1468. tp->phy_reset_enable = rtl8169_tbi_reset_enable;
  1469. tp->phy_reset_pending = rtl8169_tbi_reset_pending;
  1470. tp->link_ok = rtl8169_tbi_link_ok;
  1471. tp->phy_1000_ctrl_reg = ADVERTISE_1000FULL; /* Implied by TBI */
  1472. } else {
  1473. tp->set_speed = rtl8169_set_speed_xmii;
  1474. tp->get_settings = rtl8169_gset_xmii;
  1475. tp->phy_reset_enable = rtl8169_xmii_reset_enable;
  1476. tp->phy_reset_pending = rtl8169_xmii_reset_pending;
  1477. tp->link_ok = rtl8169_xmii_link_ok;
  1478. dev->do_ioctl = rtl8169_ioctl;
  1479. }
  1480. /* Get MAC address. FIXME: read EEPROM */
  1481. for (i = 0; i < MAC_ADDR_LEN; i++)
  1482. dev->dev_addr[i] = RTL_R8(MAC0 + i);
  1483. memcpy(dev->perm_addr, dev->dev_addr, dev->addr_len);
  1484. dev->open = rtl8169_open;
  1485. dev->hard_start_xmit = rtl8169_start_xmit;
  1486. dev->get_stats = rtl8169_get_stats;
  1487. SET_ETHTOOL_OPS(dev, &rtl8169_ethtool_ops);
  1488. dev->stop = rtl8169_close;
  1489. dev->tx_timeout = rtl8169_tx_timeout;
  1490. dev->set_multicast_list = rtl_set_rx_mode;
  1491. dev->watchdog_timeo = RTL8169_TX_TIMEOUT;
  1492. dev->irq = pdev->irq;
  1493. dev->base_addr = (unsigned long) ioaddr;
  1494. dev->change_mtu = rtl8169_change_mtu;
  1495. dev->set_mac_address = rtl_set_mac_address;
  1496. #ifdef CONFIG_R8169_NAPI
  1497. netif_napi_add(dev, &tp->napi, rtl8169_poll, R8169_NAPI_WEIGHT);
  1498. #endif
  1499. #ifdef CONFIG_R8169_VLAN
  1500. dev->features |= NETIF_F_HW_VLAN_TX | NETIF_F_HW_VLAN_RX;
  1501. dev->vlan_rx_register = rtl8169_vlan_rx_register;
  1502. #endif
  1503. #ifdef CONFIG_NET_POLL_CONTROLLER
  1504. dev->poll_controller = rtl8169_netpoll;
  1505. #endif
  1506. tp->intr_mask = 0xffff;
  1507. tp->pci_dev = pdev;
  1508. tp->mmio_addr = ioaddr;
  1509. tp->align = cfg->align;
  1510. tp->hw_start = cfg->hw_start;
  1511. tp->intr_event = cfg->intr_event;
  1512. tp->napi_event = cfg->napi_event;
  1513. init_timer(&tp->timer);
  1514. tp->timer.data = (unsigned long) dev;
  1515. tp->timer.function = rtl8169_phy_timer;
  1516. spin_lock_init(&tp->lock);
  1517. rc = register_netdev(dev);
  1518. if (rc < 0)
  1519. goto err_out_msi_5;
  1520. pci_set_drvdata(pdev, dev);
  1521. if (netif_msg_probe(tp)) {
  1522. u32 xid = RTL_R32(TxConfig) & 0x7cf0f8ff;
  1523. printk(KERN_INFO "%s: %s at 0x%lx, "
  1524. "%2.2x:%2.2x:%2.2x:%2.2x:%2.2x:%2.2x, "
  1525. "XID %08x IRQ %d\n",
  1526. dev->name,
  1527. rtl_chip_info[tp->chipset].name,
  1528. dev->base_addr,
  1529. dev->dev_addr[0], dev->dev_addr[1],
  1530. dev->dev_addr[2], dev->dev_addr[3],
  1531. dev->dev_addr[4], dev->dev_addr[5], xid, dev->irq);
  1532. }
  1533. rtl8169_init_phy(dev, tp);
  1534. out:
  1535. return rc;
  1536. err_out_msi_5:
  1537. rtl_disable_msi(pdev, tp);
  1538. iounmap(ioaddr);
  1539. err_out_free_res_4:
  1540. pci_release_regions(pdev);
  1541. err_out_mwi_3:
  1542. pci_clear_mwi(pdev);
  1543. err_out_disable_2:
  1544. pci_disable_device(pdev);
  1545. err_out_free_dev_1:
  1546. free_netdev(dev);
  1547. goto out;
  1548. }
  1549. static void __devexit rtl8169_remove_one(struct pci_dev *pdev)
  1550. {
  1551. struct net_device *dev = pci_get_drvdata(pdev);
  1552. struct rtl8169_private *tp = netdev_priv(dev);
  1553. flush_scheduled_work();
  1554. unregister_netdev(dev);
  1555. rtl_disable_msi(pdev, tp);
  1556. rtl8169_release_board(pdev, dev, tp->mmio_addr);
  1557. pci_set_drvdata(pdev, NULL);
  1558. }
  1559. static void rtl8169_set_rxbufsize(struct rtl8169_private *tp,
  1560. struct net_device *dev)
  1561. {
  1562. unsigned int mtu = dev->mtu;
  1563. tp->rx_buf_sz = (mtu > RX_BUF_SIZE) ? mtu + ETH_HLEN + 8 : RX_BUF_SIZE;
  1564. }
  1565. static int rtl8169_open(struct net_device *dev)
  1566. {
  1567. struct rtl8169_private *tp = netdev_priv(dev);
  1568. struct pci_dev *pdev = tp->pci_dev;
  1569. int retval = -ENOMEM;
  1570. rtl8169_set_rxbufsize(tp, dev);
  1571. /*
  1572. * Rx and Tx desscriptors needs 256 bytes alignment.
  1573. * pci_alloc_consistent provides more.
  1574. */
  1575. tp->TxDescArray = pci_alloc_consistent(pdev, R8169_TX_RING_BYTES,
  1576. &tp->TxPhyAddr);
  1577. if (!tp->TxDescArray)
  1578. goto out;
  1579. tp->RxDescArray = pci_alloc_consistent(pdev, R8169_RX_RING_BYTES,
  1580. &tp->RxPhyAddr);
  1581. if (!tp->RxDescArray)
  1582. goto err_free_tx_0;
  1583. retval = rtl8169_init_ring(dev);
  1584. if (retval < 0)
  1585. goto err_free_rx_1;
  1586. INIT_DELAYED_WORK(&tp->task, NULL);
  1587. smp_mb();
  1588. retval = request_irq(dev->irq, rtl8169_interrupt,
  1589. (tp->features & RTL_FEATURE_MSI) ? 0 : IRQF_SHARED,
  1590. dev->name, dev);
  1591. if (retval < 0)
  1592. goto err_release_ring_2;
  1593. #ifdef CONFIG_R8169_NAPI
  1594. napi_enable(&tp->napi);
  1595. #endif
  1596. rtl_hw_start(dev);
  1597. rtl8169_request_timer(dev);
  1598. rtl8169_check_link_status(dev, tp, tp->mmio_addr);
  1599. out:
  1600. return retval;
  1601. err_release_ring_2:
  1602. rtl8169_rx_clear(tp);
  1603. err_free_rx_1:
  1604. pci_free_consistent(pdev, R8169_RX_RING_BYTES, tp->RxDescArray,
  1605. tp->RxPhyAddr);
  1606. err_free_tx_0:
  1607. pci_free_consistent(pdev, R8169_TX_RING_BYTES, tp->TxDescArray,
  1608. tp->TxPhyAddr);
  1609. goto out;
  1610. }
  1611. static void rtl8169_hw_reset(void __iomem *ioaddr)
  1612. {
  1613. /* Disable interrupts */
  1614. rtl8169_irq_mask_and_ack(ioaddr);
  1615. /* Reset the chipset */
  1616. RTL_W8(ChipCmd, CmdReset);
  1617. /* PCI commit */
  1618. RTL_R8(ChipCmd);
  1619. }
  1620. static void rtl_set_rx_tx_config_registers(struct rtl8169_private *tp)
  1621. {
  1622. void __iomem *ioaddr = tp->mmio_addr;
  1623. u32 cfg = rtl8169_rx_config;
  1624. cfg |= (RTL_R32(RxConfig) & rtl_chip_info[tp->chipset].RxConfigMask);
  1625. RTL_W32(RxConfig, cfg);
  1626. /* Set DMA burst size and Interframe Gap Time */
  1627. RTL_W32(TxConfig, (TX_DMA_BURST << TxDMAShift) |
  1628. (InterFrameGap << TxInterFrameGapShift));
  1629. }
  1630. static void rtl_hw_start(struct net_device *dev)
  1631. {
  1632. struct rtl8169_private *tp = netdev_priv(dev);
  1633. void __iomem *ioaddr = tp->mmio_addr;
  1634. unsigned int i;
  1635. /* Soft reset the chip. */
  1636. RTL_W8(ChipCmd, CmdReset);
  1637. /* Check that the chip has finished the reset. */
  1638. for (i = 0; i < 100; i++) {
  1639. if ((RTL_R8(ChipCmd) & CmdReset) == 0)
  1640. break;
  1641. msleep_interruptible(1);
  1642. }
  1643. tp->hw_start(dev);
  1644. netif_start_queue(dev);
  1645. }
  1646. static void rtl_set_rx_tx_desc_registers(struct rtl8169_private *tp,
  1647. void __iomem *ioaddr)
  1648. {
  1649. /*
  1650. * Magic spell: some iop3xx ARM board needs the TxDescAddrHigh
  1651. * register to be written before TxDescAddrLow to work.
  1652. * Switching from MMIO to I/O access fixes the issue as well.
  1653. */
  1654. RTL_W32(TxDescStartAddrHigh, ((u64) tp->TxPhyAddr) >> 32);
  1655. RTL_W32(TxDescStartAddrLow, ((u64) tp->TxPhyAddr) & DMA_32BIT_MASK);
  1656. RTL_W32(RxDescAddrHigh, ((u64) tp->RxPhyAddr) >> 32);
  1657. RTL_W32(RxDescAddrLow, ((u64) tp->RxPhyAddr) & DMA_32BIT_MASK);
  1658. }
  1659. static u16 rtl_rw_cpluscmd(void __iomem *ioaddr)
  1660. {
  1661. u16 cmd;
  1662. cmd = RTL_R16(CPlusCmd);
  1663. RTL_W16(CPlusCmd, cmd);
  1664. return cmd;
  1665. }
  1666. static void rtl_set_rx_max_size(void __iomem *ioaddr)
  1667. {
  1668. /* Low hurts. Let's disable the filtering. */
  1669. RTL_W16(RxMaxSize, 16383);
  1670. }
  1671. static void rtl8169_set_magic_reg(void __iomem *ioaddr, unsigned mac_version)
  1672. {
  1673. struct {
  1674. u32 mac_version;
  1675. u32 clk;
  1676. u32 val;
  1677. } cfg2_info [] = {
  1678. { RTL_GIGA_MAC_VER_05, PCI_Clock_33MHz, 0x000fff00 }, // 8110SCd
  1679. { RTL_GIGA_MAC_VER_05, PCI_Clock_66MHz, 0x000fffff },
  1680. { RTL_GIGA_MAC_VER_06, PCI_Clock_33MHz, 0x00ffff00 }, // 8110SCe
  1681. { RTL_GIGA_MAC_VER_06, PCI_Clock_66MHz, 0x00ffffff }
  1682. }, *p = cfg2_info;
  1683. unsigned int i;
  1684. u32 clk;
  1685. clk = RTL_R8(Config2) & PCI_Clock_66MHz;
  1686. for (i = 0; i < ARRAY_SIZE(cfg2_info); i++, p++) {
  1687. if ((p->mac_version == mac_version) && (p->clk == clk)) {
  1688. RTL_W32(0x7c, p->val);
  1689. break;
  1690. }
  1691. }
  1692. }
  1693. static void rtl_hw_start_8169(struct net_device *dev)
  1694. {
  1695. struct rtl8169_private *tp = netdev_priv(dev);
  1696. void __iomem *ioaddr = tp->mmio_addr;
  1697. struct pci_dev *pdev = tp->pci_dev;
  1698. if (tp->mac_version == RTL_GIGA_MAC_VER_05) {
  1699. RTL_W16(CPlusCmd, RTL_R16(CPlusCmd) | PCIMulRW);
  1700. pci_write_config_byte(pdev, PCI_CACHE_LINE_SIZE, 0x08);
  1701. }
  1702. RTL_W8(Cfg9346, Cfg9346_Unlock);
  1703. if ((tp->mac_version == RTL_GIGA_MAC_VER_01) ||
  1704. (tp->mac_version == RTL_GIGA_MAC_VER_02) ||
  1705. (tp->mac_version == RTL_GIGA_MAC_VER_03) ||
  1706. (tp->mac_version == RTL_GIGA_MAC_VER_04))
  1707. RTL_W8(ChipCmd, CmdTxEnb | CmdRxEnb);
  1708. RTL_W8(EarlyTxThres, EarlyTxThld);
  1709. rtl_set_rx_max_size(ioaddr);
  1710. if ((tp->mac_version == RTL_GIGA_MAC_VER_01) ||
  1711. (tp->mac_version == RTL_GIGA_MAC_VER_02) ||
  1712. (tp->mac_version == RTL_GIGA_MAC_VER_03) ||
  1713. (tp->mac_version == RTL_GIGA_MAC_VER_04))
  1714. rtl_set_rx_tx_config_registers(tp);
  1715. tp->cp_cmd |= rtl_rw_cpluscmd(ioaddr) | PCIMulRW;
  1716. if ((tp->mac_version == RTL_GIGA_MAC_VER_02) ||
  1717. (tp->mac_version == RTL_GIGA_MAC_VER_03)) {
  1718. dprintk("Set MAC Reg C+CR Offset 0xE0. "
  1719. "Bit-3 and bit-14 MUST be 1\n");
  1720. tp->cp_cmd |= (1 << 14);
  1721. }
  1722. RTL_W16(CPlusCmd, tp->cp_cmd);
  1723. rtl8169_set_magic_reg(ioaddr, tp->mac_version);
  1724. /*
  1725. * Undocumented corner. Supposedly:
  1726. * (TxTimer << 12) | (TxPackets << 8) | (RxTimer << 4) | RxPackets
  1727. */
  1728. RTL_W16(IntrMitigate, 0x0000);
  1729. rtl_set_rx_tx_desc_registers(tp, ioaddr);
  1730. if ((tp->mac_version != RTL_GIGA_MAC_VER_01) &&
  1731. (tp->mac_version != RTL_GIGA_MAC_VER_02) &&
  1732. (tp->mac_version != RTL_GIGA_MAC_VER_03) &&
  1733. (tp->mac_version != RTL_GIGA_MAC_VER_04)) {
  1734. RTL_W8(ChipCmd, CmdTxEnb | CmdRxEnb);
  1735. rtl_set_rx_tx_config_registers(tp);
  1736. }
  1737. RTL_W8(Cfg9346, Cfg9346_Lock);
  1738. /* Initially a 10 us delay. Turned it into a PCI commit. - FR */
  1739. RTL_R8(IntrMask);
  1740. RTL_W32(RxMissed, 0);
  1741. rtl_set_rx_mode(dev);
  1742. /* no early-rx interrupts */
  1743. RTL_W16(MultiIntr, RTL_R16(MultiIntr) & 0xF000);
  1744. /* Enable all known interrupts by setting the interrupt mask. */
  1745. RTL_W16(IntrMask, tp->intr_event);
  1746. }
  1747. static void rtl_hw_start_8168(struct net_device *dev)
  1748. {
  1749. struct rtl8169_private *tp = netdev_priv(dev);
  1750. void __iomem *ioaddr = tp->mmio_addr;
  1751. struct pci_dev *pdev = tp->pci_dev;
  1752. u8 ctl;
  1753. RTL_W8(Cfg9346, Cfg9346_Unlock);
  1754. RTL_W8(EarlyTxThres, EarlyTxThld);
  1755. rtl_set_rx_max_size(ioaddr);
  1756. rtl_set_rx_tx_config_registers(tp);
  1757. tp->cp_cmd |= RTL_R16(CPlusCmd) | PktCntrDisable | INTT_1;
  1758. RTL_W16(CPlusCmd, tp->cp_cmd);
  1759. /* Tx performance tweak. */
  1760. pci_read_config_byte(pdev, 0x69, &ctl);
  1761. ctl = (ctl & ~0x70) | 0x50;
  1762. pci_write_config_byte(pdev, 0x69, ctl);
  1763. RTL_W16(IntrMitigate, 0x5151);
  1764. /* Work around for RxFIFO overflow. */
  1765. if (tp->mac_version == RTL_GIGA_MAC_VER_11) {
  1766. tp->intr_event |= RxFIFOOver | PCSTimeout;
  1767. tp->intr_event &= ~RxOverflow;
  1768. }
  1769. rtl_set_rx_tx_desc_registers(tp, ioaddr);
  1770. RTL_W8(Cfg9346, Cfg9346_Lock);
  1771. RTL_R8(IntrMask);
  1772. RTL_W32(RxMissed, 0);
  1773. rtl_set_rx_mode(dev);
  1774. RTL_W8(ChipCmd, CmdTxEnb | CmdRxEnb);
  1775. RTL_W16(MultiIntr, RTL_R16(MultiIntr) & 0xF000);
  1776. RTL_W16(IntrMask, tp->intr_event);
  1777. }
  1778. static void rtl_hw_start_8101(struct net_device *dev)
  1779. {
  1780. struct rtl8169_private *tp = netdev_priv(dev);
  1781. void __iomem *ioaddr = tp->mmio_addr;
  1782. struct pci_dev *pdev = tp->pci_dev;
  1783. if ((tp->mac_version == RTL_GIGA_MAC_VER_13) ||
  1784. (tp->mac_version == RTL_GIGA_MAC_VER_16)) {
  1785. pci_write_config_word(pdev, 0x68, 0x00);
  1786. pci_write_config_word(pdev, 0x69, 0x08);
  1787. }
  1788. RTL_W8(Cfg9346, Cfg9346_Unlock);
  1789. RTL_W8(EarlyTxThres, EarlyTxThld);
  1790. rtl_set_rx_max_size(ioaddr);
  1791. tp->cp_cmd |= rtl_rw_cpluscmd(ioaddr) | PCIMulRW;
  1792. RTL_W16(CPlusCmd, tp->cp_cmd);
  1793. RTL_W16(IntrMitigate, 0x0000);
  1794. rtl_set_rx_tx_desc_registers(tp, ioaddr);
  1795. RTL_W8(ChipCmd, CmdTxEnb | CmdRxEnb);
  1796. rtl_set_rx_tx_config_registers(tp);
  1797. RTL_W8(Cfg9346, Cfg9346_Lock);
  1798. RTL_R8(IntrMask);
  1799. RTL_W32(RxMissed, 0);
  1800. rtl_set_rx_mode(dev);
  1801. RTL_W8(ChipCmd, CmdTxEnb | CmdRxEnb);
  1802. RTL_W16(MultiIntr, RTL_R16(MultiIntr) & 0xf000);
  1803. RTL_W16(IntrMask, tp->intr_event);
  1804. }
  1805. static int rtl8169_change_mtu(struct net_device *dev, int new_mtu)
  1806. {
  1807. struct rtl8169_private *tp = netdev_priv(dev);
  1808. int ret = 0;
  1809. if (new_mtu < ETH_ZLEN || new_mtu > SafeMtu)
  1810. return -EINVAL;
  1811. dev->mtu = new_mtu;
  1812. if (!netif_running(dev))
  1813. goto out;
  1814. rtl8169_down(dev);
  1815. rtl8169_set_rxbufsize(tp, dev);
  1816. ret = rtl8169_init_ring(dev);
  1817. if (ret < 0)
  1818. goto out;
  1819. #ifdef CONFIG_R8169_NAPI
  1820. napi_enable(&tp->napi);
  1821. #endif
  1822. rtl_hw_start(dev);
  1823. rtl8169_request_timer(dev);
  1824. out:
  1825. return ret;
  1826. }
  1827. static inline void rtl8169_make_unusable_by_asic(struct RxDesc *desc)
  1828. {
  1829. desc->addr = cpu_to_le64(0x0badbadbadbadbadull);
  1830. desc->opts1 &= ~cpu_to_le32(DescOwn | RsvdMask);
  1831. }
  1832. static void rtl8169_free_rx_skb(struct rtl8169_private *tp,
  1833. struct sk_buff **sk_buff, struct RxDesc *desc)
  1834. {
  1835. struct pci_dev *pdev = tp->pci_dev;
  1836. pci_unmap_single(pdev, le64_to_cpu(desc->addr), tp->rx_buf_sz,
  1837. PCI_DMA_FROMDEVICE);
  1838. dev_kfree_skb(*sk_buff);
  1839. *sk_buff = NULL;
  1840. rtl8169_make_unusable_by_asic(desc);
  1841. }
  1842. static inline void rtl8169_mark_to_asic(struct RxDesc *desc, u32 rx_buf_sz)
  1843. {
  1844. u32 eor = le32_to_cpu(desc->opts1) & RingEnd;
  1845. desc->opts1 = cpu_to_le32(DescOwn | eor | rx_buf_sz);
  1846. }
  1847. static inline void rtl8169_map_to_asic(struct RxDesc *desc, dma_addr_t mapping,
  1848. u32 rx_buf_sz)
  1849. {
  1850. desc->addr = cpu_to_le64(mapping);
  1851. wmb();
  1852. rtl8169_mark_to_asic(desc, rx_buf_sz);
  1853. }
  1854. static struct sk_buff *rtl8169_alloc_rx_skb(struct pci_dev *pdev,
  1855. struct net_device *dev,
  1856. struct RxDesc *desc, int rx_buf_sz,
  1857. unsigned int align)
  1858. {
  1859. struct sk_buff *skb;
  1860. dma_addr_t mapping;
  1861. unsigned int pad;
  1862. pad = align ? align : NET_IP_ALIGN;
  1863. skb = netdev_alloc_skb(dev, rx_buf_sz + pad);
  1864. if (!skb)
  1865. goto err_out;
  1866. skb_reserve(skb, align ? ((pad - 1) & (unsigned long)skb->data) : pad);
  1867. mapping = pci_map_single(pdev, skb->data, rx_buf_sz,
  1868. PCI_DMA_FROMDEVICE);
  1869. rtl8169_map_to_asic(desc, mapping, rx_buf_sz);
  1870. out:
  1871. return skb;
  1872. err_out:
  1873. rtl8169_make_unusable_by_asic(desc);
  1874. goto out;
  1875. }
  1876. static void rtl8169_rx_clear(struct rtl8169_private *tp)
  1877. {
  1878. unsigned int i;
  1879. for (i = 0; i < NUM_RX_DESC; i++) {
  1880. if (tp->Rx_skbuff[i]) {
  1881. rtl8169_free_rx_skb(tp, tp->Rx_skbuff + i,
  1882. tp->RxDescArray + i);
  1883. }
  1884. }
  1885. }
  1886. static u32 rtl8169_rx_fill(struct rtl8169_private *tp, struct net_device *dev,
  1887. u32 start, u32 end)
  1888. {
  1889. u32 cur;
  1890. for (cur = start; end - cur != 0; cur++) {
  1891. struct sk_buff *skb;
  1892. unsigned int i = cur % NUM_RX_DESC;
  1893. WARN_ON((s32)(end - cur) < 0);
  1894. if (tp->Rx_skbuff[i])
  1895. continue;
  1896. skb = rtl8169_alloc_rx_skb(tp->pci_dev, dev,
  1897. tp->RxDescArray + i,
  1898. tp->rx_buf_sz, tp->align);
  1899. if (!skb)
  1900. break;
  1901. tp->Rx_skbuff[i] = skb;
  1902. }
  1903. return cur - start;
  1904. }
  1905. static inline void rtl8169_mark_as_last_descriptor(struct RxDesc *desc)
  1906. {
  1907. desc->opts1 |= cpu_to_le32(RingEnd);
  1908. }
  1909. static void rtl8169_init_ring_indexes(struct rtl8169_private *tp)
  1910. {
  1911. tp->dirty_tx = tp->dirty_rx = tp->cur_tx = tp->cur_rx = 0;
  1912. }
  1913. static int rtl8169_init_ring(struct net_device *dev)
  1914. {
  1915. struct rtl8169_private *tp = netdev_priv(dev);
  1916. rtl8169_init_ring_indexes(tp);
  1917. memset(tp->tx_skb, 0x0, NUM_TX_DESC * sizeof(struct ring_info));
  1918. memset(tp->Rx_skbuff, 0x0, NUM_RX_DESC * sizeof(struct sk_buff *));
  1919. if (rtl8169_rx_fill(tp, dev, 0, NUM_RX_DESC) != NUM_RX_DESC)
  1920. goto err_out;
  1921. rtl8169_mark_as_last_descriptor(tp->RxDescArray + NUM_RX_DESC - 1);
  1922. return 0;
  1923. err_out:
  1924. rtl8169_rx_clear(tp);
  1925. return -ENOMEM;
  1926. }
  1927. static void rtl8169_unmap_tx_skb(struct pci_dev *pdev, struct ring_info *tx_skb,
  1928. struct TxDesc *desc)
  1929. {
  1930. unsigned int len = tx_skb->len;
  1931. pci_unmap_single(pdev, le64_to_cpu(desc->addr), len, PCI_DMA_TODEVICE);
  1932. desc->opts1 = 0x00;
  1933. desc->opts2 = 0x00;
  1934. desc->addr = 0x00;
  1935. tx_skb->len = 0;
  1936. }
  1937. static void rtl8169_tx_clear(struct rtl8169_private *tp)
  1938. {
  1939. unsigned int i;
  1940. for (i = tp->dirty_tx; i < tp->dirty_tx + NUM_TX_DESC; i++) {
  1941. unsigned int entry = i % NUM_TX_DESC;
  1942. struct ring_info *tx_skb = tp->tx_skb + entry;
  1943. unsigned int len = tx_skb->len;
  1944. if (len) {
  1945. struct sk_buff *skb = tx_skb->skb;
  1946. rtl8169_unmap_tx_skb(tp->pci_dev, tx_skb,
  1947. tp->TxDescArray + entry);
  1948. if (skb) {
  1949. dev_kfree_skb(skb);
  1950. tx_skb->skb = NULL;
  1951. }
  1952. tp->dev->stats.tx_dropped++;
  1953. }
  1954. }
  1955. tp->cur_tx = tp->dirty_tx = 0;
  1956. }
  1957. static void rtl8169_schedule_work(struct net_device *dev, work_func_t task)
  1958. {
  1959. struct rtl8169_private *tp = netdev_priv(dev);
  1960. PREPARE_DELAYED_WORK(&tp->task, task);
  1961. schedule_delayed_work(&tp->task, 4);
  1962. }
  1963. static void rtl8169_wait_for_quiescence(struct net_device *dev)
  1964. {
  1965. struct rtl8169_private *tp = netdev_priv(dev);
  1966. void __iomem *ioaddr = tp->mmio_addr;
  1967. synchronize_irq(dev->irq);
  1968. /* Wait for any pending NAPI task to complete */
  1969. #ifdef CONFIG_R8169_NAPI
  1970. napi_disable(&tp->napi);
  1971. #endif
  1972. rtl8169_irq_mask_and_ack(ioaddr);
  1973. #ifdef CONFIG_R8169_NAPI
  1974. tp->intr_mask = 0xffff;
  1975. RTL_W16(IntrMask, tp->intr_event);
  1976. napi_enable(&tp->napi);
  1977. #endif
  1978. }
  1979. static void rtl8169_reinit_task(struct work_struct *work)
  1980. {
  1981. struct rtl8169_private *tp =
  1982. container_of(work, struct rtl8169_private, task.work);
  1983. struct net_device *dev = tp->dev;
  1984. int ret;
  1985. rtnl_lock();
  1986. if (!netif_running(dev))
  1987. goto out_unlock;
  1988. rtl8169_wait_for_quiescence(dev);
  1989. rtl8169_close(dev);
  1990. ret = rtl8169_open(dev);
  1991. if (unlikely(ret < 0)) {
  1992. if (net_ratelimit() && netif_msg_drv(tp)) {
  1993. printk(KERN_ERR PFX "%s: reinit failure (status = %d)."
  1994. " Rescheduling.\n", dev->name, ret);
  1995. }
  1996. rtl8169_schedule_work(dev, rtl8169_reinit_task);
  1997. }
  1998. out_unlock:
  1999. rtnl_unlock();
  2000. }
  2001. static void rtl8169_reset_task(struct work_struct *work)
  2002. {
  2003. struct rtl8169_private *tp =
  2004. container_of(work, struct rtl8169_private, task.work);
  2005. struct net_device *dev = tp->dev;
  2006. rtnl_lock();
  2007. if (!netif_running(dev))
  2008. goto out_unlock;
  2009. rtl8169_wait_for_quiescence(dev);
  2010. rtl8169_rx_interrupt(dev, tp, tp->mmio_addr, ~(u32)0);
  2011. rtl8169_tx_clear(tp);
  2012. if (tp->dirty_rx == tp->cur_rx) {
  2013. rtl8169_init_ring_indexes(tp);
  2014. rtl_hw_start(dev);
  2015. netif_wake_queue(dev);
  2016. rtl8169_check_link_status(dev, tp, tp->mmio_addr);
  2017. } else {
  2018. if (net_ratelimit() && netif_msg_intr(tp)) {
  2019. printk(KERN_EMERG PFX "%s: Rx buffers shortage\n",
  2020. dev->name);
  2021. }
  2022. rtl8169_schedule_work(dev, rtl8169_reset_task);
  2023. }
  2024. out_unlock:
  2025. rtnl_unlock();
  2026. }
  2027. static void rtl8169_tx_timeout(struct net_device *dev)
  2028. {
  2029. struct rtl8169_private *tp = netdev_priv(dev);
  2030. rtl8169_hw_reset(tp->mmio_addr);
  2031. /* Let's wait a bit while any (async) irq lands on */
  2032. rtl8169_schedule_work(dev, rtl8169_reset_task);
  2033. }
  2034. static int rtl8169_xmit_frags(struct rtl8169_private *tp, struct sk_buff *skb,
  2035. u32 opts1)
  2036. {
  2037. struct skb_shared_info *info = skb_shinfo(skb);
  2038. unsigned int cur_frag, entry;
  2039. struct TxDesc * uninitialized_var(txd);
  2040. entry = tp->cur_tx;
  2041. for (cur_frag = 0; cur_frag < info->nr_frags; cur_frag++) {
  2042. skb_frag_t *frag = info->frags + cur_frag;
  2043. dma_addr_t mapping;
  2044. u32 status, len;
  2045. void *addr;
  2046. entry = (entry + 1) % NUM_TX_DESC;
  2047. txd = tp->TxDescArray + entry;
  2048. len = frag->size;
  2049. addr = ((void *) page_address(frag->page)) + frag->page_offset;
  2050. mapping = pci_map_single(tp->pci_dev, addr, len, PCI_DMA_TODEVICE);
  2051. /* anti gcc 2.95.3 bugware (sic) */
  2052. status = opts1 | len | (RingEnd * !((entry + 1) % NUM_TX_DESC));
  2053. txd->opts1 = cpu_to_le32(status);
  2054. txd->addr = cpu_to_le64(mapping);
  2055. tp->tx_skb[entry].len = len;
  2056. }
  2057. if (cur_frag) {
  2058. tp->tx_skb[entry].skb = skb;
  2059. txd->opts1 |= cpu_to_le32(LastFrag);
  2060. }
  2061. return cur_frag;
  2062. }
  2063. static inline u32 rtl8169_tso_csum(struct sk_buff *skb, struct net_device *dev)
  2064. {
  2065. if (dev->features & NETIF_F_TSO) {
  2066. u32 mss = skb_shinfo(skb)->gso_size;
  2067. if (mss)
  2068. return LargeSend | ((mss & MSSMask) << MSSShift);
  2069. }
  2070. if (skb->ip_summed == CHECKSUM_PARTIAL) {
  2071. const struct iphdr *ip = ip_hdr(skb);
  2072. if (ip->protocol == IPPROTO_TCP)
  2073. return IPCS | TCPCS;
  2074. else if (ip->protocol == IPPROTO_UDP)
  2075. return IPCS | UDPCS;
  2076. WARN_ON(1); /* we need a WARN() */
  2077. }
  2078. return 0;
  2079. }
  2080. static int rtl8169_start_xmit(struct sk_buff *skb, struct net_device *dev)
  2081. {
  2082. struct rtl8169_private *tp = netdev_priv(dev);
  2083. unsigned int frags, entry = tp->cur_tx % NUM_TX_DESC;
  2084. struct TxDesc *txd = tp->TxDescArray + entry;
  2085. void __iomem *ioaddr = tp->mmio_addr;
  2086. dma_addr_t mapping;
  2087. u32 status, len;
  2088. u32 opts1;
  2089. int ret = NETDEV_TX_OK;
  2090. if (unlikely(TX_BUFFS_AVAIL(tp) < skb_shinfo(skb)->nr_frags)) {
  2091. if (netif_msg_drv(tp)) {
  2092. printk(KERN_ERR
  2093. "%s: BUG! Tx Ring full when queue awake!\n",
  2094. dev->name);
  2095. }
  2096. goto err_stop;
  2097. }
  2098. if (unlikely(le32_to_cpu(txd->opts1) & DescOwn))
  2099. goto err_stop;
  2100. opts1 = DescOwn | rtl8169_tso_csum(skb, dev);
  2101. frags = rtl8169_xmit_frags(tp, skb, opts1);
  2102. if (frags) {
  2103. len = skb_headlen(skb);
  2104. opts1 |= FirstFrag;
  2105. } else {
  2106. len = skb->len;
  2107. if (unlikely(len < ETH_ZLEN)) {
  2108. if (skb_padto(skb, ETH_ZLEN))
  2109. goto err_update_stats;
  2110. len = ETH_ZLEN;
  2111. }
  2112. opts1 |= FirstFrag | LastFrag;
  2113. tp->tx_skb[entry].skb = skb;
  2114. }
  2115. mapping = pci_map_single(tp->pci_dev, skb->data, len, PCI_DMA_TODEVICE);
  2116. tp->tx_skb[entry].len = len;
  2117. txd->addr = cpu_to_le64(mapping);
  2118. txd->opts2 = cpu_to_le32(rtl8169_tx_vlan_tag(tp, skb));
  2119. wmb();
  2120. /* anti gcc 2.95.3 bugware (sic) */
  2121. status = opts1 | len | (RingEnd * !((entry + 1) % NUM_TX_DESC));
  2122. txd->opts1 = cpu_to_le32(status);
  2123. dev->trans_start = jiffies;
  2124. tp->cur_tx += frags + 1;
  2125. smp_wmb();
  2126. RTL_W8(TxPoll, NPQ); /* set polling bit */
  2127. if (TX_BUFFS_AVAIL(tp) < MAX_SKB_FRAGS) {
  2128. netif_stop_queue(dev);
  2129. smp_rmb();
  2130. if (TX_BUFFS_AVAIL(tp) >= MAX_SKB_FRAGS)
  2131. netif_wake_queue(dev);
  2132. }
  2133. out:
  2134. return ret;
  2135. err_stop:
  2136. netif_stop_queue(dev);
  2137. ret = NETDEV_TX_BUSY;
  2138. err_update_stats:
  2139. dev->stats.tx_dropped++;
  2140. goto out;
  2141. }
  2142. static void rtl8169_pcierr_interrupt(struct net_device *dev)
  2143. {
  2144. struct rtl8169_private *tp = netdev_priv(dev);
  2145. struct pci_dev *pdev = tp->pci_dev;
  2146. void __iomem *ioaddr = tp->mmio_addr;
  2147. u16 pci_status, pci_cmd;
  2148. pci_read_config_word(pdev, PCI_COMMAND, &pci_cmd);
  2149. pci_read_config_word(pdev, PCI_STATUS, &pci_status);
  2150. if (netif_msg_intr(tp)) {
  2151. printk(KERN_ERR
  2152. "%s: PCI error (cmd = 0x%04x, status = 0x%04x).\n",
  2153. dev->name, pci_cmd, pci_status);
  2154. }
  2155. /*
  2156. * The recovery sequence below admits a very elaborated explanation:
  2157. * - it seems to work;
  2158. * - I did not see what else could be done;
  2159. * - it makes iop3xx happy.
  2160. *
  2161. * Feel free to adjust to your needs.
  2162. */
  2163. if (pdev->broken_parity_status)
  2164. pci_cmd &= ~PCI_COMMAND_PARITY;
  2165. else
  2166. pci_cmd |= PCI_COMMAND_SERR | PCI_COMMAND_PARITY;
  2167. pci_write_config_word(pdev, PCI_COMMAND, pci_cmd);
  2168. pci_write_config_word(pdev, PCI_STATUS,
  2169. pci_status & (PCI_STATUS_DETECTED_PARITY |
  2170. PCI_STATUS_SIG_SYSTEM_ERROR | PCI_STATUS_REC_MASTER_ABORT |
  2171. PCI_STATUS_REC_TARGET_ABORT | PCI_STATUS_SIG_TARGET_ABORT));
  2172. /* The infamous DAC f*ckup only happens at boot time */
  2173. if ((tp->cp_cmd & PCIDAC) && !tp->dirty_rx && !tp->cur_rx) {
  2174. if (netif_msg_intr(tp))
  2175. printk(KERN_INFO "%s: disabling PCI DAC.\n", dev->name);
  2176. tp->cp_cmd &= ~PCIDAC;
  2177. RTL_W16(CPlusCmd, tp->cp_cmd);
  2178. dev->features &= ~NETIF_F_HIGHDMA;
  2179. }
  2180. rtl8169_hw_reset(ioaddr);
  2181. rtl8169_schedule_work(dev, rtl8169_reinit_task);
  2182. }
  2183. static void rtl8169_tx_interrupt(struct net_device *dev,
  2184. struct rtl8169_private *tp,
  2185. void __iomem *ioaddr)
  2186. {
  2187. unsigned int dirty_tx, tx_left;
  2188. dirty_tx = tp->dirty_tx;
  2189. smp_rmb();
  2190. tx_left = tp->cur_tx - dirty_tx;
  2191. while (tx_left > 0) {
  2192. unsigned int entry = dirty_tx % NUM_TX_DESC;
  2193. struct ring_info *tx_skb = tp->tx_skb + entry;
  2194. u32 len = tx_skb->len;
  2195. u32 status;
  2196. rmb();
  2197. status = le32_to_cpu(tp->TxDescArray[entry].opts1);
  2198. if (status & DescOwn)
  2199. break;
  2200. dev->stats.tx_bytes += len;
  2201. dev->stats.tx_packets++;
  2202. rtl8169_unmap_tx_skb(tp->pci_dev, tx_skb, tp->TxDescArray + entry);
  2203. if (status & LastFrag) {
  2204. dev_kfree_skb_irq(tx_skb->skb);
  2205. tx_skb->skb = NULL;
  2206. }
  2207. dirty_tx++;
  2208. tx_left--;
  2209. }
  2210. if (tp->dirty_tx != dirty_tx) {
  2211. tp->dirty_tx = dirty_tx;
  2212. smp_wmb();
  2213. if (netif_queue_stopped(dev) &&
  2214. (TX_BUFFS_AVAIL(tp) >= MAX_SKB_FRAGS)) {
  2215. netif_wake_queue(dev);
  2216. }
  2217. /*
  2218. * 8168 hack: TxPoll requests are lost when the Tx packets are
  2219. * too close. Let's kick an extra TxPoll request when a burst
  2220. * of start_xmit activity is detected (if it is not detected,
  2221. * it is slow enough). -- FR
  2222. */
  2223. smp_rmb();
  2224. if (tp->cur_tx != dirty_tx)
  2225. RTL_W8(TxPoll, NPQ);
  2226. }
  2227. }
  2228. static inline int rtl8169_fragmented_frame(u32 status)
  2229. {
  2230. return (status & (FirstFrag | LastFrag)) != (FirstFrag | LastFrag);
  2231. }
  2232. static inline void rtl8169_rx_csum(struct sk_buff *skb, struct RxDesc *desc)
  2233. {
  2234. u32 opts1 = le32_to_cpu(desc->opts1);
  2235. u32 status = opts1 & RxProtoMask;
  2236. if (((status == RxProtoTCP) && !(opts1 & TCPFail)) ||
  2237. ((status == RxProtoUDP) && !(opts1 & UDPFail)) ||
  2238. ((status == RxProtoIP) && !(opts1 & IPFail)))
  2239. skb->ip_summed = CHECKSUM_UNNECESSARY;
  2240. else
  2241. skb->ip_summed = CHECKSUM_NONE;
  2242. }
  2243. static inline bool rtl8169_try_rx_copy(struct sk_buff **sk_buff,
  2244. struct rtl8169_private *tp, int pkt_size,
  2245. dma_addr_t addr)
  2246. {
  2247. struct sk_buff *skb;
  2248. bool done = false;
  2249. if (pkt_size >= rx_copybreak)
  2250. goto out;
  2251. skb = netdev_alloc_skb(tp->dev, pkt_size + NET_IP_ALIGN);
  2252. if (!skb)
  2253. goto out;
  2254. pci_dma_sync_single_for_cpu(tp->pci_dev, addr, pkt_size,
  2255. PCI_DMA_FROMDEVICE);
  2256. skb_reserve(skb, NET_IP_ALIGN);
  2257. skb_copy_from_linear_data(*sk_buff, skb->data, pkt_size);
  2258. *sk_buff = skb;
  2259. done = true;
  2260. out:
  2261. return done;
  2262. }
  2263. static int rtl8169_rx_interrupt(struct net_device *dev,
  2264. struct rtl8169_private *tp,
  2265. void __iomem *ioaddr, u32 budget)
  2266. {
  2267. unsigned int cur_rx, rx_left;
  2268. unsigned int delta, count;
  2269. cur_rx = tp->cur_rx;
  2270. rx_left = NUM_RX_DESC + tp->dirty_rx - cur_rx;
  2271. rx_left = rtl8169_rx_quota(rx_left, budget);
  2272. for (; rx_left > 0; rx_left--, cur_rx++) {
  2273. unsigned int entry = cur_rx % NUM_RX_DESC;
  2274. struct RxDesc *desc = tp->RxDescArray + entry;
  2275. u32 status;
  2276. rmb();
  2277. status = le32_to_cpu(desc->opts1);
  2278. if (status & DescOwn)
  2279. break;
  2280. if (unlikely(status & RxRES)) {
  2281. if (netif_msg_rx_err(tp)) {
  2282. printk(KERN_INFO
  2283. "%s: Rx ERROR. status = %08x\n",
  2284. dev->name, status);
  2285. }
  2286. dev->stats.rx_errors++;
  2287. if (status & (RxRWT | RxRUNT))
  2288. dev->stats.rx_length_errors++;
  2289. if (status & RxCRC)
  2290. dev->stats.rx_crc_errors++;
  2291. if (status & RxFOVF) {
  2292. rtl8169_schedule_work(dev, rtl8169_reset_task);
  2293. dev->stats.rx_fifo_errors++;
  2294. }
  2295. rtl8169_mark_to_asic(desc, tp->rx_buf_sz);
  2296. } else {
  2297. struct sk_buff *skb = tp->Rx_skbuff[entry];
  2298. dma_addr_t addr = le64_to_cpu(desc->addr);
  2299. int pkt_size = (status & 0x00001FFF) - 4;
  2300. struct pci_dev *pdev = tp->pci_dev;
  2301. /*
  2302. * The driver does not support incoming fragmented
  2303. * frames. They are seen as a symptom of over-mtu
  2304. * sized frames.
  2305. */
  2306. if (unlikely(rtl8169_fragmented_frame(status))) {
  2307. dev->stats.rx_dropped++;
  2308. dev->stats.rx_length_errors++;
  2309. rtl8169_mark_to_asic(desc, tp->rx_buf_sz);
  2310. continue;
  2311. }
  2312. rtl8169_rx_csum(skb, desc);
  2313. if (rtl8169_try_rx_copy(&skb, tp, pkt_size, addr)) {
  2314. pci_dma_sync_single_for_device(pdev, addr,
  2315. pkt_size, PCI_DMA_FROMDEVICE);
  2316. rtl8169_mark_to_asic(desc, tp->rx_buf_sz);
  2317. } else {
  2318. pci_unmap_single(pdev, addr, pkt_size,
  2319. PCI_DMA_FROMDEVICE);
  2320. tp->Rx_skbuff[entry] = NULL;
  2321. }
  2322. skb_put(skb, pkt_size);
  2323. skb->protocol = eth_type_trans(skb, dev);
  2324. if (rtl8169_rx_vlan_skb(tp, desc, skb) < 0)
  2325. rtl8169_rx_skb(skb);
  2326. dev->last_rx = jiffies;
  2327. dev->stats.rx_bytes += pkt_size;
  2328. dev->stats.rx_packets++;
  2329. }
  2330. /* Work around for AMD plateform. */
  2331. if ((desc->opts2 & cpu_to_le32(0xfffe000)) &&
  2332. (tp->mac_version == RTL_GIGA_MAC_VER_05)) {
  2333. desc->opts2 = 0;
  2334. cur_rx++;
  2335. }
  2336. }
  2337. count = cur_rx - tp->cur_rx;
  2338. tp->cur_rx = cur_rx;
  2339. delta = rtl8169_rx_fill(tp, dev, tp->dirty_rx, tp->cur_rx);
  2340. if (!delta && count && netif_msg_intr(tp))
  2341. printk(KERN_INFO "%s: no Rx buffer allocated\n", dev->name);
  2342. tp->dirty_rx += delta;
  2343. /*
  2344. * FIXME: until there is periodic timer to try and refill the ring,
  2345. * a temporary shortage may definitely kill the Rx process.
  2346. * - disable the asic to try and avoid an overflow and kick it again
  2347. * after refill ?
  2348. * - how do others driver handle this condition (Uh oh...).
  2349. */
  2350. if ((tp->dirty_rx + NUM_RX_DESC == tp->cur_rx) && netif_msg_intr(tp))
  2351. printk(KERN_EMERG "%s: Rx buffers exhausted\n", dev->name);
  2352. return count;
  2353. }
  2354. static irqreturn_t rtl8169_interrupt(int irq, void *dev_instance)
  2355. {
  2356. struct net_device *dev = dev_instance;
  2357. struct rtl8169_private *tp = netdev_priv(dev);
  2358. int boguscnt = max_interrupt_work;
  2359. void __iomem *ioaddr = tp->mmio_addr;
  2360. int status;
  2361. int handled = 0;
  2362. do {
  2363. status = RTL_R16(IntrStatus);
  2364. /* hotplug/major error/no more work/shared irq */
  2365. if ((status == 0xFFFF) || !status)
  2366. break;
  2367. handled = 1;
  2368. if (unlikely(!netif_running(dev))) {
  2369. rtl8169_asic_down(ioaddr);
  2370. goto out;
  2371. }
  2372. status &= tp->intr_mask;
  2373. RTL_W16(IntrStatus,
  2374. (status & RxFIFOOver) ? (status | RxOverflow) : status);
  2375. if (!(status & tp->intr_event))
  2376. break;
  2377. /* Work around for rx fifo overflow */
  2378. if (unlikely(status & RxFIFOOver) &&
  2379. (tp->mac_version == RTL_GIGA_MAC_VER_11)) {
  2380. netif_stop_queue(dev);
  2381. rtl8169_tx_timeout(dev);
  2382. break;
  2383. }
  2384. if (unlikely(status & SYSErr)) {
  2385. rtl8169_pcierr_interrupt(dev);
  2386. break;
  2387. }
  2388. if (status & LinkChg)
  2389. rtl8169_check_link_status(dev, tp, ioaddr);
  2390. #ifdef CONFIG_R8169_NAPI
  2391. if (status & tp->napi_event) {
  2392. RTL_W16(IntrMask, tp->intr_event & ~tp->napi_event);
  2393. tp->intr_mask = ~tp->napi_event;
  2394. if (likely(netif_rx_schedule_prep(dev, &tp->napi)))
  2395. __netif_rx_schedule(dev, &tp->napi);
  2396. else if (netif_msg_intr(tp)) {
  2397. printk(KERN_INFO "%s: interrupt %04x in poll\n",
  2398. dev->name, status);
  2399. }
  2400. }
  2401. break;
  2402. #else
  2403. /* Rx interrupt */
  2404. if (status & (RxOK | RxOverflow | RxFIFOOver))
  2405. rtl8169_rx_interrupt(dev, tp, ioaddr, ~(u32)0);
  2406. /* Tx interrupt */
  2407. if (status & (TxOK | TxErr))
  2408. rtl8169_tx_interrupt(dev, tp, ioaddr);
  2409. #endif
  2410. boguscnt--;
  2411. } while (boguscnt > 0);
  2412. if (boguscnt <= 0) {
  2413. if (netif_msg_intr(tp) && net_ratelimit() ) {
  2414. printk(KERN_WARNING
  2415. "%s: Too much work at interrupt!\n", dev->name);
  2416. }
  2417. /* Clear all interrupt sources. */
  2418. RTL_W16(IntrStatus, 0xffff);
  2419. }
  2420. out:
  2421. return IRQ_RETVAL(handled);
  2422. }
  2423. #ifdef CONFIG_R8169_NAPI
  2424. static int rtl8169_poll(struct napi_struct *napi, int budget)
  2425. {
  2426. struct rtl8169_private *tp = container_of(napi, struct rtl8169_private, napi);
  2427. struct net_device *dev = tp->dev;
  2428. void __iomem *ioaddr = tp->mmio_addr;
  2429. int work_done;
  2430. work_done = rtl8169_rx_interrupt(dev, tp, ioaddr, (u32) budget);
  2431. rtl8169_tx_interrupt(dev, tp, ioaddr);
  2432. if (work_done < budget) {
  2433. netif_rx_complete(dev, napi);
  2434. tp->intr_mask = 0xffff;
  2435. /*
  2436. * 20040426: the barrier is not strictly required but the
  2437. * behavior of the irq handler could be less predictable
  2438. * without it. Btw, the lack of flush for the posted pci
  2439. * write is safe - FR
  2440. */
  2441. smp_wmb();
  2442. RTL_W16(IntrMask, tp->intr_event);
  2443. }
  2444. return work_done;
  2445. }
  2446. #endif
  2447. static void rtl8169_down(struct net_device *dev)
  2448. {
  2449. struct rtl8169_private *tp = netdev_priv(dev);
  2450. void __iomem *ioaddr = tp->mmio_addr;
  2451. unsigned int intrmask;
  2452. rtl8169_delete_timer(dev);
  2453. netif_stop_queue(dev);
  2454. #ifdef CONFIG_R8169_NAPI
  2455. napi_disable(&tp->napi);
  2456. #endif
  2457. core_down:
  2458. spin_lock_irq(&tp->lock);
  2459. rtl8169_asic_down(ioaddr);
  2460. /* Update the error counts. */
  2461. dev->stats.rx_missed_errors += RTL_R32(RxMissed);
  2462. RTL_W32(RxMissed, 0);
  2463. spin_unlock_irq(&tp->lock);
  2464. synchronize_irq(dev->irq);
  2465. /* Give a racing hard_start_xmit a few cycles to complete. */
  2466. synchronize_sched(); /* FIXME: should this be synchronize_irq()? */
  2467. /*
  2468. * And now for the 50k$ question: are IRQ disabled or not ?
  2469. *
  2470. * Two paths lead here:
  2471. * 1) dev->close
  2472. * -> netif_running() is available to sync the current code and the
  2473. * IRQ handler. See rtl8169_interrupt for details.
  2474. * 2) dev->change_mtu
  2475. * -> rtl8169_poll can not be issued again and re-enable the
  2476. * interruptions. Let's simply issue the IRQ down sequence again.
  2477. *
  2478. * No loop if hotpluged or major error (0xffff).
  2479. */
  2480. intrmask = RTL_R16(IntrMask);
  2481. if (intrmask && (intrmask != 0xffff))
  2482. goto core_down;
  2483. rtl8169_tx_clear(tp);
  2484. rtl8169_rx_clear(tp);
  2485. }
  2486. static int rtl8169_close(struct net_device *dev)
  2487. {
  2488. struct rtl8169_private *tp = netdev_priv(dev);
  2489. struct pci_dev *pdev = tp->pci_dev;
  2490. rtl8169_down(dev);
  2491. free_irq(dev->irq, dev);
  2492. pci_free_consistent(pdev, R8169_RX_RING_BYTES, tp->RxDescArray,
  2493. tp->RxPhyAddr);
  2494. pci_free_consistent(pdev, R8169_TX_RING_BYTES, tp->TxDescArray,
  2495. tp->TxPhyAddr);
  2496. tp->TxDescArray = NULL;
  2497. tp->RxDescArray = NULL;
  2498. return 0;
  2499. }
  2500. static void rtl_set_rx_mode(struct net_device *dev)
  2501. {
  2502. struct rtl8169_private *tp = netdev_priv(dev);
  2503. void __iomem *ioaddr = tp->mmio_addr;
  2504. unsigned long flags;
  2505. u32 mc_filter[2]; /* Multicast hash filter */
  2506. int rx_mode;
  2507. u32 tmp = 0;
  2508. if (dev->flags & IFF_PROMISC) {
  2509. /* Unconditionally log net taps. */
  2510. if (netif_msg_link(tp)) {
  2511. printk(KERN_NOTICE "%s: Promiscuous mode enabled.\n",
  2512. dev->name);
  2513. }
  2514. rx_mode =
  2515. AcceptBroadcast | AcceptMulticast | AcceptMyPhys |
  2516. AcceptAllPhys;
  2517. mc_filter[1] = mc_filter[0] = 0xffffffff;
  2518. } else if ((dev->mc_count > multicast_filter_limit)
  2519. || (dev->flags & IFF_ALLMULTI)) {
  2520. /* Too many to filter perfectly -- accept all multicasts. */
  2521. rx_mode = AcceptBroadcast | AcceptMulticast | AcceptMyPhys;
  2522. mc_filter[1] = mc_filter[0] = 0xffffffff;
  2523. } else {
  2524. struct dev_mc_list *mclist;
  2525. unsigned int i;
  2526. rx_mode = AcceptBroadcast | AcceptMyPhys;
  2527. mc_filter[1] = mc_filter[0] = 0;
  2528. for (i = 0, mclist = dev->mc_list; mclist && i < dev->mc_count;
  2529. i++, mclist = mclist->next) {
  2530. int bit_nr = ether_crc(ETH_ALEN, mclist->dmi_addr) >> 26;
  2531. mc_filter[bit_nr >> 5] |= 1 << (bit_nr & 31);
  2532. rx_mode |= AcceptMulticast;
  2533. }
  2534. }
  2535. spin_lock_irqsave(&tp->lock, flags);
  2536. tmp = rtl8169_rx_config | rx_mode |
  2537. (RTL_R32(RxConfig) & rtl_chip_info[tp->chipset].RxConfigMask);
  2538. if ((tp->mac_version == RTL_GIGA_MAC_VER_11) ||
  2539. (tp->mac_version == RTL_GIGA_MAC_VER_12) ||
  2540. (tp->mac_version == RTL_GIGA_MAC_VER_13) ||
  2541. (tp->mac_version == RTL_GIGA_MAC_VER_14) ||
  2542. (tp->mac_version == RTL_GIGA_MAC_VER_15) ||
  2543. (tp->mac_version == RTL_GIGA_MAC_VER_16) ||
  2544. (tp->mac_version == RTL_GIGA_MAC_VER_17)) {
  2545. mc_filter[0] = 0xffffffff;
  2546. mc_filter[1] = 0xffffffff;
  2547. }
  2548. RTL_W32(MAR0 + 0, mc_filter[0]);
  2549. RTL_W32(MAR0 + 4, mc_filter[1]);
  2550. RTL_W32(RxConfig, tmp);
  2551. spin_unlock_irqrestore(&tp->lock, flags);
  2552. }
  2553. /**
  2554. * rtl8169_get_stats - Get rtl8169 read/write statistics
  2555. * @dev: The Ethernet Device to get statistics for
  2556. *
  2557. * Get TX/RX statistics for rtl8169
  2558. */
  2559. static struct net_device_stats *rtl8169_get_stats(struct net_device *dev)
  2560. {
  2561. struct rtl8169_private *tp = netdev_priv(dev);
  2562. void __iomem *ioaddr = tp->mmio_addr;
  2563. unsigned long flags;
  2564. if (netif_running(dev)) {
  2565. spin_lock_irqsave(&tp->lock, flags);
  2566. dev->stats.rx_missed_errors += RTL_R32(RxMissed);
  2567. RTL_W32(RxMissed, 0);
  2568. spin_unlock_irqrestore(&tp->lock, flags);
  2569. }
  2570. return &dev->stats;
  2571. }
  2572. #ifdef CONFIG_PM
  2573. static int rtl8169_suspend(struct pci_dev *pdev, pm_message_t state)
  2574. {
  2575. struct net_device *dev = pci_get_drvdata(pdev);
  2576. struct rtl8169_private *tp = netdev_priv(dev);
  2577. void __iomem *ioaddr = tp->mmio_addr;
  2578. if (!netif_running(dev))
  2579. goto out_pci_suspend;
  2580. netif_device_detach(dev);
  2581. netif_stop_queue(dev);
  2582. spin_lock_irq(&tp->lock);
  2583. rtl8169_asic_down(ioaddr);
  2584. dev->stats.rx_missed_errors += RTL_R32(RxMissed);
  2585. RTL_W32(RxMissed, 0);
  2586. spin_unlock_irq(&tp->lock);
  2587. out_pci_suspend:
  2588. pci_save_state(pdev);
  2589. pci_enable_wake(pdev, pci_choose_state(pdev, state),
  2590. (tp->features & RTL_FEATURE_WOL) ? 1 : 0);
  2591. pci_set_power_state(pdev, pci_choose_state(pdev, state));
  2592. return 0;
  2593. }
  2594. static int rtl8169_resume(struct pci_dev *pdev)
  2595. {
  2596. struct net_device *dev = pci_get_drvdata(pdev);
  2597. pci_set_power_state(pdev, PCI_D0);
  2598. pci_restore_state(pdev);
  2599. pci_enable_wake(pdev, PCI_D0, 0);
  2600. if (!netif_running(dev))
  2601. goto out;
  2602. netif_device_attach(dev);
  2603. rtl8169_schedule_work(dev, rtl8169_reset_task);
  2604. out:
  2605. return 0;
  2606. }
  2607. #endif /* CONFIG_PM */
  2608. static struct pci_driver rtl8169_pci_driver = {
  2609. .name = MODULENAME,
  2610. .id_table = rtl8169_pci_tbl,
  2611. .probe = rtl8169_init_one,
  2612. .remove = __devexit_p(rtl8169_remove_one),
  2613. #ifdef CONFIG_PM
  2614. .suspend = rtl8169_suspend,
  2615. .resume = rtl8169_resume,
  2616. #endif
  2617. };
  2618. static int __init rtl8169_init_module(void)
  2619. {
  2620. return pci_register_driver(&rtl8169_pci_driver);
  2621. }
  2622. static void __exit rtl8169_cleanup_module(void)
  2623. {
  2624. pci_unregister_driver(&rtl8169_pci_driver);
  2625. }
  2626. module_init(rtl8169_init_module);
  2627. module_exit(rtl8169_cleanup_module);