netxen_nic_hw.c 32 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950951952953954955956957958959960961962963964965966967968969970971972973974975976977978979980981982983984985986987988989990991992993994995996997998999100010011002100310041005100610071008100910101011101210131014101510161017101810191020102110221023102410251026102710281029103010311032103310341035103610371038103910401041104210431044104510461047104810491050105110521053105410551056105710581059106010611062106310641065106610671068106910701071107210731074107510761077107810791080108110821083108410851086108710881089109010911092109310941095109610971098109911001101110211031104110511061107110811091110111111121113111411151116111711181119112011211122112311241125112611271128112911301131113211331134113511361137113811391140114111421143114411451146114711481149115011511152115311541155115611571158115911601161116211631164116511661167116811691170117111721173117411751176117711781179118011811182118311841185118611871188118911901191119211931194119511961197119811991200
  1. /*
  2. * Copyright (C) 2003 - 2006 NetXen, Inc.
  3. * All rights reserved.
  4. *
  5. * This program is free software; you can redistribute it and/or
  6. * modify it under the terms of the GNU General Public License
  7. * as published by the Free Software Foundation; either version 2
  8. * of the License, or (at your option) any later version.
  9. *
  10. * This program is distributed in the hope that it will be useful, but
  11. * WITHOUT ANY WARRANTY; without even the implied warranty of
  12. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  13. * GNU General Public License for more details.
  14. *
  15. * You should have received a copy of the GNU General Public License
  16. * along with this program; if not, write to the Free Software
  17. * Foundation, Inc., 59 Temple Place - Suite 330, Boston,
  18. * MA 02111-1307, USA.
  19. *
  20. * The full GNU General Public License is included in this distribution
  21. * in the file called LICENSE.
  22. *
  23. * Contact Information:
  24. * info@netxen.com
  25. * NetXen,
  26. * 3965 Freedom Circle, Fourth floor,
  27. * Santa Clara, CA 95054
  28. *
  29. *
  30. * Source file for NIC routines to access the Phantom hardware
  31. *
  32. */
  33. #include "netxen_nic.h"
  34. #include "netxen_nic_hw.h"
  35. #define DEFINE_GLOBAL_RECV_CRB
  36. #include "netxen_nic_phan_reg.h"
  37. #include <net/ip.h>
  38. struct netxen_recv_crb recv_crb_registers[] = {
  39. /*
  40. * Instance 0.
  41. */
  42. {
  43. /* rcv_desc_crb: */
  44. {
  45. {
  46. /* crb_rcv_producer_offset: */
  47. NETXEN_NIC_REG(0x100),
  48. /* crb_rcv_consumer_offset: */
  49. NETXEN_NIC_REG(0x104),
  50. /* crb_gloablrcv_ring: */
  51. NETXEN_NIC_REG(0x108),
  52. /* crb_rcv_ring_size */
  53. NETXEN_NIC_REG(0x10c),
  54. },
  55. /* Jumbo frames */
  56. {
  57. /* crb_rcv_producer_offset: */
  58. NETXEN_NIC_REG(0x110),
  59. /* crb_rcv_consumer_offset: */
  60. NETXEN_NIC_REG(0x114),
  61. /* crb_gloablrcv_ring: */
  62. NETXEN_NIC_REG(0x118),
  63. /* crb_rcv_ring_size */
  64. NETXEN_NIC_REG(0x11c),
  65. },
  66. /* LRO */
  67. {
  68. /* crb_rcv_producer_offset: */
  69. NETXEN_NIC_REG(0x120),
  70. /* crb_rcv_consumer_offset: */
  71. NETXEN_NIC_REG(0x124),
  72. /* crb_gloablrcv_ring: */
  73. NETXEN_NIC_REG(0x128),
  74. /* crb_rcv_ring_size */
  75. NETXEN_NIC_REG(0x12c),
  76. }
  77. },
  78. /* crb_rcvstatus_ring: */
  79. NETXEN_NIC_REG(0x130),
  80. /* crb_rcv_status_producer: */
  81. NETXEN_NIC_REG(0x134),
  82. /* crb_rcv_status_consumer: */
  83. NETXEN_NIC_REG(0x138),
  84. /* crb_rcvpeg_state: */
  85. NETXEN_NIC_REG(0x13c),
  86. /* crb_status_ring_size */
  87. NETXEN_NIC_REG(0x140),
  88. },
  89. /*
  90. * Instance 1,
  91. */
  92. {
  93. /* rcv_desc_crb: */
  94. {
  95. {
  96. /* crb_rcv_producer_offset: */
  97. NETXEN_NIC_REG(0x144),
  98. /* crb_rcv_consumer_offset: */
  99. NETXEN_NIC_REG(0x148),
  100. /* crb_globalrcv_ring: */
  101. NETXEN_NIC_REG(0x14c),
  102. /* crb_rcv_ring_size */
  103. NETXEN_NIC_REG(0x150),
  104. },
  105. /* Jumbo frames */
  106. {
  107. /* crb_rcv_producer_offset: */
  108. NETXEN_NIC_REG(0x154),
  109. /* crb_rcv_consumer_offset: */
  110. NETXEN_NIC_REG(0x158),
  111. /* crb_globalrcv_ring: */
  112. NETXEN_NIC_REG(0x15c),
  113. /* crb_rcv_ring_size */
  114. NETXEN_NIC_REG(0x160),
  115. },
  116. /* LRO */
  117. {
  118. /* crb_rcv_producer_offset: */
  119. NETXEN_NIC_REG(0x164),
  120. /* crb_rcv_consumer_offset: */
  121. NETXEN_NIC_REG(0x168),
  122. /* crb_globalrcv_ring: */
  123. NETXEN_NIC_REG(0x16c),
  124. /* crb_rcv_ring_size */
  125. NETXEN_NIC_REG(0x170),
  126. }
  127. },
  128. /* crb_rcvstatus_ring: */
  129. NETXEN_NIC_REG(0x174),
  130. /* crb_rcv_status_producer: */
  131. NETXEN_NIC_REG(0x178),
  132. /* crb_rcv_status_consumer: */
  133. NETXEN_NIC_REG(0x17c),
  134. /* crb_rcvpeg_state: */
  135. NETXEN_NIC_REG(0x180),
  136. /* crb_status_ring_size */
  137. NETXEN_NIC_REG(0x184),
  138. },
  139. /*
  140. * Instance 2,
  141. */
  142. {
  143. {
  144. {
  145. /* crb_rcv_producer_offset: */
  146. NETXEN_NIC_REG(0x1d8),
  147. /* crb_rcv_consumer_offset: */
  148. NETXEN_NIC_REG(0x1dc),
  149. /* crb_gloablrcv_ring: */
  150. NETXEN_NIC_REG(0x1f0),
  151. /* crb_rcv_ring_size */
  152. NETXEN_NIC_REG(0x1f4),
  153. },
  154. /* Jumbo frames */
  155. {
  156. /* crb_rcv_producer_offset: */
  157. NETXEN_NIC_REG(0x1f8),
  158. /* crb_rcv_consumer_offset: */
  159. NETXEN_NIC_REG(0x1fc),
  160. /* crb_gloablrcv_ring: */
  161. NETXEN_NIC_REG(0x200),
  162. /* crb_rcv_ring_size */
  163. NETXEN_NIC_REG(0x204),
  164. },
  165. /* LRO */
  166. {
  167. /* crb_rcv_producer_offset: */
  168. NETXEN_NIC_REG(0x208),
  169. /* crb_rcv_consumer_offset: */
  170. NETXEN_NIC_REG(0x20c),
  171. /* crb_gloablrcv_ring: */
  172. NETXEN_NIC_REG(0x210),
  173. /* crb_rcv_ring_size */
  174. NETXEN_NIC_REG(0x214),
  175. }
  176. },
  177. /* crb_rcvstatus_ring: */
  178. NETXEN_NIC_REG(0x218),
  179. /* crb_rcv_status_producer: */
  180. NETXEN_NIC_REG(0x21c),
  181. /* crb_rcv_status_consumer: */
  182. NETXEN_NIC_REG(0x220),
  183. /* crb_rcvpeg_state: */
  184. NETXEN_NIC_REG(0x224),
  185. /* crb_status_ring_size */
  186. NETXEN_NIC_REG(0x228),
  187. },
  188. /*
  189. * Instance 3,
  190. */
  191. {
  192. {
  193. {
  194. /* crb_rcv_producer_offset: */
  195. NETXEN_NIC_REG(0x22c),
  196. /* crb_rcv_consumer_offset: */
  197. NETXEN_NIC_REG(0x230),
  198. /* crb_gloablrcv_ring: */
  199. NETXEN_NIC_REG(0x234),
  200. /* crb_rcv_ring_size */
  201. NETXEN_NIC_REG(0x238),
  202. },
  203. /* Jumbo frames */
  204. {
  205. /* crb_rcv_producer_offset: */
  206. NETXEN_NIC_REG(0x23c),
  207. /* crb_rcv_consumer_offset: */
  208. NETXEN_NIC_REG(0x240),
  209. /* crb_gloablrcv_ring: */
  210. NETXEN_NIC_REG(0x244),
  211. /* crb_rcv_ring_size */
  212. NETXEN_NIC_REG(0x248),
  213. },
  214. /* LRO */
  215. {
  216. /* crb_rcv_producer_offset: */
  217. NETXEN_NIC_REG(0x24c),
  218. /* crb_rcv_consumer_offset: */
  219. NETXEN_NIC_REG(0x250),
  220. /* crb_gloablrcv_ring: */
  221. NETXEN_NIC_REG(0x254),
  222. /* crb_rcv_ring_size */
  223. NETXEN_NIC_REG(0x258),
  224. }
  225. },
  226. /* crb_rcvstatus_ring: */
  227. NETXEN_NIC_REG(0x25c),
  228. /* crb_rcv_status_producer: */
  229. NETXEN_NIC_REG(0x260),
  230. /* crb_rcv_status_consumer: */
  231. NETXEN_NIC_REG(0x264),
  232. /* crb_rcvpeg_state: */
  233. NETXEN_NIC_REG(0x268),
  234. /* crb_status_ring_size */
  235. NETXEN_NIC_REG(0x26c),
  236. },
  237. };
  238. u64 ctx_addr_sig_regs[][3] = {
  239. {NETXEN_NIC_REG(0x188), NETXEN_NIC_REG(0x18c), NETXEN_NIC_REG(0x1c0)},
  240. {NETXEN_NIC_REG(0x190), NETXEN_NIC_REG(0x194), NETXEN_NIC_REG(0x1c4)},
  241. {NETXEN_NIC_REG(0x198), NETXEN_NIC_REG(0x19c), NETXEN_NIC_REG(0x1c8)},
  242. {NETXEN_NIC_REG(0x1a0), NETXEN_NIC_REG(0x1a4), NETXEN_NIC_REG(0x1cc)}
  243. };
  244. /* PCI Windowing for DDR regions. */
  245. #define ADDR_IN_RANGE(addr, low, high) \
  246. (((addr) <= (high)) && ((addr) >= (low)))
  247. #define NETXEN_FLASH_BASE (NETXEN_BOOTLD_START)
  248. #define NETXEN_PHANTOM_MEM_BASE (NETXEN_FLASH_BASE)
  249. #define NETXEN_MAX_MTU 8000 + NETXEN_ENET_HEADER_SIZE + NETXEN_ETH_FCS_SIZE
  250. #define NETXEN_MIN_MTU 64
  251. #define NETXEN_ETH_FCS_SIZE 4
  252. #define NETXEN_ENET_HEADER_SIZE 14
  253. #define NETXEN_WINDOW_ONE 0x2000000 /*CRB Window: bit 25 of CRB address */
  254. #define NETXEN_FIRMWARE_LEN ((16 * 1024) / 4)
  255. #define NETXEN_NIU_HDRSIZE (0x1 << 6)
  256. #define NETXEN_NIU_TLRSIZE (0x1 << 5)
  257. #define lower32(x) ((u32)((x) & 0xffffffff))
  258. #define upper32(x) \
  259. ((u32)(((unsigned long long)(x) >> 32) & 0xffffffff))
  260. #define NETXEN_NIC_ZERO_PAUSE_ADDR 0ULL
  261. #define NETXEN_NIC_UNIT_PAUSE_ADDR 0x200ULL
  262. #define NETXEN_NIC_EPG_PAUSE_ADDR1 0x2200010000c28001ULL
  263. #define NETXEN_NIC_EPG_PAUSE_ADDR2 0x0100088866554433ULL
  264. #define NETXEN_NIC_WINDOW_MARGIN 0x100000
  265. unsigned long netxen_nic_pci_set_window(struct netxen_adapter *adapter,
  266. unsigned long long addr);
  267. void netxen_free_hw_resources(struct netxen_adapter *adapter);
  268. int netxen_nic_set_mac(struct net_device *netdev, void *p)
  269. {
  270. struct netxen_adapter *adapter = netdev_priv(netdev);
  271. struct sockaddr *addr = p;
  272. if (netif_running(netdev))
  273. return -EBUSY;
  274. if (!is_valid_ether_addr(addr->sa_data))
  275. return -EADDRNOTAVAIL;
  276. DPRINTK(INFO, "valid ether addr\n");
  277. memcpy(netdev->dev_addr, addr->sa_data, netdev->addr_len);
  278. if (adapter->macaddr_set)
  279. adapter->macaddr_set(adapter, addr->sa_data);
  280. return 0;
  281. }
  282. /*
  283. * netxen_nic_set_multi - Multicast
  284. */
  285. void netxen_nic_set_multi(struct net_device *netdev)
  286. {
  287. struct netxen_adapter *adapter = netdev_priv(netdev);
  288. struct dev_mc_list *mc_ptr;
  289. mc_ptr = netdev->mc_list;
  290. if (netdev->flags & IFF_PROMISC) {
  291. if (adapter->set_promisc)
  292. adapter->set_promisc(adapter,
  293. NETXEN_NIU_PROMISC_MODE);
  294. } else {
  295. if (adapter->unset_promisc)
  296. adapter->unset_promisc(adapter,
  297. NETXEN_NIU_NON_PROMISC_MODE);
  298. }
  299. }
  300. /*
  301. * netxen_nic_change_mtu - Change the Maximum Transfer Unit
  302. * @returns 0 on success, negative on failure
  303. */
  304. int netxen_nic_change_mtu(struct net_device *netdev, int mtu)
  305. {
  306. struct netxen_adapter *adapter = netdev_priv(netdev);
  307. int eff_mtu = mtu + NETXEN_ENET_HEADER_SIZE + NETXEN_ETH_FCS_SIZE;
  308. if ((eff_mtu > NETXEN_MAX_MTU) || (eff_mtu < NETXEN_MIN_MTU)) {
  309. printk(KERN_ERR "%s: %s %d is not supported.\n",
  310. netxen_nic_driver_name, netdev->name, mtu);
  311. return -EINVAL;
  312. }
  313. if (adapter->set_mtu)
  314. adapter->set_mtu(adapter, mtu);
  315. netdev->mtu = mtu;
  316. return 0;
  317. }
  318. /*
  319. * check if the firmware has been downloaded and ready to run and
  320. * setup the address for the descriptors in the adapter
  321. */
  322. int netxen_nic_hw_resources(struct netxen_adapter *adapter)
  323. {
  324. struct netxen_hardware_context *hw = &adapter->ahw;
  325. u32 state = 0;
  326. void *addr;
  327. int loops = 0, err = 0;
  328. int ctx, ring;
  329. struct netxen_recv_context *recv_ctx;
  330. struct netxen_rcv_desc_ctx *rcv_desc;
  331. int func_id = adapter->portnum;
  332. DPRINTK(INFO, "crb_base: %lx %x", NETXEN_PCI_CRBSPACE,
  333. PCI_OFFSET_SECOND_RANGE(adapter, NETXEN_PCI_CRBSPACE));
  334. DPRINTK(INFO, "cam base: %lx %x", NETXEN_CRB_CAM,
  335. pci_base_offset(adapter, NETXEN_CRB_CAM));
  336. DPRINTK(INFO, "cam RAM: %lx %x", NETXEN_CAM_RAM_BASE,
  337. pci_base_offset(adapter, NETXEN_CAM_RAM_BASE));
  338. for (ctx = 0; ctx < MAX_RCV_CTX; ++ctx) {
  339. DPRINTK(INFO, "Command Peg ready..waiting for rcv peg\n");
  340. loops = 0;
  341. state = 0;
  342. /* Window 1 call */
  343. state = readl(NETXEN_CRB_NORMALIZE(adapter,
  344. recv_crb_registers[ctx].
  345. crb_rcvpeg_state));
  346. while (state != PHAN_PEG_RCV_INITIALIZED && loops < 20) {
  347. msleep(1);
  348. /* Window 1 call */
  349. state = readl(NETXEN_CRB_NORMALIZE(adapter,
  350. recv_crb_registers
  351. [ctx].
  352. crb_rcvpeg_state));
  353. loops++;
  354. }
  355. if (loops >= 20) {
  356. printk(KERN_ERR "Rcv Peg initialization not complete:"
  357. "%x.\n", state);
  358. err = -EIO;
  359. return err;
  360. }
  361. }
  362. adapter->intr_scheme = readl(
  363. NETXEN_CRB_NORMALIZE(adapter, CRB_NIC_CAPABILITIES_FW));
  364. printk(KERN_NOTICE "%s: FW capabilities:0x%x\n", netxen_nic_driver_name,
  365. adapter->intr_scheme);
  366. DPRINTK(INFO, "Receive Peg ready too. starting stuff\n");
  367. addr = netxen_alloc(adapter->ahw.pdev,
  368. sizeof(struct netxen_ring_ctx) +
  369. sizeof(uint32_t),
  370. (dma_addr_t *) & adapter->ctx_desc_phys_addr,
  371. &adapter->ctx_desc_pdev);
  372. printk(KERN_INFO "ctx_desc_phys_addr: 0x%llx\n",
  373. (unsigned long long) adapter->ctx_desc_phys_addr);
  374. if (addr == NULL) {
  375. DPRINTK(ERR, "bad return from pci_alloc_consistent\n");
  376. err = -ENOMEM;
  377. return err;
  378. }
  379. memset(addr, 0, sizeof(struct netxen_ring_ctx));
  380. adapter->ctx_desc = (struct netxen_ring_ctx *)addr;
  381. adapter->ctx_desc->ctx_id = cpu_to_le32(adapter->portnum);
  382. adapter->ctx_desc->cmd_consumer_offset =
  383. cpu_to_le64(adapter->ctx_desc_phys_addr +
  384. sizeof(struct netxen_ring_ctx));
  385. adapter->cmd_consumer = (uint32_t *) (((char *)addr) +
  386. sizeof(struct netxen_ring_ctx));
  387. addr = netxen_alloc(adapter->ahw.pdev,
  388. sizeof(struct cmd_desc_type0) *
  389. adapter->max_tx_desc_count,
  390. (dma_addr_t *) & hw->cmd_desc_phys_addr,
  391. &adapter->ahw.cmd_desc_pdev);
  392. printk(KERN_INFO "cmd_desc_phys_addr: 0x%llx\n",
  393. (unsigned long long) hw->cmd_desc_phys_addr);
  394. if (addr == NULL) {
  395. DPRINTK(ERR, "bad return from pci_alloc_consistent\n");
  396. netxen_free_hw_resources(adapter);
  397. return -ENOMEM;
  398. }
  399. adapter->ctx_desc->cmd_ring_addr =
  400. cpu_to_le64(hw->cmd_desc_phys_addr);
  401. adapter->ctx_desc->cmd_ring_size =
  402. cpu_to_le32(adapter->max_tx_desc_count);
  403. hw->cmd_desc_head = (struct cmd_desc_type0 *)addr;
  404. for (ctx = 0; ctx < MAX_RCV_CTX; ++ctx) {
  405. recv_ctx = &adapter->recv_ctx[ctx];
  406. for (ring = 0; ring < NUM_RCV_DESC_RINGS; ring++) {
  407. rcv_desc = &recv_ctx->rcv_desc[ring];
  408. addr = netxen_alloc(adapter->ahw.pdev,
  409. RCV_DESC_RINGSIZE,
  410. &rcv_desc->phys_addr,
  411. &rcv_desc->phys_pdev);
  412. if (addr == NULL) {
  413. DPRINTK(ERR, "bad return from "
  414. "pci_alloc_consistent\n");
  415. netxen_free_hw_resources(adapter);
  416. err = -ENOMEM;
  417. return err;
  418. }
  419. rcv_desc->desc_head = (struct rcv_desc *)addr;
  420. adapter->ctx_desc->rcv_ctx[ring].rcv_ring_addr =
  421. cpu_to_le64(rcv_desc->phys_addr);
  422. adapter->ctx_desc->rcv_ctx[ring].rcv_ring_size =
  423. cpu_to_le32(rcv_desc->max_rx_desc_count);
  424. }
  425. addr = netxen_alloc(adapter->ahw.pdev, STATUS_DESC_RINGSIZE,
  426. &recv_ctx->rcv_status_desc_phys_addr,
  427. &recv_ctx->rcv_status_desc_pdev);
  428. if (addr == NULL) {
  429. DPRINTK(ERR, "bad return from"
  430. " pci_alloc_consistent\n");
  431. netxen_free_hw_resources(adapter);
  432. err = -ENOMEM;
  433. return err;
  434. }
  435. recv_ctx->rcv_status_desc_head = (struct status_desc *)addr;
  436. adapter->ctx_desc->sts_ring_addr =
  437. cpu_to_le64(recv_ctx->rcv_status_desc_phys_addr);
  438. adapter->ctx_desc->sts_ring_size =
  439. cpu_to_le32(adapter->max_rx_desc_count);
  440. }
  441. /* Window = 1 */
  442. writel(lower32(adapter->ctx_desc_phys_addr),
  443. NETXEN_CRB_NORMALIZE(adapter, CRB_CTX_ADDR_REG_LO(func_id)));
  444. writel(upper32(adapter->ctx_desc_phys_addr),
  445. NETXEN_CRB_NORMALIZE(adapter, CRB_CTX_ADDR_REG_HI(func_id)));
  446. writel(NETXEN_CTX_SIGNATURE | func_id,
  447. NETXEN_CRB_NORMALIZE(adapter, CRB_CTX_SIGNATURE_REG(func_id)));
  448. return err;
  449. }
  450. void netxen_free_hw_resources(struct netxen_adapter *adapter)
  451. {
  452. struct netxen_recv_context *recv_ctx;
  453. struct netxen_rcv_desc_ctx *rcv_desc;
  454. int ctx, ring;
  455. if (adapter->ctx_desc != NULL) {
  456. pci_free_consistent(adapter->ctx_desc_pdev,
  457. sizeof(struct netxen_ring_ctx) +
  458. sizeof(uint32_t),
  459. adapter->ctx_desc,
  460. adapter->ctx_desc_phys_addr);
  461. adapter->ctx_desc = NULL;
  462. }
  463. if (adapter->ahw.cmd_desc_head != NULL) {
  464. pci_free_consistent(adapter->ahw.cmd_desc_pdev,
  465. sizeof(struct cmd_desc_type0) *
  466. adapter->max_tx_desc_count,
  467. adapter->ahw.cmd_desc_head,
  468. adapter->ahw.cmd_desc_phys_addr);
  469. adapter->ahw.cmd_desc_head = NULL;
  470. }
  471. for (ctx = 0; ctx < MAX_RCV_CTX; ++ctx) {
  472. recv_ctx = &adapter->recv_ctx[ctx];
  473. for (ring = 0; ring < NUM_RCV_DESC_RINGS; ring++) {
  474. rcv_desc = &recv_ctx->rcv_desc[ring];
  475. if (rcv_desc->desc_head != NULL) {
  476. pci_free_consistent(rcv_desc->phys_pdev,
  477. RCV_DESC_RINGSIZE,
  478. rcv_desc->desc_head,
  479. rcv_desc->phys_addr);
  480. rcv_desc->desc_head = NULL;
  481. }
  482. }
  483. if (recv_ctx->rcv_status_desc_head != NULL) {
  484. pci_free_consistent(recv_ctx->rcv_status_desc_pdev,
  485. STATUS_DESC_RINGSIZE,
  486. recv_ctx->rcv_status_desc_head,
  487. recv_ctx->
  488. rcv_status_desc_phys_addr);
  489. recv_ctx->rcv_status_desc_head = NULL;
  490. }
  491. }
  492. }
  493. void netxen_tso_check(struct netxen_adapter *adapter,
  494. struct cmd_desc_type0 *desc, struct sk_buff *skb)
  495. {
  496. if (desc->mss) {
  497. desc->total_hdr_length = (sizeof(struct ethhdr) +
  498. ip_hdrlen(skb) + tcp_hdrlen(skb));
  499. netxen_set_cmd_desc_opcode(desc, TX_TCP_LSO);
  500. } else if (skb->ip_summed == CHECKSUM_PARTIAL) {
  501. if (ip_hdr(skb)->protocol == IPPROTO_TCP) {
  502. netxen_set_cmd_desc_opcode(desc, TX_TCP_PKT);
  503. } else if (ip_hdr(skb)->protocol == IPPROTO_UDP) {
  504. netxen_set_cmd_desc_opcode(desc, TX_UDP_PKT);
  505. } else {
  506. return;
  507. }
  508. }
  509. desc->tcp_hdr_offset = skb_transport_offset(skb);
  510. desc->ip_hdr_offset = skb_network_offset(skb);
  511. }
  512. int netxen_is_flash_supported(struct netxen_adapter *adapter)
  513. {
  514. const int locs[] = { 0, 0x4, 0x100, 0x4000, 0x4128 };
  515. int addr, val01, val02, i, j;
  516. /* if the flash size less than 4Mb, make huge war cry and die */
  517. for (j = 1; j < 4; j++) {
  518. addr = j * NETXEN_NIC_WINDOW_MARGIN;
  519. for (i = 0; i < ARRAY_SIZE(locs); i++) {
  520. if (netxen_rom_fast_read(adapter, locs[i], &val01) == 0
  521. && netxen_rom_fast_read(adapter, (addr + locs[i]),
  522. &val02) == 0) {
  523. if (val01 == val02)
  524. return -1;
  525. } else
  526. return -1;
  527. }
  528. }
  529. return 0;
  530. }
  531. static int netxen_get_flash_block(struct netxen_adapter *adapter, int base,
  532. int size, u32 * buf)
  533. {
  534. int i, addr;
  535. u32 *ptr32;
  536. addr = base;
  537. ptr32 = buf;
  538. for (i = 0; i < size / sizeof(u32); i++) {
  539. if (netxen_rom_fast_read(adapter, addr, ptr32) == -1)
  540. return -1;
  541. *ptr32 = cpu_to_le32(*ptr32);
  542. ptr32++;
  543. addr += sizeof(u32);
  544. }
  545. if ((char *)buf + size > (char *)ptr32) {
  546. u32 local;
  547. if (netxen_rom_fast_read(adapter, addr, &local) == -1)
  548. return -1;
  549. local = cpu_to_le32(local);
  550. memcpy(ptr32, &local, (char *)buf + size - (char *)ptr32);
  551. }
  552. return 0;
  553. }
  554. int netxen_get_flash_mac_addr(struct netxen_adapter *adapter, u64 mac[])
  555. {
  556. u32 *pmac = (u32 *) & mac[0];
  557. if (netxen_get_flash_block(adapter,
  558. NETXEN_USER_START +
  559. offsetof(struct netxen_new_user_info,
  560. mac_addr),
  561. FLASH_NUM_PORTS * sizeof(u64), pmac) == -1) {
  562. return -1;
  563. }
  564. if (*mac == ~0ULL) {
  565. if (netxen_get_flash_block(adapter,
  566. NETXEN_USER_START_OLD +
  567. offsetof(struct netxen_user_old_info,
  568. mac_addr),
  569. FLASH_NUM_PORTS * sizeof(u64),
  570. pmac) == -1)
  571. return -1;
  572. if (*mac == ~0ULL)
  573. return -1;
  574. }
  575. return 0;
  576. }
  577. /*
  578. * Changes the CRB window to the specified window.
  579. */
  580. void netxen_nic_pci_change_crbwindow(struct netxen_adapter *adapter, u32 wndw)
  581. {
  582. void __iomem *offset;
  583. u32 tmp;
  584. int count = 0;
  585. if (adapter->curr_window == wndw)
  586. return;
  587. switch(adapter->ahw.pci_func) {
  588. case 0:
  589. offset = PCI_OFFSET_SECOND_RANGE(adapter,
  590. NETXEN_PCIX_PH_REG(PCIX_CRB_WINDOW));
  591. break;
  592. case 1:
  593. offset = PCI_OFFSET_SECOND_RANGE(adapter,
  594. NETXEN_PCIX_PH_REG(PCIX_CRB_WINDOW_F1));
  595. break;
  596. case 2:
  597. offset = PCI_OFFSET_SECOND_RANGE(adapter,
  598. NETXEN_PCIX_PH_REG(PCIX_CRB_WINDOW_F2));
  599. break;
  600. case 3:
  601. offset = PCI_OFFSET_SECOND_RANGE(adapter,
  602. NETXEN_PCIX_PH_REG(PCIX_CRB_WINDOW_F3));
  603. break;
  604. default:
  605. printk(KERN_INFO "Changing the window for PCI function"
  606. "%d\n", adapter->ahw.pci_func);
  607. offset = PCI_OFFSET_SECOND_RANGE(adapter,
  608. NETXEN_PCIX_PH_REG(PCIX_CRB_WINDOW));
  609. break;
  610. }
  611. /*
  612. * Move the CRB window.
  613. * We need to write to the "direct access" region of PCI
  614. * to avoid a race condition where the window register has
  615. * not been successfully written across CRB before the target
  616. * register address is received by PCI. The direct region bypasses
  617. * the CRB bus.
  618. */
  619. if (wndw & 0x1)
  620. wndw = NETXEN_WINDOW_ONE;
  621. writel(wndw, offset);
  622. /* MUST make sure window is set before we forge on... */
  623. while ((tmp = readl(offset)) != wndw) {
  624. printk(KERN_WARNING "%s: %s WARNING: CRB window value not "
  625. "registered properly: 0x%08x.\n",
  626. netxen_nic_driver_name, __FUNCTION__, tmp);
  627. mdelay(1);
  628. if (count >= 10)
  629. break;
  630. count++;
  631. }
  632. if (wndw == NETXEN_WINDOW_ONE)
  633. adapter->curr_window = 1;
  634. else
  635. adapter->curr_window = 0;
  636. }
  637. int netxen_load_firmware(struct netxen_adapter *adapter)
  638. {
  639. int i;
  640. u32 data, size = 0;
  641. u32 flashaddr = NETXEN_FLASH_BASE, memaddr = NETXEN_PHANTOM_MEM_BASE;
  642. u64 off;
  643. void __iomem *addr;
  644. size = NETXEN_FIRMWARE_LEN;
  645. writel(1, NETXEN_CRB_NORMALIZE(adapter, NETXEN_ROMUSB_GLB_CAS_RST));
  646. for (i = 0; i < size; i++) {
  647. int retries = 10;
  648. if (netxen_rom_fast_read(adapter, flashaddr, (int *)&data) != 0)
  649. return -EIO;
  650. off = netxen_nic_pci_set_window(adapter, memaddr);
  651. addr = pci_base_offset(adapter, off);
  652. writel(data, addr);
  653. do {
  654. if (readl(addr) == data)
  655. break;
  656. msleep(100);
  657. writel(data, addr);
  658. } while (--retries);
  659. if (!retries) {
  660. printk(KERN_ERR "%s: firmware load aborted, write failed at 0x%x\n",
  661. netxen_nic_driver_name, memaddr);
  662. return -EIO;
  663. }
  664. flashaddr += 4;
  665. memaddr += 4;
  666. }
  667. udelay(100);
  668. /* make sure Casper is powered on */
  669. writel(0x3fff,
  670. NETXEN_CRB_NORMALIZE(adapter, NETXEN_ROMUSB_GLB_CHIP_CLK_CTRL));
  671. writel(0, NETXEN_CRB_NORMALIZE(adapter, NETXEN_ROMUSB_GLB_CAS_RST));
  672. return 0;
  673. }
  674. int
  675. netxen_nic_hw_write_wx(struct netxen_adapter *adapter, u64 off, void *data,
  676. int len)
  677. {
  678. void __iomem *addr;
  679. if (ADDR_IN_WINDOW1(off)) {
  680. addr = NETXEN_CRB_NORMALIZE(adapter, off);
  681. } else { /* Window 0 */
  682. addr = pci_base_offset(adapter, off);
  683. netxen_nic_pci_change_crbwindow(adapter, 0);
  684. }
  685. DPRINTK(INFO, "writing to base %lx offset %llx addr %p"
  686. " data %llx len %d\n",
  687. pci_base(adapter, off), off, addr,
  688. *(unsigned long long *)data, len);
  689. if (!addr) {
  690. netxen_nic_pci_change_crbwindow(adapter, 1);
  691. return 1;
  692. }
  693. switch (len) {
  694. case 1:
  695. writeb(*(u8 *) data, addr);
  696. break;
  697. case 2:
  698. writew(*(u16 *) data, addr);
  699. break;
  700. case 4:
  701. writel(*(u32 *) data, addr);
  702. break;
  703. case 8:
  704. writeq(*(u64 *) data, addr);
  705. break;
  706. default:
  707. DPRINTK(INFO,
  708. "writing data %lx to offset %llx, num words=%d\n",
  709. *(unsigned long *)data, off, (len >> 3));
  710. netxen_nic_hw_block_write64((u64 __iomem *) data, addr,
  711. (len >> 3));
  712. break;
  713. }
  714. if (!ADDR_IN_WINDOW1(off))
  715. netxen_nic_pci_change_crbwindow(adapter, 1);
  716. return 0;
  717. }
  718. int
  719. netxen_nic_hw_read_wx(struct netxen_adapter *adapter, u64 off, void *data,
  720. int len)
  721. {
  722. void __iomem *addr;
  723. if (ADDR_IN_WINDOW1(off)) { /* Window 1 */
  724. addr = NETXEN_CRB_NORMALIZE(adapter, off);
  725. } else { /* Window 0 */
  726. addr = pci_base_offset(adapter, off);
  727. netxen_nic_pci_change_crbwindow(adapter, 0);
  728. }
  729. DPRINTK(INFO, "reading from base %lx offset %llx addr %p\n",
  730. pci_base(adapter, off), off, addr);
  731. if (!addr) {
  732. netxen_nic_pci_change_crbwindow(adapter, 1);
  733. return 1;
  734. }
  735. switch (len) {
  736. case 1:
  737. *(u8 *) data = readb(addr);
  738. break;
  739. case 2:
  740. *(u16 *) data = readw(addr);
  741. break;
  742. case 4:
  743. *(u32 *) data = readl(addr);
  744. break;
  745. case 8:
  746. *(u64 *) data = readq(addr);
  747. break;
  748. default:
  749. netxen_nic_hw_block_read64((u64 __iomem *) data, addr,
  750. (len >> 3));
  751. break;
  752. }
  753. DPRINTK(INFO, "read %lx\n", *(unsigned long *)data);
  754. if (!ADDR_IN_WINDOW1(off))
  755. netxen_nic_pci_change_crbwindow(adapter, 1);
  756. return 0;
  757. }
  758. void netxen_nic_reg_write(struct netxen_adapter *adapter, u64 off, u32 val)
  759. { /* Only for window 1 */
  760. void __iomem *addr;
  761. addr = NETXEN_CRB_NORMALIZE(adapter, off);
  762. DPRINTK(INFO, "writing to base %lx offset %llx addr %p data %x\n",
  763. pci_base(adapter, off), off, addr, val);
  764. writel(val, addr);
  765. }
  766. int netxen_nic_reg_read(struct netxen_adapter *adapter, u64 off)
  767. { /* Only for window 1 */
  768. void __iomem *addr;
  769. int val;
  770. addr = NETXEN_CRB_NORMALIZE(adapter, off);
  771. DPRINTK(INFO, "reading from base %lx offset %llx addr %p\n",
  772. pci_base(adapter, off), off, addr);
  773. val = readl(addr);
  774. writel(val, addr);
  775. return val;
  776. }
  777. /* Change the window to 0, write and change back to window 1. */
  778. void netxen_nic_write_w0(struct netxen_adapter *adapter, u32 index, u32 value)
  779. {
  780. void __iomem *addr;
  781. netxen_nic_pci_change_crbwindow(adapter, 0);
  782. addr = pci_base_offset(adapter, index);
  783. writel(value, addr);
  784. netxen_nic_pci_change_crbwindow(adapter, 1);
  785. }
  786. /* Change the window to 0, read and change back to window 1. */
  787. void netxen_nic_read_w0(struct netxen_adapter *adapter, u32 index, u32 * value)
  788. {
  789. void __iomem *addr;
  790. addr = pci_base_offset(adapter, index);
  791. netxen_nic_pci_change_crbwindow(adapter, 0);
  792. *value = readl(addr);
  793. netxen_nic_pci_change_crbwindow(adapter, 1);
  794. }
  795. int netxen_pci_set_window_warning_count = 0;
  796. unsigned long
  797. netxen_nic_pci_set_window(struct netxen_adapter *adapter,
  798. unsigned long long addr)
  799. {
  800. static int ddr_mn_window = -1;
  801. static int qdr_sn_window = -1;
  802. int window;
  803. if (ADDR_IN_RANGE(addr, NETXEN_ADDR_DDR_NET, NETXEN_ADDR_DDR_NET_MAX)) {
  804. /* DDR network side */
  805. addr -= NETXEN_ADDR_DDR_NET;
  806. window = (addr >> 25) & 0x3ff;
  807. if (ddr_mn_window != window) {
  808. ddr_mn_window = window;
  809. writel(window, PCI_OFFSET_SECOND_RANGE(adapter,
  810. NETXEN_PCIX_PH_REG
  811. (PCIX_MN_WINDOW(adapter->ahw.pci_func))));
  812. /* MUST make sure window is set before we forge on... */
  813. readl(PCI_OFFSET_SECOND_RANGE(adapter,
  814. NETXEN_PCIX_PH_REG
  815. (PCIX_MN_WINDOW(adapter->ahw.pci_func))));
  816. }
  817. addr -= (window * NETXEN_WINDOW_ONE);
  818. addr += NETXEN_PCI_DDR_NET;
  819. } else if (ADDR_IN_RANGE(addr, NETXEN_ADDR_OCM0, NETXEN_ADDR_OCM0_MAX)) {
  820. addr -= NETXEN_ADDR_OCM0;
  821. addr += NETXEN_PCI_OCM0;
  822. } else if (ADDR_IN_RANGE(addr, NETXEN_ADDR_OCM1, NETXEN_ADDR_OCM1_MAX)) {
  823. addr -= NETXEN_ADDR_OCM1;
  824. addr += NETXEN_PCI_OCM1;
  825. } else
  826. if (ADDR_IN_RANGE
  827. (addr, NETXEN_ADDR_QDR_NET, NETXEN_ADDR_QDR_NET_MAX)) {
  828. /* QDR network side */
  829. addr -= NETXEN_ADDR_QDR_NET;
  830. window = (addr >> 22) & 0x3f;
  831. if (qdr_sn_window != window) {
  832. qdr_sn_window = window;
  833. writel((window << 22),
  834. PCI_OFFSET_SECOND_RANGE(adapter,
  835. NETXEN_PCIX_PH_REG
  836. (PCIX_SN_WINDOW(adapter->ahw.pci_func))));
  837. /* MUST make sure window is set before we forge on... */
  838. readl(PCI_OFFSET_SECOND_RANGE(adapter,
  839. NETXEN_PCIX_PH_REG
  840. (PCIX_SN_WINDOW(adapter->ahw.pci_func))));
  841. }
  842. addr -= (window * 0x400000);
  843. addr += NETXEN_PCI_QDR_NET;
  844. } else {
  845. /*
  846. * peg gdb frequently accesses memory that doesn't exist,
  847. * this limits the chit chat so debugging isn't slowed down.
  848. */
  849. if ((netxen_pci_set_window_warning_count++ < 8)
  850. || (netxen_pci_set_window_warning_count % 64 == 0))
  851. printk("%s: Warning:netxen_nic_pci_set_window()"
  852. " Unknown address range!\n",
  853. netxen_nic_driver_name);
  854. }
  855. return addr;
  856. }
  857. int
  858. netxen_nic_erase_pxe(struct netxen_adapter *adapter)
  859. {
  860. if (netxen_rom_fast_write(adapter, NETXEN_PXE_START, 0) == -1) {
  861. printk(KERN_ERR "%s: erase pxe failed\n",
  862. netxen_nic_driver_name);
  863. return -1;
  864. }
  865. return 0;
  866. }
  867. int netxen_nic_get_board_info(struct netxen_adapter *adapter)
  868. {
  869. int rv = 0;
  870. int addr = NETXEN_BRDCFG_START;
  871. struct netxen_board_info *boardinfo;
  872. int index;
  873. u32 *ptr32;
  874. boardinfo = &adapter->ahw.boardcfg;
  875. ptr32 = (u32 *) boardinfo;
  876. for (index = 0; index < sizeof(struct netxen_board_info) / sizeof(u32);
  877. index++) {
  878. if (netxen_rom_fast_read(adapter, addr, ptr32) == -1) {
  879. return -EIO;
  880. }
  881. ptr32++;
  882. addr += sizeof(u32);
  883. }
  884. if (boardinfo->magic != NETXEN_BDINFO_MAGIC) {
  885. printk("%s: ERROR reading %s board config."
  886. " Read %x, expected %x\n", netxen_nic_driver_name,
  887. netxen_nic_driver_name,
  888. boardinfo->magic, NETXEN_BDINFO_MAGIC);
  889. rv = -1;
  890. }
  891. if (boardinfo->header_version != NETXEN_BDINFO_VERSION) {
  892. printk("%s: Unknown board config version."
  893. " Read %x, expected %x\n", netxen_nic_driver_name,
  894. boardinfo->header_version, NETXEN_BDINFO_VERSION);
  895. rv = -1;
  896. }
  897. DPRINTK(INFO, "Discovered board type:0x%x ", boardinfo->board_type);
  898. switch ((netxen_brdtype_t) boardinfo->board_type) {
  899. case NETXEN_BRDTYPE_P2_SB35_4G:
  900. adapter->ahw.board_type = NETXEN_NIC_GBE;
  901. break;
  902. case NETXEN_BRDTYPE_P2_SB31_10G:
  903. case NETXEN_BRDTYPE_P2_SB31_10G_IMEZ:
  904. case NETXEN_BRDTYPE_P2_SB31_10G_HMEZ:
  905. case NETXEN_BRDTYPE_P2_SB31_10G_CX4:
  906. adapter->ahw.board_type = NETXEN_NIC_XGBE;
  907. break;
  908. case NETXEN_BRDTYPE_P1_BD:
  909. case NETXEN_BRDTYPE_P1_SB:
  910. case NETXEN_BRDTYPE_P1_SMAX:
  911. case NETXEN_BRDTYPE_P1_SOCK:
  912. adapter->ahw.board_type = NETXEN_NIC_GBE;
  913. break;
  914. default:
  915. printk("%s: Unknown(%x)\n", netxen_nic_driver_name,
  916. boardinfo->board_type);
  917. break;
  918. }
  919. return rv;
  920. }
  921. /* NIU access sections */
  922. int netxen_nic_set_mtu_gb(struct netxen_adapter *adapter, int new_mtu)
  923. {
  924. netxen_nic_write_w0(adapter,
  925. NETXEN_NIU_GB_MAX_FRAME_SIZE(
  926. physical_port[adapter->portnum]), new_mtu);
  927. return 0;
  928. }
  929. int netxen_nic_set_mtu_xgb(struct netxen_adapter *adapter, int new_mtu)
  930. {
  931. new_mtu += NETXEN_NIU_HDRSIZE + NETXEN_NIU_TLRSIZE;
  932. if (physical_port[adapter->portnum] == 0)
  933. netxen_nic_write_w0(adapter, NETXEN_NIU_XGE_MAX_FRAME_SIZE,
  934. new_mtu);
  935. else
  936. netxen_nic_write_w0(adapter, NETXEN_NIU_XG1_MAX_FRAME_SIZE,
  937. new_mtu);
  938. return 0;
  939. }
  940. void netxen_nic_init_niu_gb(struct netxen_adapter *adapter)
  941. {
  942. netxen_niu_gbe_init_port(adapter, physical_port[adapter->portnum]);
  943. }
  944. void
  945. netxen_crb_writelit_adapter(struct netxen_adapter *adapter, unsigned long off,
  946. int data)
  947. {
  948. void __iomem *addr;
  949. if (ADDR_IN_WINDOW1(off)) {
  950. writel(data, NETXEN_CRB_NORMALIZE(adapter, off));
  951. } else {
  952. netxen_nic_pci_change_crbwindow(adapter, 0);
  953. addr = pci_base_offset(adapter, off);
  954. writel(data, addr);
  955. netxen_nic_pci_change_crbwindow(adapter, 1);
  956. }
  957. }
  958. void netxen_nic_set_link_parameters(struct netxen_adapter *adapter)
  959. {
  960. __u32 status;
  961. __u32 autoneg;
  962. __u32 mode;
  963. netxen_nic_read_w0(adapter, NETXEN_NIU_MODE, &mode);
  964. if (netxen_get_niu_enable_ge(mode)) { /* Gb 10/100/1000 Mbps mode */
  965. if (adapter->phy_read
  966. && adapter->
  967. phy_read(adapter,
  968. NETXEN_NIU_GB_MII_MGMT_ADDR_PHY_STATUS,
  969. &status) == 0) {
  970. if (netxen_get_phy_link(status)) {
  971. switch (netxen_get_phy_speed(status)) {
  972. case 0:
  973. adapter->link_speed = SPEED_10;
  974. break;
  975. case 1:
  976. adapter->link_speed = SPEED_100;
  977. break;
  978. case 2:
  979. adapter->link_speed = SPEED_1000;
  980. break;
  981. default:
  982. adapter->link_speed = -1;
  983. break;
  984. }
  985. switch (netxen_get_phy_duplex(status)) {
  986. case 0:
  987. adapter->link_duplex = DUPLEX_HALF;
  988. break;
  989. case 1:
  990. adapter->link_duplex = DUPLEX_FULL;
  991. break;
  992. default:
  993. adapter->link_duplex = -1;
  994. break;
  995. }
  996. if (adapter->phy_read
  997. && adapter->
  998. phy_read(adapter,
  999. NETXEN_NIU_GB_MII_MGMT_ADDR_AUTONEG,
  1000. &autoneg) != 0)
  1001. adapter->link_autoneg = autoneg;
  1002. } else
  1003. goto link_down;
  1004. } else {
  1005. link_down:
  1006. adapter->link_speed = -1;
  1007. adapter->link_duplex = -1;
  1008. }
  1009. }
  1010. }
  1011. void netxen_nic_flash_print(struct netxen_adapter *adapter)
  1012. {
  1013. int valid = 1;
  1014. u32 fw_major = 0;
  1015. u32 fw_minor = 0;
  1016. u32 fw_build = 0;
  1017. char brd_name[NETXEN_MAX_SHORT_NAME];
  1018. struct netxen_new_user_info user_info;
  1019. int i, addr = NETXEN_USER_START;
  1020. __le32 *ptr32;
  1021. struct netxen_board_info *board_info = &(adapter->ahw.boardcfg);
  1022. if (board_info->magic != NETXEN_BDINFO_MAGIC) {
  1023. printk
  1024. ("NetXen Unknown board config, Read 0x%x expected as 0x%x\n",
  1025. board_info->magic, NETXEN_BDINFO_MAGIC);
  1026. valid = 0;
  1027. }
  1028. if (board_info->header_version != NETXEN_BDINFO_VERSION) {
  1029. printk("NetXen Unknown board config version."
  1030. " Read %x, expected %x\n",
  1031. board_info->header_version, NETXEN_BDINFO_VERSION);
  1032. valid = 0;
  1033. }
  1034. if (valid) {
  1035. ptr32 = (u32 *) & user_info;
  1036. for (i = 0;
  1037. i < sizeof(struct netxen_new_user_info) / sizeof(u32);
  1038. i++) {
  1039. if (netxen_rom_fast_read(adapter, addr, ptr32) == -1) {
  1040. printk("%s: ERROR reading %s board userarea.\n",
  1041. netxen_nic_driver_name,
  1042. netxen_nic_driver_name);
  1043. return;
  1044. }
  1045. ptr32++;
  1046. addr += sizeof(u32);
  1047. }
  1048. get_brd_name_by_type(board_info->board_type, brd_name);
  1049. printk("NetXen %s Board S/N %s Chip id 0x%x\n",
  1050. brd_name, user_info.serial_num, board_info->chip_id);
  1051. printk("NetXen %s Board #%d, Chip id 0x%x\n",
  1052. board_info->board_type == 0x0b ? "XGB" : "GBE",
  1053. board_info->board_num, board_info->chip_id);
  1054. fw_major = readl(NETXEN_CRB_NORMALIZE(adapter,
  1055. NETXEN_FW_VERSION_MAJOR));
  1056. fw_minor = readl(NETXEN_CRB_NORMALIZE(adapter,
  1057. NETXEN_FW_VERSION_MINOR));
  1058. fw_build =
  1059. readl(NETXEN_CRB_NORMALIZE(adapter, NETXEN_FW_VERSION_SUB));
  1060. printk("NetXen Firmware version %d.%d.%d\n", fw_major, fw_minor,
  1061. fw_build);
  1062. }
  1063. if (fw_major != _NETXEN_NIC_LINUX_MAJOR) {
  1064. printk(KERN_ERR "The mismatch in driver version and firmware "
  1065. "version major number\n"
  1066. "Driver version major number = %d \t"
  1067. "Firmware version major number = %d \n",
  1068. _NETXEN_NIC_LINUX_MAJOR, fw_major);
  1069. adapter->driver_mismatch = 1;
  1070. }
  1071. if (fw_minor != _NETXEN_NIC_LINUX_MINOR &&
  1072. fw_minor != (_NETXEN_NIC_LINUX_MINOR + 1)) {
  1073. printk(KERN_ERR "The mismatch in driver version and firmware "
  1074. "version minor number\n"
  1075. "Driver version minor number = %d \t"
  1076. "Firmware version minor number = %d \n",
  1077. _NETXEN_NIC_LINUX_MINOR, fw_minor);
  1078. adapter->driver_mismatch = 1;
  1079. }
  1080. if (adapter->driver_mismatch)
  1081. printk(KERN_INFO "Use the driver with version no %d.%d.xxx\n",
  1082. fw_major, fw_minor);
  1083. }