netxen_nic.h 35 KB

12345678910111213141516171819202122232425262728293031323334353637383940414243444546474849505152535455565758596061626364656667686970717273747576777879808182838485868788899091929394959697989910010110210310410510610710810911011111211311411511611711811912012112212312412512612712812913013113213313413513613713813914014114214314414514614714814915015115215315415515615715815916016116216316416516616716816917017117217317417517617717817918018118218318418518618718818919019119219319419519619719819920020120220320420520620720820921021121221321421521621721821922022122222322422522622722822923023123223323423523623723823924024124224324424524624724824925025125225325425525625725825926026126226326426526626726826927027127227327427527627727827928028128228328428528628728828929029129229329429529629729829930030130230330430530630730830931031131231331431531631731831932032132232332432532632732832933033133233333433533633733833934034134234334434534634734834935035135235335435535635735835936036136236336436536636736836937037137237337437537637737837938038138238338438538638738838939039139239339439539639739839940040140240340440540640740840941041141241341441541641741841942042142242342442542642742842943043143243343443543643743843944044144244344444544644744844945045145245345445545645745845946046146246346446546646746846947047147247347447547647747847948048148248348448548648748848949049149249349449549649749849950050150250350450550650750850951051151251351451551651751851952052152252352452552652752852953053153253353453553653753853954054154254354454554654754854955055155255355455555655755855956056156256356456556656756856957057157257357457557657757857958058158258358458558658758858959059159259359459559659759859960060160260360460560660760860961061161261361461561661761861962062162262362462562662762862963063163263363463563663763863964064164264364464564664764864965065165265365465565665765865966066166266366466566666766866967067167267367467567667767867968068168268368468568668768868969069169269369469569669769869970070170270370470570670770870971071171271371471571671771871972072172272372472572672772872973073173273373473573673773873974074174274374474574674774874975075175275375475575675775875976076176276376476576676776876977077177277377477577677777877978078178278378478578678778878979079179279379479579679779879980080180280380480580680780880981081181281381481581681781881982082182282382482582682782882983083183283383483583683783883984084184284384484584684784884985085185285385485585685785885986086186286386486586686786886987087187287387487587687787887988088188288388488588688788888989089189289389489589689789889990090190290390490590690790890991091191291391491591691791891992092192292392492592692792892993093193293393493593693793893994094194294394494594694794894995095195295395495595695795895996096196296396496596696796896997097197297397497597697797897998098198298398498598698798898999099199299399499599699799899910001001100210031004100510061007100810091010101110121013101410151016101710181019102010211022102310241025102610271028102910301031103210331034103510361037103810391040104110421043104410451046104710481049105010511052105310541055105610571058105910601061106210631064106510661067106810691070107110721073107410751076107710781079108010811082108310841085108610871088108910901091109210931094109510961097109810991100110111021103110411051106110711081109111011111112111311141115111611171118111911201121112211231124112511261127112811291130113111321133113411351136113711381139114011411142114311441145114611471148114911501151115211531154115511561157115811591160116111621163116411651166116711681169117011711172117311741175117611771178117911801181118211831184118511861187118811891190119111921193119411951196119711981199120012011202120312041205120612071208120912101211121212131214121512161217121812191220
  1. /*
  2. * Copyright (C) 2003 - 2006 NetXen, Inc.
  3. * All rights reserved.
  4. *
  5. * This program is free software; you can redistribute it and/or
  6. * modify it under the terms of the GNU General Public License
  7. * as published by the Free Software Foundation; either version 2
  8. * of the License, or (at your option) any later version.
  9. *
  10. * This program is distributed in the hope that it will be useful, but
  11. * WITHOUT ANY WARRANTY; without even the implied warranty of
  12. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  13. * GNU General Public License for more details.
  14. *
  15. * You should have received a copy of the GNU General Public License
  16. * along with this program; if not, write to the Free Software
  17. * Foundation, Inc., 59 Temple Place - Suite 330, Boston,
  18. * MA 02111-1307, USA.
  19. *
  20. * The full GNU General Public License is included in this distribution
  21. * in the file called LICENSE.
  22. *
  23. * Contact Information:
  24. * info@netxen.com
  25. * NetXen,
  26. * 3965 Freedom Circle, Fourth floor,
  27. * Santa Clara, CA 95054
  28. */
  29. #ifndef _NETXEN_NIC_H_
  30. #define _NETXEN_NIC_H_
  31. #include <linux/module.h>
  32. #include <linux/kernel.h>
  33. #include <linux/types.h>
  34. #include <linux/compiler.h>
  35. #include <linux/slab.h>
  36. #include <linux/delay.h>
  37. #include <linux/init.h>
  38. #include <linux/ioport.h>
  39. #include <linux/pci.h>
  40. #include <linux/netdevice.h>
  41. #include <linux/etherdevice.h>
  42. #include <linux/ip.h>
  43. #include <linux/in.h>
  44. #include <linux/tcp.h>
  45. #include <linux/skbuff.h>
  46. #include <linux/version.h>
  47. #include <linux/ethtool.h>
  48. #include <linux/mii.h>
  49. #include <linux/interrupt.h>
  50. #include <linux/timer.h>
  51. #include <linux/mm.h>
  52. #include <linux/mman.h>
  53. #include <asm/system.h>
  54. #include <asm/io.h>
  55. #include <asm/byteorder.h>
  56. #include <asm/uaccess.h>
  57. #include <asm/pgtable.h>
  58. #include "netxen_nic_hw.h"
  59. #define _NETXEN_NIC_LINUX_MAJOR 3
  60. #define _NETXEN_NIC_LINUX_MINOR 4
  61. #define _NETXEN_NIC_LINUX_SUBVERSION 18
  62. #define NETXEN_NIC_LINUX_VERSIONID "3.4.18"
  63. #define NETXEN_NUM_FLASH_SECTORS (64)
  64. #define NETXEN_FLASH_SECTOR_SIZE (64 * 1024)
  65. #define NETXEN_FLASH_TOTAL_SIZE (NETXEN_NUM_FLASH_SECTORS \
  66. * NETXEN_FLASH_SECTOR_SIZE)
  67. #define PHAN_VENDOR_ID 0x4040
  68. #define RCV_DESC_RINGSIZE \
  69. (sizeof(struct rcv_desc) * adapter->max_rx_desc_count)
  70. #define STATUS_DESC_RINGSIZE \
  71. (sizeof(struct status_desc)* adapter->max_rx_desc_count)
  72. #define LRO_DESC_RINGSIZE \
  73. (sizeof(rcvDesc_t) * adapter->max_lro_rx_desc_count)
  74. #define TX_RINGSIZE \
  75. (sizeof(struct netxen_cmd_buffer) * adapter->max_tx_desc_count)
  76. #define RCV_BUFFSIZE \
  77. (sizeof(struct netxen_rx_buffer) * rcv_desc->max_rx_desc_count)
  78. #define find_diff_among(a,b,range) ((a)<=(b)?((b)-(a)):((b)+(range)-(a)))
  79. #define NETXEN_NETDEV_STATUS 0x1
  80. #define NETXEN_RCV_PRODUCER_OFFSET 0
  81. #define NETXEN_RCV_PEG_DB_ID 2
  82. #define NETXEN_HOST_DUMMY_DMA_SIZE 1024
  83. #define FLASH_SUCCESS 0
  84. #define ADDR_IN_WINDOW1(off) \
  85. ((off > NETXEN_CRB_PCIX_HOST2) && (off < NETXEN_CRB_MAX)) ? 1 : 0
  86. /*
  87. * In netxen_nic_down(), we must wait for any pending callback requests into
  88. * netxen_watchdog_task() to complete; eg otherwise the watchdog_timer could be
  89. * reenabled right after it is deleted in netxen_nic_down(). FLUSH_SCHEDULED_WORK()
  90. * does this synchronization.
  91. *
  92. * Normally, schedule_work()/flush_scheduled_work() could have worked, but
  93. * netxen_nic_close() is invoked with kernel rtnl lock held. netif_carrier_off()
  94. * call in netxen_nic_close() triggers a schedule_work(&linkwatch_work), and a
  95. * subsequent call to flush_scheduled_work() in netxen_nic_down() would cause
  96. * linkwatch_event() to be executed which also attempts to acquire the rtnl
  97. * lock thus causing a deadlock.
  98. */
  99. #define SCHEDULE_WORK(tp) queue_work(netxen_workq, tp)
  100. #define FLUSH_SCHEDULED_WORK() flush_workqueue(netxen_workq)
  101. extern struct workqueue_struct *netxen_workq;
  102. /*
  103. * normalize a 64MB crb address to 32MB PCI window
  104. * To use NETXEN_CRB_NORMALIZE, window _must_ be set to 1
  105. */
  106. #define NETXEN_CRB_NORMAL(reg) \
  107. ((reg) - NETXEN_CRB_PCIX_HOST2 + NETXEN_CRB_PCIX_HOST)
  108. #define NETXEN_CRB_NORMALIZE(adapter, reg) \
  109. pci_base_offset(adapter, NETXEN_CRB_NORMAL(reg))
  110. #define DB_NORMALIZE(adapter, off) \
  111. (adapter->ahw.db_base + (off))
  112. #define NX_P2_C0 0x24
  113. #define NX_P2_C1 0x25
  114. #define FIRST_PAGE_GROUP_START 0
  115. #define FIRST_PAGE_GROUP_END 0x100000
  116. #define SECOND_PAGE_GROUP_START 0x6000000
  117. #define SECOND_PAGE_GROUP_END 0x68BC000
  118. #define THIRD_PAGE_GROUP_START 0x70E4000
  119. #define THIRD_PAGE_GROUP_END 0x8000000
  120. #define FIRST_PAGE_GROUP_SIZE FIRST_PAGE_GROUP_END - FIRST_PAGE_GROUP_START
  121. #define SECOND_PAGE_GROUP_SIZE SECOND_PAGE_GROUP_END - SECOND_PAGE_GROUP_START
  122. #define THIRD_PAGE_GROUP_SIZE THIRD_PAGE_GROUP_END - THIRD_PAGE_GROUP_START
  123. #define MAX_RX_BUFFER_LENGTH 1760
  124. #define MAX_RX_JUMBO_BUFFER_LENGTH 8062
  125. #define MAX_RX_LRO_BUFFER_LENGTH ((48*1024)-512)
  126. #define RX_DMA_MAP_LEN (MAX_RX_BUFFER_LENGTH - 2)
  127. #define RX_JUMBO_DMA_MAP_LEN \
  128. (MAX_RX_JUMBO_BUFFER_LENGTH - 2)
  129. #define RX_LRO_DMA_MAP_LEN (MAX_RX_LRO_BUFFER_LENGTH - 2)
  130. #define NETXEN_ROM_ROUNDUP 0x80000000ULL
  131. /*
  132. * Maximum number of ring contexts
  133. */
  134. #define MAX_RING_CTX 1
  135. /* Opcodes to be used with the commands */
  136. enum {
  137. TX_ETHER_PKT = 0x01,
  138. /* The following opcodes are for IP checksum */
  139. TX_TCP_PKT,
  140. TX_UDP_PKT,
  141. TX_IP_PKT,
  142. TX_TCP_LSO,
  143. TX_IPSEC,
  144. TX_IPSEC_CMD
  145. };
  146. /* The following opcodes are for internal consumption. */
  147. #define NETXEN_CONTROL_OP 0x10
  148. #define PEGNET_REQUEST 0x11
  149. #define MAX_NUM_CARDS 4
  150. #define MAX_BUFFERS_PER_CMD 32
  151. /*
  152. * Following are the states of the Phantom. Phantom will set them and
  153. * Host will read to check if the fields are correct.
  154. */
  155. #define PHAN_INITIALIZE_START 0xff00
  156. #define PHAN_INITIALIZE_FAILED 0xffff
  157. #define PHAN_INITIALIZE_COMPLETE 0xff01
  158. /* Host writes the following to notify that it has done the init-handshake */
  159. #define PHAN_INITIALIZE_ACK 0xf00f
  160. #define NUM_RCV_DESC_RINGS 3 /* No of Rcv Descriptor contexts */
  161. /* descriptor types */
  162. #define RCV_DESC_NORMAL 0x01
  163. #define RCV_DESC_JUMBO 0x02
  164. #define RCV_DESC_LRO 0x04
  165. #define RCV_DESC_NORMAL_CTXID 0
  166. #define RCV_DESC_JUMBO_CTXID 1
  167. #define RCV_DESC_LRO_CTXID 2
  168. #define RCV_DESC_TYPE(ID) \
  169. ((ID == RCV_DESC_JUMBO_CTXID) \
  170. ? RCV_DESC_JUMBO \
  171. : ((ID == RCV_DESC_LRO_CTXID) \
  172. ? RCV_DESC_LRO : \
  173. (RCV_DESC_NORMAL)))
  174. #define MAX_CMD_DESCRIPTORS 1024
  175. #define MAX_RCV_DESCRIPTORS 16384
  176. #define MAX_CMD_DESCRIPTORS_HOST (MAX_CMD_DESCRIPTORS / 4)
  177. #define MAX_RCV_DESCRIPTORS_1G (MAX_RCV_DESCRIPTORS / 4)
  178. #define MAX_JUMBO_RCV_DESCRIPTORS 1024
  179. #define MAX_LRO_RCV_DESCRIPTORS 64
  180. #define MAX_RCVSTATUS_DESCRIPTORS MAX_RCV_DESCRIPTORS
  181. #define MAX_JUMBO_RCV_DESC MAX_JUMBO_RCV_DESCRIPTORS
  182. #define MAX_RCV_DESC MAX_RCV_DESCRIPTORS
  183. #define MAX_RCVSTATUS_DESC MAX_RCV_DESCRIPTORS
  184. #define MAX_EPG_DESCRIPTORS (MAX_CMD_DESCRIPTORS * 8)
  185. #define NUM_RCV_DESC (MAX_RCV_DESC + MAX_JUMBO_RCV_DESCRIPTORS + \
  186. MAX_LRO_RCV_DESCRIPTORS)
  187. #define MIN_TX_COUNT 4096
  188. #define MIN_RX_COUNT 4096
  189. #define NETXEN_CTX_SIGNATURE 0xdee0
  190. #define NETXEN_RCV_PRODUCER(ringid) (ringid)
  191. #define MAX_FRAME_SIZE 0x10000 /* 64K MAX size for LSO */
  192. #define PHAN_PEG_RCV_INITIALIZED 0xff01
  193. #define PHAN_PEG_RCV_START_INITIALIZE 0xff00
  194. #define get_next_index(index, length) \
  195. (((index) + 1) & ((length) - 1))
  196. #define get_index_range(index,length,count) \
  197. (((index) + (count)) & ((length) - 1))
  198. #define MPORT_SINGLE_FUNCTION_MODE 0x1111
  199. #define MPORT_MULTI_FUNCTION_MODE 0x2222
  200. #include "netxen_nic_phan_reg.h"
  201. extern unsigned long long netxen_dma_mask;
  202. extern unsigned long last_schedule_time;
  203. /*
  204. * NetXen host-peg signal message structure
  205. *
  206. * Bit 0-1 : peg_id => 0x2 for tx and 01 for rx
  207. * Bit 2 : priv_id => must be 1
  208. * Bit 3-17 : count => for doorbell
  209. * Bit 18-27 : ctx_id => Context id
  210. * Bit 28-31 : opcode
  211. */
  212. typedef u32 netxen_ctx_msg;
  213. #define netxen_set_msg_peg_id(config_word, val) \
  214. ((config_word) &= ~3, (config_word) |= val & 3)
  215. #define netxen_set_msg_privid(config_word) \
  216. ((config_word) |= 1 << 2)
  217. #define netxen_set_msg_count(config_word, val) \
  218. ((config_word) &= ~(0x7fff<<3), (config_word) |= (val & 0x7fff) << 3)
  219. #define netxen_set_msg_ctxid(config_word, val) \
  220. ((config_word) &= ~(0x3ff<<18), (config_word) |= (val & 0x3ff) << 18)
  221. #define netxen_set_msg_opcode(config_word, val) \
  222. ((config_word) &= ~(0xf<<28), (config_word) |= (val & 0xf) << 28)
  223. struct netxen_rcv_context {
  224. __le64 rcv_ring_addr;
  225. __le32 rcv_ring_size;
  226. __le32 rsrvd;
  227. };
  228. struct netxen_ring_ctx {
  229. /* one command ring */
  230. __le64 cmd_consumer_offset;
  231. __le64 cmd_ring_addr;
  232. __le32 cmd_ring_size;
  233. __le32 rsrvd;
  234. /* three receive rings */
  235. struct netxen_rcv_context rcv_ctx[3];
  236. /* one status ring */
  237. __le64 sts_ring_addr;
  238. __le32 sts_ring_size;
  239. __le32 ctx_id;
  240. } __attribute__ ((aligned(64)));
  241. /*
  242. * Following data structures describe the descriptors that will be used.
  243. * Added fileds of tcpHdrSize and ipHdrSize, The driver needs to do it only when
  244. * we are doing LSO (above the 1500 size packet) only.
  245. */
  246. /*
  247. * The size of reference handle been changed to 16 bits to pass the MSS fields
  248. * for the LSO packet
  249. */
  250. #define FLAGS_CHECKSUM_ENABLED 0x01
  251. #define FLAGS_LSO_ENABLED 0x02
  252. #define FLAGS_IPSEC_SA_ADD 0x04
  253. #define FLAGS_IPSEC_SA_DELETE 0x08
  254. #define FLAGS_VLAN_TAGGED 0x10
  255. #define netxen_set_cmd_desc_port(cmd_desc, var) \
  256. ((cmd_desc)->port_ctxid |= ((var) & 0x0F))
  257. #define netxen_set_cmd_desc_ctxid(cmd_desc, var) \
  258. ((cmd_desc)->port_ctxid |= ((var) & 0xF0))
  259. #define netxen_set_cmd_desc_flags(cmd_desc, val) \
  260. (cmd_desc)->flags_opcode = ((cmd_desc)->flags_opcode & \
  261. ~cpu_to_le16(0x7f)) | cpu_to_le16((val) & 0x7f)
  262. #define netxen_set_cmd_desc_opcode(cmd_desc, val) \
  263. (cmd_desc)->flags_opcode = ((cmd_desc)->flags_opcode & \
  264. ~cpu_to_le16((u16)0x3f << 7)) | cpu_to_le16(((val) & 0x3f) << 7)
  265. #define netxen_set_cmd_desc_num_of_buff(cmd_desc, val) \
  266. (cmd_desc)->num_of_buffers_total_length = \
  267. ((cmd_desc)->num_of_buffers_total_length & \
  268. ~cpu_to_le32(0xff)) | cpu_to_le32((val) & 0xff)
  269. #define netxen_set_cmd_desc_totallength(cmd_desc, val) \
  270. (cmd_desc)->num_of_buffers_total_length = \
  271. ((cmd_desc)->num_of_buffers_total_length & \
  272. ~cpu_to_le32((u32)0xffffff << 8)) | \
  273. cpu_to_le32(((val) & 0xffffff) << 8)
  274. #define netxen_get_cmd_desc_opcode(cmd_desc) \
  275. ((le16_to_cpu((cmd_desc)->flags_opcode) >> 7) & 0x003f)
  276. #define netxen_get_cmd_desc_totallength(cmd_desc) \
  277. ((le32_to_cpu((cmd_desc)->num_of_buffers_total_length) >> 8) & 0xffffff)
  278. struct cmd_desc_type0 {
  279. u8 tcp_hdr_offset; /* For LSO only */
  280. u8 ip_hdr_offset; /* For LSO only */
  281. /* Bit pattern: 0-6 flags, 7-12 opcode, 13-15 unused */
  282. __le16 flags_opcode;
  283. /* Bit pattern: 0-7 total number of segments,
  284. 8-31 Total size of the packet */
  285. __le32 num_of_buffers_total_length;
  286. union {
  287. struct {
  288. __le32 addr_low_part2;
  289. __le32 addr_high_part2;
  290. };
  291. __le64 addr_buffer2;
  292. };
  293. __le16 reference_handle; /* changed to u16 to add mss */
  294. __le16 mss; /* passed by NDIS_PACKET for LSO */
  295. /* Bit pattern 0-3 port, 0-3 ctx id */
  296. u8 port_ctxid;
  297. u8 total_hdr_length; /* LSO only : MAC+IP+TCP Hdr size */
  298. __le16 conn_id; /* IPSec offoad only */
  299. union {
  300. struct {
  301. __le32 addr_low_part3;
  302. __le32 addr_high_part3;
  303. };
  304. __le64 addr_buffer3;
  305. };
  306. union {
  307. struct {
  308. __le32 addr_low_part1;
  309. __le32 addr_high_part1;
  310. };
  311. __le64 addr_buffer1;
  312. };
  313. __le16 buffer1_length;
  314. __le16 buffer2_length;
  315. __le16 buffer3_length;
  316. __le16 buffer4_length;
  317. union {
  318. struct {
  319. __le32 addr_low_part4;
  320. __le32 addr_high_part4;
  321. };
  322. __le64 addr_buffer4;
  323. };
  324. __le64 unused;
  325. } __attribute__ ((aligned(64)));
  326. /* Note: sizeof(rcv_desc) should always be a mutliple of 2 */
  327. struct rcv_desc {
  328. __le16 reference_handle;
  329. __le16 reserved;
  330. __le32 buffer_length; /* allocated buffer length (usually 2K) */
  331. __le64 addr_buffer;
  332. };
  333. /* opcode field in status_desc */
  334. #define RCV_NIC_PKT (0xA)
  335. #define STATUS_NIC_PKT ((RCV_NIC_PKT) << 12)
  336. /* for status field in status_desc */
  337. #define STATUS_NEED_CKSUM (1)
  338. #define STATUS_CKSUM_OK (2)
  339. /* owner bits of status_desc */
  340. #define STATUS_OWNER_HOST (0x1)
  341. #define STATUS_OWNER_PHANTOM (0x2)
  342. #define NETXEN_PROT_IP (1)
  343. #define NETXEN_PROT_UNKNOWN (0)
  344. /* Note: sizeof(status_desc) should always be a mutliple of 2 */
  345. #define netxen_get_sts_desc_lro_cnt(status_desc) \
  346. ((status_desc)->lro & 0x7F)
  347. #define netxen_get_sts_desc_lro_last_frag(status_desc) \
  348. (((status_desc)->lro & 0x80) >> 7)
  349. #define netxen_get_sts_port(sts_data) \
  350. ((sts_data) & 0x0F)
  351. #define netxen_get_sts_status(sts_data) \
  352. (((sts_data) >> 4) & 0x0F)
  353. #define netxen_get_sts_type(sts_data) \
  354. (((sts_data) >> 8) & 0x0F)
  355. #define netxen_get_sts_totallength(sts_data) \
  356. (((sts_data) >> 12) & 0xFFFF)
  357. #define netxen_get_sts_refhandle(sts_data) \
  358. (((sts_data) >> 28) & 0xFFFF)
  359. #define netxen_get_sts_prot(sts_data) \
  360. (((sts_data) >> 44) & 0x0F)
  361. #define netxen_get_sts_opcode(sts_data) \
  362. (((sts_data) >> 58) & 0x03F)
  363. #define netxen_get_sts_owner(status_desc) \
  364. ((le64_to_cpu((status_desc)->status_desc_data) >> 56) & 0x03)
  365. #define netxen_set_sts_owner(status_desc, val) { \
  366. (status_desc)->status_desc_data = \
  367. ((status_desc)->status_desc_data & \
  368. ~cpu_to_le64(0x3ULL << 56)) | \
  369. cpu_to_le64((u64)((val) & 0x3) << 56); \
  370. }
  371. struct status_desc {
  372. /* Bit pattern: 0-3 port, 4-7 status, 8-11 type, 12-27 total_length
  373. 28-43 reference_handle, 44-47 protocol, 48-52 unused
  374. 53-55 desc_cnt, 56-57 owner, 58-63 opcode
  375. */
  376. __le64 status_desc_data;
  377. __le32 hash_value;
  378. u8 hash_type;
  379. u8 msg_type;
  380. u8 unused;
  381. /* Bit pattern: 0-6 lro_count indicates frag sequence,
  382. 7 last_frag indicates last frag */
  383. u8 lro;
  384. } __attribute__ ((aligned(16)));
  385. enum {
  386. NETXEN_RCV_PEG_0 = 0,
  387. NETXEN_RCV_PEG_1
  388. };
  389. /* The version of the main data structure */
  390. #define NETXEN_BDINFO_VERSION 1
  391. /* Magic number to let user know flash is programmed */
  392. #define NETXEN_BDINFO_MAGIC 0x12345678
  393. /* Max number of Gig ports on a Phantom board */
  394. #define NETXEN_MAX_PORTS 4
  395. typedef enum {
  396. NETXEN_BRDTYPE_P1_BD = 0x0000,
  397. NETXEN_BRDTYPE_P1_SB = 0x0001,
  398. NETXEN_BRDTYPE_P1_SMAX = 0x0002,
  399. NETXEN_BRDTYPE_P1_SOCK = 0x0003,
  400. NETXEN_BRDTYPE_P2_SOCK_31 = 0x0008,
  401. NETXEN_BRDTYPE_P2_SOCK_35 = 0x0009,
  402. NETXEN_BRDTYPE_P2_SB35_4G = 0x000a,
  403. NETXEN_BRDTYPE_P2_SB31_10G = 0x000b,
  404. NETXEN_BRDTYPE_P2_SB31_2G = 0x000c,
  405. NETXEN_BRDTYPE_P2_SB31_10G_IMEZ = 0x000d,
  406. NETXEN_BRDTYPE_P2_SB31_10G_HMEZ = 0x000e,
  407. NETXEN_BRDTYPE_P2_SB31_10G_CX4 = 0x000f
  408. } netxen_brdtype_t;
  409. typedef enum {
  410. NETXEN_BRDMFG_INVENTEC = 1
  411. } netxen_brdmfg;
  412. typedef enum {
  413. MEM_ORG_128Mbx4 = 0x0, /* DDR1 only */
  414. MEM_ORG_128Mbx8 = 0x1, /* DDR1 only */
  415. MEM_ORG_128Mbx16 = 0x2, /* DDR1 only */
  416. MEM_ORG_256Mbx4 = 0x3,
  417. MEM_ORG_256Mbx8 = 0x4,
  418. MEM_ORG_256Mbx16 = 0x5,
  419. MEM_ORG_512Mbx4 = 0x6,
  420. MEM_ORG_512Mbx8 = 0x7,
  421. MEM_ORG_512Mbx16 = 0x8,
  422. MEM_ORG_1Gbx4 = 0x9,
  423. MEM_ORG_1Gbx8 = 0xa,
  424. MEM_ORG_1Gbx16 = 0xb,
  425. MEM_ORG_2Gbx4 = 0xc,
  426. MEM_ORG_2Gbx8 = 0xd,
  427. MEM_ORG_2Gbx16 = 0xe,
  428. MEM_ORG_128Mbx32 = 0x10002, /* GDDR only */
  429. MEM_ORG_256Mbx32 = 0x10005 /* GDDR only */
  430. } netxen_mn_mem_org_t;
  431. typedef enum {
  432. MEM_ORG_512Kx36 = 0x0,
  433. MEM_ORG_1Mx36 = 0x1,
  434. MEM_ORG_2Mx36 = 0x2
  435. } netxen_sn_mem_org_t;
  436. typedef enum {
  437. MEM_DEPTH_4MB = 0x1,
  438. MEM_DEPTH_8MB = 0x2,
  439. MEM_DEPTH_16MB = 0x3,
  440. MEM_DEPTH_32MB = 0x4,
  441. MEM_DEPTH_64MB = 0x5,
  442. MEM_DEPTH_128MB = 0x6,
  443. MEM_DEPTH_256MB = 0x7,
  444. MEM_DEPTH_512MB = 0x8,
  445. MEM_DEPTH_1GB = 0x9,
  446. MEM_DEPTH_2GB = 0xa,
  447. MEM_DEPTH_4GB = 0xb,
  448. MEM_DEPTH_8GB = 0xc,
  449. MEM_DEPTH_16GB = 0xd,
  450. MEM_DEPTH_32GB = 0xe
  451. } netxen_mem_depth_t;
  452. struct netxen_board_info {
  453. u32 header_version;
  454. u32 board_mfg;
  455. u32 board_type;
  456. u32 board_num;
  457. u32 chip_id;
  458. u32 chip_minor;
  459. u32 chip_major;
  460. u32 chip_pkg;
  461. u32 chip_lot;
  462. u32 port_mask; /* available niu ports */
  463. u32 peg_mask; /* available pegs */
  464. u32 icache_ok; /* can we run with icache? */
  465. u32 dcache_ok; /* can we run with dcache? */
  466. u32 casper_ok;
  467. u32 mac_addr_lo_0;
  468. u32 mac_addr_lo_1;
  469. u32 mac_addr_lo_2;
  470. u32 mac_addr_lo_3;
  471. /* MN-related config */
  472. u32 mn_sync_mode; /* enable/ sync shift cclk/ sync shift mclk */
  473. u32 mn_sync_shift_cclk;
  474. u32 mn_sync_shift_mclk;
  475. u32 mn_wb_en;
  476. u32 mn_crystal_freq; /* in MHz */
  477. u32 mn_speed; /* in MHz */
  478. u32 mn_org;
  479. u32 mn_depth;
  480. u32 mn_ranks_0; /* ranks per slot */
  481. u32 mn_ranks_1; /* ranks per slot */
  482. u32 mn_rd_latency_0;
  483. u32 mn_rd_latency_1;
  484. u32 mn_rd_latency_2;
  485. u32 mn_rd_latency_3;
  486. u32 mn_rd_latency_4;
  487. u32 mn_rd_latency_5;
  488. u32 mn_rd_latency_6;
  489. u32 mn_rd_latency_7;
  490. u32 mn_rd_latency_8;
  491. u32 mn_dll_val[18];
  492. u32 mn_mode_reg; /* MIU DDR Mode Register */
  493. u32 mn_ext_mode_reg; /* MIU DDR Extended Mode Register */
  494. u32 mn_timing_0; /* MIU Memory Control Timing Rgister */
  495. u32 mn_timing_1; /* MIU Extended Memory Ctrl Timing Register */
  496. u32 mn_timing_2; /* MIU Extended Memory Ctrl Timing2 Register */
  497. /* SN-related config */
  498. u32 sn_sync_mode; /* enable/ sync shift cclk / sync shift mclk */
  499. u32 sn_pt_mode; /* pass through mode */
  500. u32 sn_ecc_en;
  501. u32 sn_wb_en;
  502. u32 sn_crystal_freq;
  503. u32 sn_speed;
  504. u32 sn_org;
  505. u32 sn_depth;
  506. u32 sn_dll_tap;
  507. u32 sn_rd_latency;
  508. u32 mac_addr_hi_0;
  509. u32 mac_addr_hi_1;
  510. u32 mac_addr_hi_2;
  511. u32 mac_addr_hi_3;
  512. u32 magic; /* indicates flash has been initialized */
  513. u32 mn_rdimm;
  514. u32 mn_dll_override;
  515. };
  516. #define FLASH_NUM_PORTS (4)
  517. struct netxen_flash_mac_addr {
  518. u32 flash_addr[32];
  519. };
  520. struct netxen_user_old_info {
  521. u8 flash_md5[16];
  522. u8 crbinit_md5[16];
  523. u8 brdcfg_md5[16];
  524. /* bootloader */
  525. u32 bootld_version;
  526. u32 bootld_size;
  527. u8 bootld_md5[16];
  528. /* image */
  529. u32 image_version;
  530. u32 image_size;
  531. u8 image_md5[16];
  532. /* primary image status */
  533. u32 primary_status;
  534. u32 secondary_present;
  535. /* MAC address , 4 ports */
  536. struct netxen_flash_mac_addr mac_addr[FLASH_NUM_PORTS];
  537. };
  538. #define FLASH_NUM_MAC_PER_PORT 32
  539. struct netxen_user_info {
  540. u8 flash_md5[16 * 64];
  541. /* bootloader */
  542. u32 bootld_version;
  543. u32 bootld_size;
  544. /* image */
  545. u32 image_version;
  546. u32 image_size;
  547. /* primary image status */
  548. u32 primary_status;
  549. u32 secondary_present;
  550. /* MAC address , 4 ports, 32 address per port */
  551. u64 mac_addr[FLASH_NUM_PORTS * FLASH_NUM_MAC_PER_PORT];
  552. u32 sub_sys_id;
  553. u8 serial_num[32];
  554. /* Any user defined data */
  555. };
  556. /*
  557. * Flash Layout - new format.
  558. */
  559. struct netxen_new_user_info {
  560. u8 flash_md5[16 * 64];
  561. /* bootloader */
  562. u32 bootld_version;
  563. u32 bootld_size;
  564. /* image */
  565. u32 image_version;
  566. u32 image_size;
  567. /* primary image status */
  568. u32 primary_status;
  569. u32 secondary_present;
  570. /* MAC address , 4 ports, 32 address per port */
  571. u64 mac_addr[FLASH_NUM_PORTS * FLASH_NUM_MAC_PER_PORT];
  572. u32 sub_sys_id;
  573. u8 serial_num[32];
  574. /* Any user defined data */
  575. };
  576. #define SECONDARY_IMAGE_PRESENT 0xb3b4b5b6
  577. #define SECONDARY_IMAGE_ABSENT 0xffffffff
  578. #define PRIMARY_IMAGE_GOOD 0x5a5a5a5a
  579. #define PRIMARY_IMAGE_BAD 0xffffffff
  580. /* Flash memory map */
  581. typedef enum {
  582. NETXEN_CRBINIT_START = 0, /* Crbinit section */
  583. NETXEN_BRDCFG_START = 0x4000, /* board config */
  584. NETXEN_INITCODE_START = 0x6000, /* pegtune code */
  585. NETXEN_BOOTLD_START = 0x10000, /* bootld */
  586. NETXEN_IMAGE_START = 0x43000, /* compressed image */
  587. NETXEN_SECONDARY_START = 0x200000, /* backup images */
  588. NETXEN_PXE_START = 0x3E0000, /* user defined region */
  589. NETXEN_USER_START = 0x3E8000, /* User defined region for new boards */
  590. NETXEN_FIXED_START = 0x3F0000 /* backup of crbinit */
  591. } netxen_flash_map_t;
  592. #define NETXEN_USER_START_OLD NETXEN_PXE_START /* for backward compatibility */
  593. #define NETXEN_FLASH_START (NETXEN_CRBINIT_START)
  594. #define NETXEN_INIT_SECTOR (0)
  595. #define NETXEN_PRIMARY_START (NETXEN_BOOTLD_START)
  596. #define NETXEN_FLASH_CRBINIT_SIZE (0x4000)
  597. #define NETXEN_FLASH_BRDCFG_SIZE (sizeof(struct netxen_board_info))
  598. #define NETXEN_FLASH_USER_SIZE (sizeof(struct netxen_user_info)/sizeof(u32))
  599. #define NETXEN_FLASH_SECONDARY_SIZE (NETXEN_USER_START-NETXEN_SECONDARY_START)
  600. #define NETXEN_NUM_PRIMARY_SECTORS (0x20)
  601. #define NETXEN_NUM_CONFIG_SECTORS (1)
  602. #define PFX "NetXen: "
  603. extern char netxen_nic_driver_name[];
  604. /* Note: Make sure to not call this before adapter->port is valid */
  605. #if !defined(NETXEN_DEBUG)
  606. #define DPRINTK(klevel, fmt, args...) do { \
  607. } while (0)
  608. #else
  609. #define DPRINTK(klevel, fmt, args...) do { \
  610. printk(KERN_##klevel PFX "%s: %s: " fmt, __FUNCTION__,\
  611. (adapter != NULL && adapter->netdev != NULL) ? \
  612. adapter->netdev->name : NULL, \
  613. ## args); } while(0)
  614. #endif
  615. /* Number of status descriptors to handle per interrupt */
  616. #define MAX_STATUS_HANDLE (128)
  617. /*
  618. * netxen_skb_frag{} is to contain mapping info for each SG list. This
  619. * has to be freed when DMA is complete. This is part of netxen_tx_buffer{}.
  620. */
  621. struct netxen_skb_frag {
  622. u64 dma;
  623. u32 length;
  624. };
  625. #define _netxen_set_bits(config_word, start, bits, val) {\
  626. unsigned long long __tmask = (((1ULL << (bits)) - 1) << (start));\
  627. unsigned long long __tvalue = (val); \
  628. (config_word) &= ~__tmask; \
  629. (config_word) |= (((__tvalue) << (start)) & __tmask); \
  630. }
  631. #define _netxen_clear_bits(config_word, start, bits) {\
  632. unsigned long long __tmask = (((1ULL << (bits)) - 1) << (start)); \
  633. (config_word) &= ~__tmask; \
  634. }
  635. /* Following defines are for the state of the buffers */
  636. #define NETXEN_BUFFER_FREE 0
  637. #define NETXEN_BUFFER_BUSY 1
  638. /*
  639. * There will be one netxen_buffer per skb packet. These will be
  640. * used to save the dma info for pci_unmap_page()
  641. */
  642. struct netxen_cmd_buffer {
  643. struct sk_buff *skb;
  644. struct netxen_skb_frag frag_array[MAX_BUFFERS_PER_CMD + 1];
  645. u32 total_length;
  646. u32 mss;
  647. u16 port;
  648. u8 cmd;
  649. u8 frag_count;
  650. unsigned long time_stamp;
  651. u32 state;
  652. };
  653. /* In rx_buffer, we do not need multiple fragments as is a single buffer */
  654. struct netxen_rx_buffer {
  655. struct sk_buff *skb;
  656. u64 dma;
  657. u16 ref_handle;
  658. u16 state;
  659. u32 lro_expected_frags;
  660. u32 lro_current_frags;
  661. u32 lro_length;
  662. };
  663. /* Board types */
  664. #define NETXEN_NIC_GBE 0x01
  665. #define NETXEN_NIC_XGBE 0x02
  666. /*
  667. * One hardware_context{} per adapter
  668. * contains interrupt info as well shared hardware info.
  669. */
  670. struct netxen_hardware_context {
  671. struct pci_dev *pdev;
  672. void __iomem *pci_base0;
  673. void __iomem *pci_base1;
  674. void __iomem *pci_base2;
  675. unsigned long first_page_group_end;
  676. unsigned long first_page_group_start;
  677. void __iomem *db_base;
  678. unsigned long db_len;
  679. u8 revision_id;
  680. u16 board_type;
  681. u16 max_ports;
  682. struct netxen_board_info boardcfg;
  683. u32 xg_linkup;
  684. u32 qg_linksup;
  685. /* Address of cmd ring in Phantom */
  686. struct cmd_desc_type0 *cmd_desc_head;
  687. struct pci_dev *cmd_desc_pdev;
  688. dma_addr_t cmd_desc_phys_addr;
  689. struct netxen_adapter *adapter;
  690. int pci_func;
  691. };
  692. #define RCV_RING_LRO RCV_DESC_LRO
  693. #define MINIMUM_ETHERNET_FRAME_SIZE 64 /* With FCS */
  694. #define ETHERNET_FCS_SIZE 4
  695. struct netxen_adapter_stats {
  696. u64 rcvdbadskb;
  697. u64 xmitcalled;
  698. u64 xmitedframes;
  699. u64 xmitfinished;
  700. u64 badskblen;
  701. u64 nocmddescriptor;
  702. u64 polled;
  703. u64 uphappy;
  704. u64 updropped;
  705. u64 uplcong;
  706. u64 uphcong;
  707. u64 upmcong;
  708. u64 updunno;
  709. u64 skbfreed;
  710. u64 txdropped;
  711. u64 txnullskb;
  712. u64 csummed;
  713. u64 no_rcv;
  714. u64 rxbytes;
  715. u64 txbytes;
  716. u64 ints;
  717. };
  718. /*
  719. * Rcv Descriptor Context. One such per Rcv Descriptor. There may
  720. * be one Rcv Descriptor for normal packets, one for jumbo and may be others.
  721. */
  722. struct netxen_rcv_desc_ctx {
  723. u32 flags;
  724. u32 producer;
  725. u32 rcv_pending; /* Num of bufs posted in phantom */
  726. u32 rcv_free; /* Num of bufs in free list */
  727. dma_addr_t phys_addr;
  728. struct pci_dev *phys_pdev;
  729. struct rcv_desc *desc_head; /* address of rx ring in Phantom */
  730. u32 max_rx_desc_count;
  731. u32 dma_size;
  732. u32 skb_size;
  733. struct netxen_rx_buffer *rx_buf_arr; /* rx buffers for receive */
  734. int begin_alloc;
  735. };
  736. /*
  737. * Receive context. There is one such structure per instance of the
  738. * receive processing. Any state information that is relevant to
  739. * the receive, and is must be in this structure. The global data may be
  740. * present elsewhere.
  741. */
  742. struct netxen_recv_context {
  743. struct netxen_rcv_desc_ctx rcv_desc[NUM_RCV_DESC_RINGS];
  744. u32 status_rx_producer;
  745. u32 status_rx_consumer;
  746. dma_addr_t rcv_status_desc_phys_addr;
  747. struct pci_dev *rcv_status_desc_pdev;
  748. struct status_desc *rcv_status_desc_head;
  749. };
  750. #define NETXEN_NIC_MSI_ENABLED 0x02
  751. #define NETXEN_DMA_MASK 0xfffffffe
  752. #define NETXEN_DB_MAPSIZE_BYTES 0x1000
  753. struct netxen_dummy_dma {
  754. void *addr;
  755. dma_addr_t phys_addr;
  756. };
  757. struct netxen_adapter {
  758. struct netxen_hardware_context ahw;
  759. struct netxen_adapter *master;
  760. struct net_device *netdev;
  761. struct pci_dev *pdev;
  762. struct napi_struct napi;
  763. struct net_device_stats net_stats;
  764. unsigned char mac_addr[ETH_ALEN];
  765. int mtu;
  766. int portnum;
  767. spinlock_t tx_lock;
  768. spinlock_t lock;
  769. struct work_struct watchdog_task;
  770. struct timer_list watchdog_timer;
  771. struct work_struct tx_timeout_task;
  772. u32 curr_window;
  773. u32 cmd_producer;
  774. u32 *cmd_consumer;
  775. u32 last_cmd_consumer;
  776. u32 max_tx_desc_count;
  777. u32 max_rx_desc_count;
  778. u32 max_jumbo_rx_desc_count;
  779. u32 max_lro_rx_desc_count;
  780. /* Num of instances active on cmd buffer ring */
  781. u32 proc_cmd_buf_counter;
  782. u32 num_threads, total_threads; /*Use to keep track of xmit threads */
  783. u32 flags;
  784. u32 irq;
  785. int driver_mismatch;
  786. u32 temp;
  787. struct netxen_adapter_stats stats;
  788. u16 portno;
  789. u16 link_speed;
  790. u16 link_duplex;
  791. u16 state;
  792. u16 link_autoneg;
  793. int rx_csum;
  794. int status;
  795. spinlock_t stats_lock;
  796. struct netxen_cmd_buffer *cmd_buf_arr; /* Command buffers for xmit */
  797. /*
  798. * Receive instances. These can be either one per port,
  799. * or one per peg, etc.
  800. */
  801. struct netxen_recv_context recv_ctx[MAX_RCV_CTX];
  802. int is_up;
  803. struct netxen_dummy_dma dummy_dma;
  804. /* Context interface shared between card and host */
  805. struct netxen_ring_ctx *ctx_desc;
  806. struct pci_dev *ctx_desc_pdev;
  807. dma_addr_t ctx_desc_phys_addr;
  808. int intr_scheme;
  809. int (*enable_phy_interrupts) (struct netxen_adapter *);
  810. int (*disable_phy_interrupts) (struct netxen_adapter *);
  811. void (*handle_phy_intr) (struct netxen_adapter *);
  812. int (*macaddr_set) (struct netxen_adapter *, netxen_ethernet_macaddr_t);
  813. int (*set_mtu) (struct netxen_adapter *, int);
  814. int (*set_promisc) (struct netxen_adapter *, netxen_niu_prom_mode_t);
  815. int (*unset_promisc) (struct netxen_adapter *, netxen_niu_prom_mode_t);
  816. int (*phy_read) (struct netxen_adapter *, long reg, u32 *);
  817. int (*phy_write) (struct netxen_adapter *, long reg, u32 val);
  818. int (*init_port) (struct netxen_adapter *, int);
  819. void (*init_niu) (struct netxen_adapter *);
  820. int (*stop_port) (struct netxen_adapter *);
  821. }; /* netxen_adapter structure */
  822. /*
  823. * NetXen dma watchdog control structure
  824. *
  825. * Bit 0 : enabled => R/O: 1 watchdog active, 0 inactive
  826. * Bit 1 : disable_request => 1 req disable dma watchdog
  827. * Bit 2 : enable_request => 1 req enable dma watchdog
  828. * Bit 3-31 : unused
  829. */
  830. #define netxen_set_dma_watchdog_disable_req(config_word) \
  831. _netxen_set_bits(config_word, 1, 1, 1)
  832. #define netxen_set_dma_watchdog_enable_req(config_word) \
  833. _netxen_set_bits(config_word, 2, 1, 1)
  834. #define netxen_get_dma_watchdog_enabled(config_word) \
  835. ((config_word) & 0x1)
  836. #define netxen_get_dma_watchdog_disabled(config_word) \
  837. (((config_word) >> 1) & 0x1)
  838. /* Max number of xmit producer threads that can run simultaneously */
  839. #define MAX_XMIT_PRODUCERS 16
  840. #define PCI_OFFSET_FIRST_RANGE(adapter, off) \
  841. ((adapter)->ahw.pci_base0 + (off))
  842. #define PCI_OFFSET_SECOND_RANGE(adapter, off) \
  843. ((adapter)->ahw.pci_base1 + (off) - SECOND_PAGE_GROUP_START)
  844. #define PCI_OFFSET_THIRD_RANGE(adapter, off) \
  845. ((adapter)->ahw.pci_base2 + (off) - THIRD_PAGE_GROUP_START)
  846. static inline void __iomem *pci_base_offset(struct netxen_adapter *adapter,
  847. unsigned long off)
  848. {
  849. if ((off < FIRST_PAGE_GROUP_END) && (off >= FIRST_PAGE_GROUP_START)) {
  850. return (adapter->ahw.pci_base0 + off);
  851. } else if ((off < SECOND_PAGE_GROUP_END) &&
  852. (off >= SECOND_PAGE_GROUP_START)) {
  853. return (adapter->ahw.pci_base1 + off - SECOND_PAGE_GROUP_START);
  854. } else if ((off < THIRD_PAGE_GROUP_END) &&
  855. (off >= THIRD_PAGE_GROUP_START)) {
  856. return (adapter->ahw.pci_base2 + off - THIRD_PAGE_GROUP_START);
  857. }
  858. return NULL;
  859. }
  860. static inline void __iomem *pci_base(struct netxen_adapter *adapter,
  861. unsigned long off)
  862. {
  863. if ((off < FIRST_PAGE_GROUP_END) && (off >= FIRST_PAGE_GROUP_START)) {
  864. return adapter->ahw.pci_base0;
  865. } else if ((off < SECOND_PAGE_GROUP_END) &&
  866. (off >= SECOND_PAGE_GROUP_START)) {
  867. return adapter->ahw.pci_base1;
  868. } else if ((off < THIRD_PAGE_GROUP_END) &&
  869. (off >= THIRD_PAGE_GROUP_START)) {
  870. return adapter->ahw.pci_base2;
  871. }
  872. return NULL;
  873. }
  874. int netxen_niu_xgbe_enable_phy_interrupts(struct netxen_adapter *adapter);
  875. int netxen_niu_gbe_enable_phy_interrupts(struct netxen_adapter *adapter);
  876. int netxen_niu_xgbe_disable_phy_interrupts(struct netxen_adapter *adapter);
  877. int netxen_niu_gbe_disable_phy_interrupts(struct netxen_adapter *adapter);
  878. int netxen_niu_xgbe_clear_phy_interrupts(struct netxen_adapter *adapter);
  879. int netxen_niu_gbe_clear_phy_interrupts(struct netxen_adapter *adapter);
  880. void netxen_nic_xgbe_handle_phy_intr(struct netxen_adapter *adapter);
  881. void netxen_nic_gbe_handle_phy_intr(struct netxen_adapter *adapter);
  882. void netxen_niu_gbe_set_mii_mode(struct netxen_adapter *adapter, int port,
  883. long enable);
  884. void netxen_niu_gbe_set_gmii_mode(struct netxen_adapter *adapter, int port,
  885. long enable);
  886. int netxen_niu_gbe_phy_read(struct netxen_adapter *adapter, long reg,
  887. __u32 * readval);
  888. int netxen_niu_gbe_phy_write(struct netxen_adapter *adapter,
  889. long reg, __u32 val);
  890. /* Functions available from netxen_nic_hw.c */
  891. int netxen_nic_set_mtu_xgb(struct netxen_adapter *adapter, int new_mtu);
  892. int netxen_nic_set_mtu_gb(struct netxen_adapter *adapter, int new_mtu);
  893. void netxen_nic_init_niu_gb(struct netxen_adapter *adapter);
  894. void netxen_nic_pci_change_crbwindow(struct netxen_adapter *adapter, u32 wndw);
  895. void netxen_nic_reg_write(struct netxen_adapter *adapter, u64 off, u32 val);
  896. int netxen_nic_reg_read(struct netxen_adapter *adapter, u64 off);
  897. void netxen_nic_write_w0(struct netxen_adapter *adapter, u32 index, u32 value);
  898. void netxen_nic_read_w0(struct netxen_adapter *adapter, u32 index, u32 * value);
  899. int netxen_nic_get_board_info(struct netxen_adapter *adapter);
  900. int netxen_nic_hw_read_wx(struct netxen_adapter *adapter, u64 off, void *data,
  901. int len);
  902. int netxen_nic_hw_write_wx(struct netxen_adapter *adapter, u64 off, void *data,
  903. int len);
  904. void netxen_crb_writelit_adapter(struct netxen_adapter *adapter,
  905. unsigned long off, int data);
  906. int netxen_nic_erase_pxe(struct netxen_adapter *adapter);
  907. /* Functions from netxen_nic_init.c */
  908. void netxen_free_adapter_offload(struct netxen_adapter *adapter);
  909. int netxen_initialize_adapter_offload(struct netxen_adapter *adapter);
  910. int netxen_phantom_init(struct netxen_adapter *adapter, int pegtune_val);
  911. int netxen_load_firmware(struct netxen_adapter *adapter);
  912. int netxen_pinit_from_rom(struct netxen_adapter *adapter, int verbose);
  913. int netxen_rom_fast_read(struct netxen_adapter *adapter, int addr, int *valp);
  914. int netxen_rom_fast_read_words(struct netxen_adapter *adapter, int addr,
  915. u8 *bytes, size_t size);
  916. int netxen_rom_fast_write_words(struct netxen_adapter *adapter, int addr,
  917. u8 *bytes, size_t size);
  918. int netxen_flash_unlock(struct netxen_adapter *adapter);
  919. int netxen_backup_crbinit(struct netxen_adapter *adapter);
  920. int netxen_flash_erase_secondary(struct netxen_adapter *adapter);
  921. int netxen_flash_erase_primary(struct netxen_adapter *adapter);
  922. void netxen_halt_pegs(struct netxen_adapter *adapter);
  923. int netxen_rom_fast_write(struct netxen_adapter *adapter, int addr, int data);
  924. int netxen_rom_se(struct netxen_adapter *adapter, int addr);
  925. int netxen_do_rom_se(struct netxen_adapter *adapter, int addr);
  926. /* Functions from netxen_nic_isr.c */
  927. int netxen_nic_link_ok(struct netxen_adapter *adapter);
  928. void netxen_nic_isr_other(struct netxen_adapter *adapter);
  929. void netxen_indicate_link_status(struct netxen_adapter *adapter, u32 link);
  930. void netxen_handle_port_int(struct netxen_adapter *adapter, u32 enable);
  931. void netxen_initialize_adapter_sw(struct netxen_adapter *adapter);
  932. void netxen_initialize_adapter_hw(struct netxen_adapter *adapter);
  933. void *netxen_alloc(struct pci_dev *pdev, size_t sz, dma_addr_t * ptr,
  934. struct pci_dev **used_dev);
  935. void netxen_initialize_adapter_ops(struct netxen_adapter *adapter);
  936. int netxen_init_firmware(struct netxen_adapter *adapter);
  937. void netxen_free_hw_resources(struct netxen_adapter *adapter);
  938. void netxen_tso_check(struct netxen_adapter *adapter,
  939. struct cmd_desc_type0 *desc, struct sk_buff *skb);
  940. int netxen_nic_hw_resources(struct netxen_adapter *adapter);
  941. void netxen_nic_clear_stats(struct netxen_adapter *adapter);
  942. int netxen_nic_rx_has_work(struct netxen_adapter *adapter);
  943. int netxen_nic_tx_has_work(struct netxen_adapter *adapter);
  944. void netxen_watchdog_task(struct work_struct *work);
  945. void netxen_post_rx_buffers(struct netxen_adapter *adapter, u32 ctx,
  946. u32 ringid);
  947. void netxen_post_rx_buffers_nodb(struct netxen_adapter *adapter, u32 ctx,
  948. u32 ringid);
  949. int netxen_process_cmd_ring(unsigned long data);
  950. u32 netxen_process_rcv_ring(struct netxen_adapter *adapter, int ctx, int max);
  951. void netxen_nic_set_multi(struct net_device *netdev);
  952. int netxen_nic_change_mtu(struct net_device *netdev, int new_mtu);
  953. int netxen_nic_set_mac(struct net_device *netdev, void *p);
  954. struct net_device_stats *netxen_nic_get_stats(struct net_device *netdev);
  955. /*
  956. * NetXen Board information
  957. */
  958. #define NETXEN_MAX_SHORT_NAME 16
  959. struct netxen_brdinfo {
  960. netxen_brdtype_t brdtype; /* type of board */
  961. long ports; /* max no of physical ports */
  962. char short_name[NETXEN_MAX_SHORT_NAME];
  963. };
  964. static const struct netxen_brdinfo netxen_boards[] = {
  965. {NETXEN_BRDTYPE_P2_SB31_10G_CX4, 1, "XGb CX4"},
  966. {NETXEN_BRDTYPE_P2_SB31_10G_HMEZ, 1, "XGb HMEZ"},
  967. {NETXEN_BRDTYPE_P2_SB31_10G_IMEZ, 2, "XGb IMEZ"},
  968. {NETXEN_BRDTYPE_P2_SB31_10G, 1, "XGb XFP"},
  969. {NETXEN_BRDTYPE_P2_SB35_4G, 4, "Quad Gb"},
  970. {NETXEN_BRDTYPE_P2_SB31_2G, 2, "Dual Gb"},
  971. };
  972. #define NUM_SUPPORTED_BOARDS ARRAY_SIZE(netxen_boards)
  973. static inline void get_brd_port_by_type(u32 type, int *ports)
  974. {
  975. int i, found = 0;
  976. for (i = 0; i < NUM_SUPPORTED_BOARDS; ++i) {
  977. if (netxen_boards[i].brdtype == type) {
  978. *ports = netxen_boards[i].ports;
  979. found = 1;
  980. break;
  981. }
  982. }
  983. if (!found)
  984. *ports = 0;
  985. }
  986. static inline void get_brd_name_by_type(u32 type, char *name)
  987. {
  988. int i, found = 0;
  989. for (i = 0; i < NUM_SUPPORTED_BOARDS; ++i) {
  990. if (netxen_boards[i].brdtype == type) {
  991. strcpy(name, netxen_boards[i].short_name);
  992. found = 1;
  993. break;
  994. }
  995. }
  996. if (!found)
  997. name = "Unknown";
  998. }
  999. static inline int
  1000. dma_watchdog_shutdown_request(struct netxen_adapter *adapter)
  1001. {
  1002. u32 ctrl;
  1003. /* check if already inactive */
  1004. if (netxen_nic_hw_read_wx(adapter,
  1005. NETXEN_CAM_RAM(NETXEN_CAM_RAM_DMA_WATCHDOG_CTRL), &ctrl, 4))
  1006. printk(KERN_ERR "failed to read dma watchdog status\n");
  1007. if (netxen_get_dma_watchdog_enabled(ctrl) == 0)
  1008. return 1;
  1009. /* Send the disable request */
  1010. netxen_set_dma_watchdog_disable_req(ctrl);
  1011. netxen_crb_writelit_adapter(adapter,
  1012. NETXEN_CAM_RAM(NETXEN_CAM_RAM_DMA_WATCHDOG_CTRL), ctrl);
  1013. return 0;
  1014. }
  1015. static inline int
  1016. dma_watchdog_shutdown_poll_result(struct netxen_adapter *adapter)
  1017. {
  1018. u32 ctrl;
  1019. if (netxen_nic_hw_read_wx(adapter,
  1020. NETXEN_CAM_RAM(NETXEN_CAM_RAM_DMA_WATCHDOG_CTRL), &ctrl, 4))
  1021. printk(KERN_ERR "failed to read dma watchdog status\n");
  1022. return (netxen_get_dma_watchdog_enabled(ctrl) == 0);
  1023. }
  1024. static inline int
  1025. dma_watchdog_wakeup(struct netxen_adapter *adapter)
  1026. {
  1027. u32 ctrl;
  1028. if (netxen_nic_hw_read_wx(adapter,
  1029. NETXEN_CAM_RAM(NETXEN_CAM_RAM_DMA_WATCHDOG_CTRL), &ctrl, 4))
  1030. printk(KERN_ERR "failed to read dma watchdog status\n");
  1031. if (netxen_get_dma_watchdog_enabled(ctrl))
  1032. return 1;
  1033. /* send the wakeup request */
  1034. netxen_set_dma_watchdog_enable_req(ctrl);
  1035. netxen_crb_writelit_adapter(adapter,
  1036. NETXEN_CAM_RAM(NETXEN_CAM_RAM_DMA_WATCHDOG_CTRL), ctrl);
  1037. return 0;
  1038. }
  1039. int netxen_is_flash_supported(struct netxen_adapter *adapter);
  1040. int netxen_get_flash_mac_addr(struct netxen_adapter *adapter, u64 mac[]);
  1041. extern void netxen_change_ringparam(struct netxen_adapter *adapter);
  1042. extern int netxen_rom_fast_read(struct netxen_adapter *adapter, int addr,
  1043. int *valp);
  1044. extern struct ethtool_ops netxen_nic_ethtool_ops;
  1045. extern int physical_port[]; /* physical port # from virtual port.*/
  1046. #endif /* __NETXEN_NIC_H_ */