myri_sbus.c 31 KB

12345678910111213141516171819202122232425262728293031323334353637383940414243444546474849505152535455565758596061626364656667686970717273747576777879808182838485868788899091929394959697989910010110210310410510610710810911011111211311411511611711811912012112212312412512612712812913013113213313413513613713813914014114214314414514614714814915015115215315415515615715815916016116216316416516616716816917017117217317417517617717817918018118218318418518618718818919019119219319419519619719819920020120220320420520620720820921021121221321421521621721821922022122222322422522622722822923023123223323423523623723823924024124224324424524624724824925025125225325425525625725825926026126226326426526626726826927027127227327427527627727827928028128228328428528628728828929029129229329429529629729829930030130230330430530630730830931031131231331431531631731831932032132232332432532632732832933033133233333433533633733833934034134234334434534634734834935035135235335435535635735835936036136236336436536636736836937037137237337437537637737837938038138238338438538638738838939039139239339439539639739839940040140240340440540640740840941041141241341441541641741841942042142242342442542642742842943043143243343443543643743843944044144244344444544644744844945045145245345445545645745845946046146246346446546646746846947047147247347447547647747847948048148248348448548648748848949049149249349449549649749849950050150250350450550650750850951051151251351451551651751851952052152252352452552652752852953053153253353453553653753853954054154254354454554654754854955055155255355455555655755855956056156256356456556656756856957057157257357457557657757857958058158258358458558658758858959059159259359459559659759859960060160260360460560660760860961061161261361461561661761861962062162262362462562662762862963063163263363463563663763863964064164264364464564664764864965065165265365465565665765865966066166266366466566666766866967067167267367467567667767867968068168268368468568668768868969069169269369469569669769869970070170270370470570670770870971071171271371471571671771871972072172272372472572672772872973073173273373473573673773873974074174274374474574674774874975075175275375475575675775875976076176276376476576676776876977077177277377477577677777877978078178278378478578678778878979079179279379479579679779879980080180280380480580680780880981081181281381481581681781881982082182282382482582682782882983083183283383483583683783883984084184284384484584684784884985085185285385485585685785885986086186286386486586686786886987087187287387487587687787887988088188288388488588688788888989089189289389489589689789889990090190290390490590690790890991091191291391491591691791891992092192292392492592692792892993093193293393493593693793893994094194294394494594694794894995095195295395495595695795895996096196296396496596696796896997097197297397497597697797897998098198298398498598698798898999099199299399499599699799899910001001100210031004100510061007100810091010101110121013101410151016101710181019102010211022102310241025102610271028102910301031103210331034103510361037103810391040104110421043104410451046104710481049105010511052105310541055105610571058105910601061106210631064106510661067106810691070107110721073107410751076107710781079108010811082108310841085108610871088108910901091109210931094109510961097109810991100110111021103110411051106110711081109111011111112111311141115111611171118111911201121112211231124112511261127112811291130113111321133113411351136113711381139114011411142114311441145114611471148114911501151115211531154115511561157115811591160116111621163116411651166116711681169117011711172
  1. /* myri_sbus.c: MyriCOM MyriNET SBUS card driver.
  2. *
  3. * Copyright (C) 1996, 1999, 2006 David S. Miller (davem@davemloft.net)
  4. */
  5. static char version[] =
  6. "myri_sbus.c:v2.0 June 23, 2006 David S. Miller (davem@davemloft.net)\n";
  7. #include <linux/module.h>
  8. #include <linux/errno.h>
  9. #include <linux/kernel.h>
  10. #include <linux/types.h>
  11. #include <linux/fcntl.h>
  12. #include <linux/interrupt.h>
  13. #include <linux/ioport.h>
  14. #include <linux/in.h>
  15. #include <linux/slab.h>
  16. #include <linux/string.h>
  17. #include <linux/delay.h>
  18. #include <linux/init.h>
  19. #include <linux/netdevice.h>
  20. #include <linux/etherdevice.h>
  21. #include <linux/skbuff.h>
  22. #include <linux/bitops.h>
  23. #include <net/dst.h>
  24. #include <net/arp.h>
  25. #include <net/sock.h>
  26. #include <net/ipv6.h>
  27. #include <asm/system.h>
  28. #include <asm/io.h>
  29. #include <asm/dma.h>
  30. #include <asm/byteorder.h>
  31. #include <asm/idprom.h>
  32. #include <asm/sbus.h>
  33. #include <asm/openprom.h>
  34. #include <asm/oplib.h>
  35. #include <asm/auxio.h>
  36. #include <asm/pgtable.h>
  37. #include <asm/irq.h>
  38. #include "myri_sbus.h"
  39. #include "myri_code.h"
  40. /* #define DEBUG_DETECT */
  41. /* #define DEBUG_IRQ */
  42. /* #define DEBUG_TRANSMIT */
  43. /* #define DEBUG_RECEIVE */
  44. /* #define DEBUG_HEADER */
  45. #ifdef DEBUG_DETECT
  46. #define DET(x) printk x
  47. #else
  48. #define DET(x)
  49. #endif
  50. #ifdef DEBUG_IRQ
  51. #define DIRQ(x) printk x
  52. #else
  53. #define DIRQ(x)
  54. #endif
  55. #ifdef DEBUG_TRANSMIT
  56. #define DTX(x) printk x
  57. #else
  58. #define DTX(x)
  59. #endif
  60. #ifdef DEBUG_RECEIVE
  61. #define DRX(x) printk x
  62. #else
  63. #define DRX(x)
  64. #endif
  65. #ifdef DEBUG_HEADER
  66. #define DHDR(x) printk x
  67. #else
  68. #define DHDR(x)
  69. #endif
  70. static void myri_reset_off(void __iomem *lp, void __iomem *cregs)
  71. {
  72. /* Clear IRQ mask. */
  73. sbus_writel(0, lp + LANAI_EIMASK);
  74. /* Turn RESET function off. */
  75. sbus_writel(CONTROL_ROFF, cregs + MYRICTRL_CTRL);
  76. }
  77. static void myri_reset_on(void __iomem *cregs)
  78. {
  79. /* Enable RESET function. */
  80. sbus_writel(CONTROL_RON, cregs + MYRICTRL_CTRL);
  81. /* Disable IRQ's. */
  82. sbus_writel(CONTROL_DIRQ, cregs + MYRICTRL_CTRL);
  83. }
  84. static void myri_disable_irq(void __iomem *lp, void __iomem *cregs)
  85. {
  86. sbus_writel(CONTROL_DIRQ, cregs + MYRICTRL_CTRL);
  87. sbus_writel(0, lp + LANAI_EIMASK);
  88. sbus_writel(ISTAT_HOST, lp + LANAI_ISTAT);
  89. }
  90. static void myri_enable_irq(void __iomem *lp, void __iomem *cregs)
  91. {
  92. sbus_writel(CONTROL_EIRQ, cregs + MYRICTRL_CTRL);
  93. sbus_writel(ISTAT_HOST, lp + LANAI_EIMASK);
  94. }
  95. static inline void bang_the_chip(struct myri_eth *mp)
  96. {
  97. struct myri_shmem __iomem *shmem = mp->shmem;
  98. void __iomem *cregs = mp->cregs;
  99. sbus_writel(1, &shmem->send);
  100. sbus_writel(CONTROL_WON, cregs + MYRICTRL_CTRL);
  101. }
  102. static int myri_do_handshake(struct myri_eth *mp)
  103. {
  104. struct myri_shmem __iomem *shmem = mp->shmem;
  105. void __iomem *cregs = mp->cregs;
  106. struct myri_channel __iomem *chan = &shmem->channel;
  107. int tick = 0;
  108. DET(("myri_do_handshake: "));
  109. if (sbus_readl(&chan->state) == STATE_READY) {
  110. DET(("Already STATE_READY, failed.\n"));
  111. return -1; /* We're hosed... */
  112. }
  113. myri_disable_irq(mp->lregs, cregs);
  114. while (tick++ < 25) {
  115. u32 softstate;
  116. /* Wake it up. */
  117. DET(("shakedown, CONTROL_WON, "));
  118. sbus_writel(1, &shmem->shakedown);
  119. sbus_writel(CONTROL_WON, cregs + MYRICTRL_CTRL);
  120. softstate = sbus_readl(&chan->state);
  121. DET(("chanstate[%08x] ", softstate));
  122. if (softstate == STATE_READY) {
  123. DET(("wakeup successful, "));
  124. break;
  125. }
  126. if (softstate != STATE_WFN) {
  127. DET(("not WFN setting that, "));
  128. sbus_writel(STATE_WFN, &chan->state);
  129. }
  130. udelay(20);
  131. }
  132. myri_enable_irq(mp->lregs, cregs);
  133. if (tick > 25) {
  134. DET(("25 ticks we lose, failure.\n"));
  135. return -1;
  136. }
  137. DET(("success\n"));
  138. return 0;
  139. }
  140. static int __devinit myri_load_lanai(struct myri_eth *mp)
  141. {
  142. struct net_device *dev = mp->dev;
  143. struct myri_shmem __iomem *shmem = mp->shmem;
  144. void __iomem *rptr;
  145. int i;
  146. myri_disable_irq(mp->lregs, mp->cregs);
  147. myri_reset_on(mp->cregs);
  148. rptr = mp->lanai;
  149. for (i = 0; i < mp->eeprom.ramsz; i++)
  150. sbus_writeb(0, rptr + i);
  151. if (mp->eeprom.cpuvers >= CPUVERS_3_0)
  152. sbus_writel(mp->eeprom.cval, mp->lregs + LANAI_CVAL);
  153. /* Load executable code. */
  154. for (i = 0; i < sizeof(lanai4_code); i++)
  155. sbus_writeb(lanai4_code[i], rptr + (lanai4_code_off * 2) + i);
  156. /* Load data segment. */
  157. for (i = 0; i < sizeof(lanai4_data); i++)
  158. sbus_writeb(lanai4_data[i], rptr + (lanai4_data_off * 2) + i);
  159. /* Set device address. */
  160. sbus_writeb(0, &shmem->addr[0]);
  161. sbus_writeb(0, &shmem->addr[1]);
  162. for (i = 0; i < 6; i++)
  163. sbus_writeb(dev->dev_addr[i],
  164. &shmem->addr[i + 2]);
  165. /* Set SBUS bursts and interrupt mask. */
  166. sbus_writel(((mp->myri_bursts & 0xf8) >> 3), &shmem->burst);
  167. sbus_writel(SHMEM_IMASK_RX, &shmem->imask);
  168. /* Release the LANAI. */
  169. myri_disable_irq(mp->lregs, mp->cregs);
  170. myri_reset_off(mp->lregs, mp->cregs);
  171. myri_disable_irq(mp->lregs, mp->cregs);
  172. /* Wait for the reset to complete. */
  173. for (i = 0; i < 5000; i++) {
  174. if (sbus_readl(&shmem->channel.state) != STATE_READY)
  175. break;
  176. else
  177. udelay(10);
  178. }
  179. if (i == 5000)
  180. printk(KERN_ERR "myricom: Chip would not reset after firmware load.\n");
  181. i = myri_do_handshake(mp);
  182. if (i)
  183. printk(KERN_ERR "myricom: Handshake with LANAI failed.\n");
  184. if (mp->eeprom.cpuvers == CPUVERS_4_0)
  185. sbus_writel(0, mp->lregs + LANAI_VERS);
  186. return i;
  187. }
  188. static void myri_clean_rings(struct myri_eth *mp)
  189. {
  190. struct sendq __iomem *sq = mp->sq;
  191. struct recvq __iomem *rq = mp->rq;
  192. int i;
  193. sbus_writel(0, &rq->tail);
  194. sbus_writel(0, &rq->head);
  195. for (i = 0; i < (RX_RING_SIZE+1); i++) {
  196. if (mp->rx_skbs[i] != NULL) {
  197. struct myri_rxd __iomem *rxd = &rq->myri_rxd[i];
  198. u32 dma_addr;
  199. dma_addr = sbus_readl(&rxd->myri_scatters[0].addr);
  200. sbus_unmap_single(mp->myri_sdev, dma_addr, RX_ALLOC_SIZE, SBUS_DMA_FROMDEVICE);
  201. dev_kfree_skb(mp->rx_skbs[i]);
  202. mp->rx_skbs[i] = NULL;
  203. }
  204. }
  205. mp->tx_old = 0;
  206. sbus_writel(0, &sq->tail);
  207. sbus_writel(0, &sq->head);
  208. for (i = 0; i < TX_RING_SIZE; i++) {
  209. if (mp->tx_skbs[i] != NULL) {
  210. struct sk_buff *skb = mp->tx_skbs[i];
  211. struct myri_txd __iomem *txd = &sq->myri_txd[i];
  212. u32 dma_addr;
  213. dma_addr = sbus_readl(&txd->myri_gathers[0].addr);
  214. sbus_unmap_single(mp->myri_sdev, dma_addr, (skb->len + 3) & ~3, SBUS_DMA_TODEVICE);
  215. dev_kfree_skb(mp->tx_skbs[i]);
  216. mp->tx_skbs[i] = NULL;
  217. }
  218. }
  219. }
  220. static void myri_init_rings(struct myri_eth *mp, int from_irq)
  221. {
  222. struct recvq __iomem *rq = mp->rq;
  223. struct myri_rxd __iomem *rxd = &rq->myri_rxd[0];
  224. struct net_device *dev = mp->dev;
  225. gfp_t gfp_flags = GFP_KERNEL;
  226. int i;
  227. if (from_irq || in_interrupt())
  228. gfp_flags = GFP_ATOMIC;
  229. myri_clean_rings(mp);
  230. for (i = 0; i < RX_RING_SIZE; i++) {
  231. struct sk_buff *skb = myri_alloc_skb(RX_ALLOC_SIZE, gfp_flags);
  232. u32 dma_addr;
  233. if (!skb)
  234. continue;
  235. mp->rx_skbs[i] = skb;
  236. skb->dev = dev;
  237. skb_put(skb, RX_ALLOC_SIZE);
  238. dma_addr = sbus_map_single(mp->myri_sdev, skb->data, RX_ALLOC_SIZE, SBUS_DMA_FROMDEVICE);
  239. sbus_writel(dma_addr, &rxd[i].myri_scatters[0].addr);
  240. sbus_writel(RX_ALLOC_SIZE, &rxd[i].myri_scatters[0].len);
  241. sbus_writel(i, &rxd[i].ctx);
  242. sbus_writel(1, &rxd[i].num_sg);
  243. }
  244. sbus_writel(0, &rq->head);
  245. sbus_writel(RX_RING_SIZE, &rq->tail);
  246. }
  247. static int myri_init(struct myri_eth *mp, int from_irq)
  248. {
  249. myri_init_rings(mp, from_irq);
  250. return 0;
  251. }
  252. static void myri_is_not_so_happy(struct myri_eth *mp)
  253. {
  254. }
  255. #ifdef DEBUG_HEADER
  256. static void dump_ehdr(struct ethhdr *ehdr)
  257. {
  258. DECLARE_MAC_BUF(mac);
  259. DECLARE_MAC_BUF(mac2);
  260. printk("ehdr[h_dst(%s)"
  261. "h_source(%s)"
  262. "h_proto(%04x)]\n",
  263. print_mac(mac, ehdr->h_dest), print_mac(mac2, ehdr->h_source),
  264. ehdr->h_proto);
  265. }
  266. static void dump_ehdr_and_myripad(unsigned char *stuff)
  267. {
  268. struct ethhdr *ehdr = (struct ethhdr *) (stuff + 2);
  269. printk("pad[%02x:%02x]", stuff[0], stuff[1]);
  270. dump_ehdr(ehdr);
  271. }
  272. #endif
  273. static void myri_tx(struct myri_eth *mp, struct net_device *dev)
  274. {
  275. struct sendq __iomem *sq= mp->sq;
  276. int entry = mp->tx_old;
  277. int limit = sbus_readl(&sq->head);
  278. DTX(("entry[%d] limit[%d] ", entry, limit));
  279. if (entry == limit)
  280. return;
  281. while (entry != limit) {
  282. struct sk_buff *skb = mp->tx_skbs[entry];
  283. u32 dma_addr;
  284. DTX(("SKB[%d] ", entry));
  285. dma_addr = sbus_readl(&sq->myri_txd[entry].myri_gathers[0].addr);
  286. sbus_unmap_single(mp->myri_sdev, dma_addr, skb->len, SBUS_DMA_TODEVICE);
  287. dev_kfree_skb(skb);
  288. mp->tx_skbs[entry] = NULL;
  289. dev->stats.tx_packets++;
  290. entry = NEXT_TX(entry);
  291. }
  292. mp->tx_old = entry;
  293. }
  294. /* Determine the packet's protocol ID. The rule here is that we
  295. * assume 802.3 if the type field is short enough to be a length.
  296. * This is normal practice and works for any 'now in use' protocol.
  297. */
  298. static __be16 myri_type_trans(struct sk_buff *skb, struct net_device *dev)
  299. {
  300. struct ethhdr *eth;
  301. unsigned char *rawp;
  302. skb_set_mac_header(skb, MYRI_PAD_LEN);
  303. skb_pull(skb, dev->hard_header_len);
  304. eth = eth_hdr(skb);
  305. #ifdef DEBUG_HEADER
  306. DHDR(("myri_type_trans: "));
  307. dump_ehdr(eth);
  308. #endif
  309. if (*eth->h_dest & 1) {
  310. if (memcmp(eth->h_dest, dev->broadcast, ETH_ALEN)==0)
  311. skb->pkt_type = PACKET_BROADCAST;
  312. else
  313. skb->pkt_type = PACKET_MULTICAST;
  314. } else if (dev->flags & (IFF_PROMISC|IFF_ALLMULTI)) {
  315. if (memcmp(eth->h_dest, dev->dev_addr, ETH_ALEN))
  316. skb->pkt_type = PACKET_OTHERHOST;
  317. }
  318. if (ntohs(eth->h_proto) >= 1536)
  319. return eth->h_proto;
  320. rawp = skb->data;
  321. /* This is a magic hack to spot IPX packets. Older Novell breaks
  322. * the protocol design and runs IPX over 802.3 without an 802.2 LLC
  323. * layer. We look for FFFF which isn't a used 802.2 SSAP/DSAP. This
  324. * won't work for fault tolerant netware but does for the rest.
  325. */
  326. if (*(unsigned short *)rawp == 0xFFFF)
  327. return htons(ETH_P_802_3);
  328. /* Real 802.2 LLC */
  329. return htons(ETH_P_802_2);
  330. }
  331. static void myri_rx(struct myri_eth *mp, struct net_device *dev)
  332. {
  333. struct recvq __iomem *rq = mp->rq;
  334. struct recvq __iomem *rqa = mp->rqack;
  335. int entry = sbus_readl(&rqa->head);
  336. int limit = sbus_readl(&rqa->tail);
  337. int drops;
  338. DRX(("entry[%d] limit[%d] ", entry, limit));
  339. if (entry == limit)
  340. return;
  341. drops = 0;
  342. DRX(("\n"));
  343. while (entry != limit) {
  344. struct myri_rxd __iomem *rxdack = &rqa->myri_rxd[entry];
  345. u32 csum = sbus_readl(&rxdack->csum);
  346. int len = sbus_readl(&rxdack->myri_scatters[0].len);
  347. int index = sbus_readl(&rxdack->ctx);
  348. struct myri_rxd __iomem *rxd = &rq->myri_rxd[sbus_readl(&rq->tail)];
  349. struct sk_buff *skb = mp->rx_skbs[index];
  350. /* Ack it. */
  351. sbus_writel(NEXT_RX(entry), &rqa->head);
  352. /* Check for errors. */
  353. DRX(("rxd[%d]: %p len[%d] csum[%08x] ", entry, rxd, len, csum));
  354. sbus_dma_sync_single_for_cpu(mp->myri_sdev,
  355. sbus_readl(&rxd->myri_scatters[0].addr),
  356. RX_ALLOC_SIZE, SBUS_DMA_FROMDEVICE);
  357. if (len < (ETH_HLEN + MYRI_PAD_LEN) || (skb->data[0] != MYRI_PAD_LEN)) {
  358. DRX(("ERROR["));
  359. dev->stats.rx_errors++;
  360. if (len < (ETH_HLEN + MYRI_PAD_LEN)) {
  361. DRX(("BAD_LENGTH] "));
  362. dev->stats.rx_length_errors++;
  363. } else {
  364. DRX(("NO_PADDING] "));
  365. dev->stats.rx_frame_errors++;
  366. }
  367. /* Return it to the LANAI. */
  368. drop_it:
  369. drops++;
  370. DRX(("DROP "));
  371. dev->stats.rx_dropped++;
  372. sbus_dma_sync_single_for_device(mp->myri_sdev,
  373. sbus_readl(&rxd->myri_scatters[0].addr),
  374. RX_ALLOC_SIZE,
  375. SBUS_DMA_FROMDEVICE);
  376. sbus_writel(RX_ALLOC_SIZE, &rxd->myri_scatters[0].len);
  377. sbus_writel(index, &rxd->ctx);
  378. sbus_writel(1, &rxd->num_sg);
  379. sbus_writel(NEXT_RX(sbus_readl(&rq->tail)), &rq->tail);
  380. goto next;
  381. }
  382. DRX(("len[%d] ", len));
  383. if (len > RX_COPY_THRESHOLD) {
  384. struct sk_buff *new_skb;
  385. u32 dma_addr;
  386. DRX(("BIGBUFF "));
  387. new_skb = myri_alloc_skb(RX_ALLOC_SIZE, GFP_ATOMIC);
  388. if (new_skb == NULL) {
  389. DRX(("skb_alloc(FAILED) "));
  390. goto drop_it;
  391. }
  392. sbus_unmap_single(mp->myri_sdev,
  393. sbus_readl(&rxd->myri_scatters[0].addr),
  394. RX_ALLOC_SIZE,
  395. SBUS_DMA_FROMDEVICE);
  396. mp->rx_skbs[index] = new_skb;
  397. new_skb->dev = dev;
  398. skb_put(new_skb, RX_ALLOC_SIZE);
  399. dma_addr = sbus_map_single(mp->myri_sdev,
  400. new_skb->data,
  401. RX_ALLOC_SIZE,
  402. SBUS_DMA_FROMDEVICE);
  403. sbus_writel(dma_addr, &rxd->myri_scatters[0].addr);
  404. sbus_writel(RX_ALLOC_SIZE, &rxd->myri_scatters[0].len);
  405. sbus_writel(index, &rxd->ctx);
  406. sbus_writel(1, &rxd->num_sg);
  407. sbus_writel(NEXT_RX(sbus_readl(&rq->tail)), &rq->tail);
  408. /* Trim the original skb for the netif. */
  409. DRX(("trim(%d) ", len));
  410. skb_trim(skb, len);
  411. } else {
  412. struct sk_buff *copy_skb = dev_alloc_skb(len);
  413. DRX(("SMALLBUFF "));
  414. if (copy_skb == NULL) {
  415. DRX(("dev_alloc_skb(FAILED) "));
  416. goto drop_it;
  417. }
  418. /* DMA sync already done above. */
  419. copy_skb->dev = dev;
  420. DRX(("resv_and_put "));
  421. skb_put(copy_skb, len);
  422. skb_copy_from_linear_data(skb, copy_skb->data, len);
  423. /* Reuse original ring buffer. */
  424. DRX(("reuse "));
  425. sbus_dma_sync_single_for_device(mp->myri_sdev,
  426. sbus_readl(&rxd->myri_scatters[0].addr),
  427. RX_ALLOC_SIZE,
  428. SBUS_DMA_FROMDEVICE);
  429. sbus_writel(RX_ALLOC_SIZE, &rxd->myri_scatters[0].len);
  430. sbus_writel(index, &rxd->ctx);
  431. sbus_writel(1, &rxd->num_sg);
  432. sbus_writel(NEXT_RX(sbus_readl(&rq->tail)), &rq->tail);
  433. skb = copy_skb;
  434. }
  435. /* Just like the happy meal we get checksums from this card. */
  436. skb->csum = csum;
  437. skb->ip_summed = CHECKSUM_UNNECESSARY; /* XXX */
  438. skb->protocol = myri_type_trans(skb, dev);
  439. DRX(("prot[%04x] netif_rx ", skb->protocol));
  440. netif_rx(skb);
  441. dev->last_rx = jiffies;
  442. dev->stats.rx_packets++;
  443. dev->stats.rx_bytes += len;
  444. next:
  445. DRX(("NEXT\n"));
  446. entry = NEXT_RX(entry);
  447. }
  448. }
  449. static irqreturn_t myri_interrupt(int irq, void *dev_id)
  450. {
  451. struct net_device *dev = (struct net_device *) dev_id;
  452. struct myri_eth *mp = (struct myri_eth *) dev->priv;
  453. void __iomem *lregs = mp->lregs;
  454. struct myri_channel __iomem *chan = &mp->shmem->channel;
  455. unsigned long flags;
  456. u32 status;
  457. int handled = 0;
  458. spin_lock_irqsave(&mp->irq_lock, flags);
  459. status = sbus_readl(lregs + LANAI_ISTAT);
  460. DIRQ(("myri_interrupt: status[%08x] ", status));
  461. if (status & ISTAT_HOST) {
  462. u32 softstate;
  463. handled = 1;
  464. DIRQ(("IRQ_DISAB "));
  465. myri_disable_irq(lregs, mp->cregs);
  466. softstate = sbus_readl(&chan->state);
  467. DIRQ(("state[%08x] ", softstate));
  468. if (softstate != STATE_READY) {
  469. DIRQ(("myri_not_so_happy "));
  470. myri_is_not_so_happy(mp);
  471. }
  472. DIRQ(("\nmyri_rx: "));
  473. myri_rx(mp, dev);
  474. DIRQ(("\nistat=ISTAT_HOST "));
  475. sbus_writel(ISTAT_HOST, lregs + LANAI_ISTAT);
  476. DIRQ(("IRQ_ENAB "));
  477. myri_enable_irq(lregs, mp->cregs);
  478. }
  479. DIRQ(("\n"));
  480. spin_unlock_irqrestore(&mp->irq_lock, flags);
  481. return IRQ_RETVAL(handled);
  482. }
  483. static int myri_open(struct net_device *dev)
  484. {
  485. struct myri_eth *mp = (struct myri_eth *) dev->priv;
  486. return myri_init(mp, in_interrupt());
  487. }
  488. static int myri_close(struct net_device *dev)
  489. {
  490. struct myri_eth *mp = (struct myri_eth *) dev->priv;
  491. myri_clean_rings(mp);
  492. return 0;
  493. }
  494. static void myri_tx_timeout(struct net_device *dev)
  495. {
  496. struct myri_eth *mp = (struct myri_eth *) dev->priv;
  497. printk(KERN_ERR "%s: transmit timed out, resetting\n", dev->name);
  498. dev->stats.tx_errors++;
  499. myri_init(mp, 0);
  500. netif_wake_queue(dev);
  501. }
  502. static int myri_start_xmit(struct sk_buff *skb, struct net_device *dev)
  503. {
  504. struct myri_eth *mp = (struct myri_eth *) dev->priv;
  505. struct sendq __iomem *sq = mp->sq;
  506. struct myri_txd __iomem *txd;
  507. unsigned long flags;
  508. unsigned int head, tail;
  509. int len, entry;
  510. u32 dma_addr;
  511. DTX(("myri_start_xmit: "));
  512. myri_tx(mp, dev);
  513. netif_stop_queue(dev);
  514. /* This is just to prevent multiple PIO reads for TX_BUFFS_AVAIL. */
  515. head = sbus_readl(&sq->head);
  516. tail = sbus_readl(&sq->tail);
  517. if (!TX_BUFFS_AVAIL(head, tail)) {
  518. DTX(("no buffs available, returning 1\n"));
  519. return 1;
  520. }
  521. spin_lock_irqsave(&mp->irq_lock, flags);
  522. DHDR(("xmit[skbdata(%p)]\n", skb->data));
  523. #ifdef DEBUG_HEADER
  524. dump_ehdr_and_myripad(((unsigned char *) skb->data));
  525. #endif
  526. /* XXX Maybe this can go as well. */
  527. len = skb->len;
  528. if (len & 3) {
  529. DTX(("len&3 "));
  530. len = (len + 4) & (~3);
  531. }
  532. entry = sbus_readl(&sq->tail);
  533. txd = &sq->myri_txd[entry];
  534. mp->tx_skbs[entry] = skb;
  535. /* Must do this before we sbus map it. */
  536. if (skb->data[MYRI_PAD_LEN] & 0x1) {
  537. sbus_writew(0xffff, &txd->addr[0]);
  538. sbus_writew(0xffff, &txd->addr[1]);
  539. sbus_writew(0xffff, &txd->addr[2]);
  540. sbus_writew(0xffff, &txd->addr[3]);
  541. } else {
  542. sbus_writew(0xffff, &txd->addr[0]);
  543. sbus_writew((skb->data[0] << 8) | skb->data[1], &txd->addr[1]);
  544. sbus_writew((skb->data[2] << 8) | skb->data[3], &txd->addr[2]);
  545. sbus_writew((skb->data[4] << 8) | skb->data[5], &txd->addr[3]);
  546. }
  547. dma_addr = sbus_map_single(mp->myri_sdev, skb->data, len, SBUS_DMA_TODEVICE);
  548. sbus_writel(dma_addr, &txd->myri_gathers[0].addr);
  549. sbus_writel(len, &txd->myri_gathers[0].len);
  550. sbus_writel(1, &txd->num_sg);
  551. sbus_writel(KERNEL_CHANNEL, &txd->chan);
  552. sbus_writel(len, &txd->len);
  553. sbus_writel((u32)-1, &txd->csum_off);
  554. sbus_writel(0, &txd->csum_field);
  555. sbus_writel(NEXT_TX(entry), &sq->tail);
  556. DTX(("BangTheChip "));
  557. bang_the_chip(mp);
  558. DTX(("tbusy=0, returning 0\n"));
  559. netif_start_queue(dev);
  560. spin_unlock_irqrestore(&mp->irq_lock, flags);
  561. return 0;
  562. }
  563. /* Create the MyriNet MAC header for an arbitrary protocol layer
  564. *
  565. * saddr=NULL means use device source address
  566. * daddr=NULL means leave destination address (eg unresolved arp)
  567. */
  568. static int myri_header(struct sk_buff *skb, struct net_device *dev,
  569. unsigned short type, const void *daddr,
  570. const void *saddr, unsigned len)
  571. {
  572. struct ethhdr *eth = (struct ethhdr *) skb_push(skb, ETH_HLEN);
  573. unsigned char *pad = (unsigned char *) skb_push(skb, MYRI_PAD_LEN);
  574. #ifdef DEBUG_HEADER
  575. DHDR(("myri_header: pad[%02x,%02x] ", pad[0], pad[1]));
  576. dump_ehdr(eth);
  577. #endif
  578. /* Set the MyriNET padding identifier. */
  579. pad[0] = MYRI_PAD_LEN;
  580. pad[1] = 0xab;
  581. /* Set the protocol type. For a packet of type ETH_P_802_3 we put the length
  582. * in here instead. It is up to the 802.2 layer to carry protocol information.
  583. */
  584. if (type != ETH_P_802_3)
  585. eth->h_proto = htons(type);
  586. else
  587. eth->h_proto = htons(len);
  588. /* Set the source hardware address. */
  589. if (saddr)
  590. memcpy(eth->h_source, saddr, dev->addr_len);
  591. else
  592. memcpy(eth->h_source, dev->dev_addr, dev->addr_len);
  593. /* Anyway, the loopback-device should never use this function... */
  594. if (dev->flags & IFF_LOOPBACK) {
  595. int i;
  596. for (i = 0; i < dev->addr_len; i++)
  597. eth->h_dest[i] = 0;
  598. return(dev->hard_header_len);
  599. }
  600. if (daddr) {
  601. memcpy(eth->h_dest, daddr, dev->addr_len);
  602. return dev->hard_header_len;
  603. }
  604. return -dev->hard_header_len;
  605. }
  606. /* Rebuild the MyriNet MAC header. This is called after an ARP
  607. * (or in future other address resolution) has completed on this
  608. * sk_buff. We now let ARP fill in the other fields.
  609. */
  610. static int myri_rebuild_header(struct sk_buff *skb)
  611. {
  612. unsigned char *pad = (unsigned char *) skb->data;
  613. struct ethhdr *eth = (struct ethhdr *) (pad + MYRI_PAD_LEN);
  614. struct net_device *dev = skb->dev;
  615. #ifdef DEBUG_HEADER
  616. DHDR(("myri_rebuild_header: pad[%02x,%02x] ", pad[0], pad[1]));
  617. dump_ehdr(eth);
  618. #endif
  619. /* Refill MyriNet padding identifiers, this is just being anal. */
  620. pad[0] = MYRI_PAD_LEN;
  621. pad[1] = 0xab;
  622. switch (eth->h_proto)
  623. {
  624. #ifdef CONFIG_INET
  625. case __constant_htons(ETH_P_IP):
  626. return arp_find(eth->h_dest, skb);
  627. #endif
  628. default:
  629. printk(KERN_DEBUG
  630. "%s: unable to resolve type %X addresses.\n",
  631. dev->name, (int)eth->h_proto);
  632. memcpy(eth->h_source, dev->dev_addr, dev->addr_len);
  633. return 0;
  634. break;
  635. }
  636. return 0;
  637. }
  638. static int myri_header_cache(const struct neighbour *neigh, struct hh_cache *hh)
  639. {
  640. unsigned short type = hh->hh_type;
  641. unsigned char *pad;
  642. struct ethhdr *eth;
  643. const struct net_device *dev = neigh->dev;
  644. pad = ((unsigned char *) hh->hh_data) +
  645. HH_DATA_OFF(sizeof(*eth) + MYRI_PAD_LEN);
  646. eth = (struct ethhdr *) (pad + MYRI_PAD_LEN);
  647. if (type == htons(ETH_P_802_3))
  648. return -1;
  649. /* Refill MyriNet padding identifiers, this is just being anal. */
  650. pad[0] = MYRI_PAD_LEN;
  651. pad[1] = 0xab;
  652. eth->h_proto = type;
  653. memcpy(eth->h_source, dev->dev_addr, dev->addr_len);
  654. memcpy(eth->h_dest, neigh->ha, dev->addr_len);
  655. hh->hh_len = 16;
  656. return 0;
  657. }
  658. /* Called by Address Resolution module to notify changes in address. */
  659. void myri_header_cache_update(struct hh_cache *hh,
  660. const struct net_device *dev,
  661. const unsigned char * haddr)
  662. {
  663. memcpy(((u8*)hh->hh_data) + HH_DATA_OFF(sizeof(struct ethhdr)),
  664. haddr, dev->addr_len);
  665. }
  666. static int myri_change_mtu(struct net_device *dev, int new_mtu)
  667. {
  668. if ((new_mtu < (ETH_HLEN + MYRI_PAD_LEN)) || (new_mtu > MYRINET_MTU))
  669. return -EINVAL;
  670. dev->mtu = new_mtu;
  671. return 0;
  672. }
  673. static void myri_set_multicast(struct net_device *dev)
  674. {
  675. /* Do nothing, all MyriCOM nodes transmit multicast frames
  676. * as broadcast packets...
  677. */
  678. }
  679. static inline void set_boardid_from_idprom(struct myri_eth *mp, int num)
  680. {
  681. mp->eeprom.id[0] = 0;
  682. mp->eeprom.id[1] = idprom->id_machtype;
  683. mp->eeprom.id[2] = (idprom->id_sernum >> 16) & 0xff;
  684. mp->eeprom.id[3] = (idprom->id_sernum >> 8) & 0xff;
  685. mp->eeprom.id[4] = (idprom->id_sernum >> 0) & 0xff;
  686. mp->eeprom.id[5] = num;
  687. }
  688. static inline void determine_reg_space_size(struct myri_eth *mp)
  689. {
  690. switch(mp->eeprom.cpuvers) {
  691. case CPUVERS_2_3:
  692. case CPUVERS_3_0:
  693. case CPUVERS_3_1:
  694. case CPUVERS_3_2:
  695. mp->reg_size = (3 * 128 * 1024) + 4096;
  696. break;
  697. case CPUVERS_4_0:
  698. case CPUVERS_4_1:
  699. mp->reg_size = ((4096<<1) + mp->eeprom.ramsz);
  700. break;
  701. case CPUVERS_4_2:
  702. case CPUVERS_5_0:
  703. default:
  704. printk("myricom: AIEEE weird cpu version %04x assuming pre4.0\n",
  705. mp->eeprom.cpuvers);
  706. mp->reg_size = (3 * 128 * 1024) + 4096;
  707. };
  708. }
  709. #ifdef DEBUG_DETECT
  710. static void dump_eeprom(struct myri_eth *mp)
  711. {
  712. printk("EEPROM: clockval[%08x] cpuvers[%04x] "
  713. "id[%02x,%02x,%02x,%02x,%02x,%02x]\n",
  714. mp->eeprom.cval, mp->eeprom.cpuvers,
  715. mp->eeprom.id[0], mp->eeprom.id[1], mp->eeprom.id[2],
  716. mp->eeprom.id[3], mp->eeprom.id[4], mp->eeprom.id[5]);
  717. printk("EEPROM: ramsz[%08x]\n", mp->eeprom.ramsz);
  718. printk("EEPROM: fvers[%02x,%02x,%02x,%02x,%02x,%02x,%02x,%02x\n",
  719. mp->eeprom.fvers[0], mp->eeprom.fvers[1], mp->eeprom.fvers[2],
  720. mp->eeprom.fvers[3], mp->eeprom.fvers[4], mp->eeprom.fvers[5],
  721. mp->eeprom.fvers[6], mp->eeprom.fvers[7]);
  722. printk("EEPROM: %02x,%02x,%02x,%02x,%02x,%02x,%02x,%02x\n",
  723. mp->eeprom.fvers[8], mp->eeprom.fvers[9], mp->eeprom.fvers[10],
  724. mp->eeprom.fvers[11], mp->eeprom.fvers[12], mp->eeprom.fvers[13],
  725. mp->eeprom.fvers[14], mp->eeprom.fvers[15]);
  726. printk("EEPROM: %02x,%02x,%02x,%02x,%02x,%02x,%02x,%02x\n",
  727. mp->eeprom.fvers[16], mp->eeprom.fvers[17], mp->eeprom.fvers[18],
  728. mp->eeprom.fvers[19], mp->eeprom.fvers[20], mp->eeprom.fvers[21],
  729. mp->eeprom.fvers[22], mp->eeprom.fvers[23]);
  730. printk("EEPROM: %02x,%02x,%02x,%02x,%02x,%02x,%02x,%02x]\n",
  731. mp->eeprom.fvers[24], mp->eeprom.fvers[25], mp->eeprom.fvers[26],
  732. mp->eeprom.fvers[27], mp->eeprom.fvers[28], mp->eeprom.fvers[29],
  733. mp->eeprom.fvers[30], mp->eeprom.fvers[31]);
  734. printk("EEPROM: mvers[%02x,%02x,%02x,%02x,%02x,%02x,%02x,%02x\n",
  735. mp->eeprom.mvers[0], mp->eeprom.mvers[1], mp->eeprom.mvers[2],
  736. mp->eeprom.mvers[3], mp->eeprom.mvers[4], mp->eeprom.mvers[5],
  737. mp->eeprom.mvers[6], mp->eeprom.mvers[7]);
  738. printk("EEPROM: %02x,%02x,%02x,%02x,%02x,%02x,%02x,%02x]\n",
  739. mp->eeprom.mvers[8], mp->eeprom.mvers[9], mp->eeprom.mvers[10],
  740. mp->eeprom.mvers[11], mp->eeprom.mvers[12], mp->eeprom.mvers[13],
  741. mp->eeprom.mvers[14], mp->eeprom.mvers[15]);
  742. printk("EEPROM: dlval[%04x] brd_type[%04x] bus_type[%04x] prod_code[%04x]\n",
  743. mp->eeprom.dlval, mp->eeprom.brd_type, mp->eeprom.bus_type,
  744. mp->eeprom.prod_code);
  745. printk("EEPROM: serial_num[%08x]\n", mp->eeprom.serial_num);
  746. }
  747. #endif
  748. static const struct header_ops myri_header_ops = {
  749. .create = myri_header,
  750. .rebuild = myri_rebuild_header,
  751. .cache = myri_header_cache,
  752. .cache_update = myri_header_cache_update,
  753. };
  754. static int __devinit myri_ether_init(struct sbus_dev *sdev)
  755. {
  756. static int num;
  757. static unsigned version_printed;
  758. struct net_device *dev;
  759. struct myri_eth *mp;
  760. unsigned char prop_buf[32];
  761. int i;
  762. DECLARE_MAC_BUF(mac);
  763. DET(("myri_ether_init(%p,%d):\n", sdev, num));
  764. dev = alloc_etherdev(sizeof(struct myri_eth));
  765. if (!dev)
  766. return -ENOMEM;
  767. if (version_printed++ == 0)
  768. printk(version);
  769. SET_NETDEV_DEV(dev, &sdev->ofdev.dev);
  770. mp = (struct myri_eth *) dev->priv;
  771. spin_lock_init(&mp->irq_lock);
  772. mp->myri_sdev = sdev;
  773. /* Clean out skb arrays. */
  774. for (i = 0; i < (RX_RING_SIZE + 1); i++)
  775. mp->rx_skbs[i] = NULL;
  776. for (i = 0; i < TX_RING_SIZE; i++)
  777. mp->tx_skbs[i] = NULL;
  778. /* First check for EEPROM information. */
  779. i = prom_getproperty(sdev->prom_node, "myrinet-eeprom-info",
  780. (char *)&mp->eeprom, sizeof(struct myri_eeprom));
  781. DET(("prom_getprop(myrinet-eeprom-info) returns %d\n", i));
  782. if (i == 0 || i == -1) {
  783. /* No eeprom property, must cook up the values ourselves. */
  784. DET(("No EEPROM: "));
  785. mp->eeprom.bus_type = BUS_TYPE_SBUS;
  786. mp->eeprom.cpuvers = prom_getintdefault(sdev->prom_node,"cpu_version",0);
  787. mp->eeprom.cval = prom_getintdefault(sdev->prom_node,"clock_value",0);
  788. mp->eeprom.ramsz = prom_getintdefault(sdev->prom_node,"sram_size",0);
  789. DET(("cpuvers[%d] cval[%d] ramsz[%d]\n", mp->eeprom.cpuvers,
  790. mp->eeprom.cval, mp->eeprom.ramsz));
  791. if (mp->eeprom.cpuvers == 0) {
  792. DET(("EEPROM: cpuvers was zero, setting to %04x\n",CPUVERS_2_3));
  793. mp->eeprom.cpuvers = CPUVERS_2_3;
  794. }
  795. if (mp->eeprom.cpuvers < CPUVERS_3_0) {
  796. DET(("EEPROM: cpuvers < CPUVERS_3_0, clockval set to zero.\n"));
  797. mp->eeprom.cval = 0;
  798. }
  799. if (mp->eeprom.ramsz == 0) {
  800. DET(("EEPROM: ramsz == 0, setting to 128k\n"));
  801. mp->eeprom.ramsz = (128 * 1024);
  802. }
  803. i = prom_getproperty(sdev->prom_node, "myrinet-board-id",
  804. &prop_buf[0], 10);
  805. DET(("EEPROM: prom_getprop(myrinet-board-id) returns %d\n", i));
  806. if ((i != 0) && (i != -1))
  807. memcpy(&mp->eeprom.id[0], &prop_buf[0], 6);
  808. else
  809. set_boardid_from_idprom(mp, num);
  810. i = prom_getproperty(sdev->prom_node, "fpga_version",
  811. &mp->eeprom.fvers[0], 32);
  812. DET(("EEPROM: prom_getprop(fpga_version) returns %d\n", i));
  813. if (i == 0 || i == -1)
  814. memset(&mp->eeprom.fvers[0], 0, 32);
  815. if (mp->eeprom.cpuvers == CPUVERS_4_1) {
  816. DET(("EEPROM: cpuvers CPUVERS_4_1, "));
  817. if (mp->eeprom.ramsz == (128 * 1024)) {
  818. DET(("ramsize 128k, setting to 256k, "));
  819. mp->eeprom.ramsz = (256 * 1024);
  820. }
  821. if ((mp->eeprom.cval==0x40414041)||(mp->eeprom.cval==0x90449044)){
  822. DET(("changing cval from %08x to %08x ",
  823. mp->eeprom.cval, 0x50e450e4));
  824. mp->eeprom.cval = 0x50e450e4;
  825. }
  826. DET(("\n"));
  827. }
  828. }
  829. #ifdef DEBUG_DETECT
  830. dump_eeprom(mp);
  831. #endif
  832. for (i = 0; i < 6; i++)
  833. dev->dev_addr[i] = mp->eeprom.id[i];
  834. determine_reg_space_size(mp);
  835. /* Map in the MyriCOM register/localram set. */
  836. if (mp->eeprom.cpuvers < CPUVERS_4_0) {
  837. /* XXX Makes no sense, if control reg is non-existant this
  838. * XXX driver cannot function at all... maybe pre-4.0 is
  839. * XXX only a valid version for PCI cards? Ask feldy...
  840. */
  841. DET(("Mapping regs for cpuvers < CPUVERS_4_0\n"));
  842. mp->regs = sbus_ioremap(&sdev->resource[0], 0,
  843. mp->reg_size, "MyriCOM Regs");
  844. if (!mp->regs) {
  845. printk("MyriCOM: Cannot map MyriCOM registers.\n");
  846. goto err;
  847. }
  848. mp->lanai = mp->regs + (256 * 1024);
  849. mp->lregs = mp->lanai + (0x10000 * 2);
  850. } else {
  851. DET(("Mapping regs for cpuvers >= CPUVERS_4_0\n"));
  852. mp->cregs = sbus_ioremap(&sdev->resource[0], 0,
  853. PAGE_SIZE, "MyriCOM Control Regs");
  854. mp->lregs = sbus_ioremap(&sdev->resource[0], (256 * 1024),
  855. PAGE_SIZE, "MyriCOM LANAI Regs");
  856. mp->lanai =
  857. sbus_ioremap(&sdev->resource[0], (512 * 1024),
  858. mp->eeprom.ramsz, "MyriCOM SRAM");
  859. }
  860. DET(("Registers mapped: cregs[%p] lregs[%p] lanai[%p]\n",
  861. mp->cregs, mp->lregs, mp->lanai));
  862. if (mp->eeprom.cpuvers >= CPUVERS_4_0)
  863. mp->shmem_base = 0xf000;
  864. else
  865. mp->shmem_base = 0x8000;
  866. DET(("Shared memory base is %04x, ", mp->shmem_base));
  867. mp->shmem = (struct myri_shmem __iomem *)
  868. (mp->lanai + (mp->shmem_base * 2));
  869. DET(("shmem mapped at %p\n", mp->shmem));
  870. mp->rqack = &mp->shmem->channel.recvqa;
  871. mp->rq = &mp->shmem->channel.recvq;
  872. mp->sq = &mp->shmem->channel.sendq;
  873. /* Reset the board. */
  874. DET(("Resetting LANAI\n"));
  875. myri_reset_off(mp->lregs, mp->cregs);
  876. myri_reset_on(mp->cregs);
  877. /* Turn IRQ's off. */
  878. myri_disable_irq(mp->lregs, mp->cregs);
  879. /* Reset once more. */
  880. myri_reset_on(mp->cregs);
  881. /* Get the supported DVMA burst sizes from our SBUS. */
  882. mp->myri_bursts = prom_getintdefault(mp->myri_sdev->bus->prom_node,
  883. "burst-sizes", 0x00);
  884. if (!sbus_can_burst64(sdev))
  885. mp->myri_bursts &= ~(DMA_BURST64);
  886. DET(("MYRI bursts %02x\n", mp->myri_bursts));
  887. /* Encode SBUS interrupt level in second control register. */
  888. i = prom_getint(sdev->prom_node, "interrupts");
  889. if (i == 0)
  890. i = 4;
  891. DET(("prom_getint(interrupts)==%d, irqlvl set to %04x\n",
  892. i, (1 << i)));
  893. sbus_writel((1 << i), mp->cregs + MYRICTRL_IRQLVL);
  894. mp->dev = dev;
  895. dev->open = &myri_open;
  896. dev->stop = &myri_close;
  897. dev->hard_start_xmit = &myri_start_xmit;
  898. dev->tx_timeout = &myri_tx_timeout;
  899. dev->watchdog_timeo = 5*HZ;
  900. dev->set_multicast_list = &myri_set_multicast;
  901. dev->irq = sdev->irqs[0];
  902. /* Register interrupt handler now. */
  903. DET(("Requesting MYRIcom IRQ line.\n"));
  904. if (request_irq(dev->irq, &myri_interrupt,
  905. IRQF_SHARED, "MyriCOM Ethernet", (void *) dev)) {
  906. printk("MyriCOM: Cannot register interrupt handler.\n");
  907. goto err;
  908. }
  909. dev->mtu = MYRINET_MTU;
  910. dev->change_mtu = myri_change_mtu;
  911. dev->header_ops = &myri_header_ops;
  912. dev->hard_header_len = (ETH_HLEN + MYRI_PAD_LEN);
  913. /* Load code onto the LANai. */
  914. DET(("Loading LANAI firmware\n"));
  915. myri_load_lanai(mp);
  916. if (register_netdev(dev)) {
  917. printk("MyriCOM: Cannot register device.\n");
  918. goto err_free_irq;
  919. }
  920. dev_set_drvdata(&sdev->ofdev.dev, mp);
  921. num++;
  922. printk("%s: MyriCOM MyriNET Ethernet %s\n",
  923. dev->name, print_mac(mac, dev->dev_addr));
  924. return 0;
  925. err_free_irq:
  926. free_irq(dev->irq, dev);
  927. err:
  928. /* This will also free the co-allocated 'dev->priv' */
  929. free_netdev(dev);
  930. return -ENODEV;
  931. }
  932. static int __devinit myri_sbus_probe(struct of_device *dev, const struct of_device_id *match)
  933. {
  934. struct sbus_dev *sdev = to_sbus_device(&dev->dev);
  935. return myri_ether_init(sdev);
  936. }
  937. static int __devexit myri_sbus_remove(struct of_device *dev)
  938. {
  939. struct myri_eth *mp = dev_get_drvdata(&dev->dev);
  940. struct net_device *net_dev = mp->dev;
  941. unregister_netdevice(net_dev);
  942. free_irq(net_dev->irq, net_dev);
  943. if (mp->eeprom.cpuvers < CPUVERS_4_0) {
  944. sbus_iounmap(mp->regs, mp->reg_size);
  945. } else {
  946. sbus_iounmap(mp->cregs, PAGE_SIZE);
  947. sbus_iounmap(mp->lregs, (256 * 1024));
  948. sbus_iounmap(mp->lanai, (512 * 1024));
  949. }
  950. free_netdev(net_dev);
  951. dev_set_drvdata(&dev->dev, NULL);
  952. return 0;
  953. }
  954. static struct of_device_id myri_sbus_match[] = {
  955. {
  956. .name = "MYRICOM,mlanai",
  957. },
  958. {
  959. .name = "myri",
  960. },
  961. {},
  962. };
  963. MODULE_DEVICE_TABLE(of, myri_sbus_match);
  964. static struct of_platform_driver myri_sbus_driver = {
  965. .name = "myri",
  966. .match_table = myri_sbus_match,
  967. .probe = myri_sbus_probe,
  968. .remove = __devexit_p(myri_sbus_remove),
  969. };
  970. static int __init myri_sbus_init(void)
  971. {
  972. return of_register_driver(&myri_sbus_driver, &sbus_bus_type);
  973. }
  974. static void __exit myri_sbus_exit(void)
  975. {
  976. of_unregister_driver(&myri_sbus_driver);
  977. }
  978. module_init(myri_sbus_init);
  979. module_exit(myri_sbus_exit);
  980. MODULE_LICENSE("GPL");