ixgbe_main.c 78 KB

1234567891011121314151617181920212223242526272829303132333435363738394041424344454647484950515253545556575859606162636465666768697071727374757677787980818283848586878889909192939495969798991001011021031041051061071081091101111121131141151161171181191201211221231241251261271281291301311321331341351361371381391401411421431441451461471481491501511521531541551561571581591601611621631641651661671681691701711721731741751761771781791801811821831841851861871881891901911921931941951961971981992002012022032042052062072082092102112122132142152162172182192202212222232242252262272282292302312322332342352362372382392402412422432442452462472482492502512522532542552562572582592602612622632642652662672682692702712722732742752762772782792802812822832842852862872882892902912922932942952962972982993003013023033043053063073083093103113123133143153163173183193203213223233243253263273283293303313323333343353363373383393403413423433443453463473483493503513523533543553563573583593603613623633643653663673683693703713723733743753763773783793803813823833843853863873883893903913923933943953963973983994004014024034044054064074084094104114124134144154164174184194204214224234244254264274284294304314324334344354364374384394404414424434444454464474484494504514524534544554564574584594604614624634644654664674684694704714724734744754764774784794804814824834844854864874884894904914924934944954964974984995005015025035045055065075085095105115125135145155165175185195205215225235245255265275285295305315325335345355365375385395405415425435445455465475485495505515525535545555565575585595605615625635645655665675685695705715725735745755765775785795805815825835845855865875885895905915925935945955965975985996006016026036046056066076086096106116126136146156166176186196206216226236246256266276286296306316326336346356366376386396406416426436446456466476486496506516526536546556566576586596606616626636646656666676686696706716726736746756766776786796806816826836846856866876886896906916926936946956966976986997007017027037047057067077087097107117127137147157167177187197207217227237247257267277287297307317327337347357367377387397407417427437447457467477487497507517527537547557567577587597607617627637647657667677687697707717727737747757767777787797807817827837847857867877887897907917927937947957967977987998008018028038048058068078088098108118128138148158168178188198208218228238248258268278288298308318328338348358368378388398408418428438448458468478488498508518528538548558568578588598608618628638648658668678688698708718728738748758768778788798808818828838848858868878888898908918928938948958968978988999009019029039049059069079089099109119129139149159169179189199209219229239249259269279289299309319329339349359369379389399409419429439449459469479489499509519529539549559569579589599609619629639649659669679689699709719729739749759769779789799809819829839849859869879889899909919929939949959969979989991000100110021003100410051006100710081009101010111012101310141015101610171018101910201021102210231024102510261027102810291030103110321033103410351036103710381039104010411042104310441045104610471048104910501051105210531054105510561057105810591060106110621063106410651066106710681069107010711072107310741075107610771078107910801081108210831084108510861087108810891090109110921093109410951096109710981099110011011102110311041105110611071108110911101111111211131114111511161117111811191120112111221123112411251126112711281129113011311132113311341135113611371138113911401141114211431144114511461147114811491150115111521153115411551156115711581159116011611162116311641165116611671168116911701171117211731174117511761177117811791180118111821183118411851186118711881189119011911192119311941195119611971198119912001201120212031204120512061207120812091210121112121213121412151216121712181219122012211222122312241225122612271228122912301231123212331234123512361237123812391240124112421243124412451246124712481249125012511252125312541255125612571258125912601261126212631264126512661267126812691270127112721273127412751276127712781279128012811282128312841285128612871288128912901291129212931294129512961297129812991300130113021303130413051306130713081309131013111312131313141315131613171318131913201321132213231324132513261327132813291330133113321333133413351336133713381339134013411342134313441345134613471348134913501351135213531354135513561357135813591360136113621363136413651366136713681369137013711372137313741375137613771378137913801381138213831384138513861387138813891390139113921393139413951396139713981399140014011402140314041405140614071408140914101411141214131414141514161417141814191420142114221423142414251426142714281429143014311432143314341435143614371438143914401441144214431444144514461447144814491450145114521453145414551456145714581459146014611462146314641465146614671468146914701471147214731474147514761477147814791480148114821483148414851486148714881489149014911492149314941495149614971498149915001501150215031504150515061507150815091510151115121513151415151516151715181519152015211522152315241525152615271528152915301531153215331534153515361537153815391540154115421543154415451546154715481549155015511552155315541555155615571558155915601561156215631564156515661567156815691570157115721573157415751576157715781579158015811582158315841585158615871588158915901591159215931594159515961597159815991600160116021603160416051606160716081609161016111612161316141615161616171618161916201621162216231624162516261627162816291630163116321633163416351636163716381639164016411642164316441645164616471648164916501651165216531654165516561657165816591660166116621663166416651666166716681669167016711672167316741675167616771678167916801681168216831684168516861687168816891690169116921693169416951696169716981699170017011702170317041705170617071708170917101711171217131714171517161717171817191720172117221723172417251726172717281729173017311732173317341735173617371738173917401741174217431744174517461747174817491750175117521753175417551756175717581759176017611762176317641765176617671768176917701771177217731774177517761777177817791780178117821783178417851786178717881789179017911792179317941795179617971798179918001801180218031804180518061807180818091810181118121813181418151816181718181819182018211822182318241825182618271828182918301831183218331834183518361837183818391840184118421843184418451846184718481849185018511852185318541855185618571858185918601861186218631864186518661867186818691870187118721873187418751876187718781879188018811882188318841885188618871888188918901891189218931894189518961897189818991900190119021903190419051906190719081909191019111912191319141915191619171918191919201921192219231924192519261927192819291930193119321933193419351936193719381939194019411942194319441945194619471948194919501951195219531954195519561957195819591960196119621963196419651966196719681969197019711972197319741975197619771978197919801981198219831984198519861987198819891990199119921993199419951996199719981999200020012002200320042005200620072008200920102011201220132014201520162017201820192020202120222023202420252026202720282029203020312032203320342035203620372038203920402041204220432044204520462047204820492050205120522053205420552056205720582059206020612062206320642065206620672068206920702071207220732074207520762077207820792080208120822083208420852086208720882089209020912092209320942095209620972098209921002101210221032104210521062107210821092110211121122113211421152116211721182119212021212122212321242125212621272128212921302131213221332134213521362137213821392140214121422143214421452146214721482149215021512152215321542155215621572158215921602161216221632164216521662167216821692170217121722173217421752176217721782179218021812182218321842185218621872188218921902191219221932194219521962197219821992200220122022203220422052206220722082209221022112212221322142215221622172218221922202221222222232224222522262227222822292230223122322233223422352236223722382239224022412242224322442245224622472248224922502251225222532254225522562257225822592260226122622263226422652266226722682269227022712272227322742275227622772278227922802281228222832284228522862287228822892290229122922293229422952296229722982299230023012302230323042305230623072308230923102311231223132314231523162317231823192320232123222323232423252326232723282329233023312332233323342335233623372338233923402341234223432344234523462347234823492350235123522353235423552356235723582359236023612362236323642365236623672368236923702371237223732374237523762377237823792380238123822383238423852386238723882389239023912392239323942395239623972398239924002401240224032404240524062407240824092410241124122413241424152416241724182419242024212422242324242425242624272428242924302431243224332434243524362437243824392440244124422443244424452446244724482449245024512452245324542455245624572458245924602461246224632464246524662467246824692470247124722473247424752476247724782479248024812482248324842485248624872488248924902491249224932494249524962497249824992500250125022503250425052506250725082509251025112512251325142515251625172518251925202521252225232524252525262527252825292530253125322533253425352536253725382539254025412542254325442545254625472548254925502551255225532554255525562557255825592560256125622563256425652566256725682569257025712572257325742575257625772578257925802581258225832584258525862587258825892590259125922593259425952596259725982599260026012602260326042605260626072608260926102611261226132614261526162617261826192620262126222623262426252626262726282629263026312632263326342635263626372638263926402641264226432644264526462647264826492650265126522653265426552656265726582659266026612662266326642665266626672668266926702671267226732674267526762677267826792680268126822683268426852686268726882689269026912692269326942695269626972698269927002701270227032704270527062707270827092710271127122713271427152716271727182719272027212722272327242725272627272728272927302731273227332734273527362737273827392740274127422743274427452746274727482749275027512752275327542755275627572758275927602761276227632764276527662767276827692770277127722773277427752776277727782779278027812782278327842785278627872788278927902791279227932794279527962797279827992800280128022803280428052806280728082809281028112812281328142815281628172818281928202821282228232824282528262827282828292830283128322833283428352836283728382839284028412842284328442845284628472848284928502851285228532854285528562857285828592860286128622863286428652866286728682869287028712872
  1. /*******************************************************************************
  2. Intel 10 Gigabit PCI Express Linux driver
  3. Copyright(c) 1999 - 2007 Intel Corporation.
  4. This program is free software; you can redistribute it and/or modify it
  5. under the terms and conditions of the GNU General Public License,
  6. version 2, as published by the Free Software Foundation.
  7. This program is distributed in the hope it will be useful, but WITHOUT
  8. ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or
  9. FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public License for
  10. more details.
  11. You should have received a copy of the GNU General Public License along with
  12. this program; if not, write to the Free Software Foundation, Inc.,
  13. 51 Franklin St - Fifth Floor, Boston, MA 02110-1301 USA.
  14. The full GNU General Public License is included in this distribution in
  15. the file called "COPYING".
  16. Contact Information:
  17. Linux NICS <linux.nics@intel.com>
  18. e1000-devel Mailing List <e1000-devel@lists.sourceforge.net>
  19. Intel Corporation, 5200 N.E. Elam Young Parkway, Hillsboro, OR 97124-6497
  20. *******************************************************************************/
  21. #include <linux/types.h>
  22. #include <linux/module.h>
  23. #include <linux/pci.h>
  24. #include <linux/netdevice.h>
  25. #include <linux/vmalloc.h>
  26. #include <linux/string.h>
  27. #include <linux/in.h>
  28. #include <linux/ip.h>
  29. #include <linux/tcp.h>
  30. #include <linux/ipv6.h>
  31. #include <net/checksum.h>
  32. #include <net/ip6_checksum.h>
  33. #include <linux/ethtool.h>
  34. #include <linux/if_vlan.h>
  35. #include "ixgbe.h"
  36. #include "ixgbe_common.h"
  37. char ixgbe_driver_name[] = "ixgbe";
  38. static const char ixgbe_driver_string[] =
  39. "Intel(R) 10 Gigabit PCI Express Network Driver";
  40. #define DRV_VERSION "1.1.18"
  41. const char ixgbe_driver_version[] = DRV_VERSION;
  42. static const char ixgbe_copyright[] =
  43. "Copyright (c) 1999-2007 Intel Corporation.";
  44. static const struct ixgbe_info *ixgbe_info_tbl[] = {
  45. [board_82598AF] = &ixgbe_82598AF_info,
  46. [board_82598EB] = &ixgbe_82598EB_info,
  47. [board_82598AT] = &ixgbe_82598AT_info,
  48. };
  49. /* ixgbe_pci_tbl - PCI Device ID Table
  50. *
  51. * Wildcard entries (PCI_ANY_ID) should come last
  52. * Last entry must be all 0s
  53. *
  54. * { Vendor ID, Device ID, SubVendor ID, SubDevice ID,
  55. * Class, Class Mask, private data (not used) }
  56. */
  57. static struct pci_device_id ixgbe_pci_tbl[] = {
  58. {PCI_VDEVICE(INTEL, IXGBE_DEV_ID_82598AF_DUAL_PORT),
  59. board_82598AF },
  60. {PCI_VDEVICE(INTEL, IXGBE_DEV_ID_82598AF_SINGLE_PORT),
  61. board_82598AF },
  62. {PCI_VDEVICE(INTEL, IXGBE_DEV_ID_82598AT_DUAL_PORT),
  63. board_82598AT },
  64. {PCI_VDEVICE(INTEL, IXGBE_DEV_ID_82598EB_CX4),
  65. board_82598EB },
  66. /* required last entry */
  67. {0, }
  68. };
  69. MODULE_DEVICE_TABLE(pci, ixgbe_pci_tbl);
  70. MODULE_AUTHOR("Intel Corporation, <linux.nics@intel.com>");
  71. MODULE_DESCRIPTION("Intel(R) 10 Gigabit PCI Express Network Driver");
  72. MODULE_LICENSE("GPL");
  73. MODULE_VERSION(DRV_VERSION);
  74. #define DEFAULT_DEBUG_LEVEL_SHIFT 3
  75. #ifdef DEBUG
  76. /**
  77. * ixgbe_get_hw_dev_name - return device name string
  78. * used by hardware layer to print debugging information
  79. **/
  80. char *ixgbe_get_hw_dev_name(struct ixgbe_hw *hw)
  81. {
  82. struct ixgbe_adapter *adapter = hw->back;
  83. struct net_device *netdev = adapter->netdev;
  84. return netdev->name;
  85. }
  86. #endif
  87. static void ixgbe_set_ivar(struct ixgbe_adapter *adapter, u16 int_alloc_entry,
  88. u8 msix_vector)
  89. {
  90. u32 ivar, index;
  91. msix_vector |= IXGBE_IVAR_ALLOC_VAL;
  92. index = (int_alloc_entry >> 2) & 0x1F;
  93. ivar = IXGBE_READ_REG(&adapter->hw, IXGBE_IVAR(index));
  94. ivar &= ~(0xFF << (8 * (int_alloc_entry & 0x3)));
  95. ivar |= (msix_vector << (8 * (int_alloc_entry & 0x3)));
  96. IXGBE_WRITE_REG(&adapter->hw, IXGBE_IVAR(index), ivar);
  97. }
  98. static void ixgbe_unmap_and_free_tx_resource(struct ixgbe_adapter *adapter,
  99. struct ixgbe_tx_buffer
  100. *tx_buffer_info)
  101. {
  102. if (tx_buffer_info->dma) {
  103. pci_unmap_page(adapter->pdev,
  104. tx_buffer_info->dma,
  105. tx_buffer_info->length, PCI_DMA_TODEVICE);
  106. tx_buffer_info->dma = 0;
  107. }
  108. if (tx_buffer_info->skb) {
  109. dev_kfree_skb_any(tx_buffer_info->skb);
  110. tx_buffer_info->skb = NULL;
  111. }
  112. /* tx_buffer_info must be completely set up in the transmit path */
  113. }
  114. static inline bool ixgbe_check_tx_hang(struct ixgbe_adapter *adapter,
  115. struct ixgbe_ring *tx_ring,
  116. unsigned int eop,
  117. union ixgbe_adv_tx_desc *eop_desc)
  118. {
  119. /* Detect a transmit hang in hardware, this serializes the
  120. * check with the clearing of time_stamp and movement of i */
  121. adapter->detect_tx_hung = false;
  122. if (tx_ring->tx_buffer_info[eop].dma &&
  123. time_after(jiffies, tx_ring->tx_buffer_info[eop].time_stamp + HZ) &&
  124. !(IXGBE_READ_REG(&adapter->hw, IXGBE_TFCS) & IXGBE_TFCS_TXOFF)) {
  125. /* detected Tx unit hang */
  126. DPRINTK(DRV, ERR, "Detected Tx Unit Hang\n"
  127. " TDH <%x>\n"
  128. " TDT <%x>\n"
  129. " next_to_use <%x>\n"
  130. " next_to_clean <%x>\n"
  131. "tx_buffer_info[next_to_clean]\n"
  132. " time_stamp <%lx>\n"
  133. " next_to_watch <%x>\n"
  134. " jiffies <%lx>\n"
  135. " next_to_watch.status <%x>\n",
  136. readl(adapter->hw.hw_addr + tx_ring->head),
  137. readl(adapter->hw.hw_addr + tx_ring->tail),
  138. tx_ring->next_to_use,
  139. tx_ring->next_to_clean,
  140. tx_ring->tx_buffer_info[eop].time_stamp,
  141. eop, jiffies, eop_desc->wb.status);
  142. return true;
  143. }
  144. return false;
  145. }
  146. /**
  147. * ixgbe_clean_tx_irq - Reclaim resources after transmit completes
  148. * @adapter: board private structure
  149. **/
  150. static bool ixgbe_clean_tx_irq(struct ixgbe_adapter *adapter,
  151. struct ixgbe_ring *tx_ring)
  152. {
  153. struct net_device *netdev = adapter->netdev;
  154. union ixgbe_adv_tx_desc *tx_desc, *eop_desc;
  155. struct ixgbe_tx_buffer *tx_buffer_info;
  156. unsigned int i, eop;
  157. bool cleaned = false;
  158. int count = 0;
  159. i = tx_ring->next_to_clean;
  160. eop = tx_ring->tx_buffer_info[i].next_to_watch;
  161. eop_desc = IXGBE_TX_DESC_ADV(*tx_ring, eop);
  162. while (eop_desc->wb.status & cpu_to_le32(IXGBE_TXD_STAT_DD)) {
  163. for (cleaned = false; !cleaned;) {
  164. tx_desc = IXGBE_TX_DESC_ADV(*tx_ring, i);
  165. tx_buffer_info = &tx_ring->tx_buffer_info[i];
  166. cleaned = (i == eop);
  167. tx_ring->stats.bytes += tx_buffer_info->length;
  168. ixgbe_unmap_and_free_tx_resource(adapter,
  169. tx_buffer_info);
  170. tx_desc->wb.status = 0;
  171. i++;
  172. if (i == tx_ring->count)
  173. i = 0;
  174. }
  175. tx_ring->stats.packets++;
  176. eop = tx_ring->tx_buffer_info[i].next_to_watch;
  177. eop_desc = IXGBE_TX_DESC_ADV(*tx_ring, eop);
  178. /* weight of a sort for tx, avoid endless transmit cleanup */
  179. if (count++ >= tx_ring->work_limit)
  180. break;
  181. }
  182. tx_ring->next_to_clean = i;
  183. #define TX_WAKE_THRESHOLD 32
  184. spin_lock(&tx_ring->tx_lock);
  185. if (cleaned && netif_carrier_ok(netdev) &&
  186. (IXGBE_DESC_UNUSED(tx_ring) >= TX_WAKE_THRESHOLD) &&
  187. !test_bit(__IXGBE_DOWN, &adapter->state))
  188. netif_wake_queue(netdev);
  189. spin_unlock(&tx_ring->tx_lock);
  190. if (adapter->detect_tx_hung)
  191. if (ixgbe_check_tx_hang(adapter, tx_ring, eop, eop_desc))
  192. netif_stop_queue(netdev);
  193. if (count >= tx_ring->work_limit)
  194. IXGBE_WRITE_REG(&adapter->hw, IXGBE_EICS, tx_ring->eims_value);
  195. return cleaned;
  196. }
  197. /**
  198. * ixgbe_receive_skb - Send a completed packet up the stack
  199. * @adapter: board private structure
  200. * @skb: packet to send up
  201. * @is_vlan: packet has a VLAN tag
  202. * @tag: VLAN tag from descriptor
  203. **/
  204. static void ixgbe_receive_skb(struct ixgbe_adapter *adapter,
  205. struct sk_buff *skb, bool is_vlan,
  206. u16 tag)
  207. {
  208. if (!(adapter->flags & IXGBE_FLAG_IN_NETPOLL)) {
  209. if (adapter->vlgrp && is_vlan)
  210. vlan_hwaccel_receive_skb(skb, adapter->vlgrp, tag);
  211. else
  212. netif_receive_skb(skb);
  213. } else {
  214. if (adapter->vlgrp && is_vlan)
  215. vlan_hwaccel_rx(skb, adapter->vlgrp, tag);
  216. else
  217. netif_rx(skb);
  218. }
  219. }
  220. static inline void ixgbe_rx_checksum(struct ixgbe_adapter *adapter,
  221. u32 status_err,
  222. struct sk_buff *skb)
  223. {
  224. skb->ip_summed = CHECKSUM_NONE;
  225. /* Ignore Checksum bit is set */
  226. if ((status_err & IXGBE_RXD_STAT_IXSM) ||
  227. !(adapter->flags & IXGBE_FLAG_RX_CSUM_ENABLED))
  228. return;
  229. /* TCP/UDP checksum error bit is set */
  230. if (status_err & (IXGBE_RXDADV_ERR_TCPE | IXGBE_RXDADV_ERR_IPE)) {
  231. /* let the stack verify checksum errors */
  232. adapter->hw_csum_rx_error++;
  233. return;
  234. }
  235. /* It must be a TCP or UDP packet with a valid checksum */
  236. if (status_err & (IXGBE_RXD_STAT_L4CS | IXGBE_RXD_STAT_UDPCS))
  237. skb->ip_summed = CHECKSUM_UNNECESSARY;
  238. adapter->hw_csum_rx_good++;
  239. }
  240. /**
  241. * ixgbe_alloc_rx_buffers - Replace used receive buffers; packet split
  242. * @adapter: address of board private structure
  243. **/
  244. static void ixgbe_alloc_rx_buffers(struct ixgbe_adapter *adapter,
  245. struct ixgbe_ring *rx_ring,
  246. int cleaned_count)
  247. {
  248. struct net_device *netdev = adapter->netdev;
  249. struct pci_dev *pdev = adapter->pdev;
  250. union ixgbe_adv_rx_desc *rx_desc;
  251. struct ixgbe_rx_buffer *rx_buffer_info;
  252. struct sk_buff *skb;
  253. unsigned int i;
  254. unsigned int bufsz = adapter->rx_buf_len + NET_IP_ALIGN;
  255. i = rx_ring->next_to_use;
  256. rx_buffer_info = &rx_ring->rx_buffer_info[i];
  257. while (cleaned_count--) {
  258. rx_desc = IXGBE_RX_DESC_ADV(*rx_ring, i);
  259. if (!rx_buffer_info->page &&
  260. (adapter->flags & IXGBE_FLAG_RX_PS_ENABLED)) {
  261. rx_buffer_info->page = alloc_page(GFP_ATOMIC);
  262. if (!rx_buffer_info->page) {
  263. adapter->alloc_rx_page_failed++;
  264. goto no_buffers;
  265. }
  266. rx_buffer_info->page_dma =
  267. pci_map_page(pdev, rx_buffer_info->page,
  268. 0, PAGE_SIZE, PCI_DMA_FROMDEVICE);
  269. }
  270. if (!rx_buffer_info->skb) {
  271. skb = netdev_alloc_skb(netdev, bufsz);
  272. if (!skb) {
  273. adapter->alloc_rx_buff_failed++;
  274. goto no_buffers;
  275. }
  276. /*
  277. * Make buffer alignment 2 beyond a 16 byte boundary
  278. * this will result in a 16 byte aligned IP header after
  279. * the 14 byte MAC header is removed
  280. */
  281. skb_reserve(skb, NET_IP_ALIGN);
  282. rx_buffer_info->skb = skb;
  283. rx_buffer_info->dma = pci_map_single(pdev, skb->data,
  284. bufsz,
  285. PCI_DMA_FROMDEVICE);
  286. }
  287. /* Refresh the desc even if buffer_addrs didn't change because
  288. * each write-back erases this info. */
  289. if (adapter->flags & IXGBE_FLAG_RX_PS_ENABLED) {
  290. rx_desc->read.pkt_addr =
  291. cpu_to_le64(rx_buffer_info->page_dma);
  292. rx_desc->read.hdr_addr =
  293. cpu_to_le64(rx_buffer_info->dma);
  294. } else {
  295. rx_desc->read.pkt_addr =
  296. cpu_to_le64(rx_buffer_info->dma);
  297. }
  298. i++;
  299. if (i == rx_ring->count)
  300. i = 0;
  301. rx_buffer_info = &rx_ring->rx_buffer_info[i];
  302. }
  303. no_buffers:
  304. if (rx_ring->next_to_use != i) {
  305. rx_ring->next_to_use = i;
  306. if (i-- == 0)
  307. i = (rx_ring->count - 1);
  308. /*
  309. * Force memory writes to complete before letting h/w
  310. * know there are new descriptors to fetch. (Only
  311. * applicable for weak-ordered memory model archs,
  312. * such as IA-64).
  313. */
  314. wmb();
  315. writel(i, adapter->hw.hw_addr + rx_ring->tail);
  316. }
  317. }
  318. static bool ixgbe_clean_rx_irq(struct ixgbe_adapter *adapter,
  319. struct ixgbe_ring *rx_ring,
  320. int *work_done, int work_to_do)
  321. {
  322. struct net_device *netdev = adapter->netdev;
  323. struct pci_dev *pdev = adapter->pdev;
  324. union ixgbe_adv_rx_desc *rx_desc, *next_rxd;
  325. struct ixgbe_rx_buffer *rx_buffer_info, *next_buffer;
  326. struct sk_buff *skb;
  327. unsigned int i;
  328. u32 upper_len, len, staterr;
  329. u16 hdr_info, vlan_tag;
  330. bool is_vlan, cleaned = false;
  331. int cleaned_count = 0;
  332. i = rx_ring->next_to_clean;
  333. upper_len = 0;
  334. rx_desc = IXGBE_RX_DESC_ADV(*rx_ring, i);
  335. staterr = le32_to_cpu(rx_desc->wb.upper.status_error);
  336. rx_buffer_info = &rx_ring->rx_buffer_info[i];
  337. is_vlan = (staterr & IXGBE_RXD_STAT_VP);
  338. vlan_tag = le16_to_cpu(rx_desc->wb.upper.vlan);
  339. while (staterr & IXGBE_RXD_STAT_DD) {
  340. if (*work_done >= work_to_do)
  341. break;
  342. (*work_done)++;
  343. if (adapter->flags & IXGBE_FLAG_RX_PS_ENABLED) {
  344. hdr_info =
  345. le16_to_cpu(rx_desc->wb.lower.lo_dword.hdr_info);
  346. len =
  347. ((hdr_info & IXGBE_RXDADV_HDRBUFLEN_MASK) >>
  348. IXGBE_RXDADV_HDRBUFLEN_SHIFT);
  349. if (hdr_info & IXGBE_RXDADV_SPH)
  350. adapter->rx_hdr_split++;
  351. if (len > IXGBE_RX_HDR_SIZE)
  352. len = IXGBE_RX_HDR_SIZE;
  353. upper_len = le16_to_cpu(rx_desc->wb.upper.length);
  354. } else
  355. len = le16_to_cpu(rx_desc->wb.upper.length);
  356. cleaned = true;
  357. skb = rx_buffer_info->skb;
  358. prefetch(skb->data - NET_IP_ALIGN);
  359. rx_buffer_info->skb = NULL;
  360. if (len && !skb_shinfo(skb)->nr_frags) {
  361. pci_unmap_single(pdev, rx_buffer_info->dma,
  362. adapter->rx_buf_len + NET_IP_ALIGN,
  363. PCI_DMA_FROMDEVICE);
  364. skb_put(skb, len);
  365. }
  366. if (upper_len) {
  367. pci_unmap_page(pdev, rx_buffer_info->page_dma,
  368. PAGE_SIZE, PCI_DMA_FROMDEVICE);
  369. rx_buffer_info->page_dma = 0;
  370. skb_fill_page_desc(skb, skb_shinfo(skb)->nr_frags,
  371. rx_buffer_info->page, 0, upper_len);
  372. rx_buffer_info->page = NULL;
  373. skb->len += upper_len;
  374. skb->data_len += upper_len;
  375. skb->truesize += upper_len;
  376. }
  377. i++;
  378. if (i == rx_ring->count)
  379. i = 0;
  380. next_buffer = &rx_ring->rx_buffer_info[i];
  381. next_rxd = IXGBE_RX_DESC_ADV(*rx_ring, i);
  382. prefetch(next_rxd);
  383. cleaned_count++;
  384. if (staterr & IXGBE_RXD_STAT_EOP) {
  385. rx_ring->stats.packets++;
  386. rx_ring->stats.bytes += skb->len;
  387. } else {
  388. rx_buffer_info->skb = next_buffer->skb;
  389. rx_buffer_info->dma = next_buffer->dma;
  390. next_buffer->skb = skb;
  391. adapter->non_eop_descs++;
  392. goto next_desc;
  393. }
  394. if (staterr & IXGBE_RXDADV_ERR_FRAME_ERR_MASK) {
  395. dev_kfree_skb_irq(skb);
  396. goto next_desc;
  397. }
  398. ixgbe_rx_checksum(adapter, staterr, skb);
  399. skb->protocol = eth_type_trans(skb, netdev);
  400. ixgbe_receive_skb(adapter, skb, is_vlan, vlan_tag);
  401. netdev->last_rx = jiffies;
  402. next_desc:
  403. rx_desc->wb.upper.status_error = 0;
  404. /* return some buffers to hardware, one at a time is too slow */
  405. if (cleaned_count >= IXGBE_RX_BUFFER_WRITE) {
  406. ixgbe_alloc_rx_buffers(adapter, rx_ring, cleaned_count);
  407. cleaned_count = 0;
  408. }
  409. /* use prefetched values */
  410. rx_desc = next_rxd;
  411. rx_buffer_info = next_buffer;
  412. staterr = le32_to_cpu(rx_desc->wb.upper.status_error);
  413. is_vlan = (staterr & IXGBE_RXD_STAT_VP);
  414. vlan_tag = le16_to_cpu(rx_desc->wb.upper.vlan);
  415. }
  416. rx_ring->next_to_clean = i;
  417. cleaned_count = IXGBE_DESC_UNUSED(rx_ring);
  418. if (cleaned_count)
  419. ixgbe_alloc_rx_buffers(adapter, rx_ring, cleaned_count);
  420. return cleaned;
  421. }
  422. #define IXGBE_MAX_INTR 10
  423. /**
  424. * ixgbe_configure_msix - Configure MSI-X hardware
  425. * @adapter: board private structure
  426. *
  427. * ixgbe_configure_msix sets up the hardware to properly generate MSI-X
  428. * interrupts.
  429. **/
  430. static void ixgbe_configure_msix(struct ixgbe_adapter *adapter)
  431. {
  432. int i, vector = 0;
  433. for (i = 0; i < adapter->num_tx_queues; i++) {
  434. ixgbe_set_ivar(adapter, IXGBE_IVAR_TX_QUEUE(i),
  435. IXGBE_MSIX_VECTOR(vector));
  436. writel(EITR_INTS_PER_SEC_TO_REG(adapter->tx_eitr),
  437. adapter->hw.hw_addr + adapter->tx_ring[i].itr_register);
  438. vector++;
  439. }
  440. for (i = 0; i < adapter->num_rx_queues; i++) {
  441. ixgbe_set_ivar(adapter, IXGBE_IVAR_RX_QUEUE(i),
  442. IXGBE_MSIX_VECTOR(vector));
  443. writel(EITR_INTS_PER_SEC_TO_REG(adapter->rx_eitr),
  444. adapter->hw.hw_addr + adapter->rx_ring[i].itr_register);
  445. vector++;
  446. }
  447. vector = adapter->num_tx_queues + adapter->num_rx_queues;
  448. ixgbe_set_ivar(adapter, IXGBE_IVAR_OTHER_CAUSES_INDEX,
  449. IXGBE_MSIX_VECTOR(vector));
  450. IXGBE_WRITE_REG(&adapter->hw, IXGBE_EITR(vector), 1950);
  451. }
  452. static irqreturn_t ixgbe_msix_lsc(int irq, void *data)
  453. {
  454. struct net_device *netdev = data;
  455. struct ixgbe_adapter *adapter = netdev_priv(netdev);
  456. struct ixgbe_hw *hw = &adapter->hw;
  457. u32 eicr = IXGBE_READ_REG(hw, IXGBE_EICR);
  458. if (eicr & IXGBE_EICR_LSC) {
  459. adapter->lsc_int++;
  460. if (!test_bit(__IXGBE_DOWN, &adapter->state))
  461. mod_timer(&adapter->watchdog_timer, jiffies);
  462. }
  463. IXGBE_WRITE_REG(&adapter->hw, IXGBE_EIMS, IXGBE_EIMS_OTHER);
  464. return IRQ_HANDLED;
  465. }
  466. static irqreturn_t ixgbe_msix_clean_tx(int irq, void *data)
  467. {
  468. struct ixgbe_ring *txr = data;
  469. struct ixgbe_adapter *adapter = txr->adapter;
  470. ixgbe_clean_tx_irq(adapter, txr);
  471. return IRQ_HANDLED;
  472. }
  473. static irqreturn_t ixgbe_msix_clean_rx(int irq, void *data)
  474. {
  475. struct ixgbe_ring *rxr = data;
  476. struct ixgbe_adapter *adapter = rxr->adapter;
  477. IXGBE_WRITE_REG(&adapter->hw, IXGBE_EIMC, rxr->eims_value);
  478. netif_rx_schedule(adapter->netdev, &adapter->napi);
  479. return IRQ_HANDLED;
  480. }
  481. static int ixgbe_clean_rxonly(struct napi_struct *napi, int budget)
  482. {
  483. struct ixgbe_adapter *adapter = container_of(napi,
  484. struct ixgbe_adapter, napi);
  485. struct net_device *netdev = adapter->netdev;
  486. int work_done = 0;
  487. struct ixgbe_ring *rxr = adapter->rx_ring;
  488. /* Keep link state information with original netdev */
  489. if (!netif_carrier_ok(netdev))
  490. goto quit_polling;
  491. ixgbe_clean_rx_irq(adapter, rxr, &work_done, budget);
  492. /* If no Tx and not enough Rx work done, exit the polling mode */
  493. if ((work_done < budget) || !netif_running(netdev)) {
  494. quit_polling:
  495. netif_rx_complete(netdev, napi);
  496. if (!test_bit(__IXGBE_DOWN, &adapter->state))
  497. IXGBE_WRITE_REG(&adapter->hw, IXGBE_EIMS,
  498. rxr->eims_value);
  499. }
  500. return work_done;
  501. }
  502. /**
  503. * ixgbe_setup_msix - Initialize MSI-X interrupts
  504. *
  505. * ixgbe_setup_msix allocates MSI-X vectors and requests
  506. * interrutps from the kernel.
  507. **/
  508. static int ixgbe_setup_msix(struct ixgbe_adapter *adapter)
  509. {
  510. struct net_device *netdev = adapter->netdev;
  511. int i, int_vector = 0, err = 0;
  512. int max_msix_count;
  513. /* +1 for the LSC interrupt */
  514. max_msix_count = adapter->num_rx_queues + adapter->num_tx_queues + 1;
  515. adapter->msix_entries = kcalloc(max_msix_count,
  516. sizeof(struct msix_entry), GFP_KERNEL);
  517. if (!adapter->msix_entries)
  518. return -ENOMEM;
  519. for (i = 0; i < max_msix_count; i++)
  520. adapter->msix_entries[i].entry = i;
  521. err = pci_enable_msix(adapter->pdev, adapter->msix_entries,
  522. max_msix_count);
  523. if (err)
  524. goto out;
  525. for (i = 0; i < adapter->num_tx_queues; i++) {
  526. sprintf(adapter->tx_ring[i].name, "%s-tx%d", netdev->name, i);
  527. err = request_irq(adapter->msix_entries[int_vector].vector,
  528. &ixgbe_msix_clean_tx,
  529. 0,
  530. adapter->tx_ring[i].name,
  531. &(adapter->tx_ring[i]));
  532. if (err) {
  533. DPRINTK(PROBE, ERR,
  534. "request_irq failed for MSIX interrupt "
  535. "Error: %d\n", err);
  536. goto release_irqs;
  537. }
  538. adapter->tx_ring[i].eims_value =
  539. (1 << IXGBE_MSIX_VECTOR(int_vector));
  540. adapter->tx_ring[i].itr_register = IXGBE_EITR(int_vector);
  541. int_vector++;
  542. }
  543. for (i = 0; i < adapter->num_rx_queues; i++) {
  544. if (strlen(netdev->name) < (IFNAMSIZ - 5))
  545. sprintf(adapter->rx_ring[i].name,
  546. "%s-rx%d", netdev->name, i);
  547. else
  548. memcpy(adapter->rx_ring[i].name,
  549. netdev->name, IFNAMSIZ);
  550. err = request_irq(adapter->msix_entries[int_vector].vector,
  551. &ixgbe_msix_clean_rx, 0,
  552. adapter->rx_ring[i].name,
  553. &(adapter->rx_ring[i]));
  554. if (err) {
  555. DPRINTK(PROBE, ERR,
  556. "request_irq failed for MSIX interrupt "
  557. "Error: %d\n", err);
  558. goto release_irqs;
  559. }
  560. adapter->rx_ring[i].eims_value =
  561. (1 << IXGBE_MSIX_VECTOR(int_vector));
  562. adapter->rx_ring[i].itr_register = IXGBE_EITR(int_vector);
  563. int_vector++;
  564. }
  565. sprintf(adapter->lsc_name, "%s-lsc", netdev->name);
  566. err = request_irq(adapter->msix_entries[int_vector].vector,
  567. &ixgbe_msix_lsc, 0, adapter->lsc_name, netdev);
  568. if (err) {
  569. DPRINTK(PROBE, ERR,
  570. "request_irq for msix_lsc failed: %d\n", err);
  571. goto release_irqs;
  572. }
  573. /* FIXME: implement netif_napi_remove() instead */
  574. adapter->napi.poll = ixgbe_clean_rxonly;
  575. adapter->flags |= IXGBE_FLAG_MSIX_ENABLED;
  576. return 0;
  577. release_irqs:
  578. int_vector--;
  579. for (; int_vector >= adapter->num_tx_queues; int_vector--)
  580. free_irq(adapter->msix_entries[int_vector].vector,
  581. &(adapter->rx_ring[int_vector -
  582. adapter->num_tx_queues]));
  583. for (; int_vector >= 0; int_vector--)
  584. free_irq(adapter->msix_entries[int_vector].vector,
  585. &(adapter->tx_ring[int_vector]));
  586. out:
  587. kfree(adapter->msix_entries);
  588. adapter->msix_entries = NULL;
  589. adapter->flags &= ~IXGBE_FLAG_MSIX_ENABLED;
  590. return err;
  591. }
  592. /**
  593. * ixgbe_intr - Interrupt Handler
  594. * @irq: interrupt number
  595. * @data: pointer to a network interface device structure
  596. * @pt_regs: CPU registers structure
  597. **/
  598. static irqreturn_t ixgbe_intr(int irq, void *data)
  599. {
  600. struct net_device *netdev = data;
  601. struct ixgbe_adapter *adapter = netdev_priv(netdev);
  602. struct ixgbe_hw *hw = &adapter->hw;
  603. u32 eicr;
  604. eicr = IXGBE_READ_REG(hw, IXGBE_EICR);
  605. if (!eicr)
  606. return IRQ_NONE; /* Not our interrupt */
  607. if (eicr & IXGBE_EICR_LSC) {
  608. adapter->lsc_int++;
  609. if (!test_bit(__IXGBE_DOWN, &adapter->state))
  610. mod_timer(&adapter->watchdog_timer, jiffies);
  611. }
  612. if (netif_rx_schedule_prep(netdev, &adapter->napi)) {
  613. /* Disable interrupts and register for poll. The flush of the
  614. * posted write is intentionally left out. */
  615. atomic_inc(&adapter->irq_sem);
  616. IXGBE_WRITE_REG(&adapter->hw, IXGBE_EIMC, ~0);
  617. __netif_rx_schedule(netdev, &adapter->napi);
  618. }
  619. return IRQ_HANDLED;
  620. }
  621. /**
  622. * ixgbe_request_irq - initialize interrupts
  623. * @adapter: board private structure
  624. *
  625. * Attempts to configure interrupts using the best available
  626. * capabilities of the hardware and kernel.
  627. **/
  628. static int ixgbe_request_irq(struct ixgbe_adapter *adapter, u32 *num_rx_queues)
  629. {
  630. struct net_device *netdev = adapter->netdev;
  631. int flags, err;
  632. irqreturn_t(*handler) (int, void *) = &ixgbe_intr;
  633. flags = IRQF_SHARED;
  634. err = ixgbe_setup_msix(adapter);
  635. if (!err)
  636. goto request_done;
  637. /*
  638. * if we can't do MSI-X, fall through and try MSI
  639. * No need to reallocate memory since we're decreasing the number of
  640. * queues. We just won't use the other ones, also it is freed correctly
  641. * on ixgbe_remove.
  642. */
  643. *num_rx_queues = 1;
  644. /* do MSI */
  645. err = pci_enable_msi(adapter->pdev);
  646. if (!err) {
  647. adapter->flags |= IXGBE_FLAG_MSI_ENABLED;
  648. flags &= ~IRQF_SHARED;
  649. handler = &ixgbe_intr;
  650. }
  651. err = request_irq(adapter->pdev->irq, handler, flags,
  652. netdev->name, netdev);
  653. if (err)
  654. DPRINTK(PROBE, ERR, "request_irq failed, Error %d\n", err);
  655. request_done:
  656. return err;
  657. }
  658. static void ixgbe_free_irq(struct ixgbe_adapter *adapter)
  659. {
  660. struct net_device *netdev = adapter->netdev;
  661. if (adapter->flags & IXGBE_FLAG_MSIX_ENABLED) {
  662. int i;
  663. for (i = 0; i < adapter->num_tx_queues; i++)
  664. free_irq(adapter->msix_entries[i].vector,
  665. &(adapter->tx_ring[i]));
  666. for (i = 0; i < adapter->num_rx_queues; i++)
  667. free_irq(adapter->msix_entries[i +
  668. adapter->num_tx_queues].vector,
  669. &(adapter->rx_ring[i]));
  670. i = adapter->num_rx_queues + adapter->num_tx_queues;
  671. free_irq(adapter->msix_entries[i].vector, netdev);
  672. pci_disable_msix(adapter->pdev);
  673. kfree(adapter->msix_entries);
  674. adapter->msix_entries = NULL;
  675. adapter->flags &= ~IXGBE_FLAG_MSIX_ENABLED;
  676. return;
  677. }
  678. free_irq(adapter->pdev->irq, netdev);
  679. if (adapter->flags & IXGBE_FLAG_MSI_ENABLED) {
  680. pci_disable_msi(adapter->pdev);
  681. adapter->flags &= ~IXGBE_FLAG_MSI_ENABLED;
  682. }
  683. }
  684. /**
  685. * ixgbe_irq_disable - Mask off interrupt generation on the NIC
  686. * @adapter: board private structure
  687. **/
  688. static inline void ixgbe_irq_disable(struct ixgbe_adapter *adapter)
  689. {
  690. atomic_inc(&adapter->irq_sem);
  691. IXGBE_WRITE_REG(&adapter->hw, IXGBE_EIMC, ~0);
  692. IXGBE_WRITE_FLUSH(&adapter->hw);
  693. synchronize_irq(adapter->pdev->irq);
  694. }
  695. /**
  696. * ixgbe_irq_enable - Enable default interrupt generation settings
  697. * @adapter: board private structure
  698. **/
  699. static inline void ixgbe_irq_enable(struct ixgbe_adapter *adapter)
  700. {
  701. if (atomic_dec_and_test(&adapter->irq_sem)) {
  702. if (adapter->flags & IXGBE_FLAG_MSIX_ENABLED)
  703. IXGBE_WRITE_REG(&adapter->hw, IXGBE_EIAC,
  704. (IXGBE_EIMS_ENABLE_MASK &
  705. ~(IXGBE_EIMS_OTHER | IXGBE_EIMS_LSC)));
  706. IXGBE_WRITE_REG(&adapter->hw, IXGBE_EIMS,
  707. IXGBE_EIMS_ENABLE_MASK);
  708. IXGBE_WRITE_FLUSH(&adapter->hw);
  709. }
  710. }
  711. /**
  712. * ixgbe_configure_msi_and_legacy - Initialize PIN (INTA...) and MSI interrupts
  713. *
  714. **/
  715. static void ixgbe_configure_msi_and_legacy(struct ixgbe_adapter *adapter)
  716. {
  717. int i;
  718. struct ixgbe_hw *hw = &adapter->hw;
  719. if (adapter->rx_eitr)
  720. IXGBE_WRITE_REG(hw, IXGBE_EITR(0),
  721. EITR_INTS_PER_SEC_TO_REG(adapter->rx_eitr));
  722. /* for re-triggering the interrupt in non-NAPI mode */
  723. adapter->rx_ring[0].eims_value = (1 << IXGBE_MSIX_VECTOR(0));
  724. adapter->tx_ring[0].eims_value = (1 << IXGBE_MSIX_VECTOR(0));
  725. ixgbe_set_ivar(adapter, IXGBE_IVAR_RX_QUEUE(0), 0);
  726. for (i = 0; i < adapter->num_tx_queues; i++)
  727. ixgbe_set_ivar(adapter, IXGBE_IVAR_TX_QUEUE(i), i);
  728. }
  729. /**
  730. * ixgbe_configure_tx - Configure 8254x Transmit Unit after Reset
  731. * @adapter: board private structure
  732. *
  733. * Configure the Tx unit of the MAC after a reset.
  734. **/
  735. static void ixgbe_configure_tx(struct ixgbe_adapter *adapter)
  736. {
  737. u64 tdba;
  738. struct ixgbe_hw *hw = &adapter->hw;
  739. u32 i, tdlen;
  740. /* Setup the HW Tx Head and Tail descriptor pointers */
  741. for (i = 0; i < adapter->num_tx_queues; i++) {
  742. tdba = adapter->tx_ring[i].dma;
  743. tdlen = adapter->tx_ring[i].count *
  744. sizeof(union ixgbe_adv_tx_desc);
  745. IXGBE_WRITE_REG(hw, IXGBE_TDBAL(i), (tdba & DMA_32BIT_MASK));
  746. IXGBE_WRITE_REG(hw, IXGBE_TDBAH(i), (tdba >> 32));
  747. IXGBE_WRITE_REG(hw, IXGBE_TDLEN(i), tdlen);
  748. IXGBE_WRITE_REG(hw, IXGBE_TDH(i), 0);
  749. IXGBE_WRITE_REG(hw, IXGBE_TDT(i), 0);
  750. adapter->tx_ring[i].head = IXGBE_TDH(i);
  751. adapter->tx_ring[i].tail = IXGBE_TDT(i);
  752. }
  753. IXGBE_WRITE_REG(hw, IXGBE_TIPG, IXGBE_TIPG_FIBER_DEFAULT);
  754. }
  755. #define PAGE_USE_COUNT(S) (((S) >> PAGE_SHIFT) + \
  756. (((S) & (PAGE_SIZE - 1)) ? 1 : 0))
  757. #define IXGBE_SRRCTL_BSIZEHDRSIZE_SHIFT 2
  758. /**
  759. * ixgbe_configure_rx - Configure 8254x Receive Unit after Reset
  760. * @adapter: board private structure
  761. *
  762. * Configure the Rx unit of the MAC after a reset.
  763. **/
  764. static void ixgbe_configure_rx(struct ixgbe_adapter *adapter)
  765. {
  766. u64 rdba;
  767. struct ixgbe_hw *hw = &adapter->hw;
  768. struct net_device *netdev = adapter->netdev;
  769. int max_frame = netdev->mtu + ETH_HLEN + ETH_FCS_LEN;
  770. u32 rdlen, rxctrl, rxcsum;
  771. u32 random[10];
  772. u32 reta, mrqc;
  773. int i;
  774. u32 fctrl, hlreg0;
  775. u32 srrctl;
  776. u32 pages;
  777. /* Decide whether to use packet split mode or not */
  778. if (netdev->mtu > ETH_DATA_LEN)
  779. adapter->flags |= IXGBE_FLAG_RX_PS_ENABLED;
  780. else
  781. adapter->flags &= ~IXGBE_FLAG_RX_PS_ENABLED;
  782. /* Set the RX buffer length according to the mode */
  783. if (adapter->flags & IXGBE_FLAG_RX_PS_ENABLED) {
  784. adapter->rx_buf_len = IXGBE_RX_HDR_SIZE;
  785. } else {
  786. if (netdev->mtu <= ETH_DATA_LEN)
  787. adapter->rx_buf_len = MAXIMUM_ETHERNET_VLAN_SIZE;
  788. else
  789. adapter->rx_buf_len = ALIGN(max_frame, 1024);
  790. }
  791. fctrl = IXGBE_READ_REG(&adapter->hw, IXGBE_FCTRL);
  792. fctrl |= IXGBE_FCTRL_BAM;
  793. IXGBE_WRITE_REG(&adapter->hw, IXGBE_FCTRL, fctrl);
  794. hlreg0 = IXGBE_READ_REG(hw, IXGBE_HLREG0);
  795. if (adapter->netdev->mtu <= ETH_DATA_LEN)
  796. hlreg0 &= ~IXGBE_HLREG0_JUMBOEN;
  797. else
  798. hlreg0 |= IXGBE_HLREG0_JUMBOEN;
  799. IXGBE_WRITE_REG(hw, IXGBE_HLREG0, hlreg0);
  800. pages = PAGE_USE_COUNT(adapter->netdev->mtu);
  801. srrctl = IXGBE_READ_REG(&adapter->hw, IXGBE_SRRCTL(0));
  802. srrctl &= ~IXGBE_SRRCTL_BSIZEHDR_MASK;
  803. srrctl &= ~IXGBE_SRRCTL_BSIZEPKT_MASK;
  804. if (adapter->flags & IXGBE_FLAG_RX_PS_ENABLED) {
  805. srrctl |= PAGE_SIZE >> IXGBE_SRRCTL_BSIZEPKT_SHIFT;
  806. srrctl |= IXGBE_SRRCTL_DESCTYPE_HDR_SPLIT_ALWAYS;
  807. srrctl |= ((IXGBE_RX_HDR_SIZE <<
  808. IXGBE_SRRCTL_BSIZEHDRSIZE_SHIFT) &
  809. IXGBE_SRRCTL_BSIZEHDR_MASK);
  810. } else {
  811. srrctl |= IXGBE_SRRCTL_DESCTYPE_ADV_ONEBUF;
  812. if (adapter->rx_buf_len == MAXIMUM_ETHERNET_VLAN_SIZE)
  813. srrctl |=
  814. IXGBE_RXBUFFER_2048 >> IXGBE_SRRCTL_BSIZEPKT_SHIFT;
  815. else
  816. srrctl |=
  817. adapter->rx_buf_len >> IXGBE_SRRCTL_BSIZEPKT_SHIFT;
  818. }
  819. IXGBE_WRITE_REG(&adapter->hw, IXGBE_SRRCTL(0), srrctl);
  820. rdlen = adapter->rx_ring[0].count * sizeof(union ixgbe_adv_rx_desc);
  821. /* disable receives while setting up the descriptors */
  822. rxctrl = IXGBE_READ_REG(hw, IXGBE_RXCTRL);
  823. IXGBE_WRITE_REG(hw, IXGBE_RXCTRL, rxctrl & ~IXGBE_RXCTRL_RXEN);
  824. /* Setup the HW Rx Head and Tail Descriptor Pointers and
  825. * the Base and Length of the Rx Descriptor Ring */
  826. for (i = 0; i < adapter->num_rx_queues; i++) {
  827. rdba = adapter->rx_ring[i].dma;
  828. IXGBE_WRITE_REG(hw, IXGBE_RDBAL(i), (rdba & DMA_32BIT_MASK));
  829. IXGBE_WRITE_REG(hw, IXGBE_RDBAH(i), (rdba >> 32));
  830. IXGBE_WRITE_REG(hw, IXGBE_RDLEN(i), rdlen);
  831. IXGBE_WRITE_REG(hw, IXGBE_RDH(i), 0);
  832. IXGBE_WRITE_REG(hw, IXGBE_RDT(i), 0);
  833. adapter->rx_ring[i].head = IXGBE_RDH(i);
  834. adapter->rx_ring[i].tail = IXGBE_RDT(i);
  835. }
  836. if (adapter->num_rx_queues > 1) {
  837. /* Random 40bytes used as random key in RSS hash function */
  838. get_random_bytes(&random[0], 40);
  839. switch (adapter->num_rx_queues) {
  840. case 8:
  841. case 4:
  842. /* Bits [3:0] in each byte refers the Rx queue no */
  843. reta = 0x00010203;
  844. break;
  845. case 2:
  846. reta = 0x00010001;
  847. break;
  848. default:
  849. reta = 0x00000000;
  850. break;
  851. }
  852. /* Fill out redirection table */
  853. for (i = 0; i < 32; i++) {
  854. IXGBE_WRITE_REG_ARRAY(hw, IXGBE_RETA(0), i, reta);
  855. if (adapter->num_rx_queues > 4) {
  856. i++;
  857. IXGBE_WRITE_REG_ARRAY(hw, IXGBE_RETA(0), i,
  858. 0x04050607);
  859. }
  860. }
  861. /* Fill out hash function seeds */
  862. for (i = 0; i < 10; i++)
  863. IXGBE_WRITE_REG_ARRAY(hw, IXGBE_RSSRK(0), i, random[i]);
  864. mrqc = IXGBE_MRQC_RSSEN
  865. /* Perform hash on these packet types */
  866. | IXGBE_MRQC_RSS_FIELD_IPV4
  867. | IXGBE_MRQC_RSS_FIELD_IPV4_TCP
  868. | IXGBE_MRQC_RSS_FIELD_IPV4_UDP
  869. | IXGBE_MRQC_RSS_FIELD_IPV6_EX_TCP
  870. | IXGBE_MRQC_RSS_FIELD_IPV6_EX
  871. | IXGBE_MRQC_RSS_FIELD_IPV6
  872. | IXGBE_MRQC_RSS_FIELD_IPV6_TCP
  873. | IXGBE_MRQC_RSS_FIELD_IPV6_UDP
  874. | IXGBE_MRQC_RSS_FIELD_IPV6_EX_UDP;
  875. IXGBE_WRITE_REG(hw, IXGBE_MRQC, mrqc);
  876. /* Multiqueue and packet checksumming are mutually exclusive. */
  877. rxcsum = IXGBE_READ_REG(hw, IXGBE_RXCSUM);
  878. rxcsum |= IXGBE_RXCSUM_PCSD;
  879. IXGBE_WRITE_REG(hw, IXGBE_RXCSUM, rxcsum);
  880. } else {
  881. /* Enable Receive Checksum Offload for TCP and UDP */
  882. rxcsum = IXGBE_READ_REG(hw, IXGBE_RXCSUM);
  883. if (adapter->flags & IXGBE_FLAG_RX_CSUM_ENABLED) {
  884. /* Enable IPv4 payload checksum for UDP fragments
  885. * Must be used in conjunction with packet-split. */
  886. rxcsum |= IXGBE_RXCSUM_IPPCSE;
  887. } else {
  888. /* don't need to clear IPPCSE as it defaults to 0 */
  889. }
  890. IXGBE_WRITE_REG(hw, IXGBE_RXCSUM, rxcsum);
  891. }
  892. /* Enable Receives */
  893. IXGBE_WRITE_REG(hw, IXGBE_RXCTRL, rxctrl);
  894. rxctrl = IXGBE_READ_REG(hw, IXGBE_RXCTRL);
  895. }
  896. static void ixgbe_vlan_rx_register(struct net_device *netdev,
  897. struct vlan_group *grp)
  898. {
  899. struct ixgbe_adapter *adapter = netdev_priv(netdev);
  900. u32 ctrl;
  901. ixgbe_irq_disable(adapter);
  902. adapter->vlgrp = grp;
  903. if (grp) {
  904. /* enable VLAN tag insert/strip */
  905. ctrl = IXGBE_READ_REG(&adapter->hw, IXGBE_VLNCTRL);
  906. ctrl |= IXGBE_VLNCTRL_VME | IXGBE_VLNCTRL_VFE;
  907. ctrl &= ~IXGBE_VLNCTRL_CFIEN;
  908. IXGBE_WRITE_REG(&adapter->hw, IXGBE_VLNCTRL, ctrl);
  909. }
  910. ixgbe_irq_enable(adapter);
  911. }
  912. static void ixgbe_vlan_rx_add_vid(struct net_device *netdev, u16 vid)
  913. {
  914. struct ixgbe_adapter *adapter = netdev_priv(netdev);
  915. /* add VID to filter table */
  916. ixgbe_set_vfta(&adapter->hw, vid, 0, true);
  917. }
  918. static void ixgbe_vlan_rx_kill_vid(struct net_device *netdev, u16 vid)
  919. {
  920. struct ixgbe_adapter *adapter = netdev_priv(netdev);
  921. ixgbe_irq_disable(adapter);
  922. vlan_group_set_device(adapter->vlgrp, vid, NULL);
  923. ixgbe_irq_enable(adapter);
  924. /* remove VID from filter table */
  925. ixgbe_set_vfta(&adapter->hw, vid, 0, false);
  926. }
  927. static void ixgbe_restore_vlan(struct ixgbe_adapter *adapter)
  928. {
  929. ixgbe_vlan_rx_register(adapter->netdev, adapter->vlgrp);
  930. if (adapter->vlgrp) {
  931. u16 vid;
  932. for (vid = 0; vid < VLAN_GROUP_ARRAY_LEN; vid++) {
  933. if (!vlan_group_get_device(adapter->vlgrp, vid))
  934. continue;
  935. ixgbe_vlan_rx_add_vid(adapter->netdev, vid);
  936. }
  937. }
  938. }
  939. /**
  940. * ixgbe_set_multi - Multicast and Promiscuous mode set
  941. * @netdev: network interface device structure
  942. *
  943. * The set_multi entry point is called whenever the multicast address
  944. * list or the network interface flags are updated. This routine is
  945. * responsible for configuring the hardware for proper multicast,
  946. * promiscuous mode, and all-multi behavior.
  947. **/
  948. static void ixgbe_set_multi(struct net_device *netdev)
  949. {
  950. struct ixgbe_adapter *adapter = netdev_priv(netdev);
  951. struct ixgbe_hw *hw = &adapter->hw;
  952. struct dev_mc_list *mc_ptr;
  953. u8 *mta_list;
  954. u32 fctrl;
  955. int i;
  956. /* Check for Promiscuous and All Multicast modes */
  957. fctrl = IXGBE_READ_REG(hw, IXGBE_FCTRL);
  958. if (netdev->flags & IFF_PROMISC) {
  959. fctrl |= (IXGBE_FCTRL_UPE | IXGBE_FCTRL_MPE);
  960. } else if (netdev->flags & IFF_ALLMULTI) {
  961. fctrl |= IXGBE_FCTRL_MPE;
  962. fctrl &= ~IXGBE_FCTRL_UPE;
  963. } else {
  964. fctrl &= ~(IXGBE_FCTRL_UPE | IXGBE_FCTRL_MPE);
  965. }
  966. IXGBE_WRITE_REG(hw, IXGBE_FCTRL, fctrl);
  967. if (netdev->mc_count) {
  968. mta_list = kcalloc(netdev->mc_count, ETH_ALEN, GFP_ATOMIC);
  969. if (!mta_list)
  970. return;
  971. /* Shared function expects packed array of only addresses. */
  972. mc_ptr = netdev->mc_list;
  973. for (i = 0; i < netdev->mc_count; i++) {
  974. if (!mc_ptr)
  975. break;
  976. memcpy(mta_list + (i * ETH_ALEN), mc_ptr->dmi_addr,
  977. ETH_ALEN);
  978. mc_ptr = mc_ptr->next;
  979. }
  980. ixgbe_update_mc_addr_list(hw, mta_list, i, 0);
  981. kfree(mta_list);
  982. } else {
  983. ixgbe_update_mc_addr_list(hw, NULL, 0, 0);
  984. }
  985. }
  986. static void ixgbe_configure(struct ixgbe_adapter *adapter)
  987. {
  988. struct net_device *netdev = adapter->netdev;
  989. int i;
  990. ixgbe_set_multi(netdev);
  991. ixgbe_restore_vlan(adapter);
  992. ixgbe_configure_tx(adapter);
  993. ixgbe_configure_rx(adapter);
  994. for (i = 0; i < adapter->num_rx_queues; i++)
  995. ixgbe_alloc_rx_buffers(adapter, &adapter->rx_ring[i],
  996. (adapter->rx_ring[i].count - 1));
  997. }
  998. static int ixgbe_up_complete(struct ixgbe_adapter *adapter)
  999. {
  1000. struct net_device *netdev = adapter->netdev;
  1001. int i;
  1002. u32 gpie = 0;
  1003. struct ixgbe_hw *hw = &adapter->hw;
  1004. u32 txdctl, rxdctl, mhadd;
  1005. int max_frame = netdev->mtu + ETH_HLEN + ETH_FCS_LEN;
  1006. if (adapter->flags & (IXGBE_FLAG_MSIX_ENABLED |
  1007. IXGBE_FLAG_MSI_ENABLED)) {
  1008. if (adapter->flags & IXGBE_FLAG_MSIX_ENABLED) {
  1009. gpie = (IXGBE_GPIE_MSIX_MODE | IXGBE_GPIE_EIAME |
  1010. IXGBE_GPIE_PBA_SUPPORT | IXGBE_GPIE_OCD);
  1011. } else {
  1012. /* MSI only */
  1013. gpie = (IXGBE_GPIE_EIAME |
  1014. IXGBE_GPIE_PBA_SUPPORT);
  1015. }
  1016. IXGBE_WRITE_REG(&adapter->hw, IXGBE_GPIE, gpie);
  1017. gpie = IXGBE_READ_REG(&adapter->hw, IXGBE_GPIE);
  1018. }
  1019. mhadd = IXGBE_READ_REG(hw, IXGBE_MHADD);
  1020. if (max_frame != (mhadd >> IXGBE_MHADD_MFS_SHIFT)) {
  1021. mhadd &= ~IXGBE_MHADD_MFS_MASK;
  1022. mhadd |= max_frame << IXGBE_MHADD_MFS_SHIFT;
  1023. IXGBE_WRITE_REG(hw, IXGBE_MHADD, mhadd);
  1024. }
  1025. for (i = 0; i < adapter->num_tx_queues; i++) {
  1026. txdctl = IXGBE_READ_REG(&adapter->hw, IXGBE_TXDCTL(i));
  1027. txdctl |= IXGBE_TXDCTL_ENABLE;
  1028. IXGBE_WRITE_REG(&adapter->hw, IXGBE_TXDCTL(i), txdctl);
  1029. }
  1030. for (i = 0; i < adapter->num_rx_queues; i++) {
  1031. rxdctl = IXGBE_READ_REG(&adapter->hw, IXGBE_RXDCTL(i));
  1032. rxdctl |= IXGBE_RXDCTL_ENABLE;
  1033. IXGBE_WRITE_REG(&adapter->hw, IXGBE_RXDCTL(i), rxdctl);
  1034. }
  1035. /* enable all receives */
  1036. rxdctl = IXGBE_READ_REG(hw, IXGBE_RXCTRL);
  1037. rxdctl |= (IXGBE_RXCTRL_DMBYPS | IXGBE_RXCTRL_RXEN);
  1038. IXGBE_WRITE_REG(hw, IXGBE_RXCTRL, rxdctl);
  1039. if (adapter->flags & IXGBE_FLAG_MSIX_ENABLED)
  1040. ixgbe_configure_msix(adapter);
  1041. else
  1042. ixgbe_configure_msi_and_legacy(adapter);
  1043. clear_bit(__IXGBE_DOWN, &adapter->state);
  1044. napi_enable(&adapter->napi);
  1045. ixgbe_irq_enable(adapter);
  1046. /* bring the link up in the watchdog, this could race with our first
  1047. * link up interrupt but shouldn't be a problem */
  1048. mod_timer(&adapter->watchdog_timer, jiffies);
  1049. return 0;
  1050. }
  1051. int ixgbe_up(struct ixgbe_adapter *adapter)
  1052. {
  1053. /* hardware has been reset, we need to reload some things */
  1054. ixgbe_configure(adapter);
  1055. return ixgbe_up_complete(adapter);
  1056. }
  1057. void ixgbe_reset(struct ixgbe_adapter *adapter)
  1058. {
  1059. if (ixgbe_init_hw(&adapter->hw))
  1060. DPRINTK(PROBE, ERR, "Hardware Error\n");
  1061. /* reprogram the RAR[0] in case user changed it. */
  1062. ixgbe_set_rar(&adapter->hw, 0, adapter->hw.mac.addr, 0, IXGBE_RAH_AV);
  1063. }
  1064. #ifdef CONFIG_PM
  1065. static int ixgbe_resume(struct pci_dev *pdev)
  1066. {
  1067. struct net_device *netdev = pci_get_drvdata(pdev);
  1068. struct ixgbe_adapter *adapter = netdev_priv(netdev);
  1069. u32 err, num_rx_queues = adapter->num_rx_queues;
  1070. pci_set_power_state(pdev, PCI_D0);
  1071. pci_restore_state(pdev);
  1072. err = pci_enable_device(pdev);
  1073. if (err) {
  1074. printk(KERN_ERR "ixgbe: Cannot enable PCI device from " \
  1075. "suspend\n");
  1076. return err;
  1077. }
  1078. pci_set_master(pdev);
  1079. pci_enable_wake(pdev, PCI_D3hot, 0);
  1080. pci_enable_wake(pdev, PCI_D3cold, 0);
  1081. if (netif_running(netdev)) {
  1082. err = ixgbe_request_irq(adapter, &num_rx_queues);
  1083. if (err)
  1084. return err;
  1085. }
  1086. ixgbe_reset(adapter);
  1087. if (netif_running(netdev))
  1088. ixgbe_up(adapter);
  1089. netif_device_attach(netdev);
  1090. return 0;
  1091. }
  1092. #endif
  1093. /**
  1094. * ixgbe_clean_rx_ring - Free Rx Buffers per Queue
  1095. * @adapter: board private structure
  1096. * @rx_ring: ring to free buffers from
  1097. **/
  1098. static void ixgbe_clean_rx_ring(struct ixgbe_adapter *adapter,
  1099. struct ixgbe_ring *rx_ring)
  1100. {
  1101. struct pci_dev *pdev = adapter->pdev;
  1102. unsigned long size;
  1103. unsigned int i;
  1104. /* Free all the Rx ring sk_buffs */
  1105. for (i = 0; i < rx_ring->count; i++) {
  1106. struct ixgbe_rx_buffer *rx_buffer_info;
  1107. rx_buffer_info = &rx_ring->rx_buffer_info[i];
  1108. if (rx_buffer_info->dma) {
  1109. pci_unmap_single(pdev, rx_buffer_info->dma,
  1110. adapter->rx_buf_len,
  1111. PCI_DMA_FROMDEVICE);
  1112. rx_buffer_info->dma = 0;
  1113. }
  1114. if (rx_buffer_info->skb) {
  1115. dev_kfree_skb(rx_buffer_info->skb);
  1116. rx_buffer_info->skb = NULL;
  1117. }
  1118. if (!rx_buffer_info->page)
  1119. continue;
  1120. pci_unmap_page(pdev, rx_buffer_info->page_dma, PAGE_SIZE,
  1121. PCI_DMA_FROMDEVICE);
  1122. rx_buffer_info->page_dma = 0;
  1123. put_page(rx_buffer_info->page);
  1124. rx_buffer_info->page = NULL;
  1125. }
  1126. size = sizeof(struct ixgbe_rx_buffer) * rx_ring->count;
  1127. memset(rx_ring->rx_buffer_info, 0, size);
  1128. /* Zero out the descriptor ring */
  1129. memset(rx_ring->desc, 0, rx_ring->size);
  1130. rx_ring->next_to_clean = 0;
  1131. rx_ring->next_to_use = 0;
  1132. writel(0, adapter->hw.hw_addr + rx_ring->head);
  1133. writel(0, adapter->hw.hw_addr + rx_ring->tail);
  1134. }
  1135. /**
  1136. * ixgbe_clean_tx_ring - Free Tx Buffers
  1137. * @adapter: board private structure
  1138. * @tx_ring: ring to be cleaned
  1139. **/
  1140. static void ixgbe_clean_tx_ring(struct ixgbe_adapter *adapter,
  1141. struct ixgbe_ring *tx_ring)
  1142. {
  1143. struct ixgbe_tx_buffer *tx_buffer_info;
  1144. unsigned long size;
  1145. unsigned int i;
  1146. /* Free all the Tx ring sk_buffs */
  1147. for (i = 0; i < tx_ring->count; i++) {
  1148. tx_buffer_info = &tx_ring->tx_buffer_info[i];
  1149. ixgbe_unmap_and_free_tx_resource(adapter, tx_buffer_info);
  1150. }
  1151. size = sizeof(struct ixgbe_tx_buffer) * tx_ring->count;
  1152. memset(tx_ring->tx_buffer_info, 0, size);
  1153. /* Zero out the descriptor ring */
  1154. memset(tx_ring->desc, 0, tx_ring->size);
  1155. tx_ring->next_to_use = 0;
  1156. tx_ring->next_to_clean = 0;
  1157. writel(0, adapter->hw.hw_addr + tx_ring->head);
  1158. writel(0, adapter->hw.hw_addr + tx_ring->tail);
  1159. }
  1160. /**
  1161. * ixgbe_clean_all_tx_rings - Free Tx Buffers for all queues
  1162. * @adapter: board private structure
  1163. **/
  1164. static void ixgbe_clean_all_tx_rings(struct ixgbe_adapter *adapter)
  1165. {
  1166. int i;
  1167. for (i = 0; i < adapter->num_tx_queues; i++)
  1168. ixgbe_clean_tx_ring(adapter, &adapter->tx_ring[i]);
  1169. }
  1170. /**
  1171. * ixgbe_clean_all_rx_rings - Free Rx Buffers for all queues
  1172. * @adapter: board private structure
  1173. **/
  1174. static void ixgbe_clean_all_rx_rings(struct ixgbe_adapter *adapter)
  1175. {
  1176. int i;
  1177. for (i = 0; i < adapter->num_rx_queues; i++)
  1178. ixgbe_clean_rx_ring(adapter, &adapter->rx_ring[i]);
  1179. }
  1180. void ixgbe_down(struct ixgbe_adapter *adapter)
  1181. {
  1182. struct net_device *netdev = adapter->netdev;
  1183. u32 rxctrl;
  1184. /* signal that we are down to the interrupt handler */
  1185. set_bit(__IXGBE_DOWN, &adapter->state);
  1186. /* disable receives */
  1187. rxctrl = IXGBE_READ_REG(&adapter->hw, IXGBE_RXCTRL);
  1188. IXGBE_WRITE_REG(&adapter->hw, IXGBE_RXCTRL,
  1189. rxctrl & ~IXGBE_RXCTRL_RXEN);
  1190. netif_tx_disable(netdev);
  1191. /* disable transmits in the hardware */
  1192. /* flush both disables */
  1193. IXGBE_WRITE_FLUSH(&adapter->hw);
  1194. msleep(10);
  1195. napi_disable(&adapter->napi);
  1196. atomic_set(&adapter->irq_sem, 0);
  1197. ixgbe_irq_disable(adapter);
  1198. del_timer_sync(&adapter->watchdog_timer);
  1199. netif_carrier_off(netdev);
  1200. netif_stop_queue(netdev);
  1201. ixgbe_reset(adapter);
  1202. ixgbe_clean_all_tx_rings(adapter);
  1203. ixgbe_clean_all_rx_rings(adapter);
  1204. }
  1205. static int ixgbe_suspend(struct pci_dev *pdev, pm_message_t state)
  1206. {
  1207. struct net_device *netdev = pci_get_drvdata(pdev);
  1208. struct ixgbe_adapter *adapter = netdev_priv(netdev);
  1209. #ifdef CONFIG_PM
  1210. int retval = 0;
  1211. #endif
  1212. netif_device_detach(netdev);
  1213. if (netif_running(netdev)) {
  1214. ixgbe_down(adapter);
  1215. ixgbe_free_irq(adapter);
  1216. }
  1217. #ifdef CONFIG_PM
  1218. retval = pci_save_state(pdev);
  1219. if (retval)
  1220. return retval;
  1221. #endif
  1222. pci_enable_wake(pdev, PCI_D3hot, 0);
  1223. pci_enable_wake(pdev, PCI_D3cold, 0);
  1224. pci_disable_device(pdev);
  1225. pci_set_power_state(pdev, pci_choose_state(pdev, state));
  1226. return 0;
  1227. }
  1228. static void ixgbe_shutdown(struct pci_dev *pdev)
  1229. {
  1230. ixgbe_suspend(pdev, PMSG_SUSPEND);
  1231. }
  1232. /**
  1233. * ixgbe_clean - NAPI Rx polling callback
  1234. * @adapter: board private structure
  1235. **/
  1236. static int ixgbe_clean(struct napi_struct *napi, int budget)
  1237. {
  1238. struct ixgbe_adapter *adapter = container_of(napi,
  1239. struct ixgbe_adapter, napi);
  1240. struct net_device *netdev = adapter->netdev;
  1241. int tx_cleaned = 0, work_done = 0;
  1242. /* In non-MSIX case, there is no multi-Tx/Rx queue */
  1243. tx_cleaned = ixgbe_clean_tx_irq(adapter, adapter->tx_ring);
  1244. ixgbe_clean_rx_irq(adapter, &adapter->rx_ring[0], &work_done,
  1245. budget);
  1246. if (tx_cleaned)
  1247. work_done = budget;
  1248. /* If budget not fully consumed, exit the polling mode */
  1249. if (work_done < budget) {
  1250. netif_rx_complete(netdev, napi);
  1251. ixgbe_irq_enable(adapter);
  1252. }
  1253. return work_done;
  1254. }
  1255. /**
  1256. * ixgbe_tx_timeout - Respond to a Tx Hang
  1257. * @netdev: network interface device structure
  1258. **/
  1259. static void ixgbe_tx_timeout(struct net_device *netdev)
  1260. {
  1261. struct ixgbe_adapter *adapter = netdev_priv(netdev);
  1262. /* Do the reset outside of interrupt context */
  1263. schedule_work(&adapter->reset_task);
  1264. }
  1265. static void ixgbe_reset_task(struct work_struct *work)
  1266. {
  1267. struct ixgbe_adapter *adapter;
  1268. adapter = container_of(work, struct ixgbe_adapter, reset_task);
  1269. adapter->tx_timeout_count++;
  1270. ixgbe_down(adapter);
  1271. ixgbe_up(adapter);
  1272. }
  1273. /**
  1274. * ixgbe_alloc_queues - Allocate memory for all rings
  1275. * @adapter: board private structure to initialize
  1276. *
  1277. * We allocate one ring per queue at run-time since we don't know the
  1278. * number of queues at compile-time. The polling_netdev array is
  1279. * intended for Multiqueue, but should work fine with a single queue.
  1280. **/
  1281. static int __devinit ixgbe_alloc_queues(struct ixgbe_adapter *adapter)
  1282. {
  1283. int i;
  1284. adapter->tx_ring = kcalloc(adapter->num_tx_queues,
  1285. sizeof(struct ixgbe_ring), GFP_KERNEL);
  1286. if (!adapter->tx_ring)
  1287. return -ENOMEM;
  1288. for (i = 0; i < adapter->num_tx_queues; i++)
  1289. adapter->tx_ring[i].count = IXGBE_DEFAULT_TXD;
  1290. adapter->rx_ring = kcalloc(adapter->num_rx_queues,
  1291. sizeof(struct ixgbe_ring), GFP_KERNEL);
  1292. if (!adapter->rx_ring) {
  1293. kfree(adapter->tx_ring);
  1294. return -ENOMEM;
  1295. }
  1296. for (i = 0; i < adapter->num_rx_queues; i++) {
  1297. adapter->rx_ring[i].adapter = adapter;
  1298. adapter->rx_ring[i].itr_register = IXGBE_EITR(i);
  1299. adapter->rx_ring[i].count = IXGBE_DEFAULT_RXD;
  1300. }
  1301. return 0;
  1302. }
  1303. /**
  1304. * ixgbe_sw_init - Initialize general software structures (struct ixgbe_adapter)
  1305. * @adapter: board private structure to initialize
  1306. *
  1307. * ixgbe_sw_init initializes the Adapter private data structure.
  1308. * Fields are initialized based on PCI device information and
  1309. * OS network device settings (MTU size).
  1310. **/
  1311. static int __devinit ixgbe_sw_init(struct ixgbe_adapter *adapter)
  1312. {
  1313. struct ixgbe_hw *hw = &adapter->hw;
  1314. struct pci_dev *pdev = adapter->pdev;
  1315. /* default flow control settings */
  1316. hw->fc.original_type = ixgbe_fc_full;
  1317. hw->fc.type = ixgbe_fc_full;
  1318. hw->mac.link_mode_select = IXGBE_AUTOC_LMS_10G_LINK_NO_AN;
  1319. if (hw->mac.ops.reset(hw)) {
  1320. dev_err(&pdev->dev, "HW Init failed\n");
  1321. return -EIO;
  1322. }
  1323. if (hw->phy.ops.setup_speed(hw, IXGBE_LINK_SPEED_10GB_FULL, true,
  1324. false)) {
  1325. dev_err(&pdev->dev, "Link Speed setup failed\n");
  1326. return -EIO;
  1327. }
  1328. /* initialize eeprom parameters */
  1329. if (ixgbe_init_eeprom(hw)) {
  1330. dev_err(&pdev->dev, "EEPROM initialization failed\n");
  1331. return -EIO;
  1332. }
  1333. /* Set the default values */
  1334. adapter->num_rx_queues = IXGBE_DEFAULT_RXQ;
  1335. adapter->num_tx_queues = 1;
  1336. adapter->flags |= IXGBE_FLAG_RX_CSUM_ENABLED;
  1337. if (ixgbe_alloc_queues(adapter)) {
  1338. dev_err(&pdev->dev, "Unable to allocate memory for queues\n");
  1339. return -ENOMEM;
  1340. }
  1341. atomic_set(&adapter->irq_sem, 1);
  1342. set_bit(__IXGBE_DOWN, &adapter->state);
  1343. return 0;
  1344. }
  1345. /**
  1346. * ixgbe_setup_tx_resources - allocate Tx resources (Descriptors)
  1347. * @adapter: board private structure
  1348. * @txdr: tx descriptor ring (for a specific queue) to setup
  1349. *
  1350. * Return 0 on success, negative on failure
  1351. **/
  1352. int ixgbe_setup_tx_resources(struct ixgbe_adapter *adapter,
  1353. struct ixgbe_ring *txdr)
  1354. {
  1355. struct pci_dev *pdev = adapter->pdev;
  1356. int size;
  1357. size = sizeof(struct ixgbe_tx_buffer) * txdr->count;
  1358. txdr->tx_buffer_info = vmalloc(size);
  1359. if (!txdr->tx_buffer_info) {
  1360. DPRINTK(PROBE, ERR,
  1361. "Unable to allocate memory for the transmit descriptor ring\n");
  1362. return -ENOMEM;
  1363. }
  1364. memset(txdr->tx_buffer_info, 0, size);
  1365. /* round up to nearest 4K */
  1366. txdr->size = txdr->count * sizeof(union ixgbe_adv_tx_desc);
  1367. txdr->size = ALIGN(txdr->size, 4096);
  1368. txdr->desc = pci_alloc_consistent(pdev, txdr->size, &txdr->dma);
  1369. if (!txdr->desc) {
  1370. vfree(txdr->tx_buffer_info);
  1371. DPRINTK(PROBE, ERR,
  1372. "Memory allocation failed for the tx desc ring\n");
  1373. return -ENOMEM;
  1374. }
  1375. txdr->adapter = adapter;
  1376. txdr->next_to_use = 0;
  1377. txdr->next_to_clean = 0;
  1378. txdr->work_limit = txdr->count;
  1379. spin_lock_init(&txdr->tx_lock);
  1380. return 0;
  1381. }
  1382. /**
  1383. * ixgbe_setup_rx_resources - allocate Rx resources (Descriptors)
  1384. * @adapter: board private structure
  1385. * @rxdr: rx descriptor ring (for a specific queue) to setup
  1386. *
  1387. * Returns 0 on success, negative on failure
  1388. **/
  1389. int ixgbe_setup_rx_resources(struct ixgbe_adapter *adapter,
  1390. struct ixgbe_ring *rxdr)
  1391. {
  1392. struct pci_dev *pdev = adapter->pdev;
  1393. int size, desc_len;
  1394. size = sizeof(struct ixgbe_rx_buffer) * rxdr->count;
  1395. rxdr->rx_buffer_info = vmalloc(size);
  1396. if (!rxdr->rx_buffer_info) {
  1397. DPRINTK(PROBE, ERR,
  1398. "vmalloc allocation failed for the rx desc ring\n");
  1399. return -ENOMEM;
  1400. }
  1401. memset(rxdr->rx_buffer_info, 0, size);
  1402. desc_len = sizeof(union ixgbe_adv_rx_desc);
  1403. /* Round up to nearest 4K */
  1404. rxdr->size = rxdr->count * desc_len;
  1405. rxdr->size = ALIGN(rxdr->size, 4096);
  1406. rxdr->desc = pci_alloc_consistent(pdev, rxdr->size, &rxdr->dma);
  1407. if (!rxdr->desc) {
  1408. DPRINTK(PROBE, ERR,
  1409. "Memory allocation failed for the rx desc ring\n");
  1410. vfree(rxdr->rx_buffer_info);
  1411. return -ENOMEM;
  1412. }
  1413. rxdr->next_to_clean = 0;
  1414. rxdr->next_to_use = 0;
  1415. rxdr->adapter = adapter;
  1416. return 0;
  1417. }
  1418. /**
  1419. * ixgbe_free_tx_resources - Free Tx Resources per Queue
  1420. * @adapter: board private structure
  1421. * @tx_ring: Tx descriptor ring for a specific queue
  1422. *
  1423. * Free all transmit software resources
  1424. **/
  1425. static void ixgbe_free_tx_resources(struct ixgbe_adapter *adapter,
  1426. struct ixgbe_ring *tx_ring)
  1427. {
  1428. struct pci_dev *pdev = adapter->pdev;
  1429. ixgbe_clean_tx_ring(adapter, tx_ring);
  1430. vfree(tx_ring->tx_buffer_info);
  1431. tx_ring->tx_buffer_info = NULL;
  1432. pci_free_consistent(pdev, tx_ring->size, tx_ring->desc, tx_ring->dma);
  1433. tx_ring->desc = NULL;
  1434. }
  1435. /**
  1436. * ixgbe_free_all_tx_resources - Free Tx Resources for All Queues
  1437. * @adapter: board private structure
  1438. *
  1439. * Free all transmit software resources
  1440. **/
  1441. static void ixgbe_free_all_tx_resources(struct ixgbe_adapter *adapter)
  1442. {
  1443. int i;
  1444. for (i = 0; i < adapter->num_tx_queues; i++)
  1445. ixgbe_free_tx_resources(adapter, &adapter->tx_ring[i]);
  1446. }
  1447. /**
  1448. * ixgbe_free_rx_resources - Free Rx Resources
  1449. * @adapter: board private structure
  1450. * @rx_ring: ring to clean the resources from
  1451. *
  1452. * Free all receive software resources
  1453. **/
  1454. static void ixgbe_free_rx_resources(struct ixgbe_adapter *adapter,
  1455. struct ixgbe_ring *rx_ring)
  1456. {
  1457. struct pci_dev *pdev = adapter->pdev;
  1458. ixgbe_clean_rx_ring(adapter, rx_ring);
  1459. vfree(rx_ring->rx_buffer_info);
  1460. rx_ring->rx_buffer_info = NULL;
  1461. pci_free_consistent(pdev, rx_ring->size, rx_ring->desc, rx_ring->dma);
  1462. rx_ring->desc = NULL;
  1463. }
  1464. /**
  1465. * ixgbe_free_all_rx_resources - Free Rx Resources for All Queues
  1466. * @adapter: board private structure
  1467. *
  1468. * Free all receive software resources
  1469. **/
  1470. static void ixgbe_free_all_rx_resources(struct ixgbe_adapter *adapter)
  1471. {
  1472. int i;
  1473. for (i = 0; i < adapter->num_rx_queues; i++)
  1474. ixgbe_free_rx_resources(adapter, &adapter->rx_ring[i]);
  1475. }
  1476. /**
  1477. * ixgbe_setup_all_tx_resources - wrapper to allocate Tx resources
  1478. * (Descriptors) for all queues
  1479. * @adapter: board private structure
  1480. *
  1481. * If this function returns with an error, then it's possible one or
  1482. * more of the rings is populated (while the rest are not). It is the
  1483. * callers duty to clean those orphaned rings.
  1484. *
  1485. * Return 0 on success, negative on failure
  1486. **/
  1487. static int ixgbe_setup_all_tx_resources(struct ixgbe_adapter *adapter)
  1488. {
  1489. int i, err = 0;
  1490. for (i = 0; i < adapter->num_tx_queues; i++) {
  1491. err = ixgbe_setup_tx_resources(adapter, &adapter->tx_ring[i]);
  1492. if (err) {
  1493. DPRINTK(PROBE, ERR,
  1494. "Allocation for Tx Queue %u failed\n", i);
  1495. break;
  1496. }
  1497. }
  1498. return err;
  1499. }
  1500. /**
  1501. * ixgbe_setup_all_rx_resources - wrapper to allocate Rx resources
  1502. * (Descriptors) for all queues
  1503. * @adapter: board private structure
  1504. *
  1505. * If this function returns with an error, then it's possible one or
  1506. * more of the rings is populated (while the rest are not). It is the
  1507. * callers duty to clean those orphaned rings.
  1508. *
  1509. * Return 0 on success, negative on failure
  1510. **/
  1511. static int ixgbe_setup_all_rx_resources(struct ixgbe_adapter *adapter)
  1512. {
  1513. int i, err = 0;
  1514. for (i = 0; i < adapter->num_rx_queues; i++) {
  1515. err = ixgbe_setup_rx_resources(adapter, &adapter->rx_ring[i]);
  1516. if (err) {
  1517. DPRINTK(PROBE, ERR,
  1518. "Allocation for Rx Queue %u failed\n", i);
  1519. break;
  1520. }
  1521. }
  1522. return err;
  1523. }
  1524. /**
  1525. * ixgbe_change_mtu - Change the Maximum Transfer Unit
  1526. * @netdev: network interface device structure
  1527. * @new_mtu: new value for maximum frame size
  1528. *
  1529. * Returns 0 on success, negative on failure
  1530. **/
  1531. static int ixgbe_change_mtu(struct net_device *netdev, int new_mtu)
  1532. {
  1533. struct ixgbe_adapter *adapter = netdev_priv(netdev);
  1534. int max_frame = new_mtu + ETH_HLEN + ETH_FCS_LEN;
  1535. if ((max_frame < (ETH_ZLEN + ETH_FCS_LEN)) ||
  1536. (max_frame > IXGBE_MAX_JUMBO_FRAME_SIZE))
  1537. return -EINVAL;
  1538. netdev->mtu = new_mtu;
  1539. if (netif_running(netdev)) {
  1540. ixgbe_down(adapter);
  1541. ixgbe_up(adapter);
  1542. }
  1543. return 0;
  1544. }
  1545. /**
  1546. * ixgbe_open - Called when a network interface is made active
  1547. * @netdev: network interface device structure
  1548. *
  1549. * Returns 0 on success, negative value on failure
  1550. *
  1551. * The open entry point is called when a network interface is made
  1552. * active by the system (IFF_UP). At this point all resources needed
  1553. * for transmit and receive operations are allocated, the interrupt
  1554. * handler is registered with the OS, the watchdog timer is started,
  1555. * and the stack is notified that the interface is ready.
  1556. **/
  1557. static int ixgbe_open(struct net_device *netdev)
  1558. {
  1559. struct ixgbe_adapter *adapter = netdev_priv(netdev);
  1560. int err;
  1561. u32 ctrl_ext;
  1562. u32 num_rx_queues = adapter->num_rx_queues;
  1563. /* Let firmware know the driver has taken over */
  1564. ctrl_ext = IXGBE_READ_REG(&adapter->hw, IXGBE_CTRL_EXT);
  1565. IXGBE_WRITE_REG(&adapter->hw, IXGBE_CTRL_EXT,
  1566. ctrl_ext | IXGBE_CTRL_EXT_DRV_LOAD);
  1567. try_intr_reinit:
  1568. /* allocate transmit descriptors */
  1569. err = ixgbe_setup_all_tx_resources(adapter);
  1570. if (err)
  1571. goto err_setup_tx;
  1572. if (!(adapter->flags & IXGBE_FLAG_MSIX_ENABLED)) {
  1573. num_rx_queues = 1;
  1574. adapter->num_rx_queues = num_rx_queues;
  1575. }
  1576. /* allocate receive descriptors */
  1577. err = ixgbe_setup_all_rx_resources(adapter);
  1578. if (err)
  1579. goto err_setup_rx;
  1580. ixgbe_configure(adapter);
  1581. err = ixgbe_request_irq(adapter, &num_rx_queues);
  1582. if (err)
  1583. goto err_req_irq;
  1584. /* ixgbe_request might have reduced num_rx_queues */
  1585. if (num_rx_queues < adapter->num_rx_queues) {
  1586. /* We didn't get MSI-X, so we need to release everything,
  1587. * set our Rx queue count to num_rx_queues, and redo the
  1588. * whole init process.
  1589. */
  1590. ixgbe_free_irq(adapter);
  1591. if (adapter->flags & IXGBE_FLAG_MSI_ENABLED) {
  1592. pci_disable_msi(adapter->pdev);
  1593. adapter->flags &= ~IXGBE_FLAG_MSI_ENABLED;
  1594. }
  1595. ixgbe_free_all_rx_resources(adapter);
  1596. ixgbe_free_all_tx_resources(adapter);
  1597. adapter->num_rx_queues = num_rx_queues;
  1598. /* Reset the hardware, and start over. */
  1599. ixgbe_reset(adapter);
  1600. goto try_intr_reinit;
  1601. }
  1602. err = ixgbe_up_complete(adapter);
  1603. if (err)
  1604. goto err_up;
  1605. return 0;
  1606. err_up:
  1607. ixgbe_free_irq(adapter);
  1608. err_req_irq:
  1609. ixgbe_free_all_rx_resources(adapter);
  1610. err_setup_rx:
  1611. ixgbe_free_all_tx_resources(adapter);
  1612. err_setup_tx:
  1613. ixgbe_reset(adapter);
  1614. return err;
  1615. }
  1616. /**
  1617. * ixgbe_close - Disables a network interface
  1618. * @netdev: network interface device structure
  1619. *
  1620. * Returns 0, this is not allowed to fail
  1621. *
  1622. * The close entry point is called when an interface is de-activated
  1623. * by the OS. The hardware is still under the drivers control, but
  1624. * needs to be disabled. A global MAC reset is issued to stop the
  1625. * hardware, and all transmit and receive resources are freed.
  1626. **/
  1627. static int ixgbe_close(struct net_device *netdev)
  1628. {
  1629. struct ixgbe_adapter *adapter = netdev_priv(netdev);
  1630. u32 ctrl_ext;
  1631. ixgbe_down(adapter);
  1632. ixgbe_free_irq(adapter);
  1633. ixgbe_free_all_tx_resources(adapter);
  1634. ixgbe_free_all_rx_resources(adapter);
  1635. ctrl_ext = IXGBE_READ_REG(&adapter->hw, IXGBE_CTRL_EXT);
  1636. IXGBE_WRITE_REG(&adapter->hw, IXGBE_CTRL_EXT,
  1637. ctrl_ext & ~IXGBE_CTRL_EXT_DRV_LOAD);
  1638. return 0;
  1639. }
  1640. /**
  1641. * ixgbe_update_stats - Update the board statistics counters.
  1642. * @adapter: board private structure
  1643. **/
  1644. void ixgbe_update_stats(struct ixgbe_adapter *adapter)
  1645. {
  1646. struct ixgbe_hw *hw = &adapter->hw;
  1647. u64 good_rx, missed_rx, bprc;
  1648. adapter->stats.crcerrs += IXGBE_READ_REG(hw, IXGBE_CRCERRS);
  1649. good_rx = IXGBE_READ_REG(hw, IXGBE_GPRC);
  1650. missed_rx = IXGBE_READ_REG(hw, IXGBE_MPC(0));
  1651. missed_rx += IXGBE_READ_REG(hw, IXGBE_MPC(1));
  1652. missed_rx += IXGBE_READ_REG(hw, IXGBE_MPC(2));
  1653. missed_rx += IXGBE_READ_REG(hw, IXGBE_MPC(3));
  1654. missed_rx += IXGBE_READ_REG(hw, IXGBE_MPC(4));
  1655. missed_rx += IXGBE_READ_REG(hw, IXGBE_MPC(5));
  1656. missed_rx += IXGBE_READ_REG(hw, IXGBE_MPC(6));
  1657. missed_rx += IXGBE_READ_REG(hw, IXGBE_MPC(7));
  1658. adapter->stats.gprc += (good_rx - missed_rx);
  1659. adapter->stats.mpc[0] += missed_rx;
  1660. adapter->stats.gorc += IXGBE_READ_REG(hw, IXGBE_GORCH);
  1661. bprc = IXGBE_READ_REG(hw, IXGBE_BPRC);
  1662. adapter->stats.bprc += bprc;
  1663. adapter->stats.mprc += IXGBE_READ_REG(hw, IXGBE_MPRC);
  1664. adapter->stats.mprc -= bprc;
  1665. adapter->stats.roc += IXGBE_READ_REG(hw, IXGBE_ROC);
  1666. adapter->stats.prc64 += IXGBE_READ_REG(hw, IXGBE_PRC64);
  1667. adapter->stats.prc127 += IXGBE_READ_REG(hw, IXGBE_PRC127);
  1668. adapter->stats.prc255 += IXGBE_READ_REG(hw, IXGBE_PRC255);
  1669. adapter->stats.prc511 += IXGBE_READ_REG(hw, IXGBE_PRC511);
  1670. adapter->stats.prc1023 += IXGBE_READ_REG(hw, IXGBE_PRC1023);
  1671. adapter->stats.prc1522 += IXGBE_READ_REG(hw, IXGBE_PRC1522);
  1672. adapter->stats.rlec += IXGBE_READ_REG(hw, IXGBE_RLEC);
  1673. adapter->stats.lxonrxc += IXGBE_READ_REG(hw, IXGBE_LXONRXC);
  1674. adapter->stats.lxontxc += IXGBE_READ_REG(hw, IXGBE_LXONTXC);
  1675. adapter->stats.lxoffrxc += IXGBE_READ_REG(hw, IXGBE_LXOFFRXC);
  1676. adapter->stats.lxofftxc += IXGBE_READ_REG(hw, IXGBE_LXOFFTXC);
  1677. adapter->stats.ruc += IXGBE_READ_REG(hw, IXGBE_RUC);
  1678. adapter->stats.gptc += IXGBE_READ_REG(hw, IXGBE_GPTC);
  1679. adapter->stats.gotc += IXGBE_READ_REG(hw, IXGBE_GOTCH);
  1680. adapter->stats.rnbc[0] += IXGBE_READ_REG(hw, IXGBE_RNBC(0));
  1681. adapter->stats.ruc += IXGBE_READ_REG(hw, IXGBE_RUC);
  1682. adapter->stats.rfc += IXGBE_READ_REG(hw, IXGBE_RFC);
  1683. adapter->stats.rjc += IXGBE_READ_REG(hw, IXGBE_RJC);
  1684. adapter->stats.tor += IXGBE_READ_REG(hw, IXGBE_TORH);
  1685. adapter->stats.tpr += IXGBE_READ_REG(hw, IXGBE_TPR);
  1686. adapter->stats.ptc64 += IXGBE_READ_REG(hw, IXGBE_PTC64);
  1687. adapter->stats.ptc127 += IXGBE_READ_REG(hw, IXGBE_PTC127);
  1688. adapter->stats.ptc255 += IXGBE_READ_REG(hw, IXGBE_PTC255);
  1689. adapter->stats.ptc511 += IXGBE_READ_REG(hw, IXGBE_PTC511);
  1690. adapter->stats.ptc1023 += IXGBE_READ_REG(hw, IXGBE_PTC1023);
  1691. adapter->stats.ptc1522 += IXGBE_READ_REG(hw, IXGBE_PTC1522);
  1692. adapter->stats.mptc += IXGBE_READ_REG(hw, IXGBE_MPTC);
  1693. adapter->stats.bptc += IXGBE_READ_REG(hw, IXGBE_BPTC);
  1694. /* Fill out the OS statistics structure */
  1695. adapter->net_stats.rx_packets = adapter->stats.gprc;
  1696. adapter->net_stats.tx_packets = adapter->stats.gptc;
  1697. adapter->net_stats.rx_bytes = adapter->stats.gorc;
  1698. adapter->net_stats.tx_bytes = adapter->stats.gotc;
  1699. adapter->net_stats.multicast = adapter->stats.mprc;
  1700. /* Rx Errors */
  1701. adapter->net_stats.rx_errors = adapter->stats.crcerrs +
  1702. adapter->stats.rlec;
  1703. adapter->net_stats.rx_dropped = 0;
  1704. adapter->net_stats.rx_length_errors = adapter->stats.rlec;
  1705. adapter->net_stats.rx_crc_errors = adapter->stats.crcerrs;
  1706. adapter->net_stats.rx_missed_errors = adapter->stats.mpc[0];
  1707. }
  1708. /**
  1709. * ixgbe_watchdog - Timer Call-back
  1710. * @data: pointer to adapter cast into an unsigned long
  1711. **/
  1712. static void ixgbe_watchdog(unsigned long data)
  1713. {
  1714. struct ixgbe_adapter *adapter = (struct ixgbe_adapter *)data;
  1715. struct net_device *netdev = adapter->netdev;
  1716. bool link_up;
  1717. u32 link_speed = 0;
  1718. adapter->hw.phy.ops.check(&adapter->hw, &(link_speed), &link_up);
  1719. if (link_up) {
  1720. if (!netif_carrier_ok(netdev)) {
  1721. u32 frctl = IXGBE_READ_REG(&adapter->hw, IXGBE_FCTRL);
  1722. u32 rmcs = IXGBE_READ_REG(&adapter->hw, IXGBE_RMCS);
  1723. #define FLOW_RX (frctl & IXGBE_FCTRL_RFCE)
  1724. #define FLOW_TX (rmcs & IXGBE_RMCS_TFCE_802_3X)
  1725. DPRINTK(LINK, INFO, "NIC Link is Up %s, "
  1726. "Flow Control: %s\n",
  1727. (link_speed == IXGBE_LINK_SPEED_10GB_FULL ?
  1728. "10 Gbps" :
  1729. (link_speed == IXGBE_LINK_SPEED_1GB_FULL ?
  1730. "1 Gpbs" : "unknown speed")),
  1731. ((FLOW_RX && FLOW_TX) ? "RX/TX" :
  1732. (FLOW_RX ? "RX" :
  1733. (FLOW_TX ? "TX" : "None"))));
  1734. netif_carrier_on(netdev);
  1735. netif_wake_queue(netdev);
  1736. } else {
  1737. /* Force detection of hung controller */
  1738. adapter->detect_tx_hung = true;
  1739. }
  1740. } else {
  1741. if (netif_carrier_ok(netdev)) {
  1742. DPRINTK(LINK, INFO, "NIC Link is Down\n");
  1743. netif_carrier_off(netdev);
  1744. netif_stop_queue(netdev);
  1745. }
  1746. }
  1747. ixgbe_update_stats(adapter);
  1748. /* Reset the timer */
  1749. if (!test_bit(__IXGBE_DOWN, &adapter->state))
  1750. mod_timer(&adapter->watchdog_timer,
  1751. round_jiffies(jiffies + 2 * HZ));
  1752. }
  1753. #define IXGBE_MAX_TXD_PWR 14
  1754. #define IXGBE_MAX_DATA_PER_TXD (1 << IXGBE_MAX_TXD_PWR)
  1755. /* Tx Descriptors needed, worst case */
  1756. #define TXD_USE_COUNT(S) (((S) >> IXGBE_MAX_TXD_PWR) + \
  1757. (((S) & (IXGBE_MAX_DATA_PER_TXD - 1)) ? 1 : 0))
  1758. #define DESC_NEEDED (TXD_USE_COUNT(IXGBE_MAX_DATA_PER_TXD) /* skb->data */ + \
  1759. MAX_SKB_FRAGS * TXD_USE_COUNT(PAGE_SIZE) + 1) /* for context */
  1760. static int ixgbe_tso(struct ixgbe_adapter *adapter,
  1761. struct ixgbe_ring *tx_ring, struct sk_buff *skb,
  1762. u32 tx_flags, u8 *hdr_len)
  1763. {
  1764. struct ixgbe_adv_tx_context_desc *context_desc;
  1765. unsigned int i;
  1766. int err;
  1767. struct ixgbe_tx_buffer *tx_buffer_info;
  1768. u32 vlan_macip_lens = 0, type_tucmd_mlhl = 0;
  1769. u32 mss_l4len_idx = 0, l4len;
  1770. *hdr_len = 0;
  1771. if (skb_is_gso(skb)) {
  1772. if (skb_header_cloned(skb)) {
  1773. err = pskb_expand_head(skb, 0, 0, GFP_ATOMIC);
  1774. if (err)
  1775. return err;
  1776. }
  1777. l4len = tcp_hdrlen(skb);
  1778. *hdr_len += l4len;
  1779. if (skb->protocol == ntohs(ETH_P_IP)) {
  1780. struct iphdr *iph = ip_hdr(skb);
  1781. iph->tot_len = 0;
  1782. iph->check = 0;
  1783. tcp_hdr(skb)->check = ~csum_tcpudp_magic(iph->saddr,
  1784. iph->daddr, 0,
  1785. IPPROTO_TCP,
  1786. 0);
  1787. adapter->hw_tso_ctxt++;
  1788. } else if (skb_shinfo(skb)->gso_type == SKB_GSO_TCPV6) {
  1789. ipv6_hdr(skb)->payload_len = 0;
  1790. tcp_hdr(skb)->check =
  1791. ~csum_ipv6_magic(&ipv6_hdr(skb)->saddr,
  1792. &ipv6_hdr(skb)->daddr,
  1793. 0, IPPROTO_TCP, 0);
  1794. adapter->hw_tso6_ctxt++;
  1795. }
  1796. i = tx_ring->next_to_use;
  1797. tx_buffer_info = &tx_ring->tx_buffer_info[i];
  1798. context_desc = IXGBE_TX_CTXTDESC_ADV(*tx_ring, i);
  1799. /* VLAN MACLEN IPLEN */
  1800. if (tx_flags & IXGBE_TX_FLAGS_VLAN)
  1801. vlan_macip_lens |=
  1802. (tx_flags & IXGBE_TX_FLAGS_VLAN_MASK);
  1803. vlan_macip_lens |= ((skb_network_offset(skb)) <<
  1804. IXGBE_ADVTXD_MACLEN_SHIFT);
  1805. *hdr_len += skb_network_offset(skb);
  1806. vlan_macip_lens |=
  1807. (skb_transport_header(skb) - skb_network_header(skb));
  1808. *hdr_len +=
  1809. (skb_transport_header(skb) - skb_network_header(skb));
  1810. context_desc->vlan_macip_lens = cpu_to_le32(vlan_macip_lens);
  1811. context_desc->seqnum_seed = 0;
  1812. /* ADV DTYP TUCMD MKRLOC/ISCSIHEDLEN */
  1813. type_tucmd_mlhl |= (IXGBE_TXD_CMD_DEXT |
  1814. IXGBE_ADVTXD_DTYP_CTXT);
  1815. if (skb->protocol == ntohs(ETH_P_IP))
  1816. type_tucmd_mlhl |= IXGBE_ADVTXD_TUCMD_IPV4;
  1817. type_tucmd_mlhl |= IXGBE_ADVTXD_TUCMD_L4T_TCP;
  1818. context_desc->type_tucmd_mlhl = cpu_to_le32(type_tucmd_mlhl);
  1819. /* MSS L4LEN IDX */
  1820. mss_l4len_idx |=
  1821. (skb_shinfo(skb)->gso_size << IXGBE_ADVTXD_MSS_SHIFT);
  1822. mss_l4len_idx |= (l4len << IXGBE_ADVTXD_L4LEN_SHIFT);
  1823. context_desc->mss_l4len_idx = cpu_to_le32(mss_l4len_idx);
  1824. tx_buffer_info->time_stamp = jiffies;
  1825. tx_buffer_info->next_to_watch = i;
  1826. i++;
  1827. if (i == tx_ring->count)
  1828. i = 0;
  1829. tx_ring->next_to_use = i;
  1830. return true;
  1831. }
  1832. return false;
  1833. }
  1834. static bool ixgbe_tx_csum(struct ixgbe_adapter *adapter,
  1835. struct ixgbe_ring *tx_ring,
  1836. struct sk_buff *skb, u32 tx_flags)
  1837. {
  1838. struct ixgbe_adv_tx_context_desc *context_desc;
  1839. unsigned int i;
  1840. struct ixgbe_tx_buffer *tx_buffer_info;
  1841. u32 vlan_macip_lens = 0, type_tucmd_mlhl = 0;
  1842. if (skb->ip_summed == CHECKSUM_PARTIAL ||
  1843. (tx_flags & IXGBE_TX_FLAGS_VLAN)) {
  1844. i = tx_ring->next_to_use;
  1845. tx_buffer_info = &tx_ring->tx_buffer_info[i];
  1846. context_desc = IXGBE_TX_CTXTDESC_ADV(*tx_ring, i);
  1847. if (tx_flags & IXGBE_TX_FLAGS_VLAN)
  1848. vlan_macip_lens |=
  1849. (tx_flags & IXGBE_TX_FLAGS_VLAN_MASK);
  1850. vlan_macip_lens |= (skb_network_offset(skb) <<
  1851. IXGBE_ADVTXD_MACLEN_SHIFT);
  1852. if (skb->ip_summed == CHECKSUM_PARTIAL)
  1853. vlan_macip_lens |= (skb_transport_header(skb) -
  1854. skb_network_header(skb));
  1855. context_desc->vlan_macip_lens = cpu_to_le32(vlan_macip_lens);
  1856. context_desc->seqnum_seed = 0;
  1857. type_tucmd_mlhl |= (IXGBE_TXD_CMD_DEXT |
  1858. IXGBE_ADVTXD_DTYP_CTXT);
  1859. if (skb->ip_summed == CHECKSUM_PARTIAL) {
  1860. if (skb->protocol == ntohs(ETH_P_IP))
  1861. type_tucmd_mlhl |= IXGBE_ADVTXD_TUCMD_IPV4;
  1862. if (skb->sk->sk_protocol == IPPROTO_TCP)
  1863. type_tucmd_mlhl |= IXGBE_ADVTXD_TUCMD_L4T_TCP;
  1864. }
  1865. context_desc->type_tucmd_mlhl = cpu_to_le32(type_tucmd_mlhl);
  1866. context_desc->mss_l4len_idx = 0;
  1867. tx_buffer_info->time_stamp = jiffies;
  1868. tx_buffer_info->next_to_watch = i;
  1869. adapter->hw_csum_tx_good++;
  1870. i++;
  1871. if (i == tx_ring->count)
  1872. i = 0;
  1873. tx_ring->next_to_use = i;
  1874. return true;
  1875. }
  1876. return false;
  1877. }
  1878. static int ixgbe_tx_map(struct ixgbe_adapter *adapter,
  1879. struct ixgbe_ring *tx_ring,
  1880. struct sk_buff *skb, unsigned int first)
  1881. {
  1882. struct ixgbe_tx_buffer *tx_buffer_info;
  1883. unsigned int len = skb->len;
  1884. unsigned int offset = 0, size, count = 0, i;
  1885. unsigned int nr_frags = skb_shinfo(skb)->nr_frags;
  1886. unsigned int f;
  1887. len -= skb->data_len;
  1888. i = tx_ring->next_to_use;
  1889. while (len) {
  1890. tx_buffer_info = &tx_ring->tx_buffer_info[i];
  1891. size = min(len, (uint)IXGBE_MAX_DATA_PER_TXD);
  1892. tx_buffer_info->length = size;
  1893. tx_buffer_info->dma = pci_map_single(adapter->pdev,
  1894. skb->data + offset,
  1895. size, PCI_DMA_TODEVICE);
  1896. tx_buffer_info->time_stamp = jiffies;
  1897. tx_buffer_info->next_to_watch = i;
  1898. len -= size;
  1899. offset += size;
  1900. count++;
  1901. i++;
  1902. if (i == tx_ring->count)
  1903. i = 0;
  1904. }
  1905. for (f = 0; f < nr_frags; f++) {
  1906. struct skb_frag_struct *frag;
  1907. frag = &skb_shinfo(skb)->frags[f];
  1908. len = frag->size;
  1909. offset = frag->page_offset;
  1910. while (len) {
  1911. tx_buffer_info = &tx_ring->tx_buffer_info[i];
  1912. size = min(len, (uint)IXGBE_MAX_DATA_PER_TXD);
  1913. tx_buffer_info->length = size;
  1914. tx_buffer_info->dma = pci_map_page(adapter->pdev,
  1915. frag->page,
  1916. offset,
  1917. size, PCI_DMA_TODEVICE);
  1918. tx_buffer_info->time_stamp = jiffies;
  1919. tx_buffer_info->next_to_watch = i;
  1920. len -= size;
  1921. offset += size;
  1922. count++;
  1923. i++;
  1924. if (i == tx_ring->count)
  1925. i = 0;
  1926. }
  1927. }
  1928. if (i == 0)
  1929. i = tx_ring->count - 1;
  1930. else
  1931. i = i - 1;
  1932. tx_ring->tx_buffer_info[i].skb = skb;
  1933. tx_ring->tx_buffer_info[first].next_to_watch = i;
  1934. return count;
  1935. }
  1936. static void ixgbe_tx_queue(struct ixgbe_adapter *adapter,
  1937. struct ixgbe_ring *tx_ring,
  1938. int tx_flags, int count, u32 paylen, u8 hdr_len)
  1939. {
  1940. union ixgbe_adv_tx_desc *tx_desc = NULL;
  1941. struct ixgbe_tx_buffer *tx_buffer_info;
  1942. u32 olinfo_status = 0, cmd_type_len = 0;
  1943. unsigned int i;
  1944. u32 txd_cmd = IXGBE_TXD_CMD_EOP | IXGBE_TXD_CMD_RS | IXGBE_TXD_CMD_IFCS;
  1945. cmd_type_len |= IXGBE_ADVTXD_DTYP_DATA;
  1946. cmd_type_len |= IXGBE_ADVTXD_DCMD_IFCS | IXGBE_ADVTXD_DCMD_DEXT;
  1947. if (tx_flags & IXGBE_TX_FLAGS_VLAN)
  1948. cmd_type_len |= IXGBE_ADVTXD_DCMD_VLE;
  1949. if (tx_flags & IXGBE_TX_FLAGS_TSO) {
  1950. cmd_type_len |= IXGBE_ADVTXD_DCMD_TSE;
  1951. olinfo_status |= IXGBE_TXD_POPTS_TXSM <<
  1952. IXGBE_ADVTXD_POPTS_SHIFT;
  1953. if (tx_flags & IXGBE_TX_FLAGS_IPV4)
  1954. olinfo_status |= IXGBE_TXD_POPTS_IXSM <<
  1955. IXGBE_ADVTXD_POPTS_SHIFT;
  1956. } else if (tx_flags & IXGBE_TX_FLAGS_CSUM)
  1957. olinfo_status |= IXGBE_TXD_POPTS_TXSM <<
  1958. IXGBE_ADVTXD_POPTS_SHIFT;
  1959. olinfo_status |= ((paylen - hdr_len) << IXGBE_ADVTXD_PAYLEN_SHIFT);
  1960. i = tx_ring->next_to_use;
  1961. while (count--) {
  1962. tx_buffer_info = &tx_ring->tx_buffer_info[i];
  1963. tx_desc = IXGBE_TX_DESC_ADV(*tx_ring, i);
  1964. tx_desc->read.buffer_addr = cpu_to_le64(tx_buffer_info->dma);
  1965. tx_desc->read.cmd_type_len =
  1966. cpu_to_le32(cmd_type_len | tx_buffer_info->length);
  1967. tx_desc->read.olinfo_status = cpu_to_le32(olinfo_status);
  1968. i++;
  1969. if (i == tx_ring->count)
  1970. i = 0;
  1971. }
  1972. tx_desc->read.cmd_type_len |= cpu_to_le32(txd_cmd);
  1973. /*
  1974. * Force memory writes to complete before letting h/w
  1975. * know there are new descriptors to fetch. (Only
  1976. * applicable for weak-ordered memory model archs,
  1977. * such as IA-64).
  1978. */
  1979. wmb();
  1980. tx_ring->next_to_use = i;
  1981. writel(i, adapter->hw.hw_addr + tx_ring->tail);
  1982. }
  1983. static int ixgbe_xmit_frame(struct sk_buff *skb, struct net_device *netdev)
  1984. {
  1985. struct ixgbe_adapter *adapter = netdev_priv(netdev);
  1986. struct ixgbe_ring *tx_ring;
  1987. unsigned int len = skb->len;
  1988. unsigned int first;
  1989. unsigned int tx_flags = 0;
  1990. unsigned long flags = 0;
  1991. u8 hdr_len;
  1992. int tso;
  1993. unsigned int mss = 0;
  1994. int count = 0;
  1995. unsigned int f;
  1996. unsigned int nr_frags = skb_shinfo(skb)->nr_frags;
  1997. len -= skb->data_len;
  1998. tx_ring = adapter->tx_ring;
  1999. if (skb->len <= 0) {
  2000. dev_kfree_skb(skb);
  2001. return NETDEV_TX_OK;
  2002. }
  2003. mss = skb_shinfo(skb)->gso_size;
  2004. if (mss)
  2005. count++;
  2006. else if (skb->ip_summed == CHECKSUM_PARTIAL)
  2007. count++;
  2008. count += TXD_USE_COUNT(len);
  2009. for (f = 0; f < nr_frags; f++)
  2010. count += TXD_USE_COUNT(skb_shinfo(skb)->frags[f].size);
  2011. spin_lock_irqsave(&tx_ring->tx_lock, flags);
  2012. if (IXGBE_DESC_UNUSED(tx_ring) < (count + 2)) {
  2013. adapter->tx_busy++;
  2014. netif_stop_queue(netdev);
  2015. spin_unlock_irqrestore(&tx_ring->tx_lock, flags);
  2016. return NETDEV_TX_BUSY;
  2017. }
  2018. spin_unlock_irqrestore(&tx_ring->tx_lock, flags);
  2019. if (adapter->vlgrp && vlan_tx_tag_present(skb)) {
  2020. tx_flags |= IXGBE_TX_FLAGS_VLAN;
  2021. tx_flags |= (vlan_tx_tag_get(skb) << IXGBE_TX_FLAGS_VLAN_SHIFT);
  2022. }
  2023. if (skb->protocol == ntohs(ETH_P_IP))
  2024. tx_flags |= IXGBE_TX_FLAGS_IPV4;
  2025. first = tx_ring->next_to_use;
  2026. tso = ixgbe_tso(adapter, tx_ring, skb, tx_flags, &hdr_len);
  2027. if (tso < 0) {
  2028. dev_kfree_skb_any(skb);
  2029. return NETDEV_TX_OK;
  2030. }
  2031. if (tso)
  2032. tx_flags |= IXGBE_TX_FLAGS_TSO;
  2033. else if (ixgbe_tx_csum(adapter, tx_ring, skb, tx_flags) &&
  2034. (skb->ip_summed == CHECKSUM_PARTIAL))
  2035. tx_flags |= IXGBE_TX_FLAGS_CSUM;
  2036. ixgbe_tx_queue(adapter, tx_ring, tx_flags,
  2037. ixgbe_tx_map(adapter, tx_ring, skb, first),
  2038. skb->len, hdr_len);
  2039. netdev->trans_start = jiffies;
  2040. spin_lock_irqsave(&tx_ring->tx_lock, flags);
  2041. /* Make sure there is space in the ring for the next send. */
  2042. if (IXGBE_DESC_UNUSED(tx_ring) < DESC_NEEDED)
  2043. netif_stop_queue(netdev);
  2044. spin_unlock_irqrestore(&tx_ring->tx_lock, flags);
  2045. return NETDEV_TX_OK;
  2046. }
  2047. /**
  2048. * ixgbe_get_stats - Get System Network Statistics
  2049. * @netdev: network interface device structure
  2050. *
  2051. * Returns the address of the device statistics structure.
  2052. * The statistics are actually updated from the timer callback.
  2053. **/
  2054. static struct net_device_stats *ixgbe_get_stats(struct net_device *netdev)
  2055. {
  2056. struct ixgbe_adapter *adapter = netdev_priv(netdev);
  2057. /* only return the current stats */
  2058. return &adapter->net_stats;
  2059. }
  2060. /**
  2061. * ixgbe_set_mac - Change the Ethernet Address of the NIC
  2062. * @netdev: network interface device structure
  2063. * @p: pointer to an address structure
  2064. *
  2065. * Returns 0 on success, negative on failure
  2066. **/
  2067. static int ixgbe_set_mac(struct net_device *netdev, void *p)
  2068. {
  2069. struct ixgbe_adapter *adapter = netdev_priv(netdev);
  2070. struct sockaddr *addr = p;
  2071. if (!is_valid_ether_addr(addr->sa_data))
  2072. return -EADDRNOTAVAIL;
  2073. memcpy(netdev->dev_addr, addr->sa_data, netdev->addr_len);
  2074. memcpy(adapter->hw.mac.addr, addr->sa_data, netdev->addr_len);
  2075. ixgbe_set_rar(&adapter->hw, 0, adapter->hw.mac.addr, 0, IXGBE_RAH_AV);
  2076. return 0;
  2077. }
  2078. #ifdef CONFIG_NET_POLL_CONTROLLER
  2079. /*
  2080. * Polling 'interrupt' - used by things like netconsole to send skbs
  2081. * without having to re-enable interrupts. It's not called while
  2082. * the interrupt routine is executing.
  2083. */
  2084. static void ixgbe_netpoll(struct net_device *netdev)
  2085. {
  2086. struct ixgbe_adapter *adapter = netdev_priv(netdev);
  2087. disable_irq(adapter->pdev->irq);
  2088. adapter->flags |= IXGBE_FLAG_IN_NETPOLL;
  2089. ixgbe_intr(adapter->pdev->irq, netdev);
  2090. adapter->flags &= ~IXGBE_FLAG_IN_NETPOLL;
  2091. enable_irq(adapter->pdev->irq);
  2092. }
  2093. #endif
  2094. /**
  2095. * ixgbe_probe - Device Initialization Routine
  2096. * @pdev: PCI device information struct
  2097. * @ent: entry in ixgbe_pci_tbl
  2098. *
  2099. * Returns 0 on success, negative on failure
  2100. *
  2101. * ixgbe_probe initializes an adapter identified by a pci_dev structure.
  2102. * The OS initialization, configuring of the adapter private structure,
  2103. * and a hardware reset occur.
  2104. **/
  2105. static int __devinit ixgbe_probe(struct pci_dev *pdev,
  2106. const struct pci_device_id *ent)
  2107. {
  2108. struct net_device *netdev;
  2109. struct ixgbe_adapter *adapter = NULL;
  2110. struct ixgbe_hw *hw;
  2111. const struct ixgbe_info *ii = ixgbe_info_tbl[ent->driver_data];
  2112. unsigned long mmio_start, mmio_len;
  2113. static int cards_found;
  2114. int i, err, pci_using_dac;
  2115. u16 link_status, link_speed, link_width;
  2116. u32 part_num;
  2117. err = pci_enable_device(pdev);
  2118. if (err)
  2119. return err;
  2120. if (!pci_set_dma_mask(pdev, DMA_64BIT_MASK) &&
  2121. !pci_set_consistent_dma_mask(pdev, DMA_64BIT_MASK)) {
  2122. pci_using_dac = 1;
  2123. } else {
  2124. err = pci_set_dma_mask(pdev, DMA_32BIT_MASK);
  2125. if (err) {
  2126. err = pci_set_consistent_dma_mask(pdev, DMA_32BIT_MASK);
  2127. if (err) {
  2128. dev_err(&pdev->dev, "No usable DMA "
  2129. "configuration, aborting\n");
  2130. goto err_dma;
  2131. }
  2132. }
  2133. pci_using_dac = 0;
  2134. }
  2135. err = pci_request_regions(pdev, ixgbe_driver_name);
  2136. if (err) {
  2137. dev_err(&pdev->dev, "pci_request_regions failed 0x%x\n", err);
  2138. goto err_pci_reg;
  2139. }
  2140. pci_set_master(pdev);
  2141. netdev = alloc_etherdev(sizeof(struct ixgbe_adapter));
  2142. if (!netdev) {
  2143. err = -ENOMEM;
  2144. goto err_alloc_etherdev;
  2145. }
  2146. SET_NETDEV_DEV(netdev, &pdev->dev);
  2147. pci_set_drvdata(pdev, netdev);
  2148. adapter = netdev_priv(netdev);
  2149. adapter->netdev = netdev;
  2150. adapter->pdev = pdev;
  2151. hw = &adapter->hw;
  2152. hw->back = adapter;
  2153. adapter->msg_enable = (1 << DEFAULT_DEBUG_LEVEL_SHIFT) - 1;
  2154. mmio_start = pci_resource_start(pdev, 0);
  2155. mmio_len = pci_resource_len(pdev, 0);
  2156. hw->hw_addr = ioremap(mmio_start, mmio_len);
  2157. if (!hw->hw_addr) {
  2158. err = -EIO;
  2159. goto err_ioremap;
  2160. }
  2161. for (i = 1; i <= 5; i++) {
  2162. if (pci_resource_len(pdev, i) == 0)
  2163. continue;
  2164. }
  2165. netdev->open = &ixgbe_open;
  2166. netdev->stop = &ixgbe_close;
  2167. netdev->hard_start_xmit = &ixgbe_xmit_frame;
  2168. netdev->get_stats = &ixgbe_get_stats;
  2169. netdev->set_multicast_list = &ixgbe_set_multi;
  2170. netdev->set_mac_address = &ixgbe_set_mac;
  2171. netdev->change_mtu = &ixgbe_change_mtu;
  2172. ixgbe_set_ethtool_ops(netdev);
  2173. netdev->tx_timeout = &ixgbe_tx_timeout;
  2174. netdev->watchdog_timeo = 5 * HZ;
  2175. netif_napi_add(netdev, &adapter->napi, ixgbe_clean, 64);
  2176. netdev->vlan_rx_register = ixgbe_vlan_rx_register;
  2177. netdev->vlan_rx_add_vid = ixgbe_vlan_rx_add_vid;
  2178. netdev->vlan_rx_kill_vid = ixgbe_vlan_rx_kill_vid;
  2179. #ifdef CONFIG_NET_POLL_CONTROLLER
  2180. netdev->poll_controller = ixgbe_netpoll;
  2181. #endif
  2182. strcpy(netdev->name, pci_name(pdev));
  2183. netdev->mem_start = mmio_start;
  2184. netdev->mem_end = mmio_start + mmio_len;
  2185. adapter->bd_number = cards_found;
  2186. /* PCI config space info */
  2187. hw->vendor_id = pdev->vendor;
  2188. hw->device_id = pdev->device;
  2189. hw->revision_id = pdev->revision;
  2190. hw->subsystem_vendor_id = pdev->subsystem_vendor;
  2191. hw->subsystem_device_id = pdev->subsystem_device;
  2192. /* Setup hw api */
  2193. memcpy(&hw->mac.ops, ii->mac_ops, sizeof(hw->mac.ops));
  2194. memcpy(&hw->phy.ops, ii->phy_ops, sizeof(hw->phy.ops));
  2195. err = ii->get_invariants(hw);
  2196. if (err)
  2197. goto err_hw_init;
  2198. /* setup the private structure */
  2199. err = ixgbe_sw_init(adapter);
  2200. if (err)
  2201. goto err_sw_init;
  2202. netdev->features = NETIF_F_SG |
  2203. NETIF_F_HW_CSUM |
  2204. NETIF_F_HW_VLAN_TX |
  2205. NETIF_F_HW_VLAN_RX |
  2206. NETIF_F_HW_VLAN_FILTER;
  2207. netdev->features |= NETIF_F_TSO;
  2208. netdev->features |= NETIF_F_TSO6;
  2209. if (pci_using_dac)
  2210. netdev->features |= NETIF_F_HIGHDMA;
  2211. /* make sure the EEPROM is good */
  2212. if (ixgbe_validate_eeprom_checksum(hw, NULL) < 0) {
  2213. dev_err(&pdev->dev, "The EEPROM Checksum Is Not Valid\n");
  2214. err = -EIO;
  2215. goto err_eeprom;
  2216. }
  2217. memcpy(netdev->dev_addr, hw->mac.perm_addr, netdev->addr_len);
  2218. memcpy(netdev->perm_addr, hw->mac.perm_addr, netdev->addr_len);
  2219. if (ixgbe_validate_mac_addr(netdev->dev_addr)) {
  2220. err = -EIO;
  2221. goto err_eeprom;
  2222. }
  2223. init_timer(&adapter->watchdog_timer);
  2224. adapter->watchdog_timer.function = &ixgbe_watchdog;
  2225. adapter->watchdog_timer.data = (unsigned long)adapter;
  2226. INIT_WORK(&adapter->reset_task, ixgbe_reset_task);
  2227. /* initialize default flow control settings */
  2228. hw->fc.original_type = ixgbe_fc_full;
  2229. hw->fc.type = ixgbe_fc_full;
  2230. hw->fc.high_water = IXGBE_DEFAULT_FCRTH;
  2231. hw->fc.low_water = IXGBE_DEFAULT_FCRTL;
  2232. hw->fc.pause_time = IXGBE_DEFAULT_FCPAUSE;
  2233. /* Interrupt Throttle Rate */
  2234. adapter->rx_eitr = (1000000 / IXGBE_DEFAULT_ITR_RX_USECS);
  2235. adapter->tx_eitr = (1000000 / IXGBE_DEFAULT_ITR_TX_USECS);
  2236. /* print bus type/speed/width info */
  2237. pci_read_config_word(pdev, IXGBE_PCI_LINK_STATUS, &link_status);
  2238. link_speed = link_status & IXGBE_PCI_LINK_SPEED;
  2239. link_width = link_status & IXGBE_PCI_LINK_WIDTH;
  2240. dev_info(&pdev->dev, "(PCI Express:%s:%s) "
  2241. "%02x:%02x:%02x:%02x:%02x:%02x\n",
  2242. ((link_speed == IXGBE_PCI_LINK_SPEED_5000) ? "5.0Gb/s" :
  2243. (link_speed == IXGBE_PCI_LINK_SPEED_2500) ? "2.5Gb/s" :
  2244. "Unknown"),
  2245. ((link_width == IXGBE_PCI_LINK_WIDTH_8) ? "Width x8" :
  2246. (link_width == IXGBE_PCI_LINK_WIDTH_4) ? "Width x4" :
  2247. (link_width == IXGBE_PCI_LINK_WIDTH_2) ? "Width x2" :
  2248. (link_width == IXGBE_PCI_LINK_WIDTH_1) ? "Width x1" :
  2249. "Unknown"),
  2250. netdev->dev_addr[0], netdev->dev_addr[1], netdev->dev_addr[2],
  2251. netdev->dev_addr[3], netdev->dev_addr[4], netdev->dev_addr[5]);
  2252. ixgbe_read_part_num(hw, &part_num);
  2253. dev_info(&pdev->dev, "MAC: %d, PHY: %d, PBA No: %06x-%03x\n",
  2254. hw->mac.type, hw->phy.type,
  2255. (part_num >> 8), (part_num & 0xff));
  2256. /* reset the hardware with the new settings */
  2257. ixgbe_start_hw(hw);
  2258. netif_carrier_off(netdev);
  2259. netif_stop_queue(netdev);
  2260. strcpy(netdev->name, "eth%d");
  2261. err = register_netdev(netdev);
  2262. if (err)
  2263. goto err_register;
  2264. dev_info(&pdev->dev, "Intel(R) 10 Gigabit Network Connection\n");
  2265. cards_found++;
  2266. return 0;
  2267. err_register:
  2268. err_hw_init:
  2269. err_sw_init:
  2270. err_eeprom:
  2271. iounmap(hw->hw_addr);
  2272. err_ioremap:
  2273. free_netdev(netdev);
  2274. err_alloc_etherdev:
  2275. pci_release_regions(pdev);
  2276. err_pci_reg:
  2277. err_dma:
  2278. pci_disable_device(pdev);
  2279. return err;
  2280. }
  2281. /**
  2282. * ixgbe_remove - Device Removal Routine
  2283. * @pdev: PCI device information struct
  2284. *
  2285. * ixgbe_remove is called by the PCI subsystem to alert the driver
  2286. * that it should release a PCI device. The could be caused by a
  2287. * Hot-Plug event, or because the driver is going to be removed from
  2288. * memory.
  2289. **/
  2290. static void __devexit ixgbe_remove(struct pci_dev *pdev)
  2291. {
  2292. struct net_device *netdev = pci_get_drvdata(pdev);
  2293. struct ixgbe_adapter *adapter = netdev_priv(netdev);
  2294. set_bit(__IXGBE_DOWN, &adapter->state);
  2295. del_timer_sync(&adapter->watchdog_timer);
  2296. flush_scheduled_work();
  2297. unregister_netdev(netdev);
  2298. kfree(adapter->tx_ring);
  2299. kfree(adapter->rx_ring);
  2300. iounmap(adapter->hw.hw_addr);
  2301. pci_release_regions(pdev);
  2302. free_netdev(netdev);
  2303. pci_disable_device(pdev);
  2304. }
  2305. /**
  2306. * ixgbe_io_error_detected - called when PCI error is detected
  2307. * @pdev: Pointer to PCI device
  2308. * @state: The current pci connection state
  2309. *
  2310. * This function is called after a PCI bus error affecting
  2311. * this device has been detected.
  2312. */
  2313. static pci_ers_result_t ixgbe_io_error_detected(struct pci_dev *pdev,
  2314. pci_channel_state_t state)
  2315. {
  2316. struct net_device *netdev = pci_get_drvdata(pdev);
  2317. struct ixgbe_adapter *adapter = netdev->priv;
  2318. netif_device_detach(netdev);
  2319. if (netif_running(netdev))
  2320. ixgbe_down(adapter);
  2321. pci_disable_device(pdev);
  2322. /* Request a slot slot reset. */
  2323. return PCI_ERS_RESULT_NEED_RESET;
  2324. }
  2325. /**
  2326. * ixgbe_io_slot_reset - called after the pci bus has been reset.
  2327. * @pdev: Pointer to PCI device
  2328. *
  2329. * Restart the card from scratch, as if from a cold-boot.
  2330. */
  2331. static pci_ers_result_t ixgbe_io_slot_reset(struct pci_dev *pdev)
  2332. {
  2333. struct net_device *netdev = pci_get_drvdata(pdev);
  2334. struct ixgbe_adapter *adapter = netdev->priv;
  2335. if (pci_enable_device(pdev)) {
  2336. DPRINTK(PROBE, ERR,
  2337. "Cannot re-enable PCI device after reset.\n");
  2338. return PCI_ERS_RESULT_DISCONNECT;
  2339. }
  2340. pci_set_master(pdev);
  2341. pci_enable_wake(pdev, PCI_D3hot, 0);
  2342. pci_enable_wake(pdev, PCI_D3cold, 0);
  2343. ixgbe_reset(adapter);
  2344. return PCI_ERS_RESULT_RECOVERED;
  2345. }
  2346. /**
  2347. * ixgbe_io_resume - called when traffic can start flowing again.
  2348. * @pdev: Pointer to PCI device
  2349. *
  2350. * This callback is called when the error recovery driver tells us that
  2351. * its OK to resume normal operation.
  2352. */
  2353. static void ixgbe_io_resume(struct pci_dev *pdev)
  2354. {
  2355. struct net_device *netdev = pci_get_drvdata(pdev);
  2356. struct ixgbe_adapter *adapter = netdev->priv;
  2357. if (netif_running(netdev)) {
  2358. if (ixgbe_up(adapter)) {
  2359. DPRINTK(PROBE, INFO, "ixgbe_up failed after reset\n");
  2360. return;
  2361. }
  2362. }
  2363. netif_device_attach(netdev);
  2364. }
  2365. static struct pci_error_handlers ixgbe_err_handler = {
  2366. .error_detected = ixgbe_io_error_detected,
  2367. .slot_reset = ixgbe_io_slot_reset,
  2368. .resume = ixgbe_io_resume,
  2369. };
  2370. static struct pci_driver ixgbe_driver = {
  2371. .name = ixgbe_driver_name,
  2372. .id_table = ixgbe_pci_tbl,
  2373. .probe = ixgbe_probe,
  2374. .remove = __devexit_p(ixgbe_remove),
  2375. #ifdef CONFIG_PM
  2376. .suspend = ixgbe_suspend,
  2377. .resume = ixgbe_resume,
  2378. #endif
  2379. .shutdown = ixgbe_shutdown,
  2380. .err_handler = &ixgbe_err_handler
  2381. };
  2382. /**
  2383. * ixgbe_init_module - Driver Registration Routine
  2384. *
  2385. * ixgbe_init_module is the first routine called when the driver is
  2386. * loaded. All it does is register with the PCI subsystem.
  2387. **/
  2388. static int __init ixgbe_init_module(void)
  2389. {
  2390. int ret;
  2391. printk(KERN_INFO "%s: %s - version %s\n", ixgbe_driver_name,
  2392. ixgbe_driver_string, ixgbe_driver_version);
  2393. printk(KERN_INFO "%s: %s\n", ixgbe_driver_name, ixgbe_copyright);
  2394. ret = pci_register_driver(&ixgbe_driver);
  2395. return ret;
  2396. }
  2397. module_init(ixgbe_init_module);
  2398. /**
  2399. * ixgbe_exit_module - Driver Exit Cleanup Routine
  2400. *
  2401. * ixgbe_exit_module is called just before the driver is removed
  2402. * from memory.
  2403. **/
  2404. static void __exit ixgbe_exit_module(void)
  2405. {
  2406. pci_unregister_driver(&ixgbe_driver);
  2407. }
  2408. module_exit(ixgbe_exit_module);
  2409. /* ixgbe_main.c */