x86_emulate.c 43 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950951952953954955956957958959960961962963964965966967968969970971972973974975976977978979980981982983984985986987988989990991992993994995996997998999100010011002100310041005100610071008100910101011101210131014101510161017101810191020102110221023102410251026102710281029103010311032103310341035103610371038103910401041104210431044104510461047104810491050105110521053105410551056105710581059106010611062106310641065106610671068106910701071107210731074107510761077107810791080108110821083108410851086108710881089109010911092109310941095109610971098109911001101110211031104110511061107110811091110111111121113111411151116111711181119112011211122112311241125112611271128112911301131113211331134113511361137113811391140114111421143114411451146114711481149115011511152115311541155115611571158115911601161116211631164116511661167116811691170117111721173117411751176117711781179118011811182118311841185118611871188118911901191119211931194119511961197119811991200120112021203120412051206120712081209121012111212121312141215121612171218121912201221122212231224122512261227122812291230123112321233123412351236123712381239124012411242124312441245124612471248124912501251125212531254125512561257125812591260126112621263126412651266126712681269127012711272127312741275127612771278127912801281128212831284128512861287128812891290129112921293129412951296129712981299130013011302130313041305130613071308130913101311131213131314131513161317131813191320132113221323132413251326132713281329133013311332133313341335133613371338133913401341134213431344134513461347134813491350135113521353135413551356135713581359136013611362136313641365136613671368136913701371137213731374137513761377137813791380138113821383138413851386138713881389139013911392139313941395139613971398139914001401140214031404140514061407140814091410141114121413141414151416141714181419142014211422142314241425142614271428142914301431143214331434143514361437143814391440144114421443144414451446144714481449145014511452145314541455145614571458145914601461146214631464146514661467146814691470147114721473147414751476147714781479148014811482148314841485148614871488148914901491149214931494149514961497149814991500150115021503150415051506150715081509151015111512151315141515151615171518151915201521152215231524152515261527152815291530153115321533153415351536153715381539154015411542154315441545154615471548154915501551155215531554155515561557155815591560156115621563156415651566156715681569157015711572157315741575157615771578157915801581158215831584158515861587158815891590159115921593159415951596159715981599160016011602160316041605160616071608160916101611161216131614161516161617161816191620162116221623162416251626162716281629163016311632163316341635163616371638163916401641164216431644164516461647164816491650165116521653165416551656165716581659166016611662
  1. /******************************************************************************
  2. * x86_emulate.c
  3. *
  4. * Generic x86 (32-bit and 64-bit) instruction decoder and emulator.
  5. *
  6. * Copyright (c) 2005 Keir Fraser
  7. *
  8. * Linux coding style, mod r/m decoder, segment base fixes, real-mode
  9. * privileged instructions:
  10. *
  11. * Copyright (C) 2006 Qumranet
  12. *
  13. * Avi Kivity <avi@qumranet.com>
  14. * Yaniv Kamay <yaniv@qumranet.com>
  15. *
  16. * This work is licensed under the terms of the GNU GPL, version 2. See
  17. * the COPYING file in the top-level directory.
  18. *
  19. * From: xen-unstable 10676:af9809f51f81a3c43f276f00c81a52ef558afda4
  20. */
  21. #ifndef __KERNEL__
  22. #include <stdio.h>
  23. #include <stdint.h>
  24. #include <public/xen.h>
  25. #define DPRINTF(_f, _a ...) printf( _f , ## _a )
  26. #else
  27. #include "kvm.h"
  28. #define DPRINTF(x...) do {} while (0)
  29. #endif
  30. #include "x86_emulate.h"
  31. #include <linux/module.h>
  32. /*
  33. * Opcode effective-address decode tables.
  34. * Note that we only emulate instructions that have at least one memory
  35. * operand (excluding implicit stack references). We assume that stack
  36. * references and instruction fetches will never occur in special memory
  37. * areas that require emulation. So, for example, 'mov <imm>,<reg>' need
  38. * not be handled.
  39. */
  40. /* Operand sizes: 8-bit operands or specified/overridden size. */
  41. #define ByteOp (1<<0) /* 8-bit operands. */
  42. /* Destination operand type. */
  43. #define ImplicitOps (1<<1) /* Implicit in opcode. No generic decode. */
  44. #define DstReg (2<<1) /* Register operand. */
  45. #define DstMem (3<<1) /* Memory operand. */
  46. #define DstMask (3<<1)
  47. /* Source operand type. */
  48. #define SrcNone (0<<3) /* No source operand. */
  49. #define SrcImplicit (0<<3) /* Source operand is implicit in the opcode. */
  50. #define SrcReg (1<<3) /* Register operand. */
  51. #define SrcMem (2<<3) /* Memory operand. */
  52. #define SrcMem16 (3<<3) /* Memory operand (16-bit). */
  53. #define SrcMem32 (4<<3) /* Memory operand (32-bit). */
  54. #define SrcImm (5<<3) /* Immediate operand. */
  55. #define SrcImmByte (6<<3) /* 8-bit sign-extended immediate operand. */
  56. #define SrcMask (7<<3)
  57. /* Generic ModRM decode. */
  58. #define ModRM (1<<6)
  59. /* Destination is only written; never read. */
  60. #define Mov (1<<7)
  61. #define BitOp (1<<8)
  62. static u8 opcode_table[256] = {
  63. /* 0x00 - 0x07 */
  64. ByteOp | DstMem | SrcReg | ModRM, DstMem | SrcReg | ModRM,
  65. ByteOp | DstReg | SrcMem | ModRM, DstReg | SrcMem | ModRM,
  66. 0, 0, 0, 0,
  67. /* 0x08 - 0x0F */
  68. ByteOp | DstMem | SrcReg | ModRM, DstMem | SrcReg | ModRM,
  69. ByteOp | DstReg | SrcMem | ModRM, DstReg | SrcMem | ModRM,
  70. 0, 0, 0, 0,
  71. /* 0x10 - 0x17 */
  72. ByteOp | DstMem | SrcReg | ModRM, DstMem | SrcReg | ModRM,
  73. ByteOp | DstReg | SrcMem | ModRM, DstReg | SrcMem | ModRM,
  74. 0, 0, 0, 0,
  75. /* 0x18 - 0x1F */
  76. ByteOp | DstMem | SrcReg | ModRM, DstMem | SrcReg | ModRM,
  77. ByteOp | DstReg | SrcMem | ModRM, DstReg | SrcMem | ModRM,
  78. 0, 0, 0, 0,
  79. /* 0x20 - 0x27 */
  80. ByteOp | DstMem | SrcReg | ModRM, DstMem | SrcReg | ModRM,
  81. ByteOp | DstReg | SrcMem | ModRM, DstReg | SrcMem | ModRM,
  82. SrcImmByte, SrcImm, 0, 0,
  83. /* 0x28 - 0x2F */
  84. ByteOp | DstMem | SrcReg | ModRM, DstMem | SrcReg | ModRM,
  85. ByteOp | DstReg | SrcMem | ModRM, DstReg | SrcMem | ModRM,
  86. 0, 0, 0, 0,
  87. /* 0x30 - 0x37 */
  88. ByteOp | DstMem | SrcReg | ModRM, DstMem | SrcReg | ModRM,
  89. ByteOp | DstReg | SrcMem | ModRM, DstReg | SrcMem | ModRM,
  90. 0, 0, 0, 0,
  91. /* 0x38 - 0x3F */
  92. ByteOp | DstMem | SrcReg | ModRM, DstMem | SrcReg | ModRM,
  93. ByteOp | DstReg | SrcMem | ModRM, DstReg | SrcMem | ModRM,
  94. 0, 0, 0, 0,
  95. /* 0x40 - 0x4F */
  96. 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0,
  97. /* 0x50 - 0x57 */
  98. ImplicitOps, ImplicitOps, ImplicitOps, ImplicitOps,
  99. ImplicitOps, ImplicitOps, ImplicitOps, ImplicitOps,
  100. /* 0x58 - 0x5F */
  101. ImplicitOps, ImplicitOps, ImplicitOps, ImplicitOps,
  102. ImplicitOps, ImplicitOps, ImplicitOps, ImplicitOps,
  103. /* 0x60 - 0x67 */
  104. 0, 0, 0, DstReg | SrcMem32 | ModRM | Mov /* movsxd (x86/64) */ ,
  105. 0, 0, 0, 0,
  106. /* 0x68 - 0x6F */
  107. 0, 0, ImplicitOps|Mov, 0,
  108. SrcNone | ByteOp | ImplicitOps, SrcNone | ImplicitOps, /* insb, insw/insd */
  109. SrcNone | ByteOp | ImplicitOps, SrcNone | ImplicitOps, /* outsb, outsw/outsd */
  110. /* 0x70 - 0x77 */
  111. ImplicitOps, ImplicitOps, ImplicitOps, ImplicitOps,
  112. ImplicitOps, ImplicitOps, ImplicitOps, ImplicitOps,
  113. /* 0x78 - 0x7F */
  114. ImplicitOps, ImplicitOps, ImplicitOps, ImplicitOps,
  115. ImplicitOps, ImplicitOps, ImplicitOps, ImplicitOps,
  116. /* 0x80 - 0x87 */
  117. ByteOp | DstMem | SrcImm | ModRM, DstMem | SrcImm | ModRM,
  118. ByteOp | DstMem | SrcImm | ModRM, DstMem | SrcImmByte | ModRM,
  119. ByteOp | DstMem | SrcReg | ModRM, DstMem | SrcReg | ModRM,
  120. ByteOp | DstMem | SrcReg | ModRM, DstMem | SrcReg | ModRM,
  121. /* 0x88 - 0x8F */
  122. ByteOp | DstMem | SrcReg | ModRM | Mov, DstMem | SrcReg | ModRM | Mov,
  123. ByteOp | DstReg | SrcMem | ModRM | Mov, DstReg | SrcMem | ModRM | Mov,
  124. 0, ModRM | DstReg, 0, DstMem | SrcNone | ModRM | Mov,
  125. /* 0x90 - 0x9F */
  126. 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, ImplicitOps, ImplicitOps, 0, 0,
  127. /* 0xA0 - 0xA7 */
  128. ByteOp | DstReg | SrcMem | Mov, DstReg | SrcMem | Mov,
  129. ByteOp | DstMem | SrcReg | Mov, DstMem | SrcReg | Mov,
  130. ByteOp | ImplicitOps | Mov, ImplicitOps | Mov,
  131. ByteOp | ImplicitOps, ImplicitOps,
  132. /* 0xA8 - 0xAF */
  133. 0, 0, ByteOp | ImplicitOps | Mov, ImplicitOps | Mov,
  134. ByteOp | ImplicitOps | Mov, ImplicitOps | Mov,
  135. ByteOp | ImplicitOps, ImplicitOps,
  136. /* 0xB0 - 0xBF */
  137. 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0,
  138. /* 0xC0 - 0xC7 */
  139. ByteOp | DstMem | SrcImm | ModRM, DstMem | SrcImmByte | ModRM,
  140. 0, ImplicitOps, 0, 0,
  141. ByteOp | DstMem | SrcImm | ModRM | Mov, DstMem | SrcImm | ModRM | Mov,
  142. /* 0xC8 - 0xCF */
  143. 0, 0, 0, 0, 0, 0, 0, 0,
  144. /* 0xD0 - 0xD7 */
  145. ByteOp | DstMem | SrcImplicit | ModRM, DstMem | SrcImplicit | ModRM,
  146. ByteOp | DstMem | SrcImplicit | ModRM, DstMem | SrcImplicit | ModRM,
  147. 0, 0, 0, 0,
  148. /* 0xD8 - 0xDF */
  149. 0, 0, 0, 0, 0, 0, 0, 0,
  150. /* 0xE0 - 0xE7 */
  151. 0, 0, 0, 0, 0, 0, 0, 0,
  152. /* 0xE8 - 0xEF */
  153. ImplicitOps, SrcImm|ImplicitOps, 0, SrcImmByte|ImplicitOps, 0, 0, 0, 0,
  154. /* 0xF0 - 0xF7 */
  155. 0, 0, 0, 0,
  156. ImplicitOps, 0,
  157. ByteOp | DstMem | SrcNone | ModRM, DstMem | SrcNone | ModRM,
  158. /* 0xF8 - 0xFF */
  159. 0, 0, 0, 0,
  160. 0, 0, ByteOp | DstMem | SrcNone | ModRM, DstMem | SrcNone | ModRM
  161. };
  162. static u16 twobyte_table[256] = {
  163. /* 0x00 - 0x0F */
  164. 0, SrcMem | ModRM | DstReg, 0, 0, 0, 0, ImplicitOps, 0,
  165. ImplicitOps, ImplicitOps, 0, 0, 0, ImplicitOps | ModRM, 0, 0,
  166. /* 0x10 - 0x1F */
  167. 0, 0, 0, 0, 0, 0, 0, 0, ImplicitOps | ModRM, 0, 0, 0, 0, 0, 0, 0,
  168. /* 0x20 - 0x2F */
  169. ModRM | ImplicitOps, ModRM, ModRM | ImplicitOps, ModRM, 0, 0, 0, 0,
  170. 0, 0, 0, 0, 0, 0, 0, 0,
  171. /* 0x30 - 0x3F */
  172. ImplicitOps, 0, ImplicitOps, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0,
  173. /* 0x40 - 0x47 */
  174. DstReg | SrcMem | ModRM | Mov, DstReg | SrcMem | ModRM | Mov,
  175. DstReg | SrcMem | ModRM | Mov, DstReg | SrcMem | ModRM | Mov,
  176. DstReg | SrcMem | ModRM | Mov, DstReg | SrcMem | ModRM | Mov,
  177. DstReg | SrcMem | ModRM | Mov, DstReg | SrcMem | ModRM | Mov,
  178. /* 0x48 - 0x4F */
  179. DstReg | SrcMem | ModRM | Mov, DstReg | SrcMem | ModRM | Mov,
  180. DstReg | SrcMem | ModRM | Mov, DstReg | SrcMem | ModRM | Mov,
  181. DstReg | SrcMem | ModRM | Mov, DstReg | SrcMem | ModRM | Mov,
  182. DstReg | SrcMem | ModRM | Mov, DstReg | SrcMem | ModRM | Mov,
  183. /* 0x50 - 0x5F */
  184. 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0,
  185. /* 0x60 - 0x6F */
  186. 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0,
  187. /* 0x70 - 0x7F */
  188. 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0,
  189. /* 0x80 - 0x8F */
  190. ImplicitOps, ImplicitOps, ImplicitOps, ImplicitOps,
  191. ImplicitOps, ImplicitOps, ImplicitOps, ImplicitOps,
  192. ImplicitOps, ImplicitOps, ImplicitOps, ImplicitOps,
  193. ImplicitOps, ImplicitOps, ImplicitOps, ImplicitOps,
  194. /* 0x90 - 0x9F */
  195. 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0,
  196. /* 0xA0 - 0xA7 */
  197. 0, 0, 0, DstMem | SrcReg | ModRM | BitOp, 0, 0, 0, 0,
  198. /* 0xA8 - 0xAF */
  199. 0, 0, 0, DstMem | SrcReg | ModRM | BitOp, 0, 0, 0, 0,
  200. /* 0xB0 - 0xB7 */
  201. ByteOp | DstMem | SrcReg | ModRM, DstMem | SrcReg | ModRM, 0,
  202. DstMem | SrcReg | ModRM | BitOp,
  203. 0, 0, ByteOp | DstReg | SrcMem | ModRM | Mov,
  204. DstReg | SrcMem16 | ModRM | Mov,
  205. /* 0xB8 - 0xBF */
  206. 0, 0, DstMem | SrcImmByte | ModRM, DstMem | SrcReg | ModRM | BitOp,
  207. 0, 0, ByteOp | DstReg | SrcMem | ModRM | Mov,
  208. DstReg | SrcMem16 | ModRM | Mov,
  209. /* 0xC0 - 0xCF */
  210. 0, 0, 0, DstMem | SrcReg | ModRM | Mov, 0, 0, 0, ImplicitOps | ModRM,
  211. 0, 0, 0, 0, 0, 0, 0, 0,
  212. /* 0xD0 - 0xDF */
  213. 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0,
  214. /* 0xE0 - 0xEF */
  215. 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0,
  216. /* 0xF0 - 0xFF */
  217. 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0
  218. };
  219. /* Type, address-of, and value of an instruction's operand. */
  220. struct operand {
  221. enum { OP_REG, OP_MEM, OP_IMM } type;
  222. unsigned int bytes;
  223. unsigned long val, orig_val, *ptr;
  224. };
  225. /* EFLAGS bit definitions. */
  226. #define EFLG_OF (1<<11)
  227. #define EFLG_DF (1<<10)
  228. #define EFLG_SF (1<<7)
  229. #define EFLG_ZF (1<<6)
  230. #define EFLG_AF (1<<4)
  231. #define EFLG_PF (1<<2)
  232. #define EFLG_CF (1<<0)
  233. /*
  234. * Instruction emulation:
  235. * Most instructions are emulated directly via a fragment of inline assembly
  236. * code. This allows us to save/restore EFLAGS and thus very easily pick up
  237. * any modified flags.
  238. */
  239. #if defined(CONFIG_X86_64)
  240. #define _LO32 "k" /* force 32-bit operand */
  241. #define _STK "%%rsp" /* stack pointer */
  242. #elif defined(__i386__)
  243. #define _LO32 "" /* force 32-bit operand */
  244. #define _STK "%%esp" /* stack pointer */
  245. #endif
  246. /*
  247. * These EFLAGS bits are restored from saved value during emulation, and
  248. * any changes are written back to the saved value after emulation.
  249. */
  250. #define EFLAGS_MASK (EFLG_OF|EFLG_SF|EFLG_ZF|EFLG_AF|EFLG_PF|EFLG_CF)
  251. /* Before executing instruction: restore necessary bits in EFLAGS. */
  252. #define _PRE_EFLAGS(_sav, _msk, _tmp) \
  253. /* EFLAGS = (_sav & _msk) | (EFLAGS & ~_msk); */ \
  254. "push %"_sav"; " \
  255. "movl %"_msk",%"_LO32 _tmp"; " \
  256. "andl %"_LO32 _tmp",("_STK"); " \
  257. "pushf; " \
  258. "notl %"_LO32 _tmp"; " \
  259. "andl %"_LO32 _tmp",("_STK"); " \
  260. "pop %"_tmp"; " \
  261. "orl %"_LO32 _tmp",("_STK"); " \
  262. "popf; " \
  263. /* _sav &= ~msk; */ \
  264. "movl %"_msk",%"_LO32 _tmp"; " \
  265. "notl %"_LO32 _tmp"; " \
  266. "andl %"_LO32 _tmp",%"_sav"; "
  267. /* After executing instruction: write-back necessary bits in EFLAGS. */
  268. #define _POST_EFLAGS(_sav, _msk, _tmp) \
  269. /* _sav |= EFLAGS & _msk; */ \
  270. "pushf; " \
  271. "pop %"_tmp"; " \
  272. "andl %"_msk",%"_LO32 _tmp"; " \
  273. "orl %"_LO32 _tmp",%"_sav"; "
  274. /* Raw emulation: instruction has two explicit operands. */
  275. #define __emulate_2op_nobyte(_op,_src,_dst,_eflags,_wx,_wy,_lx,_ly,_qx,_qy) \
  276. do { \
  277. unsigned long _tmp; \
  278. \
  279. switch ((_dst).bytes) { \
  280. case 2: \
  281. __asm__ __volatile__ ( \
  282. _PRE_EFLAGS("0","4","2") \
  283. _op"w %"_wx"3,%1; " \
  284. _POST_EFLAGS("0","4","2") \
  285. : "=m" (_eflags), "=m" ((_dst).val), \
  286. "=&r" (_tmp) \
  287. : _wy ((_src).val), "i" (EFLAGS_MASK) ); \
  288. break; \
  289. case 4: \
  290. __asm__ __volatile__ ( \
  291. _PRE_EFLAGS("0","4","2") \
  292. _op"l %"_lx"3,%1; " \
  293. _POST_EFLAGS("0","4","2") \
  294. : "=m" (_eflags), "=m" ((_dst).val), \
  295. "=&r" (_tmp) \
  296. : _ly ((_src).val), "i" (EFLAGS_MASK) ); \
  297. break; \
  298. case 8: \
  299. __emulate_2op_8byte(_op, _src, _dst, \
  300. _eflags, _qx, _qy); \
  301. break; \
  302. } \
  303. } while (0)
  304. #define __emulate_2op(_op,_src,_dst,_eflags,_bx,_by,_wx,_wy,_lx,_ly,_qx,_qy) \
  305. do { \
  306. unsigned long _tmp; \
  307. switch ( (_dst).bytes ) \
  308. { \
  309. case 1: \
  310. __asm__ __volatile__ ( \
  311. _PRE_EFLAGS("0","4","2") \
  312. _op"b %"_bx"3,%1; " \
  313. _POST_EFLAGS("0","4","2") \
  314. : "=m" (_eflags), "=m" ((_dst).val), \
  315. "=&r" (_tmp) \
  316. : _by ((_src).val), "i" (EFLAGS_MASK) ); \
  317. break; \
  318. default: \
  319. __emulate_2op_nobyte(_op, _src, _dst, _eflags, \
  320. _wx, _wy, _lx, _ly, _qx, _qy); \
  321. break; \
  322. } \
  323. } while (0)
  324. /* Source operand is byte-sized and may be restricted to just %cl. */
  325. #define emulate_2op_SrcB(_op, _src, _dst, _eflags) \
  326. __emulate_2op(_op, _src, _dst, _eflags, \
  327. "b", "c", "b", "c", "b", "c", "b", "c")
  328. /* Source operand is byte, word, long or quad sized. */
  329. #define emulate_2op_SrcV(_op, _src, _dst, _eflags) \
  330. __emulate_2op(_op, _src, _dst, _eflags, \
  331. "b", "q", "w", "r", _LO32, "r", "", "r")
  332. /* Source operand is word, long or quad sized. */
  333. #define emulate_2op_SrcV_nobyte(_op, _src, _dst, _eflags) \
  334. __emulate_2op_nobyte(_op, _src, _dst, _eflags, \
  335. "w", "r", _LO32, "r", "", "r")
  336. /* Instruction has only one explicit operand (no source operand). */
  337. #define emulate_1op(_op, _dst, _eflags) \
  338. do { \
  339. unsigned long _tmp; \
  340. \
  341. switch ( (_dst).bytes ) \
  342. { \
  343. case 1: \
  344. __asm__ __volatile__ ( \
  345. _PRE_EFLAGS("0","3","2") \
  346. _op"b %1; " \
  347. _POST_EFLAGS("0","3","2") \
  348. : "=m" (_eflags), "=m" ((_dst).val), \
  349. "=&r" (_tmp) \
  350. : "i" (EFLAGS_MASK) ); \
  351. break; \
  352. case 2: \
  353. __asm__ __volatile__ ( \
  354. _PRE_EFLAGS("0","3","2") \
  355. _op"w %1; " \
  356. _POST_EFLAGS("0","3","2") \
  357. : "=m" (_eflags), "=m" ((_dst).val), \
  358. "=&r" (_tmp) \
  359. : "i" (EFLAGS_MASK) ); \
  360. break; \
  361. case 4: \
  362. __asm__ __volatile__ ( \
  363. _PRE_EFLAGS("0","3","2") \
  364. _op"l %1; " \
  365. _POST_EFLAGS("0","3","2") \
  366. : "=m" (_eflags), "=m" ((_dst).val), \
  367. "=&r" (_tmp) \
  368. : "i" (EFLAGS_MASK) ); \
  369. break; \
  370. case 8: \
  371. __emulate_1op_8byte(_op, _dst, _eflags); \
  372. break; \
  373. } \
  374. } while (0)
  375. /* Emulate an instruction with quadword operands (x86/64 only). */
  376. #if defined(CONFIG_X86_64)
  377. #define __emulate_2op_8byte(_op, _src, _dst, _eflags, _qx, _qy) \
  378. do { \
  379. __asm__ __volatile__ ( \
  380. _PRE_EFLAGS("0","4","2") \
  381. _op"q %"_qx"3,%1; " \
  382. _POST_EFLAGS("0","4","2") \
  383. : "=m" (_eflags), "=m" ((_dst).val), "=&r" (_tmp) \
  384. : _qy ((_src).val), "i" (EFLAGS_MASK) ); \
  385. } while (0)
  386. #define __emulate_1op_8byte(_op, _dst, _eflags) \
  387. do { \
  388. __asm__ __volatile__ ( \
  389. _PRE_EFLAGS("0","3","2") \
  390. _op"q %1; " \
  391. _POST_EFLAGS("0","3","2") \
  392. : "=m" (_eflags), "=m" ((_dst).val), "=&r" (_tmp) \
  393. : "i" (EFLAGS_MASK) ); \
  394. } while (0)
  395. #elif defined(__i386__)
  396. #define __emulate_2op_8byte(_op, _src, _dst, _eflags, _qx, _qy)
  397. #define __emulate_1op_8byte(_op, _dst, _eflags)
  398. #endif /* __i386__ */
  399. /* Fetch next part of the instruction being emulated. */
  400. #define insn_fetch(_type, _size, _eip) \
  401. ({ unsigned long _x; \
  402. rc = ops->read_std((unsigned long)(_eip) + ctxt->cs_base, &_x, \
  403. (_size), ctxt->vcpu); \
  404. if ( rc != 0 ) \
  405. goto done; \
  406. (_eip) += (_size); \
  407. (_type)_x; \
  408. })
  409. /* Access/update address held in a register, based on addressing mode. */
  410. #define address_mask(reg) \
  411. ((ad_bytes == sizeof(unsigned long)) ? \
  412. (reg) : ((reg) & ((1UL << (ad_bytes << 3)) - 1)))
  413. #define register_address(base, reg) \
  414. ((base) + address_mask(reg))
  415. #define register_address_increment(reg, inc) \
  416. do { \
  417. /* signed type ensures sign extension to long */ \
  418. int _inc = (inc); \
  419. if ( ad_bytes == sizeof(unsigned long) ) \
  420. (reg) += _inc; \
  421. else \
  422. (reg) = ((reg) & ~((1UL << (ad_bytes << 3)) - 1)) | \
  423. (((reg) + _inc) & ((1UL << (ad_bytes << 3)) - 1)); \
  424. } while (0)
  425. #define JMP_REL(rel) \
  426. do { \
  427. register_address_increment(_eip, rel); \
  428. } while (0)
  429. /*
  430. * Given the 'reg' portion of a ModRM byte, and a register block, return a
  431. * pointer into the block that addresses the relevant register.
  432. * @highbyte_regs specifies whether to decode AH,CH,DH,BH.
  433. */
  434. static void *decode_register(u8 modrm_reg, unsigned long *regs,
  435. int highbyte_regs)
  436. {
  437. void *p;
  438. p = &regs[modrm_reg];
  439. if (highbyte_regs && modrm_reg >= 4 && modrm_reg < 8)
  440. p = (unsigned char *)&regs[modrm_reg & 3] + 1;
  441. return p;
  442. }
  443. static int read_descriptor(struct x86_emulate_ctxt *ctxt,
  444. struct x86_emulate_ops *ops,
  445. void *ptr,
  446. u16 *size, unsigned long *address, int op_bytes)
  447. {
  448. int rc;
  449. if (op_bytes == 2)
  450. op_bytes = 3;
  451. *address = 0;
  452. rc = ops->read_std((unsigned long)ptr, (unsigned long *)size, 2,
  453. ctxt->vcpu);
  454. if (rc)
  455. return rc;
  456. rc = ops->read_std((unsigned long)ptr + 2, address, op_bytes,
  457. ctxt->vcpu);
  458. return rc;
  459. }
  460. static int test_cc(unsigned int condition, unsigned int flags)
  461. {
  462. int rc = 0;
  463. switch ((condition & 15) >> 1) {
  464. case 0: /* o */
  465. rc |= (flags & EFLG_OF);
  466. break;
  467. case 1: /* b/c/nae */
  468. rc |= (flags & EFLG_CF);
  469. break;
  470. case 2: /* z/e */
  471. rc |= (flags & EFLG_ZF);
  472. break;
  473. case 3: /* be/na */
  474. rc |= (flags & (EFLG_CF|EFLG_ZF));
  475. break;
  476. case 4: /* s */
  477. rc |= (flags & EFLG_SF);
  478. break;
  479. case 5: /* p/pe */
  480. rc |= (flags & EFLG_PF);
  481. break;
  482. case 7: /* le/ng */
  483. rc |= (flags & EFLG_ZF);
  484. /* fall through */
  485. case 6: /* l/nge */
  486. rc |= (!(flags & EFLG_SF) != !(flags & EFLG_OF));
  487. break;
  488. }
  489. /* Odd condition identifiers (lsb == 1) have inverted sense. */
  490. return (!!rc ^ (condition & 1));
  491. }
  492. int
  493. x86_emulate_memop(struct x86_emulate_ctxt *ctxt, struct x86_emulate_ops *ops)
  494. {
  495. unsigned d;
  496. u8 b, sib, twobyte = 0, rex_prefix = 0;
  497. u8 modrm, modrm_mod = 0, modrm_reg = 0, modrm_rm = 0;
  498. unsigned long *override_base = NULL;
  499. unsigned int op_bytes, ad_bytes, lock_prefix = 0, rep_prefix = 0, i;
  500. int rc = 0;
  501. struct operand src, dst;
  502. unsigned long cr2 = ctxt->cr2;
  503. int mode = ctxt->mode;
  504. unsigned long modrm_ea;
  505. int use_modrm_ea, index_reg = 0, base_reg = 0, scale, rip_relative = 0;
  506. int no_wb = 0;
  507. u64 msr_data;
  508. /* Shadow copy of register state. Committed on successful emulation. */
  509. unsigned long _regs[NR_VCPU_REGS];
  510. unsigned long _eip = ctxt->vcpu->rip, _eflags = ctxt->eflags;
  511. unsigned long modrm_val = 0;
  512. memcpy(_regs, ctxt->vcpu->regs, sizeof _regs);
  513. switch (mode) {
  514. case X86EMUL_MODE_REAL:
  515. case X86EMUL_MODE_PROT16:
  516. op_bytes = ad_bytes = 2;
  517. break;
  518. case X86EMUL_MODE_PROT32:
  519. op_bytes = ad_bytes = 4;
  520. break;
  521. #ifdef CONFIG_X86_64
  522. case X86EMUL_MODE_PROT64:
  523. op_bytes = 4;
  524. ad_bytes = 8;
  525. break;
  526. #endif
  527. default:
  528. return -1;
  529. }
  530. /* Legacy prefixes. */
  531. for (i = 0; i < 8; i++) {
  532. switch (b = insn_fetch(u8, 1, _eip)) {
  533. case 0x66: /* operand-size override */
  534. op_bytes ^= 6; /* switch between 2/4 bytes */
  535. break;
  536. case 0x67: /* address-size override */
  537. if (mode == X86EMUL_MODE_PROT64)
  538. ad_bytes ^= 12; /* switch between 4/8 bytes */
  539. else
  540. ad_bytes ^= 6; /* switch between 2/4 bytes */
  541. break;
  542. case 0x2e: /* CS override */
  543. override_base = &ctxt->cs_base;
  544. break;
  545. case 0x3e: /* DS override */
  546. override_base = &ctxt->ds_base;
  547. break;
  548. case 0x26: /* ES override */
  549. override_base = &ctxt->es_base;
  550. break;
  551. case 0x64: /* FS override */
  552. override_base = &ctxt->fs_base;
  553. break;
  554. case 0x65: /* GS override */
  555. override_base = &ctxt->gs_base;
  556. break;
  557. case 0x36: /* SS override */
  558. override_base = &ctxt->ss_base;
  559. break;
  560. case 0xf0: /* LOCK */
  561. lock_prefix = 1;
  562. break;
  563. case 0xf2: /* REPNE/REPNZ */
  564. case 0xf3: /* REP/REPE/REPZ */
  565. rep_prefix = 1;
  566. break;
  567. default:
  568. goto done_prefixes;
  569. }
  570. }
  571. done_prefixes:
  572. /* REX prefix. */
  573. if ((mode == X86EMUL_MODE_PROT64) && ((b & 0xf0) == 0x40)) {
  574. rex_prefix = b;
  575. if (b & 8)
  576. op_bytes = 8; /* REX.W */
  577. modrm_reg = (b & 4) << 1; /* REX.R */
  578. index_reg = (b & 2) << 2; /* REX.X */
  579. modrm_rm = base_reg = (b & 1) << 3; /* REG.B */
  580. b = insn_fetch(u8, 1, _eip);
  581. }
  582. /* Opcode byte(s). */
  583. d = opcode_table[b];
  584. if (d == 0) {
  585. /* Two-byte opcode? */
  586. if (b == 0x0f) {
  587. twobyte = 1;
  588. b = insn_fetch(u8, 1, _eip);
  589. d = twobyte_table[b];
  590. }
  591. /* Unrecognised? */
  592. if (d == 0)
  593. goto cannot_emulate;
  594. }
  595. /* ModRM and SIB bytes. */
  596. if (d & ModRM) {
  597. modrm = insn_fetch(u8, 1, _eip);
  598. modrm_mod |= (modrm & 0xc0) >> 6;
  599. modrm_reg |= (modrm & 0x38) >> 3;
  600. modrm_rm |= (modrm & 0x07);
  601. modrm_ea = 0;
  602. use_modrm_ea = 1;
  603. if (modrm_mod == 3) {
  604. modrm_val = *(unsigned long *)
  605. decode_register(modrm_rm, _regs, d & ByteOp);
  606. goto modrm_done;
  607. }
  608. if (ad_bytes == 2) {
  609. unsigned bx = _regs[VCPU_REGS_RBX];
  610. unsigned bp = _regs[VCPU_REGS_RBP];
  611. unsigned si = _regs[VCPU_REGS_RSI];
  612. unsigned di = _regs[VCPU_REGS_RDI];
  613. /* 16-bit ModR/M decode. */
  614. switch (modrm_mod) {
  615. case 0:
  616. if (modrm_rm == 6)
  617. modrm_ea += insn_fetch(u16, 2, _eip);
  618. break;
  619. case 1:
  620. modrm_ea += insn_fetch(s8, 1, _eip);
  621. break;
  622. case 2:
  623. modrm_ea += insn_fetch(u16, 2, _eip);
  624. break;
  625. }
  626. switch (modrm_rm) {
  627. case 0:
  628. modrm_ea += bx + si;
  629. break;
  630. case 1:
  631. modrm_ea += bx + di;
  632. break;
  633. case 2:
  634. modrm_ea += bp + si;
  635. break;
  636. case 3:
  637. modrm_ea += bp + di;
  638. break;
  639. case 4:
  640. modrm_ea += si;
  641. break;
  642. case 5:
  643. modrm_ea += di;
  644. break;
  645. case 6:
  646. if (modrm_mod != 0)
  647. modrm_ea += bp;
  648. break;
  649. case 7:
  650. modrm_ea += bx;
  651. break;
  652. }
  653. if (modrm_rm == 2 || modrm_rm == 3 ||
  654. (modrm_rm == 6 && modrm_mod != 0))
  655. if (!override_base)
  656. override_base = &ctxt->ss_base;
  657. modrm_ea = (u16)modrm_ea;
  658. } else {
  659. /* 32/64-bit ModR/M decode. */
  660. switch (modrm_rm) {
  661. case 4:
  662. case 12:
  663. sib = insn_fetch(u8, 1, _eip);
  664. index_reg |= (sib >> 3) & 7;
  665. base_reg |= sib & 7;
  666. scale = sib >> 6;
  667. switch (base_reg) {
  668. case 5:
  669. if (modrm_mod != 0)
  670. modrm_ea += _regs[base_reg];
  671. else
  672. modrm_ea += insn_fetch(s32, 4, _eip);
  673. break;
  674. default:
  675. modrm_ea += _regs[base_reg];
  676. }
  677. switch (index_reg) {
  678. case 4:
  679. break;
  680. default:
  681. modrm_ea += _regs[index_reg] << scale;
  682. }
  683. break;
  684. case 5:
  685. if (modrm_mod != 0)
  686. modrm_ea += _regs[modrm_rm];
  687. else if (mode == X86EMUL_MODE_PROT64)
  688. rip_relative = 1;
  689. break;
  690. default:
  691. modrm_ea += _regs[modrm_rm];
  692. break;
  693. }
  694. switch (modrm_mod) {
  695. case 0:
  696. if (modrm_rm == 5)
  697. modrm_ea += insn_fetch(s32, 4, _eip);
  698. break;
  699. case 1:
  700. modrm_ea += insn_fetch(s8, 1, _eip);
  701. break;
  702. case 2:
  703. modrm_ea += insn_fetch(s32, 4, _eip);
  704. break;
  705. }
  706. }
  707. if (!override_base)
  708. override_base = &ctxt->ds_base;
  709. if (mode == X86EMUL_MODE_PROT64 &&
  710. override_base != &ctxt->fs_base &&
  711. override_base != &ctxt->gs_base)
  712. override_base = NULL;
  713. if (override_base)
  714. modrm_ea += *override_base;
  715. if (rip_relative) {
  716. modrm_ea += _eip;
  717. switch (d & SrcMask) {
  718. case SrcImmByte:
  719. modrm_ea += 1;
  720. break;
  721. case SrcImm:
  722. if (d & ByteOp)
  723. modrm_ea += 1;
  724. else
  725. if (op_bytes == 8)
  726. modrm_ea += 4;
  727. else
  728. modrm_ea += op_bytes;
  729. }
  730. }
  731. if (ad_bytes != 8)
  732. modrm_ea = (u32)modrm_ea;
  733. cr2 = modrm_ea;
  734. modrm_done:
  735. ;
  736. }
  737. /*
  738. * Decode and fetch the source operand: register, memory
  739. * or immediate.
  740. */
  741. switch (d & SrcMask) {
  742. case SrcNone:
  743. break;
  744. case SrcReg:
  745. src.type = OP_REG;
  746. if (d & ByteOp) {
  747. src.ptr = decode_register(modrm_reg, _regs,
  748. (rex_prefix == 0));
  749. src.val = src.orig_val = *(u8 *) src.ptr;
  750. src.bytes = 1;
  751. } else {
  752. src.ptr = decode_register(modrm_reg, _regs, 0);
  753. switch ((src.bytes = op_bytes)) {
  754. case 2:
  755. src.val = src.orig_val = *(u16 *) src.ptr;
  756. break;
  757. case 4:
  758. src.val = src.orig_val = *(u32 *) src.ptr;
  759. break;
  760. case 8:
  761. src.val = src.orig_val = *(u64 *) src.ptr;
  762. break;
  763. }
  764. }
  765. break;
  766. case SrcMem16:
  767. src.bytes = 2;
  768. goto srcmem_common;
  769. case SrcMem32:
  770. src.bytes = 4;
  771. goto srcmem_common;
  772. case SrcMem:
  773. src.bytes = (d & ByteOp) ? 1 : op_bytes;
  774. /* Don't fetch the address for invlpg: it could be unmapped. */
  775. if (twobyte && b == 0x01 && modrm_reg == 7)
  776. break;
  777. srcmem_common:
  778. /*
  779. * For instructions with a ModR/M byte, switch to register
  780. * access if Mod = 3.
  781. */
  782. if ((d & ModRM) && modrm_mod == 3) {
  783. src.type = OP_REG;
  784. break;
  785. }
  786. src.type = OP_MEM;
  787. src.ptr = (unsigned long *)cr2;
  788. src.val = 0;
  789. if ((rc = ops->read_emulated((unsigned long)src.ptr,
  790. &src.val, src.bytes, ctxt->vcpu)) != 0)
  791. goto done;
  792. src.orig_val = src.val;
  793. break;
  794. case SrcImm:
  795. src.type = OP_IMM;
  796. src.ptr = (unsigned long *)_eip;
  797. src.bytes = (d & ByteOp) ? 1 : op_bytes;
  798. if (src.bytes == 8)
  799. src.bytes = 4;
  800. /* NB. Immediates are sign-extended as necessary. */
  801. switch (src.bytes) {
  802. case 1:
  803. src.val = insn_fetch(s8, 1, _eip);
  804. break;
  805. case 2:
  806. src.val = insn_fetch(s16, 2, _eip);
  807. break;
  808. case 4:
  809. src.val = insn_fetch(s32, 4, _eip);
  810. break;
  811. }
  812. break;
  813. case SrcImmByte:
  814. src.type = OP_IMM;
  815. src.ptr = (unsigned long *)_eip;
  816. src.bytes = 1;
  817. src.val = insn_fetch(s8, 1, _eip);
  818. break;
  819. }
  820. /* Decode and fetch the destination operand: register or memory. */
  821. switch (d & DstMask) {
  822. case ImplicitOps:
  823. /* Special instructions do their own operand decoding. */
  824. goto special_insn;
  825. case DstReg:
  826. dst.type = OP_REG;
  827. if ((d & ByteOp)
  828. && !(twobyte && (b == 0xb6 || b == 0xb7))) {
  829. dst.ptr = decode_register(modrm_reg, _regs,
  830. (rex_prefix == 0));
  831. dst.val = *(u8 *) dst.ptr;
  832. dst.bytes = 1;
  833. } else {
  834. dst.ptr = decode_register(modrm_reg, _regs, 0);
  835. switch ((dst.bytes = op_bytes)) {
  836. case 2:
  837. dst.val = *(u16 *)dst.ptr;
  838. break;
  839. case 4:
  840. dst.val = *(u32 *)dst.ptr;
  841. break;
  842. case 8:
  843. dst.val = *(u64 *)dst.ptr;
  844. break;
  845. }
  846. }
  847. break;
  848. case DstMem:
  849. dst.type = OP_MEM;
  850. dst.ptr = (unsigned long *)cr2;
  851. dst.bytes = (d & ByteOp) ? 1 : op_bytes;
  852. dst.val = 0;
  853. /*
  854. * For instructions with a ModR/M byte, switch to register
  855. * access if Mod = 3.
  856. */
  857. if ((d & ModRM) && modrm_mod == 3) {
  858. dst.type = OP_REG;
  859. break;
  860. }
  861. if (d & BitOp) {
  862. unsigned long mask = ~(dst.bytes * 8 - 1);
  863. dst.ptr = (void *)dst.ptr + (src.val & mask) / 8;
  864. }
  865. if (!(d & Mov) && /* optimisation - avoid slow emulated read */
  866. ((rc = ops->read_emulated((unsigned long)dst.ptr,
  867. &dst.val, dst.bytes, ctxt->vcpu)) != 0))
  868. goto done;
  869. break;
  870. }
  871. dst.orig_val = dst.val;
  872. if (twobyte)
  873. goto twobyte_insn;
  874. switch (b) {
  875. case 0x00 ... 0x05:
  876. add: /* add */
  877. emulate_2op_SrcV("add", src, dst, _eflags);
  878. break;
  879. case 0x08 ... 0x0d:
  880. or: /* or */
  881. emulate_2op_SrcV("or", src, dst, _eflags);
  882. break;
  883. case 0x10 ... 0x15:
  884. adc: /* adc */
  885. emulate_2op_SrcV("adc", src, dst, _eflags);
  886. break;
  887. case 0x18 ... 0x1d:
  888. sbb: /* sbb */
  889. emulate_2op_SrcV("sbb", src, dst, _eflags);
  890. break;
  891. case 0x20 ... 0x23:
  892. and: /* and */
  893. emulate_2op_SrcV("and", src, dst, _eflags);
  894. break;
  895. case 0x24: /* and al imm8 */
  896. dst.type = OP_REG;
  897. dst.ptr = &_regs[VCPU_REGS_RAX];
  898. dst.val = *(u8 *)dst.ptr;
  899. dst.bytes = 1;
  900. dst.orig_val = dst.val;
  901. goto and;
  902. case 0x25: /* and ax imm16, or eax imm32 */
  903. dst.type = OP_REG;
  904. dst.bytes = op_bytes;
  905. dst.ptr = &_regs[VCPU_REGS_RAX];
  906. if (op_bytes == 2)
  907. dst.val = *(u16 *)dst.ptr;
  908. else
  909. dst.val = *(u32 *)dst.ptr;
  910. dst.orig_val = dst.val;
  911. goto and;
  912. case 0x28 ... 0x2d:
  913. sub: /* sub */
  914. emulate_2op_SrcV("sub", src, dst, _eflags);
  915. break;
  916. case 0x30 ... 0x35:
  917. xor: /* xor */
  918. emulate_2op_SrcV("xor", src, dst, _eflags);
  919. break;
  920. case 0x38 ... 0x3d:
  921. cmp: /* cmp */
  922. emulate_2op_SrcV("cmp", src, dst, _eflags);
  923. break;
  924. case 0x63: /* movsxd */
  925. if (mode != X86EMUL_MODE_PROT64)
  926. goto cannot_emulate;
  927. dst.val = (s32) src.val;
  928. break;
  929. case 0x80 ... 0x83: /* Grp1 */
  930. switch (modrm_reg) {
  931. case 0:
  932. goto add;
  933. case 1:
  934. goto or;
  935. case 2:
  936. goto adc;
  937. case 3:
  938. goto sbb;
  939. case 4:
  940. goto and;
  941. case 5:
  942. goto sub;
  943. case 6:
  944. goto xor;
  945. case 7:
  946. goto cmp;
  947. }
  948. break;
  949. case 0x84 ... 0x85:
  950. test: /* test */
  951. emulate_2op_SrcV("test", src, dst, _eflags);
  952. break;
  953. case 0x86 ... 0x87: /* xchg */
  954. /* Write back the register source. */
  955. switch (dst.bytes) {
  956. case 1:
  957. *(u8 *) src.ptr = (u8) dst.val;
  958. break;
  959. case 2:
  960. *(u16 *) src.ptr = (u16) dst.val;
  961. break;
  962. case 4:
  963. *src.ptr = (u32) dst.val;
  964. break; /* 64b reg: zero-extend */
  965. case 8:
  966. *src.ptr = dst.val;
  967. break;
  968. }
  969. /*
  970. * Write back the memory destination with implicit LOCK
  971. * prefix.
  972. */
  973. dst.val = src.val;
  974. lock_prefix = 1;
  975. break;
  976. case 0x88 ... 0x8b: /* mov */
  977. goto mov;
  978. case 0x8d: /* lea r16/r32, m */
  979. dst.val = modrm_val;
  980. break;
  981. case 0x8f: /* pop (sole member of Grp1a) */
  982. /* 64-bit mode: POP always pops a 64-bit operand. */
  983. if (mode == X86EMUL_MODE_PROT64)
  984. dst.bytes = 8;
  985. if ((rc = ops->read_std(register_address(ctxt->ss_base,
  986. _regs[VCPU_REGS_RSP]),
  987. &dst.val, dst.bytes, ctxt->vcpu)) != 0)
  988. goto done;
  989. register_address_increment(_regs[VCPU_REGS_RSP], dst.bytes);
  990. break;
  991. case 0xa0 ... 0xa1: /* mov */
  992. dst.ptr = (unsigned long *)&_regs[VCPU_REGS_RAX];
  993. dst.val = src.val;
  994. _eip += ad_bytes; /* skip src displacement */
  995. break;
  996. case 0xa2 ... 0xa3: /* mov */
  997. dst.val = (unsigned long)_regs[VCPU_REGS_RAX];
  998. _eip += ad_bytes; /* skip dst displacement */
  999. break;
  1000. case 0xc0 ... 0xc1:
  1001. grp2: /* Grp2 */
  1002. switch (modrm_reg) {
  1003. case 0: /* rol */
  1004. emulate_2op_SrcB("rol", src, dst, _eflags);
  1005. break;
  1006. case 1: /* ror */
  1007. emulate_2op_SrcB("ror", src, dst, _eflags);
  1008. break;
  1009. case 2: /* rcl */
  1010. emulate_2op_SrcB("rcl", src, dst, _eflags);
  1011. break;
  1012. case 3: /* rcr */
  1013. emulate_2op_SrcB("rcr", src, dst, _eflags);
  1014. break;
  1015. case 4: /* sal/shl */
  1016. case 6: /* sal/shl */
  1017. emulate_2op_SrcB("sal", src, dst, _eflags);
  1018. break;
  1019. case 5: /* shr */
  1020. emulate_2op_SrcB("shr", src, dst, _eflags);
  1021. break;
  1022. case 7: /* sar */
  1023. emulate_2op_SrcB("sar", src, dst, _eflags);
  1024. break;
  1025. }
  1026. break;
  1027. case 0xc6 ... 0xc7: /* mov (sole member of Grp11) */
  1028. mov:
  1029. dst.val = src.val;
  1030. break;
  1031. case 0xd0 ... 0xd1: /* Grp2 */
  1032. src.val = 1;
  1033. goto grp2;
  1034. case 0xd2 ... 0xd3: /* Grp2 */
  1035. src.val = _regs[VCPU_REGS_RCX];
  1036. goto grp2;
  1037. case 0xf6 ... 0xf7: /* Grp3 */
  1038. switch (modrm_reg) {
  1039. case 0 ... 1: /* test */
  1040. /*
  1041. * Special case in Grp3: test has an immediate
  1042. * source operand.
  1043. */
  1044. src.type = OP_IMM;
  1045. src.ptr = (unsigned long *)_eip;
  1046. src.bytes = (d & ByteOp) ? 1 : op_bytes;
  1047. if (src.bytes == 8)
  1048. src.bytes = 4;
  1049. switch (src.bytes) {
  1050. case 1:
  1051. src.val = insn_fetch(s8, 1, _eip);
  1052. break;
  1053. case 2:
  1054. src.val = insn_fetch(s16, 2, _eip);
  1055. break;
  1056. case 4:
  1057. src.val = insn_fetch(s32, 4, _eip);
  1058. break;
  1059. }
  1060. goto test;
  1061. case 2: /* not */
  1062. dst.val = ~dst.val;
  1063. break;
  1064. case 3: /* neg */
  1065. emulate_1op("neg", dst, _eflags);
  1066. break;
  1067. default:
  1068. goto cannot_emulate;
  1069. }
  1070. break;
  1071. case 0xfe ... 0xff: /* Grp4/Grp5 */
  1072. switch (modrm_reg) {
  1073. case 0: /* inc */
  1074. emulate_1op("inc", dst, _eflags);
  1075. break;
  1076. case 1: /* dec */
  1077. emulate_1op("dec", dst, _eflags);
  1078. break;
  1079. case 4: /* jmp abs */
  1080. if (b == 0xff)
  1081. _eip = dst.val;
  1082. else
  1083. goto cannot_emulate;
  1084. break;
  1085. case 6: /* push */
  1086. /* 64-bit mode: PUSH always pushes a 64-bit operand. */
  1087. if (mode == X86EMUL_MODE_PROT64) {
  1088. dst.bytes = 8;
  1089. if ((rc = ops->read_std((unsigned long)dst.ptr,
  1090. &dst.val, 8,
  1091. ctxt->vcpu)) != 0)
  1092. goto done;
  1093. }
  1094. register_address_increment(_regs[VCPU_REGS_RSP],
  1095. -dst.bytes);
  1096. if ((rc = ops->write_emulated(
  1097. register_address(ctxt->ss_base,
  1098. _regs[VCPU_REGS_RSP]),
  1099. &dst.val, dst.bytes, ctxt->vcpu)) != 0)
  1100. goto done;
  1101. no_wb = 1;
  1102. break;
  1103. default:
  1104. goto cannot_emulate;
  1105. }
  1106. break;
  1107. }
  1108. writeback:
  1109. if (!no_wb) {
  1110. switch (dst.type) {
  1111. case OP_REG:
  1112. /* The 4-byte case *is* correct: in 64-bit mode we zero-extend. */
  1113. switch (dst.bytes) {
  1114. case 1:
  1115. *(u8 *)dst.ptr = (u8)dst.val;
  1116. break;
  1117. case 2:
  1118. *(u16 *)dst.ptr = (u16)dst.val;
  1119. break;
  1120. case 4:
  1121. *dst.ptr = (u32)dst.val;
  1122. break; /* 64b: zero-ext */
  1123. case 8:
  1124. *dst.ptr = dst.val;
  1125. break;
  1126. }
  1127. break;
  1128. case OP_MEM:
  1129. if (lock_prefix)
  1130. rc = ops->cmpxchg_emulated((unsigned long)dst.
  1131. ptr, &dst.orig_val,
  1132. &dst.val, dst.bytes,
  1133. ctxt->vcpu);
  1134. else
  1135. rc = ops->write_emulated((unsigned long)dst.ptr,
  1136. &dst.val, dst.bytes,
  1137. ctxt->vcpu);
  1138. if (rc != 0)
  1139. goto done;
  1140. default:
  1141. break;
  1142. }
  1143. }
  1144. /* Commit shadow register state. */
  1145. memcpy(ctxt->vcpu->regs, _regs, sizeof _regs);
  1146. ctxt->eflags = _eflags;
  1147. ctxt->vcpu->rip = _eip;
  1148. done:
  1149. return (rc == X86EMUL_UNHANDLEABLE) ? -1 : 0;
  1150. special_insn:
  1151. if (twobyte)
  1152. goto twobyte_special_insn;
  1153. switch(b) {
  1154. case 0x50 ... 0x57: /* push reg */
  1155. if (op_bytes == 2)
  1156. src.val = (u16) _regs[b & 0x7];
  1157. else
  1158. src.val = (u32) _regs[b & 0x7];
  1159. dst.type = OP_MEM;
  1160. dst.bytes = op_bytes;
  1161. dst.val = src.val;
  1162. register_address_increment(_regs[VCPU_REGS_RSP], -op_bytes);
  1163. dst.ptr = (void *) register_address(
  1164. ctxt->ss_base, _regs[VCPU_REGS_RSP]);
  1165. break;
  1166. case 0x58 ... 0x5f: /* pop reg */
  1167. dst.ptr = (unsigned long *)&_regs[b & 0x7];
  1168. pop_instruction:
  1169. if ((rc = ops->read_std(register_address(ctxt->ss_base,
  1170. _regs[VCPU_REGS_RSP]), dst.ptr, op_bytes, ctxt->vcpu))
  1171. != 0)
  1172. goto done;
  1173. register_address_increment(_regs[VCPU_REGS_RSP], op_bytes);
  1174. no_wb = 1; /* Disable writeback. */
  1175. break;
  1176. case 0x6a: /* push imm8 */
  1177. src.val = 0L;
  1178. src.val = insn_fetch(s8, 1, _eip);
  1179. push:
  1180. dst.type = OP_MEM;
  1181. dst.bytes = op_bytes;
  1182. dst.val = src.val;
  1183. register_address_increment(_regs[VCPU_REGS_RSP], -op_bytes);
  1184. dst.ptr = (void *) register_address(ctxt->ss_base,
  1185. _regs[VCPU_REGS_RSP]);
  1186. break;
  1187. case 0x6c: /* insb */
  1188. case 0x6d: /* insw/insd */
  1189. if (kvm_emulate_pio_string(ctxt->vcpu, NULL,
  1190. 1, /* in */
  1191. (d & ByteOp) ? 1 : op_bytes, /* size */
  1192. rep_prefix ?
  1193. address_mask(_regs[VCPU_REGS_RCX]) : 1, /* count */
  1194. (_eflags & EFLG_DF), /* down */
  1195. register_address(ctxt->es_base,
  1196. _regs[VCPU_REGS_RDI]), /* address */
  1197. rep_prefix,
  1198. _regs[VCPU_REGS_RDX] /* port */
  1199. ) == 0)
  1200. return -1;
  1201. return 0;
  1202. case 0x6e: /* outsb */
  1203. case 0x6f: /* outsw/outsd */
  1204. if (kvm_emulate_pio_string(ctxt->vcpu, NULL,
  1205. 0, /* in */
  1206. (d & ByteOp) ? 1 : op_bytes, /* size */
  1207. rep_prefix ?
  1208. address_mask(_regs[VCPU_REGS_RCX]) : 1, /* count */
  1209. (_eflags & EFLG_DF), /* down */
  1210. register_address(override_base ?
  1211. *override_base : ctxt->ds_base,
  1212. _regs[VCPU_REGS_RSI]), /* address */
  1213. rep_prefix,
  1214. _regs[VCPU_REGS_RDX] /* port */
  1215. ) == 0)
  1216. return -1;
  1217. return 0;
  1218. case 0x70 ... 0x7f: /* jcc (short) */ {
  1219. int rel = insn_fetch(s8, 1, _eip);
  1220. if (test_cc(b, _eflags))
  1221. JMP_REL(rel);
  1222. break;
  1223. }
  1224. case 0x9c: /* pushf */
  1225. src.val = (unsigned long) _eflags;
  1226. goto push;
  1227. case 0x9d: /* popf */
  1228. dst.ptr = (unsigned long *) &_eflags;
  1229. goto pop_instruction;
  1230. case 0xc3: /* ret */
  1231. dst.ptr = &_eip;
  1232. goto pop_instruction;
  1233. case 0xf4: /* hlt */
  1234. ctxt->vcpu->halt_request = 1;
  1235. goto done;
  1236. }
  1237. if (rep_prefix) {
  1238. if (_regs[VCPU_REGS_RCX] == 0) {
  1239. ctxt->vcpu->rip = _eip;
  1240. goto done;
  1241. }
  1242. _regs[VCPU_REGS_RCX]--;
  1243. _eip = ctxt->vcpu->rip;
  1244. }
  1245. switch (b) {
  1246. case 0xa4 ... 0xa5: /* movs */
  1247. dst.type = OP_MEM;
  1248. dst.bytes = (d & ByteOp) ? 1 : op_bytes;
  1249. dst.ptr = (unsigned long *)register_address(ctxt->es_base,
  1250. _regs[VCPU_REGS_RDI]);
  1251. if ((rc = ops->read_emulated(register_address(
  1252. override_base ? *override_base : ctxt->ds_base,
  1253. _regs[VCPU_REGS_RSI]), &dst.val, dst.bytes, ctxt->vcpu)) != 0)
  1254. goto done;
  1255. register_address_increment(_regs[VCPU_REGS_RSI],
  1256. (_eflags & EFLG_DF) ? -dst.bytes : dst.bytes);
  1257. register_address_increment(_regs[VCPU_REGS_RDI],
  1258. (_eflags & EFLG_DF) ? -dst.bytes : dst.bytes);
  1259. break;
  1260. case 0xa6 ... 0xa7: /* cmps */
  1261. DPRINTF("Urk! I don't handle CMPS.\n");
  1262. goto cannot_emulate;
  1263. case 0xaa ... 0xab: /* stos */
  1264. dst.type = OP_MEM;
  1265. dst.bytes = (d & ByteOp) ? 1 : op_bytes;
  1266. dst.ptr = (unsigned long *)cr2;
  1267. dst.val = _regs[VCPU_REGS_RAX];
  1268. register_address_increment(_regs[VCPU_REGS_RDI],
  1269. (_eflags & EFLG_DF) ? -dst.bytes : dst.bytes);
  1270. break;
  1271. case 0xac ... 0xad: /* lods */
  1272. dst.type = OP_REG;
  1273. dst.bytes = (d & ByteOp) ? 1 : op_bytes;
  1274. dst.ptr = (unsigned long *)&_regs[VCPU_REGS_RAX];
  1275. if ((rc = ops->read_emulated(cr2, &dst.val, dst.bytes,
  1276. ctxt->vcpu)) != 0)
  1277. goto done;
  1278. register_address_increment(_regs[VCPU_REGS_RSI],
  1279. (_eflags & EFLG_DF) ? -dst.bytes : dst.bytes);
  1280. break;
  1281. case 0xae ... 0xaf: /* scas */
  1282. DPRINTF("Urk! I don't handle SCAS.\n");
  1283. goto cannot_emulate;
  1284. case 0xe8: /* call (near) */ {
  1285. long int rel;
  1286. switch (op_bytes) {
  1287. case 2:
  1288. rel = insn_fetch(s16, 2, _eip);
  1289. break;
  1290. case 4:
  1291. rel = insn_fetch(s32, 4, _eip);
  1292. break;
  1293. case 8:
  1294. rel = insn_fetch(s64, 8, _eip);
  1295. break;
  1296. default:
  1297. DPRINTF("Call: Invalid op_bytes\n");
  1298. goto cannot_emulate;
  1299. }
  1300. src.val = (unsigned long) _eip;
  1301. JMP_REL(rel);
  1302. op_bytes = ad_bytes;
  1303. goto push;
  1304. }
  1305. case 0xe9: /* jmp rel */
  1306. case 0xeb: /* jmp rel short */
  1307. JMP_REL(src.val);
  1308. no_wb = 1; /* Disable writeback. */
  1309. break;
  1310. }
  1311. goto writeback;
  1312. twobyte_insn:
  1313. switch (b) {
  1314. case 0x01: /* lgdt, lidt, lmsw */
  1315. /* Disable writeback. */
  1316. no_wb = 1;
  1317. switch (modrm_reg) {
  1318. u16 size;
  1319. unsigned long address;
  1320. case 2: /* lgdt */
  1321. rc = read_descriptor(ctxt, ops, src.ptr,
  1322. &size, &address, op_bytes);
  1323. if (rc)
  1324. goto done;
  1325. realmode_lgdt(ctxt->vcpu, size, address);
  1326. break;
  1327. case 3: /* lidt */
  1328. rc = read_descriptor(ctxt, ops, src.ptr,
  1329. &size, &address, op_bytes);
  1330. if (rc)
  1331. goto done;
  1332. realmode_lidt(ctxt->vcpu, size, address);
  1333. break;
  1334. case 4: /* smsw */
  1335. if (modrm_mod != 3)
  1336. goto cannot_emulate;
  1337. *(u16 *)&_regs[modrm_rm]
  1338. = realmode_get_cr(ctxt->vcpu, 0);
  1339. break;
  1340. case 6: /* lmsw */
  1341. if (modrm_mod != 3)
  1342. goto cannot_emulate;
  1343. realmode_lmsw(ctxt->vcpu, (u16)modrm_val, &_eflags);
  1344. break;
  1345. case 7: /* invlpg*/
  1346. emulate_invlpg(ctxt->vcpu, cr2);
  1347. break;
  1348. default:
  1349. goto cannot_emulate;
  1350. }
  1351. break;
  1352. case 0x21: /* mov from dr to reg */
  1353. no_wb = 1;
  1354. if (modrm_mod != 3)
  1355. goto cannot_emulate;
  1356. rc = emulator_get_dr(ctxt, modrm_reg, &_regs[modrm_rm]);
  1357. break;
  1358. case 0x23: /* mov from reg to dr */
  1359. no_wb = 1;
  1360. if (modrm_mod != 3)
  1361. goto cannot_emulate;
  1362. rc = emulator_set_dr(ctxt, modrm_reg, _regs[modrm_rm]);
  1363. break;
  1364. case 0x40 ... 0x4f: /* cmov */
  1365. dst.val = dst.orig_val = src.val;
  1366. no_wb = 1;
  1367. /*
  1368. * First, assume we're decoding an even cmov opcode
  1369. * (lsb == 0).
  1370. */
  1371. switch ((b & 15) >> 1) {
  1372. case 0: /* cmovo */
  1373. no_wb = (_eflags & EFLG_OF) ? 0 : 1;
  1374. break;
  1375. case 1: /* cmovb/cmovc/cmovnae */
  1376. no_wb = (_eflags & EFLG_CF) ? 0 : 1;
  1377. break;
  1378. case 2: /* cmovz/cmove */
  1379. no_wb = (_eflags & EFLG_ZF) ? 0 : 1;
  1380. break;
  1381. case 3: /* cmovbe/cmovna */
  1382. no_wb = (_eflags & (EFLG_CF | EFLG_ZF)) ? 0 : 1;
  1383. break;
  1384. case 4: /* cmovs */
  1385. no_wb = (_eflags & EFLG_SF) ? 0 : 1;
  1386. break;
  1387. case 5: /* cmovp/cmovpe */
  1388. no_wb = (_eflags & EFLG_PF) ? 0 : 1;
  1389. break;
  1390. case 7: /* cmovle/cmovng */
  1391. no_wb = (_eflags & EFLG_ZF) ? 0 : 1;
  1392. /* fall through */
  1393. case 6: /* cmovl/cmovnge */
  1394. no_wb &= (!(_eflags & EFLG_SF) !=
  1395. !(_eflags & EFLG_OF)) ? 0 : 1;
  1396. break;
  1397. }
  1398. /* Odd cmov opcodes (lsb == 1) have inverted sense. */
  1399. no_wb ^= b & 1;
  1400. break;
  1401. case 0xa3:
  1402. bt: /* bt */
  1403. src.val &= (dst.bytes << 3) - 1; /* only subword offset */
  1404. emulate_2op_SrcV_nobyte("bt", src, dst, _eflags);
  1405. break;
  1406. case 0xab:
  1407. bts: /* bts */
  1408. src.val &= (dst.bytes << 3) - 1; /* only subword offset */
  1409. emulate_2op_SrcV_nobyte("bts", src, dst, _eflags);
  1410. break;
  1411. case 0xb0 ... 0xb1: /* cmpxchg */
  1412. /*
  1413. * Save real source value, then compare EAX against
  1414. * destination.
  1415. */
  1416. src.orig_val = src.val;
  1417. src.val = _regs[VCPU_REGS_RAX];
  1418. emulate_2op_SrcV("cmp", src, dst, _eflags);
  1419. if (_eflags & EFLG_ZF) {
  1420. /* Success: write back to memory. */
  1421. dst.val = src.orig_val;
  1422. } else {
  1423. /* Failure: write the value we saw to EAX. */
  1424. dst.type = OP_REG;
  1425. dst.ptr = (unsigned long *)&_regs[VCPU_REGS_RAX];
  1426. }
  1427. break;
  1428. case 0xb3:
  1429. btr: /* btr */
  1430. src.val &= (dst.bytes << 3) - 1; /* only subword offset */
  1431. emulate_2op_SrcV_nobyte("btr", src, dst, _eflags);
  1432. break;
  1433. case 0xb6 ... 0xb7: /* movzx */
  1434. dst.bytes = op_bytes;
  1435. dst.val = (d & ByteOp) ? (u8) src.val : (u16) src.val;
  1436. break;
  1437. case 0xba: /* Grp8 */
  1438. switch (modrm_reg & 3) {
  1439. case 0:
  1440. goto bt;
  1441. case 1:
  1442. goto bts;
  1443. case 2:
  1444. goto btr;
  1445. case 3:
  1446. goto btc;
  1447. }
  1448. break;
  1449. case 0xbb:
  1450. btc: /* btc */
  1451. src.val &= (dst.bytes << 3) - 1; /* only subword offset */
  1452. emulate_2op_SrcV_nobyte("btc", src, dst, _eflags);
  1453. break;
  1454. case 0xbe ... 0xbf: /* movsx */
  1455. dst.bytes = op_bytes;
  1456. dst.val = (d & ByteOp) ? (s8) src.val : (s16) src.val;
  1457. break;
  1458. case 0xc3: /* movnti */
  1459. dst.bytes = op_bytes;
  1460. dst.val = (op_bytes == 4) ? (u32) src.val : (u64) src.val;
  1461. break;
  1462. }
  1463. goto writeback;
  1464. twobyte_special_insn:
  1465. /* Disable writeback. */
  1466. no_wb = 1;
  1467. switch (b) {
  1468. case 0x06:
  1469. emulate_clts(ctxt->vcpu);
  1470. break;
  1471. case 0x08: /* invd */
  1472. break;
  1473. case 0x09: /* wbinvd */
  1474. break;
  1475. case 0x0d: /* GrpP (prefetch) */
  1476. case 0x18: /* Grp16 (prefetch/nop) */
  1477. break;
  1478. case 0x20: /* mov cr, reg */
  1479. if (modrm_mod != 3)
  1480. goto cannot_emulate;
  1481. _regs[modrm_rm] = realmode_get_cr(ctxt->vcpu, modrm_reg);
  1482. break;
  1483. case 0x22: /* mov reg, cr */
  1484. if (modrm_mod != 3)
  1485. goto cannot_emulate;
  1486. realmode_set_cr(ctxt->vcpu, modrm_reg, modrm_val, &_eflags);
  1487. break;
  1488. case 0x30:
  1489. /* wrmsr */
  1490. msr_data = (u32)_regs[VCPU_REGS_RAX]
  1491. | ((u64)_regs[VCPU_REGS_RDX] << 32);
  1492. rc = kvm_set_msr(ctxt->vcpu, _regs[VCPU_REGS_RCX], msr_data);
  1493. if (rc) {
  1494. kvm_x86_ops->inject_gp(ctxt->vcpu, 0);
  1495. _eip = ctxt->vcpu->rip;
  1496. }
  1497. rc = X86EMUL_CONTINUE;
  1498. break;
  1499. case 0x32:
  1500. /* rdmsr */
  1501. rc = kvm_get_msr(ctxt->vcpu, _regs[VCPU_REGS_RCX], &msr_data);
  1502. if (rc) {
  1503. kvm_x86_ops->inject_gp(ctxt->vcpu, 0);
  1504. _eip = ctxt->vcpu->rip;
  1505. } else {
  1506. _regs[VCPU_REGS_RAX] = (u32)msr_data;
  1507. _regs[VCPU_REGS_RDX] = msr_data >> 32;
  1508. }
  1509. rc = X86EMUL_CONTINUE;
  1510. break;
  1511. case 0x80 ... 0x8f: /* jnz rel, etc*/ {
  1512. long int rel;
  1513. switch (op_bytes) {
  1514. case 2:
  1515. rel = insn_fetch(s16, 2, _eip);
  1516. break;
  1517. case 4:
  1518. rel = insn_fetch(s32, 4, _eip);
  1519. break;
  1520. case 8:
  1521. rel = insn_fetch(s64, 8, _eip);
  1522. break;
  1523. default:
  1524. DPRINTF("jnz: Invalid op_bytes\n");
  1525. goto cannot_emulate;
  1526. }
  1527. if (test_cc(b, _eflags))
  1528. JMP_REL(rel);
  1529. break;
  1530. }
  1531. case 0xc7: /* Grp9 (cmpxchg8b) */
  1532. {
  1533. u64 old, new;
  1534. if ((rc = ops->read_emulated(cr2, &old, 8, ctxt->vcpu))
  1535. != 0)
  1536. goto done;
  1537. if (((u32) (old >> 0) != (u32) _regs[VCPU_REGS_RAX]) ||
  1538. ((u32) (old >> 32) != (u32) _regs[VCPU_REGS_RDX])) {
  1539. _regs[VCPU_REGS_RAX] = (u32) (old >> 0);
  1540. _regs[VCPU_REGS_RDX] = (u32) (old >> 32);
  1541. _eflags &= ~EFLG_ZF;
  1542. } else {
  1543. new = ((u64)_regs[VCPU_REGS_RCX] << 32)
  1544. | (u32) _regs[VCPU_REGS_RBX];
  1545. if ((rc = ops->cmpxchg_emulated(cr2, &old,
  1546. &new, 8, ctxt->vcpu)) != 0)
  1547. goto done;
  1548. _eflags |= EFLG_ZF;
  1549. }
  1550. break;
  1551. }
  1552. }
  1553. goto writeback;
  1554. cannot_emulate:
  1555. DPRINTF("Cannot emulate %02x\n", b);
  1556. return -1;
  1557. }
  1558. #ifdef __XEN__
  1559. #include <asm/mm.h>
  1560. #include <asm/uaccess.h>
  1561. int
  1562. x86_emulate_read_std(unsigned long addr,
  1563. unsigned long *val,
  1564. unsigned int bytes, struct x86_emulate_ctxt *ctxt)
  1565. {
  1566. unsigned int rc;
  1567. *val = 0;
  1568. if ((rc = copy_from_user((void *)val, (void *)addr, bytes)) != 0) {
  1569. propagate_page_fault(addr + bytes - rc, 0); /* read fault */
  1570. return X86EMUL_PROPAGATE_FAULT;
  1571. }
  1572. return X86EMUL_CONTINUE;
  1573. }
  1574. int
  1575. x86_emulate_write_std(unsigned long addr,
  1576. unsigned long val,
  1577. unsigned int bytes, struct x86_emulate_ctxt *ctxt)
  1578. {
  1579. unsigned int rc;
  1580. if ((rc = copy_to_user((void *)addr, (void *)&val, bytes)) != 0) {
  1581. propagate_page_fault(addr + bytes - rc, PGERR_write_access);
  1582. return X86EMUL_PROPAGATE_FAULT;
  1583. }
  1584. return X86EMUL_CONTINUE;
  1585. }
  1586. #endif