sl82c105.c 9.1 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366
  1. /*
  2. * linux/drivers/ide/pci/sl82c105.c
  3. *
  4. * SL82C105/Winbond 553 IDE driver
  5. *
  6. * Maintainer unknown.
  7. *
  8. * Drive tuning added from Rebel.com's kernel sources
  9. * -- Russell King (15/11/98) linux@arm.linux.org.uk
  10. *
  11. * Merge in Russell's HW workarounds, fix various problems
  12. * with the timing registers setup.
  13. * -- Benjamin Herrenschmidt (01/11/03) benh@kernel.crashing.org
  14. *
  15. * Copyright (C) 2006-2007 MontaVista Software, Inc. <source@mvista.com>
  16. * Copyright (C) 2007 Bartlomiej Zolnierkiewicz
  17. */
  18. #include <linux/types.h>
  19. #include <linux/module.h>
  20. #include <linux/kernel.h>
  21. #include <linux/timer.h>
  22. #include <linux/mm.h>
  23. #include <linux/ioport.h>
  24. #include <linux/interrupt.h>
  25. #include <linux/blkdev.h>
  26. #include <linux/hdreg.h>
  27. #include <linux/pci.h>
  28. #include <linux/ide.h>
  29. #include <asm/io.h>
  30. #include <asm/dma.h>
  31. #undef DEBUG
  32. #ifdef DEBUG
  33. #define DBG(arg) printk arg
  34. #else
  35. #define DBG(fmt,...)
  36. #endif
  37. /*
  38. * SL82C105 PCI config register 0x40 bits.
  39. */
  40. #define CTRL_IDE_IRQB (1 << 30)
  41. #define CTRL_IDE_IRQA (1 << 28)
  42. #define CTRL_LEGIRQ (1 << 11)
  43. #define CTRL_P1F16 (1 << 5)
  44. #define CTRL_P1EN (1 << 4)
  45. #define CTRL_P0F16 (1 << 1)
  46. #define CTRL_P0EN (1 << 0)
  47. /*
  48. * Convert a PIO mode and cycle time to the required on/off times
  49. * for the interface. This has protection against runaway timings.
  50. */
  51. static unsigned int get_pio_timings(ide_drive_t *drive, u8 pio)
  52. {
  53. unsigned int cmd_on, cmd_off;
  54. u8 iordy = 0;
  55. cmd_on = (ide_pio_timings[pio].active_time + 29) / 30;
  56. cmd_off = (ide_pio_cycle_time(drive, pio) - 30 * cmd_on + 29) / 30;
  57. if (cmd_on == 0)
  58. cmd_on = 1;
  59. if (cmd_off == 0)
  60. cmd_off = 1;
  61. if (pio > 2 || ide_dev_has_iordy(drive->id))
  62. iordy = 0x40;
  63. return (cmd_on - 1) << 8 | (cmd_off - 1) | iordy;
  64. }
  65. /*
  66. * Configure the chipset for PIO mode.
  67. */
  68. static void sl82c105_set_pio_mode(ide_drive_t *drive, const u8 pio)
  69. {
  70. struct pci_dev *dev = HWIF(drive)->pci_dev;
  71. int reg = 0x44 + drive->dn * 4;
  72. u16 drv_ctrl;
  73. drv_ctrl = get_pio_timings(drive, pio);
  74. /*
  75. * Store the PIO timings so that we can restore them
  76. * in case DMA will be turned off...
  77. */
  78. drive->drive_data &= 0xffff0000;
  79. drive->drive_data |= drv_ctrl;
  80. pci_write_config_word(dev, reg, drv_ctrl);
  81. pci_read_config_word (dev, reg, &drv_ctrl);
  82. printk(KERN_DEBUG "%s: selected %s (%dns) (%04X)\n", drive->name,
  83. ide_xfer_verbose(pio + XFER_PIO_0),
  84. ide_pio_cycle_time(drive, pio), drv_ctrl);
  85. }
  86. /*
  87. * Configure the chipset for DMA mode.
  88. */
  89. static void sl82c105_set_dma_mode(ide_drive_t *drive, const u8 speed)
  90. {
  91. static u16 mwdma_timings[] = {0x0707, 0x0201, 0x0200};
  92. u16 drv_ctrl;
  93. DBG(("sl82c105_tune_chipset(drive:%s, speed:%s)\n",
  94. drive->name, ide_xfer_verbose(speed)));
  95. drv_ctrl = mwdma_timings[speed - XFER_MW_DMA_0];
  96. /*
  97. * Store the DMA timings so that we can actually program
  98. * them when DMA will be turned on...
  99. */
  100. drive->drive_data &= 0x0000ffff;
  101. drive->drive_data |= (unsigned long)drv_ctrl << 16;
  102. }
  103. /*
  104. * The SL82C105 holds off all IDE interrupts while in DMA mode until
  105. * all DMA activity is completed. Sometimes this causes problems (eg,
  106. * when the drive wants to report an error condition).
  107. *
  108. * 0x7e is a "chip testing" register. Bit 2 resets the DMA controller
  109. * state machine. We need to kick this to work around various bugs.
  110. */
  111. static inline void sl82c105_reset_host(struct pci_dev *dev)
  112. {
  113. u16 val;
  114. pci_read_config_word(dev, 0x7e, &val);
  115. pci_write_config_word(dev, 0x7e, val | (1 << 2));
  116. pci_write_config_word(dev, 0x7e, val & ~(1 << 2));
  117. }
  118. /*
  119. * If we get an IRQ timeout, it might be that the DMA state machine
  120. * got confused. Fix from Todd Inglett. Details from Winbond.
  121. *
  122. * This function is called when the IDE timer expires, the drive
  123. * indicates that it is READY, and we were waiting for DMA to complete.
  124. */
  125. static void sl82c105_dma_lost_irq(ide_drive_t *drive)
  126. {
  127. ide_hwif_t *hwif = HWIF(drive);
  128. struct pci_dev *dev = hwif->pci_dev;
  129. u32 val, mask = hwif->channel ? CTRL_IDE_IRQB : CTRL_IDE_IRQA;
  130. u8 dma_cmd;
  131. printk("sl82c105: lost IRQ, resetting host\n");
  132. /*
  133. * Check the raw interrupt from the drive.
  134. */
  135. pci_read_config_dword(dev, 0x40, &val);
  136. if (val & mask)
  137. printk("sl82c105: drive was requesting IRQ, but host lost it\n");
  138. /*
  139. * Was DMA enabled? If so, disable it - we're resetting the
  140. * host. The IDE layer will be handling the drive for us.
  141. */
  142. dma_cmd = inb(hwif->dma_command);
  143. if (dma_cmd & 1) {
  144. outb(dma_cmd & ~1, hwif->dma_command);
  145. printk("sl82c105: DMA was enabled\n");
  146. }
  147. sl82c105_reset_host(dev);
  148. }
  149. /*
  150. * ATAPI devices can cause the SL82C105 DMA state machine to go gaga.
  151. * Winbond recommend that the DMA state machine is reset prior to
  152. * setting the bus master DMA enable bit.
  153. *
  154. * The generic IDE core will have disabled the BMEN bit before this
  155. * function is called.
  156. */
  157. static void sl82c105_dma_start(ide_drive_t *drive)
  158. {
  159. ide_hwif_t *hwif = HWIF(drive);
  160. struct pci_dev *dev = hwif->pci_dev;
  161. int reg = 0x44 + drive->dn * 4;
  162. DBG(("%s(drive:%s)\n", __FUNCTION__, drive->name));
  163. pci_write_config_word(dev, reg, drive->drive_data >> 16);
  164. sl82c105_reset_host(dev);
  165. ide_dma_start(drive);
  166. }
  167. static void sl82c105_dma_timeout(ide_drive_t *drive)
  168. {
  169. DBG(("sl82c105_dma_timeout(drive:%s)\n", drive->name));
  170. sl82c105_reset_host(HWIF(drive)->pci_dev);
  171. ide_dma_timeout(drive);
  172. }
  173. static int sl82c105_dma_end(ide_drive_t *drive)
  174. {
  175. struct pci_dev *dev = HWIF(drive)->pci_dev;
  176. int reg = 0x44 + drive->dn * 4;
  177. int ret;
  178. DBG(("%s(drive:%s)\n", __FUNCTION__, drive->name));
  179. ret = __ide_dma_end(drive);
  180. pci_write_config_word(dev, reg, drive->drive_data);
  181. return ret;
  182. }
  183. /*
  184. * ATA reset will clear the 16 bits mode in the control
  185. * register, we need to reprogram it
  186. */
  187. static void sl82c105_resetproc(ide_drive_t *drive)
  188. {
  189. struct pci_dev *dev = HWIF(drive)->pci_dev;
  190. u32 val;
  191. DBG(("sl82c105_resetproc(drive:%s)\n", drive->name));
  192. pci_read_config_dword(dev, 0x40, &val);
  193. val |= (CTRL_P1F16 | CTRL_P0F16);
  194. pci_write_config_dword(dev, 0x40, val);
  195. }
  196. /*
  197. * Return the revision of the Winbond bridge
  198. * which this function is part of.
  199. */
  200. static unsigned int sl82c105_bridge_revision(struct pci_dev *dev)
  201. {
  202. struct pci_dev *bridge;
  203. /*
  204. * The bridge should be part of the same device, but function 0.
  205. */
  206. bridge = pci_get_bus_and_slot(dev->bus->number,
  207. PCI_DEVFN(PCI_SLOT(dev->devfn), 0));
  208. if (!bridge)
  209. return -1;
  210. /*
  211. * Make sure it is a Winbond 553 and is an ISA bridge.
  212. */
  213. if (bridge->vendor != PCI_VENDOR_ID_WINBOND ||
  214. bridge->device != PCI_DEVICE_ID_WINBOND_83C553 ||
  215. bridge->class >> 8 != PCI_CLASS_BRIDGE_ISA) {
  216. pci_dev_put(bridge);
  217. return -1;
  218. }
  219. /*
  220. * We need to find function 0's revision, not function 1
  221. */
  222. pci_dev_put(bridge);
  223. return bridge->revision;
  224. }
  225. /*
  226. * Enable the PCI device
  227. *
  228. * --BenH: It's arch fixup code that should enable channels that
  229. * have not been enabled by firmware. I decided we can still enable
  230. * channel 0 here at least, but channel 1 has to be enabled by
  231. * firmware or arch code. We still set both to 16 bits mode.
  232. */
  233. static unsigned int __devinit init_chipset_sl82c105(struct pci_dev *dev, const char *msg)
  234. {
  235. u32 val;
  236. DBG(("init_chipset_sl82c105()\n"));
  237. pci_read_config_dword(dev, 0x40, &val);
  238. val |= CTRL_P0EN | CTRL_P0F16 | CTRL_P1F16;
  239. pci_write_config_dword(dev, 0x40, val);
  240. return dev->irq;
  241. }
  242. /*
  243. * Initialise IDE channel
  244. */
  245. static void __devinit init_hwif_sl82c105(ide_hwif_t *hwif)
  246. {
  247. unsigned int rev;
  248. DBG(("init_hwif_sl82c105(hwif: ide%d)\n", hwif->index));
  249. hwif->set_pio_mode = &sl82c105_set_pio_mode;
  250. hwif->set_dma_mode = &sl82c105_set_dma_mode;
  251. hwif->resetproc = &sl82c105_resetproc;
  252. if (!hwif->dma_base)
  253. return;
  254. rev = sl82c105_bridge_revision(hwif->pci_dev);
  255. if (rev <= 5) {
  256. /*
  257. * Never ever EVER under any circumstances enable
  258. * DMA when the bridge is this old.
  259. */
  260. printk(" %s: Winbond W83C553 bridge revision %d, "
  261. "BM-DMA disabled\n", hwif->name, rev);
  262. return;
  263. }
  264. hwif->mwdma_mask = ATA_MWDMA2;
  265. hwif->dma_lost_irq = &sl82c105_dma_lost_irq;
  266. hwif->dma_start = &sl82c105_dma_start;
  267. hwif->ide_dma_end = &sl82c105_dma_end;
  268. hwif->dma_timeout = &sl82c105_dma_timeout;
  269. if (hwif->mate)
  270. hwif->serialized = hwif->mate->serialized = 1;
  271. }
  272. static const struct ide_port_info sl82c105_chipset __devinitdata = {
  273. .name = "W82C105",
  274. .init_chipset = init_chipset_sl82c105,
  275. .init_hwif = init_hwif_sl82c105,
  276. .enablebits = {{0x40,0x01,0x01}, {0x40,0x10,0x10}},
  277. .host_flags = IDE_HFLAG_IO_32BIT |
  278. IDE_HFLAG_UNMASK_IRQS |
  279. IDE_HFLAG_NO_AUTODMA |
  280. IDE_HFLAG_BOOTABLE,
  281. .pio_mask = ATA_PIO5,
  282. };
  283. static int __devinit sl82c105_init_one(struct pci_dev *dev, const struct pci_device_id *id)
  284. {
  285. return ide_setup_pci_device(dev, &sl82c105_chipset);
  286. }
  287. static const struct pci_device_id sl82c105_pci_tbl[] = {
  288. { PCI_VDEVICE(WINBOND, PCI_DEVICE_ID_WINBOND_82C105), 0 },
  289. { 0, },
  290. };
  291. MODULE_DEVICE_TABLE(pci, sl82c105_pci_tbl);
  292. static struct pci_driver driver = {
  293. .name = "W82C105_IDE",
  294. .id_table = sl82c105_pci_tbl,
  295. .probe = sl82c105_init_one,
  296. };
  297. static int __init sl82c105_ide_init(void)
  298. {
  299. return ide_pci_register_driver(&driver);
  300. }
  301. module_init(sl82c105_ide_init);
  302. MODULE_DESCRIPTION("PCI driver module for W82C105 IDE");
  303. MODULE_LICENSE("GPL");