alim15x3.c 21 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830
  1. /*
  2. * linux/drivers/ide/pci/alim15x3.c Version 0.29 Sep 16 2007
  3. *
  4. * Copyright (C) 1998-2000 Michel Aubry, Maintainer
  5. * Copyright (C) 1998-2000 Andrzej Krzysztofowicz, Maintainer
  6. * Copyright (C) 1999-2000 CJ, cjtsai@ali.com.tw, Maintainer
  7. *
  8. * Copyright (C) 1998-2000 Andre Hedrick (andre@linux-ide.org)
  9. * May be copied or modified under the terms of the GNU General Public License
  10. * Copyright (C) 2002 Alan Cox <alan@redhat.com>
  11. * ALi (now ULi M5228) support by Clear Zhang <Clear.Zhang@ali.com.tw>
  12. * Copyright (C) 2007 MontaVista Software, Inc. <source@mvista.com>
  13. * Copyright (C) 2007 Bartlomiej Zolnierkiewicz <bzolnier@gmail.com>
  14. *
  15. * (U)DMA capable version of ali 1533/1543(C), 1535(D)
  16. *
  17. **********************************************************************
  18. * 9/7/99 --Parts from the above author are included and need to be
  19. * converted into standard interface, once I finish the thought.
  20. *
  21. * Recent changes
  22. * Don't use LBA48 mode on ALi <= 0xC4
  23. * Don't poke 0x79 with a non ALi northbridge
  24. * Don't flip undefined bits on newer chipsets (fix Fujitsu laptop hang)
  25. * Allow UDMA6 on revisions > 0xC4
  26. *
  27. * Documentation
  28. * Chipset documentation available under NDA only
  29. *
  30. */
  31. #include <linux/module.h>
  32. #include <linux/types.h>
  33. #include <linux/kernel.h>
  34. #include <linux/pci.h>
  35. #include <linux/delay.h>
  36. #include <linux/hdreg.h>
  37. #include <linux/ide.h>
  38. #include <linux/init.h>
  39. #include <linux/dmi.h>
  40. #include <asm/io.h>
  41. #define DISPLAY_ALI_TIMINGS
  42. /*
  43. * ALi devices are not plug in. Otherwise these static values would
  44. * need to go. They ought to go away anyway
  45. */
  46. static u8 m5229_revision;
  47. static u8 chip_is_1543c_e;
  48. static struct pci_dev *isa_dev;
  49. #if defined(DISPLAY_ALI_TIMINGS) && defined(CONFIG_IDE_PROC_FS)
  50. #include <linux/stat.h>
  51. #include <linux/proc_fs.h>
  52. static u8 ali_proc = 0;
  53. static struct pci_dev *bmide_dev;
  54. static char *fifo[4] = {
  55. "FIFO Off",
  56. "FIFO On ",
  57. "DMA mode",
  58. "PIO mode" };
  59. static char *udmaT[8] = {
  60. "1.5T",
  61. " 2T",
  62. "2.5T",
  63. " 3T",
  64. "3.5T",
  65. " 4T",
  66. " 6T",
  67. " 8T"
  68. };
  69. static char *channel_status[8] = {
  70. "OK ",
  71. "busy ",
  72. "DRQ ",
  73. "DRQ busy ",
  74. "error ",
  75. "error busy ",
  76. "error DRQ ",
  77. "error DRQ busy"
  78. };
  79. /**
  80. * ali_get_info - generate proc file for ALi IDE
  81. * @buffer: buffer to fill
  82. * @addr: address of user start in buffer
  83. * @offset: offset into 'file'
  84. * @count: buffer count
  85. *
  86. * Walks the Ali devices and outputs summary data on the tuning and
  87. * anything else that will help with debugging
  88. */
  89. static int ali_get_info (char *buffer, char **addr, off_t offset, int count)
  90. {
  91. unsigned long bibma;
  92. u8 reg53h, reg5xh, reg5yh, reg5xh1, reg5yh1, c0, c1, rev, tmp;
  93. char *q, *p = buffer;
  94. /* fetch rev. */
  95. pci_read_config_byte(bmide_dev, 0x08, &rev);
  96. if (rev >= 0xc1) /* M1543C or newer */
  97. udmaT[7] = " ???";
  98. else
  99. fifo[3] = " ??? ";
  100. /* first fetch bibma: */
  101. bibma = pci_resource_start(bmide_dev, 4);
  102. /*
  103. * at that point bibma+0x2 et bibma+0xa are byte
  104. * registers to investigate:
  105. */
  106. c0 = inb(bibma + 0x02);
  107. c1 = inb(bibma + 0x0a);
  108. p += sprintf(p,
  109. "\n Ali M15x3 Chipset.\n");
  110. p += sprintf(p,
  111. " ------------------\n");
  112. pci_read_config_byte(bmide_dev, 0x78, &reg53h);
  113. p += sprintf(p, "PCI Clock: %d.\n", reg53h);
  114. pci_read_config_byte(bmide_dev, 0x53, &reg53h);
  115. p += sprintf(p,
  116. "CD_ROM FIFO:%s, CD_ROM DMA:%s\n",
  117. (reg53h & 0x02) ? "Yes" : "No ",
  118. (reg53h & 0x01) ? "Yes" : "No " );
  119. pci_read_config_byte(bmide_dev, 0x74, &reg53h);
  120. p += sprintf(p,
  121. "FIFO Status: contains %d Words, runs%s%s\n\n",
  122. (reg53h & 0x3f),
  123. (reg53h & 0x40) ? " OVERWR" : "",
  124. (reg53h & 0x80) ? " OVERRD." : "." );
  125. p += sprintf(p,
  126. "-------------------primary channel"
  127. "-------------------secondary channel"
  128. "---------\n\n");
  129. pci_read_config_byte(bmide_dev, 0x09, &reg53h);
  130. p += sprintf(p,
  131. "channel status: %s"
  132. " %s\n",
  133. (reg53h & 0x20) ? "On " : "Off",
  134. (reg53h & 0x10) ? "On " : "Off" );
  135. p += sprintf(p,
  136. "both channels togth: %s"
  137. " %s\n",
  138. (c0&0x80) ? "No " : "Yes",
  139. (c1&0x80) ? "No " : "Yes" );
  140. pci_read_config_byte(bmide_dev, 0x76, &reg53h);
  141. p += sprintf(p,
  142. "Channel state: %s %s\n",
  143. channel_status[reg53h & 0x07],
  144. channel_status[(reg53h & 0x70) >> 4] );
  145. pci_read_config_byte(bmide_dev, 0x58, &reg5xh);
  146. pci_read_config_byte(bmide_dev, 0x5c, &reg5yh);
  147. p += sprintf(p,
  148. "Add. Setup Timing: %dT"
  149. " %dT\n",
  150. (reg5xh & 0x07) ? (reg5xh & 0x07) : 8,
  151. (reg5yh & 0x07) ? (reg5yh & 0x07) : 8 );
  152. pci_read_config_byte(bmide_dev, 0x59, &reg5xh);
  153. pci_read_config_byte(bmide_dev, 0x5d, &reg5yh);
  154. p += sprintf(p,
  155. "Command Act. Count: %dT"
  156. " %dT\n"
  157. "Command Rec. Count: %dT"
  158. " %dT\n\n",
  159. (reg5xh & 0x70) ? ((reg5xh & 0x70) >> 4) : 8,
  160. (reg5yh & 0x70) ? ((reg5yh & 0x70) >> 4) : 8,
  161. (reg5xh & 0x0f) ? (reg5xh & 0x0f) : 16,
  162. (reg5yh & 0x0f) ? (reg5yh & 0x0f) : 16 );
  163. p += sprintf(p,
  164. "----------------drive0-----------drive1"
  165. "------------drive0-----------drive1------\n\n");
  166. p += sprintf(p,
  167. "DMA enabled: %s %s"
  168. " %s %s\n",
  169. (c0&0x20) ? "Yes" : "No ",
  170. (c0&0x40) ? "Yes" : "No ",
  171. (c1&0x20) ? "Yes" : "No ",
  172. (c1&0x40) ? "Yes" : "No " );
  173. pci_read_config_byte(bmide_dev, 0x54, &reg5xh);
  174. pci_read_config_byte(bmide_dev, 0x55, &reg5yh);
  175. q = "FIFO threshold: %2d Words %2d Words"
  176. " %2d Words %2d Words\n";
  177. if (rev < 0xc1) {
  178. if ((rev == 0x20) &&
  179. (pci_read_config_byte(bmide_dev, 0x4f, &tmp), (tmp &= 0x20))) {
  180. p += sprintf(p, q, 8, 8, 8, 8);
  181. } else {
  182. p += sprintf(p, q,
  183. (reg5xh & 0x03) + 12,
  184. ((reg5xh & 0x30)>>4) + 12,
  185. (reg5yh & 0x03) + 12,
  186. ((reg5yh & 0x30)>>4) + 12 );
  187. }
  188. } else {
  189. int t1 = (tmp = (reg5xh & 0x03)) ? (tmp << 3) : 4;
  190. int t2 = (tmp = ((reg5xh & 0x30)>>4)) ? (tmp << 3) : 4;
  191. int t3 = (tmp = (reg5yh & 0x03)) ? (tmp << 3) : 4;
  192. int t4 = (tmp = ((reg5yh & 0x30)>>4)) ? (tmp << 3) : 4;
  193. p += sprintf(p, q, t1, t2, t3, t4);
  194. }
  195. #if 0
  196. p += sprintf(p,
  197. "FIFO threshold: %2d Words %2d Words"
  198. " %2d Words %2d Words\n",
  199. (reg5xh & 0x03) + 12,
  200. ((reg5xh & 0x30)>>4) + 12,
  201. (reg5yh & 0x03) + 12,
  202. ((reg5yh & 0x30)>>4) + 12 );
  203. #endif
  204. p += sprintf(p,
  205. "FIFO mode: %s %s %s %s\n",
  206. fifo[((reg5xh & 0x0c) >> 2)],
  207. fifo[((reg5xh & 0xc0) >> 6)],
  208. fifo[((reg5yh & 0x0c) >> 2)],
  209. fifo[((reg5yh & 0xc0) >> 6)] );
  210. pci_read_config_byte(bmide_dev, 0x5a, &reg5xh);
  211. pci_read_config_byte(bmide_dev, 0x5b, &reg5xh1);
  212. pci_read_config_byte(bmide_dev, 0x5e, &reg5yh);
  213. pci_read_config_byte(bmide_dev, 0x5f, &reg5yh1);
  214. p += sprintf(p,/*
  215. "------------------drive0-----------drive1"
  216. "------------drive0-----------drive1------\n")*/
  217. "Dt RW act. Cnt %2dT %2dT"
  218. " %2dT %2dT\n"
  219. "Dt RW rec. Cnt %2dT %2dT"
  220. " %2dT %2dT\n\n",
  221. (reg5xh & 0x70) ? ((reg5xh & 0x70) >> 4) : 8,
  222. (reg5xh1 & 0x70) ? ((reg5xh1 & 0x70) >> 4) : 8,
  223. (reg5yh & 0x70) ? ((reg5yh & 0x70) >> 4) : 8,
  224. (reg5yh1 & 0x70) ? ((reg5yh1 & 0x70) >> 4) : 8,
  225. (reg5xh & 0x0f) ? (reg5xh & 0x0f) : 16,
  226. (reg5xh1 & 0x0f) ? (reg5xh1 & 0x0f) : 16,
  227. (reg5yh & 0x0f) ? (reg5yh & 0x0f) : 16,
  228. (reg5yh1 & 0x0f) ? (reg5yh1 & 0x0f) : 16 );
  229. p += sprintf(p,
  230. "-----------------------------------UDMA Timings"
  231. "--------------------------------\n\n");
  232. pci_read_config_byte(bmide_dev, 0x56, &reg5xh);
  233. pci_read_config_byte(bmide_dev, 0x57, &reg5yh);
  234. p += sprintf(p,
  235. "UDMA: %s %s"
  236. " %s %s\n"
  237. "UDMA timings: %s %s"
  238. " %s %s\n\n",
  239. (reg5xh & 0x08) ? "OK" : "No",
  240. (reg5xh & 0x80) ? "OK" : "No",
  241. (reg5yh & 0x08) ? "OK" : "No",
  242. (reg5yh & 0x80) ? "OK" : "No",
  243. udmaT[(reg5xh & 0x07)],
  244. udmaT[(reg5xh & 0x70) >> 4],
  245. udmaT[reg5yh & 0x07],
  246. udmaT[(reg5yh & 0x70) >> 4] );
  247. return p-buffer; /* => must be less than 4k! */
  248. }
  249. #endif /* defined(DISPLAY_ALI_TIMINGS) && defined(CONFIG_IDE_PROC_FS) */
  250. /**
  251. * ali_set_pio_mode - set host controller for PIO mode
  252. * @drive: drive
  253. * @pio: PIO mode number
  254. *
  255. * Program the controller for the given PIO mode.
  256. */
  257. static void ali_set_pio_mode(ide_drive_t *drive, const u8 pio)
  258. {
  259. ide_hwif_t *hwif = HWIF(drive);
  260. struct pci_dev *dev = hwif->pci_dev;
  261. int s_time, a_time, c_time;
  262. u8 s_clc, a_clc, r_clc;
  263. unsigned long flags;
  264. int bus_speed = system_bus_clock();
  265. int port = hwif->channel ? 0x5c : 0x58;
  266. int portFIFO = hwif->channel ? 0x55 : 0x54;
  267. u8 cd_dma_fifo = 0;
  268. int unit = drive->select.b.unit & 1;
  269. s_time = ide_pio_timings[pio].setup_time;
  270. a_time = ide_pio_timings[pio].active_time;
  271. if ((s_clc = (s_time * bus_speed + 999) / 1000) >= 8)
  272. s_clc = 0;
  273. if ((a_clc = (a_time * bus_speed + 999) / 1000) >= 8)
  274. a_clc = 0;
  275. c_time = ide_pio_timings[pio].cycle_time;
  276. #if 0
  277. if ((r_clc = ((c_time - s_time - a_time) * bus_speed + 999) / 1000) >= 16)
  278. r_clc = 0;
  279. #endif
  280. if (!(r_clc = (c_time * bus_speed + 999) / 1000 - a_clc - s_clc)) {
  281. r_clc = 1;
  282. } else {
  283. if (r_clc >= 16)
  284. r_clc = 0;
  285. }
  286. local_irq_save(flags);
  287. /*
  288. * PIO mode => ATA FIFO on, ATAPI FIFO off
  289. */
  290. pci_read_config_byte(dev, portFIFO, &cd_dma_fifo);
  291. if (drive->media==ide_disk) {
  292. if (unit) {
  293. pci_write_config_byte(dev, portFIFO, (cd_dma_fifo & 0x0F) | 0x50);
  294. } else {
  295. pci_write_config_byte(dev, portFIFO, (cd_dma_fifo & 0xF0) | 0x05);
  296. }
  297. } else {
  298. if (unit) {
  299. pci_write_config_byte(dev, portFIFO, cd_dma_fifo & 0x0F);
  300. } else {
  301. pci_write_config_byte(dev, portFIFO, cd_dma_fifo & 0xF0);
  302. }
  303. }
  304. pci_write_config_byte(dev, port, s_clc);
  305. pci_write_config_byte(dev, port+drive->select.b.unit+2, (a_clc << 4) | r_clc);
  306. local_irq_restore(flags);
  307. /*
  308. * setup active rec
  309. * { 70, 165, 365 }, PIO Mode 0
  310. * { 50, 125, 208 }, PIO Mode 1
  311. * { 30, 100, 110 }, PIO Mode 2
  312. * { 30, 80, 70 }, PIO Mode 3 with IORDY
  313. * { 25, 70, 25 }, PIO Mode 4 with IORDY ns
  314. * { 20, 50, 30 } PIO Mode 5 with IORDY (nonstandard)
  315. */
  316. }
  317. /**
  318. * ali_udma_filter - compute UDMA mask
  319. * @drive: IDE device
  320. *
  321. * Return available UDMA modes.
  322. *
  323. * The actual rules for the ALi are:
  324. * No UDMA on revisions <= 0x20
  325. * Disk only for revisions < 0xC2
  326. * Not WDC drives for revisions < 0xC2
  327. *
  328. * FIXME: WDC ifdef needs to die
  329. */
  330. static u8 ali_udma_filter(ide_drive_t *drive)
  331. {
  332. if (m5229_revision > 0x20 && m5229_revision < 0xC2) {
  333. if (drive->media != ide_disk)
  334. return 0;
  335. #ifndef CONFIG_WDC_ALI15X3
  336. if (chip_is_1543c_e && strstr(drive->id->model, "WDC "))
  337. return 0;
  338. #endif
  339. }
  340. return drive->hwif->ultra_mask;
  341. }
  342. /**
  343. * ali_set_dma_mode - set host controller for DMA mode
  344. * @drive: drive
  345. * @speed: DMA mode
  346. *
  347. * Configure the hardware for the desired IDE transfer mode.
  348. */
  349. static void ali_set_dma_mode(ide_drive_t *drive, const u8 speed)
  350. {
  351. ide_hwif_t *hwif = HWIF(drive);
  352. struct pci_dev *dev = hwif->pci_dev;
  353. u8 speed1 = speed;
  354. u8 unit = (drive->select.b.unit & 0x01);
  355. u8 tmpbyte = 0x00;
  356. int m5229_udma = (hwif->channel) ? 0x57 : 0x56;
  357. if (speed == XFER_UDMA_6)
  358. speed1 = 0x47;
  359. if (speed < XFER_UDMA_0) {
  360. u8 ultra_enable = (unit) ? 0x7f : 0xf7;
  361. /*
  362. * clear "ultra enable" bit
  363. */
  364. pci_read_config_byte(dev, m5229_udma, &tmpbyte);
  365. tmpbyte &= ultra_enable;
  366. pci_write_config_byte(dev, m5229_udma, tmpbyte);
  367. /*
  368. * FIXME: Oh, my... DMA timings are never set.
  369. */
  370. } else {
  371. pci_read_config_byte(dev, m5229_udma, &tmpbyte);
  372. tmpbyte &= (0x0f << ((1-unit) << 2));
  373. /*
  374. * enable ultra dma and set timing
  375. */
  376. tmpbyte |= ((0x08 | ((4-speed1)&0x07)) << (unit << 2));
  377. pci_write_config_byte(dev, m5229_udma, tmpbyte);
  378. if (speed >= XFER_UDMA_3) {
  379. pci_read_config_byte(dev, 0x4b, &tmpbyte);
  380. tmpbyte |= 1;
  381. pci_write_config_byte(dev, 0x4b, tmpbyte);
  382. }
  383. }
  384. }
  385. /**
  386. * ali15x3_dma_setup - begin a DMA phase
  387. * @drive: target device
  388. *
  389. * Returns 1 if the DMA cannot be performed, zero on success.
  390. */
  391. static int ali15x3_dma_setup(ide_drive_t *drive)
  392. {
  393. if (m5229_revision < 0xC2 && drive->media != ide_disk) {
  394. if (rq_data_dir(drive->hwif->hwgroup->rq))
  395. return 1; /* try PIO instead of DMA */
  396. }
  397. return ide_dma_setup(drive);
  398. }
  399. /**
  400. * init_chipset_ali15x3 - Initialise an ALi IDE controller
  401. * @dev: PCI device
  402. * @name: Name of the controller
  403. *
  404. * This function initializes the ALI IDE controller and where
  405. * appropriate also sets up the 1533 southbridge.
  406. */
  407. static unsigned int __devinit init_chipset_ali15x3 (struct pci_dev *dev, const char *name)
  408. {
  409. unsigned long flags;
  410. u8 tmpbyte;
  411. struct pci_dev *north = pci_get_slot(dev->bus, PCI_DEVFN(0,0));
  412. m5229_revision = dev->revision;
  413. isa_dev = pci_get_device(PCI_VENDOR_ID_AL, PCI_DEVICE_ID_AL_M1533, NULL);
  414. #if defined(DISPLAY_ALI_TIMINGS) && defined(CONFIG_IDE_PROC_FS)
  415. if (!ali_proc) {
  416. ali_proc = 1;
  417. bmide_dev = dev;
  418. ide_pci_create_host_proc("ali", ali_get_info);
  419. }
  420. #endif /* defined(DISPLAY_ALI_TIMINGS) && defined(CONFIG_IDE_PROC_FS) */
  421. local_irq_save(flags);
  422. if (m5229_revision < 0xC2) {
  423. /*
  424. * revision 0x20 (1543-E, 1543-F)
  425. * revision 0xC0, 0xC1 (1543C-C, 1543C-D, 1543C-E)
  426. * clear CD-ROM DMA write bit, m5229, 0x4b, bit 7
  427. */
  428. pci_read_config_byte(dev, 0x4b, &tmpbyte);
  429. /*
  430. * clear bit 7
  431. */
  432. pci_write_config_byte(dev, 0x4b, tmpbyte & 0x7F);
  433. /*
  434. * check m1533, 0x5e, bit 1~4 == 1001 => & 00011110 = 00010010
  435. */
  436. if (m5229_revision >= 0x20 && isa_dev) {
  437. pci_read_config_byte(isa_dev, 0x5e, &tmpbyte);
  438. chip_is_1543c_e = ((tmpbyte & 0x1e) == 0x12) ? 1: 0;
  439. }
  440. goto out;
  441. }
  442. /*
  443. * 1543C-B?, 1535, 1535D, 1553
  444. * Note 1: not all "motherboard" support this detection
  445. * Note 2: if no udma 66 device, the detection may "error".
  446. * but in this case, we will not set the device to
  447. * ultra 66, the detection result is not important
  448. */
  449. /*
  450. * enable "Cable Detection", m5229, 0x4b, bit3
  451. */
  452. pci_read_config_byte(dev, 0x4b, &tmpbyte);
  453. pci_write_config_byte(dev, 0x4b, tmpbyte | 0x08);
  454. /*
  455. * We should only tune the 1533 enable if we are using an ALi
  456. * North bridge. We might have no north found on some zany
  457. * box without a device at 0:0.0. The ALi bridge will be at
  458. * 0:0.0 so if we didn't find one we know what is cooking.
  459. */
  460. if (north && north->vendor != PCI_VENDOR_ID_AL)
  461. goto out;
  462. if (m5229_revision < 0xC5 && isa_dev)
  463. {
  464. /*
  465. * set south-bridge's enable bit, m1533, 0x79
  466. */
  467. pci_read_config_byte(isa_dev, 0x79, &tmpbyte);
  468. if (m5229_revision == 0xC2) {
  469. /*
  470. * 1543C-B0 (m1533, 0x79, bit 2)
  471. */
  472. pci_write_config_byte(isa_dev, 0x79, tmpbyte | 0x04);
  473. } else if (m5229_revision >= 0xC3) {
  474. /*
  475. * 1553/1535 (m1533, 0x79, bit 1)
  476. */
  477. pci_write_config_byte(isa_dev, 0x79, tmpbyte | 0x02);
  478. }
  479. }
  480. out:
  481. /*
  482. * CD_ROM DMA on (m5229, 0x53, bit0)
  483. * Enable this bit even if we want to use PIO.
  484. * PIO FIFO off (m5229, 0x53, bit1)
  485. * The hardware will use 0x54h and 0x55h to control PIO FIFO.
  486. * (Not on later devices it seems)
  487. *
  488. * 0x53 changes meaning on later revs - we must no touch
  489. * bit 1 on them. Need to check if 0x20 is the right break.
  490. */
  491. if (m5229_revision >= 0x20) {
  492. pci_read_config_byte(dev, 0x53, &tmpbyte);
  493. if (m5229_revision <= 0x20)
  494. tmpbyte = (tmpbyte & (~0x02)) | 0x01;
  495. else if (m5229_revision == 0xc7 || m5229_revision == 0xc8)
  496. tmpbyte |= 0x03;
  497. else
  498. tmpbyte |= 0x01;
  499. pci_write_config_byte(dev, 0x53, tmpbyte);
  500. }
  501. pci_dev_put(north);
  502. pci_dev_put(isa_dev);
  503. local_irq_restore(flags);
  504. return 0;
  505. }
  506. /*
  507. * Cable special cases
  508. */
  509. static const struct dmi_system_id cable_dmi_table[] = {
  510. {
  511. .ident = "HP Pavilion N5430",
  512. .matches = {
  513. DMI_MATCH(DMI_BOARD_VENDOR, "Hewlett-Packard"),
  514. DMI_MATCH(DMI_BOARD_VERSION, "OmniBook N32N-736"),
  515. },
  516. },
  517. {
  518. .ident = "Toshiba Satellite S1800-814",
  519. .matches = {
  520. DMI_MATCH(DMI_SYS_VENDOR, "TOSHIBA"),
  521. DMI_MATCH(DMI_PRODUCT_NAME, "S1800-814"),
  522. },
  523. },
  524. { }
  525. };
  526. static int ali_cable_override(struct pci_dev *pdev)
  527. {
  528. /* Fujitsu P2000 */
  529. if (pdev->subsystem_vendor == 0x10CF &&
  530. pdev->subsystem_device == 0x10AF)
  531. return 1;
  532. /* Mitac 8317 (Winbook-A) and relatives */
  533. if (pdev->subsystem_vendor == 0x1071 &&
  534. pdev->subsystem_device == 0x8317)
  535. return 1;
  536. /* Systems by DMI */
  537. if (dmi_check_system(cable_dmi_table))
  538. return 1;
  539. return 0;
  540. }
  541. /**
  542. * ata66_ali15x3 - check for UDMA 66 support
  543. * @hwif: IDE interface
  544. *
  545. * This checks if the controller and the cable are capable
  546. * of UDMA66 transfers. It doesn't check the drives.
  547. * But see note 2 below!
  548. *
  549. * FIXME: frobs bits that are not defined on newer ALi devicea
  550. */
  551. static u8 __devinit ata66_ali15x3(ide_hwif_t *hwif)
  552. {
  553. struct pci_dev *dev = hwif->pci_dev;
  554. unsigned long flags;
  555. u8 cbl = ATA_CBL_PATA40, tmpbyte;
  556. local_irq_save(flags);
  557. if (m5229_revision >= 0xC2) {
  558. /*
  559. * m5229 80-pin cable detection (from Host View)
  560. *
  561. * 0x4a bit0 is 0 => primary channel has 80-pin
  562. * 0x4a bit1 is 0 => secondary channel has 80-pin
  563. *
  564. * Certain laptops use short but suitable cables
  565. * and don't implement the detect logic.
  566. */
  567. if (ali_cable_override(dev))
  568. cbl = ATA_CBL_PATA40_SHORT;
  569. else {
  570. pci_read_config_byte(dev, 0x4a, &tmpbyte);
  571. if ((tmpbyte & (1 << hwif->channel)) == 0)
  572. cbl = ATA_CBL_PATA80;
  573. }
  574. }
  575. local_irq_restore(flags);
  576. return cbl;
  577. }
  578. /**
  579. * init_hwif_common_ali15x3 - Set up ALI IDE hardware
  580. * @hwif: IDE interface
  581. *
  582. * Initialize the IDE structure side of the ALi 15x3 driver.
  583. */
  584. static void __devinit init_hwif_common_ali15x3 (ide_hwif_t *hwif)
  585. {
  586. hwif->set_pio_mode = &ali_set_pio_mode;
  587. hwif->set_dma_mode = &ali_set_dma_mode;
  588. hwif->udma_filter = &ali_udma_filter;
  589. if (hwif->dma_base == 0)
  590. return;
  591. hwif->dma_setup = &ali15x3_dma_setup;
  592. if (hwif->cbl != ATA_CBL_PATA40_SHORT)
  593. hwif->cbl = ata66_ali15x3(hwif);
  594. }
  595. /**
  596. * init_hwif_ali15x3 - Initialize the ALI IDE x86 stuff
  597. * @hwif: interface to configure
  598. *
  599. * Obtain the IRQ tables for an ALi based IDE solution on the PC
  600. * class platforms. This part of the code isn't applicable to the
  601. * Sparc systems
  602. */
  603. static void __devinit init_hwif_ali15x3 (ide_hwif_t *hwif)
  604. {
  605. u8 ideic, inmir;
  606. s8 irq_routing_table[] = { -1, 9, 3, 10, 4, 5, 7, 6,
  607. 1, 11, 0, 12, 0, 14, 0, 15 };
  608. int irq = -1;
  609. if (hwif->pci_dev->device == PCI_DEVICE_ID_AL_M5229)
  610. hwif->irq = hwif->channel ? 15 : 14;
  611. if (isa_dev) {
  612. /*
  613. * read IDE interface control
  614. */
  615. pci_read_config_byte(isa_dev, 0x58, &ideic);
  616. /* bit0, bit1 */
  617. ideic = ideic & 0x03;
  618. /* get IRQ for IDE Controller */
  619. if ((hwif->channel && ideic == 0x03) ||
  620. (!hwif->channel && !ideic)) {
  621. /*
  622. * get SIRQ1 routing table
  623. */
  624. pci_read_config_byte(isa_dev, 0x44, &inmir);
  625. inmir = inmir & 0x0f;
  626. irq = irq_routing_table[inmir];
  627. } else if (hwif->channel && !(ideic & 0x01)) {
  628. /*
  629. * get SIRQ2 routing table
  630. */
  631. pci_read_config_byte(isa_dev, 0x75, &inmir);
  632. inmir = inmir & 0x0f;
  633. irq = irq_routing_table[inmir];
  634. }
  635. if(irq >= 0)
  636. hwif->irq = irq;
  637. }
  638. init_hwif_common_ali15x3(hwif);
  639. }
  640. /**
  641. * init_dma_ali15x3 - set up DMA on ALi15x3
  642. * @hwif: IDE interface
  643. * @dmabase: DMA interface base PCI address
  644. *
  645. * Set up the DMA functionality on the ALi 15x3. For the ALi
  646. * controllers this is generic so we can let the generic code do
  647. * the actual work.
  648. */
  649. static void __devinit init_dma_ali15x3 (ide_hwif_t *hwif, unsigned long dmabase)
  650. {
  651. if (m5229_revision < 0x20)
  652. return;
  653. if (!hwif->channel)
  654. outb(inb(dmabase + 2) & 0x60, dmabase + 2);
  655. ide_setup_dma(hwif, dmabase, 8);
  656. }
  657. static const struct ide_port_info ali15x3_chipset __devinitdata = {
  658. .name = "ALI15X3",
  659. .init_chipset = init_chipset_ali15x3,
  660. .init_hwif = init_hwif_ali15x3,
  661. .init_dma = init_dma_ali15x3,
  662. .host_flags = IDE_HFLAG_BOOTABLE,
  663. .pio_mask = ATA_PIO5,
  664. .swdma_mask = ATA_SWDMA2,
  665. .mwdma_mask = ATA_MWDMA2,
  666. };
  667. /**
  668. * alim15x3_init_one - set up an ALi15x3 IDE controller
  669. * @dev: PCI device to set up
  670. *
  671. * Perform the actual set up for an ALi15x3 that has been found by the
  672. * hot plug layer.
  673. */
  674. static int __devinit alim15x3_init_one(struct pci_dev *dev, const struct pci_device_id *id)
  675. {
  676. static struct pci_device_id ati_rs100[] = {
  677. { PCI_DEVICE(PCI_VENDOR_ID_ATI, PCI_DEVICE_ID_ATI_RS100) },
  678. { },
  679. };
  680. struct ide_port_info d = ali15x3_chipset;
  681. u8 rev = dev->revision;
  682. if (pci_dev_present(ati_rs100))
  683. printk(KERN_WARNING "alim15x3: ATI Radeon IGP Northbridge is not yet fully tested.\n");
  684. /* don't use LBA48 DMA on ALi devices before rev 0xC5 */
  685. if (rev <= 0xC4)
  686. d.host_flags |= IDE_HFLAG_NO_LBA48_DMA;
  687. if (rev >= 0x20) {
  688. if (rev == 0x20)
  689. d.host_flags |= IDE_HFLAG_NO_ATAPI_DMA;
  690. if (rev < 0xC2)
  691. d.udma_mask = ATA_UDMA2;
  692. else if (rev == 0xC2 || rev == 0xC3)
  693. d.udma_mask = ATA_UDMA4;
  694. else if (rev == 0xC4)
  695. d.udma_mask = ATA_UDMA5;
  696. else
  697. d.udma_mask = ATA_UDMA6;
  698. }
  699. #if defined(CONFIG_SPARC64)
  700. d.init_hwif = init_hwif_common_ali15x3;
  701. #endif /* CONFIG_SPARC64 */
  702. return ide_setup_pci_device(dev, &d);
  703. }
  704. static const struct pci_device_id alim15x3_pci_tbl[] = {
  705. { PCI_VDEVICE(AL, PCI_DEVICE_ID_AL_M5229), 0 },
  706. { PCI_VDEVICE(AL, PCI_DEVICE_ID_AL_M5228), 0 },
  707. { 0, },
  708. };
  709. MODULE_DEVICE_TABLE(pci, alim15x3_pci_tbl);
  710. static struct pci_driver driver = {
  711. .name = "ALI15x3_IDE",
  712. .id_table = alim15x3_pci_tbl,
  713. .probe = alim15x3_init_one,
  714. };
  715. static int __init ali15x3_ide_init(void)
  716. {
  717. return ide_pci_register_driver(&driver);
  718. }
  719. module_init(ali15x3_ide_init);
  720. MODULE_AUTHOR("Michael Aubry, Andrzej Krzysztofowicz, CJ, Andre Hedrick, Alan Cox");
  721. MODULE_DESCRIPTION("PCI driver module for ALi 15x3 IDE");
  722. MODULE_LICENSE("GPL");