aec62xx.c 8.9 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319
  1. /*
  2. * linux/drivers/ide/pci/aec62xx.c Version 0.27 Sep 16, 2007
  3. *
  4. * Copyright (C) 1999-2002 Andre Hedrick <andre@linux-ide.org>
  5. * Copyright (C) 2007 MontaVista Software, Inc. <source@mvista.com>
  6. *
  7. */
  8. #include <linux/module.h>
  9. #include <linux/types.h>
  10. #include <linux/pci.h>
  11. #include <linux/delay.h>
  12. #include <linux/hdreg.h>
  13. #include <linux/ide.h>
  14. #include <linux/init.h>
  15. #include <asm/io.h>
  16. struct chipset_bus_clock_list_entry {
  17. u8 xfer_speed;
  18. u8 chipset_settings;
  19. u8 ultra_settings;
  20. };
  21. static const struct chipset_bus_clock_list_entry aec6xxx_33_base [] = {
  22. { XFER_UDMA_6, 0x31, 0x07 },
  23. { XFER_UDMA_5, 0x31, 0x06 },
  24. { XFER_UDMA_4, 0x31, 0x05 },
  25. { XFER_UDMA_3, 0x31, 0x04 },
  26. { XFER_UDMA_2, 0x31, 0x03 },
  27. { XFER_UDMA_1, 0x31, 0x02 },
  28. { XFER_UDMA_0, 0x31, 0x01 },
  29. { XFER_MW_DMA_2, 0x31, 0x00 },
  30. { XFER_MW_DMA_1, 0x31, 0x00 },
  31. { XFER_MW_DMA_0, 0x0a, 0x00 },
  32. { XFER_PIO_4, 0x31, 0x00 },
  33. { XFER_PIO_3, 0x33, 0x00 },
  34. { XFER_PIO_2, 0x08, 0x00 },
  35. { XFER_PIO_1, 0x0a, 0x00 },
  36. { XFER_PIO_0, 0x00, 0x00 },
  37. { 0, 0x00, 0x00 }
  38. };
  39. static const struct chipset_bus_clock_list_entry aec6xxx_34_base [] = {
  40. { XFER_UDMA_6, 0x41, 0x06 },
  41. { XFER_UDMA_5, 0x41, 0x05 },
  42. { XFER_UDMA_4, 0x41, 0x04 },
  43. { XFER_UDMA_3, 0x41, 0x03 },
  44. { XFER_UDMA_2, 0x41, 0x02 },
  45. { XFER_UDMA_1, 0x41, 0x01 },
  46. { XFER_UDMA_0, 0x41, 0x01 },
  47. { XFER_MW_DMA_2, 0x41, 0x00 },
  48. { XFER_MW_DMA_1, 0x42, 0x00 },
  49. { XFER_MW_DMA_0, 0x7a, 0x00 },
  50. { XFER_PIO_4, 0x41, 0x00 },
  51. { XFER_PIO_3, 0x43, 0x00 },
  52. { XFER_PIO_2, 0x78, 0x00 },
  53. { XFER_PIO_1, 0x7a, 0x00 },
  54. { XFER_PIO_0, 0x70, 0x00 },
  55. { 0, 0x00, 0x00 }
  56. };
  57. #define BUSCLOCK(D) \
  58. ((struct chipset_bus_clock_list_entry *) pci_get_drvdata((D)))
  59. /*
  60. * TO DO: active tuning and correction of cards without a bios.
  61. */
  62. static u8 pci_bus_clock_list (u8 speed, struct chipset_bus_clock_list_entry * chipset_table)
  63. {
  64. for ( ; chipset_table->xfer_speed ; chipset_table++)
  65. if (chipset_table->xfer_speed == speed) {
  66. return chipset_table->chipset_settings;
  67. }
  68. return chipset_table->chipset_settings;
  69. }
  70. static u8 pci_bus_clock_list_ultra (u8 speed, struct chipset_bus_clock_list_entry * chipset_table)
  71. {
  72. for ( ; chipset_table->xfer_speed ; chipset_table++)
  73. if (chipset_table->xfer_speed == speed) {
  74. return chipset_table->ultra_settings;
  75. }
  76. return chipset_table->ultra_settings;
  77. }
  78. static void aec6210_set_mode(ide_drive_t *drive, const u8 speed)
  79. {
  80. ide_hwif_t *hwif = HWIF(drive);
  81. struct pci_dev *dev = hwif->pci_dev;
  82. u16 d_conf = 0;
  83. u8 ultra = 0, ultra_conf = 0;
  84. u8 tmp0 = 0, tmp1 = 0, tmp2 = 0;
  85. unsigned long flags;
  86. local_irq_save(flags);
  87. /* 0x40|(2*drive->dn): Active, 0x41|(2*drive->dn): Recovery */
  88. pci_read_config_word(dev, 0x40|(2*drive->dn), &d_conf);
  89. tmp0 = pci_bus_clock_list(speed, BUSCLOCK(dev));
  90. d_conf = ((tmp0 & 0xf0) << 4) | (tmp0 & 0xf);
  91. pci_write_config_word(dev, 0x40|(2*drive->dn), d_conf);
  92. tmp1 = 0x00;
  93. tmp2 = 0x00;
  94. pci_read_config_byte(dev, 0x54, &ultra);
  95. tmp1 = ((0x00 << (2*drive->dn)) | (ultra & ~(3 << (2*drive->dn))));
  96. ultra_conf = pci_bus_clock_list_ultra(speed, BUSCLOCK(dev));
  97. tmp2 = ((ultra_conf << (2*drive->dn)) | (tmp1 & ~(3 << (2*drive->dn))));
  98. pci_write_config_byte(dev, 0x54, tmp2);
  99. local_irq_restore(flags);
  100. }
  101. static void aec6260_set_mode(ide_drive_t *drive, const u8 speed)
  102. {
  103. ide_hwif_t *hwif = HWIF(drive);
  104. struct pci_dev *dev = hwif->pci_dev;
  105. u8 unit = (drive->select.b.unit & 0x01);
  106. u8 tmp1 = 0, tmp2 = 0;
  107. u8 ultra = 0, drive_conf = 0, ultra_conf = 0;
  108. unsigned long flags;
  109. local_irq_save(flags);
  110. /* high 4-bits: Active, low 4-bits: Recovery */
  111. pci_read_config_byte(dev, 0x40|drive->dn, &drive_conf);
  112. drive_conf = pci_bus_clock_list(speed, BUSCLOCK(dev));
  113. pci_write_config_byte(dev, 0x40|drive->dn, drive_conf);
  114. pci_read_config_byte(dev, (0x44|hwif->channel), &ultra);
  115. tmp1 = ((0x00 << (4*unit)) | (ultra & ~(7 << (4*unit))));
  116. ultra_conf = pci_bus_clock_list_ultra(speed, BUSCLOCK(dev));
  117. tmp2 = ((ultra_conf << (4*unit)) | (tmp1 & ~(7 << (4*unit))));
  118. pci_write_config_byte(dev, (0x44|hwif->channel), tmp2);
  119. local_irq_restore(flags);
  120. }
  121. static void aec_set_pio_mode(ide_drive_t *drive, const u8 pio)
  122. {
  123. drive->hwif->set_dma_mode(drive, pio + XFER_PIO_0);
  124. }
  125. static unsigned int __devinit init_chipset_aec62xx(struct pci_dev *dev, const char *name)
  126. {
  127. int bus_speed = system_bus_clock();
  128. if (bus_speed <= 33)
  129. pci_set_drvdata(dev, (void *) aec6xxx_33_base);
  130. else
  131. pci_set_drvdata(dev, (void *) aec6xxx_34_base);
  132. /* These are necessary to get AEC6280 Macintosh cards to work */
  133. if ((dev->device == PCI_DEVICE_ID_ARTOP_ATP865) ||
  134. (dev->device == PCI_DEVICE_ID_ARTOP_ATP865R)) {
  135. u8 reg49h = 0, reg4ah = 0;
  136. /* Clear reset and test bits. */
  137. pci_read_config_byte(dev, 0x49, &reg49h);
  138. pci_write_config_byte(dev, 0x49, reg49h & ~0x30);
  139. /* Enable chip interrupt output. */
  140. pci_read_config_byte(dev, 0x4a, &reg4ah);
  141. pci_write_config_byte(dev, 0x4a, reg4ah & ~0x01);
  142. /* Enable burst mode. */
  143. pci_read_config_byte(dev, 0x4a, &reg4ah);
  144. pci_write_config_byte(dev, 0x4a, reg4ah | 0x80);
  145. }
  146. return dev->irq;
  147. }
  148. static void __devinit init_hwif_aec62xx(ide_hwif_t *hwif)
  149. {
  150. struct pci_dev *dev = hwif->pci_dev;
  151. hwif->set_pio_mode = &aec_set_pio_mode;
  152. if (dev->device == PCI_DEVICE_ID_ARTOP_ATP850UF)
  153. hwif->set_dma_mode = &aec6210_set_mode;
  154. else
  155. hwif->set_dma_mode = &aec6260_set_mode;
  156. if (hwif->dma_base == 0)
  157. return;
  158. if (dev->device == PCI_DEVICE_ID_ARTOP_ATP850UF)
  159. return;
  160. if (hwif->cbl != ATA_CBL_PATA40_SHORT) {
  161. u8 ata66 = 0, mask = hwif->channel ? 0x02 : 0x01;
  162. pci_read_config_byte(hwif->pci_dev, 0x49, &ata66);
  163. hwif->cbl = (ata66 & mask) ? ATA_CBL_PATA40 : ATA_CBL_PATA80;
  164. }
  165. }
  166. static const struct ide_port_info aec62xx_chipsets[] __devinitdata = {
  167. { /* 0 */
  168. .name = "AEC6210",
  169. .init_chipset = init_chipset_aec62xx,
  170. .init_hwif = init_hwif_aec62xx,
  171. .enablebits = {{0x4a,0x02,0x02}, {0x4a,0x04,0x04}},
  172. .host_flags = IDE_HFLAG_SERIALIZE |
  173. IDE_HFLAG_NO_ATAPI_DMA |
  174. IDE_HFLAG_ABUSE_SET_DMA_MODE |
  175. IDE_HFLAG_OFF_BOARD,
  176. .pio_mask = ATA_PIO4,
  177. .mwdma_mask = ATA_MWDMA2,
  178. .udma_mask = ATA_UDMA2,
  179. },{ /* 1 */
  180. .name = "AEC6260",
  181. .init_chipset = init_chipset_aec62xx,
  182. .init_hwif = init_hwif_aec62xx,
  183. .host_flags = IDE_HFLAG_NO_ATAPI_DMA | IDE_HFLAG_NO_AUTODMA |
  184. IDE_HFLAG_ABUSE_SET_DMA_MODE |
  185. IDE_HFLAG_OFF_BOARD,
  186. .pio_mask = ATA_PIO4,
  187. .mwdma_mask = ATA_MWDMA2,
  188. .udma_mask = ATA_UDMA4,
  189. },{ /* 2 */
  190. .name = "AEC6260R",
  191. .init_chipset = init_chipset_aec62xx,
  192. .init_hwif = init_hwif_aec62xx,
  193. .enablebits = {{0x4a,0x02,0x02}, {0x4a,0x04,0x04}},
  194. .host_flags = IDE_HFLAG_NO_ATAPI_DMA |
  195. IDE_HFLAG_ABUSE_SET_DMA_MODE,
  196. .pio_mask = ATA_PIO4,
  197. .mwdma_mask = ATA_MWDMA2,
  198. .udma_mask = ATA_UDMA4,
  199. },{ /* 3 */
  200. .name = "AEC6280",
  201. .init_chipset = init_chipset_aec62xx,
  202. .init_hwif = init_hwif_aec62xx,
  203. .host_flags = IDE_HFLAG_NO_ATAPI_DMA |
  204. IDE_HFLAG_ABUSE_SET_DMA_MODE |
  205. IDE_HFLAG_OFF_BOARD,
  206. .pio_mask = ATA_PIO4,
  207. .mwdma_mask = ATA_MWDMA2,
  208. .udma_mask = ATA_UDMA5,
  209. },{ /* 4 */
  210. .name = "AEC6280R",
  211. .init_chipset = init_chipset_aec62xx,
  212. .init_hwif = init_hwif_aec62xx,
  213. .enablebits = {{0x4a,0x02,0x02}, {0x4a,0x04,0x04}},
  214. .host_flags = IDE_HFLAG_NO_ATAPI_DMA |
  215. IDE_HFLAG_ABUSE_SET_DMA_MODE |
  216. IDE_HFLAG_OFF_BOARD,
  217. .pio_mask = ATA_PIO4,
  218. .mwdma_mask = ATA_MWDMA2,
  219. .udma_mask = ATA_UDMA5,
  220. }
  221. };
  222. /**
  223. * aec62xx_init_one - called when a AEC is found
  224. * @dev: the aec62xx device
  225. * @id: the matching pci id
  226. *
  227. * Called when the PCI registration layer (or the IDE initialization)
  228. * finds a device matching our IDE device tables.
  229. *
  230. * NOTE: since we're going to modify the 'name' field for AEC-6[26]80[R]
  231. * chips, pass a local copy of 'struct ide_port_info' down the call chain.
  232. */
  233. static int __devinit aec62xx_init_one(struct pci_dev *dev, const struct pci_device_id *id)
  234. {
  235. struct ide_port_info d;
  236. u8 idx = id->driver_data;
  237. int err;
  238. err = pci_enable_device(dev);
  239. if (err)
  240. return err;
  241. d = aec62xx_chipsets[idx];
  242. if (idx == 3 || idx == 4) {
  243. unsigned long dma_base = pci_resource_start(dev, 4);
  244. if (inb(dma_base + 2) & 0x10) {
  245. d.name = (idx == 4) ? "AEC6880R" : "AEC6880";
  246. d.udma_mask = ATA_UDMA6;
  247. }
  248. }
  249. err = ide_setup_pci_device(dev, &d);
  250. if (err)
  251. pci_disable_device(dev);
  252. return err;
  253. }
  254. static const struct pci_device_id aec62xx_pci_tbl[] = {
  255. { PCI_VDEVICE(ARTOP, PCI_DEVICE_ID_ARTOP_ATP850UF), 0 },
  256. { PCI_VDEVICE(ARTOP, PCI_DEVICE_ID_ARTOP_ATP860), 1 },
  257. { PCI_VDEVICE(ARTOP, PCI_DEVICE_ID_ARTOP_ATP860R), 2 },
  258. { PCI_VDEVICE(ARTOP, PCI_DEVICE_ID_ARTOP_ATP865), 3 },
  259. { PCI_VDEVICE(ARTOP, PCI_DEVICE_ID_ARTOP_ATP865R), 4 },
  260. { 0, },
  261. };
  262. MODULE_DEVICE_TABLE(pci, aec62xx_pci_tbl);
  263. static struct pci_driver driver = {
  264. .name = "AEC62xx_IDE",
  265. .id_table = aec62xx_pci_tbl,
  266. .probe = aec62xx_init_one,
  267. };
  268. static int __init aec62xx_ide_init(void)
  269. {
  270. return ide_pci_register_driver(&driver);
  271. }
  272. module_init(aec62xx_ide_init);
  273. MODULE_AUTHOR("Andre Hedrick");
  274. MODULE_DESCRIPTION("PCI driver module for ARTOP AEC62xx IDE");
  275. MODULE_LICENSE("GPL");