intel-agp.c 62 KB

12345678910111213141516171819202122232425262728293031323334353637383940414243444546474849505152535455565758596061626364656667686970717273747576777879808182838485868788899091929394959697989910010110210310410510610710810911011111211311411511611711811912012112212312412512612712812913013113213313413513613713813914014114214314414514614714814915015115215315415515615715815916016116216316416516616716816917017117217317417517617717817918018118218318418518618718818919019119219319419519619719819920020120220320420520620720820921021121221321421521621721821922022122222322422522622722822923023123223323423523623723823924024124224324424524624724824925025125225325425525625725825926026126226326426526626726826927027127227327427527627727827928028128228328428528628728828929029129229329429529629729829930030130230330430530630730830931031131231331431531631731831932032132232332432532632732832933033133233333433533633733833934034134234334434534634734834935035135235335435535635735835936036136236336436536636736836937037137237337437537637737837938038138238338438538638738838939039139239339439539639739839940040140240340440540640740840941041141241341441541641741841942042142242342442542642742842943043143243343443543643743843944044144244344444544644744844945045145245345445545645745845946046146246346446546646746846947047147247347447547647747847948048148248348448548648748848949049149249349449549649749849950050150250350450550650750850951051151251351451551651751851952052152252352452552652752852953053153253353453553653753853954054154254354454554654754854955055155255355455555655755855956056156256356456556656756856957057157257357457557657757857958058158258358458558658758858959059159259359459559659759859960060160260360460560660760860961061161261361461561661761861962062162262362462562662762862963063163263363463563663763863964064164264364464564664764864965065165265365465565665765865966066166266366466566666766866967067167267367467567667767867968068168268368468568668768868969069169269369469569669769869970070170270370470570670770870971071171271371471571671771871972072172272372472572672772872973073173273373473573673773873974074174274374474574674774874975075175275375475575675775875976076176276376476576676776876977077177277377477577677777877978078178278378478578678778878979079179279379479579679779879980080180280380480580680780880981081181281381481581681781881982082182282382482582682782882983083183283383483583683783883984084184284384484584684784884985085185285385485585685785885986086186286386486586686786886987087187287387487587687787887988088188288388488588688788888989089189289389489589689789889990090190290390490590690790890991091191291391491591691791891992092192292392492592692792892993093193293393493593693793893994094194294394494594694794894995095195295395495595695795895996096196296396496596696796896997097197297397497597697797897998098198298398498598698798898999099199299399499599699799899910001001100210031004100510061007100810091010101110121013101410151016101710181019102010211022102310241025102610271028102910301031103210331034103510361037103810391040104110421043104410451046104710481049105010511052105310541055105610571058105910601061106210631064106510661067106810691070107110721073107410751076107710781079108010811082108310841085108610871088108910901091109210931094109510961097109810991100110111021103110411051106110711081109111011111112111311141115111611171118111911201121112211231124112511261127112811291130113111321133113411351136113711381139114011411142114311441145114611471148114911501151115211531154115511561157115811591160116111621163116411651166116711681169117011711172117311741175117611771178117911801181118211831184118511861187118811891190119111921193119411951196119711981199120012011202120312041205120612071208120912101211121212131214121512161217121812191220122112221223122412251226122712281229123012311232123312341235123612371238123912401241124212431244124512461247124812491250125112521253125412551256125712581259126012611262126312641265126612671268126912701271127212731274127512761277127812791280128112821283128412851286128712881289129012911292129312941295129612971298129913001301130213031304130513061307130813091310131113121313131413151316131713181319132013211322132313241325132613271328132913301331133213331334133513361337133813391340134113421343134413451346134713481349135013511352135313541355135613571358135913601361136213631364136513661367136813691370137113721373137413751376137713781379138013811382138313841385138613871388138913901391139213931394139513961397139813991400140114021403140414051406140714081409141014111412141314141415141614171418141914201421142214231424142514261427142814291430143114321433143414351436143714381439144014411442144314441445144614471448144914501451145214531454145514561457145814591460146114621463146414651466146714681469147014711472147314741475147614771478147914801481148214831484148514861487148814891490149114921493149414951496149714981499150015011502150315041505150615071508150915101511151215131514151515161517151815191520152115221523152415251526152715281529153015311532153315341535153615371538153915401541154215431544154515461547154815491550155115521553155415551556155715581559156015611562156315641565156615671568156915701571157215731574157515761577157815791580158115821583158415851586158715881589159015911592159315941595159615971598159916001601160216031604160516061607160816091610161116121613161416151616161716181619162016211622162316241625162616271628162916301631163216331634163516361637163816391640164116421643164416451646164716481649165016511652165316541655165616571658165916601661166216631664166516661667166816691670167116721673167416751676167716781679168016811682168316841685168616871688168916901691169216931694169516961697169816991700170117021703170417051706170717081709171017111712171317141715171617171718171917201721172217231724172517261727172817291730173117321733173417351736173717381739174017411742174317441745174617471748174917501751175217531754175517561757175817591760176117621763176417651766176717681769177017711772177317741775177617771778177917801781178217831784178517861787178817891790179117921793179417951796179717981799180018011802180318041805180618071808180918101811181218131814181518161817181818191820182118221823182418251826182718281829183018311832183318341835183618371838183918401841184218431844184518461847184818491850185118521853185418551856185718581859186018611862186318641865186618671868186918701871187218731874187518761877187818791880188118821883188418851886188718881889189018911892189318941895189618971898189919001901190219031904190519061907190819091910191119121913191419151916191719181919192019211922192319241925192619271928192919301931193219331934193519361937193819391940194119421943194419451946194719481949195019511952195319541955195619571958195919601961196219631964196519661967196819691970197119721973197419751976197719781979198019811982198319841985198619871988198919901991199219931994199519961997199819992000200120022003200420052006200720082009201020112012201320142015201620172018201920202021202220232024202520262027202820292030203120322033203420352036203720382039204020412042204320442045204620472048204920502051205220532054205520562057205820592060206120622063206420652066206720682069207020712072207320742075207620772078207920802081208220832084208520862087208820892090209120922093209420952096209720982099210021012102210321042105210621072108210921102111211221132114
  1. /*
  2. * Intel AGPGART routines.
  3. */
  4. #include <linux/module.h>
  5. #include <linux/pci.h>
  6. #include <linux/init.h>
  7. #include <linux/kernel.h>
  8. #include <linux/pagemap.h>
  9. #include <linux/agp_backend.h>
  10. #include "agp.h"
  11. #define PCI_DEVICE_ID_INTEL_E7221_HB 0x2588
  12. #define PCI_DEVICE_ID_INTEL_E7221_IG 0x258a
  13. #define PCI_DEVICE_ID_INTEL_82946GZ_HB 0x2970
  14. #define PCI_DEVICE_ID_INTEL_82946GZ_IG 0x2972
  15. #define PCI_DEVICE_ID_INTEL_82965G_1_HB 0x2980
  16. #define PCI_DEVICE_ID_INTEL_82965G_1_IG 0x2982
  17. #define PCI_DEVICE_ID_INTEL_82965Q_HB 0x2990
  18. #define PCI_DEVICE_ID_INTEL_82965Q_IG 0x2992
  19. #define PCI_DEVICE_ID_INTEL_82965G_HB 0x29A0
  20. #define PCI_DEVICE_ID_INTEL_82965G_IG 0x29A2
  21. #define PCI_DEVICE_ID_INTEL_82965GM_HB 0x2A00
  22. #define PCI_DEVICE_ID_INTEL_82965GM_IG 0x2A02
  23. #define PCI_DEVICE_ID_INTEL_82965GME_HB 0x2A10
  24. #define PCI_DEVICE_ID_INTEL_82965GME_IG 0x2A12
  25. #define PCI_DEVICE_ID_INTEL_82945GME_HB 0x27AC
  26. #define PCI_DEVICE_ID_INTEL_82945GME_IG 0x27AE
  27. #define PCI_DEVICE_ID_INTEL_G33_HB 0x29C0
  28. #define PCI_DEVICE_ID_INTEL_G33_IG 0x29C2
  29. #define PCI_DEVICE_ID_INTEL_Q35_HB 0x29B0
  30. #define PCI_DEVICE_ID_INTEL_Q35_IG 0x29B2
  31. #define PCI_DEVICE_ID_INTEL_Q33_HB 0x29D0
  32. #define PCI_DEVICE_ID_INTEL_Q33_IG 0x29D2
  33. #define IS_I965 (agp_bridge->dev->device == PCI_DEVICE_ID_INTEL_82946GZ_HB || \
  34. agp_bridge->dev->device == PCI_DEVICE_ID_INTEL_82965G_1_HB || \
  35. agp_bridge->dev->device == PCI_DEVICE_ID_INTEL_82965Q_HB || \
  36. agp_bridge->dev->device == PCI_DEVICE_ID_INTEL_82965G_HB || \
  37. agp_bridge->dev->device == PCI_DEVICE_ID_INTEL_82965GM_HB || \
  38. agp_bridge->dev->device == PCI_DEVICE_ID_INTEL_82965GME_HB)
  39. #define IS_G33 (agp_bridge->dev->device == PCI_DEVICE_ID_INTEL_G33_HB || \
  40. agp_bridge->dev->device == PCI_DEVICE_ID_INTEL_Q35_HB || \
  41. agp_bridge->dev->device == PCI_DEVICE_ID_INTEL_Q33_HB)
  42. extern int agp_memory_reserved;
  43. /* Intel 815 register */
  44. #define INTEL_815_APCONT 0x51
  45. #define INTEL_815_ATTBASE_MASK ~0x1FFFFFFF
  46. /* Intel i820 registers */
  47. #define INTEL_I820_RDCR 0x51
  48. #define INTEL_I820_ERRSTS 0xc8
  49. /* Intel i840 registers */
  50. #define INTEL_I840_MCHCFG 0x50
  51. #define INTEL_I840_ERRSTS 0xc8
  52. /* Intel i850 registers */
  53. #define INTEL_I850_MCHCFG 0x50
  54. #define INTEL_I850_ERRSTS 0xc8
  55. /* intel 915G registers */
  56. #define I915_GMADDR 0x18
  57. #define I915_MMADDR 0x10
  58. #define I915_PTEADDR 0x1C
  59. #define I915_GMCH_GMS_STOLEN_48M (0x6 << 4)
  60. #define I915_GMCH_GMS_STOLEN_64M (0x7 << 4)
  61. #define G33_GMCH_GMS_STOLEN_128M (0x8 << 4)
  62. #define G33_GMCH_GMS_STOLEN_256M (0x9 << 4)
  63. /* Intel 965G registers */
  64. #define I965_MSAC 0x62
  65. /* Intel 7505 registers */
  66. #define INTEL_I7505_APSIZE 0x74
  67. #define INTEL_I7505_NCAPID 0x60
  68. #define INTEL_I7505_NISTAT 0x6c
  69. #define INTEL_I7505_ATTBASE 0x78
  70. #define INTEL_I7505_ERRSTS 0x42
  71. #define INTEL_I7505_AGPCTRL 0x70
  72. #define INTEL_I7505_MCHCFG 0x50
  73. static const struct aper_size_info_fixed intel_i810_sizes[] =
  74. {
  75. {64, 16384, 4},
  76. /* The 32M mode still requires a 64k gatt */
  77. {32, 8192, 4}
  78. };
  79. #define AGP_DCACHE_MEMORY 1
  80. #define AGP_PHYS_MEMORY 2
  81. #define INTEL_AGP_CACHED_MEMORY 3
  82. static struct gatt_mask intel_i810_masks[] =
  83. {
  84. {.mask = I810_PTE_VALID, .type = 0},
  85. {.mask = (I810_PTE_VALID | I810_PTE_LOCAL), .type = AGP_DCACHE_MEMORY},
  86. {.mask = I810_PTE_VALID, .type = 0},
  87. {.mask = I810_PTE_VALID | I830_PTE_SYSTEM_CACHED,
  88. .type = INTEL_AGP_CACHED_MEMORY}
  89. };
  90. static struct _intel_private {
  91. struct pci_dev *pcidev; /* device one */
  92. u8 __iomem *registers;
  93. u32 __iomem *gtt; /* I915G */
  94. int num_dcache_entries;
  95. /* gtt_entries is the number of gtt entries that are already mapped
  96. * to stolen memory. Stolen memory is larger than the memory mapped
  97. * through gtt_entries, as it includes some reserved space for the BIOS
  98. * popup and for the GTT.
  99. */
  100. int gtt_entries; /* i830+ */
  101. } intel_private;
  102. static int intel_i810_fetch_size(void)
  103. {
  104. u32 smram_miscc;
  105. struct aper_size_info_fixed *values;
  106. pci_read_config_dword(agp_bridge->dev, I810_SMRAM_MISCC, &smram_miscc);
  107. values = A_SIZE_FIX(agp_bridge->driver->aperture_sizes);
  108. if ((smram_miscc & I810_GMS) == I810_GMS_DISABLE) {
  109. printk(KERN_WARNING PFX "i810 is disabled\n");
  110. return 0;
  111. }
  112. if ((smram_miscc & I810_GFX_MEM_WIN_SIZE) == I810_GFX_MEM_WIN_32M) {
  113. agp_bridge->previous_size =
  114. agp_bridge->current_size = (void *) (values + 1);
  115. agp_bridge->aperture_size_idx = 1;
  116. return values[1].size;
  117. } else {
  118. agp_bridge->previous_size =
  119. agp_bridge->current_size = (void *) (values);
  120. agp_bridge->aperture_size_idx = 0;
  121. return values[0].size;
  122. }
  123. return 0;
  124. }
  125. static int intel_i810_configure(void)
  126. {
  127. struct aper_size_info_fixed *current_size;
  128. u32 temp;
  129. int i;
  130. current_size = A_SIZE_FIX(agp_bridge->current_size);
  131. if (!intel_private.registers) {
  132. pci_read_config_dword(intel_private.pcidev, I810_MMADDR, &temp);
  133. temp &= 0xfff80000;
  134. intel_private.registers = ioremap(temp, 128 * 4096);
  135. if (!intel_private.registers) {
  136. printk(KERN_ERR PFX "Unable to remap memory.\n");
  137. return -ENOMEM;
  138. }
  139. }
  140. if ((readl(intel_private.registers+I810_DRAM_CTL)
  141. & I810_DRAM_ROW_0) == I810_DRAM_ROW_0_SDRAM) {
  142. /* This will need to be dynamically assigned */
  143. printk(KERN_INFO PFX "detected 4MB dedicated video ram.\n");
  144. intel_private.num_dcache_entries = 1024;
  145. }
  146. pci_read_config_dword(intel_private.pcidev, I810_GMADDR, &temp);
  147. agp_bridge->gart_bus_addr = (temp & PCI_BASE_ADDRESS_MEM_MASK);
  148. writel(agp_bridge->gatt_bus_addr | I810_PGETBL_ENABLED, intel_private.registers+I810_PGETBL_CTL);
  149. readl(intel_private.registers+I810_PGETBL_CTL); /* PCI Posting. */
  150. if (agp_bridge->driver->needs_scratch_page) {
  151. for (i = 0; i < current_size->num_entries; i++) {
  152. writel(agp_bridge->scratch_page, intel_private.registers+I810_PTE_BASE+(i*4));
  153. readl(intel_private.registers+I810_PTE_BASE+(i*4)); /* PCI posting. */
  154. }
  155. }
  156. global_cache_flush();
  157. return 0;
  158. }
  159. static void intel_i810_cleanup(void)
  160. {
  161. writel(0, intel_private.registers+I810_PGETBL_CTL);
  162. readl(intel_private.registers); /* PCI Posting. */
  163. iounmap(intel_private.registers);
  164. }
  165. static void intel_i810_tlbflush(struct agp_memory *mem)
  166. {
  167. return;
  168. }
  169. static void intel_i810_agp_enable(struct agp_bridge_data *bridge, u32 mode)
  170. {
  171. return;
  172. }
  173. /* Exists to support ARGB cursors */
  174. static void *i8xx_alloc_pages(void)
  175. {
  176. struct page * page;
  177. page = alloc_pages(GFP_KERNEL | GFP_DMA32, 2);
  178. if (page == NULL)
  179. return NULL;
  180. if (change_page_attr(page, 4, PAGE_KERNEL_NOCACHE) < 0) {
  181. change_page_attr(page, 4, PAGE_KERNEL);
  182. global_flush_tlb();
  183. __free_pages(page, 2);
  184. return NULL;
  185. }
  186. global_flush_tlb();
  187. get_page(page);
  188. atomic_inc(&agp_bridge->current_memory_agp);
  189. return page_address(page);
  190. }
  191. static void i8xx_destroy_pages(void *addr)
  192. {
  193. struct page *page;
  194. if (addr == NULL)
  195. return;
  196. page = virt_to_page(addr);
  197. change_page_attr(page, 4, PAGE_KERNEL);
  198. global_flush_tlb();
  199. put_page(page);
  200. __free_pages(page, 2);
  201. atomic_dec(&agp_bridge->current_memory_agp);
  202. }
  203. static int intel_i830_type_to_mask_type(struct agp_bridge_data *bridge,
  204. int type)
  205. {
  206. if (type < AGP_USER_TYPES)
  207. return type;
  208. else if (type == AGP_USER_CACHED_MEMORY)
  209. return INTEL_AGP_CACHED_MEMORY;
  210. else
  211. return 0;
  212. }
  213. static int intel_i810_insert_entries(struct agp_memory *mem, off_t pg_start,
  214. int type)
  215. {
  216. int i, j, num_entries;
  217. void *temp;
  218. int ret = -EINVAL;
  219. int mask_type;
  220. if (mem->page_count == 0)
  221. goto out;
  222. temp = agp_bridge->current_size;
  223. num_entries = A_SIZE_FIX(temp)->num_entries;
  224. if ((pg_start + mem->page_count) > num_entries)
  225. goto out_err;
  226. for (j = pg_start; j < (pg_start + mem->page_count); j++) {
  227. if (!PGE_EMPTY(agp_bridge, readl(agp_bridge->gatt_table+j))) {
  228. ret = -EBUSY;
  229. goto out_err;
  230. }
  231. }
  232. if (type != mem->type)
  233. goto out_err;
  234. mask_type = agp_bridge->driver->agp_type_to_mask_type(agp_bridge, type);
  235. switch (mask_type) {
  236. case AGP_DCACHE_MEMORY:
  237. if (!mem->is_flushed)
  238. global_cache_flush();
  239. for (i = pg_start; i < (pg_start + mem->page_count); i++) {
  240. writel((i*4096)|I810_PTE_LOCAL|I810_PTE_VALID,
  241. intel_private.registers+I810_PTE_BASE+(i*4));
  242. }
  243. readl(intel_private.registers+I810_PTE_BASE+((i-1)*4));
  244. break;
  245. case AGP_PHYS_MEMORY:
  246. case AGP_NORMAL_MEMORY:
  247. if (!mem->is_flushed)
  248. global_cache_flush();
  249. for (i = 0, j = pg_start; i < mem->page_count; i++, j++) {
  250. writel(agp_bridge->driver->mask_memory(agp_bridge,
  251. mem->memory[i],
  252. mask_type),
  253. intel_private.registers+I810_PTE_BASE+(j*4));
  254. }
  255. readl(intel_private.registers+I810_PTE_BASE+((j-1)*4));
  256. break;
  257. default:
  258. goto out_err;
  259. }
  260. agp_bridge->driver->tlb_flush(mem);
  261. out:
  262. ret = 0;
  263. out_err:
  264. mem->is_flushed = 1;
  265. return ret;
  266. }
  267. static int intel_i810_remove_entries(struct agp_memory *mem, off_t pg_start,
  268. int type)
  269. {
  270. int i;
  271. if (mem->page_count == 0)
  272. return 0;
  273. for (i = pg_start; i < (mem->page_count + pg_start); i++) {
  274. writel(agp_bridge->scratch_page, intel_private.registers+I810_PTE_BASE+(i*4));
  275. }
  276. readl(intel_private.registers+I810_PTE_BASE+((i-1)*4));
  277. agp_bridge->driver->tlb_flush(mem);
  278. return 0;
  279. }
  280. /*
  281. * The i810/i830 requires a physical address to program its mouse
  282. * pointer into hardware.
  283. * However the Xserver still writes to it through the agp aperture.
  284. */
  285. static struct agp_memory *alloc_agpphysmem_i8xx(size_t pg_count, int type)
  286. {
  287. struct agp_memory *new;
  288. void *addr;
  289. switch (pg_count) {
  290. case 1: addr = agp_bridge->driver->agp_alloc_page(agp_bridge);
  291. global_flush_tlb();
  292. break;
  293. case 4:
  294. /* kludge to get 4 physical pages for ARGB cursor */
  295. addr = i8xx_alloc_pages();
  296. break;
  297. default:
  298. return NULL;
  299. }
  300. if (addr == NULL)
  301. return NULL;
  302. new = agp_create_memory(pg_count);
  303. if (new == NULL)
  304. return NULL;
  305. new->memory[0] = virt_to_gart(addr);
  306. if (pg_count == 4) {
  307. /* kludge to get 4 physical pages for ARGB cursor */
  308. new->memory[1] = new->memory[0] + PAGE_SIZE;
  309. new->memory[2] = new->memory[1] + PAGE_SIZE;
  310. new->memory[3] = new->memory[2] + PAGE_SIZE;
  311. }
  312. new->page_count = pg_count;
  313. new->num_scratch_pages = pg_count;
  314. new->type = AGP_PHYS_MEMORY;
  315. new->physical = new->memory[0];
  316. return new;
  317. }
  318. static struct agp_memory *intel_i810_alloc_by_type(size_t pg_count, int type)
  319. {
  320. struct agp_memory *new;
  321. if (type == AGP_DCACHE_MEMORY) {
  322. if (pg_count != intel_private.num_dcache_entries)
  323. return NULL;
  324. new = agp_create_memory(1);
  325. if (new == NULL)
  326. return NULL;
  327. new->type = AGP_DCACHE_MEMORY;
  328. new->page_count = pg_count;
  329. new->num_scratch_pages = 0;
  330. agp_free_page_array(new);
  331. return new;
  332. }
  333. if (type == AGP_PHYS_MEMORY)
  334. return alloc_agpphysmem_i8xx(pg_count, type);
  335. return NULL;
  336. }
  337. static void intel_i810_free_by_type(struct agp_memory *curr)
  338. {
  339. agp_free_key(curr->key);
  340. if (curr->type == AGP_PHYS_MEMORY) {
  341. if (curr->page_count == 4)
  342. i8xx_destroy_pages(gart_to_virt(curr->memory[0]));
  343. else {
  344. agp_bridge->driver->agp_destroy_page(gart_to_virt(curr->memory[0]),
  345. AGP_PAGE_DESTROY_UNMAP);
  346. global_flush_tlb();
  347. agp_bridge->driver->agp_destroy_page(gart_to_virt(curr->memory[0]),
  348. AGP_PAGE_DESTROY_FREE);
  349. }
  350. agp_free_page_array(curr);
  351. }
  352. kfree(curr);
  353. }
  354. static unsigned long intel_i810_mask_memory(struct agp_bridge_data *bridge,
  355. unsigned long addr, int type)
  356. {
  357. /* Type checking must be done elsewhere */
  358. return addr | bridge->driver->masks[type].mask;
  359. }
  360. static struct aper_size_info_fixed intel_i830_sizes[] =
  361. {
  362. {128, 32768, 5},
  363. /* The 64M mode still requires a 128k gatt */
  364. {64, 16384, 5},
  365. {256, 65536, 6},
  366. {512, 131072, 7},
  367. };
  368. static void intel_i830_init_gtt_entries(void)
  369. {
  370. u16 gmch_ctrl;
  371. int gtt_entries;
  372. u8 rdct;
  373. int local = 0;
  374. static const int ddt[4] = { 0, 16, 32, 64 };
  375. int size; /* reserved space (in kb) at the top of stolen memory */
  376. pci_read_config_word(agp_bridge->dev,I830_GMCH_CTRL,&gmch_ctrl);
  377. if (IS_I965) {
  378. u32 pgetbl_ctl;
  379. pgetbl_ctl = readl(intel_private.registers+I810_PGETBL_CTL);
  380. /* The 965 has a field telling us the size of the GTT,
  381. * which may be larger than what is necessary to map the
  382. * aperture.
  383. */
  384. switch (pgetbl_ctl & I965_PGETBL_SIZE_MASK) {
  385. case I965_PGETBL_SIZE_128KB:
  386. size = 128;
  387. break;
  388. case I965_PGETBL_SIZE_256KB:
  389. size = 256;
  390. break;
  391. case I965_PGETBL_SIZE_512KB:
  392. size = 512;
  393. break;
  394. default:
  395. printk(KERN_INFO PFX "Unknown page table size, "
  396. "assuming 512KB\n");
  397. size = 512;
  398. }
  399. size += 4; /* add in BIOS popup space */
  400. } else if (IS_G33) {
  401. /* G33's GTT size defined in gmch_ctrl */
  402. switch (gmch_ctrl & G33_PGETBL_SIZE_MASK) {
  403. case G33_PGETBL_SIZE_1M:
  404. size = 1024;
  405. break;
  406. case G33_PGETBL_SIZE_2M:
  407. size = 2048;
  408. break;
  409. default:
  410. printk(KERN_INFO PFX "Unknown page table size 0x%x, "
  411. "assuming 512KB\n",
  412. (gmch_ctrl & G33_PGETBL_SIZE_MASK));
  413. size = 512;
  414. }
  415. size += 4;
  416. } else {
  417. /* On previous hardware, the GTT size was just what was
  418. * required to map the aperture.
  419. */
  420. size = agp_bridge->driver->fetch_size() + 4;
  421. }
  422. if (agp_bridge->dev->device == PCI_DEVICE_ID_INTEL_82830_HB ||
  423. agp_bridge->dev->device == PCI_DEVICE_ID_INTEL_82845G_HB) {
  424. switch (gmch_ctrl & I830_GMCH_GMS_MASK) {
  425. case I830_GMCH_GMS_STOLEN_512:
  426. gtt_entries = KB(512) - KB(size);
  427. break;
  428. case I830_GMCH_GMS_STOLEN_1024:
  429. gtt_entries = MB(1) - KB(size);
  430. break;
  431. case I830_GMCH_GMS_STOLEN_8192:
  432. gtt_entries = MB(8) - KB(size);
  433. break;
  434. case I830_GMCH_GMS_LOCAL:
  435. rdct = readb(intel_private.registers+I830_RDRAM_CHANNEL_TYPE);
  436. gtt_entries = (I830_RDRAM_ND(rdct) + 1) *
  437. MB(ddt[I830_RDRAM_DDT(rdct)]);
  438. local = 1;
  439. break;
  440. default:
  441. gtt_entries = 0;
  442. break;
  443. }
  444. } else {
  445. switch (gmch_ctrl & I855_GMCH_GMS_MASK) {
  446. case I855_GMCH_GMS_STOLEN_1M:
  447. gtt_entries = MB(1) - KB(size);
  448. break;
  449. case I855_GMCH_GMS_STOLEN_4M:
  450. gtt_entries = MB(4) - KB(size);
  451. break;
  452. case I855_GMCH_GMS_STOLEN_8M:
  453. gtt_entries = MB(8) - KB(size);
  454. break;
  455. case I855_GMCH_GMS_STOLEN_16M:
  456. gtt_entries = MB(16) - KB(size);
  457. break;
  458. case I855_GMCH_GMS_STOLEN_32M:
  459. gtt_entries = MB(32) - KB(size);
  460. break;
  461. case I915_GMCH_GMS_STOLEN_48M:
  462. /* Check it's really I915G */
  463. if (agp_bridge->dev->device == PCI_DEVICE_ID_INTEL_E7221_HB ||
  464. agp_bridge->dev->device == PCI_DEVICE_ID_INTEL_82915G_HB ||
  465. agp_bridge->dev->device == PCI_DEVICE_ID_INTEL_82915GM_HB ||
  466. agp_bridge->dev->device == PCI_DEVICE_ID_INTEL_82945G_HB ||
  467. agp_bridge->dev->device == PCI_DEVICE_ID_INTEL_82945GM_HB ||
  468. agp_bridge->dev->device == PCI_DEVICE_ID_INTEL_82945GME_HB ||
  469. IS_I965 || IS_G33)
  470. gtt_entries = MB(48) - KB(size);
  471. else
  472. gtt_entries = 0;
  473. break;
  474. case I915_GMCH_GMS_STOLEN_64M:
  475. /* Check it's really I915G */
  476. if (agp_bridge->dev->device == PCI_DEVICE_ID_INTEL_E7221_HB ||
  477. agp_bridge->dev->device == PCI_DEVICE_ID_INTEL_82915G_HB ||
  478. agp_bridge->dev->device == PCI_DEVICE_ID_INTEL_82915GM_HB ||
  479. agp_bridge->dev->device == PCI_DEVICE_ID_INTEL_82945G_HB ||
  480. agp_bridge->dev->device == PCI_DEVICE_ID_INTEL_82945GM_HB ||
  481. agp_bridge->dev->device == PCI_DEVICE_ID_INTEL_82945GME_HB ||
  482. IS_I965 || IS_G33)
  483. gtt_entries = MB(64) - KB(size);
  484. else
  485. gtt_entries = 0;
  486. break;
  487. case G33_GMCH_GMS_STOLEN_128M:
  488. if (IS_G33)
  489. gtt_entries = MB(128) - KB(size);
  490. else
  491. gtt_entries = 0;
  492. break;
  493. case G33_GMCH_GMS_STOLEN_256M:
  494. if (IS_G33)
  495. gtt_entries = MB(256) - KB(size);
  496. else
  497. gtt_entries = 0;
  498. break;
  499. default:
  500. gtt_entries = 0;
  501. break;
  502. }
  503. }
  504. if (gtt_entries > 0)
  505. printk(KERN_INFO PFX "Detected %dK %s memory.\n",
  506. gtt_entries / KB(1), local ? "local" : "stolen");
  507. else
  508. printk(KERN_INFO PFX
  509. "No pre-allocated video memory detected.\n");
  510. gtt_entries /= KB(4);
  511. intel_private.gtt_entries = gtt_entries;
  512. }
  513. /* The intel i830 automatically initializes the agp aperture during POST.
  514. * Use the memory already set aside for in the GTT.
  515. */
  516. static int intel_i830_create_gatt_table(struct agp_bridge_data *bridge)
  517. {
  518. int page_order;
  519. struct aper_size_info_fixed *size;
  520. int num_entries;
  521. u32 temp;
  522. size = agp_bridge->current_size;
  523. page_order = size->page_order;
  524. num_entries = size->num_entries;
  525. agp_bridge->gatt_table_real = NULL;
  526. pci_read_config_dword(intel_private.pcidev,I810_MMADDR,&temp);
  527. temp &= 0xfff80000;
  528. intel_private.registers = ioremap(temp,128 * 4096);
  529. if (!intel_private.registers)
  530. return -ENOMEM;
  531. temp = readl(intel_private.registers+I810_PGETBL_CTL) & 0xfffff000;
  532. global_cache_flush(); /* FIXME: ?? */
  533. /* we have to call this as early as possible after the MMIO base address is known */
  534. intel_i830_init_gtt_entries();
  535. agp_bridge->gatt_table = NULL;
  536. agp_bridge->gatt_bus_addr = temp;
  537. return 0;
  538. }
  539. /* Return the gatt table to a sane state. Use the top of stolen
  540. * memory for the GTT.
  541. */
  542. static int intel_i830_free_gatt_table(struct agp_bridge_data *bridge)
  543. {
  544. return 0;
  545. }
  546. static int intel_i830_fetch_size(void)
  547. {
  548. u16 gmch_ctrl;
  549. struct aper_size_info_fixed *values;
  550. values = A_SIZE_FIX(agp_bridge->driver->aperture_sizes);
  551. if (agp_bridge->dev->device != PCI_DEVICE_ID_INTEL_82830_HB &&
  552. agp_bridge->dev->device != PCI_DEVICE_ID_INTEL_82845G_HB) {
  553. /* 855GM/852GM/865G has 128MB aperture size */
  554. agp_bridge->previous_size = agp_bridge->current_size = (void *) values;
  555. agp_bridge->aperture_size_idx = 0;
  556. return values[0].size;
  557. }
  558. pci_read_config_word(agp_bridge->dev,I830_GMCH_CTRL,&gmch_ctrl);
  559. if ((gmch_ctrl & I830_GMCH_MEM_MASK) == I830_GMCH_MEM_128M) {
  560. agp_bridge->previous_size = agp_bridge->current_size = (void *) values;
  561. agp_bridge->aperture_size_idx = 0;
  562. return values[0].size;
  563. } else {
  564. agp_bridge->previous_size = agp_bridge->current_size = (void *) (values + 1);
  565. agp_bridge->aperture_size_idx = 1;
  566. return values[1].size;
  567. }
  568. return 0;
  569. }
  570. static int intel_i830_configure(void)
  571. {
  572. struct aper_size_info_fixed *current_size;
  573. u32 temp;
  574. u16 gmch_ctrl;
  575. int i;
  576. current_size = A_SIZE_FIX(agp_bridge->current_size);
  577. pci_read_config_dword(intel_private.pcidev,I810_GMADDR,&temp);
  578. agp_bridge->gart_bus_addr = (temp & PCI_BASE_ADDRESS_MEM_MASK);
  579. pci_read_config_word(agp_bridge->dev,I830_GMCH_CTRL,&gmch_ctrl);
  580. gmch_ctrl |= I830_GMCH_ENABLED;
  581. pci_write_config_word(agp_bridge->dev,I830_GMCH_CTRL,gmch_ctrl);
  582. writel(agp_bridge->gatt_bus_addr|I810_PGETBL_ENABLED, intel_private.registers+I810_PGETBL_CTL);
  583. readl(intel_private.registers+I810_PGETBL_CTL); /* PCI Posting. */
  584. if (agp_bridge->driver->needs_scratch_page) {
  585. for (i = intel_private.gtt_entries; i < current_size->num_entries; i++) {
  586. writel(agp_bridge->scratch_page, intel_private.registers+I810_PTE_BASE+(i*4));
  587. readl(intel_private.registers+I810_PTE_BASE+(i*4)); /* PCI Posting. */
  588. }
  589. }
  590. global_cache_flush();
  591. return 0;
  592. }
  593. static void intel_i830_cleanup(void)
  594. {
  595. iounmap(intel_private.registers);
  596. }
  597. static int intel_i830_insert_entries(struct agp_memory *mem,off_t pg_start, int type)
  598. {
  599. int i,j,num_entries;
  600. void *temp;
  601. int ret = -EINVAL;
  602. int mask_type;
  603. if (mem->page_count == 0)
  604. goto out;
  605. temp = agp_bridge->current_size;
  606. num_entries = A_SIZE_FIX(temp)->num_entries;
  607. if (pg_start < intel_private.gtt_entries) {
  608. printk (KERN_DEBUG PFX "pg_start == 0x%.8lx,intel_private.gtt_entries == 0x%.8x\n",
  609. pg_start,intel_private.gtt_entries);
  610. printk (KERN_INFO PFX "Trying to insert into local/stolen memory\n");
  611. goto out_err;
  612. }
  613. if ((pg_start + mem->page_count) > num_entries)
  614. goto out_err;
  615. /* The i830 can't check the GTT for entries since its read only,
  616. * depend on the caller to make the correct offset decisions.
  617. */
  618. if (type != mem->type)
  619. goto out_err;
  620. mask_type = agp_bridge->driver->agp_type_to_mask_type(agp_bridge, type);
  621. if (mask_type != 0 && mask_type != AGP_PHYS_MEMORY &&
  622. mask_type != INTEL_AGP_CACHED_MEMORY)
  623. goto out_err;
  624. if (!mem->is_flushed)
  625. global_cache_flush();
  626. for (i = 0, j = pg_start; i < mem->page_count; i++, j++) {
  627. writel(agp_bridge->driver->mask_memory(agp_bridge,
  628. mem->memory[i], mask_type),
  629. intel_private.registers+I810_PTE_BASE+(j*4));
  630. }
  631. readl(intel_private.registers+I810_PTE_BASE+((j-1)*4));
  632. agp_bridge->driver->tlb_flush(mem);
  633. out:
  634. ret = 0;
  635. out_err:
  636. mem->is_flushed = 1;
  637. return ret;
  638. }
  639. static int intel_i830_remove_entries(struct agp_memory *mem,off_t pg_start,
  640. int type)
  641. {
  642. int i;
  643. if (mem->page_count == 0)
  644. return 0;
  645. if (pg_start < intel_private.gtt_entries) {
  646. printk (KERN_INFO PFX "Trying to disable local/stolen memory\n");
  647. return -EINVAL;
  648. }
  649. for (i = pg_start; i < (mem->page_count + pg_start); i++) {
  650. writel(agp_bridge->scratch_page, intel_private.registers+I810_PTE_BASE+(i*4));
  651. }
  652. readl(intel_private.registers+I810_PTE_BASE+((i-1)*4));
  653. agp_bridge->driver->tlb_flush(mem);
  654. return 0;
  655. }
  656. static struct agp_memory *intel_i830_alloc_by_type(size_t pg_count,int type)
  657. {
  658. if (type == AGP_PHYS_MEMORY)
  659. return alloc_agpphysmem_i8xx(pg_count, type);
  660. /* always return NULL for other allocation types for now */
  661. return NULL;
  662. }
  663. static int intel_i915_configure(void)
  664. {
  665. struct aper_size_info_fixed *current_size;
  666. u32 temp;
  667. u16 gmch_ctrl;
  668. int i;
  669. current_size = A_SIZE_FIX(agp_bridge->current_size);
  670. pci_read_config_dword(intel_private.pcidev, I915_GMADDR, &temp);
  671. agp_bridge->gart_bus_addr = (temp & PCI_BASE_ADDRESS_MEM_MASK);
  672. pci_read_config_word(agp_bridge->dev,I830_GMCH_CTRL,&gmch_ctrl);
  673. gmch_ctrl |= I830_GMCH_ENABLED;
  674. pci_write_config_word(agp_bridge->dev,I830_GMCH_CTRL,gmch_ctrl);
  675. writel(agp_bridge->gatt_bus_addr|I810_PGETBL_ENABLED, intel_private.registers+I810_PGETBL_CTL);
  676. readl(intel_private.registers+I810_PGETBL_CTL); /* PCI Posting. */
  677. if (agp_bridge->driver->needs_scratch_page) {
  678. for (i = intel_private.gtt_entries; i < current_size->num_entries; i++) {
  679. writel(agp_bridge->scratch_page, intel_private.gtt+i);
  680. readl(intel_private.gtt+i); /* PCI Posting. */
  681. }
  682. }
  683. global_cache_flush();
  684. return 0;
  685. }
  686. static void intel_i915_cleanup(void)
  687. {
  688. iounmap(intel_private.gtt);
  689. iounmap(intel_private.registers);
  690. }
  691. static int intel_i915_insert_entries(struct agp_memory *mem,off_t pg_start,
  692. int type)
  693. {
  694. int i,j,num_entries;
  695. void *temp;
  696. int ret = -EINVAL;
  697. int mask_type;
  698. if (mem->page_count == 0)
  699. goto out;
  700. temp = agp_bridge->current_size;
  701. num_entries = A_SIZE_FIX(temp)->num_entries;
  702. if (pg_start < intel_private.gtt_entries) {
  703. printk (KERN_DEBUG PFX "pg_start == 0x%.8lx,intel_private.gtt_entries == 0x%.8x\n",
  704. pg_start,intel_private.gtt_entries);
  705. printk (KERN_INFO PFX "Trying to insert into local/stolen memory\n");
  706. goto out_err;
  707. }
  708. if ((pg_start + mem->page_count) > num_entries)
  709. goto out_err;
  710. /* The i915 can't check the GTT for entries since its read only,
  711. * depend on the caller to make the correct offset decisions.
  712. */
  713. if (type != mem->type)
  714. goto out_err;
  715. mask_type = agp_bridge->driver->agp_type_to_mask_type(agp_bridge, type);
  716. if (mask_type != 0 && mask_type != AGP_PHYS_MEMORY &&
  717. mask_type != INTEL_AGP_CACHED_MEMORY)
  718. goto out_err;
  719. if (!mem->is_flushed)
  720. global_cache_flush();
  721. for (i = 0, j = pg_start; i < mem->page_count; i++, j++) {
  722. writel(agp_bridge->driver->mask_memory(agp_bridge,
  723. mem->memory[i], mask_type), intel_private.gtt+j);
  724. }
  725. readl(intel_private.gtt+j-1);
  726. agp_bridge->driver->tlb_flush(mem);
  727. out:
  728. ret = 0;
  729. out_err:
  730. mem->is_flushed = 1;
  731. return ret;
  732. }
  733. static int intel_i915_remove_entries(struct agp_memory *mem,off_t pg_start,
  734. int type)
  735. {
  736. int i;
  737. if (mem->page_count == 0)
  738. return 0;
  739. if (pg_start < intel_private.gtt_entries) {
  740. printk (KERN_INFO PFX "Trying to disable local/stolen memory\n");
  741. return -EINVAL;
  742. }
  743. for (i = pg_start; i < (mem->page_count + pg_start); i++) {
  744. writel(agp_bridge->scratch_page, intel_private.gtt+i);
  745. }
  746. readl(intel_private.gtt+i-1);
  747. agp_bridge->driver->tlb_flush(mem);
  748. return 0;
  749. }
  750. /* Return the aperture size by just checking the resource length. The effect
  751. * described in the spec of the MSAC registers is just changing of the
  752. * resource size.
  753. */
  754. static int intel_i9xx_fetch_size(void)
  755. {
  756. int num_sizes = ARRAY_SIZE(intel_i830_sizes);
  757. int aper_size; /* size in megabytes */
  758. int i;
  759. aper_size = pci_resource_len(intel_private.pcidev, 2) / MB(1);
  760. for (i = 0; i < num_sizes; i++) {
  761. if (aper_size == intel_i830_sizes[i].size) {
  762. agp_bridge->current_size = intel_i830_sizes + i;
  763. agp_bridge->previous_size = agp_bridge->current_size;
  764. return aper_size;
  765. }
  766. }
  767. return 0;
  768. }
  769. /* The intel i915 automatically initializes the agp aperture during POST.
  770. * Use the memory already set aside for in the GTT.
  771. */
  772. static int intel_i915_create_gatt_table(struct agp_bridge_data *bridge)
  773. {
  774. int page_order;
  775. struct aper_size_info_fixed *size;
  776. int num_entries;
  777. u32 temp, temp2;
  778. int gtt_map_size = 256 * 1024;
  779. size = agp_bridge->current_size;
  780. page_order = size->page_order;
  781. num_entries = size->num_entries;
  782. agp_bridge->gatt_table_real = NULL;
  783. pci_read_config_dword(intel_private.pcidev, I915_MMADDR, &temp);
  784. pci_read_config_dword(intel_private.pcidev, I915_PTEADDR,&temp2);
  785. if (IS_G33)
  786. gtt_map_size = 1024 * 1024; /* 1M on G33 */
  787. intel_private.gtt = ioremap(temp2, gtt_map_size);
  788. if (!intel_private.gtt)
  789. return -ENOMEM;
  790. temp &= 0xfff80000;
  791. intel_private.registers = ioremap(temp,128 * 4096);
  792. if (!intel_private.registers) {
  793. iounmap(intel_private.gtt);
  794. return -ENOMEM;
  795. }
  796. temp = readl(intel_private.registers+I810_PGETBL_CTL) & 0xfffff000;
  797. global_cache_flush(); /* FIXME: ? */
  798. /* we have to call this as early as possible after the MMIO base address is known */
  799. intel_i830_init_gtt_entries();
  800. agp_bridge->gatt_table = NULL;
  801. agp_bridge->gatt_bus_addr = temp;
  802. return 0;
  803. }
  804. /*
  805. * The i965 supports 36-bit physical addresses, but to keep
  806. * the format of the GTT the same, the bits that don't fit
  807. * in a 32-bit word are shifted down to bits 4..7.
  808. *
  809. * Gcc is smart enough to notice that "(addr >> 28) & 0xf0"
  810. * is always zero on 32-bit architectures, so no need to make
  811. * this conditional.
  812. */
  813. static unsigned long intel_i965_mask_memory(struct agp_bridge_data *bridge,
  814. unsigned long addr, int type)
  815. {
  816. /* Shift high bits down */
  817. addr |= (addr >> 28) & 0xf0;
  818. /* Type checking must be done elsewhere */
  819. return addr | bridge->driver->masks[type].mask;
  820. }
  821. /* The intel i965 automatically initializes the agp aperture during POST.
  822. * Use the memory already set aside for in the GTT.
  823. */
  824. static int intel_i965_create_gatt_table(struct agp_bridge_data *bridge)
  825. {
  826. int page_order;
  827. struct aper_size_info_fixed *size;
  828. int num_entries;
  829. u32 temp;
  830. size = agp_bridge->current_size;
  831. page_order = size->page_order;
  832. num_entries = size->num_entries;
  833. agp_bridge->gatt_table_real = NULL;
  834. pci_read_config_dword(intel_private.pcidev, I915_MMADDR, &temp);
  835. temp &= 0xfff00000;
  836. intel_private.gtt = ioremap((temp + (512 * 1024)) , 512 * 1024);
  837. if (!intel_private.gtt)
  838. return -ENOMEM;
  839. intel_private.registers = ioremap(temp,128 * 4096);
  840. if (!intel_private.registers) {
  841. iounmap(intel_private.gtt);
  842. return -ENOMEM;
  843. }
  844. temp = readl(intel_private.registers+I810_PGETBL_CTL) & 0xfffff000;
  845. global_cache_flush(); /* FIXME: ? */
  846. /* we have to call this as early as possible after the MMIO base address is known */
  847. intel_i830_init_gtt_entries();
  848. agp_bridge->gatt_table = NULL;
  849. agp_bridge->gatt_bus_addr = temp;
  850. return 0;
  851. }
  852. static int intel_fetch_size(void)
  853. {
  854. int i;
  855. u16 temp;
  856. struct aper_size_info_16 *values;
  857. pci_read_config_word(agp_bridge->dev, INTEL_APSIZE, &temp);
  858. values = A_SIZE_16(agp_bridge->driver->aperture_sizes);
  859. for (i = 0; i < agp_bridge->driver->num_aperture_sizes; i++) {
  860. if (temp == values[i].size_value) {
  861. agp_bridge->previous_size = agp_bridge->current_size = (void *) (values + i);
  862. agp_bridge->aperture_size_idx = i;
  863. return values[i].size;
  864. }
  865. }
  866. return 0;
  867. }
  868. static int __intel_8xx_fetch_size(u8 temp)
  869. {
  870. int i;
  871. struct aper_size_info_8 *values;
  872. values = A_SIZE_8(agp_bridge->driver->aperture_sizes);
  873. for (i = 0; i < agp_bridge->driver->num_aperture_sizes; i++) {
  874. if (temp == values[i].size_value) {
  875. agp_bridge->previous_size =
  876. agp_bridge->current_size = (void *) (values + i);
  877. agp_bridge->aperture_size_idx = i;
  878. return values[i].size;
  879. }
  880. }
  881. return 0;
  882. }
  883. static int intel_8xx_fetch_size(void)
  884. {
  885. u8 temp;
  886. pci_read_config_byte(agp_bridge->dev, INTEL_APSIZE, &temp);
  887. return __intel_8xx_fetch_size(temp);
  888. }
  889. static int intel_815_fetch_size(void)
  890. {
  891. u8 temp;
  892. /* Intel 815 chipsets have a _weird_ APSIZE register with only
  893. * one non-reserved bit, so mask the others out ... */
  894. pci_read_config_byte(agp_bridge->dev, INTEL_APSIZE, &temp);
  895. temp &= (1 << 3);
  896. return __intel_8xx_fetch_size(temp);
  897. }
  898. static void intel_tlbflush(struct agp_memory *mem)
  899. {
  900. pci_write_config_dword(agp_bridge->dev, INTEL_AGPCTRL, 0x2200);
  901. pci_write_config_dword(agp_bridge->dev, INTEL_AGPCTRL, 0x2280);
  902. }
  903. static void intel_8xx_tlbflush(struct agp_memory *mem)
  904. {
  905. u32 temp;
  906. pci_read_config_dword(agp_bridge->dev, INTEL_AGPCTRL, &temp);
  907. pci_write_config_dword(agp_bridge->dev, INTEL_AGPCTRL, temp & ~(1 << 7));
  908. pci_read_config_dword(agp_bridge->dev, INTEL_AGPCTRL, &temp);
  909. pci_write_config_dword(agp_bridge->dev, INTEL_AGPCTRL, temp | (1 << 7));
  910. }
  911. static void intel_cleanup(void)
  912. {
  913. u16 temp;
  914. struct aper_size_info_16 *previous_size;
  915. previous_size = A_SIZE_16(agp_bridge->previous_size);
  916. pci_read_config_word(agp_bridge->dev, INTEL_NBXCFG, &temp);
  917. pci_write_config_word(agp_bridge->dev, INTEL_NBXCFG, temp & ~(1 << 9));
  918. pci_write_config_word(agp_bridge->dev, INTEL_APSIZE, previous_size->size_value);
  919. }
  920. static void intel_8xx_cleanup(void)
  921. {
  922. u16 temp;
  923. struct aper_size_info_8 *previous_size;
  924. previous_size = A_SIZE_8(agp_bridge->previous_size);
  925. pci_read_config_word(agp_bridge->dev, INTEL_NBXCFG, &temp);
  926. pci_write_config_word(agp_bridge->dev, INTEL_NBXCFG, temp & ~(1 << 9));
  927. pci_write_config_byte(agp_bridge->dev, INTEL_APSIZE, previous_size->size_value);
  928. }
  929. static int intel_configure(void)
  930. {
  931. u32 temp;
  932. u16 temp2;
  933. struct aper_size_info_16 *current_size;
  934. current_size = A_SIZE_16(agp_bridge->current_size);
  935. /* aperture size */
  936. pci_write_config_word(agp_bridge->dev, INTEL_APSIZE, current_size->size_value);
  937. /* address to map to */
  938. pci_read_config_dword(agp_bridge->dev, AGP_APBASE, &temp);
  939. agp_bridge->gart_bus_addr = (temp & PCI_BASE_ADDRESS_MEM_MASK);
  940. /* attbase - aperture base */
  941. pci_write_config_dword(agp_bridge->dev, INTEL_ATTBASE, agp_bridge->gatt_bus_addr);
  942. /* agpctrl */
  943. pci_write_config_dword(agp_bridge->dev, INTEL_AGPCTRL, 0x2280);
  944. /* paccfg/nbxcfg */
  945. pci_read_config_word(agp_bridge->dev, INTEL_NBXCFG, &temp2);
  946. pci_write_config_word(agp_bridge->dev, INTEL_NBXCFG,
  947. (temp2 & ~(1 << 10)) | (1 << 9));
  948. /* clear any possible error conditions */
  949. pci_write_config_byte(agp_bridge->dev, INTEL_ERRSTS + 1, 7);
  950. return 0;
  951. }
  952. static int intel_815_configure(void)
  953. {
  954. u32 temp, addr;
  955. u8 temp2;
  956. struct aper_size_info_8 *current_size;
  957. /* attbase - aperture base */
  958. /* the Intel 815 chipset spec. says that bits 29-31 in the
  959. * ATTBASE register are reserved -> try not to write them */
  960. if (agp_bridge->gatt_bus_addr & INTEL_815_ATTBASE_MASK) {
  961. printk (KERN_EMERG PFX "gatt bus addr too high");
  962. return -EINVAL;
  963. }
  964. current_size = A_SIZE_8(agp_bridge->current_size);
  965. /* aperture size */
  966. pci_write_config_byte(agp_bridge->dev, INTEL_APSIZE,
  967. current_size->size_value);
  968. /* address to map to */
  969. pci_read_config_dword(agp_bridge->dev, AGP_APBASE, &temp);
  970. agp_bridge->gart_bus_addr = (temp & PCI_BASE_ADDRESS_MEM_MASK);
  971. pci_read_config_dword(agp_bridge->dev, INTEL_ATTBASE, &addr);
  972. addr &= INTEL_815_ATTBASE_MASK;
  973. addr |= agp_bridge->gatt_bus_addr;
  974. pci_write_config_dword(agp_bridge->dev, INTEL_ATTBASE, addr);
  975. /* agpctrl */
  976. pci_write_config_dword(agp_bridge->dev, INTEL_AGPCTRL, 0x0000);
  977. /* apcont */
  978. pci_read_config_byte(agp_bridge->dev, INTEL_815_APCONT, &temp2);
  979. pci_write_config_byte(agp_bridge->dev, INTEL_815_APCONT, temp2 | (1 << 1));
  980. /* clear any possible error conditions */
  981. /* Oddness : this chipset seems to have no ERRSTS register ! */
  982. return 0;
  983. }
  984. static void intel_820_tlbflush(struct agp_memory *mem)
  985. {
  986. return;
  987. }
  988. static void intel_820_cleanup(void)
  989. {
  990. u8 temp;
  991. struct aper_size_info_8 *previous_size;
  992. previous_size = A_SIZE_8(agp_bridge->previous_size);
  993. pci_read_config_byte(agp_bridge->dev, INTEL_I820_RDCR, &temp);
  994. pci_write_config_byte(agp_bridge->dev, INTEL_I820_RDCR,
  995. temp & ~(1 << 1));
  996. pci_write_config_byte(agp_bridge->dev, INTEL_APSIZE,
  997. previous_size->size_value);
  998. }
  999. static int intel_820_configure(void)
  1000. {
  1001. u32 temp;
  1002. u8 temp2;
  1003. struct aper_size_info_8 *current_size;
  1004. current_size = A_SIZE_8(agp_bridge->current_size);
  1005. /* aperture size */
  1006. pci_write_config_byte(agp_bridge->dev, INTEL_APSIZE, current_size->size_value);
  1007. /* address to map to */
  1008. pci_read_config_dword(agp_bridge->dev, AGP_APBASE, &temp);
  1009. agp_bridge->gart_bus_addr = (temp & PCI_BASE_ADDRESS_MEM_MASK);
  1010. /* attbase - aperture base */
  1011. pci_write_config_dword(agp_bridge->dev, INTEL_ATTBASE, agp_bridge->gatt_bus_addr);
  1012. /* agpctrl */
  1013. pci_write_config_dword(agp_bridge->dev, INTEL_AGPCTRL, 0x0000);
  1014. /* global enable aperture access */
  1015. /* This flag is not accessed through MCHCFG register as in */
  1016. /* i850 chipset. */
  1017. pci_read_config_byte(agp_bridge->dev, INTEL_I820_RDCR, &temp2);
  1018. pci_write_config_byte(agp_bridge->dev, INTEL_I820_RDCR, temp2 | (1 << 1));
  1019. /* clear any possible AGP-related error conditions */
  1020. pci_write_config_word(agp_bridge->dev, INTEL_I820_ERRSTS, 0x001c);
  1021. return 0;
  1022. }
  1023. static int intel_840_configure(void)
  1024. {
  1025. u32 temp;
  1026. u16 temp2;
  1027. struct aper_size_info_8 *current_size;
  1028. current_size = A_SIZE_8(agp_bridge->current_size);
  1029. /* aperture size */
  1030. pci_write_config_byte(agp_bridge->dev, INTEL_APSIZE, current_size->size_value);
  1031. /* address to map to */
  1032. pci_read_config_dword(agp_bridge->dev, AGP_APBASE, &temp);
  1033. agp_bridge->gart_bus_addr = (temp & PCI_BASE_ADDRESS_MEM_MASK);
  1034. /* attbase - aperture base */
  1035. pci_write_config_dword(agp_bridge->dev, INTEL_ATTBASE, agp_bridge->gatt_bus_addr);
  1036. /* agpctrl */
  1037. pci_write_config_dword(agp_bridge->dev, INTEL_AGPCTRL, 0x0000);
  1038. /* mcgcfg */
  1039. pci_read_config_word(agp_bridge->dev, INTEL_I840_MCHCFG, &temp2);
  1040. pci_write_config_word(agp_bridge->dev, INTEL_I840_MCHCFG, temp2 | (1 << 9));
  1041. /* clear any possible error conditions */
  1042. pci_write_config_word(agp_bridge->dev, INTEL_I840_ERRSTS, 0xc000);
  1043. return 0;
  1044. }
  1045. static int intel_845_configure(void)
  1046. {
  1047. u32 temp;
  1048. u8 temp2;
  1049. struct aper_size_info_8 *current_size;
  1050. current_size = A_SIZE_8(agp_bridge->current_size);
  1051. /* aperture size */
  1052. pci_write_config_byte(agp_bridge->dev, INTEL_APSIZE, current_size->size_value);
  1053. if (agp_bridge->apbase_config != 0) {
  1054. pci_write_config_dword(agp_bridge->dev, AGP_APBASE,
  1055. agp_bridge->apbase_config);
  1056. } else {
  1057. /* address to map to */
  1058. pci_read_config_dword(agp_bridge->dev, AGP_APBASE, &temp);
  1059. agp_bridge->gart_bus_addr = (temp & PCI_BASE_ADDRESS_MEM_MASK);
  1060. agp_bridge->apbase_config = temp;
  1061. }
  1062. /* attbase - aperture base */
  1063. pci_write_config_dword(agp_bridge->dev, INTEL_ATTBASE, agp_bridge->gatt_bus_addr);
  1064. /* agpctrl */
  1065. pci_write_config_dword(agp_bridge->dev, INTEL_AGPCTRL, 0x0000);
  1066. /* agpm */
  1067. pci_read_config_byte(agp_bridge->dev, INTEL_I845_AGPM, &temp2);
  1068. pci_write_config_byte(agp_bridge->dev, INTEL_I845_AGPM, temp2 | (1 << 1));
  1069. /* clear any possible error conditions */
  1070. pci_write_config_word(agp_bridge->dev, INTEL_I845_ERRSTS, 0x001c);
  1071. return 0;
  1072. }
  1073. static int intel_850_configure(void)
  1074. {
  1075. u32 temp;
  1076. u16 temp2;
  1077. struct aper_size_info_8 *current_size;
  1078. current_size = A_SIZE_8(agp_bridge->current_size);
  1079. /* aperture size */
  1080. pci_write_config_byte(agp_bridge->dev, INTEL_APSIZE, current_size->size_value);
  1081. /* address to map to */
  1082. pci_read_config_dword(agp_bridge->dev, AGP_APBASE, &temp);
  1083. agp_bridge->gart_bus_addr = (temp & PCI_BASE_ADDRESS_MEM_MASK);
  1084. /* attbase - aperture base */
  1085. pci_write_config_dword(agp_bridge->dev, INTEL_ATTBASE, agp_bridge->gatt_bus_addr);
  1086. /* agpctrl */
  1087. pci_write_config_dword(agp_bridge->dev, INTEL_AGPCTRL, 0x0000);
  1088. /* mcgcfg */
  1089. pci_read_config_word(agp_bridge->dev, INTEL_I850_MCHCFG, &temp2);
  1090. pci_write_config_word(agp_bridge->dev, INTEL_I850_MCHCFG, temp2 | (1 << 9));
  1091. /* clear any possible AGP-related error conditions */
  1092. pci_write_config_word(agp_bridge->dev, INTEL_I850_ERRSTS, 0x001c);
  1093. return 0;
  1094. }
  1095. static int intel_860_configure(void)
  1096. {
  1097. u32 temp;
  1098. u16 temp2;
  1099. struct aper_size_info_8 *current_size;
  1100. current_size = A_SIZE_8(agp_bridge->current_size);
  1101. /* aperture size */
  1102. pci_write_config_byte(agp_bridge->dev, INTEL_APSIZE, current_size->size_value);
  1103. /* address to map to */
  1104. pci_read_config_dword(agp_bridge->dev, AGP_APBASE, &temp);
  1105. agp_bridge->gart_bus_addr = (temp & PCI_BASE_ADDRESS_MEM_MASK);
  1106. /* attbase - aperture base */
  1107. pci_write_config_dword(agp_bridge->dev, INTEL_ATTBASE, agp_bridge->gatt_bus_addr);
  1108. /* agpctrl */
  1109. pci_write_config_dword(agp_bridge->dev, INTEL_AGPCTRL, 0x0000);
  1110. /* mcgcfg */
  1111. pci_read_config_word(agp_bridge->dev, INTEL_I860_MCHCFG, &temp2);
  1112. pci_write_config_word(agp_bridge->dev, INTEL_I860_MCHCFG, temp2 | (1 << 9));
  1113. /* clear any possible AGP-related error conditions */
  1114. pci_write_config_word(agp_bridge->dev, INTEL_I860_ERRSTS, 0xf700);
  1115. return 0;
  1116. }
  1117. static int intel_830mp_configure(void)
  1118. {
  1119. u32 temp;
  1120. u16 temp2;
  1121. struct aper_size_info_8 *current_size;
  1122. current_size = A_SIZE_8(agp_bridge->current_size);
  1123. /* aperture size */
  1124. pci_write_config_byte(agp_bridge->dev, INTEL_APSIZE, current_size->size_value);
  1125. /* address to map to */
  1126. pci_read_config_dword(agp_bridge->dev, AGP_APBASE, &temp);
  1127. agp_bridge->gart_bus_addr = (temp & PCI_BASE_ADDRESS_MEM_MASK);
  1128. /* attbase - aperture base */
  1129. pci_write_config_dword(agp_bridge->dev, INTEL_ATTBASE, agp_bridge->gatt_bus_addr);
  1130. /* agpctrl */
  1131. pci_write_config_dword(agp_bridge->dev, INTEL_AGPCTRL, 0x0000);
  1132. /* gmch */
  1133. pci_read_config_word(agp_bridge->dev, INTEL_NBXCFG, &temp2);
  1134. pci_write_config_word(agp_bridge->dev, INTEL_NBXCFG, temp2 | (1 << 9));
  1135. /* clear any possible AGP-related error conditions */
  1136. pci_write_config_word(agp_bridge->dev, INTEL_I830_ERRSTS, 0x1c);
  1137. return 0;
  1138. }
  1139. static int intel_7505_configure(void)
  1140. {
  1141. u32 temp;
  1142. u16 temp2;
  1143. struct aper_size_info_8 *current_size;
  1144. current_size = A_SIZE_8(agp_bridge->current_size);
  1145. /* aperture size */
  1146. pci_write_config_byte(agp_bridge->dev, INTEL_APSIZE, current_size->size_value);
  1147. /* address to map to */
  1148. pci_read_config_dword(agp_bridge->dev, AGP_APBASE, &temp);
  1149. agp_bridge->gart_bus_addr = (temp & PCI_BASE_ADDRESS_MEM_MASK);
  1150. /* attbase - aperture base */
  1151. pci_write_config_dword(agp_bridge->dev, INTEL_ATTBASE, agp_bridge->gatt_bus_addr);
  1152. /* agpctrl */
  1153. pci_write_config_dword(agp_bridge->dev, INTEL_AGPCTRL, 0x0000);
  1154. /* mchcfg */
  1155. pci_read_config_word(agp_bridge->dev, INTEL_I7505_MCHCFG, &temp2);
  1156. pci_write_config_word(agp_bridge->dev, INTEL_I7505_MCHCFG, temp2 | (1 << 9));
  1157. return 0;
  1158. }
  1159. /* Setup function */
  1160. static const struct gatt_mask intel_generic_masks[] =
  1161. {
  1162. {.mask = 0x00000017, .type = 0}
  1163. };
  1164. static const struct aper_size_info_8 intel_815_sizes[2] =
  1165. {
  1166. {64, 16384, 4, 0},
  1167. {32, 8192, 3, 8},
  1168. };
  1169. static const struct aper_size_info_8 intel_8xx_sizes[7] =
  1170. {
  1171. {256, 65536, 6, 0},
  1172. {128, 32768, 5, 32},
  1173. {64, 16384, 4, 48},
  1174. {32, 8192, 3, 56},
  1175. {16, 4096, 2, 60},
  1176. {8, 2048, 1, 62},
  1177. {4, 1024, 0, 63}
  1178. };
  1179. static const struct aper_size_info_16 intel_generic_sizes[7] =
  1180. {
  1181. {256, 65536, 6, 0},
  1182. {128, 32768, 5, 32},
  1183. {64, 16384, 4, 48},
  1184. {32, 8192, 3, 56},
  1185. {16, 4096, 2, 60},
  1186. {8, 2048, 1, 62},
  1187. {4, 1024, 0, 63}
  1188. };
  1189. static const struct aper_size_info_8 intel_830mp_sizes[4] =
  1190. {
  1191. {256, 65536, 6, 0},
  1192. {128, 32768, 5, 32},
  1193. {64, 16384, 4, 48},
  1194. {32, 8192, 3, 56}
  1195. };
  1196. static const struct agp_bridge_driver intel_generic_driver = {
  1197. .owner = THIS_MODULE,
  1198. .aperture_sizes = intel_generic_sizes,
  1199. .size_type = U16_APER_SIZE,
  1200. .num_aperture_sizes = 7,
  1201. .configure = intel_configure,
  1202. .fetch_size = intel_fetch_size,
  1203. .cleanup = intel_cleanup,
  1204. .tlb_flush = intel_tlbflush,
  1205. .mask_memory = agp_generic_mask_memory,
  1206. .masks = intel_generic_masks,
  1207. .agp_enable = agp_generic_enable,
  1208. .cache_flush = global_cache_flush,
  1209. .create_gatt_table = agp_generic_create_gatt_table,
  1210. .free_gatt_table = agp_generic_free_gatt_table,
  1211. .insert_memory = agp_generic_insert_memory,
  1212. .remove_memory = agp_generic_remove_memory,
  1213. .alloc_by_type = agp_generic_alloc_by_type,
  1214. .free_by_type = agp_generic_free_by_type,
  1215. .agp_alloc_page = agp_generic_alloc_page,
  1216. .agp_destroy_page = agp_generic_destroy_page,
  1217. .agp_type_to_mask_type = agp_generic_type_to_mask_type,
  1218. };
  1219. static const struct agp_bridge_driver intel_810_driver = {
  1220. .owner = THIS_MODULE,
  1221. .aperture_sizes = intel_i810_sizes,
  1222. .size_type = FIXED_APER_SIZE,
  1223. .num_aperture_sizes = 2,
  1224. .needs_scratch_page = TRUE,
  1225. .configure = intel_i810_configure,
  1226. .fetch_size = intel_i810_fetch_size,
  1227. .cleanup = intel_i810_cleanup,
  1228. .tlb_flush = intel_i810_tlbflush,
  1229. .mask_memory = intel_i810_mask_memory,
  1230. .masks = intel_i810_masks,
  1231. .agp_enable = intel_i810_agp_enable,
  1232. .cache_flush = global_cache_flush,
  1233. .create_gatt_table = agp_generic_create_gatt_table,
  1234. .free_gatt_table = agp_generic_free_gatt_table,
  1235. .insert_memory = intel_i810_insert_entries,
  1236. .remove_memory = intel_i810_remove_entries,
  1237. .alloc_by_type = intel_i810_alloc_by_type,
  1238. .free_by_type = intel_i810_free_by_type,
  1239. .agp_alloc_page = agp_generic_alloc_page,
  1240. .agp_destroy_page = agp_generic_destroy_page,
  1241. .agp_type_to_mask_type = agp_generic_type_to_mask_type,
  1242. };
  1243. static const struct agp_bridge_driver intel_815_driver = {
  1244. .owner = THIS_MODULE,
  1245. .aperture_sizes = intel_815_sizes,
  1246. .size_type = U8_APER_SIZE,
  1247. .num_aperture_sizes = 2,
  1248. .configure = intel_815_configure,
  1249. .fetch_size = intel_815_fetch_size,
  1250. .cleanup = intel_8xx_cleanup,
  1251. .tlb_flush = intel_8xx_tlbflush,
  1252. .mask_memory = agp_generic_mask_memory,
  1253. .masks = intel_generic_masks,
  1254. .agp_enable = agp_generic_enable,
  1255. .cache_flush = global_cache_flush,
  1256. .create_gatt_table = agp_generic_create_gatt_table,
  1257. .free_gatt_table = agp_generic_free_gatt_table,
  1258. .insert_memory = agp_generic_insert_memory,
  1259. .remove_memory = agp_generic_remove_memory,
  1260. .alloc_by_type = agp_generic_alloc_by_type,
  1261. .free_by_type = agp_generic_free_by_type,
  1262. .agp_alloc_page = agp_generic_alloc_page,
  1263. .agp_destroy_page = agp_generic_destroy_page,
  1264. .agp_type_to_mask_type = agp_generic_type_to_mask_type,
  1265. };
  1266. static const struct agp_bridge_driver intel_830_driver = {
  1267. .owner = THIS_MODULE,
  1268. .aperture_sizes = intel_i830_sizes,
  1269. .size_type = FIXED_APER_SIZE,
  1270. .num_aperture_sizes = 4,
  1271. .needs_scratch_page = TRUE,
  1272. .configure = intel_i830_configure,
  1273. .fetch_size = intel_i830_fetch_size,
  1274. .cleanup = intel_i830_cleanup,
  1275. .tlb_flush = intel_i810_tlbflush,
  1276. .mask_memory = intel_i810_mask_memory,
  1277. .masks = intel_i810_masks,
  1278. .agp_enable = intel_i810_agp_enable,
  1279. .cache_flush = global_cache_flush,
  1280. .create_gatt_table = intel_i830_create_gatt_table,
  1281. .free_gatt_table = intel_i830_free_gatt_table,
  1282. .insert_memory = intel_i830_insert_entries,
  1283. .remove_memory = intel_i830_remove_entries,
  1284. .alloc_by_type = intel_i830_alloc_by_type,
  1285. .free_by_type = intel_i810_free_by_type,
  1286. .agp_alloc_page = agp_generic_alloc_page,
  1287. .agp_destroy_page = agp_generic_destroy_page,
  1288. .agp_type_to_mask_type = intel_i830_type_to_mask_type,
  1289. };
  1290. static const struct agp_bridge_driver intel_820_driver = {
  1291. .owner = THIS_MODULE,
  1292. .aperture_sizes = intel_8xx_sizes,
  1293. .size_type = U8_APER_SIZE,
  1294. .num_aperture_sizes = 7,
  1295. .configure = intel_820_configure,
  1296. .fetch_size = intel_8xx_fetch_size,
  1297. .cleanup = intel_820_cleanup,
  1298. .tlb_flush = intel_820_tlbflush,
  1299. .mask_memory = agp_generic_mask_memory,
  1300. .masks = intel_generic_masks,
  1301. .agp_enable = agp_generic_enable,
  1302. .cache_flush = global_cache_flush,
  1303. .create_gatt_table = agp_generic_create_gatt_table,
  1304. .free_gatt_table = agp_generic_free_gatt_table,
  1305. .insert_memory = agp_generic_insert_memory,
  1306. .remove_memory = agp_generic_remove_memory,
  1307. .alloc_by_type = agp_generic_alloc_by_type,
  1308. .free_by_type = agp_generic_free_by_type,
  1309. .agp_alloc_page = agp_generic_alloc_page,
  1310. .agp_destroy_page = agp_generic_destroy_page,
  1311. .agp_type_to_mask_type = agp_generic_type_to_mask_type,
  1312. };
  1313. static const struct agp_bridge_driver intel_830mp_driver = {
  1314. .owner = THIS_MODULE,
  1315. .aperture_sizes = intel_830mp_sizes,
  1316. .size_type = U8_APER_SIZE,
  1317. .num_aperture_sizes = 4,
  1318. .configure = intel_830mp_configure,
  1319. .fetch_size = intel_8xx_fetch_size,
  1320. .cleanup = intel_8xx_cleanup,
  1321. .tlb_flush = intel_8xx_tlbflush,
  1322. .mask_memory = agp_generic_mask_memory,
  1323. .masks = intel_generic_masks,
  1324. .agp_enable = agp_generic_enable,
  1325. .cache_flush = global_cache_flush,
  1326. .create_gatt_table = agp_generic_create_gatt_table,
  1327. .free_gatt_table = agp_generic_free_gatt_table,
  1328. .insert_memory = agp_generic_insert_memory,
  1329. .remove_memory = agp_generic_remove_memory,
  1330. .alloc_by_type = agp_generic_alloc_by_type,
  1331. .free_by_type = agp_generic_free_by_type,
  1332. .agp_alloc_page = agp_generic_alloc_page,
  1333. .agp_destroy_page = agp_generic_destroy_page,
  1334. .agp_type_to_mask_type = agp_generic_type_to_mask_type,
  1335. };
  1336. static const struct agp_bridge_driver intel_840_driver = {
  1337. .owner = THIS_MODULE,
  1338. .aperture_sizes = intel_8xx_sizes,
  1339. .size_type = U8_APER_SIZE,
  1340. .num_aperture_sizes = 7,
  1341. .configure = intel_840_configure,
  1342. .fetch_size = intel_8xx_fetch_size,
  1343. .cleanup = intel_8xx_cleanup,
  1344. .tlb_flush = intel_8xx_tlbflush,
  1345. .mask_memory = agp_generic_mask_memory,
  1346. .masks = intel_generic_masks,
  1347. .agp_enable = agp_generic_enable,
  1348. .cache_flush = global_cache_flush,
  1349. .create_gatt_table = agp_generic_create_gatt_table,
  1350. .free_gatt_table = agp_generic_free_gatt_table,
  1351. .insert_memory = agp_generic_insert_memory,
  1352. .remove_memory = agp_generic_remove_memory,
  1353. .alloc_by_type = agp_generic_alloc_by_type,
  1354. .free_by_type = agp_generic_free_by_type,
  1355. .agp_alloc_page = agp_generic_alloc_page,
  1356. .agp_destroy_page = agp_generic_destroy_page,
  1357. .agp_type_to_mask_type = agp_generic_type_to_mask_type,
  1358. };
  1359. static const struct agp_bridge_driver intel_845_driver = {
  1360. .owner = THIS_MODULE,
  1361. .aperture_sizes = intel_8xx_sizes,
  1362. .size_type = U8_APER_SIZE,
  1363. .num_aperture_sizes = 7,
  1364. .configure = intel_845_configure,
  1365. .fetch_size = intel_8xx_fetch_size,
  1366. .cleanup = intel_8xx_cleanup,
  1367. .tlb_flush = intel_8xx_tlbflush,
  1368. .mask_memory = agp_generic_mask_memory,
  1369. .masks = intel_generic_masks,
  1370. .agp_enable = agp_generic_enable,
  1371. .cache_flush = global_cache_flush,
  1372. .create_gatt_table = agp_generic_create_gatt_table,
  1373. .free_gatt_table = agp_generic_free_gatt_table,
  1374. .insert_memory = agp_generic_insert_memory,
  1375. .remove_memory = agp_generic_remove_memory,
  1376. .alloc_by_type = agp_generic_alloc_by_type,
  1377. .free_by_type = agp_generic_free_by_type,
  1378. .agp_alloc_page = agp_generic_alloc_page,
  1379. .agp_destroy_page = agp_generic_destroy_page,
  1380. .agp_type_to_mask_type = agp_generic_type_to_mask_type,
  1381. };
  1382. static const struct agp_bridge_driver intel_850_driver = {
  1383. .owner = THIS_MODULE,
  1384. .aperture_sizes = intel_8xx_sizes,
  1385. .size_type = U8_APER_SIZE,
  1386. .num_aperture_sizes = 7,
  1387. .configure = intel_850_configure,
  1388. .fetch_size = intel_8xx_fetch_size,
  1389. .cleanup = intel_8xx_cleanup,
  1390. .tlb_flush = intel_8xx_tlbflush,
  1391. .mask_memory = agp_generic_mask_memory,
  1392. .masks = intel_generic_masks,
  1393. .agp_enable = agp_generic_enable,
  1394. .cache_flush = global_cache_flush,
  1395. .create_gatt_table = agp_generic_create_gatt_table,
  1396. .free_gatt_table = agp_generic_free_gatt_table,
  1397. .insert_memory = agp_generic_insert_memory,
  1398. .remove_memory = agp_generic_remove_memory,
  1399. .alloc_by_type = agp_generic_alloc_by_type,
  1400. .free_by_type = agp_generic_free_by_type,
  1401. .agp_alloc_page = agp_generic_alloc_page,
  1402. .agp_destroy_page = agp_generic_destroy_page,
  1403. .agp_type_to_mask_type = agp_generic_type_to_mask_type,
  1404. };
  1405. static const struct agp_bridge_driver intel_860_driver = {
  1406. .owner = THIS_MODULE,
  1407. .aperture_sizes = intel_8xx_sizes,
  1408. .size_type = U8_APER_SIZE,
  1409. .num_aperture_sizes = 7,
  1410. .configure = intel_860_configure,
  1411. .fetch_size = intel_8xx_fetch_size,
  1412. .cleanup = intel_8xx_cleanup,
  1413. .tlb_flush = intel_8xx_tlbflush,
  1414. .mask_memory = agp_generic_mask_memory,
  1415. .masks = intel_generic_masks,
  1416. .agp_enable = agp_generic_enable,
  1417. .cache_flush = global_cache_flush,
  1418. .create_gatt_table = agp_generic_create_gatt_table,
  1419. .free_gatt_table = agp_generic_free_gatt_table,
  1420. .insert_memory = agp_generic_insert_memory,
  1421. .remove_memory = agp_generic_remove_memory,
  1422. .alloc_by_type = agp_generic_alloc_by_type,
  1423. .free_by_type = agp_generic_free_by_type,
  1424. .agp_alloc_page = agp_generic_alloc_page,
  1425. .agp_destroy_page = agp_generic_destroy_page,
  1426. .agp_type_to_mask_type = agp_generic_type_to_mask_type,
  1427. };
  1428. static const struct agp_bridge_driver intel_915_driver = {
  1429. .owner = THIS_MODULE,
  1430. .aperture_sizes = intel_i830_sizes,
  1431. .size_type = FIXED_APER_SIZE,
  1432. .num_aperture_sizes = 4,
  1433. .needs_scratch_page = TRUE,
  1434. .configure = intel_i915_configure,
  1435. .fetch_size = intel_i9xx_fetch_size,
  1436. .cleanup = intel_i915_cleanup,
  1437. .tlb_flush = intel_i810_tlbflush,
  1438. .mask_memory = intel_i810_mask_memory,
  1439. .masks = intel_i810_masks,
  1440. .agp_enable = intel_i810_agp_enable,
  1441. .cache_flush = global_cache_flush,
  1442. .create_gatt_table = intel_i915_create_gatt_table,
  1443. .free_gatt_table = intel_i830_free_gatt_table,
  1444. .insert_memory = intel_i915_insert_entries,
  1445. .remove_memory = intel_i915_remove_entries,
  1446. .alloc_by_type = intel_i830_alloc_by_type,
  1447. .free_by_type = intel_i810_free_by_type,
  1448. .agp_alloc_page = agp_generic_alloc_page,
  1449. .agp_destroy_page = agp_generic_destroy_page,
  1450. .agp_type_to_mask_type = intel_i830_type_to_mask_type,
  1451. };
  1452. static const struct agp_bridge_driver intel_i965_driver = {
  1453. .owner = THIS_MODULE,
  1454. .aperture_sizes = intel_i830_sizes,
  1455. .size_type = FIXED_APER_SIZE,
  1456. .num_aperture_sizes = 4,
  1457. .needs_scratch_page = TRUE,
  1458. .configure = intel_i915_configure,
  1459. .fetch_size = intel_i9xx_fetch_size,
  1460. .cleanup = intel_i915_cleanup,
  1461. .tlb_flush = intel_i810_tlbflush,
  1462. .mask_memory = intel_i965_mask_memory,
  1463. .masks = intel_i810_masks,
  1464. .agp_enable = intel_i810_agp_enable,
  1465. .cache_flush = global_cache_flush,
  1466. .create_gatt_table = intel_i965_create_gatt_table,
  1467. .free_gatt_table = intel_i830_free_gatt_table,
  1468. .insert_memory = intel_i915_insert_entries,
  1469. .remove_memory = intel_i915_remove_entries,
  1470. .alloc_by_type = intel_i830_alloc_by_type,
  1471. .free_by_type = intel_i810_free_by_type,
  1472. .agp_alloc_page = agp_generic_alloc_page,
  1473. .agp_destroy_page = agp_generic_destroy_page,
  1474. .agp_type_to_mask_type = intel_i830_type_to_mask_type,
  1475. };
  1476. static const struct agp_bridge_driver intel_7505_driver = {
  1477. .owner = THIS_MODULE,
  1478. .aperture_sizes = intel_8xx_sizes,
  1479. .size_type = U8_APER_SIZE,
  1480. .num_aperture_sizes = 7,
  1481. .configure = intel_7505_configure,
  1482. .fetch_size = intel_8xx_fetch_size,
  1483. .cleanup = intel_8xx_cleanup,
  1484. .tlb_flush = intel_8xx_tlbflush,
  1485. .mask_memory = agp_generic_mask_memory,
  1486. .masks = intel_generic_masks,
  1487. .agp_enable = agp_generic_enable,
  1488. .cache_flush = global_cache_flush,
  1489. .create_gatt_table = agp_generic_create_gatt_table,
  1490. .free_gatt_table = agp_generic_free_gatt_table,
  1491. .insert_memory = agp_generic_insert_memory,
  1492. .remove_memory = agp_generic_remove_memory,
  1493. .alloc_by_type = agp_generic_alloc_by_type,
  1494. .free_by_type = agp_generic_free_by_type,
  1495. .agp_alloc_page = agp_generic_alloc_page,
  1496. .agp_destroy_page = agp_generic_destroy_page,
  1497. .agp_type_to_mask_type = agp_generic_type_to_mask_type,
  1498. };
  1499. static const struct agp_bridge_driver intel_g33_driver = {
  1500. .owner = THIS_MODULE,
  1501. .aperture_sizes = intel_i830_sizes,
  1502. .size_type = FIXED_APER_SIZE,
  1503. .num_aperture_sizes = 4,
  1504. .needs_scratch_page = TRUE,
  1505. .configure = intel_i915_configure,
  1506. .fetch_size = intel_i9xx_fetch_size,
  1507. .cleanup = intel_i915_cleanup,
  1508. .tlb_flush = intel_i810_tlbflush,
  1509. .mask_memory = intel_i965_mask_memory,
  1510. .masks = intel_i810_masks,
  1511. .agp_enable = intel_i810_agp_enable,
  1512. .cache_flush = global_cache_flush,
  1513. .create_gatt_table = intel_i915_create_gatt_table,
  1514. .free_gatt_table = intel_i830_free_gatt_table,
  1515. .insert_memory = intel_i915_insert_entries,
  1516. .remove_memory = intel_i915_remove_entries,
  1517. .alloc_by_type = intel_i830_alloc_by_type,
  1518. .free_by_type = intel_i810_free_by_type,
  1519. .agp_alloc_page = agp_generic_alloc_page,
  1520. .agp_destroy_page = agp_generic_destroy_page,
  1521. .agp_type_to_mask_type = intel_i830_type_to_mask_type,
  1522. };
  1523. static int find_gmch(u16 device)
  1524. {
  1525. struct pci_dev *gmch_device;
  1526. gmch_device = pci_get_device(PCI_VENDOR_ID_INTEL, device, NULL);
  1527. if (gmch_device && PCI_FUNC(gmch_device->devfn) != 0) {
  1528. gmch_device = pci_get_device(PCI_VENDOR_ID_INTEL,
  1529. device, gmch_device);
  1530. }
  1531. if (!gmch_device)
  1532. return 0;
  1533. intel_private.pcidev = gmch_device;
  1534. return 1;
  1535. }
  1536. /* Table to describe Intel GMCH and AGP/PCIE GART drivers. At least one of
  1537. * driver and gmch_driver must be non-null, and find_gmch will determine
  1538. * which one should be used if a gmch_chip_id is present.
  1539. */
  1540. static const struct intel_driver_description {
  1541. unsigned int chip_id;
  1542. unsigned int gmch_chip_id;
  1543. unsigned int multi_gmch_chip; /* if we have more gfx chip type on this HB. */
  1544. char *name;
  1545. const struct agp_bridge_driver *driver;
  1546. const struct agp_bridge_driver *gmch_driver;
  1547. } intel_agp_chipsets[] = {
  1548. { PCI_DEVICE_ID_INTEL_82443LX_0, 0, 0, "440LX", &intel_generic_driver, NULL },
  1549. { PCI_DEVICE_ID_INTEL_82443BX_0, 0, 0, "440BX", &intel_generic_driver, NULL },
  1550. { PCI_DEVICE_ID_INTEL_82443GX_0, 0, 0, "440GX", &intel_generic_driver, NULL },
  1551. { PCI_DEVICE_ID_INTEL_82810_MC1, PCI_DEVICE_ID_INTEL_82810_IG1, 0, "i810",
  1552. NULL, &intel_810_driver },
  1553. { PCI_DEVICE_ID_INTEL_82810_MC3, PCI_DEVICE_ID_INTEL_82810_IG3, 0, "i810",
  1554. NULL, &intel_810_driver },
  1555. { PCI_DEVICE_ID_INTEL_82810E_MC, PCI_DEVICE_ID_INTEL_82810E_IG, 0, "i810",
  1556. NULL, &intel_810_driver },
  1557. { PCI_DEVICE_ID_INTEL_82815_MC, PCI_DEVICE_ID_INTEL_82815_CGC, 0, "i815",
  1558. &intel_815_driver, &intel_810_driver },
  1559. { PCI_DEVICE_ID_INTEL_82820_HB, 0, 0, "i820", &intel_820_driver, NULL },
  1560. { PCI_DEVICE_ID_INTEL_82820_UP_HB, 0, 0, "i820", &intel_820_driver, NULL },
  1561. { PCI_DEVICE_ID_INTEL_82830_HB, PCI_DEVICE_ID_INTEL_82830_CGC, 0, "830M",
  1562. &intel_830mp_driver, &intel_830_driver },
  1563. { PCI_DEVICE_ID_INTEL_82840_HB, 0, 0, "i840", &intel_840_driver, NULL },
  1564. { PCI_DEVICE_ID_INTEL_82845_HB, 0, 0, "845G", &intel_845_driver, NULL },
  1565. { PCI_DEVICE_ID_INTEL_82845G_HB, PCI_DEVICE_ID_INTEL_82845G_IG, 0, "830M",
  1566. &intel_845_driver, &intel_830_driver },
  1567. { PCI_DEVICE_ID_INTEL_82850_HB, 0, 0, "i850", &intel_850_driver, NULL },
  1568. { PCI_DEVICE_ID_INTEL_82855PM_HB, 0, 0, "855PM", &intel_845_driver, NULL },
  1569. { PCI_DEVICE_ID_INTEL_82855GM_HB, PCI_DEVICE_ID_INTEL_82855GM_IG, 0, "855GM",
  1570. &intel_845_driver, &intel_830_driver },
  1571. { PCI_DEVICE_ID_INTEL_82860_HB, 0, 0, "i860", &intel_860_driver, NULL },
  1572. { PCI_DEVICE_ID_INTEL_82865_HB, PCI_DEVICE_ID_INTEL_82865_IG, 0, "865",
  1573. &intel_845_driver, &intel_830_driver },
  1574. { PCI_DEVICE_ID_INTEL_82875_HB, 0, 0, "i875", &intel_845_driver, NULL },
  1575. { PCI_DEVICE_ID_INTEL_E7221_HB, PCI_DEVICE_ID_INTEL_E7221_IG, 0, "E7221 (i915)",
  1576. NULL, &intel_915_driver },
  1577. { PCI_DEVICE_ID_INTEL_82915G_HB, PCI_DEVICE_ID_INTEL_82915G_IG, 0, "915G",
  1578. NULL, &intel_915_driver },
  1579. { PCI_DEVICE_ID_INTEL_82915GM_HB, PCI_DEVICE_ID_INTEL_82915GM_IG, 0, "915GM",
  1580. NULL, &intel_915_driver },
  1581. { PCI_DEVICE_ID_INTEL_82945G_HB, PCI_DEVICE_ID_INTEL_82945G_IG, 0, "945G",
  1582. NULL, &intel_915_driver },
  1583. { PCI_DEVICE_ID_INTEL_82945GM_HB, PCI_DEVICE_ID_INTEL_82945GM_IG, 0, "945GM",
  1584. NULL, &intel_915_driver },
  1585. { PCI_DEVICE_ID_INTEL_82945GME_HB, PCI_DEVICE_ID_INTEL_82945GME_IG, 0, "945GME",
  1586. NULL, &intel_915_driver },
  1587. { PCI_DEVICE_ID_INTEL_82946GZ_HB, PCI_DEVICE_ID_INTEL_82946GZ_IG, 0, "946GZ",
  1588. NULL, &intel_i965_driver },
  1589. { PCI_DEVICE_ID_INTEL_82965G_1_HB, PCI_DEVICE_ID_INTEL_82965G_1_IG, 0, "965G",
  1590. NULL, &intel_i965_driver },
  1591. { PCI_DEVICE_ID_INTEL_82965Q_HB, PCI_DEVICE_ID_INTEL_82965Q_IG, 0, "965Q",
  1592. NULL, &intel_i965_driver },
  1593. { PCI_DEVICE_ID_INTEL_82965G_HB, PCI_DEVICE_ID_INTEL_82965G_IG, 0, "965G",
  1594. NULL, &intel_i965_driver },
  1595. { PCI_DEVICE_ID_INTEL_82965GM_HB, PCI_DEVICE_ID_INTEL_82965GM_IG, 0, "965GM",
  1596. NULL, &intel_i965_driver },
  1597. { PCI_DEVICE_ID_INTEL_82965GME_HB, PCI_DEVICE_ID_INTEL_82965GME_IG, 0, "965GME/GLE",
  1598. NULL, &intel_i965_driver },
  1599. { PCI_DEVICE_ID_INTEL_7505_0, 0, 0, "E7505", &intel_7505_driver, NULL },
  1600. { PCI_DEVICE_ID_INTEL_7205_0, 0, 0, "E7205", &intel_7505_driver, NULL },
  1601. { PCI_DEVICE_ID_INTEL_G33_HB, PCI_DEVICE_ID_INTEL_G33_IG, 0, "G33",
  1602. NULL, &intel_g33_driver },
  1603. { PCI_DEVICE_ID_INTEL_Q35_HB, PCI_DEVICE_ID_INTEL_Q35_IG, 0, "Q35",
  1604. NULL, &intel_g33_driver },
  1605. { PCI_DEVICE_ID_INTEL_Q33_HB, PCI_DEVICE_ID_INTEL_Q33_IG, 0, "Q33",
  1606. NULL, &intel_g33_driver },
  1607. { 0, 0, 0, NULL, NULL, NULL }
  1608. };
  1609. static int __devinit agp_intel_probe(struct pci_dev *pdev,
  1610. const struct pci_device_id *ent)
  1611. {
  1612. struct agp_bridge_data *bridge;
  1613. u8 cap_ptr = 0;
  1614. struct resource *r;
  1615. int i;
  1616. cap_ptr = pci_find_capability(pdev, PCI_CAP_ID_AGP);
  1617. bridge = agp_alloc_bridge();
  1618. if (!bridge)
  1619. return -ENOMEM;
  1620. for (i = 0; intel_agp_chipsets[i].name != NULL; i++) {
  1621. /* In case that multiple models of gfx chip may
  1622. stand on same host bridge type, this can be
  1623. sure we detect the right IGD. */
  1624. if (pdev->device == intel_agp_chipsets[i].chip_id) {
  1625. if ((intel_agp_chipsets[i].gmch_chip_id != 0) &&
  1626. find_gmch(intel_agp_chipsets[i].gmch_chip_id)) {
  1627. bridge->driver =
  1628. intel_agp_chipsets[i].gmch_driver;
  1629. break;
  1630. } else if (intel_agp_chipsets[i].multi_gmch_chip) {
  1631. continue;
  1632. } else {
  1633. bridge->driver = intel_agp_chipsets[i].driver;
  1634. break;
  1635. }
  1636. }
  1637. }
  1638. if (intel_agp_chipsets[i].name == NULL) {
  1639. if (cap_ptr)
  1640. printk(KERN_WARNING PFX "Unsupported Intel chipset"
  1641. "(device id: %04x)\n", pdev->device);
  1642. agp_put_bridge(bridge);
  1643. return -ENODEV;
  1644. }
  1645. if (bridge->driver == NULL) {
  1646. /* bridge has no AGP and no IGD detected */
  1647. if (cap_ptr)
  1648. printk(KERN_WARNING PFX "Failed to find bridge device "
  1649. "(chip_id: %04x)\n",
  1650. intel_agp_chipsets[i].gmch_chip_id);
  1651. agp_put_bridge(bridge);
  1652. return -ENODEV;
  1653. }
  1654. bridge->dev = pdev;
  1655. bridge->capndx = cap_ptr;
  1656. bridge->dev_private_data = &intel_private;
  1657. printk(KERN_INFO PFX "Detected an Intel %s Chipset.\n",
  1658. intel_agp_chipsets[i].name);
  1659. /*
  1660. * The following fixes the case where the BIOS has "forgotten" to
  1661. * provide an address range for the GART.
  1662. * 20030610 - hamish@zot.org
  1663. */
  1664. r = &pdev->resource[0];
  1665. if (!r->start && r->end) {
  1666. if (pci_assign_resource(pdev, 0)) {
  1667. printk(KERN_ERR PFX "could not assign resource 0\n");
  1668. agp_put_bridge(bridge);
  1669. return -ENODEV;
  1670. }
  1671. }
  1672. /*
  1673. * If the device has not been properly setup, the following will catch
  1674. * the problem and should stop the system from crashing.
  1675. * 20030610 - hamish@zot.org
  1676. */
  1677. if (pci_enable_device(pdev)) {
  1678. printk(KERN_ERR PFX "Unable to Enable PCI device\n");
  1679. agp_put_bridge(bridge);
  1680. return -ENODEV;
  1681. }
  1682. /* Fill in the mode register */
  1683. if (cap_ptr) {
  1684. pci_read_config_dword(pdev,
  1685. bridge->capndx+PCI_AGP_STATUS,
  1686. &bridge->mode);
  1687. }
  1688. pci_set_drvdata(pdev, bridge);
  1689. return agp_add_bridge(bridge);
  1690. }
  1691. static void __devexit agp_intel_remove(struct pci_dev *pdev)
  1692. {
  1693. struct agp_bridge_data *bridge = pci_get_drvdata(pdev);
  1694. agp_remove_bridge(bridge);
  1695. if (intel_private.pcidev)
  1696. pci_dev_put(intel_private.pcidev);
  1697. agp_put_bridge(bridge);
  1698. }
  1699. #ifdef CONFIG_PM
  1700. static int agp_intel_resume(struct pci_dev *pdev)
  1701. {
  1702. struct agp_bridge_data *bridge = pci_get_drvdata(pdev);
  1703. pci_restore_state(pdev);
  1704. /* We should restore our graphics device's config space,
  1705. * as host bridge (00:00) resumes before graphics device (02:00),
  1706. * then our access to its pci space can work right.
  1707. */
  1708. if (intel_private.pcidev)
  1709. pci_restore_state(intel_private.pcidev);
  1710. if (bridge->driver == &intel_generic_driver)
  1711. intel_configure();
  1712. else if (bridge->driver == &intel_850_driver)
  1713. intel_850_configure();
  1714. else if (bridge->driver == &intel_845_driver)
  1715. intel_845_configure();
  1716. else if (bridge->driver == &intel_830mp_driver)
  1717. intel_830mp_configure();
  1718. else if (bridge->driver == &intel_915_driver)
  1719. intel_i915_configure();
  1720. else if (bridge->driver == &intel_830_driver)
  1721. intel_i830_configure();
  1722. else if (bridge->driver == &intel_810_driver)
  1723. intel_i810_configure();
  1724. else if (bridge->driver == &intel_i965_driver)
  1725. intel_i915_configure();
  1726. return 0;
  1727. }
  1728. #endif
  1729. static struct pci_device_id agp_intel_pci_table[] = {
  1730. #define ID(x) \
  1731. { \
  1732. .class = (PCI_CLASS_BRIDGE_HOST << 8), \
  1733. .class_mask = ~0, \
  1734. .vendor = PCI_VENDOR_ID_INTEL, \
  1735. .device = x, \
  1736. .subvendor = PCI_ANY_ID, \
  1737. .subdevice = PCI_ANY_ID, \
  1738. }
  1739. ID(PCI_DEVICE_ID_INTEL_82443LX_0),
  1740. ID(PCI_DEVICE_ID_INTEL_82443BX_0),
  1741. ID(PCI_DEVICE_ID_INTEL_82443GX_0),
  1742. ID(PCI_DEVICE_ID_INTEL_82810_MC1),
  1743. ID(PCI_DEVICE_ID_INTEL_82810_MC3),
  1744. ID(PCI_DEVICE_ID_INTEL_82810E_MC),
  1745. ID(PCI_DEVICE_ID_INTEL_82815_MC),
  1746. ID(PCI_DEVICE_ID_INTEL_82820_HB),
  1747. ID(PCI_DEVICE_ID_INTEL_82820_UP_HB),
  1748. ID(PCI_DEVICE_ID_INTEL_82830_HB),
  1749. ID(PCI_DEVICE_ID_INTEL_82840_HB),
  1750. ID(PCI_DEVICE_ID_INTEL_82845_HB),
  1751. ID(PCI_DEVICE_ID_INTEL_82845G_HB),
  1752. ID(PCI_DEVICE_ID_INTEL_82850_HB),
  1753. ID(PCI_DEVICE_ID_INTEL_82855PM_HB),
  1754. ID(PCI_DEVICE_ID_INTEL_82855GM_HB),
  1755. ID(PCI_DEVICE_ID_INTEL_82860_HB),
  1756. ID(PCI_DEVICE_ID_INTEL_82865_HB),
  1757. ID(PCI_DEVICE_ID_INTEL_82875_HB),
  1758. ID(PCI_DEVICE_ID_INTEL_7505_0),
  1759. ID(PCI_DEVICE_ID_INTEL_7205_0),
  1760. ID(PCI_DEVICE_ID_INTEL_E7221_HB),
  1761. ID(PCI_DEVICE_ID_INTEL_82915G_HB),
  1762. ID(PCI_DEVICE_ID_INTEL_82915GM_HB),
  1763. ID(PCI_DEVICE_ID_INTEL_82945G_HB),
  1764. ID(PCI_DEVICE_ID_INTEL_82945GM_HB),
  1765. ID(PCI_DEVICE_ID_INTEL_82945GME_HB),
  1766. ID(PCI_DEVICE_ID_INTEL_82946GZ_HB),
  1767. ID(PCI_DEVICE_ID_INTEL_82965G_1_HB),
  1768. ID(PCI_DEVICE_ID_INTEL_82965Q_HB),
  1769. ID(PCI_DEVICE_ID_INTEL_82965G_HB),
  1770. ID(PCI_DEVICE_ID_INTEL_82965GM_HB),
  1771. ID(PCI_DEVICE_ID_INTEL_82965GME_HB),
  1772. ID(PCI_DEVICE_ID_INTEL_G33_HB),
  1773. ID(PCI_DEVICE_ID_INTEL_Q35_HB),
  1774. ID(PCI_DEVICE_ID_INTEL_Q33_HB),
  1775. { }
  1776. };
  1777. MODULE_DEVICE_TABLE(pci, agp_intel_pci_table);
  1778. static struct pci_driver agp_intel_pci_driver = {
  1779. .name = "agpgart-intel",
  1780. .id_table = agp_intel_pci_table,
  1781. .probe = agp_intel_probe,
  1782. .remove = __devexit_p(agp_intel_remove),
  1783. #ifdef CONFIG_PM
  1784. .resume = agp_intel_resume,
  1785. #endif
  1786. };
  1787. static int __init agp_intel_init(void)
  1788. {
  1789. if (agp_off)
  1790. return -EINVAL;
  1791. return pci_register_driver(&agp_intel_pci_driver);
  1792. }
  1793. static void __exit agp_intel_cleanup(void)
  1794. {
  1795. pci_unregister_driver(&agp_intel_pci_driver);
  1796. }
  1797. module_init(agp_intel_init);
  1798. module_exit(agp_intel_cleanup);
  1799. MODULE_AUTHOR("Dave Jones <davej@codemonkey.org.uk>");
  1800. MODULE_LICENSE("GPL and additional rights");