sata_sil24.c 39 KB

12345678910111213141516171819202122232425262728293031323334353637383940414243444546474849505152535455565758596061626364656667686970717273747576777879808182838485868788899091929394959697989910010110210310410510610710810911011111211311411511611711811912012112212312412512612712812913013113213313413513613713813914014114214314414514614714814915015115215315415515615715815916016116216316416516616716816917017117217317417517617717817918018118218318418518618718818919019119219319419519619719819920020120220320420520620720820921021121221321421521621721821922022122222322422522622722822923023123223323423523623723823924024124224324424524624724824925025125225325425525625725825926026126226326426526626726826927027127227327427527627727827928028128228328428528628728828929029129229329429529629729829930030130230330430530630730830931031131231331431531631731831932032132232332432532632732832933033133233333433533633733833934034134234334434534634734834935035135235335435535635735835936036136236336436536636736836937037137237337437537637737837938038138238338438538638738838939039139239339439539639739839940040140240340440540640740840941041141241341441541641741841942042142242342442542642742842943043143243343443543643743843944044144244344444544644744844945045145245345445545645745845946046146246346446546646746846947047147247347447547647747847948048148248348448548648748848949049149249349449549649749849950050150250350450550650750850951051151251351451551651751851952052152252352452552652752852953053153253353453553653753853954054154254354454554654754854955055155255355455555655755855956056156256356456556656756856957057157257357457557657757857958058158258358458558658758858959059159259359459559659759859960060160260360460560660760860961061161261361461561661761861962062162262362462562662762862963063163263363463563663763863964064164264364464564664764864965065165265365465565665765865966066166266366466566666766866967067167267367467567667767867968068168268368468568668768868969069169269369469569669769869970070170270370470570670770870971071171271371471571671771871972072172272372472572672772872973073173273373473573673773873974074174274374474574674774874975075175275375475575675775875976076176276376476576676776876977077177277377477577677777877978078178278378478578678778878979079179279379479579679779879980080180280380480580680780880981081181281381481581681781881982082182282382482582682782882983083183283383483583683783883984084184284384484584684784884985085185285385485585685785885986086186286386486586686786886987087187287387487587687787887988088188288388488588688788888989089189289389489589689789889990090190290390490590690790890991091191291391491591691791891992092192292392492592692792892993093193293393493593693793893994094194294394494594694794894995095195295395495595695795895996096196296396496596696796896997097197297397497597697797897998098198298398498598698798898999099199299399499599699799899910001001100210031004100510061007100810091010101110121013101410151016101710181019102010211022102310241025102610271028102910301031103210331034103510361037103810391040104110421043104410451046104710481049105010511052105310541055105610571058105910601061106210631064106510661067106810691070107110721073107410751076107710781079108010811082108310841085108610871088108910901091109210931094109510961097109810991100110111021103110411051106110711081109111011111112111311141115111611171118111911201121112211231124112511261127112811291130113111321133113411351136113711381139114011411142114311441145114611471148114911501151115211531154115511561157115811591160116111621163116411651166116711681169117011711172117311741175117611771178117911801181118211831184118511861187118811891190119111921193119411951196119711981199120012011202120312041205120612071208120912101211121212131214121512161217121812191220122112221223122412251226122712281229123012311232123312341235123612371238123912401241124212431244124512461247124812491250125112521253125412551256125712581259126012611262126312641265126612671268126912701271127212731274127512761277127812791280128112821283128412851286128712881289129012911292129312941295129612971298129913001301130213031304130513061307130813091310131113121313131413151316131713181319132013211322132313241325132613271328132913301331133213331334133513361337133813391340134113421343134413451346134713481349135013511352135313541355135613571358135913601361136213631364136513661367136813691370137113721373137413751376137713781379138013811382138313841385138613871388138913901391139213931394139513961397139813991400140114021403140414051406140714081409141014111412141314141415141614171418141914201421142214231424142514261427142814291430143114321433143414351436143714381439
  1. /*
  2. * sata_sil24.c - Driver for Silicon Image 3124/3132 SATA-2 controllers
  3. *
  4. * Copyright 2005 Tejun Heo
  5. *
  6. * Based on preview driver from Silicon Image.
  7. *
  8. * This program is free software; you can redistribute it and/or modify it
  9. * under the terms of the GNU General Public License as published by the
  10. * Free Software Foundation; either version 2, or (at your option) any
  11. * later version.
  12. *
  13. * This program is distributed in the hope that it will be useful, but
  14. * WITHOUT ANY WARRANTY; without even the implied warranty of
  15. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the GNU
  16. * General Public License for more details.
  17. *
  18. */
  19. #include <linux/kernel.h>
  20. #include <linux/module.h>
  21. #include <linux/pci.h>
  22. #include <linux/blkdev.h>
  23. #include <linux/delay.h>
  24. #include <linux/interrupt.h>
  25. #include <linux/dma-mapping.h>
  26. #include <linux/device.h>
  27. #include <scsi/scsi_host.h>
  28. #include <scsi/scsi_cmnd.h>
  29. #include <linux/libata.h>
  30. #define DRV_NAME "sata_sil24"
  31. #define DRV_VERSION "1.1"
  32. /*
  33. * Port request block (PRB) 32 bytes
  34. */
  35. struct sil24_prb {
  36. __le16 ctrl;
  37. __le16 prot;
  38. __le32 rx_cnt;
  39. u8 fis[6 * 4];
  40. };
  41. /*
  42. * Scatter gather entry (SGE) 16 bytes
  43. */
  44. struct sil24_sge {
  45. __le64 addr;
  46. __le32 cnt;
  47. __le32 flags;
  48. };
  49. /*
  50. * Port multiplier
  51. */
  52. struct sil24_port_multiplier {
  53. __le32 diag;
  54. __le32 sactive;
  55. };
  56. enum {
  57. SIL24_HOST_BAR = 0,
  58. SIL24_PORT_BAR = 2,
  59. /* sil24 fetches in chunks of 64bytes. The first block
  60. * contains the PRB and two SGEs. From the second block, it's
  61. * consisted of four SGEs and called SGT. Calculate the
  62. * number of SGTs that fit into one page.
  63. */
  64. SIL24_PRB_SZ = sizeof(struct sil24_prb)
  65. + 2 * sizeof(struct sil24_sge),
  66. SIL24_MAX_SGT = (PAGE_SIZE - SIL24_PRB_SZ)
  67. / (4 * sizeof(struct sil24_sge)),
  68. /* This will give us one unused SGEs for ATA. This extra SGE
  69. * will be used to store CDB for ATAPI devices.
  70. */
  71. SIL24_MAX_SGE = 4 * SIL24_MAX_SGT + 1,
  72. /*
  73. * Global controller registers (128 bytes @ BAR0)
  74. */
  75. /* 32 bit regs */
  76. HOST_SLOT_STAT = 0x00, /* 32 bit slot stat * 4 */
  77. HOST_CTRL = 0x40,
  78. HOST_IRQ_STAT = 0x44,
  79. HOST_PHY_CFG = 0x48,
  80. HOST_BIST_CTRL = 0x50,
  81. HOST_BIST_PTRN = 0x54,
  82. HOST_BIST_STAT = 0x58,
  83. HOST_MEM_BIST_STAT = 0x5c,
  84. HOST_FLASH_CMD = 0x70,
  85. /* 8 bit regs */
  86. HOST_FLASH_DATA = 0x74,
  87. HOST_TRANSITION_DETECT = 0x75,
  88. HOST_GPIO_CTRL = 0x76,
  89. HOST_I2C_ADDR = 0x78, /* 32 bit */
  90. HOST_I2C_DATA = 0x7c,
  91. HOST_I2C_XFER_CNT = 0x7e,
  92. HOST_I2C_CTRL = 0x7f,
  93. /* HOST_SLOT_STAT bits */
  94. HOST_SSTAT_ATTN = (1 << 31),
  95. /* HOST_CTRL bits */
  96. HOST_CTRL_M66EN = (1 << 16), /* M66EN PCI bus signal */
  97. HOST_CTRL_TRDY = (1 << 17), /* latched PCI TRDY */
  98. HOST_CTRL_STOP = (1 << 18), /* latched PCI STOP */
  99. HOST_CTRL_DEVSEL = (1 << 19), /* latched PCI DEVSEL */
  100. HOST_CTRL_REQ64 = (1 << 20), /* latched PCI REQ64 */
  101. HOST_CTRL_GLOBAL_RST = (1 << 31), /* global reset */
  102. /*
  103. * Port registers
  104. * (8192 bytes @ +0x0000, +0x2000, +0x4000 and +0x6000 @ BAR2)
  105. */
  106. PORT_REGS_SIZE = 0x2000,
  107. PORT_LRAM = 0x0000, /* 31 LRAM slots and PMP regs */
  108. PORT_LRAM_SLOT_SZ = 0x0080, /* 32 bytes PRB + 2 SGE, ACT... */
  109. PORT_PMP = 0x0f80, /* 8 bytes PMP * 16 (128 bytes) */
  110. PORT_PMP_STATUS = 0x0000, /* port device status offset */
  111. PORT_PMP_QACTIVE = 0x0004, /* port device QActive offset */
  112. PORT_PMP_SIZE = 0x0008, /* 8 bytes per PMP */
  113. /* 32 bit regs */
  114. PORT_CTRL_STAT = 0x1000, /* write: ctrl-set, read: stat */
  115. PORT_CTRL_CLR = 0x1004, /* write: ctrl-clear */
  116. PORT_IRQ_STAT = 0x1008, /* high: status, low: interrupt */
  117. PORT_IRQ_ENABLE_SET = 0x1010, /* write: enable-set */
  118. PORT_IRQ_ENABLE_CLR = 0x1014, /* write: enable-clear */
  119. PORT_ACTIVATE_UPPER_ADDR= 0x101c,
  120. PORT_EXEC_FIFO = 0x1020, /* command execution fifo */
  121. PORT_CMD_ERR = 0x1024, /* command error number */
  122. PORT_FIS_CFG = 0x1028,
  123. PORT_FIFO_THRES = 0x102c,
  124. /* 16 bit regs */
  125. PORT_DECODE_ERR_CNT = 0x1040,
  126. PORT_DECODE_ERR_THRESH = 0x1042,
  127. PORT_CRC_ERR_CNT = 0x1044,
  128. PORT_CRC_ERR_THRESH = 0x1046,
  129. PORT_HSHK_ERR_CNT = 0x1048,
  130. PORT_HSHK_ERR_THRESH = 0x104a,
  131. /* 32 bit regs */
  132. PORT_PHY_CFG = 0x1050,
  133. PORT_SLOT_STAT = 0x1800,
  134. PORT_CMD_ACTIVATE = 0x1c00, /* 64 bit cmd activate * 31 (248 bytes) */
  135. PORT_CONTEXT = 0x1e04,
  136. PORT_EXEC_DIAG = 0x1e00, /* 32bit exec diag * 16 (64 bytes, 0-10 used on 3124) */
  137. PORT_PSD_DIAG = 0x1e40, /* 32bit psd diag * 16 (64 bytes, 0-8 used on 3124) */
  138. PORT_SCONTROL = 0x1f00,
  139. PORT_SSTATUS = 0x1f04,
  140. PORT_SERROR = 0x1f08,
  141. PORT_SACTIVE = 0x1f0c,
  142. /* PORT_CTRL_STAT bits */
  143. PORT_CS_PORT_RST = (1 << 0), /* port reset */
  144. PORT_CS_DEV_RST = (1 << 1), /* device reset */
  145. PORT_CS_INIT = (1 << 2), /* port initialize */
  146. PORT_CS_IRQ_WOC = (1 << 3), /* interrupt write one to clear */
  147. PORT_CS_CDB16 = (1 << 5), /* 0=12b cdb, 1=16b cdb */
  148. PORT_CS_PMP_RESUME = (1 << 6), /* PMP resume */
  149. PORT_CS_32BIT_ACTV = (1 << 10), /* 32-bit activation */
  150. PORT_CS_PMP_EN = (1 << 13), /* port multiplier enable */
  151. PORT_CS_RDY = (1 << 31), /* port ready to accept commands */
  152. /* PORT_IRQ_STAT/ENABLE_SET/CLR */
  153. /* bits[11:0] are masked */
  154. PORT_IRQ_COMPLETE = (1 << 0), /* command(s) completed */
  155. PORT_IRQ_ERROR = (1 << 1), /* command execution error */
  156. PORT_IRQ_PORTRDY_CHG = (1 << 2), /* port ready change */
  157. PORT_IRQ_PWR_CHG = (1 << 3), /* power management change */
  158. PORT_IRQ_PHYRDY_CHG = (1 << 4), /* PHY ready change */
  159. PORT_IRQ_COMWAKE = (1 << 5), /* COMWAKE received */
  160. PORT_IRQ_UNK_FIS = (1 << 6), /* unknown FIS received */
  161. PORT_IRQ_DEV_XCHG = (1 << 7), /* device exchanged */
  162. PORT_IRQ_8B10B = (1 << 8), /* 8b/10b decode error threshold */
  163. PORT_IRQ_CRC = (1 << 9), /* CRC error threshold */
  164. PORT_IRQ_HANDSHAKE = (1 << 10), /* handshake error threshold */
  165. PORT_IRQ_SDB_NOTIFY = (1 << 11), /* SDB notify received */
  166. DEF_PORT_IRQ = PORT_IRQ_COMPLETE | PORT_IRQ_ERROR |
  167. PORT_IRQ_PHYRDY_CHG | PORT_IRQ_DEV_XCHG |
  168. PORT_IRQ_UNK_FIS | PORT_IRQ_SDB_NOTIFY,
  169. /* bits[27:16] are unmasked (raw) */
  170. PORT_IRQ_RAW_SHIFT = 16,
  171. PORT_IRQ_MASKED_MASK = 0x7ff,
  172. PORT_IRQ_RAW_MASK = (0x7ff << PORT_IRQ_RAW_SHIFT),
  173. /* ENABLE_SET/CLR specific, intr steering - 2 bit field */
  174. PORT_IRQ_STEER_SHIFT = 30,
  175. PORT_IRQ_STEER_MASK = (3 << PORT_IRQ_STEER_SHIFT),
  176. /* PORT_CMD_ERR constants */
  177. PORT_CERR_DEV = 1, /* Error bit in D2H Register FIS */
  178. PORT_CERR_SDB = 2, /* Error bit in SDB FIS */
  179. PORT_CERR_DATA = 3, /* Error in data FIS not detected by dev */
  180. PORT_CERR_SEND = 4, /* Initial cmd FIS transmission failure */
  181. PORT_CERR_INCONSISTENT = 5, /* Protocol mismatch */
  182. PORT_CERR_DIRECTION = 6, /* Data direction mismatch */
  183. PORT_CERR_UNDERRUN = 7, /* Ran out of SGEs while writing */
  184. PORT_CERR_OVERRUN = 8, /* Ran out of SGEs while reading */
  185. PORT_CERR_PKT_PROT = 11, /* DIR invalid in 1st PIO setup of ATAPI */
  186. PORT_CERR_SGT_BOUNDARY = 16, /* PLD ecode 00 - SGT not on qword boundary */
  187. PORT_CERR_SGT_TGTABRT = 17, /* PLD ecode 01 - target abort */
  188. PORT_CERR_SGT_MSTABRT = 18, /* PLD ecode 10 - master abort */
  189. PORT_CERR_SGT_PCIPERR = 19, /* PLD ecode 11 - PCI parity err while fetching SGT */
  190. PORT_CERR_CMD_BOUNDARY = 24, /* ctrl[15:13] 001 - PRB not on qword boundary */
  191. PORT_CERR_CMD_TGTABRT = 25, /* ctrl[15:13] 010 - target abort */
  192. PORT_CERR_CMD_MSTABRT = 26, /* ctrl[15:13] 100 - master abort */
  193. PORT_CERR_CMD_PCIPERR = 27, /* ctrl[15:13] 110 - PCI parity err while fetching PRB */
  194. PORT_CERR_XFR_UNDEF = 32, /* PSD ecode 00 - undefined */
  195. PORT_CERR_XFR_TGTABRT = 33, /* PSD ecode 01 - target abort */
  196. PORT_CERR_XFR_MSTABRT = 34, /* PSD ecode 10 - master abort */
  197. PORT_CERR_XFR_PCIPERR = 35, /* PSD ecode 11 - PCI prity err during transfer */
  198. PORT_CERR_SENDSERVICE = 36, /* FIS received while sending service */
  199. /* bits of PRB control field */
  200. PRB_CTRL_PROTOCOL = (1 << 0), /* override def. ATA protocol */
  201. PRB_CTRL_PACKET_READ = (1 << 4), /* PACKET cmd read */
  202. PRB_CTRL_PACKET_WRITE = (1 << 5), /* PACKET cmd write */
  203. PRB_CTRL_NIEN = (1 << 6), /* Mask completion irq */
  204. PRB_CTRL_SRST = (1 << 7), /* Soft reset request (ign BSY?) */
  205. /* PRB protocol field */
  206. PRB_PROT_PACKET = (1 << 0),
  207. PRB_PROT_TCQ = (1 << 1),
  208. PRB_PROT_NCQ = (1 << 2),
  209. PRB_PROT_READ = (1 << 3),
  210. PRB_PROT_WRITE = (1 << 4),
  211. PRB_PROT_TRANSPARENT = (1 << 5),
  212. /*
  213. * Other constants
  214. */
  215. SGE_TRM = (1 << 31), /* Last SGE in chain */
  216. SGE_LNK = (1 << 30), /* linked list
  217. Points to SGT, not SGE */
  218. SGE_DRD = (1 << 29), /* discard data read (/dev/null)
  219. data address ignored */
  220. SIL24_MAX_CMDS = 31,
  221. /* board id */
  222. BID_SIL3124 = 0,
  223. BID_SIL3132 = 1,
  224. BID_SIL3131 = 2,
  225. /* host flags */
  226. SIL24_COMMON_FLAGS = ATA_FLAG_SATA | ATA_FLAG_NO_LEGACY |
  227. ATA_FLAG_MMIO | ATA_FLAG_PIO_DMA |
  228. ATA_FLAG_NCQ | ATA_FLAG_ACPI_SATA |
  229. ATA_FLAG_AN | ATA_FLAG_PMP,
  230. SIL24_COMMON_LFLAGS = ATA_LFLAG_SKIP_D2H_BSY,
  231. SIL24_FLAG_PCIX_IRQ_WOC = (1 << 24), /* IRQ loss errata on PCI-X */
  232. IRQ_STAT_4PORTS = 0xf,
  233. };
  234. struct sil24_ata_block {
  235. struct sil24_prb prb;
  236. struct sil24_sge sge[SIL24_MAX_SGE];
  237. };
  238. struct sil24_atapi_block {
  239. struct sil24_prb prb;
  240. u8 cdb[16];
  241. struct sil24_sge sge[SIL24_MAX_SGE];
  242. };
  243. union sil24_cmd_block {
  244. struct sil24_ata_block ata;
  245. struct sil24_atapi_block atapi;
  246. };
  247. static struct sil24_cerr_info {
  248. unsigned int err_mask, action;
  249. const char *desc;
  250. } sil24_cerr_db[] = {
  251. [0] = { AC_ERR_DEV, 0,
  252. "device error" },
  253. [PORT_CERR_DEV] = { AC_ERR_DEV, 0,
  254. "device error via D2H FIS" },
  255. [PORT_CERR_SDB] = { AC_ERR_DEV, 0,
  256. "device error via SDB FIS" },
  257. [PORT_CERR_DATA] = { AC_ERR_ATA_BUS, ATA_EH_SOFTRESET,
  258. "error in data FIS" },
  259. [PORT_CERR_SEND] = { AC_ERR_ATA_BUS, ATA_EH_SOFTRESET,
  260. "failed to transmit command FIS" },
  261. [PORT_CERR_INCONSISTENT] = { AC_ERR_HSM, ATA_EH_SOFTRESET,
  262. "protocol mismatch" },
  263. [PORT_CERR_DIRECTION] = { AC_ERR_HSM, ATA_EH_SOFTRESET,
  264. "data directon mismatch" },
  265. [PORT_CERR_UNDERRUN] = { AC_ERR_HSM, ATA_EH_SOFTRESET,
  266. "ran out of SGEs while writing" },
  267. [PORT_CERR_OVERRUN] = { AC_ERR_HSM, ATA_EH_SOFTRESET,
  268. "ran out of SGEs while reading" },
  269. [PORT_CERR_PKT_PROT] = { AC_ERR_HSM, ATA_EH_SOFTRESET,
  270. "invalid data directon for ATAPI CDB" },
  271. [PORT_CERR_SGT_BOUNDARY] = { AC_ERR_SYSTEM, ATA_EH_SOFTRESET,
  272. "SGT not on qword boundary" },
  273. [PORT_CERR_SGT_TGTABRT] = { AC_ERR_HOST_BUS, ATA_EH_SOFTRESET,
  274. "PCI target abort while fetching SGT" },
  275. [PORT_CERR_SGT_MSTABRT] = { AC_ERR_HOST_BUS, ATA_EH_SOFTRESET,
  276. "PCI master abort while fetching SGT" },
  277. [PORT_CERR_SGT_PCIPERR] = { AC_ERR_HOST_BUS, ATA_EH_SOFTRESET,
  278. "PCI parity error while fetching SGT" },
  279. [PORT_CERR_CMD_BOUNDARY] = { AC_ERR_SYSTEM, ATA_EH_SOFTRESET,
  280. "PRB not on qword boundary" },
  281. [PORT_CERR_CMD_TGTABRT] = { AC_ERR_HOST_BUS, ATA_EH_SOFTRESET,
  282. "PCI target abort while fetching PRB" },
  283. [PORT_CERR_CMD_MSTABRT] = { AC_ERR_HOST_BUS, ATA_EH_SOFTRESET,
  284. "PCI master abort while fetching PRB" },
  285. [PORT_CERR_CMD_PCIPERR] = { AC_ERR_HOST_BUS, ATA_EH_SOFTRESET,
  286. "PCI parity error while fetching PRB" },
  287. [PORT_CERR_XFR_UNDEF] = { AC_ERR_HOST_BUS, ATA_EH_SOFTRESET,
  288. "undefined error while transferring data" },
  289. [PORT_CERR_XFR_TGTABRT] = { AC_ERR_HOST_BUS, ATA_EH_SOFTRESET,
  290. "PCI target abort while transferring data" },
  291. [PORT_CERR_XFR_MSTABRT] = { AC_ERR_HOST_BUS, ATA_EH_SOFTRESET,
  292. "PCI master abort while transferring data" },
  293. [PORT_CERR_XFR_PCIPERR] = { AC_ERR_HOST_BUS, ATA_EH_SOFTRESET,
  294. "PCI parity error while transferring data" },
  295. [PORT_CERR_SENDSERVICE] = { AC_ERR_HSM, ATA_EH_SOFTRESET,
  296. "FIS received while sending service FIS" },
  297. };
  298. /*
  299. * ap->private_data
  300. *
  301. * The preview driver always returned 0 for status. We emulate it
  302. * here from the previous interrupt.
  303. */
  304. struct sil24_port_priv {
  305. union sil24_cmd_block *cmd_block; /* 32 cmd blocks */
  306. dma_addr_t cmd_block_dma; /* DMA base addr for them */
  307. struct ata_taskfile tf; /* Cached taskfile registers */
  308. int do_port_rst;
  309. };
  310. static void sil24_dev_config(struct ata_device *dev);
  311. static u8 sil24_check_status(struct ata_port *ap);
  312. static int sil24_scr_read(struct ata_port *ap, unsigned sc_reg, u32 *val);
  313. static int sil24_scr_write(struct ata_port *ap, unsigned sc_reg, u32 val);
  314. static void sil24_tf_read(struct ata_port *ap, struct ata_taskfile *tf);
  315. static int sil24_qc_defer(struct ata_queued_cmd *qc);
  316. static void sil24_qc_prep(struct ata_queued_cmd *qc);
  317. static unsigned int sil24_qc_issue(struct ata_queued_cmd *qc);
  318. static void sil24_irq_clear(struct ata_port *ap);
  319. static void sil24_pmp_attach(struct ata_port *ap);
  320. static void sil24_pmp_detach(struct ata_port *ap);
  321. static void sil24_freeze(struct ata_port *ap);
  322. static void sil24_thaw(struct ata_port *ap);
  323. static void sil24_error_handler(struct ata_port *ap);
  324. static void sil24_post_internal_cmd(struct ata_queued_cmd *qc);
  325. static int sil24_port_start(struct ata_port *ap);
  326. static int sil24_init_one(struct pci_dev *pdev, const struct pci_device_id *ent);
  327. #ifdef CONFIG_PM
  328. static int sil24_pci_device_resume(struct pci_dev *pdev);
  329. static int sil24_port_resume(struct ata_port *ap);
  330. #endif
  331. static const struct pci_device_id sil24_pci_tbl[] = {
  332. { PCI_VDEVICE(CMD, 0x3124), BID_SIL3124 },
  333. { PCI_VDEVICE(INTEL, 0x3124), BID_SIL3124 },
  334. { PCI_VDEVICE(CMD, 0x3132), BID_SIL3132 },
  335. { PCI_VDEVICE(CMD, 0x0242), BID_SIL3132 },
  336. { PCI_VDEVICE(CMD, 0x3131), BID_SIL3131 },
  337. { PCI_VDEVICE(CMD, 0x3531), BID_SIL3131 },
  338. { } /* terminate list */
  339. };
  340. static struct pci_driver sil24_pci_driver = {
  341. .name = DRV_NAME,
  342. .id_table = sil24_pci_tbl,
  343. .probe = sil24_init_one,
  344. .remove = ata_pci_remove_one,
  345. #ifdef CONFIG_PM
  346. .suspend = ata_pci_device_suspend,
  347. .resume = sil24_pci_device_resume,
  348. #endif
  349. };
  350. static struct scsi_host_template sil24_sht = {
  351. .module = THIS_MODULE,
  352. .name = DRV_NAME,
  353. .ioctl = ata_scsi_ioctl,
  354. .queuecommand = ata_scsi_queuecmd,
  355. .change_queue_depth = ata_scsi_change_queue_depth,
  356. .can_queue = SIL24_MAX_CMDS,
  357. .this_id = ATA_SHT_THIS_ID,
  358. .sg_tablesize = SIL24_MAX_SGE,
  359. .cmd_per_lun = ATA_SHT_CMD_PER_LUN,
  360. .emulated = ATA_SHT_EMULATED,
  361. .use_clustering = ATA_SHT_USE_CLUSTERING,
  362. .proc_name = DRV_NAME,
  363. .dma_boundary = ATA_DMA_BOUNDARY,
  364. .slave_configure = ata_scsi_slave_config,
  365. .slave_destroy = ata_scsi_slave_destroy,
  366. .bios_param = ata_std_bios_param,
  367. };
  368. static const struct ata_port_operations sil24_ops = {
  369. .dev_config = sil24_dev_config,
  370. .check_status = sil24_check_status,
  371. .check_altstatus = sil24_check_status,
  372. .dev_select = ata_noop_dev_select,
  373. .tf_read = sil24_tf_read,
  374. .qc_defer = sil24_qc_defer,
  375. .qc_prep = sil24_qc_prep,
  376. .qc_issue = sil24_qc_issue,
  377. .irq_clear = sil24_irq_clear,
  378. .scr_read = sil24_scr_read,
  379. .scr_write = sil24_scr_write,
  380. .pmp_attach = sil24_pmp_attach,
  381. .pmp_detach = sil24_pmp_detach,
  382. .freeze = sil24_freeze,
  383. .thaw = sil24_thaw,
  384. .error_handler = sil24_error_handler,
  385. .post_internal_cmd = sil24_post_internal_cmd,
  386. .port_start = sil24_port_start,
  387. #ifdef CONFIG_PM
  388. .port_resume = sil24_port_resume,
  389. #endif
  390. };
  391. /*
  392. * Use bits 30-31 of port_flags to encode available port numbers.
  393. * Current maxium is 4.
  394. */
  395. #define SIL24_NPORTS2FLAG(nports) ((((unsigned)(nports) - 1) & 0x3) << 30)
  396. #define SIL24_FLAG2NPORTS(flag) ((((flag) >> 30) & 0x3) + 1)
  397. static const struct ata_port_info sil24_port_info[] = {
  398. /* sil_3124 */
  399. {
  400. .flags = SIL24_COMMON_FLAGS | SIL24_NPORTS2FLAG(4) |
  401. SIL24_FLAG_PCIX_IRQ_WOC,
  402. .link_flags = SIL24_COMMON_LFLAGS,
  403. .pio_mask = 0x1f, /* pio0-4 */
  404. .mwdma_mask = 0x07, /* mwdma0-2 */
  405. .udma_mask = ATA_UDMA5, /* udma0-5 */
  406. .port_ops = &sil24_ops,
  407. },
  408. /* sil_3132 */
  409. {
  410. .flags = SIL24_COMMON_FLAGS | SIL24_NPORTS2FLAG(2),
  411. .link_flags = SIL24_COMMON_LFLAGS,
  412. .pio_mask = 0x1f, /* pio0-4 */
  413. .mwdma_mask = 0x07, /* mwdma0-2 */
  414. .udma_mask = ATA_UDMA5, /* udma0-5 */
  415. .port_ops = &sil24_ops,
  416. },
  417. /* sil_3131/sil_3531 */
  418. {
  419. .flags = SIL24_COMMON_FLAGS | SIL24_NPORTS2FLAG(1),
  420. .link_flags = SIL24_COMMON_LFLAGS,
  421. .pio_mask = 0x1f, /* pio0-4 */
  422. .mwdma_mask = 0x07, /* mwdma0-2 */
  423. .udma_mask = ATA_UDMA5, /* udma0-5 */
  424. .port_ops = &sil24_ops,
  425. },
  426. };
  427. static int sil24_tag(int tag)
  428. {
  429. if (unlikely(ata_tag_internal(tag)))
  430. return 0;
  431. return tag;
  432. }
  433. static void sil24_dev_config(struct ata_device *dev)
  434. {
  435. void __iomem *port = dev->link->ap->ioaddr.cmd_addr;
  436. if (dev->cdb_len == 16)
  437. writel(PORT_CS_CDB16, port + PORT_CTRL_STAT);
  438. else
  439. writel(PORT_CS_CDB16, port + PORT_CTRL_CLR);
  440. }
  441. static void sil24_read_tf(struct ata_port *ap, int tag, struct ata_taskfile *tf)
  442. {
  443. void __iomem *port = ap->ioaddr.cmd_addr;
  444. struct sil24_prb __iomem *prb;
  445. u8 fis[6 * 4];
  446. prb = port + PORT_LRAM + sil24_tag(tag) * PORT_LRAM_SLOT_SZ;
  447. memcpy_fromio(fis, prb->fis, sizeof(fis));
  448. ata_tf_from_fis(fis, tf);
  449. }
  450. static u8 sil24_check_status(struct ata_port *ap)
  451. {
  452. struct sil24_port_priv *pp = ap->private_data;
  453. return pp->tf.command;
  454. }
  455. static int sil24_scr_map[] = {
  456. [SCR_CONTROL] = 0,
  457. [SCR_STATUS] = 1,
  458. [SCR_ERROR] = 2,
  459. [SCR_ACTIVE] = 3,
  460. };
  461. static int sil24_scr_read(struct ata_port *ap, unsigned sc_reg, u32 *val)
  462. {
  463. void __iomem *scr_addr = ap->ioaddr.scr_addr;
  464. if (sc_reg < ARRAY_SIZE(sil24_scr_map)) {
  465. void __iomem *addr;
  466. addr = scr_addr + sil24_scr_map[sc_reg] * 4;
  467. *val = readl(scr_addr + sil24_scr_map[sc_reg] * 4);
  468. return 0;
  469. }
  470. return -EINVAL;
  471. }
  472. static int sil24_scr_write(struct ata_port *ap, unsigned sc_reg, u32 val)
  473. {
  474. void __iomem *scr_addr = ap->ioaddr.scr_addr;
  475. if (sc_reg < ARRAY_SIZE(sil24_scr_map)) {
  476. void __iomem *addr;
  477. addr = scr_addr + sil24_scr_map[sc_reg] * 4;
  478. writel(val, scr_addr + sil24_scr_map[sc_reg] * 4);
  479. return 0;
  480. }
  481. return -EINVAL;
  482. }
  483. static void sil24_tf_read(struct ata_port *ap, struct ata_taskfile *tf)
  484. {
  485. struct sil24_port_priv *pp = ap->private_data;
  486. *tf = pp->tf;
  487. }
  488. static void sil24_config_port(struct ata_port *ap)
  489. {
  490. void __iomem *port = ap->ioaddr.cmd_addr;
  491. /* configure IRQ WoC */
  492. if (ap->flags & SIL24_FLAG_PCIX_IRQ_WOC)
  493. writel(PORT_CS_IRQ_WOC, port + PORT_CTRL_STAT);
  494. else
  495. writel(PORT_CS_IRQ_WOC, port + PORT_CTRL_CLR);
  496. /* zero error counters. */
  497. writel(0x8000, port + PORT_DECODE_ERR_THRESH);
  498. writel(0x8000, port + PORT_CRC_ERR_THRESH);
  499. writel(0x8000, port + PORT_HSHK_ERR_THRESH);
  500. writel(0x0000, port + PORT_DECODE_ERR_CNT);
  501. writel(0x0000, port + PORT_CRC_ERR_CNT);
  502. writel(0x0000, port + PORT_HSHK_ERR_CNT);
  503. /* always use 64bit activation */
  504. writel(PORT_CS_32BIT_ACTV, port + PORT_CTRL_CLR);
  505. /* clear port multiplier enable and resume bits */
  506. writel(PORT_CS_PMP_EN | PORT_CS_PMP_RESUME, port + PORT_CTRL_CLR);
  507. }
  508. static void sil24_config_pmp(struct ata_port *ap, int attached)
  509. {
  510. void __iomem *port = ap->ioaddr.cmd_addr;
  511. if (attached)
  512. writel(PORT_CS_PMP_EN, port + PORT_CTRL_STAT);
  513. else
  514. writel(PORT_CS_PMP_EN, port + PORT_CTRL_CLR);
  515. }
  516. static void sil24_clear_pmp(struct ata_port *ap)
  517. {
  518. void __iomem *port = ap->ioaddr.cmd_addr;
  519. int i;
  520. writel(PORT_CS_PMP_RESUME, port + PORT_CTRL_CLR);
  521. for (i = 0; i < SATA_PMP_MAX_PORTS; i++) {
  522. void __iomem *pmp_base = port + PORT_PMP + i * PORT_PMP_SIZE;
  523. writel(0, pmp_base + PORT_PMP_STATUS);
  524. writel(0, pmp_base + PORT_PMP_QACTIVE);
  525. }
  526. }
  527. static int sil24_init_port(struct ata_port *ap)
  528. {
  529. void __iomem *port = ap->ioaddr.cmd_addr;
  530. struct sil24_port_priv *pp = ap->private_data;
  531. u32 tmp;
  532. /* clear PMP error status */
  533. if (ap->nr_pmp_links)
  534. sil24_clear_pmp(ap);
  535. writel(PORT_CS_INIT, port + PORT_CTRL_STAT);
  536. ata_wait_register(port + PORT_CTRL_STAT,
  537. PORT_CS_INIT, PORT_CS_INIT, 10, 100);
  538. tmp = ata_wait_register(port + PORT_CTRL_STAT,
  539. PORT_CS_RDY, 0, 10, 100);
  540. if ((tmp & (PORT_CS_INIT | PORT_CS_RDY)) != PORT_CS_RDY) {
  541. pp->do_port_rst = 1;
  542. ap->link.eh_context.i.action |= ATA_EH_HARDRESET;
  543. return -EIO;
  544. }
  545. return 0;
  546. }
  547. static int sil24_exec_polled_cmd(struct ata_port *ap, int pmp,
  548. const struct ata_taskfile *tf,
  549. int is_cmd, u32 ctrl,
  550. unsigned long timeout_msec)
  551. {
  552. void __iomem *port = ap->ioaddr.cmd_addr;
  553. struct sil24_port_priv *pp = ap->private_data;
  554. struct sil24_prb *prb = &pp->cmd_block[0].ata.prb;
  555. dma_addr_t paddr = pp->cmd_block_dma;
  556. u32 irq_enabled, irq_mask, irq_stat;
  557. int rc;
  558. prb->ctrl = cpu_to_le16(ctrl);
  559. ata_tf_to_fis(tf, pmp, is_cmd, prb->fis);
  560. /* temporarily plug completion and error interrupts */
  561. irq_enabled = readl(port + PORT_IRQ_ENABLE_SET);
  562. writel(PORT_IRQ_COMPLETE | PORT_IRQ_ERROR, port + PORT_IRQ_ENABLE_CLR);
  563. writel((u32)paddr, port + PORT_CMD_ACTIVATE);
  564. writel((u64)paddr >> 32, port + PORT_CMD_ACTIVATE + 4);
  565. irq_mask = (PORT_IRQ_COMPLETE | PORT_IRQ_ERROR) << PORT_IRQ_RAW_SHIFT;
  566. irq_stat = ata_wait_register(port + PORT_IRQ_STAT, irq_mask, 0x0,
  567. 10, timeout_msec);
  568. writel(irq_mask, port + PORT_IRQ_STAT); /* clear IRQs */
  569. irq_stat >>= PORT_IRQ_RAW_SHIFT;
  570. if (irq_stat & PORT_IRQ_COMPLETE)
  571. rc = 0;
  572. else {
  573. /* force port into known state */
  574. sil24_init_port(ap);
  575. if (irq_stat & PORT_IRQ_ERROR)
  576. rc = -EIO;
  577. else
  578. rc = -EBUSY;
  579. }
  580. /* restore IRQ enabled */
  581. writel(irq_enabled, port + PORT_IRQ_ENABLE_SET);
  582. return rc;
  583. }
  584. static int sil24_do_softreset(struct ata_link *link, unsigned int *class,
  585. int pmp, unsigned long deadline)
  586. {
  587. struct ata_port *ap = link->ap;
  588. unsigned long timeout_msec = 0;
  589. struct ata_taskfile tf;
  590. const char *reason;
  591. int rc;
  592. DPRINTK("ENTER\n");
  593. if (ata_link_offline(link)) {
  594. DPRINTK("PHY reports no device\n");
  595. *class = ATA_DEV_NONE;
  596. goto out;
  597. }
  598. /* put the port into known state */
  599. if (sil24_init_port(ap)) {
  600. reason = "port not ready";
  601. goto err;
  602. }
  603. /* do SRST */
  604. if (time_after(deadline, jiffies))
  605. timeout_msec = jiffies_to_msecs(deadline - jiffies);
  606. ata_tf_init(link->device, &tf); /* doesn't really matter */
  607. rc = sil24_exec_polled_cmd(ap, pmp, &tf, 0, PRB_CTRL_SRST,
  608. timeout_msec);
  609. if (rc == -EBUSY) {
  610. reason = "timeout";
  611. goto err;
  612. } else if (rc) {
  613. reason = "SRST command error";
  614. goto err;
  615. }
  616. sil24_read_tf(ap, 0, &tf);
  617. *class = ata_dev_classify(&tf);
  618. if (*class == ATA_DEV_UNKNOWN)
  619. *class = ATA_DEV_NONE;
  620. out:
  621. DPRINTK("EXIT, class=%u\n", *class);
  622. return 0;
  623. err:
  624. ata_link_printk(link, KERN_ERR, "softreset failed (%s)\n", reason);
  625. return -EIO;
  626. }
  627. static int sil24_softreset(struct ata_link *link, unsigned int *class,
  628. unsigned long deadline)
  629. {
  630. return sil24_do_softreset(link, class, SATA_PMP_CTRL_PORT, deadline);
  631. }
  632. static int sil24_hardreset(struct ata_link *link, unsigned int *class,
  633. unsigned long deadline)
  634. {
  635. struct ata_port *ap = link->ap;
  636. void __iomem *port = ap->ioaddr.cmd_addr;
  637. struct sil24_port_priv *pp = ap->private_data;
  638. int did_port_rst = 0;
  639. const char *reason;
  640. int tout_msec, rc;
  641. u32 tmp;
  642. retry:
  643. /* Sometimes, DEV_RST is not enough to recover the controller.
  644. * This happens often after PM DMA CS errata.
  645. */
  646. if (pp->do_port_rst) {
  647. ata_port_printk(ap, KERN_WARNING, "controller in dubious "
  648. "state, performing PORT_RST\n");
  649. writel(PORT_CS_PORT_RST, port + PORT_CTRL_STAT);
  650. msleep(10);
  651. writel(PORT_CS_PORT_RST, port + PORT_CTRL_CLR);
  652. ata_wait_register(port + PORT_CTRL_STAT, PORT_CS_RDY, 0,
  653. 10, 5000);
  654. /* restore port configuration */
  655. sil24_config_port(ap);
  656. sil24_config_pmp(ap, ap->nr_pmp_links);
  657. pp->do_port_rst = 0;
  658. did_port_rst = 1;
  659. }
  660. /* sil24 does the right thing(tm) without any protection */
  661. sata_set_spd(link);
  662. tout_msec = 100;
  663. if (ata_link_online(link))
  664. tout_msec = 5000;
  665. writel(PORT_CS_DEV_RST, port + PORT_CTRL_STAT);
  666. tmp = ata_wait_register(port + PORT_CTRL_STAT,
  667. PORT_CS_DEV_RST, PORT_CS_DEV_RST, 10,
  668. tout_msec);
  669. /* SStatus oscillates between zero and valid status after
  670. * DEV_RST, debounce it.
  671. */
  672. rc = sata_link_debounce(link, sata_deb_timing_long, deadline);
  673. if (rc) {
  674. reason = "PHY debouncing failed";
  675. goto err;
  676. }
  677. if (tmp & PORT_CS_DEV_RST) {
  678. if (ata_link_offline(link))
  679. return 0;
  680. reason = "link not ready";
  681. goto err;
  682. }
  683. /* Sil24 doesn't store signature FIS after hardreset, so we
  684. * can't wait for BSY to clear. Some devices take a long time
  685. * to get ready and those devices will choke if we don't wait
  686. * for BSY clearance here. Tell libata to perform follow-up
  687. * softreset.
  688. */
  689. return -EAGAIN;
  690. err:
  691. if (!did_port_rst) {
  692. pp->do_port_rst = 1;
  693. goto retry;
  694. }
  695. ata_link_printk(link, KERN_ERR, "hardreset failed (%s)\n", reason);
  696. return -EIO;
  697. }
  698. static inline void sil24_fill_sg(struct ata_queued_cmd *qc,
  699. struct sil24_sge *sge)
  700. {
  701. struct scatterlist *sg;
  702. struct sil24_sge *last_sge = NULL;
  703. unsigned int si;
  704. for_each_sg(qc->sg, sg, qc->n_elem, si) {
  705. sge->addr = cpu_to_le64(sg_dma_address(sg));
  706. sge->cnt = cpu_to_le32(sg_dma_len(sg));
  707. sge->flags = 0;
  708. last_sge = sge;
  709. sge++;
  710. }
  711. last_sge->flags = cpu_to_le32(SGE_TRM);
  712. }
  713. static int sil24_qc_defer(struct ata_queued_cmd *qc)
  714. {
  715. struct ata_link *link = qc->dev->link;
  716. struct ata_port *ap = link->ap;
  717. u8 prot = qc->tf.protocol;
  718. /*
  719. * There is a bug in the chip:
  720. * Port LRAM Causes the PRB/SGT Data to be Corrupted
  721. * If the host issues a read request for LRAM and SActive registers
  722. * while active commands are available in the port, PRB/SGT data in
  723. * the LRAM can become corrupted. This issue applies only when
  724. * reading from, but not writing to, the LRAM.
  725. *
  726. * Therefore, reading LRAM when there is no particular error [and
  727. * other commands may be outstanding] is prohibited.
  728. *
  729. * To avoid this bug there are two situations where a command must run
  730. * exclusive of any other commands on the port:
  731. *
  732. * - ATAPI commands which check the sense data
  733. * - Passthrough ATA commands which always have ATA_QCFLAG_RESULT_TF
  734. * set.
  735. *
  736. */
  737. int is_excl = (ata_is_atapi(prot) ||
  738. (qc->flags & ATA_QCFLAG_RESULT_TF));
  739. if (unlikely(ap->excl_link)) {
  740. if (link == ap->excl_link) {
  741. if (ap->nr_active_links)
  742. return ATA_DEFER_PORT;
  743. qc->flags |= ATA_QCFLAG_CLEAR_EXCL;
  744. } else
  745. return ATA_DEFER_PORT;
  746. } else if (unlikely(is_excl)) {
  747. ap->excl_link = link;
  748. if (ap->nr_active_links)
  749. return ATA_DEFER_PORT;
  750. qc->flags |= ATA_QCFLAG_CLEAR_EXCL;
  751. }
  752. return ata_std_qc_defer(qc);
  753. }
  754. static void sil24_qc_prep(struct ata_queued_cmd *qc)
  755. {
  756. struct ata_port *ap = qc->ap;
  757. struct sil24_port_priv *pp = ap->private_data;
  758. union sil24_cmd_block *cb;
  759. struct sil24_prb *prb;
  760. struct sil24_sge *sge;
  761. u16 ctrl = 0;
  762. cb = &pp->cmd_block[sil24_tag(qc->tag)];
  763. if (!ata_is_atapi(qc->tf.protocol)) {
  764. prb = &cb->ata.prb;
  765. sge = cb->ata.sge;
  766. } else {
  767. prb = &cb->atapi.prb;
  768. sge = cb->atapi.sge;
  769. memset(cb->atapi.cdb, 0, 32);
  770. memcpy(cb->atapi.cdb, qc->cdb, qc->dev->cdb_len);
  771. if (ata_is_data(qc->tf.protocol)) {
  772. if (qc->tf.flags & ATA_TFLAG_WRITE)
  773. ctrl = PRB_CTRL_PACKET_WRITE;
  774. else
  775. ctrl = PRB_CTRL_PACKET_READ;
  776. }
  777. }
  778. prb->ctrl = cpu_to_le16(ctrl);
  779. ata_tf_to_fis(&qc->tf, qc->dev->link->pmp, 1, prb->fis);
  780. if (qc->flags & ATA_QCFLAG_DMAMAP)
  781. sil24_fill_sg(qc, sge);
  782. }
  783. static unsigned int sil24_qc_issue(struct ata_queued_cmd *qc)
  784. {
  785. struct ata_port *ap = qc->ap;
  786. struct sil24_port_priv *pp = ap->private_data;
  787. void __iomem *port = ap->ioaddr.cmd_addr;
  788. unsigned int tag = sil24_tag(qc->tag);
  789. dma_addr_t paddr;
  790. void __iomem *activate;
  791. paddr = pp->cmd_block_dma + tag * sizeof(*pp->cmd_block);
  792. activate = port + PORT_CMD_ACTIVATE + tag * 8;
  793. writel((u32)paddr, activate);
  794. writel((u64)paddr >> 32, activate + 4);
  795. return 0;
  796. }
  797. static void sil24_irq_clear(struct ata_port *ap)
  798. {
  799. /* unused */
  800. }
  801. static void sil24_pmp_attach(struct ata_port *ap)
  802. {
  803. sil24_config_pmp(ap, 1);
  804. sil24_init_port(ap);
  805. }
  806. static void sil24_pmp_detach(struct ata_port *ap)
  807. {
  808. sil24_init_port(ap);
  809. sil24_config_pmp(ap, 0);
  810. }
  811. static int sil24_pmp_softreset(struct ata_link *link, unsigned int *class,
  812. unsigned long deadline)
  813. {
  814. return sil24_do_softreset(link, class, link->pmp, deadline);
  815. }
  816. static int sil24_pmp_hardreset(struct ata_link *link, unsigned int *class,
  817. unsigned long deadline)
  818. {
  819. int rc;
  820. rc = sil24_init_port(link->ap);
  821. if (rc) {
  822. ata_link_printk(link, KERN_ERR,
  823. "hardreset failed (port not ready)\n");
  824. return rc;
  825. }
  826. return sata_pmp_std_hardreset(link, class, deadline);
  827. }
  828. static void sil24_freeze(struct ata_port *ap)
  829. {
  830. void __iomem *port = ap->ioaddr.cmd_addr;
  831. /* Port-wide IRQ mask in HOST_CTRL doesn't really work, clear
  832. * PORT_IRQ_ENABLE instead.
  833. */
  834. writel(0xffff, port + PORT_IRQ_ENABLE_CLR);
  835. }
  836. static void sil24_thaw(struct ata_port *ap)
  837. {
  838. void __iomem *port = ap->ioaddr.cmd_addr;
  839. u32 tmp;
  840. /* clear IRQ */
  841. tmp = readl(port + PORT_IRQ_STAT);
  842. writel(tmp, port + PORT_IRQ_STAT);
  843. /* turn IRQ back on */
  844. writel(DEF_PORT_IRQ, port + PORT_IRQ_ENABLE_SET);
  845. }
  846. static void sil24_error_intr(struct ata_port *ap)
  847. {
  848. void __iomem *port = ap->ioaddr.cmd_addr;
  849. struct sil24_port_priv *pp = ap->private_data;
  850. struct ata_queued_cmd *qc = NULL;
  851. struct ata_link *link;
  852. struct ata_eh_info *ehi;
  853. int abort = 0, freeze = 0;
  854. u32 irq_stat;
  855. /* on error, we need to clear IRQ explicitly */
  856. irq_stat = readl(port + PORT_IRQ_STAT);
  857. writel(irq_stat, port + PORT_IRQ_STAT);
  858. /* first, analyze and record host port events */
  859. link = &ap->link;
  860. ehi = &link->eh_info;
  861. ata_ehi_clear_desc(ehi);
  862. ata_ehi_push_desc(ehi, "irq_stat 0x%08x", irq_stat);
  863. if (irq_stat & PORT_IRQ_SDB_NOTIFY) {
  864. ata_ehi_push_desc(ehi, "SDB notify");
  865. sata_async_notification(ap);
  866. }
  867. if (irq_stat & (PORT_IRQ_PHYRDY_CHG | PORT_IRQ_DEV_XCHG)) {
  868. ata_ehi_hotplugged(ehi);
  869. ata_ehi_push_desc(ehi, "%s",
  870. irq_stat & PORT_IRQ_PHYRDY_CHG ?
  871. "PHY RDY changed" : "device exchanged");
  872. freeze = 1;
  873. }
  874. if (irq_stat & PORT_IRQ_UNK_FIS) {
  875. ehi->err_mask |= AC_ERR_HSM;
  876. ehi->action |= ATA_EH_SOFTRESET;
  877. ata_ehi_push_desc(ehi, "unknown FIS");
  878. freeze = 1;
  879. }
  880. /* deal with command error */
  881. if (irq_stat & PORT_IRQ_ERROR) {
  882. struct sil24_cerr_info *ci = NULL;
  883. unsigned int err_mask = 0, action = 0;
  884. u32 context, cerr;
  885. int pmp;
  886. abort = 1;
  887. /* DMA Context Switch Failure in Port Multiplier Mode
  888. * errata. If we have active commands to 3 or more
  889. * devices, any error condition on active devices can
  890. * corrupt DMA context switching.
  891. */
  892. if (ap->nr_active_links >= 3) {
  893. ehi->err_mask |= AC_ERR_OTHER;
  894. ehi->action |= ATA_EH_HARDRESET;
  895. ata_ehi_push_desc(ehi, "PMP DMA CS errata");
  896. pp->do_port_rst = 1;
  897. freeze = 1;
  898. }
  899. /* find out the offending link and qc */
  900. if (ap->nr_pmp_links) {
  901. context = readl(port + PORT_CONTEXT);
  902. pmp = (context >> 5) & 0xf;
  903. if (pmp < ap->nr_pmp_links) {
  904. link = &ap->pmp_link[pmp];
  905. ehi = &link->eh_info;
  906. qc = ata_qc_from_tag(ap, link->active_tag);
  907. ata_ehi_clear_desc(ehi);
  908. ata_ehi_push_desc(ehi, "irq_stat 0x%08x",
  909. irq_stat);
  910. } else {
  911. err_mask |= AC_ERR_HSM;
  912. action |= ATA_EH_HARDRESET;
  913. freeze = 1;
  914. }
  915. } else
  916. qc = ata_qc_from_tag(ap, link->active_tag);
  917. /* analyze CMD_ERR */
  918. cerr = readl(port + PORT_CMD_ERR);
  919. if (cerr < ARRAY_SIZE(sil24_cerr_db))
  920. ci = &sil24_cerr_db[cerr];
  921. if (ci && ci->desc) {
  922. err_mask |= ci->err_mask;
  923. action |= ci->action;
  924. if (action & ATA_EH_RESET_MASK)
  925. freeze = 1;
  926. ata_ehi_push_desc(ehi, "%s", ci->desc);
  927. } else {
  928. err_mask |= AC_ERR_OTHER;
  929. action |= ATA_EH_SOFTRESET;
  930. freeze = 1;
  931. ata_ehi_push_desc(ehi, "unknown command error %d",
  932. cerr);
  933. }
  934. /* record error info */
  935. if (qc) {
  936. sil24_read_tf(ap, qc->tag, &pp->tf);
  937. qc->err_mask |= err_mask;
  938. } else
  939. ehi->err_mask |= err_mask;
  940. ehi->action |= action;
  941. /* if PMP, resume */
  942. if (ap->nr_pmp_links)
  943. writel(PORT_CS_PMP_RESUME, port + PORT_CTRL_STAT);
  944. }
  945. /* freeze or abort */
  946. if (freeze)
  947. ata_port_freeze(ap);
  948. else if (abort) {
  949. if (qc)
  950. ata_link_abort(qc->dev->link);
  951. else
  952. ata_port_abort(ap);
  953. }
  954. }
  955. static void sil24_finish_qc(struct ata_queued_cmd *qc)
  956. {
  957. struct ata_port *ap = qc->ap;
  958. struct sil24_port_priv *pp = ap->private_data;
  959. if (qc->flags & ATA_QCFLAG_RESULT_TF)
  960. sil24_read_tf(ap, qc->tag, &pp->tf);
  961. }
  962. static inline void sil24_host_intr(struct ata_port *ap)
  963. {
  964. void __iomem *port = ap->ioaddr.cmd_addr;
  965. u32 slot_stat, qc_active;
  966. int rc;
  967. /* If PCIX_IRQ_WOC, there's an inherent race window between
  968. * clearing IRQ pending status and reading PORT_SLOT_STAT
  969. * which may cause spurious interrupts afterwards. This is
  970. * unavoidable and much better than losing interrupts which
  971. * happens if IRQ pending is cleared after reading
  972. * PORT_SLOT_STAT.
  973. */
  974. if (ap->flags & SIL24_FLAG_PCIX_IRQ_WOC)
  975. writel(PORT_IRQ_COMPLETE, port + PORT_IRQ_STAT);
  976. slot_stat = readl(port + PORT_SLOT_STAT);
  977. if (unlikely(slot_stat & HOST_SSTAT_ATTN)) {
  978. sil24_error_intr(ap);
  979. return;
  980. }
  981. qc_active = slot_stat & ~HOST_SSTAT_ATTN;
  982. rc = ata_qc_complete_multiple(ap, qc_active, sil24_finish_qc);
  983. if (rc > 0)
  984. return;
  985. if (rc < 0) {
  986. struct ata_eh_info *ehi = &ap->link.eh_info;
  987. ehi->err_mask |= AC_ERR_HSM;
  988. ehi->action |= ATA_EH_SOFTRESET;
  989. ata_port_freeze(ap);
  990. return;
  991. }
  992. /* spurious interrupts are expected if PCIX_IRQ_WOC */
  993. if (!(ap->flags & SIL24_FLAG_PCIX_IRQ_WOC) && ata_ratelimit())
  994. ata_port_printk(ap, KERN_INFO, "spurious interrupt "
  995. "(slot_stat 0x%x active_tag %d sactive 0x%x)\n",
  996. slot_stat, ap->link.active_tag, ap->link.sactive);
  997. }
  998. static irqreturn_t sil24_interrupt(int irq, void *dev_instance)
  999. {
  1000. struct ata_host *host = dev_instance;
  1001. void __iomem *host_base = host->iomap[SIL24_HOST_BAR];
  1002. unsigned handled = 0;
  1003. u32 status;
  1004. int i;
  1005. status = readl(host_base + HOST_IRQ_STAT);
  1006. if (status == 0xffffffff) {
  1007. printk(KERN_ERR DRV_NAME ": IRQ status == 0xffffffff, "
  1008. "PCI fault or device removal?\n");
  1009. goto out;
  1010. }
  1011. if (!(status & IRQ_STAT_4PORTS))
  1012. goto out;
  1013. spin_lock(&host->lock);
  1014. for (i = 0; i < host->n_ports; i++)
  1015. if (status & (1 << i)) {
  1016. struct ata_port *ap = host->ports[i];
  1017. if (ap && !(ap->flags & ATA_FLAG_DISABLED)) {
  1018. sil24_host_intr(ap);
  1019. handled++;
  1020. } else
  1021. printk(KERN_ERR DRV_NAME
  1022. ": interrupt from disabled port %d\n", i);
  1023. }
  1024. spin_unlock(&host->lock);
  1025. out:
  1026. return IRQ_RETVAL(handled);
  1027. }
  1028. static void sil24_error_handler(struct ata_port *ap)
  1029. {
  1030. struct sil24_port_priv *pp = ap->private_data;
  1031. if (sil24_init_port(ap))
  1032. ata_eh_freeze_port(ap);
  1033. /* perform recovery */
  1034. sata_pmp_do_eh(ap, ata_std_prereset, sil24_softreset, sil24_hardreset,
  1035. ata_std_postreset, sata_pmp_std_prereset,
  1036. sil24_pmp_softreset, sil24_pmp_hardreset,
  1037. sata_pmp_std_postreset);
  1038. pp->do_port_rst = 0;
  1039. }
  1040. static void sil24_post_internal_cmd(struct ata_queued_cmd *qc)
  1041. {
  1042. struct ata_port *ap = qc->ap;
  1043. /* make DMA engine forget about the failed command */
  1044. if ((qc->flags & ATA_QCFLAG_FAILED) && sil24_init_port(ap))
  1045. ata_eh_freeze_port(ap);
  1046. }
  1047. static int sil24_port_start(struct ata_port *ap)
  1048. {
  1049. struct device *dev = ap->host->dev;
  1050. struct sil24_port_priv *pp;
  1051. union sil24_cmd_block *cb;
  1052. size_t cb_size = sizeof(*cb) * SIL24_MAX_CMDS;
  1053. dma_addr_t cb_dma;
  1054. int rc;
  1055. pp = devm_kzalloc(dev, sizeof(*pp), GFP_KERNEL);
  1056. if (!pp)
  1057. return -ENOMEM;
  1058. pp->tf.command = ATA_DRDY;
  1059. cb = dmam_alloc_coherent(dev, cb_size, &cb_dma, GFP_KERNEL);
  1060. if (!cb)
  1061. return -ENOMEM;
  1062. memset(cb, 0, cb_size);
  1063. rc = ata_pad_alloc(ap, dev);
  1064. if (rc)
  1065. return rc;
  1066. pp->cmd_block = cb;
  1067. pp->cmd_block_dma = cb_dma;
  1068. ap->private_data = pp;
  1069. return 0;
  1070. }
  1071. static void sil24_init_controller(struct ata_host *host)
  1072. {
  1073. void __iomem *host_base = host->iomap[SIL24_HOST_BAR];
  1074. u32 tmp;
  1075. int i;
  1076. /* GPIO off */
  1077. writel(0, host_base + HOST_FLASH_CMD);
  1078. /* clear global reset & mask interrupts during initialization */
  1079. writel(0, host_base + HOST_CTRL);
  1080. /* init ports */
  1081. for (i = 0; i < host->n_ports; i++) {
  1082. struct ata_port *ap = host->ports[i];
  1083. void __iomem *port = ap->ioaddr.cmd_addr;
  1084. /* Initial PHY setting */
  1085. writel(0x20c, port + PORT_PHY_CFG);
  1086. /* Clear port RST */
  1087. tmp = readl(port + PORT_CTRL_STAT);
  1088. if (tmp & PORT_CS_PORT_RST) {
  1089. writel(PORT_CS_PORT_RST, port + PORT_CTRL_CLR);
  1090. tmp = ata_wait_register(port + PORT_CTRL_STAT,
  1091. PORT_CS_PORT_RST,
  1092. PORT_CS_PORT_RST, 10, 100);
  1093. if (tmp & PORT_CS_PORT_RST)
  1094. dev_printk(KERN_ERR, host->dev,
  1095. "failed to clear port RST\n");
  1096. }
  1097. /* configure port */
  1098. sil24_config_port(ap);
  1099. }
  1100. /* Turn on interrupts */
  1101. writel(IRQ_STAT_4PORTS, host_base + HOST_CTRL);
  1102. }
  1103. static int sil24_init_one(struct pci_dev *pdev, const struct pci_device_id *ent)
  1104. {
  1105. extern int __MARKER__sil24_cmd_block_is_sized_wrongly;
  1106. static int printed_version;
  1107. struct ata_port_info pi = sil24_port_info[ent->driver_data];
  1108. const struct ata_port_info *ppi[] = { &pi, NULL };
  1109. void __iomem * const *iomap;
  1110. struct ata_host *host;
  1111. int i, rc;
  1112. u32 tmp;
  1113. /* cause link error if sil24_cmd_block is sized wrongly */
  1114. if (sizeof(union sil24_cmd_block) != PAGE_SIZE)
  1115. __MARKER__sil24_cmd_block_is_sized_wrongly = 1;
  1116. if (!printed_version++)
  1117. dev_printk(KERN_DEBUG, &pdev->dev, "version " DRV_VERSION "\n");
  1118. /* acquire resources */
  1119. rc = pcim_enable_device(pdev);
  1120. if (rc)
  1121. return rc;
  1122. rc = pcim_iomap_regions(pdev,
  1123. (1 << SIL24_HOST_BAR) | (1 << SIL24_PORT_BAR),
  1124. DRV_NAME);
  1125. if (rc)
  1126. return rc;
  1127. iomap = pcim_iomap_table(pdev);
  1128. /* apply workaround for completion IRQ loss on PCI-X errata */
  1129. if (pi.flags & SIL24_FLAG_PCIX_IRQ_WOC) {
  1130. tmp = readl(iomap[SIL24_HOST_BAR] + HOST_CTRL);
  1131. if (tmp & (HOST_CTRL_TRDY | HOST_CTRL_STOP | HOST_CTRL_DEVSEL))
  1132. dev_printk(KERN_INFO, &pdev->dev,
  1133. "Applying completion IRQ loss on PCI-X "
  1134. "errata fix\n");
  1135. else
  1136. pi.flags &= ~SIL24_FLAG_PCIX_IRQ_WOC;
  1137. }
  1138. /* allocate and fill host */
  1139. host = ata_host_alloc_pinfo(&pdev->dev, ppi,
  1140. SIL24_FLAG2NPORTS(ppi[0]->flags));
  1141. if (!host)
  1142. return -ENOMEM;
  1143. host->iomap = iomap;
  1144. for (i = 0; i < host->n_ports; i++) {
  1145. struct ata_port *ap = host->ports[i];
  1146. size_t offset = ap->port_no * PORT_REGS_SIZE;
  1147. void __iomem *port = iomap[SIL24_PORT_BAR] + offset;
  1148. host->ports[i]->ioaddr.cmd_addr = port;
  1149. host->ports[i]->ioaddr.scr_addr = port + PORT_SCONTROL;
  1150. ata_port_pbar_desc(ap, SIL24_HOST_BAR, -1, "host");
  1151. ata_port_pbar_desc(ap, SIL24_PORT_BAR, offset, "port");
  1152. }
  1153. /* configure and activate the device */
  1154. if (!pci_set_dma_mask(pdev, DMA_64BIT_MASK)) {
  1155. rc = pci_set_consistent_dma_mask(pdev, DMA_64BIT_MASK);
  1156. if (rc) {
  1157. rc = pci_set_consistent_dma_mask(pdev, DMA_32BIT_MASK);
  1158. if (rc) {
  1159. dev_printk(KERN_ERR, &pdev->dev,
  1160. "64-bit DMA enable failed\n");
  1161. return rc;
  1162. }
  1163. }
  1164. } else {
  1165. rc = pci_set_dma_mask(pdev, DMA_32BIT_MASK);
  1166. if (rc) {
  1167. dev_printk(KERN_ERR, &pdev->dev,
  1168. "32-bit DMA enable failed\n");
  1169. return rc;
  1170. }
  1171. rc = pci_set_consistent_dma_mask(pdev, DMA_32BIT_MASK);
  1172. if (rc) {
  1173. dev_printk(KERN_ERR, &pdev->dev,
  1174. "32-bit consistent DMA enable failed\n");
  1175. return rc;
  1176. }
  1177. }
  1178. sil24_init_controller(host);
  1179. pci_set_master(pdev);
  1180. return ata_host_activate(host, pdev->irq, sil24_interrupt, IRQF_SHARED,
  1181. &sil24_sht);
  1182. }
  1183. #ifdef CONFIG_PM
  1184. static int sil24_pci_device_resume(struct pci_dev *pdev)
  1185. {
  1186. struct ata_host *host = dev_get_drvdata(&pdev->dev);
  1187. void __iomem *host_base = host->iomap[SIL24_HOST_BAR];
  1188. int rc;
  1189. rc = ata_pci_device_do_resume(pdev);
  1190. if (rc)
  1191. return rc;
  1192. if (pdev->dev.power.power_state.event == PM_EVENT_SUSPEND)
  1193. writel(HOST_CTRL_GLOBAL_RST, host_base + HOST_CTRL);
  1194. sil24_init_controller(host);
  1195. ata_host_resume(host);
  1196. return 0;
  1197. }
  1198. static int sil24_port_resume(struct ata_port *ap)
  1199. {
  1200. sil24_config_pmp(ap, ap->nr_pmp_links);
  1201. return 0;
  1202. }
  1203. #endif
  1204. static int __init sil24_init(void)
  1205. {
  1206. return pci_register_driver(&sil24_pci_driver);
  1207. }
  1208. static void __exit sil24_exit(void)
  1209. {
  1210. pci_unregister_driver(&sil24_pci_driver);
  1211. }
  1212. MODULE_AUTHOR("Tejun Heo");
  1213. MODULE_DESCRIPTION("Silicon Image 3124/3132 SATA low-level driver");
  1214. MODULE_LICENSE("GPL");
  1215. MODULE_DEVICE_TABLE(pci, sil24_pci_tbl);
  1216. module_init(sil24_init);
  1217. module_exit(sil24_exit);