libata-sff.c 23 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917
  1. /*
  2. * libata-sff.c - helper library for PCI IDE BMDMA
  3. *
  4. * Maintained by: Jeff Garzik <jgarzik@pobox.com>
  5. * Please ALWAYS copy linux-ide@vger.kernel.org
  6. * on emails.
  7. *
  8. * Copyright 2003-2006 Red Hat, Inc. All rights reserved.
  9. * Copyright 2003-2006 Jeff Garzik
  10. *
  11. *
  12. * This program is free software; you can redistribute it and/or modify
  13. * it under the terms of the GNU General Public License as published by
  14. * the Free Software Foundation; either version 2, or (at your option)
  15. * any later version.
  16. *
  17. * This program is distributed in the hope that it will be useful,
  18. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  19. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  20. * GNU General Public License for more details.
  21. *
  22. * You should have received a copy of the GNU General Public License
  23. * along with this program; see the file COPYING. If not, write to
  24. * the Free Software Foundation, 675 Mass Ave, Cambridge, MA 02139, USA.
  25. *
  26. *
  27. * libata documentation is available via 'make {ps|pdf}docs',
  28. * as Documentation/DocBook/libata.*
  29. *
  30. * Hardware documentation available from http://www.t13.org/ and
  31. * http://www.sata-io.org/
  32. *
  33. */
  34. #include <linux/kernel.h>
  35. #include <linux/pci.h>
  36. #include <linux/libata.h>
  37. #include "libata.h"
  38. /**
  39. * ata_irq_on - Enable interrupts on a port.
  40. * @ap: Port on which interrupts are enabled.
  41. *
  42. * Enable interrupts on a legacy IDE device using MMIO or PIO,
  43. * wait for idle, clear any pending interrupts.
  44. *
  45. * LOCKING:
  46. * Inherited from caller.
  47. */
  48. u8 ata_irq_on(struct ata_port *ap)
  49. {
  50. struct ata_ioports *ioaddr = &ap->ioaddr;
  51. u8 tmp;
  52. ap->ctl &= ~ATA_NIEN;
  53. ap->last_ctl = ap->ctl;
  54. iowrite8(ap->ctl, ioaddr->ctl_addr);
  55. tmp = ata_wait_idle(ap);
  56. ap->ops->irq_clear(ap);
  57. return tmp;
  58. }
  59. /**
  60. * ata_tf_load - send taskfile registers to host controller
  61. * @ap: Port to which output is sent
  62. * @tf: ATA taskfile register set
  63. *
  64. * Outputs ATA taskfile to standard ATA host controller.
  65. *
  66. * LOCKING:
  67. * Inherited from caller.
  68. */
  69. void ata_tf_load(struct ata_port *ap, const struct ata_taskfile *tf)
  70. {
  71. struct ata_ioports *ioaddr = &ap->ioaddr;
  72. unsigned int is_addr = tf->flags & ATA_TFLAG_ISADDR;
  73. if (tf->ctl != ap->last_ctl) {
  74. iowrite8(tf->ctl, ioaddr->ctl_addr);
  75. ap->last_ctl = tf->ctl;
  76. ata_wait_idle(ap);
  77. }
  78. if (is_addr && (tf->flags & ATA_TFLAG_LBA48)) {
  79. iowrite8(tf->hob_feature, ioaddr->feature_addr);
  80. iowrite8(tf->hob_nsect, ioaddr->nsect_addr);
  81. iowrite8(tf->hob_lbal, ioaddr->lbal_addr);
  82. iowrite8(tf->hob_lbam, ioaddr->lbam_addr);
  83. iowrite8(tf->hob_lbah, ioaddr->lbah_addr);
  84. VPRINTK("hob: feat 0x%X nsect 0x%X, lba 0x%X 0x%X 0x%X\n",
  85. tf->hob_feature,
  86. tf->hob_nsect,
  87. tf->hob_lbal,
  88. tf->hob_lbam,
  89. tf->hob_lbah);
  90. }
  91. if (is_addr) {
  92. iowrite8(tf->feature, ioaddr->feature_addr);
  93. iowrite8(tf->nsect, ioaddr->nsect_addr);
  94. iowrite8(tf->lbal, ioaddr->lbal_addr);
  95. iowrite8(tf->lbam, ioaddr->lbam_addr);
  96. iowrite8(tf->lbah, ioaddr->lbah_addr);
  97. VPRINTK("feat 0x%X nsect 0x%X lba 0x%X 0x%X 0x%X\n",
  98. tf->feature,
  99. tf->nsect,
  100. tf->lbal,
  101. tf->lbam,
  102. tf->lbah);
  103. }
  104. if (tf->flags & ATA_TFLAG_DEVICE) {
  105. iowrite8(tf->device, ioaddr->device_addr);
  106. VPRINTK("device 0x%X\n", tf->device);
  107. }
  108. ata_wait_idle(ap);
  109. }
  110. /**
  111. * ata_exec_command - issue ATA command to host controller
  112. * @ap: port to which command is being issued
  113. * @tf: ATA taskfile register set
  114. *
  115. * Issues ATA command, with proper synchronization with interrupt
  116. * handler / other threads.
  117. *
  118. * LOCKING:
  119. * spin_lock_irqsave(host lock)
  120. */
  121. void ata_exec_command(struct ata_port *ap, const struct ata_taskfile *tf)
  122. {
  123. DPRINTK("ata%u: cmd 0x%X\n", ap->print_id, tf->command);
  124. iowrite8(tf->command, ap->ioaddr.command_addr);
  125. ata_pause(ap);
  126. }
  127. /**
  128. * ata_tf_read - input device's ATA taskfile shadow registers
  129. * @ap: Port from which input is read
  130. * @tf: ATA taskfile register set for storing input
  131. *
  132. * Reads ATA taskfile registers for currently-selected device
  133. * into @tf. Assumes the device has a fully SFF compliant task file
  134. * layout and behaviour. If you device does not (eg has a different
  135. * status method) then you will need to provide a replacement tf_read
  136. *
  137. * LOCKING:
  138. * Inherited from caller.
  139. */
  140. void ata_tf_read(struct ata_port *ap, struct ata_taskfile *tf)
  141. {
  142. struct ata_ioports *ioaddr = &ap->ioaddr;
  143. tf->command = ata_check_status(ap);
  144. tf->feature = ioread8(ioaddr->error_addr);
  145. tf->nsect = ioread8(ioaddr->nsect_addr);
  146. tf->lbal = ioread8(ioaddr->lbal_addr);
  147. tf->lbam = ioread8(ioaddr->lbam_addr);
  148. tf->lbah = ioread8(ioaddr->lbah_addr);
  149. tf->device = ioread8(ioaddr->device_addr);
  150. if (tf->flags & ATA_TFLAG_LBA48) {
  151. iowrite8(tf->ctl | ATA_HOB, ioaddr->ctl_addr);
  152. tf->hob_feature = ioread8(ioaddr->error_addr);
  153. tf->hob_nsect = ioread8(ioaddr->nsect_addr);
  154. tf->hob_lbal = ioread8(ioaddr->lbal_addr);
  155. tf->hob_lbam = ioread8(ioaddr->lbam_addr);
  156. tf->hob_lbah = ioread8(ioaddr->lbah_addr);
  157. iowrite8(tf->ctl, ioaddr->ctl_addr);
  158. ap->last_ctl = tf->ctl;
  159. }
  160. }
  161. /**
  162. * ata_check_status - Read device status reg & clear interrupt
  163. * @ap: port where the device is
  164. *
  165. * Reads ATA taskfile status register for currently-selected device
  166. * and return its value. This also clears pending interrupts
  167. * from this device
  168. *
  169. * LOCKING:
  170. * Inherited from caller.
  171. */
  172. u8 ata_check_status(struct ata_port *ap)
  173. {
  174. return ioread8(ap->ioaddr.status_addr);
  175. }
  176. /**
  177. * ata_altstatus - Read device alternate status reg
  178. * @ap: port where the device is
  179. *
  180. * Reads ATA taskfile alternate status register for
  181. * currently-selected device and return its value.
  182. *
  183. * Note: may NOT be used as the check_altstatus() entry in
  184. * ata_port_operations.
  185. *
  186. * LOCKING:
  187. * Inherited from caller.
  188. */
  189. u8 ata_altstatus(struct ata_port *ap)
  190. {
  191. if (ap->ops->check_altstatus)
  192. return ap->ops->check_altstatus(ap);
  193. return ioread8(ap->ioaddr.altstatus_addr);
  194. }
  195. /**
  196. * ata_bmdma_setup - Set up PCI IDE BMDMA transaction
  197. * @qc: Info associated with this ATA transaction.
  198. *
  199. * LOCKING:
  200. * spin_lock_irqsave(host lock)
  201. */
  202. void ata_bmdma_setup(struct ata_queued_cmd *qc)
  203. {
  204. struct ata_port *ap = qc->ap;
  205. unsigned int rw = (qc->tf.flags & ATA_TFLAG_WRITE);
  206. u8 dmactl;
  207. /* load PRD table addr. */
  208. mb(); /* make sure PRD table writes are visible to controller */
  209. iowrite32(ap->prd_dma, ap->ioaddr.bmdma_addr + ATA_DMA_TABLE_OFS);
  210. /* specify data direction, triple-check start bit is clear */
  211. dmactl = ioread8(ap->ioaddr.bmdma_addr + ATA_DMA_CMD);
  212. dmactl &= ~(ATA_DMA_WR | ATA_DMA_START);
  213. if (!rw)
  214. dmactl |= ATA_DMA_WR;
  215. iowrite8(dmactl, ap->ioaddr.bmdma_addr + ATA_DMA_CMD);
  216. /* issue r/w command */
  217. ap->ops->exec_command(ap, &qc->tf);
  218. }
  219. /**
  220. * ata_bmdma_start - Start a PCI IDE BMDMA transaction
  221. * @qc: Info associated with this ATA transaction.
  222. *
  223. * LOCKING:
  224. * spin_lock_irqsave(host lock)
  225. */
  226. void ata_bmdma_start(struct ata_queued_cmd *qc)
  227. {
  228. struct ata_port *ap = qc->ap;
  229. u8 dmactl;
  230. /* start host DMA transaction */
  231. dmactl = ioread8(ap->ioaddr.bmdma_addr + ATA_DMA_CMD);
  232. iowrite8(dmactl | ATA_DMA_START, ap->ioaddr.bmdma_addr + ATA_DMA_CMD);
  233. /* Strictly, one may wish to issue an ioread8() here, to
  234. * flush the mmio write. However, control also passes
  235. * to the hardware at this point, and it will interrupt
  236. * us when we are to resume control. So, in effect,
  237. * we don't care when the mmio write flushes.
  238. * Further, a read of the DMA status register _immediately_
  239. * following the write may not be what certain flaky hardware
  240. * is expected, so I think it is best to not add a readb()
  241. * without first all the MMIO ATA cards/mobos.
  242. * Or maybe I'm just being paranoid.
  243. *
  244. * FIXME: The posting of this write means I/O starts are
  245. * unneccessarily delayed for MMIO
  246. */
  247. }
  248. /**
  249. * ata_bmdma_irq_clear - Clear PCI IDE BMDMA interrupt.
  250. * @ap: Port associated with this ATA transaction.
  251. *
  252. * Clear interrupt and error flags in DMA status register.
  253. *
  254. * May be used as the irq_clear() entry in ata_port_operations.
  255. *
  256. * LOCKING:
  257. * spin_lock_irqsave(host lock)
  258. */
  259. void ata_bmdma_irq_clear(struct ata_port *ap)
  260. {
  261. void __iomem *mmio = ap->ioaddr.bmdma_addr;
  262. if (!mmio)
  263. return;
  264. iowrite8(ioread8(mmio + ATA_DMA_STATUS), mmio + ATA_DMA_STATUS);
  265. }
  266. /**
  267. * ata_bmdma_status - Read PCI IDE BMDMA status
  268. * @ap: Port associated with this ATA transaction.
  269. *
  270. * Read and return BMDMA status register.
  271. *
  272. * May be used as the bmdma_status() entry in ata_port_operations.
  273. *
  274. * LOCKING:
  275. * spin_lock_irqsave(host lock)
  276. */
  277. u8 ata_bmdma_status(struct ata_port *ap)
  278. {
  279. return ioread8(ap->ioaddr.bmdma_addr + ATA_DMA_STATUS);
  280. }
  281. /**
  282. * ata_bmdma_stop - Stop PCI IDE BMDMA transfer
  283. * @qc: Command we are ending DMA for
  284. *
  285. * Clears the ATA_DMA_START flag in the dma control register
  286. *
  287. * May be used as the bmdma_stop() entry in ata_port_operations.
  288. *
  289. * LOCKING:
  290. * spin_lock_irqsave(host lock)
  291. */
  292. void ata_bmdma_stop(struct ata_queued_cmd *qc)
  293. {
  294. struct ata_port *ap = qc->ap;
  295. void __iomem *mmio = ap->ioaddr.bmdma_addr;
  296. /* clear start/stop bit */
  297. iowrite8(ioread8(mmio + ATA_DMA_CMD) & ~ATA_DMA_START,
  298. mmio + ATA_DMA_CMD);
  299. /* one-PIO-cycle guaranteed wait, per spec, for HDMA1:0 transition */
  300. ata_altstatus(ap); /* dummy read */
  301. }
  302. /**
  303. * ata_bmdma_freeze - Freeze BMDMA controller port
  304. * @ap: port to freeze
  305. *
  306. * Freeze BMDMA controller port.
  307. *
  308. * LOCKING:
  309. * Inherited from caller.
  310. */
  311. void ata_bmdma_freeze(struct ata_port *ap)
  312. {
  313. struct ata_ioports *ioaddr = &ap->ioaddr;
  314. ap->ctl |= ATA_NIEN;
  315. ap->last_ctl = ap->ctl;
  316. iowrite8(ap->ctl, ioaddr->ctl_addr);
  317. /* Under certain circumstances, some controllers raise IRQ on
  318. * ATA_NIEN manipulation. Also, many controllers fail to mask
  319. * previously pending IRQ on ATA_NIEN assertion. Clear it.
  320. */
  321. ata_chk_status(ap);
  322. ap->ops->irq_clear(ap);
  323. }
  324. /**
  325. * ata_bmdma_thaw - Thaw BMDMA controller port
  326. * @ap: port to thaw
  327. *
  328. * Thaw BMDMA controller port.
  329. *
  330. * LOCKING:
  331. * Inherited from caller.
  332. */
  333. void ata_bmdma_thaw(struct ata_port *ap)
  334. {
  335. /* clear & re-enable interrupts */
  336. ata_chk_status(ap);
  337. ap->ops->irq_clear(ap);
  338. ap->ops->irq_on(ap);
  339. }
  340. /**
  341. * ata_bmdma_drive_eh - Perform EH with given methods for BMDMA controller
  342. * @ap: port to handle error for
  343. * @prereset: prereset method (can be NULL)
  344. * @softreset: softreset method (can be NULL)
  345. * @hardreset: hardreset method (can be NULL)
  346. * @postreset: postreset method (can be NULL)
  347. *
  348. * Handle error for ATA BMDMA controller. It can handle both
  349. * PATA and SATA controllers. Many controllers should be able to
  350. * use this EH as-is or with some added handling before and
  351. * after.
  352. *
  353. * This function is intended to be used for constructing
  354. * ->error_handler callback by low level drivers.
  355. *
  356. * LOCKING:
  357. * Kernel thread context (may sleep)
  358. */
  359. void ata_bmdma_drive_eh(struct ata_port *ap, ata_prereset_fn_t prereset,
  360. ata_reset_fn_t softreset, ata_reset_fn_t hardreset,
  361. ata_postreset_fn_t postreset)
  362. {
  363. struct ata_queued_cmd *qc;
  364. unsigned long flags;
  365. int thaw = 0;
  366. qc = __ata_qc_from_tag(ap, ap->link.active_tag);
  367. if (qc && !(qc->flags & ATA_QCFLAG_FAILED))
  368. qc = NULL;
  369. /* reset PIO HSM and stop DMA engine */
  370. spin_lock_irqsave(ap->lock, flags);
  371. ap->hsm_task_state = HSM_ST_IDLE;
  372. if (qc && (qc->tf.protocol == ATA_PROT_DMA ||
  373. qc->tf.protocol == ATAPI_PROT_DMA)) {
  374. u8 host_stat;
  375. host_stat = ap->ops->bmdma_status(ap);
  376. /* BMDMA controllers indicate host bus error by
  377. * setting DMA_ERR bit and timing out. As it wasn't
  378. * really a timeout event, adjust error mask and
  379. * cancel frozen state.
  380. */
  381. if (qc->err_mask == AC_ERR_TIMEOUT && (host_stat & ATA_DMA_ERR)) {
  382. qc->err_mask = AC_ERR_HOST_BUS;
  383. thaw = 1;
  384. }
  385. ap->ops->bmdma_stop(qc);
  386. }
  387. ata_altstatus(ap);
  388. ata_chk_status(ap);
  389. ap->ops->irq_clear(ap);
  390. spin_unlock_irqrestore(ap->lock, flags);
  391. if (thaw)
  392. ata_eh_thaw_port(ap);
  393. /* PIO and DMA engines have been stopped, perform recovery */
  394. ata_do_eh(ap, prereset, softreset, hardreset, postreset);
  395. }
  396. /**
  397. * ata_bmdma_error_handler - Stock error handler for BMDMA controller
  398. * @ap: port to handle error for
  399. *
  400. * Stock error handler for BMDMA controller.
  401. *
  402. * LOCKING:
  403. * Kernel thread context (may sleep)
  404. */
  405. void ata_bmdma_error_handler(struct ata_port *ap)
  406. {
  407. ata_reset_fn_t hardreset;
  408. hardreset = NULL;
  409. if (sata_scr_valid(&ap->link))
  410. hardreset = sata_std_hardreset;
  411. ata_bmdma_drive_eh(ap, ata_std_prereset, ata_std_softreset, hardreset,
  412. ata_std_postreset);
  413. }
  414. /**
  415. * ata_bmdma_post_internal_cmd - Stock post_internal_cmd for
  416. * BMDMA controller
  417. * @qc: internal command to clean up
  418. *
  419. * LOCKING:
  420. * Kernel thread context (may sleep)
  421. */
  422. void ata_bmdma_post_internal_cmd(struct ata_queued_cmd *qc)
  423. {
  424. if (qc->ap->ioaddr.bmdma_addr)
  425. ata_bmdma_stop(qc);
  426. }
  427. /**
  428. * ata_sff_port_start - Set port up for dma.
  429. * @ap: Port to initialize
  430. *
  431. * Called just after data structures for each port are
  432. * initialized. Allocates space for PRD table if the device
  433. * is DMA capable SFF.
  434. *
  435. * May be used as the port_start() entry in ata_port_operations.
  436. *
  437. * LOCKING:
  438. * Inherited from caller.
  439. */
  440. int ata_sff_port_start(struct ata_port *ap)
  441. {
  442. if (ap->ioaddr.bmdma_addr)
  443. return ata_port_start(ap);
  444. return 0;
  445. }
  446. #ifdef CONFIG_PCI
  447. static int ata_resources_present(struct pci_dev *pdev, int port)
  448. {
  449. int i;
  450. /* Check the PCI resources for this channel are enabled */
  451. port = port * 2;
  452. for (i = 0; i < 2; i ++) {
  453. if (pci_resource_start(pdev, port + i) == 0 ||
  454. pci_resource_len(pdev, port + i) == 0)
  455. return 0;
  456. }
  457. return 1;
  458. }
  459. /**
  460. * ata_pci_init_bmdma - acquire PCI BMDMA resources and init ATA host
  461. * @host: target ATA host
  462. *
  463. * Acquire PCI BMDMA resources and initialize @host accordingly.
  464. *
  465. * LOCKING:
  466. * Inherited from calling layer (may sleep).
  467. *
  468. * RETURNS:
  469. * 0 on success, -errno otherwise.
  470. */
  471. int ata_pci_init_bmdma(struct ata_host *host)
  472. {
  473. struct device *gdev = host->dev;
  474. struct pci_dev *pdev = to_pci_dev(gdev);
  475. int i, rc;
  476. /* No BAR4 allocation: No DMA */
  477. if (pci_resource_start(pdev, 4) == 0)
  478. return 0;
  479. /* TODO: If we get no DMA mask we should fall back to PIO */
  480. rc = pci_set_dma_mask(pdev, ATA_DMA_MASK);
  481. if (rc)
  482. return rc;
  483. rc = pci_set_consistent_dma_mask(pdev, ATA_DMA_MASK);
  484. if (rc)
  485. return rc;
  486. /* request and iomap DMA region */
  487. rc = pcim_iomap_regions(pdev, 1 << 4, dev_driver_string(gdev));
  488. if (rc) {
  489. dev_printk(KERN_ERR, gdev, "failed to request/iomap BAR4\n");
  490. return -ENOMEM;
  491. }
  492. host->iomap = pcim_iomap_table(pdev);
  493. for (i = 0; i < 2; i++) {
  494. struct ata_port *ap = host->ports[i];
  495. void __iomem *bmdma = host->iomap[4] + 8 * i;
  496. if (ata_port_is_dummy(ap))
  497. continue;
  498. ap->ioaddr.bmdma_addr = bmdma;
  499. if ((!(ap->flags & ATA_FLAG_IGN_SIMPLEX)) &&
  500. (ioread8(bmdma + 2) & 0x80))
  501. host->flags |= ATA_HOST_SIMPLEX;
  502. ata_port_desc(ap, "bmdma 0x%llx",
  503. (unsigned long long)pci_resource_start(pdev, 4) + 8 * i);
  504. }
  505. return 0;
  506. }
  507. /**
  508. * ata_pci_init_sff_host - acquire native PCI ATA resources and init host
  509. * @host: target ATA host
  510. *
  511. * Acquire native PCI ATA resources for @host and initialize the
  512. * first two ports of @host accordingly. Ports marked dummy are
  513. * skipped and allocation failure makes the port dummy.
  514. *
  515. * Note that native PCI resources are valid even for legacy hosts
  516. * as we fix up pdev resources array early in boot, so this
  517. * function can be used for both native and legacy SFF hosts.
  518. *
  519. * LOCKING:
  520. * Inherited from calling layer (may sleep).
  521. *
  522. * RETURNS:
  523. * 0 if at least one port is initialized, -ENODEV if no port is
  524. * available.
  525. */
  526. int ata_pci_init_sff_host(struct ata_host *host)
  527. {
  528. struct device *gdev = host->dev;
  529. struct pci_dev *pdev = to_pci_dev(gdev);
  530. unsigned int mask = 0;
  531. int i, rc;
  532. /* request, iomap BARs and init port addresses accordingly */
  533. for (i = 0; i < 2; i++) {
  534. struct ata_port *ap = host->ports[i];
  535. int base = i * 2;
  536. void __iomem * const *iomap;
  537. if (ata_port_is_dummy(ap))
  538. continue;
  539. /* Discard disabled ports. Some controllers show
  540. * their unused channels this way. Disabled ports are
  541. * made dummy.
  542. */
  543. if (!ata_resources_present(pdev, i)) {
  544. ap->ops = &ata_dummy_port_ops;
  545. continue;
  546. }
  547. rc = pcim_iomap_regions(pdev, 0x3 << base,
  548. dev_driver_string(gdev));
  549. if (rc) {
  550. dev_printk(KERN_WARNING, gdev,
  551. "failed to request/iomap BARs for port %d "
  552. "(errno=%d)\n", i, rc);
  553. if (rc == -EBUSY)
  554. pcim_pin_device(pdev);
  555. ap->ops = &ata_dummy_port_ops;
  556. continue;
  557. }
  558. host->iomap = iomap = pcim_iomap_table(pdev);
  559. ap->ioaddr.cmd_addr = iomap[base];
  560. ap->ioaddr.altstatus_addr =
  561. ap->ioaddr.ctl_addr = (void __iomem *)
  562. ((unsigned long)iomap[base + 1] | ATA_PCI_CTL_OFS);
  563. ata_std_ports(&ap->ioaddr);
  564. ata_port_desc(ap, "cmd 0x%llx ctl 0x%llx",
  565. (unsigned long long)pci_resource_start(pdev, base),
  566. (unsigned long long)pci_resource_start(pdev, base + 1));
  567. mask |= 1 << i;
  568. }
  569. if (!mask) {
  570. dev_printk(KERN_ERR, gdev, "no available native port\n");
  571. return -ENODEV;
  572. }
  573. return 0;
  574. }
  575. /**
  576. * ata_pci_prepare_sff_host - helper to prepare native PCI ATA host
  577. * @pdev: target PCI device
  578. * @ppi: array of port_info, must be enough for two ports
  579. * @r_host: out argument for the initialized ATA host
  580. *
  581. * Helper to allocate ATA host for @pdev, acquire all native PCI
  582. * resources and initialize it accordingly in one go.
  583. *
  584. * LOCKING:
  585. * Inherited from calling layer (may sleep).
  586. *
  587. * RETURNS:
  588. * 0 on success, -errno otherwise.
  589. */
  590. int ata_pci_prepare_sff_host(struct pci_dev *pdev,
  591. const struct ata_port_info * const * ppi,
  592. struct ata_host **r_host)
  593. {
  594. struct ata_host *host;
  595. int rc;
  596. if (!devres_open_group(&pdev->dev, NULL, GFP_KERNEL))
  597. return -ENOMEM;
  598. host = ata_host_alloc_pinfo(&pdev->dev, ppi, 2);
  599. if (!host) {
  600. dev_printk(KERN_ERR, &pdev->dev,
  601. "failed to allocate ATA host\n");
  602. rc = -ENOMEM;
  603. goto err_out;
  604. }
  605. rc = ata_pci_init_sff_host(host);
  606. if (rc)
  607. goto err_out;
  608. /* init DMA related stuff */
  609. rc = ata_pci_init_bmdma(host);
  610. if (rc)
  611. goto err_bmdma;
  612. devres_remove_group(&pdev->dev, NULL);
  613. *r_host = host;
  614. return 0;
  615. err_bmdma:
  616. /* This is necessary because PCI and iomap resources are
  617. * merged and releasing the top group won't release the
  618. * acquired resources if some of those have been acquired
  619. * before entering this function.
  620. */
  621. pcim_iounmap_regions(pdev, 0xf);
  622. err_out:
  623. devres_release_group(&pdev->dev, NULL);
  624. return rc;
  625. }
  626. /**
  627. * ata_pci_activate_sff_host - start SFF host, request IRQ and register it
  628. * @host: target SFF ATA host
  629. * @irq_handler: irq_handler used when requesting IRQ(s)
  630. * @sht: scsi_host_template to use when registering the host
  631. *
  632. * This is the counterpart of ata_host_activate() for SFF ATA
  633. * hosts. This separate helper is necessary because SFF hosts
  634. * use two separate interrupts in legacy mode.
  635. *
  636. * LOCKING:
  637. * Inherited from calling layer (may sleep).
  638. *
  639. * RETURNS:
  640. * 0 on success, -errno otherwise.
  641. */
  642. int ata_pci_activate_sff_host(struct ata_host *host,
  643. irq_handler_t irq_handler,
  644. struct scsi_host_template *sht)
  645. {
  646. struct device *dev = host->dev;
  647. struct pci_dev *pdev = to_pci_dev(dev);
  648. const char *drv_name = dev_driver_string(host->dev);
  649. int legacy_mode = 0, rc;
  650. rc = ata_host_start(host);
  651. if (rc)
  652. return rc;
  653. if ((pdev->class >> 8) == PCI_CLASS_STORAGE_IDE) {
  654. u8 tmp8, mask;
  655. /* TODO: What if one channel is in native mode ... */
  656. pci_read_config_byte(pdev, PCI_CLASS_PROG, &tmp8);
  657. mask = (1 << 2) | (1 << 0);
  658. if ((tmp8 & mask) != mask)
  659. legacy_mode = 1;
  660. #if defined(CONFIG_NO_ATA_LEGACY)
  661. /* Some platforms with PCI limits cannot address compat
  662. port space. In that case we punt if their firmware has
  663. left a device in compatibility mode */
  664. if (legacy_mode) {
  665. printk(KERN_ERR "ata: Compatibility mode ATA is not supported on this platform, skipping.\n");
  666. return -EOPNOTSUPP;
  667. }
  668. #endif
  669. }
  670. if (!devres_open_group(dev, NULL, GFP_KERNEL))
  671. return -ENOMEM;
  672. if (!legacy_mode && pdev->irq) {
  673. rc = devm_request_irq(dev, pdev->irq, irq_handler,
  674. IRQF_SHARED, drv_name, host);
  675. if (rc)
  676. goto out;
  677. ata_port_desc(host->ports[0], "irq %d", pdev->irq);
  678. ata_port_desc(host->ports[1], "irq %d", pdev->irq);
  679. } else if (legacy_mode) {
  680. if (!ata_port_is_dummy(host->ports[0])) {
  681. rc = devm_request_irq(dev, ATA_PRIMARY_IRQ(pdev),
  682. irq_handler, IRQF_SHARED,
  683. drv_name, host);
  684. if (rc)
  685. goto out;
  686. ata_port_desc(host->ports[0], "irq %d",
  687. ATA_PRIMARY_IRQ(pdev));
  688. }
  689. if (!ata_port_is_dummy(host->ports[1])) {
  690. rc = devm_request_irq(dev, ATA_SECONDARY_IRQ(pdev),
  691. irq_handler, IRQF_SHARED,
  692. drv_name, host);
  693. if (rc)
  694. goto out;
  695. ata_port_desc(host->ports[1], "irq %d",
  696. ATA_SECONDARY_IRQ(pdev));
  697. }
  698. }
  699. rc = ata_host_register(host, sht);
  700. out:
  701. if (rc == 0)
  702. devres_remove_group(dev, NULL);
  703. else
  704. devres_release_group(dev, NULL);
  705. return rc;
  706. }
  707. /**
  708. * ata_pci_init_one - Initialize/register PCI IDE host controller
  709. * @pdev: Controller to be initialized
  710. * @ppi: array of port_info, must be enough for two ports
  711. *
  712. * This is a helper function which can be called from a driver's
  713. * xxx_init_one() probe function if the hardware uses traditional
  714. * IDE taskfile registers.
  715. *
  716. * This function calls pci_enable_device(), reserves its register
  717. * regions, sets the dma mask, enables bus master mode, and calls
  718. * ata_device_add()
  719. *
  720. * ASSUMPTION:
  721. * Nobody makes a single channel controller that appears solely as
  722. * the secondary legacy port on PCI.
  723. *
  724. * LOCKING:
  725. * Inherited from PCI layer (may sleep).
  726. *
  727. * RETURNS:
  728. * Zero on success, negative on errno-based value on error.
  729. */
  730. int ata_pci_init_one(struct pci_dev *pdev,
  731. const struct ata_port_info * const * ppi)
  732. {
  733. struct device *dev = &pdev->dev;
  734. const struct ata_port_info *pi = NULL;
  735. struct ata_host *host = NULL;
  736. int i, rc;
  737. DPRINTK("ENTER\n");
  738. /* look up the first valid port_info */
  739. for (i = 0; i < 2 && ppi[i]; i++) {
  740. if (ppi[i]->port_ops != &ata_dummy_port_ops) {
  741. pi = ppi[i];
  742. break;
  743. }
  744. }
  745. if (!pi) {
  746. dev_printk(KERN_ERR, &pdev->dev,
  747. "no valid port_info specified\n");
  748. return -EINVAL;
  749. }
  750. if (!devres_open_group(dev, NULL, GFP_KERNEL))
  751. return -ENOMEM;
  752. rc = pcim_enable_device(pdev);
  753. if (rc)
  754. goto out;
  755. /* prepare and activate SFF host */
  756. rc = ata_pci_prepare_sff_host(pdev, ppi, &host);
  757. if (rc)
  758. goto out;
  759. pci_set_master(pdev);
  760. rc = ata_pci_activate_sff_host(host, pi->port_ops->irq_handler,
  761. pi->sht);
  762. out:
  763. if (rc == 0)
  764. devres_remove_group(&pdev->dev, NULL);
  765. else
  766. devres_release_group(&pdev->dev, NULL);
  767. return rc;
  768. }
  769. /**
  770. * ata_pci_clear_simplex - attempt to kick device out of simplex
  771. * @pdev: PCI device
  772. *
  773. * Some PCI ATA devices report simplex mode but in fact can be told to
  774. * enter non simplex mode. This implements the necessary logic to
  775. * perform the task on such devices. Calling it on other devices will
  776. * have -undefined- behaviour.
  777. */
  778. int ata_pci_clear_simplex(struct pci_dev *pdev)
  779. {
  780. unsigned long bmdma = pci_resource_start(pdev, 4);
  781. u8 simplex;
  782. if (bmdma == 0)
  783. return -ENOENT;
  784. simplex = inb(bmdma + 0x02);
  785. outb(simplex & 0x60, bmdma + 0x02);
  786. simplex = inb(bmdma + 0x02);
  787. if (simplex & 0x80)
  788. return -EOPNOTSUPP;
  789. return 0;
  790. }
  791. unsigned long ata_pci_default_filter(struct ata_device *adev, unsigned long xfer_mask)
  792. {
  793. /* Filter out DMA modes if the device has been configured by
  794. the BIOS as PIO only */
  795. if (adev->link->ap->ioaddr.bmdma_addr == NULL)
  796. xfer_mask &= ~(ATA_MASK_MWDMA | ATA_MASK_UDMA);
  797. return xfer_mask;
  798. }
  799. #endif /* CONFIG_PCI */