quirks.c 10 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395
  1. /*
  2. * This file contains work-arounds for x86 and x86_64 platform bugs.
  3. */
  4. #include <linux/pci.h>
  5. #include <linux/irq.h>
  6. #include <asm/hpet.h>
  7. #if defined(CONFIG_X86_IO_APIC) && defined(CONFIG_SMP) && defined(CONFIG_PCI)
  8. static void __devinit quirk_intel_irqbalance(struct pci_dev *dev)
  9. {
  10. u8 config, rev;
  11. u32 word;
  12. /* BIOS may enable hardware IRQ balancing for
  13. * E7520/E7320/E7525(revision ID 0x9 and below)
  14. * based platforms.
  15. * Disable SW irqbalance/affinity on those platforms.
  16. */
  17. pci_read_config_byte(dev, PCI_CLASS_REVISION, &rev);
  18. if (rev > 0x9)
  19. return;
  20. /* enable access to config space*/
  21. pci_read_config_byte(dev, 0xf4, &config);
  22. pci_write_config_byte(dev, 0xf4, config|0x2);
  23. /* read xTPR register */
  24. raw_pci_ops->read(0, 0, 0x40, 0x4c, 2, &word);
  25. if (!(word & (1 << 13))) {
  26. printk(KERN_INFO "Intel E7520/7320/7525 detected. "
  27. "Disabling irq balancing and affinity\n");
  28. #ifdef CONFIG_IRQBALANCE
  29. irqbalance_disable("");
  30. #endif
  31. noirqdebug_setup("");
  32. #ifdef CONFIG_PROC_FS
  33. no_irq_affinity = 1;
  34. #endif
  35. }
  36. /* put back the original value for config space*/
  37. if (!(config & 0x2))
  38. pci_write_config_byte(dev, 0xf4, config);
  39. }
  40. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_E7320_MCH,
  41. quirk_intel_irqbalance);
  42. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_E7525_MCH,
  43. quirk_intel_irqbalance);
  44. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_E7520_MCH,
  45. quirk_intel_irqbalance);
  46. #endif
  47. #if defined(CONFIG_HPET_TIMER)
  48. unsigned long force_hpet_address;
  49. static enum {
  50. NONE_FORCE_HPET_RESUME,
  51. OLD_ICH_FORCE_HPET_RESUME,
  52. ICH_FORCE_HPET_RESUME,
  53. VT8237_FORCE_HPET_RESUME,
  54. NVIDIA_FORCE_HPET_RESUME,
  55. } force_hpet_resume_type;
  56. static void __iomem *rcba_base;
  57. static void ich_force_hpet_resume(void)
  58. {
  59. u32 val;
  60. if (!force_hpet_address)
  61. return;
  62. if (rcba_base == NULL)
  63. BUG();
  64. /* read the Function Disable register, dword mode only */
  65. val = readl(rcba_base + 0x3404);
  66. if (!(val & 0x80)) {
  67. /* HPET disabled in HPTC. Trying to enable */
  68. writel(val | 0x80, rcba_base + 0x3404);
  69. }
  70. val = readl(rcba_base + 0x3404);
  71. if (!(val & 0x80))
  72. BUG();
  73. else
  74. printk(KERN_DEBUG "Force enabled HPET at resume\n");
  75. return;
  76. }
  77. static void ich_force_enable_hpet(struct pci_dev *dev)
  78. {
  79. u32 val;
  80. u32 uninitialized_var(rcba);
  81. int err = 0;
  82. if (hpet_address || force_hpet_address)
  83. return;
  84. pci_read_config_dword(dev, 0xF0, &rcba);
  85. rcba &= 0xFFFFC000;
  86. if (rcba == 0) {
  87. printk(KERN_DEBUG "RCBA disabled. Cannot force enable HPET\n");
  88. return;
  89. }
  90. /* use bits 31:14, 16 kB aligned */
  91. rcba_base = ioremap_nocache(rcba, 0x4000);
  92. if (rcba_base == NULL) {
  93. printk(KERN_DEBUG "ioremap failed. Cannot force enable HPET\n");
  94. return;
  95. }
  96. /* read the Function Disable register, dword mode only */
  97. val = readl(rcba_base + 0x3404);
  98. if (val & 0x80) {
  99. /* HPET is enabled in HPTC. Just not reported by BIOS */
  100. val = val & 0x3;
  101. force_hpet_address = 0xFED00000 | (val << 12);
  102. printk(KERN_DEBUG "Force enabled HPET at base address 0x%lx\n",
  103. force_hpet_address);
  104. iounmap(rcba_base);
  105. return;
  106. }
  107. /* HPET disabled in HPTC. Trying to enable */
  108. writel(val | 0x80, rcba_base + 0x3404);
  109. val = readl(rcba_base + 0x3404);
  110. if (!(val & 0x80)) {
  111. err = 1;
  112. } else {
  113. val = val & 0x3;
  114. force_hpet_address = 0xFED00000 | (val << 12);
  115. }
  116. if (err) {
  117. force_hpet_address = 0;
  118. iounmap(rcba_base);
  119. printk(KERN_DEBUG "Failed to force enable HPET\n");
  120. } else {
  121. force_hpet_resume_type = ICH_FORCE_HPET_RESUME;
  122. printk(KERN_DEBUG "Force enabled HPET at base address 0x%lx\n",
  123. force_hpet_address);
  124. }
  125. }
  126. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_ESB2_0,
  127. ich_force_enable_hpet);
  128. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_ICH6_1,
  129. ich_force_enable_hpet);
  130. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_ICH7_0,
  131. ich_force_enable_hpet);
  132. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_ICH7_1,
  133. ich_force_enable_hpet);
  134. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_ICH7_31,
  135. ich_force_enable_hpet);
  136. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_ICH8_1,
  137. ich_force_enable_hpet);
  138. static struct pci_dev *cached_dev;
  139. static void old_ich_force_hpet_resume(void)
  140. {
  141. u32 val;
  142. u32 uninitialized_var(gen_cntl);
  143. if (!force_hpet_address || !cached_dev)
  144. return;
  145. pci_read_config_dword(cached_dev, 0xD0, &gen_cntl);
  146. gen_cntl &= (~(0x7 << 15));
  147. gen_cntl |= (0x4 << 15);
  148. pci_write_config_dword(cached_dev, 0xD0, gen_cntl);
  149. pci_read_config_dword(cached_dev, 0xD0, &gen_cntl);
  150. val = gen_cntl >> 15;
  151. val &= 0x7;
  152. if (val == 0x4)
  153. printk(KERN_DEBUG "Force enabled HPET at resume\n");
  154. else
  155. BUG();
  156. }
  157. static void old_ich_force_enable_hpet(struct pci_dev *dev)
  158. {
  159. u32 val;
  160. u32 uninitialized_var(gen_cntl);
  161. if (hpet_address || force_hpet_address)
  162. return;
  163. pci_read_config_dword(dev, 0xD0, &gen_cntl);
  164. /*
  165. * Bit 17 is HPET enable bit.
  166. * Bit 16:15 control the HPET base address.
  167. */
  168. val = gen_cntl >> 15;
  169. val &= 0x7;
  170. if (val & 0x4) {
  171. val &= 0x3;
  172. force_hpet_address = 0xFED00000 | (val << 12);
  173. printk(KERN_DEBUG "HPET at base address 0x%lx\n",
  174. force_hpet_address);
  175. return;
  176. }
  177. /*
  178. * HPET is disabled. Trying enabling at FED00000 and check
  179. * whether it sticks
  180. */
  181. gen_cntl &= (~(0x7 << 15));
  182. gen_cntl |= (0x4 << 15);
  183. pci_write_config_dword(dev, 0xD0, gen_cntl);
  184. pci_read_config_dword(dev, 0xD0, &gen_cntl);
  185. val = gen_cntl >> 15;
  186. val &= 0x7;
  187. if (val & 0x4) {
  188. /* HPET is enabled in HPTC. Just not reported by BIOS */
  189. val &= 0x3;
  190. force_hpet_address = 0xFED00000 | (val << 12);
  191. printk(KERN_DEBUG "Force enabled HPET at base address 0x%lx\n",
  192. force_hpet_address);
  193. cached_dev = dev;
  194. force_hpet_resume_type = OLD_ICH_FORCE_HPET_RESUME;
  195. return;
  196. }
  197. printk(KERN_DEBUG "Failed to force enable HPET\n");
  198. }
  199. /*
  200. * Undocumented chipset features. Make sure that the user enforced
  201. * this.
  202. */
  203. static void old_ich_force_enable_hpet_user(struct pci_dev *dev)
  204. {
  205. if (hpet_force_user)
  206. old_ich_force_enable_hpet(dev);
  207. }
  208. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82801CA_0,
  209. old_ich_force_enable_hpet_user);
  210. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82801CA_12,
  211. old_ich_force_enable_hpet_user);
  212. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82801DB_0,
  213. old_ich_force_enable_hpet_user);
  214. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82801DB_12,
  215. old_ich_force_enable_hpet_user);
  216. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82801EB_0,
  217. old_ich_force_enable_hpet);
  218. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82801EB_12,
  219. old_ich_force_enable_hpet);
  220. static void vt8237_force_hpet_resume(void)
  221. {
  222. u32 val;
  223. if (!force_hpet_address || !cached_dev)
  224. return;
  225. val = 0xfed00000 | 0x80;
  226. pci_write_config_dword(cached_dev, 0x68, val);
  227. pci_read_config_dword(cached_dev, 0x68, &val);
  228. if (val & 0x80)
  229. printk(KERN_DEBUG "Force enabled HPET at resume\n");
  230. else
  231. BUG();
  232. }
  233. static void vt8237_force_enable_hpet(struct pci_dev *dev)
  234. {
  235. u32 uninitialized_var(val);
  236. if (!hpet_force_user || hpet_address || force_hpet_address)
  237. return;
  238. pci_read_config_dword(dev, 0x68, &val);
  239. /*
  240. * Bit 7 is HPET enable bit.
  241. * Bit 31:10 is HPET base address (contrary to what datasheet claims)
  242. */
  243. if (val & 0x80) {
  244. force_hpet_address = (val & ~0x3ff);
  245. printk(KERN_DEBUG "HPET at base address 0x%lx\n",
  246. force_hpet_address);
  247. return;
  248. }
  249. /*
  250. * HPET is disabled. Trying enabling at FED00000 and check
  251. * whether it sticks
  252. */
  253. val = 0xfed00000 | 0x80;
  254. pci_write_config_dword(dev, 0x68, val);
  255. pci_read_config_dword(dev, 0x68, &val);
  256. if (val & 0x80) {
  257. force_hpet_address = (val & ~0x3ff);
  258. printk(KERN_DEBUG "Force enabled HPET at base address 0x%lx\n",
  259. force_hpet_address);
  260. cached_dev = dev;
  261. force_hpet_resume_type = VT8237_FORCE_HPET_RESUME;
  262. return;
  263. }
  264. printk(KERN_DEBUG "Failed to force enable HPET\n");
  265. }
  266. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_VIA, PCI_DEVICE_ID_VIA_8235,
  267. vt8237_force_enable_hpet);
  268. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_VIA, PCI_DEVICE_ID_VIA_8237,
  269. vt8237_force_enable_hpet);
  270. /*
  271. * Undocumented chipset feature taken from LinuxBIOS.
  272. */
  273. static void nvidia_force_hpet_resume(void)
  274. {
  275. pci_write_config_dword(cached_dev, 0x44, 0xfed00001);
  276. printk(KERN_DEBUG "Force enabled HPET at resume\n");
  277. }
  278. static void nvidia_force_enable_hpet(struct pci_dev *dev)
  279. {
  280. u32 uninitialized_var(val);
  281. if (!hpet_force_user || hpet_address || force_hpet_address)
  282. return;
  283. pci_write_config_dword(dev, 0x44, 0xfed00001);
  284. pci_read_config_dword(dev, 0x44, &val);
  285. force_hpet_address = val & 0xfffffffe;
  286. force_hpet_resume_type = NVIDIA_FORCE_HPET_RESUME;
  287. printk(KERN_DEBUG "Force enabled HPET at base address 0x%lx\n",
  288. force_hpet_address);
  289. cached_dev = dev;
  290. return;
  291. }
  292. /* ISA Bridges */
  293. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_NVIDIA, 0x0050,
  294. nvidia_force_enable_hpet);
  295. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_NVIDIA, 0x0051,
  296. nvidia_force_enable_hpet);
  297. /* LPC bridges */
  298. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_NVIDIA, 0x0360,
  299. nvidia_force_enable_hpet);
  300. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_NVIDIA, 0x0361,
  301. nvidia_force_enable_hpet);
  302. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_NVIDIA, 0x0362,
  303. nvidia_force_enable_hpet);
  304. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_NVIDIA, 0x0363,
  305. nvidia_force_enable_hpet);
  306. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_NVIDIA, 0x0364,
  307. nvidia_force_enable_hpet);
  308. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_NVIDIA, 0x0365,
  309. nvidia_force_enable_hpet);
  310. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_NVIDIA, 0x0366,
  311. nvidia_force_enable_hpet);
  312. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_NVIDIA, 0x0367,
  313. nvidia_force_enable_hpet);
  314. void force_hpet_resume(void)
  315. {
  316. switch (force_hpet_resume_type) {
  317. case ICH_FORCE_HPET_RESUME:
  318. return ich_force_hpet_resume();
  319. case OLD_ICH_FORCE_HPET_RESUME:
  320. return old_ich_force_hpet_resume();
  321. case VT8237_FORCE_HPET_RESUME:
  322. return vt8237_force_hpet_resume();
  323. case NVIDIA_FORCE_HPET_RESUME:
  324. return nvidia_force_hpet_resume();
  325. default:
  326. break;
  327. }
  328. }
  329. #endif