setup.c 6.7 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239
  1. /*
  2. * This file is subject to the terms and conditions of the GNU General Public
  3. * License. See the file "COPYING" in the main directory of this archive
  4. * for more details.
  5. *
  6. * arch/sh64/mach-cayman/setup.c
  7. *
  8. * SH5 Cayman support
  9. *
  10. * This file handles the architecture-dependent parts of initialization
  11. *
  12. * Copyright David J. Mckay.
  13. * Needs major work!
  14. *
  15. * benedict.gaster@superh.com: 3rd May 2002
  16. * Added support for ramdisk, removing statically linked romfs at the same time.
  17. *
  18. * lethal@linux-sh.org: 15th May 2003
  19. * Use the generic procfs cpuinfo interface, just return a valid board name.
  20. */
  21. #include <linux/init.h>
  22. #include <linux/kernel.h>
  23. #include <asm/platform.h>
  24. #include <asm/irq.h>
  25. #include <asm/io.h>
  26. /*
  27. * Platform Dependent Interrupt Priorities.
  28. */
  29. /* Using defaults defined in irq.h */
  30. #define RES NO_PRIORITY /* Disabled */
  31. #define IR0 IRL0_PRIORITY /* IRLs */
  32. #define IR1 IRL1_PRIORITY
  33. #define IR2 IRL2_PRIORITY
  34. #define IR3 IRL3_PRIORITY
  35. #define PCA INTA_PRIORITY /* PCI Ints */
  36. #define PCB INTB_PRIORITY
  37. #define PCC INTC_PRIORITY
  38. #define PCD INTD_PRIORITY
  39. #define SER TOP_PRIORITY
  40. #define ERR TOP_PRIORITY
  41. #define PW0 TOP_PRIORITY
  42. #define PW1 TOP_PRIORITY
  43. #define PW2 TOP_PRIORITY
  44. #define PW3 TOP_PRIORITY
  45. #define DM0 NO_PRIORITY /* DMA Ints */
  46. #define DM1 NO_PRIORITY
  47. #define DM2 NO_PRIORITY
  48. #define DM3 NO_PRIORITY
  49. #define DAE NO_PRIORITY
  50. #define TU0 TIMER_PRIORITY /* TMU Ints */
  51. #define TU1 NO_PRIORITY
  52. #define TU2 NO_PRIORITY
  53. #define TI2 NO_PRIORITY
  54. #define ATI NO_PRIORITY /* RTC Ints */
  55. #define PRI NO_PRIORITY
  56. #define CUI RTC_PRIORITY
  57. #define ERI SCIF_PRIORITY /* SCIF Ints */
  58. #define RXI SCIF_PRIORITY
  59. #define BRI SCIF_PRIORITY
  60. #define TXI SCIF_PRIORITY
  61. #define ITI TOP_PRIORITY /* WDT Ints */
  62. /* Setup for the SMSC FDC37C935 */
  63. #define SMSC_SUPERIO_BASE 0x04000000
  64. #define SMSC_CONFIG_PORT_ADDR 0x3f0
  65. #define SMSC_INDEX_PORT_ADDR SMSC_CONFIG_PORT_ADDR
  66. #define SMSC_DATA_PORT_ADDR 0x3f1
  67. #define SMSC_ENTER_CONFIG_KEY 0x55
  68. #define SMSC_EXIT_CONFIG_KEY 0xaa
  69. #define SMCS_LOGICAL_DEV_INDEX 0x07
  70. #define SMSC_DEVICE_ID_INDEX 0x20
  71. #define SMSC_DEVICE_REV_INDEX 0x21
  72. #define SMSC_ACTIVATE_INDEX 0x30
  73. #define SMSC_PRIMARY_BASE_INDEX 0x60
  74. #define SMSC_SECONDARY_BASE_INDEX 0x62
  75. #define SMSC_PRIMARY_INT_INDEX 0x70
  76. #define SMSC_SECONDARY_INT_INDEX 0x72
  77. #define SMSC_IDE1_DEVICE 1
  78. #define SMSC_KEYBOARD_DEVICE 7
  79. #define SMSC_CONFIG_REGISTERS 8
  80. #define SMSC_SUPERIO_READ_INDEXED(index) ({ \
  81. outb((index), SMSC_INDEX_PORT_ADDR); \
  82. inb(SMSC_DATA_PORT_ADDR); })
  83. #define SMSC_SUPERIO_WRITE_INDEXED(val, index) ({ \
  84. outb((index), SMSC_INDEX_PORT_ADDR); \
  85. outb((val), SMSC_DATA_PORT_ADDR); })
  86. #define IDE1_PRIMARY_BASE 0x01f0
  87. #define IDE1_SECONDARY_BASE 0x03f6
  88. unsigned long smsc_superio_virt;
  89. /*
  90. * Platform dependent structures: maps and parms block.
  91. */
  92. struct resource io_resources[] = {
  93. /* To be updated with external devices */
  94. };
  95. struct resource kram_resources[] = {
  96. /* These must be last in the array */
  97. { .name = "Kernel code", .start = 0, .end = 0 },
  98. /* These must be last in the array */
  99. { .name = "Kernel data", .start = 0, .end = 0 }
  100. };
  101. struct resource xram_resources[] = {
  102. /* To be updated with external devices */
  103. };
  104. struct resource rom_resources[] = {
  105. /* To be updated with external devices */
  106. };
  107. struct sh64_platform platform_parms = {
  108. .readonly_rootfs = 1,
  109. .initial_root_dev = 0x0100,
  110. .loader_type = 1,
  111. .io_res_p = io_resources,
  112. .io_res_count = ARRAY_SIZE(io_resources),
  113. .kram_res_p = kram_resources,
  114. .kram_res_count = ARRAY_SIZE(kram_resources),
  115. .xram_res_p = xram_resources,
  116. .xram_res_count = ARRAY_SIZE(xram_resources),
  117. .rom_res_p = rom_resources,
  118. .rom_res_count = ARRAY_SIZE(rom_resources),
  119. };
  120. int platform_int_priority[NR_INTC_IRQS] = {
  121. IR0, IR1, IR2, IR3, PCA, PCB, PCC, PCD, /* IRQ 0- 7 */
  122. RES, RES, RES, RES, SER, ERR, PW3, PW2, /* IRQ 8-15 */
  123. PW1, PW0, DM0, DM1, DM2, DM3, DAE, RES, /* IRQ 16-23 */
  124. RES, RES, RES, RES, RES, RES, RES, RES, /* IRQ 24-31 */
  125. TU0, TU1, TU2, TI2, ATI, PRI, CUI, ERI, /* IRQ 32-39 */
  126. RXI, BRI, TXI, RES, RES, RES, RES, RES, /* IRQ 40-47 */
  127. RES, RES, RES, RES, RES, RES, RES, RES, /* IRQ 48-55 */
  128. RES, RES, RES, RES, RES, RES, RES, ITI, /* IRQ 56-63 */
  129. };
  130. static int __init smsc_superio_setup(void)
  131. {
  132. unsigned char devid, devrev;
  133. smsc_superio_virt = onchip_remap(SMSC_SUPERIO_BASE, 1024, "SMSC SuperIO");
  134. if (!smsc_superio_virt) {
  135. panic("Unable to remap SMSC SuperIO\n");
  136. }
  137. /* Initially the chip is in run state */
  138. /* Put it into configuration state */
  139. outb(SMSC_ENTER_CONFIG_KEY, SMSC_CONFIG_PORT_ADDR);
  140. outb(SMSC_ENTER_CONFIG_KEY, SMSC_CONFIG_PORT_ADDR);
  141. /* Read device ID info */
  142. devid = SMSC_SUPERIO_READ_INDEXED(SMSC_DEVICE_ID_INDEX);
  143. devrev = SMSC_SUPERIO_READ_INDEXED(SMSC_DEVICE_REV_INDEX);
  144. printk("SMSC SuperIO devid %02x rev %02x\n", devid, devrev);
  145. /* Select the keyboard device */
  146. SMSC_SUPERIO_WRITE_INDEXED(SMSC_KEYBOARD_DEVICE, SMCS_LOGICAL_DEV_INDEX);
  147. /* enable it */
  148. SMSC_SUPERIO_WRITE_INDEXED(1, SMSC_ACTIVATE_INDEX);
  149. /* Select the interrupts */
  150. /* On a PC keyboard is IRQ1, mouse is IRQ12 */
  151. SMSC_SUPERIO_WRITE_INDEXED(1, SMSC_PRIMARY_INT_INDEX);
  152. SMSC_SUPERIO_WRITE_INDEXED(12, SMSC_SECONDARY_INT_INDEX);
  153. #ifdef CONFIG_IDE
  154. /*
  155. * Only IDE1 exists on the Cayman
  156. */
  157. /* Power it on */
  158. SMSC_SUPERIO_WRITE_INDEXED(1 << SMSC_IDE1_DEVICE, 0x22);
  159. SMSC_SUPERIO_WRITE_INDEXED(SMSC_IDE1_DEVICE, SMCS_LOGICAL_DEV_INDEX);
  160. SMSC_SUPERIO_WRITE_INDEXED(1, SMSC_ACTIVATE_INDEX);
  161. SMSC_SUPERIO_WRITE_INDEXED(IDE1_PRIMARY_BASE >> 8,
  162. SMSC_PRIMARY_BASE_INDEX + 0);
  163. SMSC_SUPERIO_WRITE_INDEXED(IDE1_PRIMARY_BASE & 0xff,
  164. SMSC_PRIMARY_BASE_INDEX + 1);
  165. SMSC_SUPERIO_WRITE_INDEXED(IDE1_SECONDARY_BASE >> 8,
  166. SMSC_SECONDARY_BASE_INDEX + 0);
  167. SMSC_SUPERIO_WRITE_INDEXED(IDE1_SECONDARY_BASE & 0xff,
  168. SMSC_SECONDARY_BASE_INDEX + 1);
  169. SMSC_SUPERIO_WRITE_INDEXED(14, SMSC_PRIMARY_INT_INDEX);
  170. SMSC_SUPERIO_WRITE_INDEXED(SMSC_CONFIG_REGISTERS,
  171. SMCS_LOGICAL_DEV_INDEX);
  172. SMSC_SUPERIO_WRITE_INDEXED(0x00, 0xc2); /* GP42 = nIDE1_OE */
  173. SMSC_SUPERIO_WRITE_INDEXED(0x01, 0xc5); /* GP45 = IDE1_IRQ */
  174. SMSC_SUPERIO_WRITE_INDEXED(0x00, 0xc6); /* GP46 = nIOROP */
  175. SMSC_SUPERIO_WRITE_INDEXED(0x00, 0xc7); /* GP47 = nIOWOP */
  176. #endif
  177. /* Exit the configuration state */
  178. outb(SMSC_EXIT_CONFIG_KEY, SMSC_CONFIG_PORT_ADDR);
  179. return 0;
  180. }
  181. /* This is grotty, but, because kernel is always referenced on the link line
  182. * before any devices, this is safe.
  183. */
  184. __initcall(smsc_superio_setup);
  185. void __init platform_setup(void)
  186. {
  187. /* Cayman platform leaves the decision to head.S, for now */
  188. platform_parms.fpu_flags = fpu_in_use;
  189. }
  190. void __init platform_monitor(void)
  191. {
  192. /* Nothing yet .. */
  193. }
  194. void __init platform_reserve(void)
  195. {
  196. /* Nothing yet .. */
  197. }
  198. const char *get_system_type(void)
  199. {
  200. return "Hitachi Cayman";
  201. }