head31.S 4.8 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188
  1. /*
  2. * arch/s390/kernel/head31.S
  3. *
  4. * Copyright (C) IBM Corp. 2005,2006
  5. *
  6. * Author(s): Hartmut Penner <hp@de.ibm.com>
  7. * Martin Schwidefsky <schwidefsky@de.ibm.com>
  8. * Rob van der Heij <rvdhei@iae.nl>
  9. * Heiko Carstens <heiko.carstens@de.ibm.com>
  10. *
  11. */
  12. #
  13. # startup-code at 0x10000, running in absolute addressing mode
  14. # this is called either by the ipl loader or directly by PSW restart
  15. # or linload or SALIPL
  16. #
  17. .org 0x10000
  18. startup:basr %r13,0 # get base
  19. .LPG0: l %r13,0f-.LPG0(%r13)
  20. b 0(%r13)
  21. 0: .long startup_continue
  22. #
  23. # params at 10400 (setup.h)
  24. #
  25. .org PARMAREA
  26. .long 0,0 # IPL_DEVICE
  27. .long 0,0 # INITRD_START
  28. .long 0,0 # INITRD_SIZE
  29. .org COMMAND_LINE
  30. .byte "root=/dev/ram0 ro"
  31. .byte 0
  32. .org 0x11000
  33. startup_continue:
  34. basr %r13,0 # get base
  35. .LPG1: mvi __LC_AR_MODE_ID,0 # set ESA flag (mode 0)
  36. lctl %c0,%c15,.Lctl-.LPG1(%r13) # load control registers
  37. l %r12,.Lparmaddr-.LPG1(%r13) # pointer to parameter area
  38. # move IPL device to lowcore
  39. mvc __LC_IPLDEV(4),IPL_DEVICE-PARMAREA(%r12)
  40. #
  41. # Setup stack
  42. #
  43. l %r15,.Linittu-.LPG1(%r13)
  44. mvc __LC_CURRENT(4),__TI_task(%r15)
  45. ahi %r15,1<<(PAGE_SHIFT+THREAD_ORDER) # init_task_union+THREAD_SIZE
  46. st %r15,__LC_KERNEL_STACK # set end of kernel stack
  47. ahi %r15,-96
  48. xc __SF_BACKCHAIN(4,%r15),__SF_BACKCHAIN(%r15) # clear backchain
  49. #
  50. # Save ipl parameters, clear bss memory, initialize storage key for kernel pages,
  51. # and create a kernel NSS if the SAVESYS= parm is defined
  52. #
  53. l %r14,.Lstartup_init-.LPG1(%r13)
  54. basr %r14,%r14
  55. l %r12,.Lmflags-.LPG1(%r13) # get address of machine_flags
  56. #
  57. # find out if we have an IEEE fpu
  58. #
  59. mvc __LC_PGM_NEW_PSW(8),.Lpcfpu-.LPG1(%r13)
  60. efpc %r0,0 # test IEEE extract fpc instruction
  61. oi 3(%r12),2 # set IEEE fpu flag
  62. .Lchkfpu:
  63. #
  64. # find out if we have the CSP instruction
  65. #
  66. mvc __LC_PGM_NEW_PSW(8),.Lpccsp-.LPG1(%r13)
  67. la %r0,0
  68. lr %r1,%r0
  69. la %r2,4
  70. csp %r0,%r2 # Test CSP instruction
  71. oi 3(%r12),8 # set CSP flag
  72. .Lchkcsp:
  73. #
  74. # find out if we have the MVPG instruction
  75. #
  76. mvc __LC_PGM_NEW_PSW(8),.Lpcmvpg-.LPG1(%r13)
  77. sr %r0,%r0
  78. la %r1,0
  79. la %r2,0
  80. mvpg %r1,%r2 # Test CSP instruction
  81. oi 3(%r12),16 # set MVPG flag
  82. .Lchkmvpg:
  83. #
  84. # find out if we have the IDTE instruction
  85. #
  86. mvc __LC_PGM_NEW_PSW(8),.Lpcidte-.LPG1(%r13)
  87. .long 0xb2b10000 # store facility list
  88. tm 0xc8,0x08 # check bit for clearing-by-ASCE
  89. bno .Lchkidte-.LPG1(%r13)
  90. lhi %r1,2094
  91. lhi %r2,0
  92. .long 0xb98e2001
  93. oi 3(%r12),0x80 # set IDTE flag
  94. .Lchkidte:
  95. #
  96. # find out if the diag 0x9c is available
  97. #
  98. mvc __LC_PGM_NEW_PSW(8),.Lpcdiag9c-.LPG1(%r13)
  99. stap __LC_CPUID+4 # store cpu address
  100. lh %r1,__LC_CPUID+4
  101. diag %r1,0,0x9c # test diag 0x9c
  102. oi 2(%r12),1 # set diag9c flag
  103. .Lchkdiag9c:
  104. lpsw .Lentry-.LPG1(13) # jump to _stext in primary-space,
  105. # virtual and never return ...
  106. .align 8
  107. .Lentry:.long 0x00080000,0x80000000 + _stext
  108. .Lctl: .long 0x04b50002 # cr0: various things
  109. .long 0 # cr1: primary space segment table
  110. .long .Lduct # cr2: dispatchable unit control table
  111. .long 0 # cr3: instruction authorization
  112. .long 0 # cr4: instruction authorization
  113. .long .Lduct # cr5: primary-aste origin
  114. .long 0 # cr6: I/O interrupts
  115. .long 0 # cr7: secondary space segment table
  116. .long 0 # cr8: access registers translation
  117. .long 0 # cr9: tracing off
  118. .long 0 # cr10: tracing off
  119. .long 0 # cr11: tracing off
  120. .long 0 # cr12: tracing off
  121. .long 0 # cr13: home space segment table
  122. .long 0xc0000000 # cr14: machine check handling off
  123. .long 0 # cr15: linkage stack operations
  124. .Lpcfpu:.long 0x00080000,0x80000000 + .Lchkfpu
  125. .Lpccsp:.long 0x00080000,0x80000000 + .Lchkcsp
  126. .Lpcmvpg:.long 0x00080000,0x80000000 + .Lchkmvpg
  127. .Lpcidte:.long 0x00080000,0x80000000 + .Lchkidte
  128. .Lpcdiag9c:.long 0x00080000,0x80000000 + .Lchkdiag9c
  129. .Lmchunk:.long memory_chunk
  130. .Lmflags:.long machine_flags
  131. .Lbss_bgn: .long __bss_start
  132. .Lbss_end: .long _end
  133. .Lparmaddr: .long PARMAREA
  134. .Linittu: .long init_thread_union
  135. .Lstartup_init:
  136. .long startup_init
  137. .align 64
  138. .Lduct: .long 0,0,0,0,.Lduald,0,0,0
  139. .long 0,0,0,0,0,0,0,0
  140. .align 128
  141. .Lduald:.rept 8
  142. .long 0x80000000,0,0,0 # invalid access-list entries
  143. .endr
  144. .org 0x12000
  145. .globl _ehead
  146. _ehead:
  147. #ifdef CONFIG_SHARED_KERNEL
  148. .org 0x100000
  149. #endif
  150. #
  151. # startup-code, running in absolute addressing mode
  152. #
  153. .globl _stext
  154. _stext: basr %r13,0 # get base
  155. .LPG3:
  156. # check control registers
  157. stctl %c0,%c15,0(%r15)
  158. oi 2(%r15),0x40 # enable sigp emergency signal
  159. oi 0(%r15),0x10 # switch on low address protection
  160. lctl %c0,%c15,0(%r15)
  161. #
  162. lam 0,15,.Laregs-.LPG3(%r13) # load access regs needed by uaccess
  163. l %r14,.Lstart-.LPG3(%r13)
  164. basr %r14,%r14 # call start_kernel
  165. #
  166. # We returned from start_kernel ?!? PANIK
  167. #
  168. basr %r13,0
  169. lpsw .Ldw-.(%r13) # load disabled wait psw
  170. #
  171. .align 8
  172. .Ldw: .long 0x000a0000,0x00000000
  173. .Lstart:.long start_kernel
  174. .Laregs:.long 0,0,0,0,0,0,0,0,0,0,0,0,0,0,0,0