eeh.c 36 KB

12345678910111213141516171819202122232425262728293031323334353637383940414243444546474849505152535455565758596061626364656667686970717273747576777879808182838485868788899091929394959697989910010110210310410510610710810911011111211311411511611711811912012112212312412512612712812913013113213313413513613713813914014114214314414514614714814915015115215315415515615715815916016116216316416516616716816917017117217317417517617717817918018118218318418518618718818919019119219319419519619719819920020120220320420520620720820921021121221321421521621721821922022122222322422522622722822923023123223323423523623723823924024124224324424524624724824925025125225325425525625725825926026126226326426526626726826927027127227327427527627727827928028128228328428528628728828929029129229329429529629729829930030130230330430530630730830931031131231331431531631731831932032132232332432532632732832933033133233333433533633733833934034134234334434534634734834935035135235335435535635735835936036136236336436536636736836937037137237337437537637737837938038138238338438538638738838939039139239339439539639739839940040140240340440540640740840941041141241341441541641741841942042142242342442542642742842943043143243343443543643743843944044144244344444544644744844945045145245345445545645745845946046146246346446546646746846947047147247347447547647747847948048148248348448548648748848949049149249349449549649749849950050150250350450550650750850951051151251351451551651751851952052152252352452552652752852953053153253353453553653753853954054154254354454554654754854955055155255355455555655755855956056156256356456556656756856957057157257357457557657757857958058158258358458558658758858959059159259359459559659759859960060160260360460560660760860961061161261361461561661761861962062162262362462562662762862963063163263363463563663763863964064164264364464564664764864965065165265365465565665765865966066166266366466566666766866967067167267367467567667767867968068168268368468568668768868969069169269369469569669769869970070170270370470570670770870971071171271371471571671771871972072172272372472572672772872973073173273373473573673773873974074174274374474574674774874975075175275375475575675775875976076176276376476576676776876977077177277377477577677777877978078178278378478578678778878979079179279379479579679779879980080180280380480580680780880981081181281381481581681781881982082182282382482582682782882983083183283383483583683783883984084184284384484584684784884985085185285385485585685785885986086186286386486586686786886987087187287387487587687787887988088188288388488588688788888989089189289389489589689789889990090190290390490590690790890991091191291391491591691791891992092192292392492592692792892993093193293393493593693793893994094194294394494594694794894995095195295395495595695795895996096196296396496596696796896997097197297397497597697797897998098198298398498598698798898999099199299399499599699799899910001001100210031004100510061007100810091010101110121013101410151016101710181019102010211022102310241025102610271028102910301031103210331034103510361037103810391040104110421043104410451046104710481049105010511052105310541055105610571058105910601061106210631064106510661067106810691070107110721073107410751076107710781079108010811082108310841085108610871088108910901091109210931094109510961097109810991100110111021103110411051106110711081109111011111112111311141115111611171118111911201121112211231124112511261127112811291130113111321133113411351136113711381139114011411142114311441145114611471148114911501151115211531154115511561157115811591160116111621163116411651166116711681169117011711172117311741175117611771178117911801181118211831184118511861187118811891190119111921193119411951196119711981199120012011202120312041205120612071208120912101211121212131214121512161217121812191220122112221223122412251226122712281229123012311232123312341235123612371238123912401241124212431244124512461247124812491250125112521253125412551256125712581259126012611262126312641265126612671268126912701271127212731274
  1. /*
  2. * eeh.c
  3. * Copyright IBM Corporation 2001, 2005, 2006
  4. * Copyright Dave Engebretsen & Todd Inglett 2001
  5. * Copyright Linas Vepstas 2005, 2006
  6. *
  7. * This program is free software; you can redistribute it and/or modify
  8. * it under the terms of the GNU General Public License as published by
  9. * the Free Software Foundation; either version 2 of the License, or
  10. * (at your option) any later version.
  11. *
  12. * This program is distributed in the hope that it will be useful,
  13. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  14. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  15. * GNU General Public License for more details.
  16. *
  17. * You should have received a copy of the GNU General Public License
  18. * along with this program; if not, write to the Free Software
  19. * Foundation, Inc., 59 Temple Place, Suite 330, Boston, MA 02111-1307 USA
  20. *
  21. * Please address comments and feedback to Linas Vepstas <linas@austin.ibm.com>
  22. */
  23. #include <linux/delay.h>
  24. #include <linux/init.h>
  25. #include <linux/list.h>
  26. #include <linux/pci.h>
  27. #include <linux/proc_fs.h>
  28. #include <linux/rbtree.h>
  29. #include <linux/seq_file.h>
  30. #include <linux/spinlock.h>
  31. #include <asm/atomic.h>
  32. #include <asm/eeh.h>
  33. #include <asm/eeh_event.h>
  34. #include <asm/io.h>
  35. #include <asm/machdep.h>
  36. #include <asm/ppc-pci.h>
  37. #include <asm/rtas.h>
  38. #undef DEBUG
  39. /** Overview:
  40. * EEH, or "Extended Error Handling" is a PCI bridge technology for
  41. * dealing with PCI bus errors that can't be dealt with within the
  42. * usual PCI framework, except by check-stopping the CPU. Systems
  43. * that are designed for high-availability/reliability cannot afford
  44. * to crash due to a "mere" PCI error, thus the need for EEH.
  45. * An EEH-capable bridge operates by converting a detected error
  46. * into a "slot freeze", taking the PCI adapter off-line, making
  47. * the slot behave, from the OS'es point of view, as if the slot
  48. * were "empty": all reads return 0xff's and all writes are silently
  49. * ignored. EEH slot isolation events can be triggered by parity
  50. * errors on the address or data busses (e.g. during posted writes),
  51. * which in turn might be caused by low voltage on the bus, dust,
  52. * vibration, humidity, radioactivity or plain-old failed hardware.
  53. *
  54. * Note, however, that one of the leading causes of EEH slot
  55. * freeze events are buggy device drivers, buggy device microcode,
  56. * or buggy device hardware. This is because any attempt by the
  57. * device to bus-master data to a memory address that is not
  58. * assigned to the device will trigger a slot freeze. (The idea
  59. * is to prevent devices-gone-wild from corrupting system memory).
  60. * Buggy hardware/drivers will have a miserable time co-existing
  61. * with EEH.
  62. *
  63. * Ideally, a PCI device driver, when suspecting that an isolation
  64. * event has occured (e.g. by reading 0xff's), will then ask EEH
  65. * whether this is the case, and then take appropriate steps to
  66. * reset the PCI slot, the PCI device, and then resume operations.
  67. * However, until that day, the checking is done here, with the
  68. * eeh_check_failure() routine embedded in the MMIO macros. If
  69. * the slot is found to be isolated, an "EEH Event" is synthesized
  70. * and sent out for processing.
  71. */
  72. /* If a device driver keeps reading an MMIO register in an interrupt
  73. * handler after a slot isolation event has occurred, we assume it
  74. * is broken and panic. This sets the threshold for how many read
  75. * attempts we allow before panicking.
  76. */
  77. #define EEH_MAX_FAILS 2100000
  78. /* Time to wait for a PCI slot to report status, in milliseconds */
  79. #define PCI_BUS_RESET_WAIT_MSEC (60*1000)
  80. /* RTAS tokens */
  81. static int ibm_set_eeh_option;
  82. static int ibm_set_slot_reset;
  83. static int ibm_read_slot_reset_state;
  84. static int ibm_read_slot_reset_state2;
  85. static int ibm_slot_error_detail;
  86. static int ibm_get_config_addr_info;
  87. static int ibm_get_config_addr_info2;
  88. static int ibm_configure_bridge;
  89. int eeh_subsystem_enabled;
  90. EXPORT_SYMBOL(eeh_subsystem_enabled);
  91. /* Lock to avoid races due to multiple reports of an error */
  92. static DEFINE_SPINLOCK(confirm_error_lock);
  93. /* Buffer for reporting slot-error-detail rtas calls. Its here
  94. * in BSS, and not dynamically alloced, so that it ends up in
  95. * RMO where RTAS can access it.
  96. */
  97. static unsigned char slot_errbuf[RTAS_ERROR_LOG_MAX];
  98. static DEFINE_SPINLOCK(slot_errbuf_lock);
  99. static int eeh_error_buf_size;
  100. /* Buffer for reporting pci register dumps. Its here in BSS, and
  101. * not dynamically alloced, so that it ends up in RMO where RTAS
  102. * can access it.
  103. */
  104. #define EEH_PCI_REGS_LOG_LEN 4096
  105. static unsigned char pci_regs_buf[EEH_PCI_REGS_LOG_LEN];
  106. /* System monitoring statistics */
  107. static unsigned long no_device;
  108. static unsigned long no_dn;
  109. static unsigned long no_cfg_addr;
  110. static unsigned long ignored_check;
  111. static unsigned long total_mmio_ffs;
  112. static unsigned long false_positives;
  113. static unsigned long slot_resets;
  114. #define IS_BRIDGE(class_code) (((class_code)<<16) == PCI_BASE_CLASS_BRIDGE)
  115. /* --------------------------------------------------------------- */
  116. /* Below lies the EEH event infrastructure */
  117. static void rtas_slot_error_detail(struct pci_dn *pdn, int severity,
  118. char *driver_log, size_t loglen)
  119. {
  120. int config_addr;
  121. unsigned long flags;
  122. int rc;
  123. /* Log the error with the rtas logger */
  124. spin_lock_irqsave(&slot_errbuf_lock, flags);
  125. memset(slot_errbuf, 0, eeh_error_buf_size);
  126. /* Use PE configuration address, if present */
  127. config_addr = pdn->eeh_config_addr;
  128. if (pdn->eeh_pe_config_addr)
  129. config_addr = pdn->eeh_pe_config_addr;
  130. rc = rtas_call(ibm_slot_error_detail,
  131. 8, 1, NULL, config_addr,
  132. BUID_HI(pdn->phb->buid),
  133. BUID_LO(pdn->phb->buid),
  134. virt_to_phys(driver_log), loglen,
  135. virt_to_phys(slot_errbuf),
  136. eeh_error_buf_size,
  137. severity);
  138. if (rc == 0)
  139. log_error(slot_errbuf, ERR_TYPE_RTAS_LOG, 0);
  140. spin_unlock_irqrestore(&slot_errbuf_lock, flags);
  141. }
  142. /**
  143. * gather_pci_data - copy assorted PCI config space registers to buff
  144. * @pdn: device to report data for
  145. * @buf: point to buffer in which to log
  146. * @len: amount of room in buffer
  147. *
  148. * This routine captures assorted PCI configuration space data,
  149. * and puts them into a buffer for RTAS error logging.
  150. */
  151. static size_t gather_pci_data(struct pci_dn *pdn, char * buf, size_t len)
  152. {
  153. struct device_node *dn;
  154. struct pci_dev *dev = pdn->pcidev;
  155. u32 cfg;
  156. int cap, i;
  157. int n = 0;
  158. n += scnprintf(buf+n, len-n, "%s\n", pdn->node->full_name);
  159. printk(KERN_WARNING "EEH: of node=%s\n", pdn->node->full_name);
  160. rtas_read_config(pdn, PCI_VENDOR_ID, 4, &cfg);
  161. n += scnprintf(buf+n, len-n, "dev/vend:%08x\n", cfg);
  162. printk(KERN_WARNING "EEH: PCI device/vendor: %08x\n", cfg);
  163. rtas_read_config(pdn, PCI_COMMAND, 4, &cfg);
  164. n += scnprintf(buf+n, len-n, "cmd/stat:%x\n", cfg);
  165. printk(KERN_WARNING "EEH: PCI cmd/status register: %08x\n", cfg);
  166. if (!dev) {
  167. printk(KERN_WARNING "EEH: no PCI device for this of node\n");
  168. return n;
  169. }
  170. /* Gather bridge-specific registers */
  171. if (dev->class >> 16 == PCI_BASE_CLASS_BRIDGE) {
  172. rtas_read_config(pdn, PCI_SEC_STATUS, 2, &cfg);
  173. n += scnprintf(buf+n, len-n, "sec stat:%x\n", cfg);
  174. printk(KERN_WARNING "EEH: Bridge secondary status: %04x\n", cfg);
  175. rtas_read_config(pdn, PCI_BRIDGE_CONTROL, 2, &cfg);
  176. n += scnprintf(buf+n, len-n, "brdg ctl:%x\n", cfg);
  177. printk(KERN_WARNING "EEH: Bridge control: %04x\n", cfg);
  178. }
  179. /* Dump out the PCI-X command and status regs */
  180. cap = pci_find_capability(dev, PCI_CAP_ID_PCIX);
  181. if (cap) {
  182. rtas_read_config(pdn, cap, 4, &cfg);
  183. n += scnprintf(buf+n, len-n, "pcix-cmd:%x\n", cfg);
  184. printk(KERN_WARNING "EEH: PCI-X cmd: %08x\n", cfg);
  185. rtas_read_config(pdn, cap+4, 4, &cfg);
  186. n += scnprintf(buf+n, len-n, "pcix-stat:%x\n", cfg);
  187. printk(KERN_WARNING "EEH: PCI-X status: %08x\n", cfg);
  188. }
  189. /* If PCI-E capable, dump PCI-E cap 10, and the AER */
  190. cap = pci_find_capability(dev, PCI_CAP_ID_EXP);
  191. if (cap) {
  192. n += scnprintf(buf+n, len-n, "pci-e cap10:\n");
  193. printk(KERN_WARNING
  194. "EEH: PCI-E capabilities and status follow:\n");
  195. for (i=0; i<=8; i++) {
  196. rtas_read_config(pdn, cap+4*i, 4, &cfg);
  197. n += scnprintf(buf+n, len-n, "%02x:%x\n", 4*i, cfg);
  198. printk(KERN_WARNING "EEH: PCI-E %02x: %08x\n", i, cfg);
  199. }
  200. cap = pci_find_ext_capability(dev, PCI_EXT_CAP_ID_ERR);
  201. if (cap) {
  202. n += scnprintf(buf+n, len-n, "pci-e AER:\n");
  203. printk(KERN_WARNING
  204. "EEH: PCI-E AER capability register set follows:\n");
  205. for (i=0; i<14; i++) {
  206. rtas_read_config(pdn, cap+4*i, 4, &cfg);
  207. n += scnprintf(buf+n, len-n, "%02x:%x\n", 4*i, cfg);
  208. printk(KERN_WARNING "EEH: PCI-E AER %02x: %08x\n", i, cfg);
  209. }
  210. }
  211. }
  212. /* Gather status on devices under the bridge */
  213. if (dev->class >> 16 == PCI_BASE_CLASS_BRIDGE) {
  214. dn = pdn->node->child;
  215. while (dn) {
  216. pdn = PCI_DN(dn);
  217. if (pdn)
  218. n += gather_pci_data(pdn, buf+n, len-n);
  219. dn = dn->sibling;
  220. }
  221. }
  222. return n;
  223. }
  224. void eeh_slot_error_detail(struct pci_dn *pdn, int severity)
  225. {
  226. size_t loglen = 0;
  227. pci_regs_buf[0] = 0;
  228. rtas_pci_enable(pdn, EEH_THAW_MMIO);
  229. loglen = gather_pci_data(pdn, pci_regs_buf, EEH_PCI_REGS_LOG_LEN);
  230. rtas_slot_error_detail(pdn, severity, pci_regs_buf, loglen);
  231. }
  232. /**
  233. * read_slot_reset_state - Read the reset state of a device node's slot
  234. * @dn: device node to read
  235. * @rets: array to return results in
  236. */
  237. static int read_slot_reset_state(struct pci_dn *pdn, int rets[])
  238. {
  239. int token, outputs;
  240. int config_addr;
  241. if (ibm_read_slot_reset_state2 != RTAS_UNKNOWN_SERVICE) {
  242. token = ibm_read_slot_reset_state2;
  243. outputs = 4;
  244. } else {
  245. token = ibm_read_slot_reset_state;
  246. rets[2] = 0; /* fake PE Unavailable info */
  247. outputs = 3;
  248. }
  249. /* Use PE configuration address, if present */
  250. config_addr = pdn->eeh_config_addr;
  251. if (pdn->eeh_pe_config_addr)
  252. config_addr = pdn->eeh_pe_config_addr;
  253. return rtas_call(token, 3, outputs, rets, config_addr,
  254. BUID_HI(pdn->phb->buid), BUID_LO(pdn->phb->buid));
  255. }
  256. /**
  257. * eeh_wait_for_slot_status - returns error status of slot
  258. * @pdn pci device node
  259. * @max_wait_msecs maximum number to millisecs to wait
  260. *
  261. * Return negative value if a permanent error, else return
  262. * Partition Endpoint (PE) status value.
  263. *
  264. * If @max_wait_msecs is positive, then this routine will
  265. * sleep until a valid status can be obtained, or until
  266. * the max allowed wait time is exceeded, in which case
  267. * a -2 is returned.
  268. */
  269. int
  270. eeh_wait_for_slot_status(struct pci_dn *pdn, int max_wait_msecs)
  271. {
  272. int rc;
  273. int rets[3];
  274. int mwait;
  275. while (1) {
  276. rc = read_slot_reset_state(pdn, rets);
  277. if (rc) return rc;
  278. if (rets[1] == 0) return -1; /* EEH is not supported */
  279. if (rets[0] != 5) return rets[0]; /* return actual status */
  280. if (rets[2] == 0) return -1; /* permanently unavailable */
  281. if (max_wait_msecs <= 0) break;
  282. mwait = rets[2];
  283. if (mwait <= 0) {
  284. printk (KERN_WARNING
  285. "EEH: Firmware returned bad wait value=%d\n", mwait);
  286. mwait = 1000;
  287. } else if (mwait > 300*1000) {
  288. printk (KERN_WARNING
  289. "EEH: Firmware is taking too long, time=%d\n", mwait);
  290. mwait = 300*1000;
  291. }
  292. max_wait_msecs -= mwait;
  293. msleep (mwait);
  294. }
  295. printk(KERN_WARNING "EEH: Timed out waiting for slot status\n");
  296. return -2;
  297. }
  298. /**
  299. * eeh_token_to_phys - convert EEH address token to phys address
  300. * @token i/o token, should be address in the form 0xA....
  301. */
  302. static inline unsigned long eeh_token_to_phys(unsigned long token)
  303. {
  304. pte_t *ptep;
  305. unsigned long pa;
  306. ptep = find_linux_pte(init_mm.pgd, token);
  307. if (!ptep)
  308. return token;
  309. pa = pte_pfn(*ptep) << PAGE_SHIFT;
  310. return pa | (token & (PAGE_SIZE-1));
  311. }
  312. /**
  313. * Return the "partitionable endpoint" (pe) under which this device lies
  314. */
  315. struct device_node * find_device_pe(struct device_node *dn)
  316. {
  317. while ((dn->parent) && PCI_DN(dn->parent) &&
  318. (PCI_DN(dn->parent)->eeh_mode & EEH_MODE_SUPPORTED)) {
  319. dn = dn->parent;
  320. }
  321. return dn;
  322. }
  323. /** Mark all devices that are peers of this device as failed.
  324. * Mark the device driver too, so that it can see the failure
  325. * immediately; this is critical, since some drivers poll
  326. * status registers in interrupts ... If a driver is polling,
  327. * and the slot is frozen, then the driver can deadlock in
  328. * an interrupt context, which is bad.
  329. */
  330. static void __eeh_mark_slot (struct device_node *dn, int mode_flag)
  331. {
  332. while (dn) {
  333. if (PCI_DN(dn)) {
  334. /* Mark the pci device driver too */
  335. struct pci_dev *dev = PCI_DN(dn)->pcidev;
  336. PCI_DN(dn)->eeh_mode |= mode_flag;
  337. if (dev && dev->driver)
  338. dev->error_state = pci_channel_io_frozen;
  339. if (dn->child)
  340. __eeh_mark_slot (dn->child, mode_flag);
  341. }
  342. dn = dn->sibling;
  343. }
  344. }
  345. void eeh_mark_slot (struct device_node *dn, int mode_flag)
  346. {
  347. struct pci_dev *dev;
  348. dn = find_device_pe (dn);
  349. /* Back up one, since config addrs might be shared */
  350. if (!pcibios_find_pci_bus(dn) && PCI_DN(dn->parent))
  351. dn = dn->parent;
  352. PCI_DN(dn)->eeh_mode |= mode_flag;
  353. /* Mark the pci device too */
  354. dev = PCI_DN(dn)->pcidev;
  355. if (dev)
  356. dev->error_state = pci_channel_io_frozen;
  357. __eeh_mark_slot (dn->child, mode_flag);
  358. }
  359. static void __eeh_clear_slot (struct device_node *dn, int mode_flag)
  360. {
  361. while (dn) {
  362. if (PCI_DN(dn)) {
  363. PCI_DN(dn)->eeh_mode &= ~mode_flag;
  364. PCI_DN(dn)->eeh_check_count = 0;
  365. if (dn->child)
  366. __eeh_clear_slot (dn->child, mode_flag);
  367. }
  368. dn = dn->sibling;
  369. }
  370. }
  371. void eeh_clear_slot (struct device_node *dn, int mode_flag)
  372. {
  373. unsigned long flags;
  374. spin_lock_irqsave(&confirm_error_lock, flags);
  375. dn = find_device_pe (dn);
  376. /* Back up one, since config addrs might be shared */
  377. if (!pcibios_find_pci_bus(dn) && PCI_DN(dn->parent))
  378. dn = dn->parent;
  379. PCI_DN(dn)->eeh_mode &= ~mode_flag;
  380. PCI_DN(dn)->eeh_check_count = 0;
  381. __eeh_clear_slot (dn->child, mode_flag);
  382. spin_unlock_irqrestore(&confirm_error_lock, flags);
  383. }
  384. /**
  385. * eeh_dn_check_failure - check if all 1's data is due to EEH slot freeze
  386. * @dn device node
  387. * @dev pci device, if known
  388. *
  389. * Check for an EEH failure for the given device node. Call this
  390. * routine if the result of a read was all 0xff's and you want to
  391. * find out if this is due to an EEH slot freeze. This routine
  392. * will query firmware for the EEH status.
  393. *
  394. * Returns 0 if there has not been an EEH error; otherwise returns
  395. * a non-zero value and queues up a slot isolation event notification.
  396. *
  397. * It is safe to call this routine in an interrupt context.
  398. */
  399. int eeh_dn_check_failure(struct device_node *dn, struct pci_dev *dev)
  400. {
  401. int ret;
  402. int rets[3];
  403. unsigned long flags;
  404. struct pci_dn *pdn;
  405. int rc = 0;
  406. total_mmio_ffs++;
  407. if (!eeh_subsystem_enabled)
  408. return 0;
  409. if (!dn) {
  410. no_dn++;
  411. return 0;
  412. }
  413. pdn = PCI_DN(dn);
  414. /* Access to IO BARs might get this far and still not want checking. */
  415. if (!(pdn->eeh_mode & EEH_MODE_SUPPORTED) ||
  416. pdn->eeh_mode & EEH_MODE_NOCHECK) {
  417. ignored_check++;
  418. #ifdef DEBUG
  419. printk ("EEH:ignored check (%x) for %s %s\n",
  420. pdn->eeh_mode, pci_name (dev), dn->full_name);
  421. #endif
  422. return 0;
  423. }
  424. if (!pdn->eeh_config_addr && !pdn->eeh_pe_config_addr) {
  425. no_cfg_addr++;
  426. return 0;
  427. }
  428. /* If we already have a pending isolation event for this
  429. * slot, we know it's bad already, we don't need to check.
  430. * Do this checking under a lock; as multiple PCI devices
  431. * in one slot might report errors simultaneously, and we
  432. * only want one error recovery routine running.
  433. */
  434. spin_lock_irqsave(&confirm_error_lock, flags);
  435. rc = 1;
  436. if (pdn->eeh_mode & EEH_MODE_ISOLATED) {
  437. pdn->eeh_check_count ++;
  438. if (pdn->eeh_check_count >= EEH_MAX_FAILS) {
  439. printk (KERN_ERR "EEH: Device driver ignored %d bad reads, panicing\n",
  440. pdn->eeh_check_count);
  441. dump_stack();
  442. msleep(5000);
  443. /* re-read the slot reset state */
  444. if (read_slot_reset_state(pdn, rets) != 0)
  445. rets[0] = -1; /* reset state unknown */
  446. /* If we are here, then we hit an infinite loop. Stop. */
  447. panic("EEH: MMIO halt (%d) on device:%s\n", rets[0], pci_name(dev));
  448. }
  449. goto dn_unlock;
  450. }
  451. /*
  452. * Now test for an EEH failure. This is VERY expensive.
  453. * Note that the eeh_config_addr may be a parent device
  454. * in the case of a device behind a bridge, or it may be
  455. * function zero of a multi-function device.
  456. * In any case they must share a common PHB.
  457. */
  458. ret = read_slot_reset_state(pdn, rets);
  459. /* If the call to firmware failed, punt */
  460. if (ret != 0) {
  461. printk(KERN_WARNING "EEH: read_slot_reset_state() failed; rc=%d dn=%s\n",
  462. ret, dn->full_name);
  463. false_positives++;
  464. pdn->eeh_false_positives ++;
  465. rc = 0;
  466. goto dn_unlock;
  467. }
  468. /* Note that config-io to empty slots may fail;
  469. * they are empty when they don't have children. */
  470. if ((rets[0] == 5) && (dn->child == NULL)) {
  471. false_positives++;
  472. pdn->eeh_false_positives ++;
  473. rc = 0;
  474. goto dn_unlock;
  475. }
  476. /* If EEH is not supported on this device, punt. */
  477. if (rets[1] != 1) {
  478. printk(KERN_WARNING "EEH: event on unsupported device, rc=%d dn=%s\n",
  479. ret, dn->full_name);
  480. false_positives++;
  481. pdn->eeh_false_positives ++;
  482. rc = 0;
  483. goto dn_unlock;
  484. }
  485. /* If not the kind of error we know about, punt. */
  486. if (rets[0] != 1 && rets[0] != 2 && rets[0] != 4 && rets[0] != 5) {
  487. false_positives++;
  488. pdn->eeh_false_positives ++;
  489. rc = 0;
  490. goto dn_unlock;
  491. }
  492. slot_resets++;
  493. /* Avoid repeated reports of this failure, including problems
  494. * with other functions on this device, and functions under
  495. * bridges. */
  496. eeh_mark_slot (dn, EEH_MODE_ISOLATED);
  497. spin_unlock_irqrestore(&confirm_error_lock, flags);
  498. eeh_send_failure_event (dn, dev);
  499. /* Most EEH events are due to device driver bugs. Having
  500. * a stack trace will help the device-driver authors figure
  501. * out what happened. So print that out. */
  502. dump_stack();
  503. return 1;
  504. dn_unlock:
  505. spin_unlock_irqrestore(&confirm_error_lock, flags);
  506. return rc;
  507. }
  508. EXPORT_SYMBOL_GPL(eeh_dn_check_failure);
  509. /**
  510. * eeh_check_failure - check if all 1's data is due to EEH slot freeze
  511. * @token i/o token, should be address in the form 0xA....
  512. * @val value, should be all 1's (XXX why do we need this arg??)
  513. *
  514. * Check for an EEH failure at the given token address. Call this
  515. * routine if the result of a read was all 0xff's and you want to
  516. * find out if this is due to an EEH slot freeze event. This routine
  517. * will query firmware for the EEH status.
  518. *
  519. * Note this routine is safe to call in an interrupt context.
  520. */
  521. unsigned long eeh_check_failure(const volatile void __iomem *token, unsigned long val)
  522. {
  523. unsigned long addr;
  524. struct pci_dev *dev;
  525. struct device_node *dn;
  526. /* Finding the phys addr + pci device; this is pretty quick. */
  527. addr = eeh_token_to_phys((unsigned long __force) token);
  528. dev = pci_get_device_by_addr(addr);
  529. if (!dev) {
  530. no_device++;
  531. return val;
  532. }
  533. dn = pci_device_to_OF_node(dev);
  534. eeh_dn_check_failure (dn, dev);
  535. pci_dev_put(dev);
  536. return val;
  537. }
  538. EXPORT_SYMBOL(eeh_check_failure);
  539. /* ------------------------------------------------------------- */
  540. /* The code below deals with error recovery */
  541. /**
  542. * rtas_pci_enable - enable MMIO or DMA transfers for this slot
  543. * @pdn pci device node
  544. */
  545. int
  546. rtas_pci_enable(struct pci_dn *pdn, int function)
  547. {
  548. int config_addr;
  549. int rc;
  550. /* Use PE configuration address, if present */
  551. config_addr = pdn->eeh_config_addr;
  552. if (pdn->eeh_pe_config_addr)
  553. config_addr = pdn->eeh_pe_config_addr;
  554. rc = rtas_call(ibm_set_eeh_option, 4, 1, NULL,
  555. config_addr,
  556. BUID_HI(pdn->phb->buid),
  557. BUID_LO(pdn->phb->buid),
  558. function);
  559. if (rc)
  560. printk(KERN_WARNING "EEH: Unexpected state change %d, err=%d dn=%s\n",
  561. function, rc, pdn->node->full_name);
  562. rc = eeh_wait_for_slot_status (pdn, PCI_BUS_RESET_WAIT_MSEC);
  563. if ((rc == 4) && (function == EEH_THAW_MMIO))
  564. return 0;
  565. return rc;
  566. }
  567. /**
  568. * rtas_pci_slot_reset - raises/lowers the pci #RST line
  569. * @pdn pci device node
  570. * @state: 1/0 to raise/lower the #RST
  571. *
  572. * Clear the EEH-frozen condition on a slot. This routine
  573. * asserts the PCI #RST line if the 'state' argument is '1',
  574. * and drops the #RST line if 'state is '0'. This routine is
  575. * safe to call in an interrupt context.
  576. *
  577. */
  578. static void
  579. rtas_pci_slot_reset(struct pci_dn *pdn, int state)
  580. {
  581. int config_addr;
  582. int rc;
  583. BUG_ON (pdn==NULL);
  584. if (!pdn->phb) {
  585. printk (KERN_WARNING "EEH: in slot reset, device node %s has no phb\n",
  586. pdn->node->full_name);
  587. return;
  588. }
  589. /* Use PE configuration address, if present */
  590. config_addr = pdn->eeh_config_addr;
  591. if (pdn->eeh_pe_config_addr)
  592. config_addr = pdn->eeh_pe_config_addr;
  593. rc = rtas_call(ibm_set_slot_reset,4,1, NULL,
  594. config_addr,
  595. BUID_HI(pdn->phb->buid),
  596. BUID_LO(pdn->phb->buid),
  597. state);
  598. if (rc)
  599. printk (KERN_WARNING "EEH: Unable to reset the failed slot,"
  600. " (%d) #RST=%d dn=%s\n",
  601. rc, state, pdn->node->full_name);
  602. }
  603. /**
  604. * pcibios_set_pcie_slot_reset - Set PCI-E reset state
  605. * @dev: pci device struct
  606. * @state: reset state to enter
  607. *
  608. * Return value:
  609. * 0 if success
  610. **/
  611. int pcibios_set_pcie_reset_state(struct pci_dev *dev, enum pcie_reset_state state)
  612. {
  613. struct device_node *dn = pci_device_to_OF_node(dev);
  614. struct pci_dn *pdn = PCI_DN(dn);
  615. switch (state) {
  616. case pcie_deassert_reset:
  617. rtas_pci_slot_reset(pdn, 0);
  618. break;
  619. case pcie_hot_reset:
  620. rtas_pci_slot_reset(pdn, 1);
  621. break;
  622. case pcie_warm_reset:
  623. rtas_pci_slot_reset(pdn, 3);
  624. break;
  625. default:
  626. return -EINVAL;
  627. };
  628. return 0;
  629. }
  630. /**
  631. * rtas_set_slot_reset -- assert the pci #RST line for 1/4 second
  632. * @pdn: pci device node to be reset.
  633. *
  634. * Return 0 if success, else a non-zero value.
  635. */
  636. static void __rtas_set_slot_reset(struct pci_dn *pdn)
  637. {
  638. rtas_pci_slot_reset (pdn, 1);
  639. /* The PCI bus requires that the reset be held high for at least
  640. * a 100 milliseconds. We wait a bit longer 'just in case'. */
  641. #define PCI_BUS_RST_HOLD_TIME_MSEC 250
  642. msleep (PCI_BUS_RST_HOLD_TIME_MSEC);
  643. /* We might get hit with another EEH freeze as soon as the
  644. * pci slot reset line is dropped. Make sure we don't miss
  645. * these, and clear the flag now. */
  646. eeh_clear_slot (pdn->node, EEH_MODE_ISOLATED);
  647. rtas_pci_slot_reset (pdn, 0);
  648. /* After a PCI slot has been reset, the PCI Express spec requires
  649. * a 1.5 second idle time for the bus to stabilize, before starting
  650. * up traffic. */
  651. #define PCI_BUS_SETTLE_TIME_MSEC 1800
  652. msleep (PCI_BUS_SETTLE_TIME_MSEC);
  653. }
  654. int rtas_set_slot_reset(struct pci_dn *pdn)
  655. {
  656. int i, rc;
  657. /* Take three shots at resetting the bus */
  658. for (i=0; i<3; i++) {
  659. __rtas_set_slot_reset(pdn);
  660. rc = eeh_wait_for_slot_status(pdn, PCI_BUS_RESET_WAIT_MSEC);
  661. if (rc == 0)
  662. return 0;
  663. if (rc < 0) {
  664. printk(KERN_ERR "EEH: unrecoverable slot failure %s\n",
  665. pdn->node->full_name);
  666. return -1;
  667. }
  668. printk(KERN_ERR "EEH: bus reset %d failed on slot %s, rc=%d\n",
  669. i+1, pdn->node->full_name, rc);
  670. }
  671. return -1;
  672. }
  673. /* ------------------------------------------------------- */
  674. /** Save and restore of PCI BARs
  675. *
  676. * Although firmware will set up BARs during boot, it doesn't
  677. * set up device BAR's after a device reset, although it will,
  678. * if requested, set up bridge configuration. Thus, we need to
  679. * configure the PCI devices ourselves.
  680. */
  681. /**
  682. * __restore_bars - Restore the Base Address Registers
  683. * @pdn: pci device node
  684. *
  685. * Loads the PCI configuration space base address registers,
  686. * the expansion ROM base address, the latency timer, and etc.
  687. * from the saved values in the device node.
  688. */
  689. static inline void __restore_bars (struct pci_dn *pdn)
  690. {
  691. int i;
  692. if (NULL==pdn->phb) return;
  693. for (i=4; i<10; i++) {
  694. rtas_write_config(pdn, i*4, 4, pdn->config_space[i]);
  695. }
  696. /* 12 == Expansion ROM Address */
  697. rtas_write_config(pdn, 12*4, 4, pdn->config_space[12]);
  698. #define BYTE_SWAP(OFF) (8*((OFF)/4)+3-(OFF))
  699. #define SAVED_BYTE(OFF) (((u8 *)(pdn->config_space))[BYTE_SWAP(OFF)])
  700. rtas_write_config (pdn, PCI_CACHE_LINE_SIZE, 1,
  701. SAVED_BYTE(PCI_CACHE_LINE_SIZE));
  702. rtas_write_config (pdn, PCI_LATENCY_TIMER, 1,
  703. SAVED_BYTE(PCI_LATENCY_TIMER));
  704. /* max latency, min grant, interrupt pin and line */
  705. rtas_write_config(pdn, 15*4, 4, pdn->config_space[15]);
  706. }
  707. /**
  708. * eeh_restore_bars - restore the PCI config space info
  709. *
  710. * This routine performs a recursive walk to the children
  711. * of this device as well.
  712. */
  713. void eeh_restore_bars(struct pci_dn *pdn)
  714. {
  715. struct device_node *dn;
  716. if (!pdn)
  717. return;
  718. if ((pdn->eeh_mode & EEH_MODE_SUPPORTED) && !IS_BRIDGE(pdn->class_code))
  719. __restore_bars (pdn);
  720. dn = pdn->node->child;
  721. while (dn) {
  722. eeh_restore_bars (PCI_DN(dn));
  723. dn = dn->sibling;
  724. }
  725. }
  726. /**
  727. * eeh_save_bars - save device bars
  728. *
  729. * Save the values of the device bars. Unlike the restore
  730. * routine, this routine is *not* recursive. This is because
  731. * PCI devices are added individuallly; but, for the restore,
  732. * an entire slot is reset at a time.
  733. */
  734. static void eeh_save_bars(struct pci_dn *pdn)
  735. {
  736. int i;
  737. if (!pdn )
  738. return;
  739. for (i = 0; i < 16; i++)
  740. rtas_read_config(pdn, i * 4, 4, &pdn->config_space[i]);
  741. }
  742. void
  743. rtas_configure_bridge(struct pci_dn *pdn)
  744. {
  745. int config_addr;
  746. int rc;
  747. /* Use PE configuration address, if present */
  748. config_addr = pdn->eeh_config_addr;
  749. if (pdn->eeh_pe_config_addr)
  750. config_addr = pdn->eeh_pe_config_addr;
  751. rc = rtas_call(ibm_configure_bridge,3,1, NULL,
  752. config_addr,
  753. BUID_HI(pdn->phb->buid),
  754. BUID_LO(pdn->phb->buid));
  755. if (rc) {
  756. printk (KERN_WARNING "EEH: Unable to configure device bridge (%d) for %s\n",
  757. rc, pdn->node->full_name);
  758. }
  759. }
  760. /* ------------------------------------------------------------- */
  761. /* The code below deals with enabling EEH for devices during the
  762. * early boot sequence. EEH must be enabled before any PCI probing
  763. * can be done.
  764. */
  765. #define EEH_ENABLE 1
  766. struct eeh_early_enable_info {
  767. unsigned int buid_hi;
  768. unsigned int buid_lo;
  769. };
  770. static int get_pe_addr (int config_addr,
  771. struct eeh_early_enable_info *info)
  772. {
  773. unsigned int rets[3];
  774. int ret;
  775. /* Use latest config-addr token on power6 */
  776. if (ibm_get_config_addr_info2 != RTAS_UNKNOWN_SERVICE) {
  777. /* Make sure we have a PE in hand */
  778. ret = rtas_call (ibm_get_config_addr_info2, 4, 2, rets,
  779. config_addr, info->buid_hi, info->buid_lo, 1);
  780. if (ret || (rets[0]==0))
  781. return 0;
  782. ret = rtas_call (ibm_get_config_addr_info2, 4, 2, rets,
  783. config_addr, info->buid_hi, info->buid_lo, 0);
  784. if (ret)
  785. return 0;
  786. return rets[0];
  787. }
  788. /* Use older config-addr token on power5 */
  789. if (ibm_get_config_addr_info != RTAS_UNKNOWN_SERVICE) {
  790. ret = rtas_call (ibm_get_config_addr_info, 4, 2, rets,
  791. config_addr, info->buid_hi, info->buid_lo, 0);
  792. if (ret)
  793. return 0;
  794. return rets[0];
  795. }
  796. return 0;
  797. }
  798. /* Enable eeh for the given device node. */
  799. static void *early_enable_eeh(struct device_node *dn, void *data)
  800. {
  801. unsigned int rets[3];
  802. struct eeh_early_enable_info *info = data;
  803. int ret;
  804. const char *status = of_get_property(dn, "status", NULL);
  805. const u32 *class_code = of_get_property(dn, "class-code", NULL);
  806. const u32 *vendor_id = of_get_property(dn, "vendor-id", NULL);
  807. const u32 *device_id = of_get_property(dn, "device-id", NULL);
  808. const u32 *regs;
  809. int enable;
  810. struct pci_dn *pdn = PCI_DN(dn);
  811. pdn->class_code = 0;
  812. pdn->eeh_mode = 0;
  813. pdn->eeh_check_count = 0;
  814. pdn->eeh_freeze_count = 0;
  815. pdn->eeh_false_positives = 0;
  816. if (status && strncmp(status, "ok", 2) != 0)
  817. return NULL; /* ignore devices with bad status */
  818. /* Ignore bad nodes. */
  819. if (!class_code || !vendor_id || !device_id)
  820. return NULL;
  821. /* There is nothing to check on PCI to ISA bridges */
  822. if (dn->type && !strcmp(dn->type, "isa")) {
  823. pdn->eeh_mode |= EEH_MODE_NOCHECK;
  824. return NULL;
  825. }
  826. pdn->class_code = *class_code;
  827. /* Ok... see if this device supports EEH. Some do, some don't,
  828. * and the only way to find out is to check each and every one. */
  829. regs = of_get_property(dn, "reg", NULL);
  830. if (regs) {
  831. /* First register entry is addr (00BBSS00) */
  832. /* Try to enable eeh */
  833. ret = rtas_call(ibm_set_eeh_option, 4, 1, NULL,
  834. regs[0], info->buid_hi, info->buid_lo,
  835. EEH_ENABLE);
  836. enable = 0;
  837. if (ret == 0) {
  838. pdn->eeh_config_addr = regs[0];
  839. /* If the newer, better, ibm,get-config-addr-info is supported,
  840. * then use that instead. */
  841. pdn->eeh_pe_config_addr = get_pe_addr(pdn->eeh_config_addr, info);
  842. /* Some older systems (Power4) allow the
  843. * ibm,set-eeh-option call to succeed even on nodes
  844. * where EEH is not supported. Verify support
  845. * explicitly. */
  846. ret = read_slot_reset_state(pdn, rets);
  847. if ((ret == 0) && (rets[1] == 1))
  848. enable = 1;
  849. }
  850. if (enable) {
  851. eeh_subsystem_enabled = 1;
  852. pdn->eeh_mode |= EEH_MODE_SUPPORTED;
  853. #ifdef DEBUG
  854. printk(KERN_DEBUG "EEH: %s: eeh enabled, config=%x pe_config=%x\n",
  855. dn->full_name, pdn->eeh_config_addr, pdn->eeh_pe_config_addr);
  856. #endif
  857. } else {
  858. /* This device doesn't support EEH, but it may have an
  859. * EEH parent, in which case we mark it as supported. */
  860. if (dn->parent && PCI_DN(dn->parent)
  861. && (PCI_DN(dn->parent)->eeh_mode & EEH_MODE_SUPPORTED)) {
  862. /* Parent supports EEH. */
  863. pdn->eeh_mode |= EEH_MODE_SUPPORTED;
  864. pdn->eeh_config_addr = PCI_DN(dn->parent)->eeh_config_addr;
  865. return NULL;
  866. }
  867. }
  868. } else {
  869. printk(KERN_WARNING "EEH: %s: unable to get reg property.\n",
  870. dn->full_name);
  871. }
  872. eeh_save_bars(pdn);
  873. return NULL;
  874. }
  875. /*
  876. * Initialize EEH by trying to enable it for all of the adapters in the system.
  877. * As a side effect we can determine here if eeh is supported at all.
  878. * Note that we leave EEH on so failed config cycles won't cause a machine
  879. * check. If a user turns off EEH for a particular adapter they are really
  880. * telling Linux to ignore errors. Some hardware (e.g. POWER5) won't
  881. * grant access to a slot if EEH isn't enabled, and so we always enable
  882. * EEH for all slots/all devices.
  883. *
  884. * The eeh-force-off option disables EEH checking globally, for all slots.
  885. * Even if force-off is set, the EEH hardware is still enabled, so that
  886. * newer systems can boot.
  887. */
  888. void __init eeh_init(void)
  889. {
  890. struct device_node *phb, *np;
  891. struct eeh_early_enable_info info;
  892. spin_lock_init(&confirm_error_lock);
  893. spin_lock_init(&slot_errbuf_lock);
  894. np = of_find_node_by_path("/rtas");
  895. if (np == NULL)
  896. return;
  897. ibm_set_eeh_option = rtas_token("ibm,set-eeh-option");
  898. ibm_set_slot_reset = rtas_token("ibm,set-slot-reset");
  899. ibm_read_slot_reset_state2 = rtas_token("ibm,read-slot-reset-state2");
  900. ibm_read_slot_reset_state = rtas_token("ibm,read-slot-reset-state");
  901. ibm_slot_error_detail = rtas_token("ibm,slot-error-detail");
  902. ibm_get_config_addr_info = rtas_token("ibm,get-config-addr-info");
  903. ibm_get_config_addr_info2 = rtas_token("ibm,get-config-addr-info2");
  904. ibm_configure_bridge = rtas_token ("ibm,configure-bridge");
  905. if (ibm_set_eeh_option == RTAS_UNKNOWN_SERVICE)
  906. return;
  907. eeh_error_buf_size = rtas_token("rtas-error-log-max");
  908. if (eeh_error_buf_size == RTAS_UNKNOWN_SERVICE) {
  909. eeh_error_buf_size = 1024;
  910. }
  911. if (eeh_error_buf_size > RTAS_ERROR_LOG_MAX) {
  912. printk(KERN_WARNING "EEH: rtas-error-log-max is bigger than allocated "
  913. "buffer ! (%d vs %d)", eeh_error_buf_size, RTAS_ERROR_LOG_MAX);
  914. eeh_error_buf_size = RTAS_ERROR_LOG_MAX;
  915. }
  916. /* Enable EEH for all adapters. Note that eeh requires buid's */
  917. for (phb = of_find_node_by_name(NULL, "pci"); phb;
  918. phb = of_find_node_by_name(phb, "pci")) {
  919. unsigned long buid;
  920. buid = get_phb_buid(phb);
  921. if (buid == 0 || PCI_DN(phb) == NULL)
  922. continue;
  923. info.buid_lo = BUID_LO(buid);
  924. info.buid_hi = BUID_HI(buid);
  925. traverse_pci_devices(phb, early_enable_eeh, &info);
  926. }
  927. if (eeh_subsystem_enabled)
  928. printk(KERN_INFO "EEH: PCI Enhanced I/O Error Handling Enabled\n");
  929. else
  930. printk(KERN_WARNING "EEH: No capable adapters found\n");
  931. }
  932. /**
  933. * eeh_add_device_early - enable EEH for the indicated device_node
  934. * @dn: device node for which to set up EEH
  935. *
  936. * This routine must be used to perform EEH initialization for PCI
  937. * devices that were added after system boot (e.g. hotplug, dlpar).
  938. * This routine must be called before any i/o is performed to the
  939. * adapter (inluding any config-space i/o).
  940. * Whether this actually enables EEH or not for this device depends
  941. * on the CEC architecture, type of the device, on earlier boot
  942. * command-line arguments & etc.
  943. */
  944. static void eeh_add_device_early(struct device_node *dn)
  945. {
  946. struct pci_controller *phb;
  947. struct eeh_early_enable_info info;
  948. if (!dn || !PCI_DN(dn))
  949. return;
  950. phb = PCI_DN(dn)->phb;
  951. /* USB Bus children of PCI devices will not have BUID's */
  952. if (NULL == phb || 0 == phb->buid)
  953. return;
  954. info.buid_hi = BUID_HI(phb->buid);
  955. info.buid_lo = BUID_LO(phb->buid);
  956. early_enable_eeh(dn, &info);
  957. }
  958. void eeh_add_device_tree_early(struct device_node *dn)
  959. {
  960. struct device_node *sib;
  961. for (sib = dn->child; sib; sib = sib->sibling)
  962. eeh_add_device_tree_early(sib);
  963. eeh_add_device_early(dn);
  964. }
  965. EXPORT_SYMBOL_GPL(eeh_add_device_tree_early);
  966. /**
  967. * eeh_add_device_late - perform EEH initialization for the indicated pci device
  968. * @dev: pci device for which to set up EEH
  969. *
  970. * This routine must be used to complete EEH initialization for PCI
  971. * devices that were added after system boot (e.g. hotplug, dlpar).
  972. */
  973. static void eeh_add_device_late(struct pci_dev *dev)
  974. {
  975. struct device_node *dn;
  976. struct pci_dn *pdn;
  977. if (!dev || !eeh_subsystem_enabled)
  978. return;
  979. #ifdef DEBUG
  980. printk(KERN_DEBUG "EEH: adding device %s\n", pci_name(dev));
  981. #endif
  982. pci_dev_get (dev);
  983. dn = pci_device_to_OF_node(dev);
  984. pdn = PCI_DN(dn);
  985. pdn->pcidev = dev;
  986. pci_addr_cache_insert_device(dev);
  987. eeh_sysfs_add_device(dev);
  988. }
  989. void eeh_add_device_tree_late(struct pci_bus *bus)
  990. {
  991. struct pci_dev *dev;
  992. list_for_each_entry(dev, &bus->devices, bus_list) {
  993. eeh_add_device_late(dev);
  994. if (dev->hdr_type == PCI_HEADER_TYPE_BRIDGE) {
  995. struct pci_bus *subbus = dev->subordinate;
  996. if (subbus)
  997. eeh_add_device_tree_late(subbus);
  998. }
  999. }
  1000. }
  1001. EXPORT_SYMBOL_GPL(eeh_add_device_tree_late);
  1002. /**
  1003. * eeh_remove_device - undo EEH setup for the indicated pci device
  1004. * @dev: pci device to be removed
  1005. *
  1006. * This routine should be called when a device is removed from
  1007. * a running system (e.g. by hotplug or dlpar). It unregisters
  1008. * the PCI device from the EEH subsystem. I/O errors affecting
  1009. * this device will no longer be detected after this call; thus,
  1010. * i/o errors affecting this slot may leave this device unusable.
  1011. */
  1012. static void eeh_remove_device(struct pci_dev *dev)
  1013. {
  1014. struct device_node *dn;
  1015. if (!dev || !eeh_subsystem_enabled)
  1016. return;
  1017. /* Unregister the device with the EEH/PCI address search system */
  1018. #ifdef DEBUG
  1019. printk(KERN_DEBUG "EEH: remove device %s\n", pci_name(dev));
  1020. #endif
  1021. pci_addr_cache_remove_device(dev);
  1022. eeh_sysfs_remove_device(dev);
  1023. dn = pci_device_to_OF_node(dev);
  1024. if (PCI_DN(dn)->pcidev) {
  1025. PCI_DN(dn)->pcidev = NULL;
  1026. pci_dev_put (dev);
  1027. }
  1028. }
  1029. void eeh_remove_bus_device(struct pci_dev *dev)
  1030. {
  1031. struct pci_bus *bus = dev->subordinate;
  1032. struct pci_dev *child, *tmp;
  1033. eeh_remove_device(dev);
  1034. if (bus && dev->hdr_type == PCI_HEADER_TYPE_BRIDGE) {
  1035. list_for_each_entry_safe(child, tmp, &bus->devices, bus_list)
  1036. eeh_remove_bus_device(child);
  1037. }
  1038. }
  1039. EXPORT_SYMBOL_GPL(eeh_remove_bus_device);
  1040. static int proc_eeh_show(struct seq_file *m, void *v)
  1041. {
  1042. if (0 == eeh_subsystem_enabled) {
  1043. seq_printf(m, "EEH Subsystem is globally disabled\n");
  1044. seq_printf(m, "eeh_total_mmio_ffs=%ld\n", total_mmio_ffs);
  1045. } else {
  1046. seq_printf(m, "EEH Subsystem is enabled\n");
  1047. seq_printf(m,
  1048. "no device=%ld\n"
  1049. "no device node=%ld\n"
  1050. "no config address=%ld\n"
  1051. "check not wanted=%ld\n"
  1052. "eeh_total_mmio_ffs=%ld\n"
  1053. "eeh_false_positives=%ld\n"
  1054. "eeh_slot_resets=%ld\n",
  1055. no_device, no_dn, no_cfg_addr,
  1056. ignored_check, total_mmio_ffs,
  1057. false_positives,
  1058. slot_resets);
  1059. }
  1060. return 0;
  1061. }
  1062. static int proc_eeh_open(struct inode *inode, struct file *file)
  1063. {
  1064. return single_open(file, proc_eeh_show, NULL);
  1065. }
  1066. static const struct file_operations proc_eeh_operations = {
  1067. .open = proc_eeh_open,
  1068. .read = seq_read,
  1069. .llseek = seq_lseek,
  1070. .release = single_release,
  1071. };
  1072. static int __init eeh_init_proc(void)
  1073. {
  1074. struct proc_dir_entry *e;
  1075. if (machine_is(pseries)) {
  1076. e = create_proc_entry("ppc64/eeh", 0, NULL);
  1077. if (e)
  1078. e->proc_fops = &proc_eeh_operations;
  1079. }
  1080. return 0;
  1081. }
  1082. __initcall(eeh_init_proc);