axon_msi.c 9.8 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429
  1. /*
  2. * Copyright 2007, Michael Ellerman, IBM Corporation.
  3. *
  4. * This program is free software; you can redistribute it and/or
  5. * modify it under the terms of the GNU General Public License
  6. * as published by the Free Software Foundation; either version
  7. * 2 of the License, or (at your option) any later version.
  8. */
  9. #include <linux/interrupt.h>
  10. #include <linux/irq.h>
  11. #include <linux/kernel.h>
  12. #include <linux/pci.h>
  13. #include <linux/msi.h>
  14. #include <linux/reboot.h>
  15. #include <asm/dcr.h>
  16. #include <asm/machdep.h>
  17. #include <asm/prom.h>
  18. /*
  19. * MSIC registers, specified as offsets from dcr_base
  20. */
  21. #define MSIC_CTRL_REG 0x0
  22. /* Base Address registers specify FIFO location in BE memory */
  23. #define MSIC_BASE_ADDR_HI_REG 0x3
  24. #define MSIC_BASE_ADDR_LO_REG 0x4
  25. /* Hold the read/write offsets into the FIFO */
  26. #define MSIC_READ_OFFSET_REG 0x5
  27. #define MSIC_WRITE_OFFSET_REG 0x6
  28. /* MSIC control register flags */
  29. #define MSIC_CTRL_ENABLE 0x0001
  30. #define MSIC_CTRL_FIFO_FULL_ENABLE 0x0002
  31. #define MSIC_CTRL_IRQ_ENABLE 0x0008
  32. #define MSIC_CTRL_FULL_STOP_ENABLE 0x0010
  33. /*
  34. * The MSIC can be configured to use a FIFO of 32KB, 64KB, 128KB or 256KB.
  35. * Currently we're using a 64KB FIFO size.
  36. */
  37. #define MSIC_FIFO_SIZE_SHIFT 16
  38. #define MSIC_FIFO_SIZE_BYTES (1 << MSIC_FIFO_SIZE_SHIFT)
  39. /*
  40. * To configure the FIFO size as (1 << n) bytes, we write (n - 15) into bits
  41. * 8-9 of the MSIC control reg.
  42. */
  43. #define MSIC_CTRL_FIFO_SIZE (((MSIC_FIFO_SIZE_SHIFT - 15) << 8) & 0x300)
  44. /*
  45. * We need to mask the read/write offsets to make sure they stay within
  46. * the bounds of the FIFO. Also they should always be 16-byte aligned.
  47. */
  48. #define MSIC_FIFO_SIZE_MASK ((MSIC_FIFO_SIZE_BYTES - 1) & ~0xFu)
  49. /* Each entry in the FIFO is 16 bytes, the first 4 bytes hold the irq # */
  50. #define MSIC_FIFO_ENTRY_SIZE 0x10
  51. struct axon_msic {
  52. struct irq_host *irq_host;
  53. __le32 *fifo;
  54. dcr_host_t dcr_host;
  55. struct list_head list;
  56. u32 read_offset;
  57. };
  58. static LIST_HEAD(axon_msic_list);
  59. static void msic_dcr_write(struct axon_msic *msic, unsigned int dcr_n, u32 val)
  60. {
  61. pr_debug("axon_msi: dcr_write(0x%x, 0x%x)\n", val, dcr_n);
  62. dcr_write(msic->dcr_host, dcr_n, val);
  63. }
  64. static void axon_msi_cascade(unsigned int irq, struct irq_desc *desc)
  65. {
  66. struct axon_msic *msic = get_irq_data(irq);
  67. u32 write_offset, msi;
  68. int idx;
  69. write_offset = dcr_read(msic->dcr_host, MSIC_WRITE_OFFSET_REG);
  70. pr_debug("axon_msi: original write_offset 0x%x\n", write_offset);
  71. /* write_offset doesn't wrap properly, so we have to mask it */
  72. write_offset &= MSIC_FIFO_SIZE_MASK;
  73. while (msic->read_offset != write_offset) {
  74. idx = msic->read_offset / sizeof(__le32);
  75. msi = le32_to_cpu(msic->fifo[idx]);
  76. msi &= 0xFFFF;
  77. pr_debug("axon_msi: woff %x roff %x msi %x\n",
  78. write_offset, msic->read_offset, msi);
  79. msic->read_offset += MSIC_FIFO_ENTRY_SIZE;
  80. msic->read_offset &= MSIC_FIFO_SIZE_MASK;
  81. if (msi < NR_IRQS && irq_map[msi].host == msic->irq_host)
  82. generic_handle_irq(msi);
  83. else
  84. pr_debug("axon_msi: invalid irq 0x%x!\n", msi);
  85. }
  86. desc->chip->eoi(irq);
  87. }
  88. static struct axon_msic *find_msi_translator(struct pci_dev *dev)
  89. {
  90. struct irq_host *irq_host;
  91. struct device_node *dn, *tmp;
  92. const phandle *ph;
  93. struct axon_msic *msic = NULL;
  94. dn = of_node_get(pci_device_to_OF_node(dev));
  95. if (!dn) {
  96. dev_dbg(&dev->dev, "axon_msi: no pci_dn found\n");
  97. return NULL;
  98. }
  99. for (; dn; tmp = of_get_parent(dn), of_node_put(dn), dn = tmp) {
  100. ph = of_get_property(dn, "msi-translator", NULL);
  101. if (ph)
  102. break;
  103. }
  104. if (!ph) {
  105. dev_dbg(&dev->dev,
  106. "axon_msi: no msi-translator property found\n");
  107. goto out_error;
  108. }
  109. tmp = dn;
  110. dn = of_find_node_by_phandle(*ph);
  111. if (!dn) {
  112. dev_dbg(&dev->dev,
  113. "axon_msi: msi-translator doesn't point to a node\n");
  114. goto out_error;
  115. }
  116. irq_host = irq_find_host(dn);
  117. if (!irq_host) {
  118. dev_dbg(&dev->dev, "axon_msi: no irq_host found for node %s\n",
  119. dn->full_name);
  120. goto out_error;
  121. }
  122. msic = irq_host->host_data;
  123. out_error:
  124. of_node_put(dn);
  125. of_node_put(tmp);
  126. return msic;
  127. }
  128. static int axon_msi_check_device(struct pci_dev *dev, int nvec, int type)
  129. {
  130. if (!find_msi_translator(dev))
  131. return -ENODEV;
  132. return 0;
  133. }
  134. static int setup_msi_msg_address(struct pci_dev *dev, struct msi_msg *msg)
  135. {
  136. struct device_node *dn, *tmp;
  137. struct msi_desc *entry;
  138. int len;
  139. const u32 *prop;
  140. dn = of_node_get(pci_device_to_OF_node(dev));
  141. if (!dn) {
  142. dev_dbg(&dev->dev, "axon_msi: no pci_dn found\n");
  143. return -ENODEV;
  144. }
  145. entry = list_first_entry(&dev->msi_list, struct msi_desc, list);
  146. for (; dn; tmp = of_get_parent(dn), of_node_put(dn), dn = tmp) {
  147. if (entry->msi_attrib.is_64) {
  148. prop = of_get_property(dn, "msi-address-64", &len);
  149. if (prop)
  150. break;
  151. }
  152. prop = of_get_property(dn, "msi-address-32", &len);
  153. if (prop)
  154. break;
  155. }
  156. if (!prop) {
  157. dev_dbg(&dev->dev,
  158. "axon_msi: no msi-address-(32|64) properties found\n");
  159. return -ENOENT;
  160. }
  161. switch (len) {
  162. case 8:
  163. msg->address_hi = prop[0];
  164. msg->address_lo = prop[1];
  165. break;
  166. case 4:
  167. msg->address_hi = 0;
  168. msg->address_lo = prop[0];
  169. break;
  170. default:
  171. dev_dbg(&dev->dev,
  172. "axon_msi: malformed msi-address-(32|64) property\n");
  173. of_node_put(dn);
  174. return -EINVAL;
  175. }
  176. of_node_put(dn);
  177. return 0;
  178. }
  179. static int axon_msi_setup_msi_irqs(struct pci_dev *dev, int nvec, int type)
  180. {
  181. unsigned int virq, rc;
  182. struct msi_desc *entry;
  183. struct msi_msg msg;
  184. struct axon_msic *msic;
  185. msic = find_msi_translator(dev);
  186. if (!msic)
  187. return -ENODEV;
  188. rc = setup_msi_msg_address(dev, &msg);
  189. if (rc)
  190. return rc;
  191. /* We rely on being able to stash a virq in a u16 */
  192. BUILD_BUG_ON(NR_IRQS > 65536);
  193. list_for_each_entry(entry, &dev->msi_list, list) {
  194. virq = irq_create_direct_mapping(msic->irq_host);
  195. if (virq == NO_IRQ) {
  196. dev_warn(&dev->dev,
  197. "axon_msi: virq allocation failed!\n");
  198. return -1;
  199. }
  200. dev_dbg(&dev->dev, "axon_msi: allocated virq 0x%x\n", virq);
  201. set_irq_msi(virq, entry);
  202. msg.data = virq;
  203. write_msi_msg(virq, &msg);
  204. }
  205. return 0;
  206. }
  207. static void axon_msi_teardown_msi_irqs(struct pci_dev *dev)
  208. {
  209. struct msi_desc *entry;
  210. dev_dbg(&dev->dev, "axon_msi: tearing down msi irqs\n");
  211. list_for_each_entry(entry, &dev->msi_list, list) {
  212. if (entry->irq == NO_IRQ)
  213. continue;
  214. set_irq_msi(entry->irq, NULL);
  215. irq_dispose_mapping(entry->irq);
  216. }
  217. }
  218. static struct irq_chip msic_irq_chip = {
  219. .mask = mask_msi_irq,
  220. .unmask = unmask_msi_irq,
  221. .shutdown = unmask_msi_irq,
  222. .typename = "AXON-MSI",
  223. };
  224. static int msic_host_map(struct irq_host *h, unsigned int virq,
  225. irq_hw_number_t hw)
  226. {
  227. set_irq_chip_and_handler(virq, &msic_irq_chip, handle_simple_irq);
  228. return 0;
  229. }
  230. static struct irq_host_ops msic_host_ops = {
  231. .map = msic_host_map,
  232. };
  233. static int axon_msi_notify_reboot(struct notifier_block *nb,
  234. unsigned long code, void *data)
  235. {
  236. struct axon_msic *msic;
  237. u32 tmp;
  238. list_for_each_entry(msic, &axon_msic_list, list) {
  239. pr_debug("axon_msi: disabling %s\n",
  240. msic->irq_host->of_node->full_name);
  241. tmp = dcr_read(msic->dcr_host, MSIC_CTRL_REG);
  242. tmp &= ~MSIC_CTRL_ENABLE & ~MSIC_CTRL_IRQ_ENABLE;
  243. msic_dcr_write(msic, MSIC_CTRL_REG, tmp);
  244. }
  245. return 0;
  246. }
  247. static struct notifier_block axon_msi_reboot_notifier = {
  248. .notifier_call = axon_msi_notify_reboot
  249. };
  250. static int axon_msi_setup_one(struct device_node *dn)
  251. {
  252. struct page *page;
  253. struct axon_msic *msic;
  254. unsigned int virq;
  255. int dcr_base, dcr_len;
  256. pr_debug("axon_msi: setting up dn %s\n", dn->full_name);
  257. msic = kzalloc(sizeof(struct axon_msic), GFP_KERNEL);
  258. if (!msic) {
  259. printk(KERN_ERR "axon_msi: couldn't allocate msic for %s\n",
  260. dn->full_name);
  261. goto out;
  262. }
  263. dcr_base = dcr_resource_start(dn, 0);
  264. dcr_len = dcr_resource_len(dn, 0);
  265. if (dcr_base == 0 || dcr_len == 0) {
  266. printk(KERN_ERR
  267. "axon_msi: couldn't parse dcr properties on %s\n",
  268. dn->full_name);
  269. goto out;
  270. }
  271. msic->dcr_host = dcr_map(dn, dcr_base, dcr_len);
  272. if (!DCR_MAP_OK(msic->dcr_host)) {
  273. printk(KERN_ERR "axon_msi: dcr_map failed for %s\n",
  274. dn->full_name);
  275. goto out_free_msic;
  276. }
  277. page = alloc_pages_node(of_node_to_nid(dn), GFP_KERNEL,
  278. get_order(MSIC_FIFO_SIZE_BYTES));
  279. if (!page) {
  280. printk(KERN_ERR "axon_msi: couldn't allocate fifo for %s\n",
  281. dn->full_name);
  282. goto out_free_msic;
  283. }
  284. msic->fifo = page_address(page);
  285. msic->irq_host = irq_alloc_host(of_node_get(dn), IRQ_HOST_MAP_NOMAP,
  286. NR_IRQS, &msic_host_ops, 0);
  287. if (!msic->irq_host) {
  288. printk(KERN_ERR "axon_msi: couldn't allocate irq_host for %s\n",
  289. dn->full_name);
  290. goto out_free_fifo;
  291. }
  292. msic->irq_host->host_data = msic;
  293. virq = irq_of_parse_and_map(dn, 0);
  294. if (virq == NO_IRQ) {
  295. printk(KERN_ERR "axon_msi: irq parse and map failed for %s\n",
  296. dn->full_name);
  297. goto out_free_host;
  298. }
  299. set_irq_data(virq, msic);
  300. set_irq_chained_handler(virq, axon_msi_cascade);
  301. pr_debug("axon_msi: irq 0x%x setup for axon_msi\n", virq);
  302. /* Enable the MSIC hardware */
  303. msic_dcr_write(msic, MSIC_BASE_ADDR_HI_REG, (u64)msic->fifo >> 32);
  304. msic_dcr_write(msic, MSIC_BASE_ADDR_LO_REG,
  305. (u64)msic->fifo & 0xFFFFFFFF);
  306. msic_dcr_write(msic, MSIC_CTRL_REG,
  307. MSIC_CTRL_IRQ_ENABLE | MSIC_CTRL_ENABLE |
  308. MSIC_CTRL_FIFO_SIZE);
  309. list_add(&msic->list, &axon_msic_list);
  310. printk(KERN_DEBUG "axon_msi: setup MSIC on %s\n", dn->full_name);
  311. return 0;
  312. out_free_host:
  313. kfree(msic->irq_host);
  314. out_free_fifo:
  315. __free_pages(virt_to_page(msic->fifo), get_order(MSIC_FIFO_SIZE_BYTES));
  316. out_free_msic:
  317. kfree(msic);
  318. out:
  319. return -1;
  320. }
  321. static int axon_msi_init(void)
  322. {
  323. struct device_node *dn;
  324. int found = 0;
  325. pr_debug("axon_msi: initialising ...\n");
  326. for_each_compatible_node(dn, NULL, "ibm,axon-msic") {
  327. if (axon_msi_setup_one(dn) == 0)
  328. found++;
  329. }
  330. if (found) {
  331. ppc_md.setup_msi_irqs = axon_msi_setup_msi_irqs;
  332. ppc_md.teardown_msi_irqs = axon_msi_teardown_msi_irqs;
  333. ppc_md.msi_check_device = axon_msi_check_device;
  334. register_reboot_notifier(&axon_msi_reboot_notifier);
  335. pr_debug("axon_msi: registered callbacks!\n");
  336. }
  337. return 0;
  338. }
  339. arch_initcall(axon_msi_init);