mpc85xx_cds.c 8.6 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357
  1. /*
  2. * MPC85xx setup and early boot code plus other random bits.
  3. *
  4. * Maintained by Kumar Gala (see MAINTAINERS for contact information)
  5. *
  6. * Copyright 2005 Freescale Semiconductor Inc.
  7. *
  8. * This program is free software; you can redistribute it and/or modify it
  9. * under the terms of the GNU General Public License as published by the
  10. * Free Software Foundation; either version 2 of the License, or (at your
  11. * option) any later version.
  12. */
  13. #include <linux/stddef.h>
  14. #include <linux/kernel.h>
  15. #include <linux/init.h>
  16. #include <linux/errno.h>
  17. #include <linux/reboot.h>
  18. #include <linux/pci.h>
  19. #include <linux/kdev_t.h>
  20. #include <linux/major.h>
  21. #include <linux/console.h>
  22. #include <linux/delay.h>
  23. #include <linux/seq_file.h>
  24. #include <linux/initrd.h>
  25. #include <linux/module.h>
  26. #include <linux/interrupt.h>
  27. #include <linux/fsl_devices.h>
  28. #include <asm/system.h>
  29. #include <asm/pgtable.h>
  30. #include <asm/page.h>
  31. #include <asm/atomic.h>
  32. #include <asm/time.h>
  33. #include <asm/io.h>
  34. #include <asm/machdep.h>
  35. #include <asm/ipic.h>
  36. #include <asm/pci-bridge.h>
  37. #include <asm/irq.h>
  38. #include <mm/mmu_decl.h>
  39. #include <asm/prom.h>
  40. #include <asm/udbg.h>
  41. #include <asm/mpic.h>
  42. #include <asm/i8259.h>
  43. #include <sysdev/fsl_soc.h>
  44. #include <sysdev/fsl_pci.h>
  45. /* CADMUS info */
  46. /* xxx - galak, move into device tree */
  47. #define CADMUS_BASE (0xf8004000)
  48. #define CADMUS_SIZE (256)
  49. #define CM_VER (0)
  50. #define CM_CSR (1)
  51. #define CM_RST (2)
  52. static int cds_pci_slot = 2;
  53. static volatile u8 *cadmus;
  54. #ifdef CONFIG_PCI
  55. #define ARCADIA_HOST_BRIDGE_IDSEL 17
  56. #define ARCADIA_2ND_BRIDGE_IDSEL 3
  57. static int mpc85xx_exclude_device(struct pci_controller *hose,
  58. u_char bus, u_char devfn)
  59. {
  60. /* We explicitly do not go past the Tundra 320 Bridge */
  61. if ((bus == 1) && (PCI_SLOT(devfn) == ARCADIA_2ND_BRIDGE_IDSEL))
  62. return PCIBIOS_DEVICE_NOT_FOUND;
  63. if ((bus == 0) && (PCI_SLOT(devfn) == ARCADIA_2ND_BRIDGE_IDSEL))
  64. return PCIBIOS_DEVICE_NOT_FOUND;
  65. else
  66. return PCIBIOS_SUCCESSFUL;
  67. }
  68. static void mpc85xx_cds_restart(char *cmd)
  69. {
  70. struct pci_dev *dev;
  71. u_char tmp;
  72. if ((dev = pci_get_device(PCI_VENDOR_ID_VIA, PCI_DEVICE_ID_VIA_82C686,
  73. NULL))) {
  74. /* Use the VIA Super Southbridge to force a PCI reset */
  75. pci_read_config_byte(dev, 0x47, &tmp);
  76. pci_write_config_byte(dev, 0x47, tmp | 1);
  77. /* Flush the outbound PCI write queues */
  78. pci_read_config_byte(dev, 0x47, &tmp);
  79. /*
  80. * At this point, the harware reset should have triggered.
  81. * However, if it doesn't work for some mysterious reason,
  82. * just fall through to the default reset below.
  83. */
  84. pci_dev_put(dev);
  85. }
  86. /*
  87. * If we can't find the VIA chip (maybe the P2P bridge is disabled)
  88. * or the VIA chip reset didn't work, just use the default reset.
  89. */
  90. fsl_rstcr_restart(NULL);
  91. }
  92. static void __init mpc85xx_cds_pci_irq_fixup(struct pci_dev *dev)
  93. {
  94. u_char c;
  95. if (dev->vendor == PCI_VENDOR_ID_VIA) {
  96. switch (dev->device) {
  97. case PCI_DEVICE_ID_VIA_82C586_1:
  98. /*
  99. * U-Boot does not set the enable bits
  100. * for the IDE device. Force them on here.
  101. */
  102. pci_read_config_byte(dev, 0x40, &c);
  103. c |= 0x03; /* IDE: Chip Enable Bits */
  104. pci_write_config_byte(dev, 0x40, c);
  105. /*
  106. * Since only primary interface works, force the
  107. * IDE function to standard primary IDE interrupt
  108. * w/ 8259 offset
  109. */
  110. dev->irq = 14;
  111. pci_write_config_byte(dev, PCI_INTERRUPT_LINE, dev->irq);
  112. break;
  113. /*
  114. * Force legacy USB interrupt routing
  115. */
  116. case PCI_DEVICE_ID_VIA_82C586_2:
  117. /* There are two USB controllers.
  118. * Identify them by functon number
  119. */
  120. if (PCI_FUNC(dev->devfn) == 3)
  121. dev->irq = 11;
  122. else
  123. dev->irq = 10;
  124. pci_write_config_byte(dev, PCI_INTERRUPT_LINE, dev->irq);
  125. default:
  126. break;
  127. }
  128. }
  129. }
  130. static void __devinit skip_fake_bridge(struct pci_dev *dev)
  131. {
  132. /* Make it an error to skip the fake bridge
  133. * in pci_setup_device() in probe.c */
  134. dev->hdr_type = 0x7f;
  135. }
  136. DECLARE_PCI_FIXUP_EARLY(0x1957, 0x3fff, skip_fake_bridge);
  137. DECLARE_PCI_FIXUP_EARLY(0x3fff, 0x1957, skip_fake_bridge);
  138. DECLARE_PCI_FIXUP_EARLY(0xff3f, 0x5719, skip_fake_bridge);
  139. #ifdef CONFIG_PPC_I8259
  140. static void mpc85xx_8259_cascade_handler(unsigned int irq,
  141. struct irq_desc *desc)
  142. {
  143. unsigned int cascade_irq = i8259_irq();
  144. if (cascade_irq != NO_IRQ)
  145. /* handle an interrupt from the 8259 */
  146. generic_handle_irq(cascade_irq);
  147. /* check for any interrupts from the shared IRQ line */
  148. handle_fasteoi_irq(irq, desc);
  149. }
  150. static irqreturn_t mpc85xx_8259_cascade_action(int irq, void *dev_id)
  151. {
  152. return IRQ_HANDLED;
  153. }
  154. static struct irqaction mpc85xxcds_8259_irqaction = {
  155. .handler = mpc85xx_8259_cascade_action,
  156. .flags = IRQF_SHARED,
  157. .mask = CPU_MASK_NONE,
  158. .name = "8259 cascade",
  159. };
  160. #endif /* PPC_I8259 */
  161. #endif /* CONFIG_PCI */
  162. static void __init mpc85xx_cds_pic_init(void)
  163. {
  164. struct mpic *mpic;
  165. struct resource r;
  166. struct device_node *np = NULL;
  167. np = of_find_node_by_type(np, "open-pic");
  168. if (np == NULL) {
  169. printk(KERN_ERR "Could not find open-pic node\n");
  170. return;
  171. }
  172. if (of_address_to_resource(np, 0, &r)) {
  173. printk(KERN_ERR "Failed to map mpic register space\n");
  174. of_node_put(np);
  175. return;
  176. }
  177. mpic = mpic_alloc(np, r.start,
  178. MPIC_PRIMARY | MPIC_WANTS_RESET | MPIC_BIG_ENDIAN,
  179. 0, 256, " OpenPIC ");
  180. BUG_ON(mpic == NULL);
  181. /* Return the mpic node */
  182. of_node_put(np);
  183. mpic_init(mpic);
  184. }
  185. #if defined(CONFIG_PPC_I8259) && defined(CONFIG_PCI)
  186. static int mpc85xx_cds_8259_attach(void)
  187. {
  188. int ret;
  189. struct device_node *np = NULL;
  190. struct device_node *cascade_node = NULL;
  191. int cascade_irq;
  192. if (!machine_is(mpc85xx_cds))
  193. return 0;
  194. /* Initialize the i8259 controller */
  195. for_each_node_by_type(np, "interrupt-controller")
  196. if (of_device_is_compatible(np, "chrp,iic")) {
  197. cascade_node = np;
  198. break;
  199. }
  200. if (cascade_node == NULL) {
  201. printk(KERN_DEBUG "Could not find i8259 PIC\n");
  202. return -ENODEV;
  203. }
  204. cascade_irq = irq_of_parse_and_map(cascade_node, 0);
  205. if (cascade_irq == NO_IRQ) {
  206. printk(KERN_ERR "Failed to map cascade interrupt\n");
  207. return -ENXIO;
  208. }
  209. i8259_init(cascade_node, 0);
  210. of_node_put(cascade_node);
  211. /*
  212. * Hook the interrupt to make sure desc->action is never NULL.
  213. * This is required to ensure that the interrupt does not get
  214. * disabled when the last user of the shared IRQ line frees their
  215. * interrupt.
  216. */
  217. if ((ret = setup_irq(cascade_irq, &mpc85xxcds_8259_irqaction))) {
  218. printk(KERN_ERR "Failed to setup cascade interrupt\n");
  219. return ret;
  220. }
  221. /* Success. Connect our low-level cascade handler. */
  222. set_irq_handler(cascade_irq, mpc85xx_8259_cascade_handler);
  223. return 0;
  224. }
  225. device_initcall(mpc85xx_cds_8259_attach);
  226. #endif /* CONFIG_PPC_I8259 */
  227. /*
  228. * Setup the architecture
  229. */
  230. static void __init mpc85xx_cds_setup_arch(void)
  231. {
  232. #ifdef CONFIG_PCI
  233. struct device_node *np;
  234. #endif
  235. if (ppc_md.progress)
  236. ppc_md.progress("mpc85xx_cds_setup_arch()", 0);
  237. cadmus = ioremap(CADMUS_BASE, CADMUS_SIZE);
  238. cds_pci_slot = ((cadmus[CM_CSR] >> 6) & 0x3) + 1;
  239. if (ppc_md.progress) {
  240. char buf[40];
  241. snprintf(buf, 40, "CDS Version = 0x%x in slot %d\n",
  242. cadmus[CM_VER], cds_pci_slot);
  243. ppc_md.progress(buf, 0);
  244. }
  245. #ifdef CONFIG_PCI
  246. for_each_node_by_type(np, "pci") {
  247. if (of_device_is_compatible(np, "fsl,mpc8540-pci") ||
  248. of_device_is_compatible(np, "fsl,mpc8548-pcie")) {
  249. struct resource rsrc;
  250. of_address_to_resource(np, 0, &rsrc);
  251. if ((rsrc.start & 0xfffff) == 0x8000)
  252. fsl_add_bridge(np, 1);
  253. else
  254. fsl_add_bridge(np, 0);
  255. }
  256. }
  257. ppc_md.pci_irq_fixup = mpc85xx_cds_pci_irq_fixup;
  258. ppc_md.pci_exclude_device = mpc85xx_exclude_device;
  259. #endif
  260. }
  261. static void mpc85xx_cds_show_cpuinfo(struct seq_file *m)
  262. {
  263. uint pvid, svid, phid1;
  264. uint memsize = total_memory;
  265. pvid = mfspr(SPRN_PVR);
  266. svid = mfspr(SPRN_SVR);
  267. seq_printf(m, "Vendor\t\t: Freescale Semiconductor\n");
  268. seq_printf(m, "Machine\t\t: MPC85xx CDS (0x%x)\n", cadmus[CM_VER]);
  269. seq_printf(m, "PVR\t\t: 0x%x\n", pvid);
  270. seq_printf(m, "SVR\t\t: 0x%x\n", svid);
  271. /* Display cpu Pll setting */
  272. phid1 = mfspr(SPRN_HID1);
  273. seq_printf(m, "PLL setting\t: 0x%x\n", ((phid1 >> 24) & 0x3f));
  274. /* Display the amount of memory */
  275. seq_printf(m, "Memory\t\t: %d MB\n", memsize / (1024 * 1024));
  276. }
  277. /*
  278. * Called very early, device-tree isn't unflattened
  279. */
  280. static int __init mpc85xx_cds_probe(void)
  281. {
  282. unsigned long root = of_get_flat_dt_root();
  283. return of_flat_dt_is_compatible(root, "MPC85xxCDS");
  284. }
  285. define_machine(mpc85xx_cds) {
  286. .name = "MPC85xx CDS",
  287. .probe = mpc85xx_cds_probe,
  288. .setup_arch = mpc85xx_cds_setup_arch,
  289. .init_IRQ = mpc85xx_cds_pic_init,
  290. .show_cpuinfo = mpc85xx_cds_show_cpuinfo,
  291. .get_irq = mpic_get_irq,
  292. #ifdef CONFIG_PCI
  293. .restart = mpc85xx_cds_restart,
  294. .pcibios_fixup_bus = fsl_pcibios_fixup_bus,
  295. #else
  296. .restart = fsl_rstcr_restart,
  297. #endif
  298. .calibrate_decr = generic_calibrate_decr,
  299. .progress = udbg_progress,
  300. };