ebony.c 3.9 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151
  1. /*
  2. * Copyright 2007 David Gibson, IBM Corporation.
  3. *
  4. * Based on earlier code:
  5. * Copyright (C) Paul Mackerras 1997.
  6. *
  7. * Matt Porter <mporter@kernel.crashing.org>
  8. * Copyright 2002-2005 MontaVista Software Inc.
  9. *
  10. * Eugene Surovegin <eugene.surovegin@zultys.com> or <ebs@ebshome.net>
  11. * Copyright (c) 2003, 2004 Zultys Technologies
  12. *
  13. * This program is free software; you can redistribute it and/or
  14. * modify it under the terms of the GNU General Public License
  15. * as published by the Free Software Foundation; either version
  16. * 2 of the License, or (at your option) any later version.
  17. */
  18. #include <stdarg.h>
  19. #include <stddef.h>
  20. #include "types.h"
  21. #include "elf.h"
  22. #include "string.h"
  23. #include "stdio.h"
  24. #include "page.h"
  25. #include "ops.h"
  26. #include "reg.h"
  27. #include "io.h"
  28. #include "dcr.h"
  29. #include "4xx.h"
  30. #include "44x.h"
  31. static u8 *ebony_mac0, *ebony_mac1;
  32. /* Calculate 440GP clocks */
  33. void ibm440gp_fixup_clocks(unsigned int sysclk, unsigned int ser_clk)
  34. {
  35. u32 sys0 = mfdcr(DCRN_CPC0_SYS0);
  36. u32 cr0 = mfdcr(DCRN_CPC0_CR0);
  37. u32 cpu, plb, opb, ebc, tb, uart0, uart1, m;
  38. u32 opdv = CPC0_SYS0_OPDV(sys0);
  39. u32 epdv = CPC0_SYS0_EPDV(sys0);
  40. if (sys0 & CPC0_SYS0_BYPASS) {
  41. /* Bypass system PLL */
  42. cpu = plb = sysclk;
  43. } else {
  44. if (sys0 & CPC0_SYS0_EXTSL)
  45. /* PerClk */
  46. m = CPC0_SYS0_FWDVB(sys0) * opdv * epdv;
  47. else
  48. /* CPU clock */
  49. m = CPC0_SYS0_FBDV(sys0) * CPC0_SYS0_FWDVA(sys0);
  50. cpu = sysclk * m / CPC0_SYS0_FWDVA(sys0);
  51. plb = sysclk * m / CPC0_SYS0_FWDVB(sys0);
  52. }
  53. opb = plb / opdv;
  54. ebc = opb / epdv;
  55. /* FIXME: Check if this is for all 440GP, or just Ebony */
  56. if ((mfpvr() & 0xf0000fff) == 0x40000440)
  57. /* Rev. B 440GP, use external system clock */
  58. tb = sysclk;
  59. else
  60. /* Rev. C 440GP, errata force us to use internal clock */
  61. tb = cpu;
  62. if (cr0 & CPC0_CR0_U0EC)
  63. /* External UART clock */
  64. uart0 = ser_clk;
  65. else
  66. /* Internal UART clock */
  67. uart0 = plb / CPC0_CR0_UDIV(cr0);
  68. if (cr0 & CPC0_CR0_U1EC)
  69. /* External UART clock */
  70. uart1 = ser_clk;
  71. else
  72. /* Internal UART clock */
  73. uart1 = plb / CPC0_CR0_UDIV(cr0);
  74. printf("PPC440GP: SysClk = %dMHz (%x)\n\r",
  75. (sysclk + 500000) / 1000000, sysclk);
  76. dt_fixup_cpu_clocks(cpu, tb, 0);
  77. dt_fixup_clock("/plb", plb);
  78. dt_fixup_clock("/plb/opb", opb);
  79. dt_fixup_clock("/plb/opb/ebc", ebc);
  80. dt_fixup_clock("/plb/opb/serial@40000200", uart0);
  81. dt_fixup_clock("/plb/opb/serial@40000300", uart1);
  82. }
  83. #define EBONY_FPGA_PATH "/plb/opb/ebc/fpga"
  84. #define EBONY_FPGA_FLASH_SEL 0x01
  85. #define EBONY_SMALL_FLASH_PATH "/plb/opb/ebc/small-flash"
  86. static void ebony_flashsel_fixup(void)
  87. {
  88. void *devp;
  89. u32 reg[3] = {0x0, 0x0, 0x80000};
  90. u8 *fpga;
  91. u8 fpga_reg0 = 0x0;
  92. devp = finddevice(EBONY_FPGA_PATH);
  93. if (!devp)
  94. fatal("Couldn't locate FPGA node %s\n\r", EBONY_FPGA_PATH);
  95. if (getprop(devp, "virtual-reg", &fpga, sizeof(fpga)) != sizeof(fpga))
  96. fatal("%s has missing or invalid virtual-reg property\n\r",
  97. EBONY_FPGA_PATH);
  98. fpga_reg0 = in_8(fpga);
  99. devp = finddevice(EBONY_SMALL_FLASH_PATH);
  100. if (!devp)
  101. fatal("Couldn't locate small flash node %s\n\r",
  102. EBONY_SMALL_FLASH_PATH);
  103. if (getprop(devp, "reg", reg, sizeof(reg)) != sizeof(reg))
  104. fatal("%s has reg property of unexpected size\n\r",
  105. EBONY_SMALL_FLASH_PATH);
  106. /* Invert address bit 14 (IBM-endian) if FLASH_SEL fpga bit is set */
  107. if (fpga_reg0 & EBONY_FPGA_FLASH_SEL)
  108. reg[1] ^= 0x80000;
  109. setprop(devp, "reg", reg, sizeof(reg));
  110. }
  111. static void ebony_fixups(void)
  112. {
  113. // FIXME: sysclk should be derived by reading the FPGA registers
  114. unsigned long sysclk = 33000000;
  115. ibm440gp_fixup_clocks(sysclk, 6 * 1843200);
  116. ibm4xx_fixup_memsize();
  117. dt_fixup_mac_addresses(ebony_mac0, ebony_mac1);
  118. ibm4xx_fixup_ebc_ranges("/plb/opb/ebc");
  119. ebony_flashsel_fixup();
  120. }
  121. void ebony_init(void *mac0, void *mac1)
  122. {
  123. platform_ops.fixups = ebony_fixups;
  124. platform_ops.exit = ibm44x_dbcr_reset;
  125. ebony_mac0 = mac0;
  126. ebony_mac1 = mac1;
  127. ft_init(_dtb_start, _dtb_end - _dtb_start, 32);
  128. serial_console_init();
  129. }