mpc8572ds.dts 11 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488
  1. /*
  2. * MPC8572 DS Device Tree Source
  3. *
  4. * Copyright 2007 Freescale Semiconductor Inc.
  5. *
  6. * This program is free software; you can redistribute it and/or modify it
  7. * under the terms of the GNU General Public License as published by the
  8. * Free Software Foundation; either version 2 of the License, or (at your
  9. * option) any later version.
  10. */
  11. / {
  12. model = "fsl,MPC8572DS";
  13. compatible = "fsl,MPC8572DS";
  14. #address-cells = <1>;
  15. #size-cells = <1>;
  16. cpus {
  17. #address-cells = <1>;
  18. #size-cells = <0>;
  19. PowerPC,8572@0 {
  20. device_type = "cpu";
  21. reg = <0>;
  22. d-cache-line-size = <20>; // 32 bytes
  23. i-cache-line-size = <20>; // 32 bytes
  24. d-cache-size = <8000>; // L1, 32K
  25. i-cache-size = <8000>; // L1, 32K
  26. timebase-frequency = <0>;
  27. bus-frequency = <0>;
  28. clock-frequency = <0>;
  29. };
  30. };
  31. memory {
  32. device_type = "memory";
  33. reg = <00000000 00000000>; // Filled by U-Boot
  34. };
  35. soc8572@ffe00000 {
  36. #address-cells = <1>;
  37. #size-cells = <1>;
  38. device_type = "soc";
  39. ranges = <00000000 ffe00000 00100000>;
  40. reg = <ffe00000 00001000>; // CCSRBAR & soc regs, remove once parse code for immrbase fixed
  41. bus-frequency = <0>; // Filled out by uboot.
  42. memory-controller@2000 {
  43. compatible = "fsl,mpc8572-memory-controller";
  44. reg = <2000 1000>;
  45. interrupt-parent = <&mpic>;
  46. interrupts = <12 2>;
  47. };
  48. memory-controller@6000 {
  49. compatible = "fsl,mpc8572-memory-controller";
  50. reg = <6000 1000>;
  51. interrupt-parent = <&mpic>;
  52. interrupts = <12 2>;
  53. };
  54. l2-cache-controller@20000 {
  55. compatible = "fsl,mpc8572-l2-cache-controller";
  56. reg = <20000 1000>;
  57. cache-line-size = <20>; // 32 bytes
  58. cache-size = <80000>; // L2, 512K
  59. interrupt-parent = <&mpic>;
  60. interrupts = <10 2>;
  61. };
  62. i2c@3000 {
  63. device_type = "i2c";
  64. compatible = "fsl-i2c";
  65. reg = <3000 100>;
  66. interrupts = <2b 2>;
  67. interrupt-parent = <&mpic>;
  68. dfsrr;
  69. };
  70. i2c@3100 {
  71. device_type = "i2c";
  72. compatible = "fsl-i2c";
  73. reg = <3100 100>;
  74. interrupts = <2b 2>;
  75. interrupt-parent = <&mpic>;
  76. dfsrr;
  77. };
  78. mdio@24520 {
  79. #address-cells = <1>;
  80. #size-cells = <0>;
  81. device_type = "mdio";
  82. compatible = "gianfar";
  83. reg = <24520 20>;
  84. phy0: ethernet-phy@0 {
  85. interrupt-parent = <&mpic>;
  86. interrupts = <a 1>;
  87. reg = <0>;
  88. };
  89. phy1: ethernet-phy@1 {
  90. interrupt-parent = <&mpic>;
  91. interrupts = <a 1>;
  92. reg = <1>;
  93. };
  94. phy2: ethernet-phy@2 {
  95. interrupt-parent = <&mpic>;
  96. interrupts = <a 1>;
  97. reg = <2>;
  98. };
  99. phy3: ethernet-phy@3 {
  100. interrupt-parent = <&mpic>;
  101. interrupts = <a 1>;
  102. reg = <3>;
  103. };
  104. };
  105. ethernet@24000 {
  106. #address-cells = <1>;
  107. #size-cells = <0>;
  108. device_type = "network";
  109. model = "eTSEC";
  110. compatible = "gianfar";
  111. reg = <24000 1000>;
  112. local-mac-address = [ 00 00 00 00 00 00 ];
  113. interrupts = <1d 2 1e 2 22 2>;
  114. interrupt-parent = <&mpic>;
  115. phy-handle = <&phy0>;
  116. phy-connection-type = "rgmii-id";
  117. };
  118. ethernet@25000 {
  119. #address-cells = <1>;
  120. #size-cells = <0>;
  121. device_type = "network";
  122. model = "eTSEC";
  123. compatible = "gianfar";
  124. reg = <25000 1000>;
  125. local-mac-address = [ 00 00 00 00 00 00 ];
  126. interrupts = <23 2 24 2 28 2>;
  127. interrupt-parent = <&mpic>;
  128. phy-handle = <&phy1>;
  129. phy-connection-type = "rgmii-id";
  130. };
  131. ethernet@26000 {
  132. #address-cells = <1>;
  133. #size-cells = <0>;
  134. device_type = "network";
  135. model = "eTSEC";
  136. compatible = "gianfar";
  137. reg = <26000 1000>;
  138. local-mac-address = [ 00 00 00 00 00 00 ];
  139. interrupts = <1f 2 20 2 21 2>;
  140. interrupt-parent = <&mpic>;
  141. phy-handle = <&phy2>;
  142. phy-connection-type = "rgmii-id";
  143. };
  144. ethernet@27000 {
  145. #address-cells = <1>;
  146. #size-cells = <0>;
  147. device_type = "network";
  148. model = "eTSEC";
  149. compatible = "gianfar";
  150. reg = <27000 1000>;
  151. local-mac-address = [ 00 00 00 00 00 00 ];
  152. interrupts = <25 2 26 2 27 2>;
  153. interrupt-parent = <&mpic>;
  154. phy-handle = <&phy3>;
  155. phy-connection-type = "rgmii-id";
  156. };
  157. serial@4500 {
  158. device_type = "serial";
  159. compatible = "ns16550";
  160. reg = <4500 100>;
  161. clock-frequency = <0>;
  162. interrupts = <2a 2>;
  163. interrupt-parent = <&mpic>;
  164. };
  165. serial@4600 {
  166. device_type = "serial";
  167. compatible = "ns16550";
  168. reg = <4600 100>;
  169. clock-frequency = <0>;
  170. interrupts = <2a 2>;
  171. interrupt-parent = <&mpic>;
  172. };
  173. global-utilities@e0000 { //global utilities block
  174. compatible = "fsl,mpc8572-guts";
  175. reg = <e0000 1000>;
  176. fsl,has-rstcr;
  177. };
  178. mpic: pic@40000 {
  179. clock-frequency = <0>;
  180. interrupt-controller;
  181. #address-cells = <0>;
  182. #interrupt-cells = <2>;
  183. reg = <40000 40000>;
  184. compatible = "chrp,open-pic";
  185. device_type = "open-pic";
  186. big-endian;
  187. };
  188. };
  189. pcie@ffe08000 {
  190. compatible = "fsl,mpc8548-pcie";
  191. device_type = "pci";
  192. #interrupt-cells = <1>;
  193. #size-cells = <2>;
  194. #address-cells = <3>;
  195. reg = <ffe08000 1000>;
  196. bus-range = <0 ff>;
  197. ranges = <02000000 0 80000000 80000000 0 20000000
  198. 01000000 0 00000000 ffc00000 0 00010000>;
  199. clock-frequency = <1fca055>;
  200. interrupt-parent = <&mpic>;
  201. interrupts = <18 2>;
  202. interrupt-map-mask = <ff00 0 0 7>;
  203. interrupt-map = <
  204. /* IDSEL 0x11 func 0 - PCI slot 1 */
  205. 8800 0 0 1 &mpic 2 1
  206. 8800 0 0 2 &mpic 3 1
  207. 8800 0 0 3 &mpic 4 1
  208. 8800 0 0 4 &mpic 1 1
  209. /* IDSEL 0x11 func 1 - PCI slot 1 */
  210. 8900 0 0 1 &mpic 2 1
  211. 8900 0 0 2 &mpic 3 1
  212. 8900 0 0 3 &mpic 4 1
  213. 8900 0 0 4 &mpic 1 1
  214. /* IDSEL 0x11 func 2 - PCI slot 1 */
  215. 8a00 0 0 1 &mpic 2 1
  216. 8a00 0 0 2 &mpic 3 1
  217. 8a00 0 0 3 &mpic 4 1
  218. 8a00 0 0 4 &mpic 1 1
  219. /* IDSEL 0x11 func 3 - PCI slot 1 */
  220. 8b00 0 0 1 &mpic 2 1
  221. 8b00 0 0 2 &mpic 3 1
  222. 8b00 0 0 3 &mpic 4 1
  223. 8b00 0 0 4 &mpic 1 1
  224. /* IDSEL 0x11 func 4 - PCI slot 1 */
  225. 8c00 0 0 1 &mpic 2 1
  226. 8c00 0 0 2 &mpic 3 1
  227. 8c00 0 0 3 &mpic 4 1
  228. 8c00 0 0 4 &mpic 1 1
  229. /* IDSEL 0x11 func 5 - PCI slot 1 */
  230. 8d00 0 0 1 &mpic 2 1
  231. 8d00 0 0 2 &mpic 3 1
  232. 8d00 0 0 3 &mpic 4 1
  233. 8d00 0 0 4 &mpic 1 1
  234. /* IDSEL 0x11 func 6 - PCI slot 1 */
  235. 8e00 0 0 1 &mpic 2 1
  236. 8e00 0 0 2 &mpic 3 1
  237. 8e00 0 0 3 &mpic 4 1
  238. 8e00 0 0 4 &mpic 1 1
  239. /* IDSEL 0x11 func 7 - PCI slot 1 */
  240. 8f00 0 0 1 &mpic 2 1
  241. 8f00 0 0 2 &mpic 3 1
  242. 8f00 0 0 3 &mpic 4 1
  243. 8f00 0 0 4 &mpic 1 1
  244. /* IDSEL 0x12 func 0 - PCI slot 2 */
  245. 9000 0 0 1 &mpic 3 1
  246. 9000 0 0 2 &mpic 4 1
  247. 9000 0 0 3 &mpic 1 1
  248. 9000 0 0 4 &mpic 2 1
  249. /* IDSEL 0x12 func 1 - PCI slot 2 */
  250. 9100 0 0 1 &mpic 3 1
  251. 9100 0 0 2 &mpic 4 1
  252. 9100 0 0 3 &mpic 1 1
  253. 9100 0 0 4 &mpic 2 1
  254. /* IDSEL 0x12 func 2 - PCI slot 2 */
  255. 9200 0 0 1 &mpic 3 1
  256. 9200 0 0 2 &mpic 4 1
  257. 9200 0 0 3 &mpic 1 1
  258. 9200 0 0 4 &mpic 2 1
  259. /* IDSEL 0x12 func 3 - PCI slot 2 */
  260. 9300 0 0 1 &mpic 3 1
  261. 9300 0 0 2 &mpic 4 1
  262. 9300 0 0 3 &mpic 1 1
  263. 9300 0 0 4 &mpic 2 1
  264. /* IDSEL 0x12 func 4 - PCI slot 2 */
  265. 9400 0 0 1 &mpic 3 1
  266. 9400 0 0 2 &mpic 4 1
  267. 9400 0 0 3 &mpic 1 1
  268. 9400 0 0 4 &mpic 2 1
  269. /* IDSEL 0x12 func 5 - PCI slot 2 */
  270. 9500 0 0 1 &mpic 3 1
  271. 9500 0 0 2 &mpic 4 1
  272. 9500 0 0 3 &mpic 1 1
  273. 9500 0 0 4 &mpic 2 1
  274. /* IDSEL 0x12 func 6 - PCI slot 2 */
  275. 9600 0 0 1 &mpic 3 1
  276. 9600 0 0 2 &mpic 4 1
  277. 9600 0 0 3 &mpic 1 1
  278. 9600 0 0 4 &mpic 2 1
  279. /* IDSEL 0x12 func 7 - PCI slot 2 */
  280. 9700 0 0 1 &mpic 3 1
  281. 9700 0 0 2 &mpic 4 1
  282. 9700 0 0 3 &mpic 1 1
  283. 9700 0 0 4 &mpic 2 1
  284. // IDSEL 0x1c USB
  285. e000 0 0 1 &i8259 c 2
  286. e100 0 0 1 &i8259 9 2
  287. e200 0 0 1 &i8259 a 2
  288. e300 0 0 1 &i8259 b 2
  289. // IDSEL 0x1d Audio
  290. e800 0 0 1 &i8259 6 2
  291. // IDSEL 0x1e Legacy
  292. f000 0 0 1 &i8259 7 2
  293. f100 0 0 1 &i8259 7 2
  294. // IDSEL 0x1f IDE/SATA
  295. f800 0 0 1 &i8259 e 2
  296. f900 0 0 1 &i8259 5 2
  297. >;
  298. pcie@0 {
  299. reg = <0 0 0 0 0>;
  300. #size-cells = <2>;
  301. #address-cells = <3>;
  302. device_type = "pci";
  303. ranges = <02000000 0 80000000
  304. 02000000 0 80000000
  305. 0 20000000
  306. 01000000 0 00000000
  307. 01000000 0 00000000
  308. 0 00100000>;
  309. uli1575@0 {
  310. reg = <0 0 0 0 0>;
  311. #size-cells = <2>;
  312. #address-cells = <3>;
  313. ranges = <02000000 0 80000000
  314. 02000000 0 80000000
  315. 0 20000000
  316. 01000000 0 00000000
  317. 01000000 0 00000000
  318. 0 00100000>;
  319. isa@1e {
  320. device_type = "isa";
  321. #interrupt-cells = <2>;
  322. #size-cells = <1>;
  323. #address-cells = <2>;
  324. reg = <f000 0 0 0 0>;
  325. ranges = <1 0 01000000 0 0
  326. 00001000>;
  327. interrupt-parent = <&i8259>;
  328. i8259: interrupt-controller@20 {
  329. reg = <1 20 2
  330. 1 a0 2
  331. 1 4d0 2>;
  332. interrupt-controller;
  333. device_type = "interrupt-controller";
  334. #address-cells = <0>;
  335. #interrupt-cells = <2>;
  336. compatible = "chrp,iic";
  337. interrupts = <9 2>;
  338. interrupt-parent = <&mpic>;
  339. };
  340. i8042@60 {
  341. #size-cells = <0>;
  342. #address-cells = <1>;
  343. reg = <1 60 1 1 64 1>;
  344. interrupts = <1 3 c 3>;
  345. interrupt-parent =
  346. <&i8259>;
  347. keyboard@0 {
  348. reg = <0>;
  349. compatible = "pnpPNP,303";
  350. };
  351. mouse@1 {
  352. reg = <1>;
  353. compatible = "pnpPNP,f03";
  354. };
  355. };
  356. rtc@70 {
  357. compatible = "pnpPNP,b00";
  358. reg = <1 70 2>;
  359. };
  360. gpio@400 {
  361. reg = <1 400 80>;
  362. };
  363. };
  364. };
  365. };
  366. };
  367. pcie@ffe09000 {
  368. compatible = "fsl,mpc8548-pcie";
  369. device_type = "pci";
  370. #interrupt-cells = <1>;
  371. #size-cells = <2>;
  372. #address-cells = <3>;
  373. reg = <ffe09000 1000>;
  374. bus-range = <0 ff>;
  375. ranges = <02000000 0 a0000000 a0000000 0 20000000
  376. 01000000 0 00000000 ffc10000 0 00010000>;
  377. clock-frequency = <1fca055>;
  378. interrupt-parent = <&mpic>;
  379. interrupts = <1a 2>;
  380. interrupt-map-mask = <f800 0 0 7>;
  381. interrupt-map = <
  382. /* IDSEL 0x0 */
  383. 0000 0 0 1 &mpic 4 1
  384. 0000 0 0 2 &mpic 5 1
  385. 0000 0 0 3 &mpic 6 1
  386. 0000 0 0 4 &mpic 7 1
  387. >;
  388. pcie@0 {
  389. reg = <0 0 0 0 0>;
  390. #size-cells = <2>;
  391. #address-cells = <3>;
  392. device_type = "pci";
  393. ranges = <02000000 0 a0000000
  394. 02000000 0 a0000000
  395. 0 20000000
  396. 01000000 0 00000000
  397. 01000000 0 00000000
  398. 0 00100000>;
  399. };
  400. };
  401. pcie@ffe0a000 {
  402. compatible = "fsl,mpc8548-pcie";
  403. device_type = "pci";
  404. #interrupt-cells = <1>;
  405. #size-cells = <2>;
  406. #address-cells = <3>;
  407. reg = <ffe0a000 1000>;
  408. bus-range = <0 ff>;
  409. ranges = <02000000 0 c0000000 c0000000 0 20000000
  410. 01000000 0 00000000 ffc20000 0 00010000>;
  411. clock-frequency = <1fca055>;
  412. interrupt-parent = <&mpic>;
  413. interrupts = <1b 2>;
  414. interrupt-map = <
  415. /* IDSEL 0x0 */
  416. 0000 0 0 1 &mpic 0 1
  417. 0000 0 0 2 &mpic 1 1
  418. 0000 0 0 3 &mpic 2 1
  419. 0000 0 0 4 &mpic 3 1
  420. >;
  421. pcie@0 {
  422. reg = <0 0 0 0 0>;
  423. #size-cells = <2>;
  424. #address-cells = <3>;
  425. device_type = "pci";
  426. ranges = <02000000 0 c0000000
  427. 02000000 0 c0000000
  428. 0 20000000
  429. 01000000 0 00000000
  430. 01000000 0 00000000
  431. 0 00100000>;
  432. };
  433. };
  434. };