sb_tbprof.c 16 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601
  1. /*
  2. * This program is free software; you can redistribute it and/or
  3. * modify it under the terms of the GNU General Public License
  4. * as published by the Free Software Foundation; either version 2
  5. * of the License, or (at your option) any later version.
  6. *
  7. * This program is distributed in the hope that it will be useful,
  8. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  9. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  10. * GNU General Public License for more details.
  11. *
  12. * You should have received a copy of the GNU General Public License
  13. * along with this program; if not, write to the Free Software
  14. * Foundation, Inc., 59 Temple Place - Suite 330, Boston, MA 02111-1307, USA.
  15. *
  16. * Copyright (C) 2001, 2002, 2003 Broadcom Corporation
  17. * Copyright (C) 2007 Ralf Baechle <ralf@linux-mips.org>
  18. * Copyright (C) 2007 MIPS Technologies, Inc.
  19. * written by Ralf Baechle <ralf@linux-mips.org>
  20. */
  21. #undef DEBUG
  22. #include <linux/device.h>
  23. #include <linux/module.h>
  24. #include <linux/kernel.h>
  25. #include <linux/types.h>
  26. #include <linux/init.h>
  27. #include <linux/interrupt.h>
  28. #include <linux/slab.h>
  29. #include <linux/vmalloc.h>
  30. #include <linux/fs.h>
  31. #include <linux/errno.h>
  32. #include <linux/wait.h>
  33. #include <asm/io.h>
  34. #include <asm/sibyte/sb1250.h>
  35. #if defined(CONFIG_SIBYTE_BCM1x55) || defined(CONFIG_SIBYTE_BCM1x80)
  36. #include <asm/sibyte/bcm1480_regs.h>
  37. #include <asm/sibyte/bcm1480_scd.h>
  38. #include <asm/sibyte/bcm1480_int.h>
  39. #elif defined(CONFIG_SIBYTE_SB1250) || defined(CONFIG_SIBYTE_BCM112X)
  40. #include <asm/sibyte/sb1250_regs.h>
  41. #include <asm/sibyte/sb1250_scd.h>
  42. #include <asm/sibyte/sb1250_int.h>
  43. #else
  44. #error invalid SiByte UART configuation
  45. #endif
  46. #if defined(CONFIG_SIBYTE_BCM1x55) || defined(CONFIG_SIBYTE_BCM1x80)
  47. #undef K_INT_TRACE_FREEZE
  48. #define K_INT_TRACE_FREEZE K_BCM1480_INT_TRACE_FREEZE
  49. #undef K_INT_PERF_CNT
  50. #define K_INT_PERF_CNT K_BCM1480_INT_PERF_CNT
  51. #endif
  52. #include <asm/system.h>
  53. #include <asm/uaccess.h>
  54. #define SBPROF_TB_MAJOR 240
  55. typedef u64 tb_sample_t[6*256];
  56. enum open_status {
  57. SB_CLOSED,
  58. SB_OPENING,
  59. SB_OPEN
  60. };
  61. struct sbprof_tb {
  62. wait_queue_head_t tb_sync;
  63. wait_queue_head_t tb_read;
  64. struct mutex lock;
  65. enum open_status open;
  66. tb_sample_t *sbprof_tbbuf;
  67. int next_tb_sample;
  68. volatile int tb_enable;
  69. volatile int tb_armed;
  70. };
  71. static struct sbprof_tb sbp;
  72. #define MAX_SAMPLE_BYTES (24*1024*1024)
  73. #define MAX_TBSAMPLE_BYTES (12*1024*1024)
  74. #define MAX_SAMPLES (MAX_SAMPLE_BYTES/sizeof(u_int32_t))
  75. #define TB_SAMPLE_SIZE (sizeof(tb_sample_t))
  76. #define MAX_TB_SAMPLES (MAX_TBSAMPLE_BYTES/TB_SAMPLE_SIZE)
  77. /* ioctls */
  78. #define SBPROF_ZBSTART _IOW('s', 0, int)
  79. #define SBPROF_ZBSTOP _IOW('s', 1, int)
  80. #define SBPROF_ZBWAITFULL _IOW('s', 2, int)
  81. /*
  82. * Routines for using 40-bit SCD cycle counter
  83. *
  84. * Client responsible for either handling interrupts or making sure
  85. * the cycles counter never saturates, e.g., by doing
  86. * zclk_timer_init(0) at least every 2^40 - 1 ZCLKs.
  87. */
  88. /*
  89. * Configures SCD counter 0 to count ZCLKs starting from val;
  90. * Configures SCD counters1,2,3 to count nothing.
  91. * Must not be called while gathering ZBbus profiles.
  92. */
  93. #define zclk_timer_init(val) \
  94. __asm__ __volatile__ (".set push;" \
  95. ".set mips64;" \
  96. "la $8, 0xb00204c0;" /* SCD perf_cnt_cfg */ \
  97. "sd %0, 0x10($8);" /* write val to counter0 */ \
  98. "sd %1, 0($8);" /* config counter0 for zclks*/ \
  99. ".set pop" \
  100. : /* no outputs */ \
  101. /* enable, counter0 */ \
  102. : /* inputs */ "r"(val), "r" ((1ULL << 33) | 1ULL) \
  103. : /* modifies */ "$8" )
  104. /* Reads SCD counter 0 and puts result in value
  105. unsigned long long val; */
  106. #define zclk_get(val) \
  107. __asm__ __volatile__ (".set push;" \
  108. ".set mips64;" \
  109. "la $8, 0xb00204c0;" /* SCD perf_cnt_cfg */ \
  110. "ld %0, 0x10($8);" /* write val to counter0 */ \
  111. ".set pop" \
  112. : /* outputs */ "=r"(val) \
  113. : /* inputs */ \
  114. : /* modifies */ "$8" )
  115. #define DEVNAME "sb_tbprof"
  116. #define TB_FULL (sbp.next_tb_sample == MAX_TB_SAMPLES)
  117. /*
  118. * Support for ZBbus sampling using the trace buffer
  119. *
  120. * We use the SCD performance counter interrupt, caused by a Zclk counter
  121. * overflow, to trigger the start of tracing.
  122. *
  123. * We set the trace buffer to sample everything and freeze on
  124. * overflow.
  125. *
  126. * We map the interrupt for trace_buffer_freeze to handle it on CPU 0.
  127. *
  128. */
  129. static u64 tb_period;
  130. static void arm_tb(void)
  131. {
  132. u64 scdperfcnt;
  133. u64 next = (1ULL << 40) - tb_period;
  134. u64 tb_options = M_SCD_TRACE_CFG_FREEZE_FULL;
  135. /*
  136. * Generate an SCD_PERFCNT interrupt in TB_PERIOD Zclks to
  137. * trigger start of trace. XXX vary sampling period
  138. */
  139. __raw_writeq(0, IOADDR(A_SCD_PERF_CNT_1));
  140. scdperfcnt = __raw_readq(IOADDR(A_SCD_PERF_CNT_CFG));
  141. /*
  142. * Unfortunately, in Pass 2 we must clear all counters to knock down
  143. * a previous interrupt request. This means that bus profiling
  144. * requires ALL of the SCD perf counters.
  145. */
  146. #if defined(CONFIG_SIBYTE_BCM1x55) || defined(CONFIG_SIBYTE_BCM1x80)
  147. __raw_writeq((scdperfcnt & ~M_SPC_CFG_SRC1) |
  148. /* keep counters 0,2,3,4,5,6,7 as is */
  149. V_SPC_CFG_SRC1(1), /* counter 1 counts cycles */
  150. IOADDR(A_BCM1480_SCD_PERF_CNT_CFG0));
  151. __raw_writeq(
  152. M_SPC_CFG_ENABLE | /* enable counting */
  153. M_SPC_CFG_CLEAR | /* clear all counters */
  154. V_SPC_CFG_SRC1(1), /* counter 1 counts cycles */
  155. IOADDR(A_BCM1480_SCD_PERF_CNT_CFG1));
  156. #else
  157. __raw_writeq((scdperfcnt & ~M_SPC_CFG_SRC1) |
  158. /* keep counters 0,2,3 as is */
  159. M_SPC_CFG_ENABLE | /* enable counting */
  160. M_SPC_CFG_CLEAR | /* clear all counters */
  161. V_SPC_CFG_SRC1(1), /* counter 1 counts cycles */
  162. IOADDR(A_SCD_PERF_CNT_CFG));
  163. #endif
  164. __raw_writeq(next, IOADDR(A_SCD_PERF_CNT_1));
  165. /* Reset the trace buffer */
  166. __raw_writeq(M_SCD_TRACE_CFG_RESET, IOADDR(A_SCD_TRACE_CFG));
  167. #if 0 && defined(M_SCD_TRACE_CFG_FORCECNT)
  168. /* XXXKW may want to expose control to the data-collector */
  169. tb_options |= M_SCD_TRACE_CFG_FORCECNT;
  170. #endif
  171. __raw_writeq(tb_options, IOADDR(A_SCD_TRACE_CFG));
  172. sbp.tb_armed = 1;
  173. }
  174. static irqreturn_t sbprof_tb_intr(int irq, void *dev_id)
  175. {
  176. int i;
  177. pr_debug(DEVNAME ": tb_intr\n");
  178. if (sbp.next_tb_sample < MAX_TB_SAMPLES) {
  179. /* XXX should use XKPHYS to make writes bypass L2 */
  180. u64 *p = sbp.sbprof_tbbuf[sbp.next_tb_sample++];
  181. /* Read out trace */
  182. __raw_writeq(M_SCD_TRACE_CFG_START_READ,
  183. IOADDR(A_SCD_TRACE_CFG));
  184. __asm__ __volatile__ ("sync" : : : "memory");
  185. /* Loop runs backwards because bundles are read out in reverse order */
  186. for (i = 256 * 6; i > 0; i -= 6) {
  187. /* Subscripts decrease to put bundle in the order */
  188. /* t0 lo, t0 hi, t1 lo, t1 hi, t2 lo, t2 hi */
  189. p[i - 1] = __raw_readq(IOADDR(A_SCD_TRACE_READ));
  190. /* read t2 hi */
  191. p[i - 2] = __raw_readq(IOADDR(A_SCD_TRACE_READ));
  192. /* read t2 lo */
  193. p[i - 3] = __raw_readq(IOADDR(A_SCD_TRACE_READ));
  194. /* read t1 hi */
  195. p[i - 4] = __raw_readq(IOADDR(A_SCD_TRACE_READ));
  196. /* read t1 lo */
  197. p[i - 5] = __raw_readq(IOADDR(A_SCD_TRACE_READ));
  198. /* read t0 hi */
  199. p[i - 6] = __raw_readq(IOADDR(A_SCD_TRACE_READ));
  200. /* read t0 lo */
  201. }
  202. if (!sbp.tb_enable) {
  203. pr_debug(DEVNAME ": tb_intr shutdown\n");
  204. __raw_writeq(M_SCD_TRACE_CFG_RESET,
  205. IOADDR(A_SCD_TRACE_CFG));
  206. sbp.tb_armed = 0;
  207. wake_up_interruptible(&sbp.tb_sync);
  208. } else {
  209. /* knock down current interrupt and get another one later */
  210. arm_tb();
  211. }
  212. } else {
  213. /* No more trace buffer samples */
  214. pr_debug(DEVNAME ": tb_intr full\n");
  215. __raw_writeq(M_SCD_TRACE_CFG_RESET, IOADDR(A_SCD_TRACE_CFG));
  216. sbp.tb_armed = 0;
  217. if (!sbp.tb_enable)
  218. wake_up_interruptible(&sbp.tb_sync);
  219. wake_up_interruptible(&sbp.tb_read);
  220. }
  221. return IRQ_HANDLED;
  222. }
  223. static irqreturn_t sbprof_pc_intr(int irq, void *dev_id)
  224. {
  225. printk(DEVNAME ": unexpected pc_intr");
  226. return IRQ_NONE;
  227. }
  228. /*
  229. * Requires: Already called zclk_timer_init with a value that won't
  230. * saturate 40 bits. No subsequent use of SCD performance counters
  231. * or trace buffer.
  232. */
  233. static int sbprof_zbprof_start(struct file *filp)
  234. {
  235. u64 scdperfcnt;
  236. int err;
  237. if (xchg(&sbp.tb_enable, 1))
  238. return -EBUSY;
  239. pr_debug(DEVNAME ": starting\n");
  240. sbp.next_tb_sample = 0;
  241. filp->f_pos = 0;
  242. err = request_irq(K_INT_TRACE_FREEZE, sbprof_tb_intr, 0,
  243. DEVNAME " trace freeze", &sbp);
  244. if (err)
  245. return -EBUSY;
  246. /* Make sure there isn't a perf-cnt interrupt waiting */
  247. scdperfcnt = __raw_readq(IOADDR(A_SCD_PERF_CNT_CFG));
  248. /* Disable and clear counters, override SRC_1 */
  249. __raw_writeq((scdperfcnt & ~(M_SPC_CFG_SRC1 | M_SPC_CFG_ENABLE)) |
  250. M_SPC_CFG_ENABLE | M_SPC_CFG_CLEAR | V_SPC_CFG_SRC1(1),
  251. IOADDR(A_SCD_PERF_CNT_CFG));
  252. /*
  253. * We grab this interrupt to prevent others from trying to use
  254. * it, even though we don't want to service the interrupts
  255. * (they only feed into the trace-on-interrupt mechanism)
  256. */
  257. if (request_irq(K_INT_PERF_CNT, sbprof_pc_intr, 0, DEVNAME " scd perfcnt", &sbp)) {
  258. free_irq(K_INT_TRACE_FREEZE, &sbp);
  259. return -EBUSY;
  260. }
  261. /*
  262. * I need the core to mask these, but the interrupt mapper to
  263. * pass them through. I am exploiting my knowledge that
  264. * cp0_status masks out IP[5]. krw
  265. */
  266. #if defined(CONFIG_SIBYTE_BCM1x55) || defined(CONFIG_SIBYTE_BCM1x80)
  267. __raw_writeq(K_BCM1480_INT_MAP_I3,
  268. IOADDR(A_BCM1480_IMR_REGISTER(0, R_BCM1480_IMR_INTERRUPT_MAP_BASE_L) +
  269. ((K_BCM1480_INT_PERF_CNT & 0x3f) << 3)));
  270. #else
  271. __raw_writeq(K_INT_MAP_I3,
  272. IOADDR(A_IMR_REGISTER(0, R_IMR_INTERRUPT_MAP_BASE) +
  273. (K_INT_PERF_CNT << 3)));
  274. #endif
  275. /* Initialize address traps */
  276. __raw_writeq(0, IOADDR(A_ADDR_TRAP_UP_0));
  277. __raw_writeq(0, IOADDR(A_ADDR_TRAP_UP_1));
  278. __raw_writeq(0, IOADDR(A_ADDR_TRAP_UP_2));
  279. __raw_writeq(0, IOADDR(A_ADDR_TRAP_UP_3));
  280. __raw_writeq(0, IOADDR(A_ADDR_TRAP_DOWN_0));
  281. __raw_writeq(0, IOADDR(A_ADDR_TRAP_DOWN_1));
  282. __raw_writeq(0, IOADDR(A_ADDR_TRAP_DOWN_2));
  283. __raw_writeq(0, IOADDR(A_ADDR_TRAP_DOWN_3));
  284. __raw_writeq(0, IOADDR(A_ADDR_TRAP_CFG_0));
  285. __raw_writeq(0, IOADDR(A_ADDR_TRAP_CFG_1));
  286. __raw_writeq(0, IOADDR(A_ADDR_TRAP_CFG_2));
  287. __raw_writeq(0, IOADDR(A_ADDR_TRAP_CFG_3));
  288. /* Initialize Trace Event 0-7 */
  289. /* when interrupt */
  290. __raw_writeq(M_SCD_TREVT_INTERRUPT, IOADDR(A_SCD_TRACE_EVENT_0));
  291. __raw_writeq(0, IOADDR(A_SCD_TRACE_EVENT_1));
  292. __raw_writeq(0, IOADDR(A_SCD_TRACE_EVENT_2));
  293. __raw_writeq(0, IOADDR(A_SCD_TRACE_EVENT_3));
  294. __raw_writeq(0, IOADDR(A_SCD_TRACE_EVENT_4));
  295. __raw_writeq(0, IOADDR(A_SCD_TRACE_EVENT_5));
  296. __raw_writeq(0, IOADDR(A_SCD_TRACE_EVENT_6));
  297. __raw_writeq(0, IOADDR(A_SCD_TRACE_EVENT_7));
  298. /* Initialize Trace Sequence 0-7 */
  299. /* Start on event 0 (interrupt) */
  300. __raw_writeq(V_SCD_TRSEQ_FUNC_START | 0x0fff,
  301. IOADDR(A_SCD_TRACE_SEQUENCE_0));
  302. /* dsamp when d used | asamp when a used */
  303. __raw_writeq(M_SCD_TRSEQ_ASAMPLE | M_SCD_TRSEQ_DSAMPLE |
  304. K_SCD_TRSEQ_TRIGGER_ALL,
  305. IOADDR(A_SCD_TRACE_SEQUENCE_1));
  306. __raw_writeq(0, IOADDR(A_SCD_TRACE_SEQUENCE_2));
  307. __raw_writeq(0, IOADDR(A_SCD_TRACE_SEQUENCE_3));
  308. __raw_writeq(0, IOADDR(A_SCD_TRACE_SEQUENCE_4));
  309. __raw_writeq(0, IOADDR(A_SCD_TRACE_SEQUENCE_5));
  310. __raw_writeq(0, IOADDR(A_SCD_TRACE_SEQUENCE_6));
  311. __raw_writeq(0, IOADDR(A_SCD_TRACE_SEQUENCE_7));
  312. /* Now indicate the PERF_CNT interrupt as a trace-relevant interrupt */
  313. #if defined(CONFIG_SIBYTE_BCM1x55) || defined(CONFIG_SIBYTE_BCM1x80)
  314. __raw_writeq(1ULL << (K_BCM1480_INT_PERF_CNT & 0x3f),
  315. IOADDR(A_BCM1480_IMR_REGISTER(0, R_BCM1480_IMR_INTERRUPT_TRACE_L)));
  316. #else
  317. __raw_writeq(1ULL << K_INT_PERF_CNT,
  318. IOADDR(A_IMR_REGISTER(0, R_IMR_INTERRUPT_TRACE)));
  319. #endif
  320. arm_tb();
  321. pr_debug(DEVNAME ": done starting\n");
  322. return 0;
  323. }
  324. static int sbprof_zbprof_stop(void)
  325. {
  326. int err = 0;
  327. pr_debug(DEVNAME ": stopping\n");
  328. if (sbp.tb_enable) {
  329. /*
  330. * XXXKW there is a window here where the intr handler may run,
  331. * see the disable, and do the wake_up before this sleep
  332. * happens.
  333. */
  334. pr_debug(DEVNAME ": wait for disarm\n");
  335. err = wait_event_interruptible(sbp.tb_sync, !sbp.tb_armed);
  336. pr_debug(DEVNAME ": disarm complete, stat %d\n", err);
  337. if (err)
  338. return err;
  339. sbp.tb_enable = 0;
  340. free_irq(K_INT_TRACE_FREEZE, &sbp);
  341. free_irq(K_INT_PERF_CNT, &sbp);
  342. }
  343. pr_debug(DEVNAME ": done stopping\n");
  344. return err;
  345. }
  346. static int sbprof_tb_open(struct inode *inode, struct file *filp)
  347. {
  348. int minor;
  349. minor = iminor(inode);
  350. if (minor != 0)
  351. return -ENODEV;
  352. if (xchg(&sbp.open, SB_OPENING) != SB_CLOSED)
  353. return -EBUSY;
  354. memset(&sbp, 0, sizeof(struct sbprof_tb));
  355. sbp.sbprof_tbbuf = vmalloc(MAX_TBSAMPLE_BYTES);
  356. if (!sbp.sbprof_tbbuf)
  357. return -ENOMEM;
  358. memset(sbp.sbprof_tbbuf, 0, MAX_TBSAMPLE_BYTES);
  359. init_waitqueue_head(&sbp.tb_sync);
  360. init_waitqueue_head(&sbp.tb_read);
  361. mutex_init(&sbp.lock);
  362. sbp.open = SB_OPEN;
  363. return 0;
  364. }
  365. static int sbprof_tb_release(struct inode *inode, struct file *filp)
  366. {
  367. int minor;
  368. minor = iminor(inode);
  369. if (minor != 0 || !sbp.open)
  370. return -ENODEV;
  371. mutex_lock(&sbp.lock);
  372. if (sbp.tb_armed || sbp.tb_enable)
  373. sbprof_zbprof_stop();
  374. vfree(sbp.sbprof_tbbuf);
  375. sbp.open = 0;
  376. mutex_unlock(&sbp.lock);
  377. return 0;
  378. }
  379. static ssize_t sbprof_tb_read(struct file *filp, char *buf,
  380. size_t size, loff_t *offp)
  381. {
  382. int cur_sample, sample_off, cur_count, sample_left;
  383. char *src;
  384. int count = 0;
  385. char *dest = buf;
  386. long cur_off = *offp;
  387. if (!access_ok(VERIFY_WRITE, buf, size))
  388. return -EFAULT;
  389. mutex_lock(&sbp.lock);
  390. count = 0;
  391. cur_sample = cur_off / TB_SAMPLE_SIZE;
  392. sample_off = cur_off % TB_SAMPLE_SIZE;
  393. sample_left = TB_SAMPLE_SIZE - sample_off;
  394. while (size && (cur_sample < sbp.next_tb_sample)) {
  395. int err;
  396. cur_count = size < sample_left ? size : sample_left;
  397. src = (char *)(((long)sbp.sbprof_tbbuf[cur_sample])+sample_off);
  398. err = __copy_to_user(dest, src, cur_count);
  399. if (err) {
  400. *offp = cur_off + cur_count - err;
  401. mutex_unlock(&sbp.lock);
  402. return err;
  403. }
  404. pr_debug(DEVNAME ": read from sample %d, %d bytes\n",
  405. cur_sample, cur_count);
  406. size -= cur_count;
  407. sample_left -= cur_count;
  408. if (!sample_left) {
  409. cur_sample++;
  410. sample_off = 0;
  411. sample_left = TB_SAMPLE_SIZE;
  412. } else {
  413. sample_off += cur_count;
  414. }
  415. cur_off += cur_count;
  416. dest += cur_count;
  417. count += cur_count;
  418. }
  419. *offp = cur_off;
  420. mutex_unlock(&sbp.lock);
  421. return count;
  422. }
  423. static long sbprof_tb_ioctl(struct file *filp,
  424. unsigned int command,
  425. unsigned long arg)
  426. {
  427. int err = 0;
  428. switch (command) {
  429. case SBPROF_ZBSTART:
  430. mutex_lock(&sbp.lock);
  431. err = sbprof_zbprof_start(filp);
  432. mutex_unlock(&sbp.lock);
  433. break;
  434. case SBPROF_ZBSTOP:
  435. mutex_lock(&sbp.lock);
  436. err = sbprof_zbprof_stop();
  437. mutex_unlock(&sbp.lock);
  438. break;
  439. case SBPROF_ZBWAITFULL: {
  440. err = wait_event_interruptible(sbp.tb_read, TB_FULL);
  441. if (err)
  442. break;
  443. err = put_user(TB_FULL, (int *) arg);
  444. break;
  445. }
  446. default:
  447. err = -EINVAL;
  448. break;
  449. }
  450. return err;
  451. }
  452. static const struct file_operations sbprof_tb_fops = {
  453. .owner = THIS_MODULE,
  454. .open = sbprof_tb_open,
  455. .release = sbprof_tb_release,
  456. .read = sbprof_tb_read,
  457. .unlocked_ioctl = sbprof_tb_ioctl,
  458. .compat_ioctl = sbprof_tb_ioctl,
  459. .mmap = NULL,
  460. };
  461. static struct class *tb_class;
  462. static struct device *tb_dev;
  463. static int __init sbprof_tb_init(void)
  464. {
  465. struct device *dev;
  466. struct class *tbc;
  467. int err;
  468. if (register_chrdev(SBPROF_TB_MAJOR, DEVNAME, &sbprof_tb_fops)) {
  469. printk(KERN_WARNING DEVNAME ": initialization failed (dev %d)\n",
  470. SBPROF_TB_MAJOR);
  471. return -EIO;
  472. }
  473. tbc = class_create(THIS_MODULE, "sb_tracebuffer");
  474. if (IS_ERR(tbc)) {
  475. err = PTR_ERR(tbc);
  476. goto out_chrdev;
  477. }
  478. tb_class = tbc;
  479. dev = device_create(tbc, NULL, MKDEV(SBPROF_TB_MAJOR, 0), "tb");
  480. if (IS_ERR(dev)) {
  481. err = PTR_ERR(dev);
  482. goto out_class;
  483. }
  484. tb_dev = dev;
  485. sbp.open = 0;
  486. tb_period = zbbus_mhz * 10000LL;
  487. pr_info(DEVNAME ": initialized - tb_period = %lld\n",
  488. (long long) tb_period);
  489. return 0;
  490. out_class:
  491. class_destroy(tb_class);
  492. out_chrdev:
  493. unregister_chrdev(SBPROF_TB_MAJOR, DEVNAME);
  494. return err;
  495. }
  496. static void __exit sbprof_tb_cleanup(void)
  497. {
  498. device_destroy(tb_class, MKDEV(SBPROF_TB_MAJOR, 0));
  499. unregister_chrdev(SBPROF_TB_MAJOR, DEVNAME);
  500. class_destroy(tb_class);
  501. }
  502. module_init(sbprof_tb_init);
  503. module_exit(sbprof_tb_cleanup);
  504. MODULE_ALIAS_CHARDEV_MAJOR(SBPROF_TB_MAJOR);
  505. MODULE_AUTHOR("Ralf Baechle <ralf@linux-mips.org>");
  506. MODULE_LICENSE("GPL");