i8253.c 5.5 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214
  1. /*
  2. * i8253.c 8253/PIT functions
  3. *
  4. */
  5. #include <linux/clockchips.h>
  6. #include <linux/init.h>
  7. #include <linux/interrupt.h>
  8. #include <linux/jiffies.h>
  9. #include <linux/module.h>
  10. #include <linux/spinlock.h>
  11. #include <asm/delay.h>
  12. #include <asm/i8253.h>
  13. #include <asm/io.h>
  14. #include <asm/time.h>
  15. DEFINE_SPINLOCK(i8253_lock);
  16. /*
  17. * Initialize the PIT timer.
  18. *
  19. * This is also called after resume to bring the PIT into operation again.
  20. */
  21. static void init_pit_timer(enum clock_event_mode mode,
  22. struct clock_event_device *evt)
  23. {
  24. unsigned long flags;
  25. spin_lock_irqsave(&i8253_lock, flags);
  26. switch(mode) {
  27. case CLOCK_EVT_MODE_PERIODIC:
  28. /* binary, mode 2, LSB/MSB, ch 0 */
  29. outb_p(0x34, PIT_MODE);
  30. outb_p(LATCH & 0xff , PIT_CH0); /* LSB */
  31. outb(LATCH >> 8 , PIT_CH0); /* MSB */
  32. break;
  33. case CLOCK_EVT_MODE_SHUTDOWN:
  34. case CLOCK_EVT_MODE_UNUSED:
  35. if (evt->mode == CLOCK_EVT_MODE_PERIODIC ||
  36. evt->mode == CLOCK_EVT_MODE_ONESHOT) {
  37. outb_p(0x30, PIT_MODE);
  38. outb_p(0, PIT_CH0);
  39. outb_p(0, PIT_CH0);
  40. }
  41. break;
  42. case CLOCK_EVT_MODE_ONESHOT:
  43. /* One shot setup */
  44. outb_p(0x38, PIT_MODE);
  45. break;
  46. case CLOCK_EVT_MODE_RESUME:
  47. /* Nothing to do here */
  48. break;
  49. }
  50. spin_unlock_irqrestore(&i8253_lock, flags);
  51. }
  52. /*
  53. * Program the next event in oneshot mode
  54. *
  55. * Delta is given in PIT ticks
  56. */
  57. static int pit_next_event(unsigned long delta, struct clock_event_device *evt)
  58. {
  59. unsigned long flags;
  60. spin_lock_irqsave(&i8253_lock, flags);
  61. outb_p(delta & 0xff , PIT_CH0); /* LSB */
  62. outb(delta >> 8 , PIT_CH0); /* MSB */
  63. spin_unlock_irqrestore(&i8253_lock, flags);
  64. return 0;
  65. }
  66. /*
  67. * On UP the PIT can serve all of the possible timer functions. On SMP systems
  68. * it can be solely used for the global tick.
  69. *
  70. * The profiling and update capabilites are switched off once the local apic is
  71. * registered. This mechanism replaces the previous #ifdef LOCAL_APIC -
  72. * !using_apic_timer decisions in do_timer_interrupt_hook()
  73. */
  74. struct clock_event_device pit_clockevent = {
  75. .name = "pit",
  76. .features = CLOCK_EVT_FEAT_PERIODIC | CLOCK_EVT_FEAT_ONESHOT,
  77. .set_mode = init_pit_timer,
  78. .set_next_event = pit_next_event,
  79. .irq = 0,
  80. };
  81. static irqreturn_t timer_interrupt(int irq, void *dev_id)
  82. {
  83. pit_clockevent.event_handler(&pit_clockevent);
  84. return IRQ_HANDLED;
  85. }
  86. static struct irqaction irq0 = {
  87. .handler = timer_interrupt,
  88. .flags = IRQF_DISABLED | IRQF_NOBALANCING,
  89. .mask = CPU_MASK_NONE,
  90. .name = "timer"
  91. };
  92. /*
  93. * Initialize the conversion factor and the min/max deltas of the clock event
  94. * structure and register the clock event source with the framework.
  95. */
  96. void __init setup_pit_timer(void)
  97. {
  98. struct clock_event_device *cd = &pit_clockevent;
  99. unsigned int cpu = smp_processor_id();
  100. /*
  101. * Start pit with the boot cpu mask and make it global after the
  102. * IO_APIC has been initialized.
  103. */
  104. cd->cpumask = cpumask_of_cpu(cpu);
  105. clockevent_set_clock(cd, CLOCK_TICK_RATE);
  106. cd->max_delta_ns = clockevent_delta2ns(0x7FFF, cd);
  107. cd->min_delta_ns = clockevent_delta2ns(0xF, cd);
  108. clockevents_register_device(cd);
  109. irq0.mask = cpumask_of_cpu(cpu);
  110. setup_irq(0, &irq0);
  111. }
  112. /*
  113. * Since the PIT overflows every tick, its not very useful
  114. * to just read by itself. So use jiffies to emulate a free
  115. * running counter:
  116. */
  117. static cycle_t pit_read(void)
  118. {
  119. unsigned long flags;
  120. int count;
  121. u32 jifs;
  122. static int old_count;
  123. static u32 old_jifs;
  124. spin_lock_irqsave(&i8253_lock, flags);
  125. /*
  126. * Although our caller may have the read side of xtime_lock,
  127. * this is now a seqlock, and we are cheating in this routine
  128. * by having side effects on state that we cannot undo if
  129. * there is a collision on the seqlock and our caller has to
  130. * retry. (Namely, old_jifs and old_count.) So we must treat
  131. * jiffies as volatile despite the lock. We read jiffies
  132. * before latching the timer count to guarantee that although
  133. * the jiffies value might be older than the count (that is,
  134. * the counter may underflow between the last point where
  135. * jiffies was incremented and the point where we latch the
  136. * count), it cannot be newer.
  137. */
  138. jifs = jiffies;
  139. outb_p(0x00, PIT_MODE); /* latch the count ASAP */
  140. count = inb_p(PIT_CH0); /* read the latched count */
  141. count |= inb_p(PIT_CH0) << 8;
  142. /* VIA686a test code... reset the latch if count > max + 1 */
  143. if (count > LATCH) {
  144. outb_p(0x34, PIT_MODE);
  145. outb_p(LATCH & 0xff, PIT_CH0);
  146. outb(LATCH >> 8, PIT_CH0);
  147. count = LATCH - 1;
  148. }
  149. /*
  150. * It's possible for count to appear to go the wrong way for a
  151. * couple of reasons:
  152. *
  153. * 1. The timer counter underflows, but we haven't handled the
  154. * resulting interrupt and incremented jiffies yet.
  155. * 2. Hardware problem with the timer, not giving us continuous time,
  156. * the counter does small "jumps" upwards on some Pentium systems,
  157. * (see c't 95/10 page 335 for Neptun bug.)
  158. *
  159. * Previous attempts to handle these cases intelligently were
  160. * buggy, so we just do the simple thing now.
  161. */
  162. if (count > old_count && jifs == old_jifs) {
  163. count = old_count;
  164. }
  165. old_count = count;
  166. old_jifs = jifs;
  167. spin_unlock_irqrestore(&i8253_lock, flags);
  168. count = (LATCH - 1) - count;
  169. return (cycle_t)(jifs * LATCH) + count;
  170. }
  171. static struct clocksource clocksource_pit = {
  172. .name = "pit",
  173. .rating = 110,
  174. .read = pit_read,
  175. .mask = CLOCKSOURCE_MASK(32),
  176. .mult = 0,
  177. .shift = 20,
  178. };
  179. static int __init init_pit_clocksource(void)
  180. {
  181. if (num_possible_cpus() > 1) /* PIT does not scale! */
  182. return 0;
  183. clocksource_pit.mult = clocksource_hz2mult(CLOCK_TICK_RATE, 20);
  184. return clocksource_register(&clocksource_pit);
  185. }
  186. arch_initcall(init_pit_clocksource);