ivt.S 51 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950951952953954955956957958959960961962963964965966967968969970971972973974975976977978979980981982983984985986987988989990991992993994995996997998999100010011002100310041005100610071008100910101011101210131014101510161017101810191020102110221023102410251026102710281029103010311032103310341035103610371038103910401041104210431044104510461047104810491050105110521053105410551056105710581059106010611062106310641065106610671068106910701071107210731074107510761077107810791080108110821083108410851086108710881089109010911092109310941095109610971098109911001101110211031104110511061107110811091110111111121113111411151116111711181119112011211122112311241125112611271128112911301131113211331134113511361137113811391140114111421143114411451146114711481149115011511152115311541155115611571158115911601161116211631164116511661167116811691170117111721173117411751176117711781179118011811182118311841185118611871188118911901191119211931194119511961197119811991200120112021203120412051206120712081209121012111212121312141215121612171218121912201221122212231224122512261227122812291230123112321233123412351236123712381239124012411242124312441245124612471248124912501251125212531254125512561257125812591260126112621263126412651266126712681269127012711272127312741275127612771278127912801281128212831284128512861287128812891290129112921293129412951296129712981299130013011302130313041305130613071308130913101311131213131314131513161317131813191320132113221323132413251326132713281329133013311332133313341335133613371338133913401341134213431344134513461347134813491350135113521353135413551356135713581359136013611362136313641365136613671368136913701371137213731374137513761377137813791380138113821383138413851386138713881389139013911392139313941395139613971398139914001401140214031404140514061407140814091410141114121413141414151416141714181419142014211422142314241425142614271428142914301431143214331434143514361437143814391440144114421443144414451446144714481449145014511452145314541455145614571458145914601461146214631464146514661467146814691470147114721473147414751476147714781479148014811482148314841485148614871488148914901491149214931494149514961497149814991500150115021503150415051506150715081509151015111512151315141515151615171518151915201521152215231524152515261527152815291530153115321533153415351536153715381539154015411542154315441545154615471548154915501551155215531554155515561557155815591560156115621563156415651566156715681569157015711572157315741575157615771578157915801581158215831584158515861587158815891590159115921593159415951596159715981599160016011602160316041605160616071608160916101611161216131614161516161617161816191620162116221623162416251626162716281629163016311632163316341635163616371638163916401641164216431644164516461647164816491650165116521653165416551656165716581659166016611662166316641665166616671668166916701671167216731674167516761677167816791680168116821683168416851686168716881689169016911692169316941695169616971698169917001701170217031704170517061707170817091710171117121713171417151716171717181719172017211722172317241725172617271728172917301731173217331734
  1. /*
  2. * arch/ia64/kernel/ivt.S
  3. *
  4. * Copyright (C) 1998-2001, 2003, 2005 Hewlett-Packard Co
  5. * Stephane Eranian <eranian@hpl.hp.com>
  6. * David Mosberger <davidm@hpl.hp.com>
  7. * Copyright (C) 2000, 2002-2003 Intel Co
  8. * Asit Mallick <asit.k.mallick@intel.com>
  9. * Suresh Siddha <suresh.b.siddha@intel.com>
  10. * Kenneth Chen <kenneth.w.chen@intel.com>
  11. * Fenghua Yu <fenghua.yu@intel.com>
  12. *
  13. * 00/08/23 Asit Mallick <asit.k.mallick@intel.com> TLB handling for SMP
  14. * 00/12/20 David Mosberger-Tang <davidm@hpl.hp.com> DTLB/ITLB handler now uses virtual PT.
  15. */
  16. /*
  17. * This file defines the interruption vector table used by the CPU.
  18. * It does not include one entry per possible cause of interruption.
  19. *
  20. * The first 20 entries of the table contain 64 bundles each while the
  21. * remaining 48 entries contain only 16 bundles each.
  22. *
  23. * The 64 bundles are used to allow inlining the whole handler for critical
  24. * interruptions like TLB misses.
  25. *
  26. * For each entry, the comment is as follows:
  27. *
  28. * // 0x1c00 Entry 7 (size 64 bundles) Data Key Miss (12,51)
  29. * entry offset ----/ / / / /
  30. * entry number ---------/ / / /
  31. * size of the entry -------------/ / /
  32. * vector name -------------------------------------/ /
  33. * interruptions triggering this vector ----------------------/
  34. *
  35. * The table is 32KB in size and must be aligned on 32KB boundary.
  36. * (The CPU ignores the 15 lower bits of the address)
  37. *
  38. * Table is based upon EAS2.6 (Oct 1999)
  39. */
  40. #include <asm/asmmacro.h>
  41. #include <asm/break.h>
  42. #include <asm/ia32.h>
  43. #include <asm/kregs.h>
  44. #include <asm/asm-offsets.h>
  45. #include <asm/pgtable.h>
  46. #include <asm/processor.h>
  47. #include <asm/ptrace.h>
  48. #include <asm/system.h>
  49. #include <asm/thread_info.h>
  50. #include <asm/unistd.h>
  51. #include <asm/errno.h>
  52. #if 1
  53. # define PSR_DEFAULT_BITS psr.ac
  54. #else
  55. # define PSR_DEFAULT_BITS 0
  56. #endif
  57. #if 0
  58. /*
  59. * This lets you track the last eight faults that occurred on the CPU. Make sure ar.k2 isn't
  60. * needed for something else before enabling this...
  61. */
  62. # define DBG_FAULT(i) mov r16=ar.k2;; shl r16=r16,8;; add r16=(i),r16;;mov ar.k2=r16
  63. #else
  64. # define DBG_FAULT(i)
  65. #endif
  66. #include "minstate.h"
  67. #define FAULT(n) \
  68. mov r31=pr; \
  69. mov r19=n;; /* prepare to save predicates */ \
  70. br.sptk.many dispatch_to_fault_handler
  71. .section .text.ivt,"ax"
  72. .align 32768 // align on 32KB boundary
  73. .global ia64_ivt
  74. ia64_ivt:
  75. /////////////////////////////////////////////////////////////////////////////////////////
  76. // 0x0000 Entry 0 (size 64 bundles) VHPT Translation (8,20,47)
  77. ENTRY(vhpt_miss)
  78. DBG_FAULT(0)
  79. /*
  80. * The VHPT vector is invoked when the TLB entry for the virtual page table
  81. * is missing. This happens only as a result of a previous
  82. * (the "original") TLB miss, which may either be caused by an instruction
  83. * fetch or a data access (or non-access).
  84. *
  85. * What we do here is normal TLB miss handing for the _original_ miss,
  86. * followed by inserting the TLB entry for the virtual page table page
  87. * that the VHPT walker was attempting to access. The latter gets
  88. * inserted as long as page table entry above pte level have valid
  89. * mappings for the faulting address. The TLB entry for the original
  90. * miss gets inserted only if the pte entry indicates that the page is
  91. * present.
  92. *
  93. * do_page_fault gets invoked in the following cases:
  94. * - the faulting virtual address uses unimplemented address bits
  95. * - the faulting virtual address has no valid page table mapping
  96. */
  97. mov r16=cr.ifa // get address that caused the TLB miss
  98. #ifdef CONFIG_HUGETLB_PAGE
  99. movl r18=PAGE_SHIFT
  100. mov r25=cr.itir
  101. #endif
  102. ;;
  103. rsm psr.dt // use physical addressing for data
  104. mov r31=pr // save the predicate registers
  105. mov r19=IA64_KR(PT_BASE) // get page table base address
  106. shl r21=r16,3 // shift bit 60 into sign bit
  107. shr.u r17=r16,61 // get the region number into r17
  108. ;;
  109. shr.u r22=r21,3
  110. #ifdef CONFIG_HUGETLB_PAGE
  111. extr.u r26=r25,2,6
  112. ;;
  113. cmp.ne p8,p0=r18,r26
  114. sub r27=r26,r18
  115. ;;
  116. (p8) dep r25=r18,r25,2,6
  117. (p8) shr r22=r22,r27
  118. #endif
  119. ;;
  120. cmp.eq p6,p7=5,r17 // is IFA pointing into to region 5?
  121. shr.u r18=r22,PGDIR_SHIFT // get bottom portion of pgd index bit
  122. ;;
  123. (p7) dep r17=r17,r19,(PAGE_SHIFT-3),3 // put region number bits in place
  124. srlz.d
  125. LOAD_PHYSICAL(p6, r19, swapper_pg_dir) // region 5 is rooted at swapper_pg_dir
  126. .pred.rel "mutex", p6, p7
  127. (p6) shr.u r21=r21,PGDIR_SHIFT+PAGE_SHIFT
  128. (p7) shr.u r21=r21,PGDIR_SHIFT+PAGE_SHIFT-3
  129. ;;
  130. (p6) dep r17=r18,r19,3,(PAGE_SHIFT-3) // r17=pgd_offset for region 5
  131. (p7) dep r17=r18,r17,3,(PAGE_SHIFT-6) // r17=pgd_offset for region[0-4]
  132. cmp.eq p7,p6=0,r21 // unused address bits all zeroes?
  133. #ifdef CONFIG_PGTABLE_4
  134. shr.u r28=r22,PUD_SHIFT // shift pud index into position
  135. #else
  136. shr.u r18=r22,PMD_SHIFT // shift pmd index into position
  137. #endif
  138. ;;
  139. ld8 r17=[r17] // get *pgd (may be 0)
  140. ;;
  141. (p7) cmp.eq p6,p7=r17,r0 // was pgd_present(*pgd) == NULL?
  142. #ifdef CONFIG_PGTABLE_4
  143. dep r28=r28,r17,3,(PAGE_SHIFT-3) // r28=pud_offset(pgd,addr)
  144. ;;
  145. shr.u r18=r22,PMD_SHIFT // shift pmd index into position
  146. (p7) ld8 r29=[r28] // get *pud (may be 0)
  147. ;;
  148. (p7) cmp.eq.or.andcm p6,p7=r29,r0 // was pud_present(*pud) == NULL?
  149. dep r17=r18,r29,3,(PAGE_SHIFT-3) // r17=pmd_offset(pud,addr)
  150. #else
  151. dep r17=r18,r17,3,(PAGE_SHIFT-3) // r17=pmd_offset(pgd,addr)
  152. #endif
  153. ;;
  154. (p7) ld8 r20=[r17] // get *pmd (may be 0)
  155. shr.u r19=r22,PAGE_SHIFT // shift pte index into position
  156. ;;
  157. (p7) cmp.eq.or.andcm p6,p7=r20,r0 // was pmd_present(*pmd) == NULL?
  158. dep r21=r19,r20,3,(PAGE_SHIFT-3) // r21=pte_offset(pmd,addr)
  159. ;;
  160. (p7) ld8 r18=[r21] // read *pte
  161. mov r19=cr.isr // cr.isr bit 32 tells us if this is an insn miss
  162. ;;
  163. (p7) tbit.z p6,p7=r18,_PAGE_P_BIT // page present bit cleared?
  164. mov r22=cr.iha // get the VHPT address that caused the TLB miss
  165. ;; // avoid RAW on p7
  166. (p7) tbit.nz.unc p10,p11=r19,32 // is it an instruction TLB miss?
  167. dep r23=0,r20,0,PAGE_SHIFT // clear low bits to get page address
  168. ;;
  169. (p10) itc.i r18 // insert the instruction TLB entry
  170. (p11) itc.d r18 // insert the data TLB entry
  171. (p6) br.cond.spnt.many page_fault // handle bad address/page not present (page fault)
  172. mov cr.ifa=r22
  173. #ifdef CONFIG_HUGETLB_PAGE
  174. (p8) mov cr.itir=r25 // change to default page-size for VHPT
  175. #endif
  176. /*
  177. * Now compute and insert the TLB entry for the virtual page table. We never
  178. * execute in a page table page so there is no need to set the exception deferral
  179. * bit.
  180. */
  181. adds r24=__DIRTY_BITS_NO_ED|_PAGE_PL_0|_PAGE_AR_RW,r23
  182. ;;
  183. (p7) itc.d r24
  184. ;;
  185. #ifdef CONFIG_SMP
  186. /*
  187. * Tell the assemblers dependency-violation checker that the above "itc" instructions
  188. * cannot possibly affect the following loads:
  189. */
  190. dv_serialize_data
  191. /*
  192. * Re-check pagetable entry. If they changed, we may have received a ptc.g
  193. * between reading the pagetable and the "itc". If so, flush the entry we
  194. * inserted and retry. At this point, we have:
  195. *
  196. * r28 = equivalent of pud_offset(pgd, ifa)
  197. * r17 = equivalent of pmd_offset(pud, ifa)
  198. * r21 = equivalent of pte_offset(pmd, ifa)
  199. *
  200. * r29 = *pud
  201. * r20 = *pmd
  202. * r18 = *pte
  203. */
  204. ld8 r25=[r21] // read *pte again
  205. ld8 r26=[r17] // read *pmd again
  206. #ifdef CONFIG_PGTABLE_4
  207. ld8 r19=[r28] // read *pud again
  208. #endif
  209. cmp.ne p6,p7=r0,r0
  210. ;;
  211. cmp.ne.or.andcm p6,p7=r26,r20 // did *pmd change
  212. #ifdef CONFIG_PGTABLE_4
  213. cmp.ne.or.andcm p6,p7=r19,r29 // did *pud change
  214. #endif
  215. mov r27=PAGE_SHIFT<<2
  216. ;;
  217. (p6) ptc.l r22,r27 // purge PTE page translation
  218. (p7) cmp.ne.or.andcm p6,p7=r25,r18 // did *pte change
  219. ;;
  220. (p6) ptc.l r16,r27 // purge translation
  221. #endif
  222. mov pr=r31,-1 // restore predicate registers
  223. rfi
  224. END(vhpt_miss)
  225. .org ia64_ivt+0x400
  226. /////////////////////////////////////////////////////////////////////////////////////////
  227. // 0x0400 Entry 1 (size 64 bundles) ITLB (21)
  228. ENTRY(itlb_miss)
  229. DBG_FAULT(1)
  230. /*
  231. * The ITLB handler accesses the PTE via the virtually mapped linear
  232. * page table. If a nested TLB miss occurs, we switch into physical
  233. * mode, walk the page table, and then re-execute the PTE read and
  234. * go on normally after that.
  235. */
  236. mov r16=cr.ifa // get virtual address
  237. mov r29=b0 // save b0
  238. mov r31=pr // save predicates
  239. .itlb_fault:
  240. mov r17=cr.iha // get virtual address of PTE
  241. movl r30=1f // load nested fault continuation point
  242. ;;
  243. 1: ld8 r18=[r17] // read *pte
  244. ;;
  245. mov b0=r29
  246. tbit.z p6,p0=r18,_PAGE_P_BIT // page present bit cleared?
  247. (p6) br.cond.spnt page_fault
  248. ;;
  249. itc.i r18
  250. ;;
  251. #ifdef CONFIG_SMP
  252. /*
  253. * Tell the assemblers dependency-violation checker that the above "itc" instructions
  254. * cannot possibly affect the following loads:
  255. */
  256. dv_serialize_data
  257. ld8 r19=[r17] // read *pte again and see if same
  258. mov r20=PAGE_SHIFT<<2 // setup page size for purge
  259. ;;
  260. cmp.ne p7,p0=r18,r19
  261. ;;
  262. (p7) ptc.l r16,r20
  263. #endif
  264. mov pr=r31,-1
  265. rfi
  266. END(itlb_miss)
  267. .org ia64_ivt+0x0800
  268. /////////////////////////////////////////////////////////////////////////////////////////
  269. // 0x0800 Entry 2 (size 64 bundles) DTLB (9,48)
  270. ENTRY(dtlb_miss)
  271. DBG_FAULT(2)
  272. /*
  273. * The DTLB handler accesses the PTE via the virtually mapped linear
  274. * page table. If a nested TLB miss occurs, we switch into physical
  275. * mode, walk the page table, and then re-execute the PTE read and
  276. * go on normally after that.
  277. */
  278. mov r16=cr.ifa // get virtual address
  279. mov r29=b0 // save b0
  280. mov r31=pr // save predicates
  281. dtlb_fault:
  282. mov r17=cr.iha // get virtual address of PTE
  283. movl r30=1f // load nested fault continuation point
  284. ;;
  285. 1: ld8 r18=[r17] // read *pte
  286. ;;
  287. mov b0=r29
  288. tbit.z p6,p0=r18,_PAGE_P_BIT // page present bit cleared?
  289. (p6) br.cond.spnt page_fault
  290. ;;
  291. itc.d r18
  292. ;;
  293. #ifdef CONFIG_SMP
  294. /*
  295. * Tell the assemblers dependency-violation checker that the above "itc" instructions
  296. * cannot possibly affect the following loads:
  297. */
  298. dv_serialize_data
  299. ld8 r19=[r17] // read *pte again and see if same
  300. mov r20=PAGE_SHIFT<<2 // setup page size for purge
  301. ;;
  302. cmp.ne p7,p0=r18,r19
  303. ;;
  304. (p7) ptc.l r16,r20
  305. #endif
  306. mov pr=r31,-1
  307. rfi
  308. END(dtlb_miss)
  309. .org ia64_ivt+0x0c00
  310. /////////////////////////////////////////////////////////////////////////////////////////
  311. // 0x0c00 Entry 3 (size 64 bundles) Alt ITLB (19)
  312. ENTRY(alt_itlb_miss)
  313. DBG_FAULT(3)
  314. mov r16=cr.ifa // get address that caused the TLB miss
  315. movl r17=PAGE_KERNEL
  316. mov r21=cr.ipsr
  317. movl r19=(((1 << IA64_MAX_PHYS_BITS) - 1) & ~0xfff)
  318. mov r31=pr
  319. ;;
  320. #ifdef CONFIG_DISABLE_VHPT
  321. shr.u r22=r16,61 // get the region number into r21
  322. ;;
  323. cmp.gt p8,p0=6,r22 // user mode
  324. ;;
  325. (p8) thash r17=r16
  326. ;;
  327. (p8) mov cr.iha=r17
  328. (p8) mov r29=b0 // save b0
  329. (p8) br.cond.dptk .itlb_fault
  330. #endif
  331. extr.u r23=r21,IA64_PSR_CPL0_BIT,2 // extract psr.cpl
  332. and r19=r19,r16 // clear ed, reserved bits, and PTE control bits
  333. shr.u r18=r16,57 // move address bit 61 to bit 4
  334. ;;
  335. andcm r18=0x10,r18 // bit 4=~address-bit(61)
  336. cmp.ne p8,p0=r0,r23 // psr.cpl != 0?
  337. or r19=r17,r19 // insert PTE control bits into r19
  338. ;;
  339. or r19=r19,r18 // set bit 4 (uncached) if the access was to region 6
  340. (p8) br.cond.spnt page_fault
  341. ;;
  342. itc.i r19 // insert the TLB entry
  343. mov pr=r31,-1
  344. rfi
  345. END(alt_itlb_miss)
  346. .org ia64_ivt+0x1000
  347. /////////////////////////////////////////////////////////////////////////////////////////
  348. // 0x1000 Entry 4 (size 64 bundles) Alt DTLB (7,46)
  349. ENTRY(alt_dtlb_miss)
  350. DBG_FAULT(4)
  351. mov r16=cr.ifa // get address that caused the TLB miss
  352. movl r17=PAGE_KERNEL
  353. mov r20=cr.isr
  354. movl r19=(((1 << IA64_MAX_PHYS_BITS) - 1) & ~0xfff)
  355. mov r21=cr.ipsr
  356. mov r31=pr
  357. mov r24=PERCPU_ADDR
  358. ;;
  359. #ifdef CONFIG_DISABLE_VHPT
  360. shr.u r22=r16,61 // get the region number into r21
  361. ;;
  362. cmp.gt p8,p0=6,r22 // access to region 0-5
  363. ;;
  364. (p8) thash r17=r16
  365. ;;
  366. (p8) mov cr.iha=r17
  367. (p8) mov r29=b0 // save b0
  368. (p8) br.cond.dptk dtlb_fault
  369. #endif
  370. cmp.ge p10,p11=r16,r24 // access to per_cpu_data?
  371. tbit.z p12,p0=r16,61 // access to region 6?
  372. mov r25=PERCPU_PAGE_SHIFT << 2
  373. mov r26=PERCPU_PAGE_SIZE
  374. nop.m 0
  375. nop.b 0
  376. ;;
  377. (p10) mov r19=IA64_KR(PER_CPU_DATA)
  378. (p11) and r19=r19,r16 // clear non-ppn fields
  379. extr.u r23=r21,IA64_PSR_CPL0_BIT,2 // extract psr.cpl
  380. and r22=IA64_ISR_CODE_MASK,r20 // get the isr.code field
  381. tbit.nz p6,p7=r20,IA64_ISR_SP_BIT // is speculation bit on?
  382. tbit.nz p9,p0=r20,IA64_ISR_NA_BIT // is non-access bit on?
  383. ;;
  384. (p10) sub r19=r19,r26
  385. (p10) mov cr.itir=r25
  386. cmp.ne p8,p0=r0,r23
  387. (p9) cmp.eq.or.andcm p6,p7=IA64_ISR_CODE_LFETCH,r22 // check isr.code field
  388. (p12) dep r17=-1,r17,4,1 // set ma=UC for region 6 addr
  389. (p8) br.cond.spnt page_fault
  390. dep r21=-1,r21,IA64_PSR_ED_BIT,1
  391. ;;
  392. or r19=r19,r17 // insert PTE control bits into r19
  393. (p6) mov cr.ipsr=r21
  394. ;;
  395. (p7) itc.d r19 // insert the TLB entry
  396. mov pr=r31,-1
  397. rfi
  398. END(alt_dtlb_miss)
  399. .org ia64_ivt+0x1400
  400. /////////////////////////////////////////////////////////////////////////////////////////
  401. // 0x1400 Entry 5 (size 64 bundles) Data nested TLB (6,45)
  402. ENTRY(nested_dtlb_miss)
  403. /*
  404. * In the absence of kernel bugs, we get here when the virtually mapped linear
  405. * page table is accessed non-speculatively (e.g., in the Dirty-bit, Instruction
  406. * Access-bit, or Data Access-bit faults). If the DTLB entry for the virtual page
  407. * table is missing, a nested TLB miss fault is triggered and control is
  408. * transferred to this point. When this happens, we lookup the pte for the
  409. * faulting address by walking the page table in physical mode and return to the
  410. * continuation point passed in register r30 (or call page_fault if the address is
  411. * not mapped).
  412. *
  413. * Input: r16: faulting address
  414. * r29: saved b0
  415. * r30: continuation address
  416. * r31: saved pr
  417. *
  418. * Output: r17: physical address of PTE of faulting address
  419. * r29: saved b0
  420. * r30: continuation address
  421. * r31: saved pr
  422. *
  423. * Clobbered: b0, r18, r19, r21, r22, psr.dt (cleared)
  424. */
  425. rsm psr.dt // switch to using physical data addressing
  426. mov r19=IA64_KR(PT_BASE) // get the page table base address
  427. shl r21=r16,3 // shift bit 60 into sign bit
  428. mov r18=cr.itir
  429. ;;
  430. shr.u r17=r16,61 // get the region number into r17
  431. extr.u r18=r18,2,6 // get the faulting page size
  432. ;;
  433. cmp.eq p6,p7=5,r17 // is faulting address in region 5?
  434. add r22=-PAGE_SHIFT,r18 // adjustment for hugetlb address
  435. add r18=PGDIR_SHIFT-PAGE_SHIFT,r18
  436. ;;
  437. shr.u r22=r16,r22
  438. shr.u r18=r16,r18
  439. (p7) dep r17=r17,r19,(PAGE_SHIFT-3),3 // put region number bits in place
  440. srlz.d
  441. LOAD_PHYSICAL(p6, r19, swapper_pg_dir) // region 5 is rooted at swapper_pg_dir
  442. .pred.rel "mutex", p6, p7
  443. (p6) shr.u r21=r21,PGDIR_SHIFT+PAGE_SHIFT
  444. (p7) shr.u r21=r21,PGDIR_SHIFT+PAGE_SHIFT-3
  445. ;;
  446. (p6) dep r17=r18,r19,3,(PAGE_SHIFT-3) // r17=pgd_offset for region 5
  447. (p7) dep r17=r18,r17,3,(PAGE_SHIFT-6) // r17=pgd_offset for region[0-4]
  448. cmp.eq p7,p6=0,r21 // unused address bits all zeroes?
  449. #ifdef CONFIG_PGTABLE_4
  450. shr.u r18=r22,PUD_SHIFT // shift pud index into position
  451. #else
  452. shr.u r18=r22,PMD_SHIFT // shift pmd index into position
  453. #endif
  454. ;;
  455. ld8 r17=[r17] // get *pgd (may be 0)
  456. ;;
  457. (p7) cmp.eq p6,p7=r17,r0 // was pgd_present(*pgd) == NULL?
  458. dep r17=r18,r17,3,(PAGE_SHIFT-3) // r17=p[u|m]d_offset(pgd,addr)
  459. ;;
  460. #ifdef CONFIG_PGTABLE_4
  461. (p7) ld8 r17=[r17] // get *pud (may be 0)
  462. shr.u r18=r22,PMD_SHIFT // shift pmd index into position
  463. ;;
  464. (p7) cmp.eq.or.andcm p6,p7=r17,r0 // was pud_present(*pud) == NULL?
  465. dep r17=r18,r17,3,(PAGE_SHIFT-3) // r17=pmd_offset(pud,addr)
  466. ;;
  467. #endif
  468. (p7) ld8 r17=[r17] // get *pmd (may be 0)
  469. shr.u r19=r22,PAGE_SHIFT // shift pte index into position
  470. ;;
  471. (p7) cmp.eq.or.andcm p6,p7=r17,r0 // was pmd_present(*pmd) == NULL?
  472. dep r17=r19,r17,3,(PAGE_SHIFT-3) // r17=pte_offset(pmd,addr);
  473. (p6) br.cond.spnt page_fault
  474. mov b0=r30
  475. br.sptk.many b0 // return to continuation point
  476. END(nested_dtlb_miss)
  477. .org ia64_ivt+0x1800
  478. /////////////////////////////////////////////////////////////////////////////////////////
  479. // 0x1800 Entry 6 (size 64 bundles) Instruction Key Miss (24)
  480. ENTRY(ikey_miss)
  481. DBG_FAULT(6)
  482. FAULT(6)
  483. END(ikey_miss)
  484. //-----------------------------------------------------------------------------------
  485. // call do_page_fault (predicates are in r31, psr.dt may be off, r16 is faulting address)
  486. ENTRY(page_fault)
  487. ssm psr.dt
  488. ;;
  489. srlz.i
  490. ;;
  491. SAVE_MIN_WITH_COVER
  492. alloc r15=ar.pfs,0,0,3,0
  493. mov out0=cr.ifa
  494. mov out1=cr.isr
  495. adds r3=8,r2 // set up second base pointer
  496. ;;
  497. ssm psr.ic | PSR_DEFAULT_BITS
  498. ;;
  499. srlz.i // guarantee that interruption collectin is on
  500. ;;
  501. (p15) ssm psr.i // restore psr.i
  502. movl r14=ia64_leave_kernel
  503. ;;
  504. SAVE_REST
  505. mov rp=r14
  506. ;;
  507. adds out2=16,r12 // out2 = pointer to pt_regs
  508. br.call.sptk.many b6=ia64_do_page_fault // ignore return address
  509. END(page_fault)
  510. .org ia64_ivt+0x1c00
  511. /////////////////////////////////////////////////////////////////////////////////////////
  512. // 0x1c00 Entry 7 (size 64 bundles) Data Key Miss (12,51)
  513. ENTRY(dkey_miss)
  514. DBG_FAULT(7)
  515. FAULT(7)
  516. END(dkey_miss)
  517. .org ia64_ivt+0x2000
  518. /////////////////////////////////////////////////////////////////////////////////////////
  519. // 0x2000 Entry 8 (size 64 bundles) Dirty-bit (54)
  520. ENTRY(dirty_bit)
  521. DBG_FAULT(8)
  522. /*
  523. * What we do here is to simply turn on the dirty bit in the PTE. We need to
  524. * update both the page-table and the TLB entry. To efficiently access the PTE,
  525. * we address it through the virtual page table. Most likely, the TLB entry for
  526. * the relevant virtual page table page is still present in the TLB so we can
  527. * normally do this without additional TLB misses. In case the necessary virtual
  528. * page table TLB entry isn't present, we take a nested TLB miss hit where we look
  529. * up the physical address of the L3 PTE and then continue at label 1 below.
  530. */
  531. mov r16=cr.ifa // get the address that caused the fault
  532. movl r30=1f // load continuation point in case of nested fault
  533. ;;
  534. thash r17=r16 // compute virtual address of L3 PTE
  535. mov r29=b0 // save b0 in case of nested fault
  536. mov r31=pr // save pr
  537. #ifdef CONFIG_SMP
  538. mov r28=ar.ccv // save ar.ccv
  539. ;;
  540. 1: ld8 r18=[r17]
  541. ;; // avoid RAW on r18
  542. mov ar.ccv=r18 // set compare value for cmpxchg
  543. or r25=_PAGE_D|_PAGE_A,r18 // set the dirty and accessed bits
  544. tbit.z p7,p6 = r18,_PAGE_P_BIT // Check present bit
  545. ;;
  546. (p6) cmpxchg8.acq r26=[r17],r25,ar.ccv // Only update if page is present
  547. mov r24=PAGE_SHIFT<<2
  548. ;;
  549. (p6) cmp.eq p6,p7=r26,r18 // Only compare if page is present
  550. ;;
  551. (p6) itc.d r25 // install updated PTE
  552. ;;
  553. /*
  554. * Tell the assemblers dependency-violation checker that the above "itc" instructions
  555. * cannot possibly affect the following loads:
  556. */
  557. dv_serialize_data
  558. ld8 r18=[r17] // read PTE again
  559. ;;
  560. cmp.eq p6,p7=r18,r25 // is it same as the newly installed
  561. ;;
  562. (p7) ptc.l r16,r24
  563. mov b0=r29 // restore b0
  564. mov ar.ccv=r28
  565. #else
  566. ;;
  567. 1: ld8 r18=[r17]
  568. ;; // avoid RAW on r18
  569. or r18=_PAGE_D|_PAGE_A,r18 // set the dirty and accessed bits
  570. mov b0=r29 // restore b0
  571. ;;
  572. st8 [r17]=r18 // store back updated PTE
  573. itc.d r18 // install updated PTE
  574. #endif
  575. mov pr=r31,-1 // restore pr
  576. rfi
  577. END(dirty_bit)
  578. .org ia64_ivt+0x2400
  579. /////////////////////////////////////////////////////////////////////////////////////////
  580. // 0x2400 Entry 9 (size 64 bundles) Instruction Access-bit (27)
  581. ENTRY(iaccess_bit)
  582. DBG_FAULT(9)
  583. // Like Entry 8, except for instruction access
  584. mov r16=cr.ifa // get the address that caused the fault
  585. movl r30=1f // load continuation point in case of nested fault
  586. mov r31=pr // save predicates
  587. #ifdef CONFIG_ITANIUM
  588. /*
  589. * Erratum 10 (IFA may contain incorrect address) has "NoFix" status.
  590. */
  591. mov r17=cr.ipsr
  592. ;;
  593. mov r18=cr.iip
  594. tbit.z p6,p0=r17,IA64_PSR_IS_BIT // IA64 instruction set?
  595. ;;
  596. (p6) mov r16=r18 // if so, use cr.iip instead of cr.ifa
  597. #endif /* CONFIG_ITANIUM */
  598. ;;
  599. thash r17=r16 // compute virtual address of L3 PTE
  600. mov r29=b0 // save b0 in case of nested fault)
  601. #ifdef CONFIG_SMP
  602. mov r28=ar.ccv // save ar.ccv
  603. ;;
  604. 1: ld8 r18=[r17]
  605. ;;
  606. mov ar.ccv=r18 // set compare value for cmpxchg
  607. or r25=_PAGE_A,r18 // set the accessed bit
  608. tbit.z p7,p6 = r18,_PAGE_P_BIT // Check present bit
  609. ;;
  610. (p6) cmpxchg8.acq r26=[r17],r25,ar.ccv // Only if page present
  611. mov r24=PAGE_SHIFT<<2
  612. ;;
  613. (p6) cmp.eq p6,p7=r26,r18 // Only if page present
  614. ;;
  615. (p6) itc.i r25 // install updated PTE
  616. ;;
  617. /*
  618. * Tell the assemblers dependency-violation checker that the above "itc" instructions
  619. * cannot possibly affect the following loads:
  620. */
  621. dv_serialize_data
  622. ld8 r18=[r17] // read PTE again
  623. ;;
  624. cmp.eq p6,p7=r18,r25 // is it same as the newly installed
  625. ;;
  626. (p7) ptc.l r16,r24
  627. mov b0=r29 // restore b0
  628. mov ar.ccv=r28
  629. #else /* !CONFIG_SMP */
  630. ;;
  631. 1: ld8 r18=[r17]
  632. ;;
  633. or r18=_PAGE_A,r18 // set the accessed bit
  634. mov b0=r29 // restore b0
  635. ;;
  636. st8 [r17]=r18 // store back updated PTE
  637. itc.i r18 // install updated PTE
  638. #endif /* !CONFIG_SMP */
  639. mov pr=r31,-1
  640. rfi
  641. END(iaccess_bit)
  642. .org ia64_ivt+0x2800
  643. /////////////////////////////////////////////////////////////////////////////////////////
  644. // 0x2800 Entry 10 (size 64 bundles) Data Access-bit (15,55)
  645. ENTRY(daccess_bit)
  646. DBG_FAULT(10)
  647. // Like Entry 8, except for data access
  648. mov r16=cr.ifa // get the address that caused the fault
  649. movl r30=1f // load continuation point in case of nested fault
  650. ;;
  651. thash r17=r16 // compute virtual address of L3 PTE
  652. mov r31=pr
  653. mov r29=b0 // save b0 in case of nested fault)
  654. #ifdef CONFIG_SMP
  655. mov r28=ar.ccv // save ar.ccv
  656. ;;
  657. 1: ld8 r18=[r17]
  658. ;; // avoid RAW on r18
  659. mov ar.ccv=r18 // set compare value for cmpxchg
  660. or r25=_PAGE_A,r18 // set the dirty bit
  661. tbit.z p7,p6 = r18,_PAGE_P_BIT // Check present bit
  662. ;;
  663. (p6) cmpxchg8.acq r26=[r17],r25,ar.ccv // Only if page is present
  664. mov r24=PAGE_SHIFT<<2
  665. ;;
  666. (p6) cmp.eq p6,p7=r26,r18 // Only if page is present
  667. ;;
  668. (p6) itc.d r25 // install updated PTE
  669. /*
  670. * Tell the assemblers dependency-violation checker that the above "itc" instructions
  671. * cannot possibly affect the following loads:
  672. */
  673. dv_serialize_data
  674. ;;
  675. ld8 r18=[r17] // read PTE again
  676. ;;
  677. cmp.eq p6,p7=r18,r25 // is it same as the newly installed
  678. ;;
  679. (p7) ptc.l r16,r24
  680. mov ar.ccv=r28
  681. #else
  682. ;;
  683. 1: ld8 r18=[r17]
  684. ;; // avoid RAW on r18
  685. or r18=_PAGE_A,r18 // set the accessed bit
  686. ;;
  687. st8 [r17]=r18 // store back updated PTE
  688. itc.d r18 // install updated PTE
  689. #endif
  690. mov b0=r29 // restore b0
  691. mov pr=r31,-1
  692. rfi
  693. END(daccess_bit)
  694. .org ia64_ivt+0x2c00
  695. /////////////////////////////////////////////////////////////////////////////////////////
  696. // 0x2c00 Entry 11 (size 64 bundles) Break instruction (33)
  697. ENTRY(break_fault)
  698. /*
  699. * The streamlined system call entry/exit paths only save/restore the initial part
  700. * of pt_regs. This implies that the callers of system-calls must adhere to the
  701. * normal procedure calling conventions.
  702. *
  703. * Registers to be saved & restored:
  704. * CR registers: cr.ipsr, cr.iip, cr.ifs
  705. * AR registers: ar.unat, ar.pfs, ar.rsc, ar.rnat, ar.bspstore, ar.fpsr
  706. * others: pr, b0, b6, loadrs, r1, r11, r12, r13, r15
  707. * Registers to be restored only:
  708. * r8-r11: output value from the system call.
  709. *
  710. * During system call exit, scratch registers (including r15) are modified/cleared
  711. * to prevent leaking bits from kernel to user level.
  712. */
  713. DBG_FAULT(11)
  714. mov.m r16=IA64_KR(CURRENT) // M2 r16 <- current task (12 cyc)
  715. mov r29=cr.ipsr // M2 (12 cyc)
  716. mov r31=pr // I0 (2 cyc)
  717. mov r17=cr.iim // M2 (2 cyc)
  718. mov.m r27=ar.rsc // M2 (12 cyc)
  719. mov r18=__IA64_BREAK_SYSCALL // A
  720. mov.m ar.rsc=0 // M2
  721. mov.m r21=ar.fpsr // M2 (12 cyc)
  722. mov r19=b6 // I0 (2 cyc)
  723. ;;
  724. mov.m r23=ar.bspstore // M2 (12 cyc)
  725. mov.m r24=ar.rnat // M2 (5 cyc)
  726. mov.i r26=ar.pfs // I0 (2 cyc)
  727. invala // M0|1
  728. nop.m 0 // M
  729. mov r20=r1 // A save r1
  730. nop.m 0
  731. movl r30=sys_call_table // X
  732. mov r28=cr.iip // M2 (2 cyc)
  733. cmp.eq p0,p7=r18,r17 // I0 is this a system call?
  734. (p7) br.cond.spnt non_syscall // B no ->
  735. //
  736. // From this point on, we are definitely on the syscall-path
  737. // and we can use (non-banked) scratch registers.
  738. //
  739. ///////////////////////////////////////////////////////////////////////
  740. mov r1=r16 // A move task-pointer to "addl"-addressable reg
  741. mov r2=r16 // A setup r2 for ia64_syscall_setup
  742. add r9=TI_FLAGS+IA64_TASK_SIZE,r16 // A r9 = &current_thread_info()->flags
  743. adds r16=IA64_TASK_THREAD_ON_USTACK_OFFSET,r16
  744. adds r15=-1024,r15 // A subtract 1024 from syscall number
  745. mov r3=NR_syscalls - 1
  746. ;;
  747. ld1.bias r17=[r16] // M0|1 r17 = current->thread.on_ustack flag
  748. ld4 r9=[r9] // M0|1 r9 = current_thread_info()->flags
  749. extr.u r8=r29,41,2 // I0 extract ei field from cr.ipsr
  750. shladd r30=r15,3,r30 // A r30 = sys_call_table + 8*(syscall-1024)
  751. addl r22=IA64_RBS_OFFSET,r1 // A compute base of RBS
  752. cmp.leu p6,p7=r15,r3 // A syscall number in range?
  753. ;;
  754. lfetch.fault.excl.nt1 [r22] // M0|1 prefetch RBS
  755. (p6) ld8 r30=[r30] // M0|1 load address of syscall entry point
  756. tnat.nz.or p7,p0=r15 // I0 is syscall nr a NaT?
  757. mov.m ar.bspstore=r22 // M2 switch to kernel RBS
  758. cmp.eq p8,p9=2,r8 // A isr.ei==2?
  759. ;;
  760. (p8) mov r8=0 // A clear ei to 0
  761. (p7) movl r30=sys_ni_syscall // X
  762. (p8) adds r28=16,r28 // A switch cr.iip to next bundle
  763. (p9) adds r8=1,r8 // A increment ei to next slot
  764. nop.i 0
  765. ;;
  766. mov.m r25=ar.unat // M2 (5 cyc)
  767. dep r29=r8,r29,41,2 // I0 insert new ei into cr.ipsr
  768. adds r15=1024,r15 // A restore original syscall number
  769. //
  770. // If any of the above loads miss in L1D, we'll stall here until
  771. // the data arrives.
  772. //
  773. ///////////////////////////////////////////////////////////////////////
  774. st1 [r16]=r0 // M2|3 clear current->thread.on_ustack flag
  775. mov b6=r30 // I0 setup syscall handler branch reg early
  776. cmp.eq pKStk,pUStk=r0,r17 // A were we on kernel stacks already?
  777. and r9=_TIF_SYSCALL_TRACEAUDIT,r9 // A mask trace or audit
  778. mov r18=ar.bsp // M2 (12 cyc)
  779. (pKStk) br.cond.spnt .break_fixup // B we're already in kernel-mode -- fix up RBS
  780. ;;
  781. .back_from_break_fixup:
  782. (pUStk) addl r1=IA64_STK_OFFSET-IA64_PT_REGS_SIZE,r1 // A compute base of memory stack
  783. cmp.eq p14,p0=r9,r0 // A are syscalls being traced/audited?
  784. br.call.sptk.many b7=ia64_syscall_setup // B
  785. 1:
  786. mov ar.rsc=0x3 // M2 set eager mode, pl 0, LE, loadrs=0
  787. nop 0
  788. bsw.1 // B (6 cyc) regs are saved, switch to bank 1
  789. ;;
  790. ssm psr.ic | PSR_DEFAULT_BITS // M2 now it's safe to re-enable intr.-collection
  791. movl r3=ia64_ret_from_syscall // X
  792. ;;
  793. srlz.i // M0 ensure interruption collection is on
  794. mov rp=r3 // I0 set the real return addr
  795. (p10) br.cond.spnt.many ia64_ret_from_syscall // B return if bad call-frame or r15 is a NaT
  796. (p15) ssm psr.i // M2 restore psr.i
  797. (p14) br.call.sptk.many b6=b6 // B invoke syscall-handker (ignore return addr)
  798. br.cond.spnt.many ia64_trace_syscall // B do syscall-tracing thingamagic
  799. // NOT REACHED
  800. ///////////////////////////////////////////////////////////////////////
  801. // On entry, we optimistically assumed that we're coming from user-space.
  802. // For the rare cases where a system-call is done from within the kernel,
  803. // we fix things up at this point:
  804. .break_fixup:
  805. add r1=-IA64_PT_REGS_SIZE,sp // A allocate space for pt_regs structure
  806. mov ar.rnat=r24 // M2 restore kernel's AR.RNAT
  807. ;;
  808. mov ar.bspstore=r23 // M2 restore kernel's AR.BSPSTORE
  809. br.cond.sptk .back_from_break_fixup
  810. END(break_fault)
  811. .org ia64_ivt+0x3000
  812. /////////////////////////////////////////////////////////////////////////////////////////
  813. // 0x3000 Entry 12 (size 64 bundles) External Interrupt (4)
  814. ENTRY(interrupt)
  815. DBG_FAULT(12)
  816. mov r31=pr // prepare to save predicates
  817. ;;
  818. SAVE_MIN_WITH_COVER // uses r31; defines r2 and r3
  819. ssm psr.ic | PSR_DEFAULT_BITS
  820. ;;
  821. adds r3=8,r2 // set up second base pointer for SAVE_REST
  822. srlz.i // ensure everybody knows psr.ic is back on
  823. ;;
  824. SAVE_REST
  825. ;;
  826. MCA_RECOVER_RANGE(interrupt)
  827. alloc r14=ar.pfs,0,0,2,0 // must be first in an insn group
  828. mov out0=cr.ivr // pass cr.ivr as first arg
  829. add out1=16,sp // pass pointer to pt_regs as second arg
  830. ;;
  831. srlz.d // make sure we see the effect of cr.ivr
  832. movl r14=ia64_leave_kernel
  833. ;;
  834. mov rp=r14
  835. br.call.sptk.many b6=ia64_handle_irq
  836. END(interrupt)
  837. .org ia64_ivt+0x3400
  838. /////////////////////////////////////////////////////////////////////////////////////////
  839. // 0x3400 Entry 13 (size 64 bundles) Reserved
  840. DBG_FAULT(13)
  841. FAULT(13)
  842. .org ia64_ivt+0x3800
  843. /////////////////////////////////////////////////////////////////////////////////////////
  844. // 0x3800 Entry 14 (size 64 bundles) Reserved
  845. DBG_FAULT(14)
  846. FAULT(14)
  847. /*
  848. * There is no particular reason for this code to be here, other than that
  849. * there happens to be space here that would go unused otherwise. If this
  850. * fault ever gets "unreserved", simply moved the following code to a more
  851. * suitable spot...
  852. *
  853. * ia64_syscall_setup() is a separate subroutine so that it can
  854. * allocate stacked registers so it can safely demine any
  855. * potential NaT values from the input registers.
  856. *
  857. * On entry:
  858. * - executing on bank 0 or bank 1 register set (doesn't matter)
  859. * - r1: stack pointer
  860. * - r2: current task pointer
  861. * - r3: preserved
  862. * - r11: original contents (saved ar.pfs to be saved)
  863. * - r12: original contents (sp to be saved)
  864. * - r13: original contents (tp to be saved)
  865. * - r15: original contents (syscall # to be saved)
  866. * - r18: saved bsp (after switching to kernel stack)
  867. * - r19: saved b6
  868. * - r20: saved r1 (gp)
  869. * - r21: saved ar.fpsr
  870. * - r22: kernel's register backing store base (krbs_base)
  871. * - r23: saved ar.bspstore
  872. * - r24: saved ar.rnat
  873. * - r25: saved ar.unat
  874. * - r26: saved ar.pfs
  875. * - r27: saved ar.rsc
  876. * - r28: saved cr.iip
  877. * - r29: saved cr.ipsr
  878. * - r31: saved pr
  879. * - b0: original contents (to be saved)
  880. * On exit:
  881. * - p10: TRUE if syscall is invoked with more than 8 out
  882. * registers or r15's Nat is true
  883. * - r1: kernel's gp
  884. * - r3: preserved (same as on entry)
  885. * - r8: -EINVAL if p10 is true
  886. * - r12: points to kernel stack
  887. * - r13: points to current task
  888. * - r14: preserved (same as on entry)
  889. * - p13: preserved
  890. * - p15: TRUE if interrupts need to be re-enabled
  891. * - ar.fpsr: set to kernel settings
  892. * - b6: preserved (same as on entry)
  893. */
  894. GLOBAL_ENTRY(ia64_syscall_setup)
  895. #if PT(B6) != 0
  896. # error This code assumes that b6 is the first field in pt_regs.
  897. #endif
  898. st8 [r1]=r19 // save b6
  899. add r16=PT(CR_IPSR),r1 // initialize first base pointer
  900. add r17=PT(R11),r1 // initialize second base pointer
  901. ;;
  902. alloc r19=ar.pfs,8,0,0,0 // ensure in0-in7 are writable
  903. st8 [r16]=r29,PT(AR_PFS)-PT(CR_IPSR) // save cr.ipsr
  904. tnat.nz p8,p0=in0
  905. st8.spill [r17]=r11,PT(CR_IIP)-PT(R11) // save r11
  906. tnat.nz p9,p0=in1
  907. (pKStk) mov r18=r0 // make sure r18 isn't NaT
  908. ;;
  909. st8 [r16]=r26,PT(CR_IFS)-PT(AR_PFS) // save ar.pfs
  910. st8 [r17]=r28,PT(AR_UNAT)-PT(CR_IIP) // save cr.iip
  911. mov r28=b0 // save b0 (2 cyc)
  912. ;;
  913. st8 [r17]=r25,PT(AR_RSC)-PT(AR_UNAT) // save ar.unat
  914. dep r19=0,r19,38,26 // clear all bits but 0..37 [I0]
  915. (p8) mov in0=-1
  916. ;;
  917. st8 [r16]=r19,PT(AR_RNAT)-PT(CR_IFS) // store ar.pfs.pfm in cr.ifs
  918. extr.u r11=r19,7,7 // I0 // get sol of ar.pfs
  919. and r8=0x7f,r19 // A // get sof of ar.pfs
  920. st8 [r17]=r27,PT(AR_BSPSTORE)-PT(AR_RSC)// save ar.rsc
  921. tbit.nz p15,p0=r29,IA64_PSR_I_BIT // I0
  922. (p9) mov in1=-1
  923. ;;
  924. (pUStk) sub r18=r18,r22 // r18=RSE.ndirty*8
  925. tnat.nz p10,p0=in2
  926. add r11=8,r11
  927. ;;
  928. (pKStk) adds r16=PT(PR)-PT(AR_RNAT),r16 // skip over ar_rnat field
  929. (pKStk) adds r17=PT(B0)-PT(AR_BSPSTORE),r17 // skip over ar_bspstore field
  930. tnat.nz p11,p0=in3
  931. ;;
  932. (p10) mov in2=-1
  933. tnat.nz p12,p0=in4 // [I0]
  934. (p11) mov in3=-1
  935. ;;
  936. (pUStk) st8 [r16]=r24,PT(PR)-PT(AR_RNAT) // save ar.rnat
  937. (pUStk) st8 [r17]=r23,PT(B0)-PT(AR_BSPSTORE) // save ar.bspstore
  938. shl r18=r18,16 // compute ar.rsc to be used for "loadrs"
  939. ;;
  940. st8 [r16]=r31,PT(LOADRS)-PT(PR) // save predicates
  941. st8 [r17]=r28,PT(R1)-PT(B0) // save b0
  942. tnat.nz p13,p0=in5 // [I0]
  943. ;;
  944. st8 [r16]=r18,PT(R12)-PT(LOADRS) // save ar.rsc value for "loadrs"
  945. st8.spill [r17]=r20,PT(R13)-PT(R1) // save original r1
  946. (p12) mov in4=-1
  947. ;;
  948. .mem.offset 0,0; st8.spill [r16]=r12,PT(AR_FPSR)-PT(R12) // save r12
  949. .mem.offset 8,0; st8.spill [r17]=r13,PT(R15)-PT(R13) // save r13
  950. (p13) mov in5=-1
  951. ;;
  952. st8 [r16]=r21,PT(R8)-PT(AR_FPSR) // save ar.fpsr
  953. tnat.nz p13,p0=in6
  954. cmp.lt p10,p9=r11,r8 // frame size can't be more than local+8
  955. ;;
  956. mov r8=1
  957. (p9) tnat.nz p10,p0=r15
  958. adds r12=-16,r1 // switch to kernel memory stack (with 16 bytes of scratch)
  959. st8.spill [r17]=r15 // save r15
  960. tnat.nz p8,p0=in7
  961. nop.i 0
  962. mov r13=r2 // establish `current'
  963. movl r1=__gp // establish kernel global pointer
  964. ;;
  965. st8 [r16]=r8 // ensure pt_regs.r8 != 0 (see handle_syscall_error)
  966. (p13) mov in6=-1
  967. (p8) mov in7=-1
  968. cmp.eq pSys,pNonSys=r0,r0 // set pSys=1, pNonSys=0
  969. movl r17=FPSR_DEFAULT
  970. ;;
  971. mov.m ar.fpsr=r17 // set ar.fpsr to kernel default value
  972. (p10) mov r8=-EINVAL
  973. br.ret.sptk.many b7
  974. END(ia64_syscall_setup)
  975. .org ia64_ivt+0x3c00
  976. /////////////////////////////////////////////////////////////////////////////////////////
  977. // 0x3c00 Entry 15 (size 64 bundles) Reserved
  978. DBG_FAULT(15)
  979. FAULT(15)
  980. /*
  981. * Squatting in this space ...
  982. *
  983. * This special case dispatcher for illegal operation faults allows preserved
  984. * registers to be modified through a callback function (asm only) that is handed
  985. * back from the fault handler in r8. Up to three arguments can be passed to the
  986. * callback function by returning an aggregate with the callback as its first
  987. * element, followed by the arguments.
  988. */
  989. ENTRY(dispatch_illegal_op_fault)
  990. .prologue
  991. .body
  992. SAVE_MIN_WITH_COVER
  993. ssm psr.ic | PSR_DEFAULT_BITS
  994. ;;
  995. srlz.i // guarantee that interruption collection is on
  996. ;;
  997. (p15) ssm psr.i // restore psr.i
  998. adds r3=8,r2 // set up second base pointer for SAVE_REST
  999. ;;
  1000. alloc r14=ar.pfs,0,0,1,0 // must be first in insn group
  1001. mov out0=ar.ec
  1002. ;;
  1003. SAVE_REST
  1004. PT_REGS_UNWIND_INFO(0)
  1005. ;;
  1006. br.call.sptk.many rp=ia64_illegal_op_fault
  1007. .ret0: ;;
  1008. alloc r14=ar.pfs,0,0,3,0 // must be first in insn group
  1009. mov out0=r9
  1010. mov out1=r10
  1011. mov out2=r11
  1012. movl r15=ia64_leave_kernel
  1013. ;;
  1014. mov rp=r15
  1015. mov b6=r8
  1016. ;;
  1017. cmp.ne p6,p0=0,r8
  1018. (p6) br.call.dpnt.many b6=b6 // call returns to ia64_leave_kernel
  1019. br.sptk.many ia64_leave_kernel
  1020. END(dispatch_illegal_op_fault)
  1021. .org ia64_ivt+0x4000
  1022. /////////////////////////////////////////////////////////////////////////////////////////
  1023. // 0x4000 Entry 16 (size 64 bundles) Reserved
  1024. DBG_FAULT(16)
  1025. FAULT(16)
  1026. .org ia64_ivt+0x4400
  1027. /////////////////////////////////////////////////////////////////////////////////////////
  1028. // 0x4400 Entry 17 (size 64 bundles) Reserved
  1029. DBG_FAULT(17)
  1030. FAULT(17)
  1031. ENTRY(non_syscall)
  1032. mov ar.rsc=r27 // restore ar.rsc before SAVE_MIN_WITH_COVER
  1033. ;;
  1034. SAVE_MIN_WITH_COVER
  1035. // There is no particular reason for this code to be here, other than that
  1036. // there happens to be space here that would go unused otherwise. If this
  1037. // fault ever gets "unreserved", simply moved the following code to a more
  1038. // suitable spot...
  1039. alloc r14=ar.pfs,0,0,2,0
  1040. mov out0=cr.iim
  1041. add out1=16,sp
  1042. adds r3=8,r2 // set up second base pointer for SAVE_REST
  1043. ssm psr.ic | PSR_DEFAULT_BITS
  1044. ;;
  1045. srlz.i // guarantee that interruption collection is on
  1046. ;;
  1047. (p15) ssm psr.i // restore psr.i
  1048. movl r15=ia64_leave_kernel
  1049. ;;
  1050. SAVE_REST
  1051. mov rp=r15
  1052. ;;
  1053. br.call.sptk.many b6=ia64_bad_break // avoid WAW on CFM and ignore return addr
  1054. END(non_syscall)
  1055. .org ia64_ivt+0x4800
  1056. /////////////////////////////////////////////////////////////////////////////////////////
  1057. // 0x4800 Entry 18 (size 64 bundles) Reserved
  1058. DBG_FAULT(18)
  1059. FAULT(18)
  1060. /*
  1061. * There is no particular reason for this code to be here, other than that
  1062. * there happens to be space here that would go unused otherwise. If this
  1063. * fault ever gets "unreserved", simply moved the following code to a more
  1064. * suitable spot...
  1065. */
  1066. ENTRY(dispatch_unaligned_handler)
  1067. SAVE_MIN_WITH_COVER
  1068. ;;
  1069. alloc r14=ar.pfs,0,0,2,0 // now it's safe (must be first in insn group!)
  1070. mov out0=cr.ifa
  1071. adds out1=16,sp
  1072. ssm psr.ic | PSR_DEFAULT_BITS
  1073. ;;
  1074. srlz.i // guarantee that interruption collection is on
  1075. ;;
  1076. (p15) ssm psr.i // restore psr.i
  1077. adds r3=8,r2 // set up second base pointer
  1078. ;;
  1079. SAVE_REST
  1080. movl r14=ia64_leave_kernel
  1081. ;;
  1082. mov rp=r14
  1083. br.sptk.many ia64_prepare_handle_unaligned
  1084. END(dispatch_unaligned_handler)
  1085. .org ia64_ivt+0x4c00
  1086. /////////////////////////////////////////////////////////////////////////////////////////
  1087. // 0x4c00 Entry 19 (size 64 bundles) Reserved
  1088. DBG_FAULT(19)
  1089. FAULT(19)
  1090. /*
  1091. * There is no particular reason for this code to be here, other than that
  1092. * there happens to be space here that would go unused otherwise. If this
  1093. * fault ever gets "unreserved", simply moved the following code to a more
  1094. * suitable spot...
  1095. */
  1096. ENTRY(dispatch_to_fault_handler)
  1097. /*
  1098. * Input:
  1099. * psr.ic: off
  1100. * r19: fault vector number (e.g., 24 for General Exception)
  1101. * r31: contains saved predicates (pr)
  1102. */
  1103. SAVE_MIN_WITH_COVER_R19
  1104. alloc r14=ar.pfs,0,0,5,0
  1105. mov out0=r15
  1106. mov out1=cr.isr
  1107. mov out2=cr.ifa
  1108. mov out3=cr.iim
  1109. mov out4=cr.itir
  1110. ;;
  1111. ssm psr.ic | PSR_DEFAULT_BITS
  1112. ;;
  1113. srlz.i // guarantee that interruption collection is on
  1114. ;;
  1115. (p15) ssm psr.i // restore psr.i
  1116. adds r3=8,r2 // set up second base pointer for SAVE_REST
  1117. ;;
  1118. SAVE_REST
  1119. movl r14=ia64_leave_kernel
  1120. ;;
  1121. mov rp=r14
  1122. br.call.sptk.many b6=ia64_fault
  1123. END(dispatch_to_fault_handler)
  1124. //
  1125. // --- End of long entries, Beginning of short entries
  1126. //
  1127. .org ia64_ivt+0x5000
  1128. /////////////////////////////////////////////////////////////////////////////////////////
  1129. // 0x5000 Entry 20 (size 16 bundles) Page Not Present (10,22,49)
  1130. ENTRY(page_not_present)
  1131. DBG_FAULT(20)
  1132. mov r16=cr.ifa
  1133. rsm psr.dt
  1134. /*
  1135. * The Linux page fault handler doesn't expect non-present pages to be in
  1136. * the TLB. Flush the existing entry now, so we meet that expectation.
  1137. */
  1138. mov r17=PAGE_SHIFT<<2
  1139. ;;
  1140. ptc.l r16,r17
  1141. ;;
  1142. mov r31=pr
  1143. srlz.d
  1144. br.sptk.many page_fault
  1145. END(page_not_present)
  1146. .org ia64_ivt+0x5100
  1147. /////////////////////////////////////////////////////////////////////////////////////////
  1148. // 0x5100 Entry 21 (size 16 bundles) Key Permission (13,25,52)
  1149. ENTRY(key_permission)
  1150. DBG_FAULT(21)
  1151. mov r16=cr.ifa
  1152. rsm psr.dt
  1153. mov r31=pr
  1154. ;;
  1155. srlz.d
  1156. br.sptk.many page_fault
  1157. END(key_permission)
  1158. .org ia64_ivt+0x5200
  1159. /////////////////////////////////////////////////////////////////////////////////////////
  1160. // 0x5200 Entry 22 (size 16 bundles) Instruction Access Rights (26)
  1161. ENTRY(iaccess_rights)
  1162. DBG_FAULT(22)
  1163. mov r16=cr.ifa
  1164. rsm psr.dt
  1165. mov r31=pr
  1166. ;;
  1167. srlz.d
  1168. br.sptk.many page_fault
  1169. END(iaccess_rights)
  1170. .org ia64_ivt+0x5300
  1171. /////////////////////////////////////////////////////////////////////////////////////////
  1172. // 0x5300 Entry 23 (size 16 bundles) Data Access Rights (14,53)
  1173. ENTRY(daccess_rights)
  1174. DBG_FAULT(23)
  1175. mov r16=cr.ifa
  1176. rsm psr.dt
  1177. mov r31=pr
  1178. ;;
  1179. srlz.d
  1180. br.sptk.many page_fault
  1181. END(daccess_rights)
  1182. .org ia64_ivt+0x5400
  1183. /////////////////////////////////////////////////////////////////////////////////////////
  1184. // 0x5400 Entry 24 (size 16 bundles) General Exception (5,32,34,36,38,39)
  1185. ENTRY(general_exception)
  1186. DBG_FAULT(24)
  1187. mov r16=cr.isr
  1188. mov r31=pr
  1189. ;;
  1190. cmp4.eq p6,p0=0,r16
  1191. (p6) br.sptk.many dispatch_illegal_op_fault
  1192. ;;
  1193. mov r19=24 // fault number
  1194. br.sptk.many dispatch_to_fault_handler
  1195. END(general_exception)
  1196. .org ia64_ivt+0x5500
  1197. /////////////////////////////////////////////////////////////////////////////////////////
  1198. // 0x5500 Entry 25 (size 16 bundles) Disabled FP-Register (35)
  1199. ENTRY(disabled_fp_reg)
  1200. DBG_FAULT(25)
  1201. rsm psr.dfh // ensure we can access fph
  1202. ;;
  1203. srlz.d
  1204. mov r31=pr
  1205. mov r19=25
  1206. br.sptk.many dispatch_to_fault_handler
  1207. END(disabled_fp_reg)
  1208. .org ia64_ivt+0x5600
  1209. /////////////////////////////////////////////////////////////////////////////////////////
  1210. // 0x5600 Entry 26 (size 16 bundles) Nat Consumption (11,23,37,50)
  1211. ENTRY(nat_consumption)
  1212. DBG_FAULT(26)
  1213. mov r16=cr.ipsr
  1214. mov r17=cr.isr
  1215. mov r31=pr // save PR
  1216. ;;
  1217. and r18=0xf,r17 // r18 = cr.ipsr.code{3:0}
  1218. tbit.z p6,p0=r17,IA64_ISR_NA_BIT
  1219. ;;
  1220. cmp.ne.or p6,p0=IA64_ISR_CODE_LFETCH,r18
  1221. dep r16=-1,r16,IA64_PSR_ED_BIT,1
  1222. (p6) br.cond.spnt 1f // branch if (cr.ispr.na == 0 || cr.ipsr.code{3:0} != LFETCH)
  1223. ;;
  1224. mov cr.ipsr=r16 // set cr.ipsr.na
  1225. mov pr=r31,-1
  1226. ;;
  1227. rfi
  1228. 1: mov pr=r31,-1
  1229. ;;
  1230. FAULT(26)
  1231. END(nat_consumption)
  1232. .org ia64_ivt+0x5700
  1233. /////////////////////////////////////////////////////////////////////////////////////////
  1234. // 0x5700 Entry 27 (size 16 bundles) Speculation (40)
  1235. ENTRY(speculation_vector)
  1236. DBG_FAULT(27)
  1237. /*
  1238. * A [f]chk.[as] instruction needs to take the branch to the recovery code but
  1239. * this part of the architecture is not implemented in hardware on some CPUs, such
  1240. * as Itanium. Thus, in general we need to emulate the behavior. IIM contains
  1241. * the relative target (not yet sign extended). So after sign extending it we
  1242. * simply add it to IIP. We also need to reset the EI field of the IPSR to zero,
  1243. * i.e., the slot to restart into.
  1244. *
  1245. * cr.imm contains zero_ext(imm21)
  1246. */
  1247. mov r18=cr.iim
  1248. ;;
  1249. mov r17=cr.iip
  1250. shl r18=r18,43 // put sign bit in position (43=64-21)
  1251. ;;
  1252. mov r16=cr.ipsr
  1253. shr r18=r18,39 // sign extend (39=43-4)
  1254. ;;
  1255. add r17=r17,r18 // now add the offset
  1256. ;;
  1257. mov cr.iip=r17
  1258. dep r16=0,r16,41,2 // clear EI
  1259. ;;
  1260. mov cr.ipsr=r16
  1261. ;;
  1262. rfi // and go back
  1263. END(speculation_vector)
  1264. .org ia64_ivt+0x5800
  1265. /////////////////////////////////////////////////////////////////////////////////////////
  1266. // 0x5800 Entry 28 (size 16 bundles) Reserved
  1267. DBG_FAULT(28)
  1268. FAULT(28)
  1269. .org ia64_ivt+0x5900
  1270. /////////////////////////////////////////////////////////////////////////////////////////
  1271. // 0x5900 Entry 29 (size 16 bundles) Debug (16,28,56)
  1272. ENTRY(debug_vector)
  1273. DBG_FAULT(29)
  1274. FAULT(29)
  1275. END(debug_vector)
  1276. .org ia64_ivt+0x5a00
  1277. /////////////////////////////////////////////////////////////////////////////////////////
  1278. // 0x5a00 Entry 30 (size 16 bundles) Unaligned Reference (57)
  1279. ENTRY(unaligned_access)
  1280. DBG_FAULT(30)
  1281. mov r31=pr // prepare to save predicates
  1282. ;;
  1283. br.sptk.many dispatch_unaligned_handler
  1284. END(unaligned_access)
  1285. .org ia64_ivt+0x5b00
  1286. /////////////////////////////////////////////////////////////////////////////////////////
  1287. // 0x5b00 Entry 31 (size 16 bundles) Unsupported Data Reference (57)
  1288. ENTRY(unsupported_data_reference)
  1289. DBG_FAULT(31)
  1290. FAULT(31)
  1291. END(unsupported_data_reference)
  1292. .org ia64_ivt+0x5c00
  1293. /////////////////////////////////////////////////////////////////////////////////////////
  1294. // 0x5c00 Entry 32 (size 16 bundles) Floating-Point Fault (64)
  1295. ENTRY(floating_point_fault)
  1296. DBG_FAULT(32)
  1297. FAULT(32)
  1298. END(floating_point_fault)
  1299. .org ia64_ivt+0x5d00
  1300. /////////////////////////////////////////////////////////////////////////////////////////
  1301. // 0x5d00 Entry 33 (size 16 bundles) Floating Point Trap (66)
  1302. ENTRY(floating_point_trap)
  1303. DBG_FAULT(33)
  1304. FAULT(33)
  1305. END(floating_point_trap)
  1306. .org ia64_ivt+0x5e00
  1307. /////////////////////////////////////////////////////////////////////////////////////////
  1308. // 0x5e00 Entry 34 (size 16 bundles) Lower Privilege Transfer Trap (66)
  1309. ENTRY(lower_privilege_trap)
  1310. DBG_FAULT(34)
  1311. FAULT(34)
  1312. END(lower_privilege_trap)
  1313. .org ia64_ivt+0x5f00
  1314. /////////////////////////////////////////////////////////////////////////////////////////
  1315. // 0x5f00 Entry 35 (size 16 bundles) Taken Branch Trap (68)
  1316. ENTRY(taken_branch_trap)
  1317. DBG_FAULT(35)
  1318. FAULT(35)
  1319. END(taken_branch_trap)
  1320. .org ia64_ivt+0x6000
  1321. /////////////////////////////////////////////////////////////////////////////////////////
  1322. // 0x6000 Entry 36 (size 16 bundles) Single Step Trap (69)
  1323. ENTRY(single_step_trap)
  1324. DBG_FAULT(36)
  1325. FAULT(36)
  1326. END(single_step_trap)
  1327. .org ia64_ivt+0x6100
  1328. /////////////////////////////////////////////////////////////////////////////////////////
  1329. // 0x6100 Entry 37 (size 16 bundles) Reserved
  1330. DBG_FAULT(37)
  1331. FAULT(37)
  1332. .org ia64_ivt+0x6200
  1333. /////////////////////////////////////////////////////////////////////////////////////////
  1334. // 0x6200 Entry 38 (size 16 bundles) Reserved
  1335. DBG_FAULT(38)
  1336. FAULT(38)
  1337. .org ia64_ivt+0x6300
  1338. /////////////////////////////////////////////////////////////////////////////////////////
  1339. // 0x6300 Entry 39 (size 16 bundles) Reserved
  1340. DBG_FAULT(39)
  1341. FAULT(39)
  1342. .org ia64_ivt+0x6400
  1343. /////////////////////////////////////////////////////////////////////////////////////////
  1344. // 0x6400 Entry 40 (size 16 bundles) Reserved
  1345. DBG_FAULT(40)
  1346. FAULT(40)
  1347. .org ia64_ivt+0x6500
  1348. /////////////////////////////////////////////////////////////////////////////////////////
  1349. // 0x6500 Entry 41 (size 16 bundles) Reserved
  1350. DBG_FAULT(41)
  1351. FAULT(41)
  1352. .org ia64_ivt+0x6600
  1353. /////////////////////////////////////////////////////////////////////////////////////////
  1354. // 0x6600 Entry 42 (size 16 bundles) Reserved
  1355. DBG_FAULT(42)
  1356. FAULT(42)
  1357. .org ia64_ivt+0x6700
  1358. /////////////////////////////////////////////////////////////////////////////////////////
  1359. // 0x6700 Entry 43 (size 16 bundles) Reserved
  1360. DBG_FAULT(43)
  1361. FAULT(43)
  1362. .org ia64_ivt+0x6800
  1363. /////////////////////////////////////////////////////////////////////////////////////////
  1364. // 0x6800 Entry 44 (size 16 bundles) Reserved
  1365. DBG_FAULT(44)
  1366. FAULT(44)
  1367. .org ia64_ivt+0x6900
  1368. /////////////////////////////////////////////////////////////////////////////////////////
  1369. // 0x6900 Entry 45 (size 16 bundles) IA-32 Exeception (17,18,29,41,42,43,44,58,60,61,62,72,73,75,76,77)
  1370. ENTRY(ia32_exception)
  1371. DBG_FAULT(45)
  1372. FAULT(45)
  1373. END(ia32_exception)
  1374. .org ia64_ivt+0x6a00
  1375. /////////////////////////////////////////////////////////////////////////////////////////
  1376. // 0x6a00 Entry 46 (size 16 bundles) IA-32 Intercept (30,31,59,70,71)
  1377. ENTRY(ia32_intercept)
  1378. DBG_FAULT(46)
  1379. #ifdef CONFIG_IA32_SUPPORT
  1380. mov r31=pr
  1381. mov r16=cr.isr
  1382. ;;
  1383. extr.u r17=r16,16,8 // get ISR.code
  1384. mov r18=ar.eflag
  1385. mov r19=cr.iim // old eflag value
  1386. ;;
  1387. cmp.ne p6,p0=2,r17
  1388. (p6) br.cond.spnt 1f // not a system flag fault
  1389. xor r16=r18,r19
  1390. ;;
  1391. extr.u r17=r16,18,1 // get the eflags.ac bit
  1392. ;;
  1393. cmp.eq p6,p0=0,r17
  1394. (p6) br.cond.spnt 1f // eflags.ac bit didn't change
  1395. ;;
  1396. mov pr=r31,-1 // restore predicate registers
  1397. rfi
  1398. 1:
  1399. #endif // CONFIG_IA32_SUPPORT
  1400. FAULT(46)
  1401. END(ia32_intercept)
  1402. .org ia64_ivt+0x6b00
  1403. /////////////////////////////////////////////////////////////////////////////////////////
  1404. // 0x6b00 Entry 47 (size 16 bundles) IA-32 Interrupt (74)
  1405. ENTRY(ia32_interrupt)
  1406. DBG_FAULT(47)
  1407. #ifdef CONFIG_IA32_SUPPORT
  1408. mov r31=pr
  1409. br.sptk.many dispatch_to_ia32_handler
  1410. #else
  1411. FAULT(47)
  1412. #endif
  1413. END(ia32_interrupt)
  1414. .org ia64_ivt+0x6c00
  1415. /////////////////////////////////////////////////////////////////////////////////////////
  1416. // 0x6c00 Entry 48 (size 16 bundles) Reserved
  1417. DBG_FAULT(48)
  1418. FAULT(48)
  1419. .org ia64_ivt+0x6d00
  1420. /////////////////////////////////////////////////////////////////////////////////////////
  1421. // 0x6d00 Entry 49 (size 16 bundles) Reserved
  1422. DBG_FAULT(49)
  1423. FAULT(49)
  1424. .org ia64_ivt+0x6e00
  1425. /////////////////////////////////////////////////////////////////////////////////////////
  1426. // 0x6e00 Entry 50 (size 16 bundles) Reserved
  1427. DBG_FAULT(50)
  1428. FAULT(50)
  1429. .org ia64_ivt+0x6f00
  1430. /////////////////////////////////////////////////////////////////////////////////////////
  1431. // 0x6f00 Entry 51 (size 16 bundles) Reserved
  1432. DBG_FAULT(51)
  1433. FAULT(51)
  1434. .org ia64_ivt+0x7000
  1435. /////////////////////////////////////////////////////////////////////////////////////////
  1436. // 0x7000 Entry 52 (size 16 bundles) Reserved
  1437. DBG_FAULT(52)
  1438. FAULT(52)
  1439. .org ia64_ivt+0x7100
  1440. /////////////////////////////////////////////////////////////////////////////////////////
  1441. // 0x7100 Entry 53 (size 16 bundles) Reserved
  1442. DBG_FAULT(53)
  1443. FAULT(53)
  1444. .org ia64_ivt+0x7200
  1445. /////////////////////////////////////////////////////////////////////////////////////////
  1446. // 0x7200 Entry 54 (size 16 bundles) Reserved
  1447. DBG_FAULT(54)
  1448. FAULT(54)
  1449. .org ia64_ivt+0x7300
  1450. /////////////////////////////////////////////////////////////////////////////////////////
  1451. // 0x7300 Entry 55 (size 16 bundles) Reserved
  1452. DBG_FAULT(55)
  1453. FAULT(55)
  1454. .org ia64_ivt+0x7400
  1455. /////////////////////////////////////////////////////////////////////////////////////////
  1456. // 0x7400 Entry 56 (size 16 bundles) Reserved
  1457. DBG_FAULT(56)
  1458. FAULT(56)
  1459. .org ia64_ivt+0x7500
  1460. /////////////////////////////////////////////////////////////////////////////////////////
  1461. // 0x7500 Entry 57 (size 16 bundles) Reserved
  1462. DBG_FAULT(57)
  1463. FAULT(57)
  1464. .org ia64_ivt+0x7600
  1465. /////////////////////////////////////////////////////////////////////////////////////////
  1466. // 0x7600 Entry 58 (size 16 bundles) Reserved
  1467. DBG_FAULT(58)
  1468. FAULT(58)
  1469. .org ia64_ivt+0x7700
  1470. /////////////////////////////////////////////////////////////////////////////////////////
  1471. // 0x7700 Entry 59 (size 16 bundles) Reserved
  1472. DBG_FAULT(59)
  1473. FAULT(59)
  1474. .org ia64_ivt+0x7800
  1475. /////////////////////////////////////////////////////////////////////////////////////////
  1476. // 0x7800 Entry 60 (size 16 bundles) Reserved
  1477. DBG_FAULT(60)
  1478. FAULT(60)
  1479. .org ia64_ivt+0x7900
  1480. /////////////////////////////////////////////////////////////////////////////////////////
  1481. // 0x7900 Entry 61 (size 16 bundles) Reserved
  1482. DBG_FAULT(61)
  1483. FAULT(61)
  1484. .org ia64_ivt+0x7a00
  1485. /////////////////////////////////////////////////////////////////////////////////////////
  1486. // 0x7a00 Entry 62 (size 16 bundles) Reserved
  1487. DBG_FAULT(62)
  1488. FAULT(62)
  1489. .org ia64_ivt+0x7b00
  1490. /////////////////////////////////////////////////////////////////////////////////////////
  1491. // 0x7b00 Entry 63 (size 16 bundles) Reserved
  1492. DBG_FAULT(63)
  1493. FAULT(63)
  1494. .org ia64_ivt+0x7c00
  1495. /////////////////////////////////////////////////////////////////////////////////////////
  1496. // 0x7c00 Entry 64 (size 16 bundles) Reserved
  1497. DBG_FAULT(64)
  1498. FAULT(64)
  1499. .org ia64_ivt+0x7d00
  1500. /////////////////////////////////////////////////////////////////////////////////////////
  1501. // 0x7d00 Entry 65 (size 16 bundles) Reserved
  1502. DBG_FAULT(65)
  1503. FAULT(65)
  1504. .org ia64_ivt+0x7e00
  1505. /////////////////////////////////////////////////////////////////////////////////////////
  1506. // 0x7e00 Entry 66 (size 16 bundles) Reserved
  1507. DBG_FAULT(66)
  1508. FAULT(66)
  1509. .org ia64_ivt+0x7f00
  1510. /////////////////////////////////////////////////////////////////////////////////////////
  1511. // 0x7f00 Entry 67 (size 16 bundles) Reserved
  1512. DBG_FAULT(67)
  1513. FAULT(67)
  1514. #ifdef CONFIG_IA32_SUPPORT
  1515. /*
  1516. * There is no particular reason for this code to be here, other than that
  1517. * there happens to be space here that would go unused otherwise. If this
  1518. * fault ever gets "unreserved", simply moved the following code to a more
  1519. * suitable spot...
  1520. */
  1521. // IA32 interrupt entry point
  1522. ENTRY(dispatch_to_ia32_handler)
  1523. SAVE_MIN
  1524. ;;
  1525. mov r14=cr.isr
  1526. ssm psr.ic | PSR_DEFAULT_BITS
  1527. ;;
  1528. srlz.i // guarantee that interruption collection is on
  1529. ;;
  1530. (p15) ssm psr.i
  1531. adds r3=8,r2 // Base pointer for SAVE_REST
  1532. ;;
  1533. SAVE_REST
  1534. ;;
  1535. mov r15=0x80
  1536. shr r14=r14,16 // Get interrupt number
  1537. ;;
  1538. cmp.ne p6,p0=r14,r15
  1539. (p6) br.call.dpnt.many b6=non_ia32_syscall
  1540. adds r14=IA64_PT_REGS_R8_OFFSET + 16,sp // 16 byte hole per SW conventions
  1541. adds r15=IA64_PT_REGS_R1_OFFSET + 16,sp
  1542. ;;
  1543. cmp.eq pSys,pNonSys=r0,r0 // set pSys=1, pNonSys=0
  1544. ld8 r8=[r14] // get r8
  1545. ;;
  1546. st8 [r15]=r8 // save original EAX in r1 (IA32 procs don't use the GP)
  1547. ;;
  1548. alloc r15=ar.pfs,0,0,6,0 // must first in an insn group
  1549. ;;
  1550. ld4 r8=[r14],8 // r8 == eax (syscall number)
  1551. mov r15=IA32_NR_syscalls
  1552. ;;
  1553. cmp.ltu.unc p6,p7=r8,r15
  1554. ld4 out1=[r14],8 // r9 == ecx
  1555. ;;
  1556. ld4 out2=[r14],8 // r10 == edx
  1557. ;;
  1558. ld4 out0=[r14] // r11 == ebx
  1559. adds r14=(IA64_PT_REGS_R13_OFFSET) + 16,sp
  1560. ;;
  1561. ld4 out5=[r14],PT(R14)-PT(R13) // r13 == ebp
  1562. ;;
  1563. ld4 out3=[r14],PT(R15)-PT(R14) // r14 == esi
  1564. adds r2=TI_FLAGS+IA64_TASK_SIZE,r13
  1565. ;;
  1566. ld4 out4=[r14] // r15 == edi
  1567. movl r16=ia32_syscall_table
  1568. ;;
  1569. (p6) shladd r16=r8,3,r16 // force ni_syscall if not valid syscall number
  1570. ld4 r2=[r2] // r2 = current_thread_info()->flags
  1571. ;;
  1572. ld8 r16=[r16]
  1573. and r2=_TIF_SYSCALL_TRACEAUDIT,r2 // mask trace or audit
  1574. ;;
  1575. mov b6=r16
  1576. movl r15=ia32_ret_from_syscall
  1577. cmp.eq p8,p0=r2,r0
  1578. ;;
  1579. mov rp=r15
  1580. (p8) br.call.sptk.many b6=b6
  1581. br.cond.sptk ia32_trace_syscall
  1582. non_ia32_syscall:
  1583. alloc r15=ar.pfs,0,0,2,0
  1584. mov out0=r14 // interrupt #
  1585. add out1=16,sp // pointer to pt_regs
  1586. ;; // avoid WAW on CFM
  1587. br.call.sptk.many rp=ia32_bad_interrupt
  1588. .ret1: movl r15=ia64_leave_kernel
  1589. ;;
  1590. mov rp=r15
  1591. br.ret.sptk.many rp
  1592. END(dispatch_to_ia32_handler)
  1593. #endif /* CONFIG_IA32_SUPPORT */