dpmc.S 6.6 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418
  1. /*
  2. * File: arch/blackfin/mach-common/dpmc.S
  3. * Based on:
  4. * Author: LG Soft India
  5. *
  6. * Created: ?
  7. * Description: Watchdog Timer APIs
  8. *
  9. * Modified:
  10. * Copyright 2004-2006 Analog Devices Inc.
  11. *
  12. * Bugs: Enter bugs at http://blackfin.uclinux.org/
  13. *
  14. * This program is free software; you can redistribute it and/or modify
  15. * it under the terms of the GNU General Public License as published by
  16. * the Free Software Foundation; either version 2 of the License, or
  17. * (at your option) any later version.
  18. *
  19. * This program is distributed in the hope that it will be useful,
  20. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  21. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  22. * GNU General Public License for more details.
  23. *
  24. * You should have received a copy of the GNU General Public License
  25. * along with this program; if not, see the file COPYING, or write
  26. * to the Free Software Foundation, Inc.,
  27. * 51 Franklin St, Fifth Floor, Boston, MA 02110-1301 USA
  28. */
  29. #include <linux/linkage.h>
  30. #include <asm/blackfin.h>
  31. #include <asm/mach/irq.h>
  32. .text
  33. ENTRY(_unmask_wdog_wakeup_evt)
  34. [--SP] = ( R7:0, P5:0 );
  35. #if defined(CONFIG_BF561)
  36. P0.H = hi(SICA_IWR1);
  37. P0.L = lo(SICA_IWR1);
  38. #else
  39. P0.h = HI(SIC_IWR);
  40. P0.l = LO(SIC_IWR);
  41. #endif
  42. R7 = [P0];
  43. #if defined(CONFIG_BF561)
  44. BITSET(R7, 27);
  45. #else
  46. BITSET(R7,(IRQ_WATCH - IVG7));
  47. #endif
  48. [P0] = R7;
  49. SSYNC;
  50. ( R7:0, P5:0 ) = [SP++];
  51. RTS;
  52. .LWRITE_TO_STAT:
  53. /* When watch dog timer is enabled, a write to STAT will load the
  54. * contents of CNT to STAT
  55. */
  56. R7 = 0x0000(z);
  57. #if defined(CONFIG_BF561)
  58. P0.h = HI(WDOGA_STAT);
  59. P0.l = LO(WDOGA_STAT);
  60. #else
  61. P0.h = HI(WDOG_STAT);
  62. P0.l = LO(WDOG_STAT);
  63. #endif
  64. [P0] = R7;
  65. SSYNC;
  66. JUMP .LSKIP_WRITE_TO_STAT;
  67. ENTRY(_program_wdog_timer)
  68. [--SP] = ( R7:0, P5:0 );
  69. #if defined(CONFIG_BF561)
  70. P0.h = HI(WDOGA_CNT);
  71. P0.l = LO(WDOGA_CNT);
  72. #else
  73. P0.h = HI(WDOG_CNT);
  74. P0.l = LO(WDOG_CNT);
  75. #endif
  76. [P0] = R0;
  77. SSYNC;
  78. #if defined(CONFIG_BF561)
  79. P0.h = HI(WDOGA_CTL);
  80. P0.l = LO(WDOGA_CTL);
  81. #else
  82. P0.h = HI(WDOG_CTL);
  83. P0.l = LO(WDOG_CTL);
  84. #endif
  85. R7 = W[P0](Z);
  86. CC = BITTST(R7,1);
  87. if !CC JUMP .LWRITE_TO_STAT;
  88. CC = BITTST(R7,2);
  89. if !CC JUMP .LWRITE_TO_STAT;
  90. .LSKIP_WRITE_TO_STAT:
  91. #if defined(CONFIG_BF561)
  92. P0.h = HI(WDOGA_CTL);
  93. P0.l = LO(WDOGA_CTL);
  94. #else
  95. P0.h = HI(WDOG_CTL);
  96. P0.l = LO(WDOG_CTL);
  97. #endif
  98. R7 = W[P0](Z);
  99. BITCLR(R7,1); /* Enable GP event */
  100. BITSET(R7,2);
  101. W[P0] = R7.L;
  102. SSYNC;
  103. NOP;
  104. R7 = W[P0](Z);
  105. BITCLR(R7,4); /* Enable the wdog counter */
  106. W[P0] = R7.L;
  107. SSYNC;
  108. ( R7:0, P5:0 ) = [SP++];
  109. RTS;
  110. ENTRY(_clear_wdog_wakeup_evt)
  111. [--SP] = ( R7:0, P5:0 );
  112. #if defined(CONFIG_BF561)
  113. P0.h = HI(WDOGA_CTL);
  114. P0.l = LO(WDOGA_CTL);
  115. #else
  116. P0.h = HI(WDOG_CTL);
  117. P0.l = LO(WDOG_CTL);
  118. #endif
  119. R7 = 0x0AD6(Z);
  120. W[P0] = R7.L;
  121. SSYNC;
  122. R7 = W[P0](Z);
  123. BITSET(R7,15);
  124. W[P0] = R7.L;
  125. SSYNC;
  126. R7 = W[P0](Z);
  127. BITSET(R7,1);
  128. BITSET(R7,2);
  129. W[P0] = R7.L;
  130. SSYNC;
  131. ( R7:0, P5:0 ) = [SP++];
  132. RTS;
  133. ENTRY(_disable_wdog_timer)
  134. [--SP] = ( R7:0, P5:0 );
  135. #if defined(CONFIG_BF561)
  136. P0.h = HI(WDOGA_CTL);
  137. P0.l = LO(WDOGA_CTL);
  138. #else
  139. P0.h = HI(WDOG_CTL);
  140. P0.l = LO(WDOG_CTL);
  141. #endif
  142. R7 = 0xAD6(Z);
  143. W[P0] = R7.L;
  144. SSYNC;
  145. ( R7:0, P5:0 ) = [SP++];
  146. RTS;
  147. #if !defined(CONFIG_BF561)
  148. .section .l1.text
  149. ENTRY(_sleep_mode)
  150. [--SP] = ( R7:0, P5:0 );
  151. [--SP] = RETS;
  152. call _set_sic_iwr;
  153. R0 = 0xFFFF (Z);
  154. call _set_rtc_istat
  155. P0.H = hi(PLL_CTL);
  156. P0.L = lo(PLL_CTL);
  157. R1 = W[P0](z);
  158. BITSET (R1, 3);
  159. W[P0] = R1.L;
  160. CLI R2;
  161. SSYNC;
  162. IDLE;
  163. STI R2;
  164. call _test_pll_locked;
  165. R0 = IWR_ENABLE(0);
  166. call _set_sic_iwr;
  167. P0.H = hi(PLL_CTL);
  168. P0.L = lo(PLL_CTL);
  169. R7 = w[p0](z);
  170. BITCLR (R7, 3);
  171. BITCLR (R7, 5);
  172. w[p0] = R7.L;
  173. IDLE;
  174. call _test_pll_locked;
  175. RETS = [SP++];
  176. ( R7:0, P5:0 ) = [SP++];
  177. RTS;
  178. ENTRY(_hibernate_mode)
  179. [--SP] = ( R7:0, P5:0 );
  180. [--SP] = RETS;
  181. call _set_sic_iwr;
  182. R0 = 0xFFFF (Z);
  183. call _set_rtc_istat
  184. P0.H = hi(VR_CTL);
  185. P0.L = lo(VR_CTL);
  186. R1 = W[P0](z);
  187. BITSET (R1, 8);
  188. BITCLR (R1, 0);
  189. BITCLR (R1, 1);
  190. W[P0] = R1.L;
  191. SSYNC;
  192. CLI R2;
  193. IDLE;
  194. /* Actually, adding anything may not be necessary...SDRAM contents
  195. * are lost
  196. */
  197. ENTRY(_deep_sleep)
  198. [--SP] = ( R7:0, P5:0 );
  199. [--SP] = RETS;
  200. CLI R4;
  201. call _set_sic_iwr;
  202. call _set_sdram_srfs;
  203. /* Clear all the interrupts,bits sticky */
  204. R0 = 0xFFFF (Z);
  205. call _set_rtc_istat
  206. P0.H = hi(PLL_CTL);
  207. P0.L = lo(PLL_CTL);
  208. R0 = W[P0](z);
  209. BITSET (R0, 5);
  210. W[P0] = R0.L;
  211. call _test_pll_locked;
  212. SSYNC;
  213. IDLE;
  214. call _unset_sdram_srfs;
  215. call _test_pll_locked;
  216. R0 = IWR_ENABLE(0);
  217. call _set_sic_iwr;
  218. P0.H = hi(PLL_CTL);
  219. P0.L = lo(PLL_CTL);
  220. R0 = w[p0](z);
  221. BITCLR (R0, 3);
  222. BITCLR (R0, 5);
  223. BITCLR (R0, 8);
  224. w[p0] = R0;
  225. IDLE;
  226. call _test_pll_locked;
  227. STI R4;
  228. RETS = [SP++];
  229. ( R7:0, P5:0 ) = [SP++];
  230. RTS;
  231. ENTRY(_sleep_deeper)
  232. [--SP] = ( R7:0, P5:0 );
  233. [--SP] = RETS;
  234. CLI R4;
  235. P3 = R0;
  236. R0 = IWR_ENABLE(0);
  237. call _set_sic_iwr;
  238. call _set_sdram_srfs;
  239. /* Clear all the interrupts,bits sticky */
  240. R0 = 0xFFFF (Z);
  241. call _set_rtc_istat
  242. P0.H = hi(PLL_DIV);
  243. P0.L = lo(PLL_DIV);
  244. R6 = W[P0](z);
  245. R0.L = 0xF;
  246. W[P0] = R0.l;
  247. P0.H = hi(PLL_CTL);
  248. P0.L = lo(PLL_CTL);
  249. R5 = W[P0](z);
  250. R0.L = (CONFIG_MIN_VCO_HZ/CONFIG_CLKIN_HZ) << 9;
  251. W[P0] = R0.l;
  252. SSYNC;
  253. IDLE;
  254. call _test_pll_locked;
  255. P0.H = hi(VR_CTL);
  256. P0.L = lo(VR_CTL);
  257. R7 = W[P0](z);
  258. R1 = 0x6;
  259. R1 <<= 16;
  260. R2 = 0x0404(Z);
  261. R1 = R1|R2;
  262. R2 = DEPOSIT(R7, R1);
  263. W[P0] = R2;
  264. SSYNC;
  265. IDLE;
  266. call _test_pll_locked;
  267. P0.H = hi(PLL_CTL);
  268. P0.L = lo(PLL_CTL);
  269. R0 = W[P0](z);
  270. BITSET (R0, 3);
  271. W[P0] = R0.L;
  272. R0 = P3;
  273. call _set_sic_iwr;
  274. SSYNC;
  275. IDLE;
  276. call _test_pll_locked;
  277. R0 = IWR_ENABLE(0);
  278. call _set_sic_iwr;
  279. P0.H = hi(VR_CTL);
  280. P0.L = lo(VR_CTL);
  281. W[P0]= R7;
  282. SSYNC;
  283. IDLE;
  284. call _test_pll_locked;
  285. P0.H = hi(PLL_DIV);
  286. P0.L = lo(PLL_DIV);
  287. W[P0]= R6;
  288. P0.H = hi(PLL_CTL);
  289. P0.L = lo(PLL_CTL);
  290. w[p0] = R5;
  291. IDLE;
  292. call _test_pll_locked;
  293. call _unset_sdram_srfs;
  294. STI R4;
  295. RETS = [SP++];
  296. ( R7:0, P5:0 ) = [SP++];
  297. RTS;
  298. ENTRY(_set_sdram_srfs)
  299. /* set the sdram to self refresh mode */
  300. P0.H = hi(EBIU_SDGCTL);
  301. P0.L = lo(EBIU_SDGCTL);
  302. R2 = [P0];
  303. R3.H = hi(SRFS);
  304. R3.L = lo(SRFS);
  305. R2 = R2|R3;
  306. [P0] = R2;
  307. ssync;
  308. RTS;
  309. ENTRY(_unset_sdram_srfs)
  310. /* set the sdram out of self refresh mode */
  311. P0.H = hi(EBIU_SDGCTL);
  312. P0.L = lo(EBIU_SDGCTL);
  313. R2 = [P0];
  314. R3.H = hi(SRFS);
  315. R3.L = lo(SRFS);
  316. R3 = ~R3;
  317. R2 = R2&R3;
  318. [P0] = R2;
  319. ssync;
  320. RTS;
  321. ENTRY(_set_sic_iwr)
  322. P0.H = hi(SIC_IWR);
  323. P0.L = lo(SIC_IWR);
  324. [P0] = R0;
  325. SSYNC;
  326. RTS;
  327. ENTRY(_set_rtc_istat)
  328. P0.H = hi(RTC_ISTAT);
  329. P0.L = lo(RTC_ISTAT);
  330. w[P0] = R0.L;
  331. SSYNC;
  332. RTS;
  333. ENTRY(_test_pll_locked)
  334. P0.H = hi(PLL_STAT);
  335. P0.L = lo(PLL_STAT);
  336. 1:
  337. R0 = W[P0] (Z);
  338. CC = BITTST(R0,5);
  339. IF !CC JUMP 1b;
  340. RTS;
  341. #endif