cacheinit.S 1.9 KB

1234567891011121314151617181920212223242526272829303132333435363738394041424344454647484950515253545556575859606162636465666768697071727374757677
  1. /*
  2. * File: arch/blackfin/mach-common/cacheinit.S
  3. * Based on:
  4. * Author: LG Soft India
  5. *
  6. * Created: ?
  7. * Description: cache initialization
  8. *
  9. * Modified:
  10. * Copyright 2004-2006 Analog Devices Inc.
  11. *
  12. * Bugs: Enter bugs at http://blackfin.uclinux.org/
  13. *
  14. * This program is free software; you can redistribute it and/or modify
  15. * it under the terms of the GNU General Public License as published by
  16. * the Free Software Foundation; either version 2 of the License, or
  17. * (at your option) any later version.
  18. *
  19. * This program is distributed in the hope that it will be useful,
  20. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  21. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  22. * GNU General Public License for more details.
  23. *
  24. * You should have received a copy of the GNU General Public License
  25. * along with this program; if not, see the file COPYING, or write
  26. * to the Free Software Foundation, Inc.,
  27. * 51 Franklin St, Fifth Floor, Boston, MA 02110-1301 USA
  28. */
  29. /* This function sets up the data and instruction cache. The
  30. * tables like icplb table, dcplb table and Page Descriptor table
  31. * are defined in cplbtab.h. You can configure those tables for
  32. * your suitable requirements
  33. */
  34. #include <linux/linkage.h>
  35. #include <asm/blackfin.h>
  36. .text
  37. #if ANOMALY_05000125
  38. #if defined(CONFIG_BFIN_ICACHE)
  39. ENTRY(_bfin_write_IMEM_CONTROL)
  40. /* Enable Instruction Cache */
  41. P0.l = LO(IMEM_CONTROL);
  42. P0.h = HI(IMEM_CONTROL);
  43. /* Anomaly 05000125 */
  44. CLI R1;
  45. SSYNC; /* SSYNC required before writing to IMEM_CONTROL. */
  46. .align 8;
  47. [P0] = R0;
  48. SSYNC;
  49. STI R1;
  50. RTS;
  51. ENDPROC(_bfin_write_IMEM_CONTROL)
  52. #endif
  53. #if defined(CONFIG_BFIN_DCACHE)
  54. ENTRY(_bfin_write_DMEM_CONTROL)
  55. P0.l = LO(DMEM_CONTROL);
  56. P0.h = HI(DMEM_CONTROL);
  57. CLI R1;
  58. SSYNC; /* SSYNC required before writing to DMEM_CONTROL. */
  59. .align 8;
  60. [P0] = R0;
  61. SSYNC;
  62. STI R1;
  63. RTS;
  64. ENDPROC(_bfin_write_DMEM_CONTROL)
  65. #endif
  66. #endif