head.S 8.3 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421
  1. /*
  2. * File: arch/blackfin/mach-bf548/head.S
  3. * Based on: arch/blackfin/mach-bf537/head.S
  4. * Author: Jeff Dionne <jeff@uclinux.org> COPYRIGHT 1998 D. Jeff Dionne
  5. *
  6. * Created: 1998
  7. * Description: Startup code for Blackfin BF548
  8. *
  9. * Modified:
  10. * Copyright 2004-2007 Analog Devices Inc.
  11. *
  12. * Bugs: Enter bugs at http://blackfin.uclinux.org/
  13. *
  14. * This program is free software; you can redistribute it and/or modify
  15. * it under the terms of the GNU General Public License as published by
  16. * the Free Software Foundation; either version 2 of the License, or
  17. * (at your option) any later version.
  18. *
  19. * This program is distributed in the hope that it will be useful,
  20. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  21. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  22. * GNU General Public License for more details.
  23. *
  24. * You should have received a copy of the GNU General Public License
  25. * along with this program; if not, see the file COPYING, or write
  26. * to the Free Software Foundation, Inc.,
  27. * 51 Franklin St, Fifth Floor, Boston, MA 02110-1301 USA
  28. */
  29. #include <linux/linkage.h>
  30. #include <asm/blackfin.h>
  31. #include <asm/trace.h>
  32. #if CONFIG_BFIN_KERNEL_CLOCK
  33. #include <asm/mach-common/clocks.h>
  34. #include <asm/mach/mem_init.h>
  35. #endif
  36. .global __rambase
  37. .global __ramstart
  38. .global __ramend
  39. .extern ___bss_stop
  40. .extern ___bss_start
  41. .extern _bf53x_relocate_l1_mem
  42. #define INITIAL_STACK 0xFFB01000
  43. .text
  44. ENTRY(__start)
  45. ENTRY(__stext)
  46. /* R0: argument of command line string, passed from uboot, save it */
  47. R7 = R0;
  48. /* Enable Cycle Counter and Nesting Of Interrupts */
  49. #ifdef CONFIG_BFIN_SCRATCH_REG_CYCLES
  50. R0 = SYSCFG_SNEN;
  51. #else
  52. R0 = SYSCFG_SNEN | SYSCFG_CCEN;
  53. #endif
  54. SYSCFG = R0;
  55. R0 = 0;
  56. /* Clear Out All the data and pointer Registers*/
  57. R1 = R0;
  58. R2 = R0;
  59. R3 = R0;
  60. R4 = R0;
  61. R5 = R0;
  62. R6 = R0;
  63. P0 = R0;
  64. P1 = R0;
  65. P2 = R0;
  66. P3 = R0;
  67. P4 = R0;
  68. P5 = R0;
  69. LC0 = r0;
  70. LC1 = r0;
  71. L0 = r0;
  72. L1 = r0;
  73. L2 = r0;
  74. L3 = r0;
  75. /* Clear Out All the DAG Registers*/
  76. B0 = r0;
  77. B1 = r0;
  78. B2 = r0;
  79. B3 = r0;
  80. I0 = r0;
  81. I1 = r0;
  82. I2 = r0;
  83. I3 = r0;
  84. M0 = r0;
  85. M1 = r0;
  86. M2 = r0;
  87. M3 = r0;
  88. trace_buffer_init(p0,r0);
  89. P0 = R1;
  90. R0 = R1;
  91. /* Turn off the icache */
  92. p0.l = LO(IMEM_CONTROL);
  93. p0.h = HI(IMEM_CONTROL);
  94. R1 = [p0];
  95. R0 = ~ENICPLB;
  96. R0 = R0 & R1;
  97. [p0] = R0;
  98. SSYNC;
  99. /* Turn off the dcache */
  100. p0.l = LO(DMEM_CONTROL);
  101. p0.h = HI(DMEM_CONTROL);
  102. R1 = [p0];
  103. R0 = ~ENDCPLB;
  104. R0 = R0 & R1;
  105. [p0] = R0;
  106. SSYNC;
  107. /* Initialize stack pointer */
  108. SP.L = LO(INITIAL_STACK);
  109. SP.H = HI(INITIAL_STACK);
  110. FP = SP;
  111. USP = SP;
  112. #ifdef CONFIG_EARLY_PRINTK
  113. SP += -12;
  114. call _init_early_exception_vectors;
  115. SP += 12;
  116. #endif
  117. /* Put The Code for PLL Programming and SDRAM Programming in L1 ISRAM */
  118. call _bf53x_relocate_l1_mem;
  119. #if CONFIG_BFIN_KERNEL_CLOCK
  120. call _start_dma_code;
  121. #endif
  122. /* Code for initializing Async memory banks */
  123. p2.h = hi(EBIU_AMBCTL1);
  124. p2.l = lo(EBIU_AMBCTL1);
  125. r0.h = hi(AMBCTL1VAL);
  126. r0.l = lo(AMBCTL1VAL);
  127. [p2] = r0;
  128. ssync;
  129. p2.h = hi(EBIU_AMBCTL0);
  130. p2.l = lo(EBIU_AMBCTL0);
  131. r0.h = hi(AMBCTL0VAL);
  132. r0.l = lo(AMBCTL0VAL);
  133. [p2] = r0;
  134. ssync;
  135. p2.h = hi(EBIU_AMGCTL);
  136. p2.l = lo(EBIU_AMGCTL);
  137. r0 = AMGCTLVAL;
  138. w[p2] = r0;
  139. ssync;
  140. p2.h = hi(EBIU_MBSCTL);
  141. p2.l = lo(EBIU_MBSCTL);
  142. r0.h = hi(CONFIG_EBIU_MBSCTLVAL);
  143. r0.l = lo(CONFIG_EBIU_MBSCTLVAL);
  144. [p2] = r0;
  145. ssync;
  146. p2.h = hi(EBIU_MODE);
  147. p2.l = lo(EBIU_MODE);
  148. r0.h = hi(CONFIG_EBIU_MODEVAL);
  149. r0.l = lo(CONFIG_EBIU_MODEVAL);
  150. [p2] = r0;
  151. ssync;
  152. p2.h = hi(EBIU_FCTL);
  153. p2.l = lo(EBIU_FCTL);
  154. r0.h = hi(CONFIG_EBIU_FCTLVAL);
  155. r0.l = lo(CONFIG_EBIU_FCTLVAL);
  156. [p2] = r0;
  157. ssync;
  158. /* This section keeps the processor in supervisor mode
  159. * during kernel boot. Switches to user mode at end of boot.
  160. * See page 3-9 of Hardware Reference manual for documentation.
  161. */
  162. /* EVT15 = _real_start */
  163. p0.l = lo(EVT15);
  164. p0.h = hi(EVT15);
  165. p1.l = _real_start;
  166. p1.h = _real_start;
  167. [p0] = p1;
  168. csync;
  169. p0.l = lo(IMASK);
  170. p0.h = hi(IMASK);
  171. p1.l = IMASK_IVG15;
  172. p1.h = 0x0;
  173. [p0] = p1;
  174. csync;
  175. raise 15;
  176. p0.l = .LWAIT_HERE;
  177. p0.h = .LWAIT_HERE;
  178. reti = p0;
  179. #if ANOMALY_05000281
  180. nop;
  181. nop;
  182. nop;
  183. #endif
  184. rti;
  185. .LWAIT_HERE:
  186. jump .LWAIT_HERE;
  187. ENTRY(_real_start)
  188. [ -- sp ] = reti;
  189. p0.l = lo(WDOG_CTL);
  190. p0.h = hi(WDOG_CTL);
  191. r0 = 0xAD6(z);
  192. w[p0] = r0; /* watchdog off for now */
  193. ssync;
  194. /* Code update for BSS size == 0
  195. * Zero out the bss region.
  196. */
  197. p1.l = ___bss_start;
  198. p1.h = ___bss_start;
  199. p2.l = ___bss_stop;
  200. p2.h = ___bss_stop;
  201. r0 = 0;
  202. p2 -= p1;
  203. lsetup (.L_clear_bss, .L_clear_bss ) lc0 = p2;
  204. .L_clear_bss:
  205. B[p1++] = r0;
  206. /* In case there is a NULL pointer reference
  207. * Zero out region before stext
  208. */
  209. p1.l = 0x0;
  210. p1.h = 0x0;
  211. r0.l = __stext;
  212. r0.h = __stext;
  213. r0 = r0 >> 1;
  214. p2 = r0;
  215. r0 = 0;
  216. lsetup (.L_clear_zero, .L_clear_zero ) lc0 = p2;
  217. .L_clear_zero:
  218. W[p1++] = r0;
  219. /* pass the uboot arguments to the global value command line */
  220. R0 = R7;
  221. call _cmdline_init;
  222. p1.l = __rambase;
  223. p1.h = __rambase;
  224. r0.l = __sdata;
  225. r0.h = __sdata;
  226. [p1] = r0;
  227. p1.l = __ramstart;
  228. p1.h = __ramstart;
  229. p3.l = ___bss_stop;
  230. p3.h = ___bss_stop;
  231. r1 = p3;
  232. [p1] = r1;
  233. /*
  234. * load the current thread pointer and stack
  235. */
  236. r1.l = _init_thread_union;
  237. r1.h = _init_thread_union;
  238. r2.l = 0x2000;
  239. r2.h = 0x0000;
  240. r1 = r1 + r2;
  241. sp = r1;
  242. usp = sp;
  243. fp = sp;
  244. call _start_kernel;
  245. .L_exit:
  246. jump.s .L_exit;
  247. .section .l1.text
  248. #if CONFIG_BFIN_KERNEL_CLOCK
  249. ENTRY(_start_dma_code)
  250. /* Enable PHY CLK buffer output */
  251. p0.h = hi(VR_CTL);
  252. p0.l = lo(VR_CTL);
  253. r0.l = w[p0];
  254. bitset(r0, 14);
  255. w[p0] = r0.l;
  256. ssync;
  257. p0.h = hi(SIC_IWR);
  258. p0.l = lo(SIC_IWR);
  259. r0.l = 0x1;
  260. r0.h = 0x0;
  261. [p0] = r0;
  262. SSYNC;
  263. /*
  264. * Set PLL_CTL
  265. * - [14:09] = MSEL[5:0] : CLKIN / VCO multiplication factors
  266. * - [8] = BYPASS : BYPASS the PLL, run CLKIN into CCLK/SCLK
  267. * - [7] = output delay (add 200ps of delay to mem signals)
  268. * - [6] = input delay (add 200ps of input delay to mem signals)
  269. * - [5] = PDWN : 1=All Clocks off
  270. * - [3] = STOPCK : 1=Core Clock off
  271. * - [1] = PLL_OFF : 1=Disable Power to PLL
  272. * - [0] = DF : 1=Pass CLKIN/2 to PLL / 0=Pass CLKIN to PLL
  273. * all other bits set to zero
  274. */
  275. p0.h = hi(PLL_LOCKCNT);
  276. p0.l = lo(PLL_LOCKCNT);
  277. r0 = 0x300(Z);
  278. w[p0] = r0.l;
  279. ssync;
  280. P2.H = hi(EBIU_SDGCTL);
  281. P2.L = lo(EBIU_SDGCTL);
  282. R0 = [P2];
  283. BITSET (R0, 24);
  284. [P2] = R0;
  285. SSYNC;
  286. r0 = CONFIG_VCO_MULT & 63; /* Load the VCO multiplier */
  287. r0 = r0 << 9; /* Shift it over, */
  288. r1 = CLKIN_HALF; /* Do we need to divide CLKIN by 2?*/
  289. r0 = r1 | r0;
  290. r1 = PLL_BYPASS; /* Bypass the PLL? */
  291. r1 = r1 << 8; /* Shift it over */
  292. r0 = r1 | r0; /* add them all together */
  293. p0.h = hi(PLL_CTL);
  294. p0.l = lo(PLL_CTL); /* Load the address */
  295. cli r2; /* Disable interrupts */
  296. ssync;
  297. w[p0] = r0.l; /* Set the value */
  298. idle; /* Wait for the PLL to stablize */
  299. sti r2; /* Enable interrupts */
  300. .Lcheck_again:
  301. p0.h = hi(PLL_STAT);
  302. p0.l = lo(PLL_STAT);
  303. R0 = W[P0](Z);
  304. CC = BITTST(R0,5);
  305. if ! CC jump .Lcheck_again;
  306. /* Configure SCLK & CCLK Dividers */
  307. r0 = (CONFIG_CCLK_ACT_DIV | CONFIG_SCLK_DIV);
  308. p0.h = hi(PLL_DIV);
  309. p0.l = lo(PLL_DIV);
  310. w[p0] = r0.l;
  311. ssync;
  312. p0.l = lo(EBIU_SDRRC);
  313. p0.h = hi(EBIU_SDRRC);
  314. r0 = mem_SDRRC;
  315. w[p0] = r0.l;
  316. ssync;
  317. p0.l = LO(EBIU_SDBCTL);
  318. p0.h = HI(EBIU_SDBCTL); /* SDRAM Memory Bank Control Register */
  319. r0 = mem_SDBCTL;
  320. w[p0] = r0.l;
  321. ssync;
  322. P2.H = hi(EBIU_SDGCTL);
  323. P2.L = lo(EBIU_SDGCTL);
  324. R0 = [P2];
  325. BITCLR (R0, 24);
  326. p0.h = hi(EBIU_SDSTAT);
  327. p0.l = lo(EBIU_SDSTAT);
  328. r2.l = w[p0];
  329. cc = bittst(r2,3);
  330. if !cc jump .Lskip;
  331. NOP;
  332. BITSET (R0, 23);
  333. .Lskip:
  334. [P2] = R0;
  335. SSYNC;
  336. R0.L = lo(mem_SDGCTL);
  337. R0.H = hi(mem_SDGCTL);
  338. R1 = [p2];
  339. R1 = R1 | R0;
  340. [P2] = R1;
  341. SSYNC;
  342. p0.h = hi(SIC_IWR);
  343. p0.l = lo(SIC_IWR);
  344. r0.l = lo(IWR_ENABLE_ALL);
  345. r0.h = hi(IWR_ENABLE_ALL);
  346. [p0] = r0;
  347. SSYNC;
  348. RTS;
  349. #endif /* CONFIG_BFIN_KERNEL_CLOCK */
  350. .data
  351. /*
  352. * Set up the usable of RAM stuff. Size of RAM is determined then
  353. * an initial stack set up at the end.
  354. */
  355. .align 4
  356. __rambase:
  357. .long 0
  358. __ramstart:
  359. .long 0
  360. __ramend:
  361. .long 0