dma.c 4.2 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157
  1. /*
  2. * File: arch/blackfin/mach-bf561/dma.c
  3. * Based on:
  4. * Author:
  5. *
  6. * Created:
  7. * Description: This file contains the simple DMA Implementation for Blackfin
  8. *
  9. * Modified:
  10. * Copyright 2004-2007 Analog Devices Inc.
  11. *
  12. * Bugs: Enter bugs at http://blackfin.uclinux.org/
  13. *
  14. * This program is free software; you can redistribute it and/or modify
  15. * it under the terms of the GNU General Public License as published by
  16. * the Free Software Foundation; either version 2 of the License, or
  17. * (at your option) any later version.
  18. *
  19. * This program is distributed in the hope that it will be useful,
  20. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  21. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  22. * GNU General Public License for more details.
  23. *
  24. * You should have received a copy of the GNU General Public License
  25. * along with this program; if not, see the file COPYING, or write
  26. * to the Free Software Foundation, Inc.,
  27. * 51 Franklin St, Fifth Floor, Boston, MA 02110-1301 USA
  28. */
  29. #include <asm/blackfin.h>
  30. #include <asm/dma.h>
  31. struct dma_register *base_addr[MAX_BLACKFIN_DMA_CHANNEL] = {
  32. (struct dma_register *) DMA0_NEXT_DESC_PTR,
  33. (struct dma_register *) DMA1_NEXT_DESC_PTR,
  34. (struct dma_register *) DMA2_NEXT_DESC_PTR,
  35. (struct dma_register *) DMA3_NEXT_DESC_PTR,
  36. (struct dma_register *) DMA4_NEXT_DESC_PTR,
  37. (struct dma_register *) DMA5_NEXT_DESC_PTR,
  38. (struct dma_register *) DMA6_NEXT_DESC_PTR,
  39. (struct dma_register *) DMA7_NEXT_DESC_PTR,
  40. (struct dma_register *) DMA8_NEXT_DESC_PTR,
  41. (struct dma_register *) DMA9_NEXT_DESC_PTR,
  42. (struct dma_register *) DMA10_NEXT_DESC_PTR,
  43. (struct dma_register *) DMA11_NEXT_DESC_PTR,
  44. (struct dma_register *) DMA12_NEXT_DESC_PTR,
  45. (struct dma_register *) DMA13_NEXT_DESC_PTR,
  46. (struct dma_register *) DMA14_NEXT_DESC_PTR,
  47. (struct dma_register *) DMA15_NEXT_DESC_PTR,
  48. (struct dma_register *) DMA16_NEXT_DESC_PTR,
  49. (struct dma_register *) DMA17_NEXT_DESC_PTR,
  50. (struct dma_register *) DMA18_NEXT_DESC_PTR,
  51. (struct dma_register *) DMA19_NEXT_DESC_PTR,
  52. (struct dma_register *) DMA20_NEXT_DESC_PTR,
  53. (struct dma_register *) DMA21_NEXT_DESC_PTR,
  54. (struct dma_register *) DMA22_NEXT_DESC_PTR,
  55. (struct dma_register *) DMA23_NEXT_DESC_PTR,
  56. (struct dma_register *) MDMA_D0_NEXT_DESC_PTR,
  57. (struct dma_register *) MDMA_S0_NEXT_DESC_PTR,
  58. (struct dma_register *) MDMA_D1_NEXT_DESC_PTR,
  59. (struct dma_register *) MDMA_S1_NEXT_DESC_PTR,
  60. (struct dma_register *) MDMA_D2_NEXT_DESC_PTR,
  61. (struct dma_register *) MDMA_S2_NEXT_DESC_PTR,
  62. (struct dma_register *) MDMA_D3_NEXT_DESC_PTR,
  63. (struct dma_register *) MDMA_S3_NEXT_DESC_PTR,
  64. };
  65. EXPORT_SYMBOL(base_addr);
  66. int channel2irq(unsigned int channel)
  67. {
  68. int ret_irq = -1;
  69. switch (channel) {
  70. case CH_SPORT0_RX:
  71. ret_irq = IRQ_SPORT0_RX;
  72. break;
  73. case CH_SPORT0_TX:
  74. ret_irq = IRQ_SPORT0_TX;
  75. break;
  76. case CH_SPORT1_RX:
  77. ret_irq = IRQ_SPORT1_RX;
  78. break;
  79. case CH_SPORT1_TX:
  80. ret_irq = IRQ_SPORT1_TX;
  81. case CH_SPI0:
  82. ret_irq = IRQ_SPI0;
  83. break;
  84. case CH_SPI1:
  85. ret_irq = IRQ_SPI1;
  86. break;
  87. case CH_UART0_RX:
  88. ret_irq = IRQ_UART_RX;
  89. break;
  90. case CH_UART0_TX:
  91. ret_irq = IRQ_UART_TX;
  92. break;
  93. case CH_UART1_RX:
  94. ret_irq = IRQ_UART_RX;
  95. break;
  96. case CH_UART1_TX:
  97. ret_irq = IRQ_UART_TX;
  98. break;
  99. case CH_EPPI0:
  100. ret_irq = IRQ_EPPI0;
  101. break;
  102. case CH_EPPI1:
  103. ret_irq = IRQ_EPPI1;
  104. break;
  105. case CH_EPPI2:
  106. ret_irq = IRQ_EPPI2;
  107. break;
  108. case CH_PIXC_IMAGE:
  109. ret_irq = IRQ_PIXC_IN0;
  110. break;
  111. case CH_PIXC_OVERLAY:
  112. ret_irq = IRQ_PIXC_IN1;
  113. break;
  114. case CH_PIXC_OUTPUT:
  115. ret_irq = IRQ_PIXC_OUT;
  116. break;
  117. case CH_SPORT2_RX:
  118. ret_irq = IRQ_SPORT2_RX;
  119. break;
  120. case CH_SPORT2_TX:
  121. ret_irq = IRQ_SPORT2_TX;
  122. break;
  123. case CH_SPORT3_RX:
  124. ret_irq = IRQ_SPORT3_RX;
  125. break;
  126. case CH_SPORT3_TX:
  127. ret_irq = IRQ_SPORT3_TX;
  128. break;
  129. case CH_SDH:
  130. ret_irq = IRQ_SDH;
  131. break;
  132. case CH_SPI2:
  133. ret_irq = IRQ_SPI2;
  134. break;
  135. case CH_MEM_STREAM0_SRC:
  136. case CH_MEM_STREAM0_DEST:
  137. ret_irq = IRQ_MDMAS0;
  138. break;
  139. case CH_MEM_STREAM1_SRC:
  140. case CH_MEM_STREAM1_DEST:
  141. ret_irq = IRQ_MDMAS1;
  142. break;
  143. case CH_MEM_STREAM2_SRC:
  144. case CH_MEM_STREAM2_DEST:
  145. ret_irq = IRQ_MDMAS2;
  146. break;
  147. case CH_MEM_STREAM3_SRC:
  148. case CH_MEM_STREAM3_DEST:
  149. ret_irq = IRQ_MDMAS3;
  150. break;
  151. }
  152. return ret_irq;
  153. }