bfin_dma_5xx.c 22 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824
  1. /*
  2. * File: arch/blackfin/kernel/bfin_dma_5xx.c
  3. * Based on:
  4. * Author:
  5. *
  6. * Created:
  7. * Description: This file contains the simple DMA Implementation for Blackfin
  8. *
  9. * Modified:
  10. * Copyright 2004-2006 Analog Devices Inc.
  11. *
  12. * Bugs: Enter bugs at http://blackfin.uclinux.org/
  13. *
  14. * This program is free software; you can redistribute it and/or modify
  15. * it under the terms of the GNU General Public License as published by
  16. * the Free Software Foundation; either version 2 of the License, or
  17. * (at your option) any later version.
  18. *
  19. * This program is distributed in the hope that it will be useful,
  20. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  21. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  22. * GNU General Public License for more details.
  23. *
  24. * You should have received a copy of the GNU General Public License
  25. * along with this program; if not, see the file COPYING, or write
  26. * to the Free Software Foundation, Inc.,
  27. * 51 Franklin St, Fifth Floor, Boston, MA 02110-1301 USA
  28. */
  29. #include <linux/errno.h>
  30. #include <linux/module.h>
  31. #include <linux/sched.h>
  32. #include <linux/interrupt.h>
  33. #include <linux/kernel.h>
  34. #include <linux/param.h>
  35. #include <asm/blackfin.h>
  36. #include <asm/dma.h>
  37. #include <asm/cacheflush.h>
  38. /* Remove unused code not exported by symbol or internally called */
  39. #define REMOVE_DEAD_CODE
  40. /**************************************************************************
  41. * Global Variables
  42. ***************************************************************************/
  43. static struct dma_channel dma_ch[MAX_BLACKFIN_DMA_CHANNEL];
  44. /*------------------------------------------------------------------------------
  45. * Set the Buffer Clear bit in the Configuration register of specific DMA
  46. * channel. This will stop the descriptor based DMA operation.
  47. *-----------------------------------------------------------------------------*/
  48. static void clear_dma_buffer(unsigned int channel)
  49. {
  50. dma_ch[channel].regs->cfg |= RESTART;
  51. SSYNC();
  52. dma_ch[channel].regs->cfg &= ~RESTART;
  53. SSYNC();
  54. }
  55. static int __init blackfin_dma_init(void)
  56. {
  57. int i;
  58. printk(KERN_INFO "Blackfin DMA Controller\n");
  59. for (i = 0; i < MAX_BLACKFIN_DMA_CHANNEL; i++) {
  60. dma_ch[i].chan_status = DMA_CHANNEL_FREE;
  61. dma_ch[i].regs = base_addr[i];
  62. mutex_init(&(dma_ch[i].dmalock));
  63. }
  64. /* Mark MEMDMA Channel 0 as requested since we're using it internally */
  65. dma_ch[CH_MEM_STREAM0_DEST].chan_status = DMA_CHANNEL_REQUESTED;
  66. dma_ch[CH_MEM_STREAM0_SRC].chan_status = DMA_CHANNEL_REQUESTED;
  67. #if defined(CONFIG_DEB_DMA_URGENT)
  68. bfin_write_EBIU_DDRQUE(bfin_read_EBIU_DDRQUE()
  69. | DEB1_URGENT | DEB2_URGENT | DEB3_URGENT);
  70. #endif
  71. return 0;
  72. }
  73. arch_initcall(blackfin_dma_init);
  74. /*------------------------------------------------------------------------------
  75. * Request the specific DMA channel from the system.
  76. *-----------------------------------------------------------------------------*/
  77. int request_dma(unsigned int channel, char *device_id)
  78. {
  79. pr_debug("request_dma() : BEGIN \n");
  80. mutex_lock(&(dma_ch[channel].dmalock));
  81. if ((dma_ch[channel].chan_status == DMA_CHANNEL_REQUESTED)
  82. || (dma_ch[channel].chan_status == DMA_CHANNEL_ENABLED)) {
  83. mutex_unlock(&(dma_ch[channel].dmalock));
  84. pr_debug("DMA CHANNEL IN USE \n");
  85. return -EBUSY;
  86. } else {
  87. dma_ch[channel].chan_status = DMA_CHANNEL_REQUESTED;
  88. pr_debug("DMA CHANNEL IS ALLOCATED \n");
  89. }
  90. mutex_unlock(&(dma_ch[channel].dmalock));
  91. dma_ch[channel].device_id = device_id;
  92. dma_ch[channel].irq_callback = NULL;
  93. /* This is to be enabled by putting a restriction -
  94. * you have to request DMA, before doing any operations on
  95. * descriptor/channel
  96. */
  97. pr_debug("request_dma() : END \n");
  98. return channel;
  99. }
  100. EXPORT_SYMBOL(request_dma);
  101. int set_dma_callback(unsigned int channel, dma_interrupt_t callback, void *data)
  102. {
  103. int ret_irq = 0;
  104. BUG_ON(!(dma_ch[channel].chan_status != DMA_CHANNEL_FREE
  105. && channel < MAX_BLACKFIN_DMA_CHANNEL));
  106. if (callback != NULL) {
  107. int ret_val;
  108. ret_irq = channel2irq(channel);
  109. dma_ch[channel].data = data;
  110. ret_val =
  111. request_irq(ret_irq, (void *)callback, IRQF_DISABLED,
  112. dma_ch[channel].device_id, data);
  113. if (ret_val) {
  114. printk(KERN_NOTICE
  115. "Request irq in DMA engine failed.\n");
  116. return -EPERM;
  117. }
  118. dma_ch[channel].irq_callback = callback;
  119. }
  120. return 0;
  121. }
  122. EXPORT_SYMBOL(set_dma_callback);
  123. void free_dma(unsigned int channel)
  124. {
  125. int ret_irq;
  126. pr_debug("freedma() : BEGIN \n");
  127. BUG_ON(!(dma_ch[channel].chan_status != DMA_CHANNEL_FREE
  128. && channel < MAX_BLACKFIN_DMA_CHANNEL));
  129. /* Halt the DMA */
  130. disable_dma(channel);
  131. clear_dma_buffer(channel);
  132. if (dma_ch[channel].irq_callback != NULL) {
  133. ret_irq = channel2irq(channel);
  134. free_irq(ret_irq, dma_ch[channel].data);
  135. }
  136. /* Clear the DMA Variable in the Channel */
  137. mutex_lock(&(dma_ch[channel].dmalock));
  138. dma_ch[channel].chan_status = DMA_CHANNEL_FREE;
  139. mutex_unlock(&(dma_ch[channel].dmalock));
  140. pr_debug("freedma() : END \n");
  141. }
  142. EXPORT_SYMBOL(free_dma);
  143. void dma_enable_irq(unsigned int channel)
  144. {
  145. int ret_irq;
  146. pr_debug("dma_enable_irq() : BEGIN \n");
  147. BUG_ON(!(dma_ch[channel].chan_status != DMA_CHANNEL_FREE
  148. && channel < MAX_BLACKFIN_DMA_CHANNEL));
  149. ret_irq = channel2irq(channel);
  150. enable_irq(ret_irq);
  151. }
  152. EXPORT_SYMBOL(dma_enable_irq);
  153. void dma_disable_irq(unsigned int channel)
  154. {
  155. int ret_irq;
  156. pr_debug("dma_disable_irq() : BEGIN \n");
  157. BUG_ON(!(dma_ch[channel].chan_status != DMA_CHANNEL_FREE
  158. && channel < MAX_BLACKFIN_DMA_CHANNEL));
  159. ret_irq = channel2irq(channel);
  160. disable_irq(ret_irq);
  161. }
  162. EXPORT_SYMBOL(dma_disable_irq);
  163. int dma_channel_active(unsigned int channel)
  164. {
  165. if (dma_ch[channel].chan_status == DMA_CHANNEL_FREE) {
  166. return 0;
  167. } else {
  168. return 1;
  169. }
  170. }
  171. EXPORT_SYMBOL(dma_channel_active);
  172. /*------------------------------------------------------------------------------
  173. * stop the specific DMA channel.
  174. *-----------------------------------------------------------------------------*/
  175. void disable_dma(unsigned int channel)
  176. {
  177. pr_debug("stop_dma() : BEGIN \n");
  178. BUG_ON(!(dma_ch[channel].chan_status != DMA_CHANNEL_FREE
  179. && channel < MAX_BLACKFIN_DMA_CHANNEL));
  180. dma_ch[channel].regs->cfg &= ~DMAEN; /* Clean the enable bit */
  181. SSYNC();
  182. dma_ch[channel].chan_status = DMA_CHANNEL_REQUESTED;
  183. /* Needs to be enabled Later */
  184. pr_debug("stop_dma() : END \n");
  185. return;
  186. }
  187. EXPORT_SYMBOL(disable_dma);
  188. void enable_dma(unsigned int channel)
  189. {
  190. pr_debug("enable_dma() : BEGIN \n");
  191. BUG_ON(!(dma_ch[channel].chan_status != DMA_CHANNEL_FREE
  192. && channel < MAX_BLACKFIN_DMA_CHANNEL));
  193. dma_ch[channel].chan_status = DMA_CHANNEL_ENABLED;
  194. dma_ch[channel].regs->curr_x_count = 0;
  195. dma_ch[channel].regs->curr_y_count = 0;
  196. dma_ch[channel].regs->cfg |= DMAEN; /* Set the enable bit */
  197. SSYNC();
  198. pr_debug("enable_dma() : END \n");
  199. return;
  200. }
  201. EXPORT_SYMBOL(enable_dma);
  202. /*------------------------------------------------------------------------------
  203. * Set the Start Address register for the specific DMA channel
  204. * This function can be used for register based DMA,
  205. * to setup the start address
  206. * addr: Starting address of the DMA Data to be transferred.
  207. *-----------------------------------------------------------------------------*/
  208. void set_dma_start_addr(unsigned int channel, unsigned long addr)
  209. {
  210. pr_debug("set_dma_start_addr() : BEGIN \n");
  211. BUG_ON(!(dma_ch[channel].chan_status != DMA_CHANNEL_FREE
  212. && channel < MAX_BLACKFIN_DMA_CHANNEL));
  213. dma_ch[channel].regs->start_addr = addr;
  214. SSYNC();
  215. pr_debug("set_dma_start_addr() : END\n");
  216. }
  217. EXPORT_SYMBOL(set_dma_start_addr);
  218. void set_dma_next_desc_addr(unsigned int channel, unsigned long addr)
  219. {
  220. pr_debug("set_dma_next_desc_addr() : BEGIN \n");
  221. BUG_ON(!(dma_ch[channel].chan_status != DMA_CHANNEL_FREE
  222. && channel < MAX_BLACKFIN_DMA_CHANNEL));
  223. dma_ch[channel].regs->next_desc_ptr = addr;
  224. SSYNC();
  225. pr_debug("set_dma_next_desc_addr() : END\n");
  226. }
  227. EXPORT_SYMBOL(set_dma_next_desc_addr);
  228. void set_dma_curr_desc_addr(unsigned int channel, unsigned long addr)
  229. {
  230. pr_debug("set_dma_curr_desc_addr() : BEGIN \n");
  231. BUG_ON(!(dma_ch[channel].chan_status != DMA_CHANNEL_FREE
  232. && channel < MAX_BLACKFIN_DMA_CHANNEL));
  233. dma_ch[channel].regs->curr_desc_ptr = addr;
  234. SSYNC();
  235. pr_debug("set_dma_curr_desc_addr() : END\n");
  236. }
  237. EXPORT_SYMBOL(set_dma_curr_desc_addr);
  238. void set_dma_x_count(unsigned int channel, unsigned short x_count)
  239. {
  240. BUG_ON(!(dma_ch[channel].chan_status != DMA_CHANNEL_FREE
  241. && channel < MAX_BLACKFIN_DMA_CHANNEL));
  242. dma_ch[channel].regs->x_count = x_count;
  243. SSYNC();
  244. }
  245. EXPORT_SYMBOL(set_dma_x_count);
  246. void set_dma_y_count(unsigned int channel, unsigned short y_count)
  247. {
  248. BUG_ON(!(dma_ch[channel].chan_status != DMA_CHANNEL_FREE
  249. && channel < MAX_BLACKFIN_DMA_CHANNEL));
  250. dma_ch[channel].regs->y_count = y_count;
  251. SSYNC();
  252. }
  253. EXPORT_SYMBOL(set_dma_y_count);
  254. void set_dma_x_modify(unsigned int channel, short x_modify)
  255. {
  256. BUG_ON(!(dma_ch[channel].chan_status != DMA_CHANNEL_FREE
  257. && channel < MAX_BLACKFIN_DMA_CHANNEL));
  258. dma_ch[channel].regs->x_modify = x_modify;
  259. SSYNC();
  260. }
  261. EXPORT_SYMBOL(set_dma_x_modify);
  262. void set_dma_y_modify(unsigned int channel, short y_modify)
  263. {
  264. BUG_ON(!(dma_ch[channel].chan_status != DMA_CHANNEL_FREE
  265. && channel < MAX_BLACKFIN_DMA_CHANNEL));
  266. dma_ch[channel].regs->y_modify = y_modify;
  267. SSYNC();
  268. }
  269. EXPORT_SYMBOL(set_dma_y_modify);
  270. void set_dma_config(unsigned int channel, unsigned short config)
  271. {
  272. BUG_ON(!(dma_ch[channel].chan_status != DMA_CHANNEL_FREE
  273. && channel < MAX_BLACKFIN_DMA_CHANNEL));
  274. dma_ch[channel].regs->cfg = config;
  275. SSYNC();
  276. }
  277. EXPORT_SYMBOL(set_dma_config);
  278. unsigned short
  279. set_bfin_dma_config(char direction, char flow_mode,
  280. char intr_mode, char dma_mode, char width)
  281. {
  282. unsigned short config;
  283. config =
  284. ((direction << 1) | (width << 2) | (dma_mode << 4) |
  285. (intr_mode << 6) | (flow_mode << 12) | RESTART);
  286. return config;
  287. }
  288. EXPORT_SYMBOL(set_bfin_dma_config);
  289. void set_dma_sg(unsigned int channel, struct dmasg *sg, int nr_sg)
  290. {
  291. BUG_ON(!(dma_ch[channel].chan_status != DMA_CHANNEL_FREE
  292. && channel < MAX_BLACKFIN_DMA_CHANNEL));
  293. dma_ch[channel].regs->cfg |= ((nr_sg & 0x0F) << 8);
  294. dma_ch[channel].regs->next_desc_ptr = (unsigned int)sg;
  295. SSYNC();
  296. }
  297. EXPORT_SYMBOL(set_dma_sg);
  298. void set_dma_curr_addr(unsigned int channel, unsigned long addr)
  299. {
  300. BUG_ON(!(dma_ch[channel].chan_status != DMA_CHANNEL_FREE
  301. && channel < MAX_BLACKFIN_DMA_CHANNEL));
  302. dma_ch[channel].regs->curr_addr_ptr = addr;
  303. SSYNC();
  304. }
  305. EXPORT_SYMBOL(set_dma_curr_addr);
  306. /*------------------------------------------------------------------------------
  307. * Get the DMA status of a specific DMA channel from the system.
  308. *-----------------------------------------------------------------------------*/
  309. unsigned short get_dma_curr_irqstat(unsigned int channel)
  310. {
  311. BUG_ON(!(dma_ch[channel].chan_status != DMA_CHANNEL_FREE
  312. && channel < MAX_BLACKFIN_DMA_CHANNEL));
  313. return dma_ch[channel].regs->irq_status;
  314. }
  315. EXPORT_SYMBOL(get_dma_curr_irqstat);
  316. /*------------------------------------------------------------------------------
  317. * Clear the DMA_DONE bit in DMA status. Stop the DMA completion interrupt.
  318. *-----------------------------------------------------------------------------*/
  319. void clear_dma_irqstat(unsigned int channel)
  320. {
  321. BUG_ON(!(dma_ch[channel].chan_status != DMA_CHANNEL_FREE
  322. && channel < MAX_BLACKFIN_DMA_CHANNEL));
  323. dma_ch[channel].regs->irq_status |= 3;
  324. }
  325. EXPORT_SYMBOL(clear_dma_irqstat);
  326. /*------------------------------------------------------------------------------
  327. * Get current DMA xcount of a specific DMA channel from the system.
  328. *-----------------------------------------------------------------------------*/
  329. unsigned short get_dma_curr_xcount(unsigned int channel)
  330. {
  331. BUG_ON(!(dma_ch[channel].chan_status != DMA_CHANNEL_FREE
  332. && channel < MAX_BLACKFIN_DMA_CHANNEL));
  333. return dma_ch[channel].regs->curr_x_count;
  334. }
  335. EXPORT_SYMBOL(get_dma_curr_xcount);
  336. /*------------------------------------------------------------------------------
  337. * Get current DMA ycount of a specific DMA channel from the system.
  338. *-----------------------------------------------------------------------------*/
  339. unsigned short get_dma_curr_ycount(unsigned int channel)
  340. {
  341. BUG_ON(!(dma_ch[channel].chan_status != DMA_CHANNEL_FREE
  342. && channel < MAX_BLACKFIN_DMA_CHANNEL));
  343. return dma_ch[channel].regs->curr_y_count;
  344. }
  345. EXPORT_SYMBOL(get_dma_curr_ycount);
  346. unsigned long get_dma_next_desc_ptr(unsigned int channel)
  347. {
  348. BUG_ON(!(dma_ch[channel].chan_status != DMA_CHANNEL_FREE
  349. && channel < MAX_BLACKFIN_DMA_CHANNEL));
  350. return dma_ch[channel].regs->next_desc_ptr;
  351. }
  352. EXPORT_SYMBOL(get_dma_next_desc_ptr);
  353. unsigned long get_dma_curr_desc_ptr(unsigned int channel)
  354. {
  355. BUG_ON(!(dma_ch[channel].chan_status != DMA_CHANNEL_FREE
  356. && channel < MAX_BLACKFIN_DMA_CHANNEL));
  357. return dma_ch[channel].regs->curr_desc_ptr;
  358. }
  359. EXPORT_SYMBOL(get_dma_curr_desc_ptr);
  360. unsigned long get_dma_curr_addr(unsigned int channel)
  361. {
  362. BUG_ON(!(dma_ch[channel].chan_status != DMA_CHANNEL_FREE
  363. && channel < MAX_BLACKFIN_DMA_CHANNEL));
  364. return dma_ch[channel].regs->curr_addr_ptr;
  365. }
  366. EXPORT_SYMBOL(get_dma_curr_addr);
  367. static void *__dma_memcpy(void *dest, const void *src, size_t size)
  368. {
  369. int direction; /* 1 - address decrease, 0 - address increase */
  370. int flag_align; /* 1 - address aligned, 0 - address unaligned */
  371. int flag_2D; /* 1 - 2D DMA needed, 0 - 1D DMA needed */
  372. unsigned long flags;
  373. if (size <= 0)
  374. return NULL;
  375. local_irq_save(flags);
  376. if ((unsigned long)src < memory_end)
  377. blackfin_dcache_flush_range((unsigned int)src,
  378. (unsigned int)(src + size));
  379. if ((unsigned long)dest < memory_end)
  380. blackfin_dcache_invalidate_range((unsigned int)dest,
  381. (unsigned int)(dest + size));
  382. bfin_write_MDMA_D0_IRQ_STATUS(DMA_DONE | DMA_ERR);
  383. if ((unsigned long)src < (unsigned long)dest)
  384. direction = 1;
  385. else
  386. direction = 0;
  387. if ((((unsigned long)dest % 2) == 0) && (((unsigned long)src % 2) == 0)
  388. && ((size % 2) == 0))
  389. flag_align = 1;
  390. else
  391. flag_align = 0;
  392. if (size > 0x10000) /* size > 64K */
  393. flag_2D = 1;
  394. else
  395. flag_2D = 0;
  396. /* Setup destination and source start address */
  397. if (direction) {
  398. if (flag_align) {
  399. bfin_write_MDMA_D0_START_ADDR(dest + size - 2);
  400. bfin_write_MDMA_S0_START_ADDR(src + size - 2);
  401. } else {
  402. bfin_write_MDMA_D0_START_ADDR(dest + size - 1);
  403. bfin_write_MDMA_S0_START_ADDR(src + size - 1);
  404. }
  405. } else {
  406. bfin_write_MDMA_D0_START_ADDR(dest);
  407. bfin_write_MDMA_S0_START_ADDR(src);
  408. }
  409. /* Setup destination and source xcount */
  410. if (flag_2D) {
  411. if (flag_align) {
  412. bfin_write_MDMA_D0_X_COUNT(1024 / 2);
  413. bfin_write_MDMA_S0_X_COUNT(1024 / 2);
  414. } else {
  415. bfin_write_MDMA_D0_X_COUNT(1024);
  416. bfin_write_MDMA_S0_X_COUNT(1024);
  417. }
  418. bfin_write_MDMA_D0_Y_COUNT(size >> 10);
  419. bfin_write_MDMA_S0_Y_COUNT(size >> 10);
  420. } else {
  421. if (flag_align) {
  422. bfin_write_MDMA_D0_X_COUNT(size / 2);
  423. bfin_write_MDMA_S0_X_COUNT(size / 2);
  424. } else {
  425. bfin_write_MDMA_D0_X_COUNT(size);
  426. bfin_write_MDMA_S0_X_COUNT(size);
  427. }
  428. }
  429. /* Setup destination and source xmodify and ymodify */
  430. if (direction) {
  431. if (flag_align) {
  432. bfin_write_MDMA_D0_X_MODIFY(-2);
  433. bfin_write_MDMA_S0_X_MODIFY(-2);
  434. if (flag_2D) {
  435. bfin_write_MDMA_D0_Y_MODIFY(-2);
  436. bfin_write_MDMA_S0_Y_MODIFY(-2);
  437. }
  438. } else {
  439. bfin_write_MDMA_D0_X_MODIFY(-1);
  440. bfin_write_MDMA_S0_X_MODIFY(-1);
  441. if (flag_2D) {
  442. bfin_write_MDMA_D0_Y_MODIFY(-1);
  443. bfin_write_MDMA_S0_Y_MODIFY(-1);
  444. }
  445. }
  446. } else {
  447. if (flag_align) {
  448. bfin_write_MDMA_D0_X_MODIFY(2);
  449. bfin_write_MDMA_S0_X_MODIFY(2);
  450. if (flag_2D) {
  451. bfin_write_MDMA_D0_Y_MODIFY(2);
  452. bfin_write_MDMA_S0_Y_MODIFY(2);
  453. }
  454. } else {
  455. bfin_write_MDMA_D0_X_MODIFY(1);
  456. bfin_write_MDMA_S0_X_MODIFY(1);
  457. if (flag_2D) {
  458. bfin_write_MDMA_D0_Y_MODIFY(1);
  459. bfin_write_MDMA_S0_Y_MODIFY(1);
  460. }
  461. }
  462. }
  463. /* Enable source DMA */
  464. if (flag_2D) {
  465. if (flag_align) {
  466. bfin_write_MDMA_S0_CONFIG(DMAEN | DMA2D | WDSIZE_16);
  467. bfin_write_MDMA_D0_CONFIG(WNR | DI_EN | DMAEN | DMA2D | WDSIZE_16);
  468. } else {
  469. bfin_write_MDMA_S0_CONFIG(DMAEN | DMA2D);
  470. bfin_write_MDMA_D0_CONFIG(WNR | DI_EN | DMAEN | DMA2D);
  471. }
  472. } else {
  473. if (flag_align) {
  474. bfin_write_MDMA_S0_CONFIG(DMAEN | WDSIZE_16);
  475. bfin_write_MDMA_D0_CONFIG(WNR | DI_EN | DMAEN | WDSIZE_16);
  476. } else {
  477. bfin_write_MDMA_S0_CONFIG(DMAEN);
  478. bfin_write_MDMA_D0_CONFIG(WNR | DI_EN | DMAEN);
  479. }
  480. }
  481. SSYNC();
  482. while (!(bfin_read_MDMA_D0_IRQ_STATUS() & DMA_DONE))
  483. ;
  484. bfin_write_MDMA_D0_IRQ_STATUS(bfin_read_MDMA_D0_IRQ_STATUS() |
  485. (DMA_DONE | DMA_ERR));
  486. bfin_write_MDMA_S0_CONFIG(0);
  487. bfin_write_MDMA_D0_CONFIG(0);
  488. local_irq_restore(flags);
  489. return dest;
  490. }
  491. void *dma_memcpy(void *dest, const void *src, size_t size)
  492. {
  493. size_t bulk;
  494. size_t rest;
  495. void * addr;
  496. bulk = (size >> 16) << 16;
  497. rest = size - bulk;
  498. if (bulk)
  499. __dma_memcpy(dest, src, bulk);
  500. addr = __dma_memcpy(dest+bulk, src+bulk, rest);
  501. return addr;
  502. }
  503. EXPORT_SYMBOL(dma_memcpy);
  504. void *safe_dma_memcpy(void *dest, const void *src, size_t size)
  505. {
  506. void *addr;
  507. addr = dma_memcpy(dest, src, size);
  508. return addr;
  509. }
  510. EXPORT_SYMBOL(safe_dma_memcpy);
  511. void dma_outsb(unsigned long addr, const void *buf, unsigned short len)
  512. {
  513. unsigned long flags;
  514. local_irq_save(flags);
  515. blackfin_dcache_flush_range((unsigned int)buf,
  516. (unsigned int)(buf) + len);
  517. bfin_write_MDMA_D0_START_ADDR(addr);
  518. bfin_write_MDMA_D0_X_COUNT(len);
  519. bfin_write_MDMA_D0_X_MODIFY(0);
  520. bfin_write_MDMA_D0_IRQ_STATUS(DMA_DONE | DMA_ERR);
  521. bfin_write_MDMA_S0_START_ADDR(buf);
  522. bfin_write_MDMA_S0_X_COUNT(len);
  523. bfin_write_MDMA_S0_X_MODIFY(1);
  524. bfin_write_MDMA_S0_IRQ_STATUS(DMA_DONE | DMA_ERR);
  525. bfin_write_MDMA_S0_CONFIG(DMAEN | WDSIZE_8);
  526. bfin_write_MDMA_D0_CONFIG(WNR | DI_EN | DMAEN | WDSIZE_8);
  527. SSYNC();
  528. while (!(bfin_read_MDMA_D0_IRQ_STATUS() & DMA_DONE));
  529. bfin_write_MDMA_D0_IRQ_STATUS(DMA_DONE | DMA_ERR);
  530. bfin_write_MDMA_S0_CONFIG(0);
  531. bfin_write_MDMA_D0_CONFIG(0);
  532. local_irq_restore(flags);
  533. }
  534. EXPORT_SYMBOL(dma_outsb);
  535. void dma_insb(unsigned long addr, void *buf, unsigned short len)
  536. {
  537. unsigned long flags;
  538. blackfin_dcache_invalidate_range((unsigned int)buf,
  539. (unsigned int)(buf) + len);
  540. local_irq_save(flags);
  541. bfin_write_MDMA_D0_START_ADDR(buf);
  542. bfin_write_MDMA_D0_X_COUNT(len);
  543. bfin_write_MDMA_D0_X_MODIFY(1);
  544. bfin_write_MDMA_D0_IRQ_STATUS(DMA_DONE | DMA_ERR);
  545. bfin_write_MDMA_S0_START_ADDR(addr);
  546. bfin_write_MDMA_S0_X_COUNT(len);
  547. bfin_write_MDMA_S0_X_MODIFY(0);
  548. bfin_write_MDMA_S0_IRQ_STATUS(DMA_DONE | DMA_ERR);
  549. bfin_write_MDMA_S0_CONFIG(DMAEN | WDSIZE_8);
  550. bfin_write_MDMA_D0_CONFIG(WNR | DI_EN | DMAEN | WDSIZE_8);
  551. SSYNC();
  552. while (!(bfin_read_MDMA_D0_IRQ_STATUS() & DMA_DONE));
  553. bfin_write_MDMA_D0_IRQ_STATUS(DMA_DONE | DMA_ERR);
  554. bfin_write_MDMA_S0_CONFIG(0);
  555. bfin_write_MDMA_D0_CONFIG(0);
  556. local_irq_restore(flags);
  557. }
  558. EXPORT_SYMBOL(dma_insb);
  559. void dma_outsw(unsigned long addr, const void *buf, unsigned short len)
  560. {
  561. unsigned long flags;
  562. local_irq_save(flags);
  563. blackfin_dcache_flush_range((unsigned int)buf,
  564. (unsigned int)(buf) + len * sizeof(short));
  565. bfin_write_MDMA_D0_START_ADDR(addr);
  566. bfin_write_MDMA_D0_X_COUNT(len);
  567. bfin_write_MDMA_D0_X_MODIFY(0);
  568. bfin_write_MDMA_D0_IRQ_STATUS(DMA_DONE | DMA_ERR);
  569. bfin_write_MDMA_S0_START_ADDR(buf);
  570. bfin_write_MDMA_S0_X_COUNT(len);
  571. bfin_write_MDMA_S0_X_MODIFY(2);
  572. bfin_write_MDMA_S0_IRQ_STATUS(DMA_DONE | DMA_ERR);
  573. bfin_write_MDMA_S0_CONFIG(DMAEN | WDSIZE_16);
  574. bfin_write_MDMA_D0_CONFIG(WNR | DI_EN | DMAEN | WDSIZE_16);
  575. SSYNC();
  576. while (!(bfin_read_MDMA_D0_IRQ_STATUS() & DMA_DONE));
  577. bfin_write_MDMA_D0_IRQ_STATUS(DMA_DONE | DMA_ERR);
  578. bfin_write_MDMA_S0_CONFIG(0);
  579. bfin_write_MDMA_D0_CONFIG(0);
  580. local_irq_restore(flags);
  581. }
  582. EXPORT_SYMBOL(dma_outsw);
  583. void dma_insw(unsigned long addr, void *buf, unsigned short len)
  584. {
  585. unsigned long flags;
  586. blackfin_dcache_invalidate_range((unsigned int)buf,
  587. (unsigned int)(buf) + len * sizeof(short));
  588. local_irq_save(flags);
  589. bfin_write_MDMA_D0_START_ADDR(buf);
  590. bfin_write_MDMA_D0_X_COUNT(len);
  591. bfin_write_MDMA_D0_X_MODIFY(2);
  592. bfin_write_MDMA_D0_IRQ_STATUS(DMA_DONE | DMA_ERR);
  593. bfin_write_MDMA_S0_START_ADDR(addr);
  594. bfin_write_MDMA_S0_X_COUNT(len);
  595. bfin_write_MDMA_S0_X_MODIFY(0);
  596. bfin_write_MDMA_S0_IRQ_STATUS(DMA_DONE | DMA_ERR);
  597. bfin_write_MDMA_S0_CONFIG(DMAEN | WDSIZE_16);
  598. bfin_write_MDMA_D0_CONFIG(WNR | DI_EN | DMAEN | WDSIZE_16);
  599. SSYNC();
  600. while (!(bfin_read_MDMA_D0_IRQ_STATUS() & DMA_DONE));
  601. bfin_write_MDMA_D0_IRQ_STATUS(DMA_DONE | DMA_ERR);
  602. bfin_write_MDMA_S0_CONFIG(0);
  603. bfin_write_MDMA_D0_CONFIG(0);
  604. local_irq_restore(flags);
  605. }
  606. EXPORT_SYMBOL(dma_insw);
  607. void dma_outsl(unsigned long addr, const void *buf, unsigned short len)
  608. {
  609. unsigned long flags;
  610. local_irq_save(flags);
  611. blackfin_dcache_flush_range((unsigned int)buf,
  612. (unsigned int)(buf) + len * sizeof(long));
  613. bfin_write_MDMA_D0_START_ADDR(addr);
  614. bfin_write_MDMA_D0_X_COUNT(len);
  615. bfin_write_MDMA_D0_X_MODIFY(0);
  616. bfin_write_MDMA_D0_IRQ_STATUS(DMA_DONE | DMA_ERR);
  617. bfin_write_MDMA_S0_START_ADDR(buf);
  618. bfin_write_MDMA_S0_X_COUNT(len);
  619. bfin_write_MDMA_S0_X_MODIFY(4);
  620. bfin_write_MDMA_S0_IRQ_STATUS(DMA_DONE | DMA_ERR);
  621. bfin_write_MDMA_S0_CONFIG(DMAEN | WDSIZE_32);
  622. bfin_write_MDMA_D0_CONFIG(WNR | DI_EN | DMAEN | WDSIZE_32);
  623. SSYNC();
  624. while (!(bfin_read_MDMA_D0_IRQ_STATUS() & DMA_DONE));
  625. bfin_write_MDMA_D0_IRQ_STATUS(DMA_DONE | DMA_ERR);
  626. bfin_write_MDMA_S0_CONFIG(0);
  627. bfin_write_MDMA_D0_CONFIG(0);
  628. local_irq_restore(flags);
  629. }
  630. EXPORT_SYMBOL(dma_outsl);
  631. void dma_insl(unsigned long addr, void *buf, unsigned short len)
  632. {
  633. unsigned long flags;
  634. blackfin_dcache_invalidate_range((unsigned int)buf,
  635. (unsigned int)(buf) + len * sizeof(long));
  636. local_irq_save(flags);
  637. bfin_write_MDMA_D0_START_ADDR(buf);
  638. bfin_write_MDMA_D0_X_COUNT(len);
  639. bfin_write_MDMA_D0_X_MODIFY(4);
  640. bfin_write_MDMA_D0_IRQ_STATUS(DMA_DONE | DMA_ERR);
  641. bfin_write_MDMA_S0_START_ADDR(addr);
  642. bfin_write_MDMA_S0_X_COUNT(len);
  643. bfin_write_MDMA_S0_X_MODIFY(0);
  644. bfin_write_MDMA_S0_IRQ_STATUS(DMA_DONE | DMA_ERR);
  645. bfin_write_MDMA_S0_CONFIG(DMAEN | WDSIZE_32);
  646. bfin_write_MDMA_D0_CONFIG(WNR | DI_EN | DMAEN | WDSIZE_32);
  647. SSYNC();
  648. while (!(bfin_read_MDMA_D0_IRQ_STATUS() & DMA_DONE));
  649. bfin_write_MDMA_D0_IRQ_STATUS(DMA_DONE | DMA_ERR);
  650. bfin_write_MDMA_S0_CONFIG(0);
  651. bfin_write_MDMA_D0_CONFIG(0);
  652. local_irq_restore(flags);
  653. }
  654. EXPORT_SYMBOL(dma_insl);