mach-anubis.c 10 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463
  1. /* linux/arch/arm/mach-s3c2440/mach-anubis.c
  2. *
  3. * Copyright (c) 2003-2005 Simtec Electronics
  4. * http://armlinux.simtec.co.uk/
  5. * Ben Dooks <ben@simtec.co.uk>
  6. *
  7. * This program is free software; you can redistribute it and/or modify
  8. * it under the terms of the GNU General Public License version 2 as
  9. * published by the Free Software Foundation.
  10. */
  11. #include <linux/kernel.h>
  12. #include <linux/types.h>
  13. #include <linux/interrupt.h>
  14. #include <linux/list.h>
  15. #include <linux/timer.h>
  16. #include <linux/init.h>
  17. #include <linux/serial_core.h>
  18. #include <linux/platform_device.h>
  19. #include <linux/sm501.h>
  20. #include <linux/sm501-regs.h>
  21. #include <asm/mach/arch.h>
  22. #include <asm/mach/map.h>
  23. #include <asm/mach/irq.h>
  24. #include <asm/arch/anubis-map.h>
  25. #include <asm/arch/anubis-irq.h>
  26. #include <asm/arch/anubis-cpld.h>
  27. #include <asm/hardware.h>
  28. #include <asm/io.h>
  29. #include <asm/irq.h>
  30. #include <asm/mach-types.h>
  31. #include <asm/plat-s3c/regs-serial.h>
  32. #include <asm/arch/regs-gpio.h>
  33. #include <asm/arch/regs-mem.h>
  34. #include <asm/arch/regs-lcd.h>
  35. #include <asm/plat-s3c/nand.h>
  36. #include <linux/mtd/mtd.h>
  37. #include <linux/mtd/nand.h>
  38. #include <linux/mtd/nand_ecc.h>
  39. #include <linux/mtd/partitions.h>
  40. #include <net/ax88796.h>
  41. #include <asm/plat-s3c24xx/clock.h>
  42. #include <asm/plat-s3c24xx/devs.h>
  43. #include <asm/plat-s3c24xx/cpu.h>
  44. #define COPYRIGHT ", (c) 2005 Simtec Electronics"
  45. static struct map_desc anubis_iodesc[] __initdata = {
  46. /* ISA IO areas */
  47. {
  48. .virtual = (u32)S3C24XX_VA_ISA_BYTE,
  49. .pfn = __phys_to_pfn(0x0),
  50. .length = SZ_4M,
  51. .type = MT_DEVICE,
  52. }, {
  53. .virtual = (u32)S3C24XX_VA_ISA_WORD,
  54. .pfn = __phys_to_pfn(0x0),
  55. .length = SZ_4M,
  56. .type = MT_DEVICE,
  57. },
  58. /* we could possibly compress the next set down into a set of smaller tables
  59. * pagetables, but that would mean using an L2 section, and it still means
  60. * we cannot actually feed the same register to an LDR due to 16K spacing
  61. */
  62. /* CPLD control registers */
  63. {
  64. .virtual = (u32)ANUBIS_VA_CTRL1,
  65. .pfn = __phys_to_pfn(ANUBIS_PA_CTRL1),
  66. .length = SZ_4K,
  67. .type = MT_DEVICE,
  68. }, {
  69. .virtual = (u32)ANUBIS_VA_IDREG,
  70. .pfn = __phys_to_pfn(ANUBIS_PA_IDREG),
  71. .length = SZ_4K,
  72. .type = MT_DEVICE,
  73. },
  74. };
  75. #define UCON S3C2410_UCON_DEFAULT | S3C2410_UCON_UCLK
  76. #define ULCON S3C2410_LCON_CS8 | S3C2410_LCON_PNONE | S3C2410_LCON_STOPB
  77. #define UFCON S3C2410_UFCON_RXTRIG8 | S3C2410_UFCON_FIFOMODE
  78. static struct s3c24xx_uart_clksrc anubis_serial_clocks[] = {
  79. [0] = {
  80. .name = "uclk",
  81. .divisor = 1,
  82. .min_baud = 0,
  83. .max_baud = 0,
  84. },
  85. [1] = {
  86. .name = "pclk",
  87. .divisor = 1,
  88. .min_baud = 0,
  89. .max_baud = 0,
  90. }
  91. };
  92. static struct s3c2410_uartcfg anubis_uartcfgs[] __initdata = {
  93. [0] = {
  94. .hwport = 0,
  95. .flags = 0,
  96. .ucon = UCON,
  97. .ulcon = ULCON,
  98. .ufcon = UFCON,
  99. .clocks = anubis_serial_clocks,
  100. .clocks_size = ARRAY_SIZE(anubis_serial_clocks),
  101. },
  102. [1] = {
  103. .hwport = 2,
  104. .flags = 0,
  105. .ucon = UCON,
  106. .ulcon = ULCON,
  107. .ufcon = UFCON,
  108. .clocks = anubis_serial_clocks,
  109. .clocks_size = ARRAY_SIZE(anubis_serial_clocks),
  110. },
  111. };
  112. /* NAND Flash on Anubis board */
  113. static int external_map[] = { 2 };
  114. static int chip0_map[] = { 0 };
  115. static int chip1_map[] = { 1 };
  116. static struct mtd_partition anubis_default_nand_part[] = {
  117. [0] = {
  118. .name = "Boot Agent",
  119. .size = SZ_16K,
  120. .offset = 0,
  121. },
  122. [1] = {
  123. .name = "/boot",
  124. .size = SZ_4M - SZ_16K,
  125. .offset = SZ_16K,
  126. },
  127. [2] = {
  128. .name = "user1",
  129. .offset = SZ_4M,
  130. .size = SZ_32M - SZ_4M,
  131. },
  132. [3] = {
  133. .name = "user2",
  134. .offset = SZ_32M,
  135. .size = MTDPART_SIZ_FULL,
  136. }
  137. };
  138. static struct mtd_partition anubis_default_nand_part_large[] = {
  139. [0] = {
  140. .name = "Boot Agent",
  141. .size = SZ_128K,
  142. .offset = 0,
  143. },
  144. [1] = {
  145. .name = "/boot",
  146. .size = SZ_4M - SZ_128K,
  147. .offset = SZ_128K,
  148. },
  149. [2] = {
  150. .name = "user1",
  151. .offset = SZ_4M,
  152. .size = SZ_32M - SZ_4M,
  153. },
  154. [3] = {
  155. .name = "user2",
  156. .offset = SZ_32M,
  157. .size = MTDPART_SIZ_FULL,
  158. }
  159. };
  160. /* the Anubis has 3 selectable slots for nand-flash, the two
  161. * on-board chip areas, as well as the external slot.
  162. *
  163. * Note, there is no current hot-plug support for the External
  164. * socket.
  165. */
  166. static struct s3c2410_nand_set anubis_nand_sets[] = {
  167. [1] = {
  168. .name = "External",
  169. .nr_chips = 1,
  170. .nr_map = external_map,
  171. .nr_partitions = ARRAY_SIZE(anubis_default_nand_part),
  172. .partitions = anubis_default_nand_part,
  173. },
  174. [0] = {
  175. .name = "chip0",
  176. .nr_chips = 1,
  177. .nr_map = chip0_map,
  178. .nr_partitions = ARRAY_SIZE(anubis_default_nand_part),
  179. .partitions = anubis_default_nand_part,
  180. },
  181. [2] = {
  182. .name = "chip1",
  183. .nr_chips = 1,
  184. .nr_map = chip1_map,
  185. .nr_partitions = ARRAY_SIZE(anubis_default_nand_part),
  186. .partitions = anubis_default_nand_part,
  187. },
  188. };
  189. static void anubis_nand_select(struct s3c2410_nand_set *set, int slot)
  190. {
  191. unsigned int tmp;
  192. slot = set->nr_map[slot] & 3;
  193. pr_debug("anubis_nand: selecting slot %d (set %p,%p)\n",
  194. slot, set, set->nr_map);
  195. tmp = __raw_readb(ANUBIS_VA_CTRL1);
  196. tmp &= ~ANUBIS_CTRL1_NANDSEL;
  197. tmp |= slot;
  198. pr_debug("anubis_nand: ctrl1 now %02x\n", tmp);
  199. __raw_writeb(tmp, ANUBIS_VA_CTRL1);
  200. }
  201. static struct s3c2410_platform_nand anubis_nand_info = {
  202. .tacls = 25,
  203. .twrph0 = 55,
  204. .twrph1 = 40,
  205. .nr_sets = ARRAY_SIZE(anubis_nand_sets),
  206. .sets = anubis_nand_sets,
  207. .select_chip = anubis_nand_select,
  208. };
  209. /* IDE channels */
  210. static struct resource anubis_ide0_resource[] = {
  211. {
  212. .start = S3C2410_CS3,
  213. .end = S3C2410_CS3 + (8*32) - 1,
  214. .flags = IORESOURCE_MEM,
  215. }, {
  216. .start = S3C2410_CS3 + (1<<26),
  217. .end = S3C2410_CS3 + (1<<26) + (8*32) - 1,
  218. .flags = IORESOURCE_MEM,
  219. }, {
  220. .start = IRQ_IDE0,
  221. .end = IRQ_IDE0,
  222. .flags = IORESOURCE_IRQ,
  223. },
  224. };
  225. static struct platform_device anubis_device_ide0 = {
  226. .name = "simtec-ide",
  227. .id = 0,
  228. .num_resources = ARRAY_SIZE(anubis_ide0_resource),
  229. .resource = anubis_ide0_resource,
  230. };
  231. static struct resource anubis_ide1_resource[] = {
  232. {
  233. .start = S3C2410_CS4,
  234. .end = S3C2410_CS4 + (8*32) - 1,
  235. .flags = IORESOURCE_MEM,
  236. }, {
  237. .start = S3C2410_CS4 + (1<<26),
  238. .end = S3C2410_CS4 + (1<<26) + (8*32) - 1,
  239. .flags = IORESOURCE_MEM,
  240. }, {
  241. .start = IRQ_IDE0,
  242. .end = IRQ_IDE0,
  243. .flags = IORESOURCE_IRQ,
  244. },
  245. };
  246. static struct platform_device anubis_device_ide1 = {
  247. .name = "simtec-ide",
  248. .id = 1,
  249. .num_resources = ARRAY_SIZE(anubis_ide1_resource),
  250. .resource = anubis_ide1_resource,
  251. };
  252. /* Asix AX88796 10/100 ethernet controller */
  253. static struct ax_plat_data anubis_asix_platdata = {
  254. .flags = AXFLG_MAC_FROMDEV,
  255. .wordlength = 2,
  256. .dcr_val = 0x48,
  257. .rcr_val = 0x40,
  258. };
  259. static struct resource anubis_asix_resource[] = {
  260. [0] = {
  261. .start = S3C2410_CS5,
  262. .end = S3C2410_CS5 + (0x20 * 0x20) -1,
  263. .flags = IORESOURCE_MEM
  264. },
  265. [1] = {
  266. .start = IRQ_ASIX,
  267. .end = IRQ_ASIX,
  268. .flags = IORESOURCE_IRQ
  269. }
  270. };
  271. static struct platform_device anubis_device_asix = {
  272. .name = "ax88796",
  273. .id = 0,
  274. .num_resources = ARRAY_SIZE(anubis_asix_resource),
  275. .resource = anubis_asix_resource,
  276. .dev = {
  277. .platform_data = &anubis_asix_platdata,
  278. }
  279. };
  280. /* SM501 */
  281. static struct resource anubis_sm501_resource[] = {
  282. [0] = {
  283. .start = S3C2410_CS2,
  284. .end = S3C2410_CS2 + SZ_8M,
  285. .flags = IORESOURCE_MEM,
  286. },
  287. [1] = {
  288. .start = S3C2410_CS2 + SZ_64M - SZ_2M,
  289. .end = S3C2410_CS2 + SZ_64M - 1,
  290. .flags = IORESOURCE_MEM,
  291. },
  292. [2] = {
  293. .start = IRQ_EINT0,
  294. .end = IRQ_EINT0,
  295. .flags = IORESOURCE_IRQ,
  296. },
  297. };
  298. static struct sm501_initdata anubis_sm501_initdata = {
  299. .gpio_high = {
  300. .set = 0x3F000000, /* 24bit panel */
  301. .mask = 0x0,
  302. },
  303. .misc_timing = {
  304. .set = 0x010100, /* SDRAM timing */
  305. .mask = 0x1F1F00,
  306. },
  307. .misc_control = {
  308. .set = SM501_MISC_PNL_24BIT,
  309. .mask = 0,
  310. },
  311. /* set the SDRAM and bus clocks */
  312. .mclk = 72 * MHZ,
  313. .m1xclk = 144 * MHZ,
  314. };
  315. static struct sm501_platdata_gpio_i2c anubis_sm501_gpio_i2c[] = {
  316. [0] = {
  317. .pin_scl = 44,
  318. .pin_sda = 45,
  319. },
  320. [1] = {
  321. .pin_scl = 40,
  322. .pin_sda = 41,
  323. },
  324. };
  325. static struct sm501_platdata anubis_sm501_platdata = {
  326. .init = &anubis_sm501_initdata,
  327. .gpio_i2c = anubis_sm501_gpio_i2c,
  328. .gpio_i2c_nr = ARRAY_SIZE(anubis_sm501_gpio_i2c),
  329. };
  330. static struct platform_device anubis_device_sm501 = {
  331. .name = "sm501",
  332. .id = 0,
  333. .num_resources = ARRAY_SIZE(anubis_sm501_resource),
  334. .resource = anubis_sm501_resource,
  335. .dev = {
  336. .platform_data = &anubis_sm501_platdata,
  337. },
  338. };
  339. /* Standard Anubis devices */
  340. static struct platform_device *anubis_devices[] __initdata = {
  341. &s3c_device_usb,
  342. &s3c_device_wdt,
  343. &s3c_device_adc,
  344. &s3c_device_i2c,
  345. &s3c_device_rtc,
  346. &s3c_device_nand,
  347. &anubis_device_ide0,
  348. &anubis_device_ide1,
  349. &anubis_device_asix,
  350. &anubis_device_sm501,
  351. };
  352. static struct clk *anubis_clocks[] = {
  353. &s3c24xx_dclk0,
  354. &s3c24xx_dclk1,
  355. &s3c24xx_clkout0,
  356. &s3c24xx_clkout1,
  357. &s3c24xx_uclk,
  358. };
  359. static void __init anubis_map_io(void)
  360. {
  361. /* initialise the clocks */
  362. s3c24xx_dclk0.parent = NULL;
  363. s3c24xx_dclk0.rate = 12*1000*1000;
  364. s3c24xx_dclk1.parent = NULL;
  365. s3c24xx_dclk1.rate = 24*1000*1000;
  366. s3c24xx_clkout0.parent = &s3c24xx_dclk0;
  367. s3c24xx_clkout1.parent = &s3c24xx_dclk1;
  368. s3c24xx_uclk.parent = &s3c24xx_clkout1;
  369. s3c24xx_register_clocks(anubis_clocks, ARRAY_SIZE(anubis_clocks));
  370. s3c_device_nand.dev.platform_data = &anubis_nand_info;
  371. s3c24xx_init_io(anubis_iodesc, ARRAY_SIZE(anubis_iodesc));
  372. s3c24xx_init_clocks(0);
  373. s3c24xx_init_uarts(anubis_uartcfgs, ARRAY_SIZE(anubis_uartcfgs));
  374. /* check for the newer revision boards with large page nand */
  375. if ((__raw_readb(ANUBIS_VA_IDREG) & ANUBIS_IDREG_REVMASK) >= 4) {
  376. printk(KERN_INFO "ANUBIS-B detected (revision %d)\n",
  377. __raw_readb(ANUBIS_VA_IDREG) & ANUBIS_IDREG_REVMASK);
  378. anubis_nand_sets[0].partitions = anubis_default_nand_part_large;
  379. anubis_nand_sets[0].nr_partitions = ARRAY_SIZE(anubis_default_nand_part_large);
  380. } else {
  381. /* ensure that the GPIO is setup */
  382. s3c2410_gpio_setpin(S3C2410_GPA0, 1);
  383. }
  384. }
  385. static void __init anubis_init(void)
  386. {
  387. platform_add_devices(anubis_devices, ARRAY_SIZE(anubis_devices));
  388. }
  389. MACHINE_START(ANUBIS, "Simtec-Anubis")
  390. /* Maintainer: Ben Dooks <ben@simtec.co.uk> */
  391. .phys_io = S3C2410_PA_UART,
  392. .io_pg_offst = (((u32)S3C24XX_VA_UART) >> 18) & 0xfffc,
  393. .boot_params = S3C2410_SDRAM_PA + 0x100,
  394. .map_io = anubis_map_io,
  395. .init_machine = anubis_init,
  396. .init_irq = s3c24xx_init_irq,
  397. .timer = &s3c24xx_timer,
  398. MACHINE_END