tg3.c 350 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950951952953954955956957958959960961962963964965966967968969970971972973974975976977978979980981982983984985986987988989990991992993994995996997998999100010011002100310041005100610071008100910101011101210131014101510161017101810191020102110221023102410251026102710281029103010311032103310341035103610371038103910401041104210431044104510461047104810491050105110521053105410551056105710581059106010611062106310641065106610671068106910701071107210731074107510761077107810791080108110821083108410851086108710881089109010911092109310941095109610971098109911001101110211031104110511061107110811091110111111121113111411151116111711181119112011211122112311241125112611271128112911301131113211331134113511361137113811391140114111421143114411451146114711481149115011511152115311541155115611571158115911601161116211631164116511661167116811691170117111721173117411751176117711781179118011811182118311841185118611871188118911901191119211931194119511961197119811991200120112021203120412051206120712081209121012111212121312141215121612171218121912201221122212231224122512261227122812291230123112321233123412351236123712381239124012411242124312441245124612471248124912501251125212531254125512561257125812591260126112621263126412651266126712681269127012711272127312741275127612771278127912801281128212831284128512861287128812891290129112921293129412951296129712981299130013011302130313041305130613071308130913101311131213131314131513161317131813191320132113221323132413251326132713281329133013311332133313341335133613371338133913401341134213431344134513461347134813491350135113521353135413551356135713581359136013611362136313641365136613671368136913701371137213731374137513761377137813791380138113821383138413851386138713881389139013911392139313941395139613971398139914001401140214031404140514061407140814091410141114121413141414151416141714181419142014211422142314241425142614271428142914301431143214331434143514361437143814391440144114421443144414451446144714481449145014511452145314541455145614571458145914601461146214631464146514661467146814691470147114721473147414751476147714781479148014811482148314841485148614871488148914901491149214931494149514961497149814991500150115021503150415051506150715081509151015111512151315141515151615171518151915201521152215231524152515261527152815291530153115321533153415351536153715381539154015411542154315441545154615471548154915501551155215531554155515561557155815591560156115621563156415651566156715681569157015711572157315741575157615771578157915801581158215831584158515861587158815891590159115921593159415951596159715981599160016011602160316041605160616071608160916101611161216131614161516161617161816191620162116221623162416251626162716281629163016311632163316341635163616371638163916401641164216431644164516461647164816491650165116521653165416551656165716581659166016611662166316641665166616671668166916701671167216731674167516761677167816791680168116821683168416851686168716881689169016911692169316941695169616971698169917001701170217031704170517061707170817091710171117121713171417151716171717181719172017211722172317241725172617271728172917301731173217331734173517361737173817391740174117421743174417451746174717481749175017511752175317541755175617571758175917601761176217631764176517661767176817691770177117721773177417751776177717781779178017811782178317841785178617871788178917901791179217931794179517961797179817991800180118021803180418051806180718081809181018111812181318141815181618171818181918201821182218231824182518261827182818291830183118321833183418351836183718381839184018411842184318441845184618471848184918501851185218531854185518561857185818591860186118621863186418651866186718681869187018711872187318741875187618771878187918801881188218831884188518861887188818891890189118921893189418951896189718981899190019011902190319041905190619071908190919101911191219131914191519161917191819191920192119221923192419251926192719281929193019311932193319341935193619371938193919401941194219431944194519461947194819491950195119521953195419551956195719581959196019611962196319641965196619671968196919701971197219731974197519761977197819791980198119821983198419851986198719881989199019911992199319941995199619971998199920002001200220032004200520062007200820092010201120122013201420152016201720182019202020212022202320242025202620272028202920302031203220332034203520362037203820392040204120422043204420452046204720482049205020512052205320542055205620572058205920602061206220632064206520662067206820692070207120722073207420752076207720782079208020812082208320842085208620872088208920902091209220932094209520962097209820992100210121022103210421052106210721082109211021112112211321142115211621172118211921202121212221232124212521262127212821292130213121322133213421352136213721382139214021412142214321442145214621472148214921502151215221532154215521562157215821592160216121622163216421652166216721682169217021712172217321742175217621772178217921802181218221832184218521862187218821892190219121922193219421952196219721982199220022012202220322042205220622072208220922102211221222132214221522162217221822192220222122222223222422252226222722282229223022312232223322342235223622372238223922402241224222432244224522462247224822492250225122522253225422552256225722582259226022612262226322642265226622672268226922702271227222732274227522762277227822792280228122822283228422852286228722882289229022912292229322942295229622972298229923002301230223032304230523062307230823092310231123122313231423152316231723182319232023212322232323242325232623272328232923302331233223332334233523362337233823392340234123422343234423452346234723482349235023512352235323542355235623572358235923602361236223632364236523662367236823692370237123722373237423752376237723782379238023812382238323842385238623872388238923902391239223932394239523962397239823992400240124022403240424052406240724082409241024112412241324142415241624172418241924202421242224232424242524262427242824292430243124322433243424352436243724382439244024412442244324442445244624472448244924502451245224532454245524562457245824592460246124622463246424652466246724682469247024712472247324742475247624772478247924802481248224832484248524862487248824892490249124922493249424952496249724982499250025012502250325042505250625072508250925102511251225132514251525162517251825192520252125222523252425252526252725282529253025312532253325342535253625372538253925402541254225432544254525462547254825492550255125522553255425552556255725582559256025612562256325642565256625672568256925702571257225732574257525762577257825792580258125822583258425852586258725882589259025912592259325942595259625972598259926002601260226032604260526062607260826092610261126122613261426152616261726182619262026212622262326242625262626272628262926302631263226332634263526362637263826392640264126422643264426452646264726482649265026512652265326542655265626572658265926602661266226632664266526662667266826692670267126722673267426752676267726782679268026812682268326842685268626872688268926902691269226932694269526962697269826992700270127022703270427052706270727082709271027112712271327142715271627172718271927202721272227232724272527262727272827292730273127322733273427352736273727382739274027412742274327442745274627472748274927502751275227532754275527562757275827592760276127622763276427652766276727682769277027712772277327742775277627772778277927802781278227832784278527862787278827892790279127922793279427952796279727982799280028012802280328042805280628072808280928102811281228132814281528162817281828192820282128222823282428252826282728282829283028312832283328342835283628372838283928402841284228432844284528462847284828492850285128522853285428552856285728582859286028612862286328642865286628672868286928702871287228732874287528762877287828792880288128822883288428852886288728882889289028912892289328942895289628972898289929002901290229032904290529062907290829092910291129122913291429152916291729182919292029212922292329242925292629272928292929302931293229332934293529362937293829392940294129422943294429452946294729482949295029512952295329542955295629572958295929602961296229632964296529662967296829692970297129722973297429752976297729782979298029812982298329842985298629872988298929902991299229932994299529962997299829993000300130023003300430053006300730083009301030113012301330143015301630173018301930203021302230233024302530263027302830293030303130323033303430353036303730383039304030413042304330443045304630473048304930503051305230533054305530563057305830593060306130623063306430653066306730683069307030713072307330743075307630773078307930803081308230833084308530863087308830893090309130923093309430953096309730983099310031013102310331043105310631073108310931103111311231133114311531163117311831193120312131223123312431253126312731283129313031313132313331343135313631373138313931403141314231433144314531463147314831493150315131523153315431553156315731583159316031613162316331643165316631673168316931703171317231733174317531763177317831793180318131823183318431853186318731883189319031913192319331943195319631973198319932003201320232033204320532063207320832093210321132123213321432153216321732183219322032213222322332243225322632273228322932303231323232333234323532363237323832393240324132423243324432453246324732483249325032513252325332543255325632573258325932603261326232633264326532663267326832693270327132723273327432753276327732783279328032813282328332843285328632873288328932903291329232933294329532963297329832993300330133023303330433053306330733083309331033113312331333143315331633173318331933203321332233233324332533263327332833293330333133323333333433353336333733383339334033413342334333443345334633473348334933503351335233533354335533563357335833593360336133623363336433653366336733683369337033713372337333743375337633773378337933803381338233833384338533863387338833893390339133923393339433953396339733983399340034013402340334043405340634073408340934103411341234133414341534163417341834193420342134223423342434253426342734283429343034313432343334343435343634373438343934403441344234433444344534463447344834493450345134523453345434553456345734583459346034613462346334643465346634673468346934703471347234733474347534763477347834793480348134823483348434853486348734883489349034913492349334943495349634973498349935003501350235033504350535063507350835093510351135123513351435153516351735183519352035213522352335243525352635273528352935303531353235333534353535363537353835393540354135423543354435453546354735483549355035513552355335543555355635573558355935603561356235633564356535663567356835693570357135723573357435753576357735783579358035813582358335843585358635873588358935903591359235933594359535963597359835993600360136023603360436053606360736083609361036113612361336143615361636173618361936203621362236233624362536263627362836293630363136323633363436353636363736383639364036413642364336443645364636473648364936503651365236533654365536563657365836593660366136623663366436653666366736683669367036713672367336743675367636773678367936803681368236833684368536863687368836893690369136923693369436953696369736983699370037013702370337043705370637073708370937103711371237133714371537163717371837193720372137223723372437253726372737283729373037313732373337343735373637373738373937403741374237433744374537463747374837493750375137523753375437553756375737583759376037613762376337643765376637673768376937703771377237733774377537763777377837793780378137823783378437853786378737883789379037913792379337943795379637973798379938003801380238033804380538063807380838093810381138123813381438153816381738183819382038213822382338243825382638273828382938303831383238333834383538363837383838393840384138423843384438453846384738483849385038513852385338543855385638573858385938603861386238633864386538663867386838693870387138723873387438753876387738783879388038813882388338843885388638873888388938903891389238933894389538963897389838993900390139023903390439053906390739083909391039113912391339143915391639173918391939203921392239233924392539263927392839293930393139323933393439353936393739383939394039413942394339443945394639473948394939503951395239533954395539563957395839593960396139623963396439653966396739683969397039713972397339743975397639773978397939803981398239833984398539863987398839893990399139923993399439953996399739983999400040014002400340044005400640074008400940104011401240134014401540164017401840194020402140224023402440254026402740284029403040314032403340344035403640374038403940404041404240434044404540464047404840494050405140524053405440554056405740584059406040614062406340644065406640674068406940704071407240734074407540764077407840794080408140824083408440854086408740884089409040914092409340944095409640974098409941004101410241034104410541064107410841094110411141124113411441154116411741184119412041214122412341244125412641274128412941304131413241334134413541364137413841394140414141424143414441454146414741484149415041514152415341544155415641574158415941604161416241634164416541664167416841694170417141724173417441754176417741784179418041814182418341844185418641874188418941904191419241934194419541964197419841994200420142024203420442054206420742084209421042114212421342144215421642174218421942204221422242234224422542264227422842294230423142324233423442354236423742384239424042414242424342444245424642474248424942504251425242534254425542564257425842594260426142624263426442654266426742684269427042714272427342744275427642774278427942804281428242834284428542864287428842894290429142924293429442954296429742984299430043014302430343044305430643074308430943104311431243134314431543164317431843194320432143224323432443254326432743284329433043314332433343344335433643374338433943404341434243434344434543464347434843494350435143524353435443554356435743584359436043614362436343644365436643674368436943704371437243734374437543764377437843794380438143824383438443854386438743884389439043914392439343944395439643974398439944004401440244034404440544064407440844094410441144124413441444154416441744184419442044214422442344244425442644274428442944304431443244334434443544364437443844394440444144424443444444454446444744484449445044514452445344544455445644574458445944604461446244634464446544664467446844694470447144724473447444754476447744784479448044814482448344844485448644874488448944904491449244934494449544964497449844994500450145024503450445054506450745084509451045114512451345144515451645174518451945204521452245234524452545264527452845294530453145324533453445354536453745384539454045414542454345444545454645474548454945504551455245534554455545564557455845594560456145624563456445654566456745684569457045714572457345744575457645774578457945804581458245834584458545864587458845894590459145924593459445954596459745984599460046014602460346044605460646074608460946104611461246134614461546164617461846194620462146224623462446254626462746284629463046314632463346344635463646374638463946404641464246434644464546464647464846494650465146524653465446554656465746584659466046614662466346644665466646674668466946704671467246734674467546764677467846794680468146824683468446854686468746884689469046914692469346944695469646974698469947004701470247034704470547064707470847094710471147124713471447154716471747184719472047214722472347244725472647274728472947304731473247334734473547364737473847394740474147424743474447454746474747484749475047514752475347544755475647574758475947604761476247634764476547664767476847694770477147724773477447754776477747784779478047814782478347844785478647874788478947904791479247934794479547964797479847994800480148024803480448054806480748084809481048114812481348144815481648174818481948204821482248234824482548264827482848294830483148324833483448354836483748384839484048414842484348444845484648474848484948504851485248534854485548564857485848594860486148624863486448654866486748684869487048714872487348744875487648774878487948804881488248834884488548864887488848894890489148924893489448954896489748984899490049014902490349044905490649074908490949104911491249134914491549164917491849194920492149224923492449254926492749284929493049314932493349344935493649374938493949404941494249434944494549464947494849494950495149524953495449554956495749584959496049614962496349644965496649674968496949704971497249734974497549764977497849794980498149824983498449854986498749884989499049914992499349944995499649974998499950005001500250035004500550065007500850095010501150125013501450155016501750185019502050215022502350245025502650275028502950305031503250335034503550365037503850395040504150425043504450455046504750485049505050515052505350545055505650575058505950605061506250635064506550665067506850695070507150725073507450755076507750785079508050815082508350845085508650875088508950905091509250935094509550965097509850995100510151025103510451055106510751085109511051115112511351145115511651175118511951205121512251235124512551265127512851295130513151325133513451355136513751385139514051415142514351445145514651475148514951505151515251535154515551565157515851595160516151625163516451655166516751685169517051715172517351745175517651775178517951805181518251835184518551865187518851895190519151925193519451955196519751985199520052015202520352045205520652075208520952105211521252135214521552165217521852195220522152225223522452255226522752285229523052315232523352345235523652375238523952405241524252435244524552465247524852495250525152525253525452555256525752585259526052615262526352645265526652675268526952705271527252735274527552765277527852795280528152825283528452855286528752885289529052915292529352945295529652975298529953005301530253035304530553065307530853095310531153125313531453155316531753185319532053215322532353245325532653275328532953305331533253335334533553365337533853395340534153425343534453455346534753485349535053515352535353545355535653575358535953605361536253635364536553665367536853695370537153725373537453755376537753785379538053815382538353845385538653875388538953905391539253935394539553965397539853995400540154025403540454055406540754085409541054115412541354145415541654175418541954205421542254235424542554265427542854295430543154325433543454355436543754385439544054415442544354445445544654475448544954505451545254535454545554565457545854595460546154625463546454655466546754685469547054715472547354745475547654775478547954805481548254835484548554865487548854895490549154925493549454955496549754985499550055015502550355045505550655075508550955105511551255135514551555165517551855195520552155225523552455255526552755285529553055315532553355345535553655375538553955405541554255435544554555465547554855495550555155525553555455555556555755585559556055615562556355645565556655675568556955705571557255735574557555765577557855795580558155825583558455855586558755885589559055915592559355945595559655975598559956005601560256035604560556065607560856095610561156125613561456155616561756185619562056215622562356245625562656275628562956305631563256335634563556365637563856395640564156425643564456455646564756485649565056515652565356545655565656575658565956605661566256635664566556665667566856695670567156725673567456755676567756785679568056815682568356845685568656875688568956905691569256935694569556965697569856995700570157025703570457055706570757085709571057115712571357145715571657175718571957205721572257235724572557265727572857295730573157325733573457355736573757385739574057415742574357445745574657475748574957505751575257535754575557565757575857595760576157625763576457655766576757685769577057715772577357745775577657775778577957805781578257835784578557865787578857895790579157925793579457955796579757985799580058015802580358045805580658075808580958105811581258135814581558165817581858195820582158225823582458255826582758285829583058315832583358345835583658375838583958405841584258435844584558465847584858495850585158525853585458555856585758585859586058615862586358645865586658675868586958705871587258735874587558765877587858795880588158825883588458855886588758885889589058915892589358945895589658975898589959005901590259035904590559065907590859095910591159125913591459155916591759185919592059215922592359245925592659275928592959305931593259335934593559365937593859395940594159425943594459455946594759485949595059515952595359545955595659575958595959605961596259635964596559665967596859695970597159725973597459755976597759785979598059815982598359845985598659875988598959905991599259935994599559965997599859996000600160026003600460056006600760086009601060116012601360146015601660176018601960206021602260236024602560266027602860296030603160326033603460356036603760386039604060416042604360446045604660476048604960506051605260536054605560566057605860596060606160626063606460656066606760686069607060716072607360746075607660776078607960806081608260836084608560866087608860896090609160926093609460956096609760986099610061016102610361046105610661076108610961106111611261136114611561166117611861196120612161226123612461256126612761286129613061316132613361346135613661376138613961406141614261436144614561466147614861496150615161526153615461556156615761586159616061616162616361646165616661676168616961706171617261736174617561766177617861796180618161826183618461856186618761886189619061916192619361946195619661976198619962006201620262036204620562066207620862096210621162126213621462156216621762186219622062216222622362246225622662276228622962306231623262336234623562366237623862396240624162426243624462456246624762486249625062516252625362546255625662576258625962606261626262636264626562666267626862696270627162726273627462756276627762786279628062816282628362846285628662876288628962906291629262936294629562966297629862996300630163026303630463056306630763086309631063116312631363146315631663176318631963206321632263236324632563266327632863296330633163326333633463356336633763386339634063416342634363446345634663476348634963506351635263536354635563566357635863596360636163626363636463656366636763686369637063716372637363746375637663776378637963806381638263836384638563866387638863896390639163926393639463956396639763986399640064016402640364046405640664076408640964106411641264136414641564166417641864196420642164226423642464256426642764286429643064316432643364346435643664376438643964406441644264436444644564466447644864496450645164526453645464556456645764586459646064616462646364646465646664676468646964706471647264736474647564766477647864796480648164826483648464856486648764886489649064916492649364946495649664976498649965006501650265036504650565066507650865096510651165126513651465156516651765186519652065216522652365246525652665276528652965306531653265336534653565366537653865396540654165426543654465456546654765486549655065516552655365546555655665576558655965606561656265636564656565666567656865696570657165726573657465756576657765786579658065816582658365846585658665876588658965906591659265936594659565966597659865996600660166026603660466056606660766086609661066116612661366146615661666176618661966206621662266236624662566266627662866296630663166326633663466356636663766386639664066416642664366446645664666476648664966506651665266536654665566566657665866596660666166626663666466656666666766686669667066716672667366746675667666776678667966806681668266836684668566866687668866896690669166926693669466956696669766986699670067016702670367046705670667076708670967106711671267136714671567166717671867196720672167226723672467256726672767286729673067316732673367346735673667376738673967406741674267436744674567466747674867496750675167526753675467556756675767586759676067616762676367646765676667676768676967706771677267736774677567766777677867796780678167826783678467856786678767886789679067916792679367946795679667976798679968006801680268036804680568066807680868096810681168126813681468156816681768186819682068216822682368246825682668276828682968306831683268336834683568366837683868396840684168426843684468456846684768486849685068516852685368546855685668576858685968606861686268636864686568666867686868696870687168726873687468756876687768786879688068816882688368846885688668876888688968906891689268936894689568966897689868996900690169026903690469056906690769086909691069116912691369146915691669176918691969206921692269236924692569266927692869296930693169326933693469356936693769386939694069416942694369446945694669476948694969506951695269536954695569566957695869596960696169626963696469656966696769686969697069716972697369746975697669776978697969806981698269836984698569866987698869896990699169926993699469956996699769986999700070017002700370047005700670077008700970107011701270137014701570167017701870197020702170227023702470257026702770287029703070317032703370347035703670377038703970407041704270437044704570467047704870497050705170527053705470557056705770587059706070617062706370647065706670677068706970707071707270737074707570767077707870797080708170827083708470857086708770887089709070917092709370947095709670977098709971007101710271037104710571067107710871097110711171127113711471157116711771187119712071217122712371247125712671277128712971307131713271337134713571367137713871397140714171427143714471457146714771487149715071517152715371547155715671577158715971607161716271637164716571667167716871697170717171727173717471757176717771787179718071817182718371847185718671877188718971907191719271937194719571967197719871997200720172027203720472057206720772087209721072117212721372147215721672177218721972207221722272237224722572267227722872297230723172327233723472357236723772387239724072417242724372447245724672477248724972507251725272537254725572567257725872597260726172627263726472657266726772687269727072717272727372747275727672777278727972807281728272837284728572867287728872897290729172927293729472957296729772987299730073017302730373047305730673077308730973107311731273137314731573167317731873197320732173227323732473257326732773287329733073317332733373347335733673377338733973407341734273437344734573467347734873497350735173527353735473557356735773587359736073617362736373647365736673677368736973707371737273737374737573767377737873797380738173827383738473857386738773887389739073917392739373947395739673977398739974007401740274037404740574067407740874097410741174127413741474157416741774187419742074217422742374247425742674277428742974307431743274337434743574367437743874397440744174427443744474457446744774487449745074517452745374547455745674577458745974607461746274637464746574667467746874697470747174727473747474757476747774787479748074817482748374847485748674877488748974907491749274937494749574967497749874997500750175027503750475057506750775087509751075117512751375147515751675177518751975207521752275237524752575267527752875297530753175327533753475357536753775387539754075417542754375447545754675477548754975507551755275537554755575567557755875597560756175627563756475657566756775687569757075717572757375747575757675777578757975807581758275837584758575867587758875897590759175927593759475957596759775987599760076017602760376047605760676077608760976107611761276137614761576167617761876197620762176227623762476257626762776287629763076317632763376347635763676377638763976407641764276437644764576467647764876497650765176527653765476557656765776587659766076617662766376647665766676677668766976707671767276737674767576767677767876797680768176827683768476857686768776887689769076917692769376947695769676977698769977007701770277037704770577067707770877097710771177127713771477157716771777187719772077217722772377247725772677277728772977307731773277337734773577367737773877397740774177427743774477457746774777487749775077517752775377547755775677577758775977607761776277637764776577667767776877697770777177727773777477757776777777787779778077817782778377847785778677877788778977907791779277937794779577967797779877997800780178027803780478057806780778087809781078117812781378147815781678177818781978207821782278237824782578267827782878297830783178327833783478357836783778387839784078417842784378447845784678477848784978507851785278537854785578567857785878597860786178627863786478657866786778687869787078717872787378747875787678777878787978807881788278837884788578867887788878897890789178927893789478957896789778987899790079017902790379047905790679077908790979107911791279137914791579167917791879197920792179227923792479257926792779287929793079317932793379347935793679377938793979407941794279437944794579467947794879497950795179527953795479557956795779587959796079617962796379647965796679677968796979707971797279737974797579767977797879797980798179827983798479857986798779887989799079917992799379947995799679977998799980008001800280038004800580068007800880098010801180128013801480158016801780188019802080218022802380248025802680278028802980308031803280338034803580368037803880398040804180428043804480458046804780488049805080518052805380548055805680578058805980608061806280638064806580668067806880698070807180728073807480758076807780788079808080818082808380848085808680878088808980908091809280938094809580968097809880998100810181028103810481058106810781088109811081118112811381148115811681178118811981208121812281238124812581268127812881298130813181328133813481358136813781388139814081418142814381448145814681478148814981508151815281538154815581568157815881598160816181628163816481658166816781688169817081718172817381748175817681778178817981808181818281838184818581868187818881898190819181928193819481958196819781988199820082018202820382048205820682078208820982108211821282138214821582168217821882198220822182228223822482258226822782288229823082318232823382348235823682378238823982408241824282438244824582468247824882498250825182528253825482558256825782588259826082618262826382648265826682678268826982708271827282738274827582768277827882798280828182828283828482858286828782888289829082918292829382948295829682978298829983008301830283038304830583068307830883098310831183128313831483158316831783188319832083218322832383248325832683278328832983308331833283338334833583368337833883398340834183428343834483458346834783488349835083518352835383548355835683578358835983608361836283638364836583668367836883698370837183728373837483758376837783788379838083818382838383848385838683878388838983908391839283938394839583968397839883998400840184028403840484058406840784088409841084118412841384148415841684178418841984208421842284238424842584268427842884298430843184328433843484358436843784388439844084418442844384448445844684478448844984508451845284538454845584568457845884598460846184628463846484658466846784688469847084718472847384748475847684778478847984808481848284838484848584868487848884898490849184928493849484958496849784988499850085018502850385048505850685078508850985108511851285138514851585168517851885198520852185228523852485258526852785288529853085318532853385348535853685378538853985408541854285438544854585468547854885498550855185528553855485558556855785588559856085618562856385648565856685678568856985708571857285738574857585768577857885798580858185828583858485858586858785888589859085918592859385948595859685978598859986008601860286038604860586068607860886098610861186128613861486158616861786188619862086218622862386248625862686278628862986308631863286338634863586368637863886398640864186428643864486458646864786488649865086518652865386548655865686578658865986608661866286638664866586668667866886698670867186728673867486758676867786788679868086818682868386848685868686878688868986908691869286938694869586968697869886998700870187028703870487058706870787088709871087118712871387148715871687178718871987208721872287238724872587268727872887298730873187328733873487358736873787388739874087418742874387448745874687478748874987508751875287538754875587568757875887598760876187628763876487658766876787688769877087718772877387748775877687778778877987808781878287838784878587868787878887898790879187928793879487958796879787988799880088018802880388048805880688078808880988108811881288138814881588168817881888198820882188228823882488258826882788288829883088318832883388348835883688378838883988408841884288438844884588468847884888498850885188528853885488558856885788588859886088618862886388648865886688678868886988708871887288738874887588768877887888798880888188828883888488858886888788888889889088918892889388948895889688978898889989008901890289038904890589068907890889098910891189128913891489158916891789188919892089218922892389248925892689278928892989308931893289338934893589368937893889398940894189428943894489458946894789488949895089518952895389548955895689578958895989608961896289638964896589668967896889698970897189728973897489758976897789788979898089818982898389848985898689878988898989908991899289938994899589968997899889999000900190029003900490059006900790089009901090119012901390149015901690179018901990209021902290239024902590269027902890299030903190329033903490359036903790389039904090419042904390449045904690479048904990509051905290539054905590569057905890599060906190629063906490659066906790689069907090719072907390749075907690779078907990809081908290839084908590869087908890899090909190929093909490959096909790989099910091019102910391049105910691079108910991109111911291139114911591169117911891199120912191229123912491259126912791289129913091319132913391349135913691379138913991409141914291439144914591469147914891499150915191529153915491559156915791589159916091619162916391649165916691679168916991709171917291739174917591769177917891799180918191829183918491859186918791889189919091919192919391949195919691979198919992009201920292039204920592069207920892099210921192129213921492159216921792189219922092219222922392249225922692279228922992309231923292339234923592369237923892399240924192429243924492459246924792489249925092519252925392549255925692579258925992609261926292639264926592669267926892699270927192729273927492759276927792789279928092819282928392849285928692879288928992909291929292939294929592969297929892999300930193029303930493059306930793089309931093119312931393149315931693179318931993209321932293239324932593269327932893299330933193329333933493359336933793389339934093419342934393449345934693479348934993509351935293539354935593569357935893599360936193629363936493659366936793689369937093719372937393749375937693779378937993809381938293839384938593869387938893899390939193929393939493959396939793989399940094019402940394049405940694079408940994109411941294139414941594169417941894199420942194229423942494259426942794289429943094319432943394349435943694379438943994409441944294439444944594469447944894499450945194529453945494559456945794589459946094619462946394649465946694679468946994709471947294739474947594769477947894799480948194829483948494859486948794889489949094919492949394949495949694979498949995009501950295039504950595069507950895099510951195129513951495159516951795189519952095219522952395249525952695279528952995309531953295339534953595369537953895399540954195429543954495459546954795489549955095519552955395549555955695579558955995609561956295639564956595669567956895699570957195729573957495759576957795789579958095819582958395849585958695879588958995909591959295939594959595969597959895999600960196029603960496059606960796089609961096119612961396149615961696179618961996209621962296239624962596269627962896299630963196329633963496359636963796389639964096419642964396449645964696479648964996509651965296539654965596569657965896599660966196629663966496659666966796689669967096719672967396749675967696779678967996809681968296839684968596869687968896899690969196929693969496959696969796989699970097019702970397049705970697079708970997109711971297139714971597169717971897199720972197229723972497259726972797289729973097319732973397349735973697379738973997409741974297439744974597469747974897499750975197529753975497559756975797589759976097619762976397649765976697679768976997709771977297739774977597769777977897799780978197829783978497859786978797889789979097919792979397949795979697979798979998009801980298039804980598069807980898099810981198129813981498159816981798189819982098219822982398249825982698279828982998309831983298339834983598369837983898399840984198429843984498459846984798489849985098519852985398549855985698579858985998609861986298639864986598669867986898699870987198729873987498759876987798789879988098819882988398849885988698879888988998909891989298939894989598969897989898999900990199029903990499059906990799089909991099119912991399149915991699179918991999209921992299239924992599269927992899299930993199329933993499359936993799389939994099419942994399449945994699479948994999509951995299539954995599569957995899599960996199629963996499659966996799689969997099719972997399749975997699779978997999809981998299839984998599869987998899899990999199929993999499959996999799989999100001000110002100031000410005100061000710008100091001010011100121001310014100151001610017100181001910020100211002210023100241002510026100271002810029100301003110032100331003410035100361003710038100391004010041100421004310044100451004610047100481004910050100511005210053100541005510056100571005810059100601006110062100631006410065100661006710068100691007010071100721007310074100751007610077100781007910080100811008210083100841008510086100871008810089100901009110092100931009410095100961009710098100991010010101101021010310104101051010610107101081010910110101111011210113101141011510116101171011810119101201012110122101231012410125101261012710128101291013010131101321013310134101351013610137101381013910140101411014210143101441014510146101471014810149101501015110152101531015410155101561015710158101591016010161101621016310164101651016610167101681016910170101711017210173101741017510176101771017810179101801018110182101831018410185101861018710188101891019010191101921019310194101951019610197101981019910200102011020210203102041020510206102071020810209102101021110212102131021410215102161021710218102191022010221102221022310224102251022610227102281022910230102311023210233102341023510236102371023810239102401024110242102431024410245102461024710248102491025010251102521025310254102551025610257102581025910260102611026210263102641026510266102671026810269102701027110272102731027410275102761027710278102791028010281102821028310284102851028610287102881028910290102911029210293102941029510296102971029810299103001030110302103031030410305103061030710308103091031010311103121031310314103151031610317103181031910320103211032210323103241032510326103271032810329103301033110332103331033410335103361033710338103391034010341103421034310344103451034610347103481034910350103511035210353103541035510356103571035810359103601036110362103631036410365103661036710368103691037010371103721037310374103751037610377103781037910380103811038210383103841038510386103871038810389103901039110392103931039410395103961039710398103991040010401104021040310404104051040610407104081040910410104111041210413104141041510416104171041810419104201042110422104231042410425104261042710428104291043010431104321043310434104351043610437104381043910440104411044210443104441044510446104471044810449104501045110452104531045410455104561045710458104591046010461104621046310464104651046610467104681046910470104711047210473104741047510476104771047810479104801048110482104831048410485104861048710488104891049010491104921049310494104951049610497104981049910500105011050210503105041050510506105071050810509105101051110512105131051410515105161051710518105191052010521105221052310524105251052610527105281052910530105311053210533105341053510536105371053810539105401054110542105431054410545105461054710548105491055010551105521055310554105551055610557105581055910560105611056210563105641056510566105671056810569105701057110572105731057410575105761057710578105791058010581105821058310584105851058610587105881058910590105911059210593105941059510596105971059810599106001060110602106031060410605106061060710608106091061010611106121061310614106151061610617106181061910620106211062210623106241062510626106271062810629106301063110632106331063410635106361063710638106391064010641106421064310644106451064610647106481064910650106511065210653106541065510656106571065810659106601066110662106631066410665106661066710668106691067010671106721067310674106751067610677106781067910680106811068210683106841068510686106871068810689106901069110692106931069410695106961069710698106991070010701107021070310704107051070610707107081070910710107111071210713107141071510716107171071810719107201072110722107231072410725107261072710728107291073010731107321073310734107351073610737107381073910740107411074210743107441074510746107471074810749107501075110752107531075410755107561075710758107591076010761107621076310764107651076610767107681076910770107711077210773107741077510776107771077810779107801078110782107831078410785107861078710788107891079010791107921079310794107951079610797107981079910800108011080210803108041080510806108071080810809108101081110812108131081410815108161081710818108191082010821108221082310824108251082610827108281082910830108311083210833108341083510836108371083810839108401084110842108431084410845108461084710848108491085010851108521085310854108551085610857108581085910860108611086210863108641086510866108671086810869108701087110872108731087410875108761087710878108791088010881108821088310884108851088610887108881088910890108911089210893108941089510896108971089810899109001090110902109031090410905109061090710908109091091010911109121091310914109151091610917109181091910920109211092210923109241092510926109271092810929109301093110932109331093410935109361093710938109391094010941109421094310944109451094610947109481094910950109511095210953109541095510956109571095810959109601096110962109631096410965109661096710968109691097010971109721097310974109751097610977109781097910980109811098210983109841098510986109871098810989109901099110992109931099410995109961099710998109991100011001110021100311004110051100611007110081100911010110111101211013110141101511016110171101811019110201102111022110231102411025110261102711028110291103011031110321103311034110351103611037110381103911040110411104211043110441104511046110471104811049110501105111052110531105411055110561105711058110591106011061110621106311064110651106611067110681106911070110711107211073110741107511076110771107811079110801108111082110831108411085110861108711088110891109011091110921109311094110951109611097110981109911100111011110211103111041110511106111071110811109111101111111112111131111411115111161111711118111191112011121111221112311124111251112611127111281112911130111311113211133111341113511136111371113811139111401114111142111431114411145111461114711148111491115011151111521115311154111551115611157111581115911160111611116211163111641116511166111671116811169111701117111172111731117411175111761117711178111791118011181111821118311184111851118611187111881118911190111911119211193111941119511196111971119811199112001120111202112031120411205112061120711208112091121011211112121121311214112151121611217112181121911220112211122211223112241122511226112271122811229112301123111232112331123411235112361123711238112391124011241112421124311244112451124611247112481124911250112511125211253112541125511256112571125811259112601126111262112631126411265112661126711268112691127011271112721127311274112751127611277112781127911280112811128211283112841128511286112871128811289112901129111292112931129411295112961129711298112991130011301113021130311304113051130611307113081130911310113111131211313113141131511316113171131811319113201132111322113231132411325113261132711328113291133011331113321133311334113351133611337113381133911340113411134211343113441134511346113471134811349113501135111352113531135411355113561135711358113591136011361113621136311364113651136611367113681136911370113711137211373113741137511376113771137811379113801138111382113831138411385113861138711388113891139011391113921139311394113951139611397113981139911400114011140211403114041140511406114071140811409114101141111412114131141411415114161141711418114191142011421114221142311424114251142611427114281142911430114311143211433114341143511436114371143811439114401144111442114431144411445114461144711448114491145011451114521145311454114551145611457114581145911460114611146211463114641146511466114671146811469114701147111472114731147411475114761147711478114791148011481114821148311484114851148611487114881148911490114911149211493114941149511496114971149811499115001150111502115031150411505115061150711508115091151011511115121151311514115151151611517115181151911520115211152211523115241152511526115271152811529115301153111532115331153411535115361153711538115391154011541115421154311544115451154611547115481154911550115511155211553115541155511556115571155811559115601156111562115631156411565115661156711568115691157011571115721157311574115751157611577115781157911580115811158211583115841158511586115871158811589115901159111592115931159411595115961159711598115991160011601116021160311604116051160611607116081160911610116111161211613116141161511616116171161811619116201162111622116231162411625116261162711628116291163011631116321163311634116351163611637116381163911640116411164211643116441164511646116471164811649116501165111652116531165411655116561165711658116591166011661116621166311664116651166611667116681166911670116711167211673116741167511676116771167811679116801168111682116831168411685116861168711688116891169011691116921169311694116951169611697116981169911700117011170211703117041170511706117071170811709117101171111712117131171411715117161171711718117191172011721117221172311724117251172611727117281172911730117311173211733117341173511736117371173811739117401174111742117431174411745117461174711748117491175011751117521175311754117551175611757117581175911760117611176211763117641176511766117671176811769117701177111772117731177411775117761177711778117791178011781117821178311784117851178611787117881178911790117911179211793117941179511796117971179811799118001180111802118031180411805118061180711808118091181011811118121181311814118151181611817118181181911820118211182211823118241182511826118271182811829118301183111832118331183411835118361183711838118391184011841118421184311844118451184611847118481184911850118511185211853118541185511856118571185811859118601186111862118631186411865118661186711868118691187011871118721187311874118751187611877118781187911880118811188211883118841188511886118871188811889118901189111892118931189411895118961189711898118991190011901119021190311904119051190611907119081190911910119111191211913119141191511916119171191811919119201192111922119231192411925119261192711928119291193011931119321193311934119351193611937119381193911940119411194211943119441194511946119471194811949119501195111952119531195411955119561195711958119591196011961119621196311964119651196611967119681196911970119711197211973119741197511976119771197811979119801198111982119831198411985119861198711988119891199011991119921199311994119951199611997119981199912000120011200212003120041200512006120071200812009120101201112012120131201412015120161201712018120191202012021120221202312024120251202612027120281202912030120311203212033120341203512036120371203812039120401204112042120431204412045120461204712048120491205012051120521205312054120551205612057120581205912060120611206212063120641206512066120671206812069120701207112072120731207412075120761207712078120791208012081120821208312084120851208612087120881208912090120911209212093120941209512096120971209812099121001210112102121031210412105121061210712108121091211012111121121211312114121151211612117121181211912120121211212212123121241212512126121271212812129121301213112132121331213412135121361213712138121391214012141121421214312144121451214612147121481214912150121511215212153121541215512156121571215812159121601216112162121631216412165121661216712168121691217012171121721217312174121751217612177121781217912180121811218212183121841218512186121871218812189121901219112192121931219412195121961219712198121991220012201122021220312204122051220612207122081220912210122111221212213122141221512216122171221812219122201222112222122231222412225122261222712228122291223012231122321223312234122351223612237122381223912240122411224212243122441224512246
  1. /*
  2. * tg3.c: Broadcom Tigon3 ethernet driver.
  3. *
  4. * Copyright (C) 2001, 2002, 2003, 2004 David S. Miller (davem@redhat.com)
  5. * Copyright (C) 2001, 2002, 2003 Jeff Garzik (jgarzik@pobox.com)
  6. * Copyright (C) 2004 Sun Microsystems Inc.
  7. * Copyright (C) 2005-2007 Broadcom Corporation.
  8. *
  9. * Firmware is:
  10. * Derived from proprietary unpublished source code,
  11. * Copyright (C) 2000-2003 Broadcom Corporation.
  12. *
  13. * Permission is hereby granted for the distribution of this firmware
  14. * data in hexadecimal or equivalent format, provided this copyright
  15. * notice is accompanying it.
  16. */
  17. #include <linux/module.h>
  18. #include <linux/moduleparam.h>
  19. #include <linux/kernel.h>
  20. #include <linux/types.h>
  21. #include <linux/compiler.h>
  22. #include <linux/slab.h>
  23. #include <linux/delay.h>
  24. #include <linux/in.h>
  25. #include <linux/init.h>
  26. #include <linux/ioport.h>
  27. #include <linux/pci.h>
  28. #include <linux/netdevice.h>
  29. #include <linux/etherdevice.h>
  30. #include <linux/skbuff.h>
  31. #include <linux/ethtool.h>
  32. #include <linux/mii.h>
  33. #include <linux/if_vlan.h>
  34. #include <linux/ip.h>
  35. #include <linux/tcp.h>
  36. #include <linux/workqueue.h>
  37. #include <linux/prefetch.h>
  38. #include <linux/dma-mapping.h>
  39. #include <net/checksum.h>
  40. #include <net/ip.h>
  41. #include <asm/system.h>
  42. #include <asm/io.h>
  43. #include <asm/byteorder.h>
  44. #include <asm/uaccess.h>
  45. #ifdef CONFIG_SPARC
  46. #include <asm/idprom.h>
  47. #include <asm/prom.h>
  48. #endif
  49. #if defined(CONFIG_VLAN_8021Q) || defined(CONFIG_VLAN_8021Q_MODULE)
  50. #define TG3_VLAN_TAG_USED 1
  51. #else
  52. #define TG3_VLAN_TAG_USED 0
  53. #endif
  54. #define TG3_TSO_SUPPORT 1
  55. #include "tg3.h"
  56. #define DRV_MODULE_NAME "tg3"
  57. #define PFX DRV_MODULE_NAME ": "
  58. #define DRV_MODULE_VERSION "3.81"
  59. #define DRV_MODULE_RELDATE "September 5, 2007"
  60. #define TG3_DEF_MAC_MODE 0
  61. #define TG3_DEF_RX_MODE 0
  62. #define TG3_DEF_TX_MODE 0
  63. #define TG3_DEF_MSG_ENABLE \
  64. (NETIF_MSG_DRV | \
  65. NETIF_MSG_PROBE | \
  66. NETIF_MSG_LINK | \
  67. NETIF_MSG_TIMER | \
  68. NETIF_MSG_IFDOWN | \
  69. NETIF_MSG_IFUP | \
  70. NETIF_MSG_RX_ERR | \
  71. NETIF_MSG_TX_ERR)
  72. /* length of time before we decide the hardware is borked,
  73. * and dev->tx_timeout() should be called to fix the problem
  74. */
  75. #define TG3_TX_TIMEOUT (5 * HZ)
  76. /* hardware minimum and maximum for a single frame's data payload */
  77. #define TG3_MIN_MTU 60
  78. #define TG3_MAX_MTU(tp) \
  79. ((tp->tg3_flags2 & TG3_FLG2_JUMBO_CAPABLE) ? 9000 : 1500)
  80. /* These numbers seem to be hard coded in the NIC firmware somehow.
  81. * You can't change the ring sizes, but you can change where you place
  82. * them in the NIC onboard memory.
  83. */
  84. #define TG3_RX_RING_SIZE 512
  85. #define TG3_DEF_RX_RING_PENDING 200
  86. #define TG3_RX_JUMBO_RING_SIZE 256
  87. #define TG3_DEF_RX_JUMBO_RING_PENDING 100
  88. /* Do not place this n-ring entries value into the tp struct itself,
  89. * we really want to expose these constants to GCC so that modulo et
  90. * al. operations are done with shifts and masks instead of with
  91. * hw multiply/modulo instructions. Another solution would be to
  92. * replace things like '% foo' with '& (foo - 1)'.
  93. */
  94. #define TG3_RX_RCB_RING_SIZE(tp) \
  95. ((tp->tg3_flags2 & TG3_FLG2_5705_PLUS) ? 512 : 1024)
  96. #define TG3_TX_RING_SIZE 512
  97. #define TG3_DEF_TX_RING_PENDING (TG3_TX_RING_SIZE - 1)
  98. #define TG3_RX_RING_BYTES (sizeof(struct tg3_rx_buffer_desc) * \
  99. TG3_RX_RING_SIZE)
  100. #define TG3_RX_JUMBO_RING_BYTES (sizeof(struct tg3_rx_buffer_desc) * \
  101. TG3_RX_JUMBO_RING_SIZE)
  102. #define TG3_RX_RCB_RING_BYTES(tp) (sizeof(struct tg3_rx_buffer_desc) * \
  103. TG3_RX_RCB_RING_SIZE(tp))
  104. #define TG3_TX_RING_BYTES (sizeof(struct tg3_tx_buffer_desc) * \
  105. TG3_TX_RING_SIZE)
  106. #define NEXT_TX(N) (((N) + 1) & (TG3_TX_RING_SIZE - 1))
  107. #define RX_PKT_BUF_SZ (1536 + tp->rx_offset + 64)
  108. #define RX_JUMBO_PKT_BUF_SZ (9046 + tp->rx_offset + 64)
  109. /* minimum number of free TX descriptors required to wake up TX process */
  110. #define TG3_TX_WAKEUP_THRESH(tp) ((tp)->tx_pending / 4)
  111. /* number of ETHTOOL_GSTATS u64's */
  112. #define TG3_NUM_STATS (sizeof(struct tg3_ethtool_stats)/sizeof(u64))
  113. #define TG3_NUM_TEST 6
  114. static char version[] __devinitdata =
  115. DRV_MODULE_NAME ".c:v" DRV_MODULE_VERSION " (" DRV_MODULE_RELDATE ")\n";
  116. MODULE_AUTHOR("David S. Miller (davem@redhat.com) and Jeff Garzik (jgarzik@pobox.com)");
  117. MODULE_DESCRIPTION("Broadcom Tigon3 ethernet driver");
  118. MODULE_LICENSE("GPL");
  119. MODULE_VERSION(DRV_MODULE_VERSION);
  120. static int tg3_debug = -1; /* -1 == use TG3_DEF_MSG_ENABLE as value */
  121. module_param(tg3_debug, int, 0);
  122. MODULE_PARM_DESC(tg3_debug, "Tigon3 bitmapped debugging message enable value");
  123. static struct pci_device_id tg3_pci_tbl[] = {
  124. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5700)},
  125. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5701)},
  126. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5702)},
  127. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5703)},
  128. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5704)},
  129. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5702FE)},
  130. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5705)},
  131. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5705_2)},
  132. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5705M)},
  133. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5705M_2)},
  134. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5702X)},
  135. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5703X)},
  136. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5704S)},
  137. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5702A3)},
  138. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5703A3)},
  139. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5782)},
  140. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5788)},
  141. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5789)},
  142. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5901)},
  143. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5901_2)},
  144. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5704S_2)},
  145. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5705F)},
  146. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5720)},
  147. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5721)},
  148. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5722)},
  149. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5750)},
  150. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5751)},
  151. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5750M)},
  152. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5751M)},
  153. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5751F)},
  154. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5752)},
  155. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5752M)},
  156. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5753)},
  157. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5753M)},
  158. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5753F)},
  159. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5754)},
  160. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5754M)},
  161. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5755)},
  162. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5755M)},
  163. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5756)},
  164. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5786)},
  165. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5787)},
  166. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5787M)},
  167. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5787F)},
  168. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5714)},
  169. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5714S)},
  170. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5715)},
  171. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5715S)},
  172. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5780)},
  173. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5780S)},
  174. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5781)},
  175. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5906)},
  176. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5906M)},
  177. {PCI_DEVICE(PCI_VENDOR_ID_SYSKONNECT, PCI_DEVICE_ID_SYSKONNECT_9DXX)},
  178. {PCI_DEVICE(PCI_VENDOR_ID_SYSKONNECT, PCI_DEVICE_ID_SYSKONNECT_9MXX)},
  179. {PCI_DEVICE(PCI_VENDOR_ID_ALTIMA, PCI_DEVICE_ID_ALTIMA_AC1000)},
  180. {PCI_DEVICE(PCI_VENDOR_ID_ALTIMA, PCI_DEVICE_ID_ALTIMA_AC1001)},
  181. {PCI_DEVICE(PCI_VENDOR_ID_ALTIMA, PCI_DEVICE_ID_ALTIMA_AC1003)},
  182. {PCI_DEVICE(PCI_VENDOR_ID_ALTIMA, PCI_DEVICE_ID_ALTIMA_AC9100)},
  183. {PCI_DEVICE(PCI_VENDOR_ID_APPLE, PCI_DEVICE_ID_APPLE_TIGON3)},
  184. {}
  185. };
  186. MODULE_DEVICE_TABLE(pci, tg3_pci_tbl);
  187. static const struct {
  188. const char string[ETH_GSTRING_LEN];
  189. } ethtool_stats_keys[TG3_NUM_STATS] = {
  190. { "rx_octets" },
  191. { "rx_fragments" },
  192. { "rx_ucast_packets" },
  193. { "rx_mcast_packets" },
  194. { "rx_bcast_packets" },
  195. { "rx_fcs_errors" },
  196. { "rx_align_errors" },
  197. { "rx_xon_pause_rcvd" },
  198. { "rx_xoff_pause_rcvd" },
  199. { "rx_mac_ctrl_rcvd" },
  200. { "rx_xoff_entered" },
  201. { "rx_frame_too_long_errors" },
  202. { "rx_jabbers" },
  203. { "rx_undersize_packets" },
  204. { "rx_in_length_errors" },
  205. { "rx_out_length_errors" },
  206. { "rx_64_or_less_octet_packets" },
  207. { "rx_65_to_127_octet_packets" },
  208. { "rx_128_to_255_octet_packets" },
  209. { "rx_256_to_511_octet_packets" },
  210. { "rx_512_to_1023_octet_packets" },
  211. { "rx_1024_to_1522_octet_packets" },
  212. { "rx_1523_to_2047_octet_packets" },
  213. { "rx_2048_to_4095_octet_packets" },
  214. { "rx_4096_to_8191_octet_packets" },
  215. { "rx_8192_to_9022_octet_packets" },
  216. { "tx_octets" },
  217. { "tx_collisions" },
  218. { "tx_xon_sent" },
  219. { "tx_xoff_sent" },
  220. { "tx_flow_control" },
  221. { "tx_mac_errors" },
  222. { "tx_single_collisions" },
  223. { "tx_mult_collisions" },
  224. { "tx_deferred" },
  225. { "tx_excessive_collisions" },
  226. { "tx_late_collisions" },
  227. { "tx_collide_2times" },
  228. { "tx_collide_3times" },
  229. { "tx_collide_4times" },
  230. { "tx_collide_5times" },
  231. { "tx_collide_6times" },
  232. { "tx_collide_7times" },
  233. { "tx_collide_8times" },
  234. { "tx_collide_9times" },
  235. { "tx_collide_10times" },
  236. { "tx_collide_11times" },
  237. { "tx_collide_12times" },
  238. { "tx_collide_13times" },
  239. { "tx_collide_14times" },
  240. { "tx_collide_15times" },
  241. { "tx_ucast_packets" },
  242. { "tx_mcast_packets" },
  243. { "tx_bcast_packets" },
  244. { "tx_carrier_sense_errors" },
  245. { "tx_discards" },
  246. { "tx_errors" },
  247. { "dma_writeq_full" },
  248. { "dma_write_prioq_full" },
  249. { "rxbds_empty" },
  250. { "rx_discards" },
  251. { "rx_errors" },
  252. { "rx_threshold_hit" },
  253. { "dma_readq_full" },
  254. { "dma_read_prioq_full" },
  255. { "tx_comp_queue_full" },
  256. { "ring_set_send_prod_index" },
  257. { "ring_status_update" },
  258. { "nic_irqs" },
  259. { "nic_avoided_irqs" },
  260. { "nic_tx_threshold_hit" }
  261. };
  262. static const struct {
  263. const char string[ETH_GSTRING_LEN];
  264. } ethtool_test_keys[TG3_NUM_TEST] = {
  265. { "nvram test (online) " },
  266. { "link test (online) " },
  267. { "register test (offline)" },
  268. { "memory test (offline)" },
  269. { "loopback test (offline)" },
  270. { "interrupt test (offline)" },
  271. };
  272. static void tg3_write32(struct tg3 *tp, u32 off, u32 val)
  273. {
  274. writel(val, tp->regs + off);
  275. }
  276. static u32 tg3_read32(struct tg3 *tp, u32 off)
  277. {
  278. return (readl(tp->regs + off));
  279. }
  280. static void tg3_write_indirect_reg32(struct tg3 *tp, u32 off, u32 val)
  281. {
  282. unsigned long flags;
  283. spin_lock_irqsave(&tp->indirect_lock, flags);
  284. pci_write_config_dword(tp->pdev, TG3PCI_REG_BASE_ADDR, off);
  285. pci_write_config_dword(tp->pdev, TG3PCI_REG_DATA, val);
  286. spin_unlock_irqrestore(&tp->indirect_lock, flags);
  287. }
  288. static void tg3_write_flush_reg32(struct tg3 *tp, u32 off, u32 val)
  289. {
  290. writel(val, tp->regs + off);
  291. readl(tp->regs + off);
  292. }
  293. static u32 tg3_read_indirect_reg32(struct tg3 *tp, u32 off)
  294. {
  295. unsigned long flags;
  296. u32 val;
  297. spin_lock_irqsave(&tp->indirect_lock, flags);
  298. pci_write_config_dword(tp->pdev, TG3PCI_REG_BASE_ADDR, off);
  299. pci_read_config_dword(tp->pdev, TG3PCI_REG_DATA, &val);
  300. spin_unlock_irqrestore(&tp->indirect_lock, flags);
  301. return val;
  302. }
  303. static void tg3_write_indirect_mbox(struct tg3 *tp, u32 off, u32 val)
  304. {
  305. unsigned long flags;
  306. if (off == (MAILBOX_RCVRET_CON_IDX_0 + TG3_64BIT_REG_LOW)) {
  307. pci_write_config_dword(tp->pdev, TG3PCI_RCV_RET_RING_CON_IDX +
  308. TG3_64BIT_REG_LOW, val);
  309. return;
  310. }
  311. if (off == (MAILBOX_RCV_STD_PROD_IDX + TG3_64BIT_REG_LOW)) {
  312. pci_write_config_dword(tp->pdev, TG3PCI_STD_RING_PROD_IDX +
  313. TG3_64BIT_REG_LOW, val);
  314. return;
  315. }
  316. spin_lock_irqsave(&tp->indirect_lock, flags);
  317. pci_write_config_dword(tp->pdev, TG3PCI_REG_BASE_ADDR, off + 0x5600);
  318. pci_write_config_dword(tp->pdev, TG3PCI_REG_DATA, val);
  319. spin_unlock_irqrestore(&tp->indirect_lock, flags);
  320. /* In indirect mode when disabling interrupts, we also need
  321. * to clear the interrupt bit in the GRC local ctrl register.
  322. */
  323. if ((off == (MAILBOX_INTERRUPT_0 + TG3_64BIT_REG_LOW)) &&
  324. (val == 0x1)) {
  325. pci_write_config_dword(tp->pdev, TG3PCI_MISC_LOCAL_CTRL,
  326. tp->grc_local_ctrl|GRC_LCLCTRL_CLEARINT);
  327. }
  328. }
  329. static u32 tg3_read_indirect_mbox(struct tg3 *tp, u32 off)
  330. {
  331. unsigned long flags;
  332. u32 val;
  333. spin_lock_irqsave(&tp->indirect_lock, flags);
  334. pci_write_config_dword(tp->pdev, TG3PCI_REG_BASE_ADDR, off + 0x5600);
  335. pci_read_config_dword(tp->pdev, TG3PCI_REG_DATA, &val);
  336. spin_unlock_irqrestore(&tp->indirect_lock, flags);
  337. return val;
  338. }
  339. /* usec_wait specifies the wait time in usec when writing to certain registers
  340. * where it is unsafe to read back the register without some delay.
  341. * GRC_LOCAL_CTRL is one example if the GPIOs are toggled to switch power.
  342. * TG3PCI_CLOCK_CTRL is another example if the clock frequencies are changed.
  343. */
  344. static void _tw32_flush(struct tg3 *tp, u32 off, u32 val, u32 usec_wait)
  345. {
  346. if ((tp->tg3_flags & TG3_FLAG_PCIX_TARGET_HWBUG) ||
  347. (tp->tg3_flags2 & TG3_FLG2_ICH_WORKAROUND))
  348. /* Non-posted methods */
  349. tp->write32(tp, off, val);
  350. else {
  351. /* Posted method */
  352. tg3_write32(tp, off, val);
  353. if (usec_wait)
  354. udelay(usec_wait);
  355. tp->read32(tp, off);
  356. }
  357. /* Wait again after the read for the posted method to guarantee that
  358. * the wait time is met.
  359. */
  360. if (usec_wait)
  361. udelay(usec_wait);
  362. }
  363. static inline void tw32_mailbox_flush(struct tg3 *tp, u32 off, u32 val)
  364. {
  365. tp->write32_mbox(tp, off, val);
  366. if (!(tp->tg3_flags & TG3_FLAG_MBOX_WRITE_REORDER) &&
  367. !(tp->tg3_flags2 & TG3_FLG2_ICH_WORKAROUND))
  368. tp->read32_mbox(tp, off);
  369. }
  370. static void tg3_write32_tx_mbox(struct tg3 *tp, u32 off, u32 val)
  371. {
  372. void __iomem *mbox = tp->regs + off;
  373. writel(val, mbox);
  374. if (tp->tg3_flags & TG3_FLAG_TXD_MBOX_HWBUG)
  375. writel(val, mbox);
  376. if (tp->tg3_flags & TG3_FLAG_MBOX_WRITE_REORDER)
  377. readl(mbox);
  378. }
  379. static u32 tg3_read32_mbox_5906(struct tg3 *tp, u32 off)
  380. {
  381. return (readl(tp->regs + off + GRCMBOX_BASE));
  382. }
  383. static void tg3_write32_mbox_5906(struct tg3 *tp, u32 off, u32 val)
  384. {
  385. writel(val, tp->regs + off + GRCMBOX_BASE);
  386. }
  387. #define tw32_mailbox(reg, val) tp->write32_mbox(tp, reg, val)
  388. #define tw32_mailbox_f(reg, val) tw32_mailbox_flush(tp, (reg), (val))
  389. #define tw32_rx_mbox(reg, val) tp->write32_rx_mbox(tp, reg, val)
  390. #define tw32_tx_mbox(reg, val) tp->write32_tx_mbox(tp, reg, val)
  391. #define tr32_mailbox(reg) tp->read32_mbox(tp, reg)
  392. #define tw32(reg,val) tp->write32(tp, reg, val)
  393. #define tw32_f(reg,val) _tw32_flush(tp,(reg),(val), 0)
  394. #define tw32_wait_f(reg,val,us) _tw32_flush(tp,(reg),(val), (us))
  395. #define tr32(reg) tp->read32(tp, reg)
  396. static void tg3_write_mem(struct tg3 *tp, u32 off, u32 val)
  397. {
  398. unsigned long flags;
  399. if ((GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906) &&
  400. (off >= NIC_SRAM_STATS_BLK) && (off < NIC_SRAM_TX_BUFFER_DESC))
  401. return;
  402. spin_lock_irqsave(&tp->indirect_lock, flags);
  403. if (tp->tg3_flags & TG3_FLAG_SRAM_USE_CONFIG) {
  404. pci_write_config_dword(tp->pdev, TG3PCI_MEM_WIN_BASE_ADDR, off);
  405. pci_write_config_dword(tp->pdev, TG3PCI_MEM_WIN_DATA, val);
  406. /* Always leave this as zero. */
  407. pci_write_config_dword(tp->pdev, TG3PCI_MEM_WIN_BASE_ADDR, 0);
  408. } else {
  409. tw32_f(TG3PCI_MEM_WIN_BASE_ADDR, off);
  410. tw32_f(TG3PCI_MEM_WIN_DATA, val);
  411. /* Always leave this as zero. */
  412. tw32_f(TG3PCI_MEM_WIN_BASE_ADDR, 0);
  413. }
  414. spin_unlock_irqrestore(&tp->indirect_lock, flags);
  415. }
  416. static void tg3_read_mem(struct tg3 *tp, u32 off, u32 *val)
  417. {
  418. unsigned long flags;
  419. if ((GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906) &&
  420. (off >= NIC_SRAM_STATS_BLK) && (off < NIC_SRAM_TX_BUFFER_DESC)) {
  421. *val = 0;
  422. return;
  423. }
  424. spin_lock_irqsave(&tp->indirect_lock, flags);
  425. if (tp->tg3_flags & TG3_FLAG_SRAM_USE_CONFIG) {
  426. pci_write_config_dword(tp->pdev, TG3PCI_MEM_WIN_BASE_ADDR, off);
  427. pci_read_config_dword(tp->pdev, TG3PCI_MEM_WIN_DATA, val);
  428. /* Always leave this as zero. */
  429. pci_write_config_dword(tp->pdev, TG3PCI_MEM_WIN_BASE_ADDR, 0);
  430. } else {
  431. tw32_f(TG3PCI_MEM_WIN_BASE_ADDR, off);
  432. *val = tr32(TG3PCI_MEM_WIN_DATA);
  433. /* Always leave this as zero. */
  434. tw32_f(TG3PCI_MEM_WIN_BASE_ADDR, 0);
  435. }
  436. spin_unlock_irqrestore(&tp->indirect_lock, flags);
  437. }
  438. static void tg3_disable_ints(struct tg3 *tp)
  439. {
  440. tw32(TG3PCI_MISC_HOST_CTRL,
  441. (tp->misc_host_ctrl | MISC_HOST_CTRL_MASK_PCI_INT));
  442. tw32_mailbox_f(MAILBOX_INTERRUPT_0 + TG3_64BIT_REG_LOW, 0x00000001);
  443. }
  444. static inline void tg3_cond_int(struct tg3 *tp)
  445. {
  446. if (!(tp->tg3_flags & TG3_FLAG_TAGGED_STATUS) &&
  447. (tp->hw_status->status & SD_STATUS_UPDATED))
  448. tw32(GRC_LOCAL_CTRL, tp->grc_local_ctrl | GRC_LCLCTRL_SETINT);
  449. else
  450. tw32(HOSTCC_MODE, tp->coalesce_mode |
  451. (HOSTCC_MODE_ENABLE | HOSTCC_MODE_NOW));
  452. }
  453. static void tg3_enable_ints(struct tg3 *tp)
  454. {
  455. tp->irq_sync = 0;
  456. wmb();
  457. tw32(TG3PCI_MISC_HOST_CTRL,
  458. (tp->misc_host_ctrl & ~MISC_HOST_CTRL_MASK_PCI_INT));
  459. tw32_mailbox_f(MAILBOX_INTERRUPT_0 + TG3_64BIT_REG_LOW,
  460. (tp->last_tag << 24));
  461. if (tp->tg3_flags2 & TG3_FLG2_1SHOT_MSI)
  462. tw32_mailbox_f(MAILBOX_INTERRUPT_0 + TG3_64BIT_REG_LOW,
  463. (tp->last_tag << 24));
  464. tg3_cond_int(tp);
  465. }
  466. static inline unsigned int tg3_has_work(struct tg3 *tp)
  467. {
  468. struct tg3_hw_status *sblk = tp->hw_status;
  469. unsigned int work_exists = 0;
  470. /* check for phy events */
  471. if (!(tp->tg3_flags &
  472. (TG3_FLAG_USE_LINKCHG_REG |
  473. TG3_FLAG_POLL_SERDES))) {
  474. if (sblk->status & SD_STATUS_LINK_CHG)
  475. work_exists = 1;
  476. }
  477. /* check for RX/TX work to do */
  478. if (sblk->idx[0].tx_consumer != tp->tx_cons ||
  479. sblk->idx[0].rx_producer != tp->rx_rcb_ptr)
  480. work_exists = 1;
  481. return work_exists;
  482. }
  483. /* tg3_restart_ints
  484. * similar to tg3_enable_ints, but it accurately determines whether there
  485. * is new work pending and can return without flushing the PIO write
  486. * which reenables interrupts
  487. */
  488. static void tg3_restart_ints(struct tg3 *tp)
  489. {
  490. tw32_mailbox(MAILBOX_INTERRUPT_0 + TG3_64BIT_REG_LOW,
  491. tp->last_tag << 24);
  492. mmiowb();
  493. /* When doing tagged status, this work check is unnecessary.
  494. * The last_tag we write above tells the chip which piece of
  495. * work we've completed.
  496. */
  497. if (!(tp->tg3_flags & TG3_FLAG_TAGGED_STATUS) &&
  498. tg3_has_work(tp))
  499. tw32(HOSTCC_MODE, tp->coalesce_mode |
  500. (HOSTCC_MODE_ENABLE | HOSTCC_MODE_NOW));
  501. }
  502. static inline void tg3_netif_stop(struct tg3 *tp)
  503. {
  504. tp->dev->trans_start = jiffies; /* prevent tx timeout */
  505. napi_disable(&tp->napi);
  506. netif_tx_disable(tp->dev);
  507. }
  508. static inline void tg3_netif_start(struct tg3 *tp)
  509. {
  510. netif_wake_queue(tp->dev);
  511. /* NOTE: unconditional netif_wake_queue is only appropriate
  512. * so long as all callers are assured to have free tx slots
  513. * (such as after tg3_init_hw)
  514. */
  515. napi_enable(&tp->napi);
  516. tp->hw_status->status |= SD_STATUS_UPDATED;
  517. tg3_enable_ints(tp);
  518. }
  519. static void tg3_switch_clocks(struct tg3 *tp)
  520. {
  521. u32 clock_ctrl = tr32(TG3PCI_CLOCK_CTRL);
  522. u32 orig_clock_ctrl;
  523. if ((tp->tg3_flags & TG3_FLAG_CPMU_PRESENT) ||
  524. (tp->tg3_flags2 & TG3_FLG2_5780_CLASS))
  525. return;
  526. orig_clock_ctrl = clock_ctrl;
  527. clock_ctrl &= (CLOCK_CTRL_FORCE_CLKRUN |
  528. CLOCK_CTRL_CLKRUN_OENABLE |
  529. 0x1f);
  530. tp->pci_clock_ctrl = clock_ctrl;
  531. if (tp->tg3_flags2 & TG3_FLG2_5705_PLUS) {
  532. if (orig_clock_ctrl & CLOCK_CTRL_625_CORE) {
  533. tw32_wait_f(TG3PCI_CLOCK_CTRL,
  534. clock_ctrl | CLOCK_CTRL_625_CORE, 40);
  535. }
  536. } else if ((orig_clock_ctrl & CLOCK_CTRL_44MHZ_CORE) != 0) {
  537. tw32_wait_f(TG3PCI_CLOCK_CTRL,
  538. clock_ctrl |
  539. (CLOCK_CTRL_44MHZ_CORE | CLOCK_CTRL_ALTCLK),
  540. 40);
  541. tw32_wait_f(TG3PCI_CLOCK_CTRL,
  542. clock_ctrl | (CLOCK_CTRL_ALTCLK),
  543. 40);
  544. }
  545. tw32_wait_f(TG3PCI_CLOCK_CTRL, clock_ctrl, 40);
  546. }
  547. #define PHY_BUSY_LOOPS 5000
  548. static int tg3_readphy(struct tg3 *tp, int reg, u32 *val)
  549. {
  550. u32 frame_val;
  551. unsigned int loops;
  552. int ret;
  553. if ((tp->mi_mode & MAC_MI_MODE_AUTO_POLL) != 0) {
  554. tw32_f(MAC_MI_MODE,
  555. (tp->mi_mode & ~MAC_MI_MODE_AUTO_POLL));
  556. udelay(80);
  557. }
  558. *val = 0x0;
  559. frame_val = ((PHY_ADDR << MI_COM_PHY_ADDR_SHIFT) &
  560. MI_COM_PHY_ADDR_MASK);
  561. frame_val |= ((reg << MI_COM_REG_ADDR_SHIFT) &
  562. MI_COM_REG_ADDR_MASK);
  563. frame_val |= (MI_COM_CMD_READ | MI_COM_START);
  564. tw32_f(MAC_MI_COM, frame_val);
  565. loops = PHY_BUSY_LOOPS;
  566. while (loops != 0) {
  567. udelay(10);
  568. frame_val = tr32(MAC_MI_COM);
  569. if ((frame_val & MI_COM_BUSY) == 0) {
  570. udelay(5);
  571. frame_val = tr32(MAC_MI_COM);
  572. break;
  573. }
  574. loops -= 1;
  575. }
  576. ret = -EBUSY;
  577. if (loops != 0) {
  578. *val = frame_val & MI_COM_DATA_MASK;
  579. ret = 0;
  580. }
  581. if ((tp->mi_mode & MAC_MI_MODE_AUTO_POLL) != 0) {
  582. tw32_f(MAC_MI_MODE, tp->mi_mode);
  583. udelay(80);
  584. }
  585. return ret;
  586. }
  587. static int tg3_writephy(struct tg3 *tp, int reg, u32 val)
  588. {
  589. u32 frame_val;
  590. unsigned int loops;
  591. int ret;
  592. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906 &&
  593. (reg == MII_TG3_CTRL || reg == MII_TG3_AUX_CTRL))
  594. return 0;
  595. if ((tp->mi_mode & MAC_MI_MODE_AUTO_POLL) != 0) {
  596. tw32_f(MAC_MI_MODE,
  597. (tp->mi_mode & ~MAC_MI_MODE_AUTO_POLL));
  598. udelay(80);
  599. }
  600. frame_val = ((PHY_ADDR << MI_COM_PHY_ADDR_SHIFT) &
  601. MI_COM_PHY_ADDR_MASK);
  602. frame_val |= ((reg << MI_COM_REG_ADDR_SHIFT) &
  603. MI_COM_REG_ADDR_MASK);
  604. frame_val |= (val & MI_COM_DATA_MASK);
  605. frame_val |= (MI_COM_CMD_WRITE | MI_COM_START);
  606. tw32_f(MAC_MI_COM, frame_val);
  607. loops = PHY_BUSY_LOOPS;
  608. while (loops != 0) {
  609. udelay(10);
  610. frame_val = tr32(MAC_MI_COM);
  611. if ((frame_val & MI_COM_BUSY) == 0) {
  612. udelay(5);
  613. frame_val = tr32(MAC_MI_COM);
  614. break;
  615. }
  616. loops -= 1;
  617. }
  618. ret = -EBUSY;
  619. if (loops != 0)
  620. ret = 0;
  621. if ((tp->mi_mode & MAC_MI_MODE_AUTO_POLL) != 0) {
  622. tw32_f(MAC_MI_MODE, tp->mi_mode);
  623. udelay(80);
  624. }
  625. return ret;
  626. }
  627. static void tg3_phy_toggle_automdix(struct tg3 *tp, int enable)
  628. {
  629. u32 phy;
  630. if (!(tp->tg3_flags2 & TG3_FLG2_5705_PLUS) ||
  631. (tp->tg3_flags2 & TG3_FLG2_ANY_SERDES))
  632. return;
  633. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906) {
  634. u32 ephy;
  635. if (!tg3_readphy(tp, MII_TG3_EPHY_TEST, &ephy)) {
  636. tg3_writephy(tp, MII_TG3_EPHY_TEST,
  637. ephy | MII_TG3_EPHY_SHADOW_EN);
  638. if (!tg3_readphy(tp, MII_TG3_EPHYTST_MISCCTRL, &phy)) {
  639. if (enable)
  640. phy |= MII_TG3_EPHYTST_MISCCTRL_MDIX;
  641. else
  642. phy &= ~MII_TG3_EPHYTST_MISCCTRL_MDIX;
  643. tg3_writephy(tp, MII_TG3_EPHYTST_MISCCTRL, phy);
  644. }
  645. tg3_writephy(tp, MII_TG3_EPHY_TEST, ephy);
  646. }
  647. } else {
  648. phy = MII_TG3_AUXCTL_MISC_RDSEL_MISC |
  649. MII_TG3_AUXCTL_SHDWSEL_MISC;
  650. if (!tg3_writephy(tp, MII_TG3_AUX_CTRL, phy) &&
  651. !tg3_readphy(tp, MII_TG3_AUX_CTRL, &phy)) {
  652. if (enable)
  653. phy |= MII_TG3_AUXCTL_MISC_FORCE_AMDIX;
  654. else
  655. phy &= ~MII_TG3_AUXCTL_MISC_FORCE_AMDIX;
  656. phy |= MII_TG3_AUXCTL_MISC_WREN;
  657. tg3_writephy(tp, MII_TG3_AUX_CTRL, phy);
  658. }
  659. }
  660. }
  661. static void tg3_phy_set_wirespeed(struct tg3 *tp)
  662. {
  663. u32 val;
  664. if (tp->tg3_flags2 & TG3_FLG2_NO_ETH_WIRE_SPEED)
  665. return;
  666. if (!tg3_writephy(tp, MII_TG3_AUX_CTRL, 0x7007) &&
  667. !tg3_readphy(tp, MII_TG3_AUX_CTRL, &val))
  668. tg3_writephy(tp, MII_TG3_AUX_CTRL,
  669. (val | (1 << 15) | (1 << 4)));
  670. }
  671. static int tg3_bmcr_reset(struct tg3 *tp)
  672. {
  673. u32 phy_control;
  674. int limit, err;
  675. /* OK, reset it, and poll the BMCR_RESET bit until it
  676. * clears or we time out.
  677. */
  678. phy_control = BMCR_RESET;
  679. err = tg3_writephy(tp, MII_BMCR, phy_control);
  680. if (err != 0)
  681. return -EBUSY;
  682. limit = 5000;
  683. while (limit--) {
  684. err = tg3_readphy(tp, MII_BMCR, &phy_control);
  685. if (err != 0)
  686. return -EBUSY;
  687. if ((phy_control & BMCR_RESET) == 0) {
  688. udelay(40);
  689. break;
  690. }
  691. udelay(10);
  692. }
  693. if (limit <= 0)
  694. return -EBUSY;
  695. return 0;
  696. }
  697. static int tg3_wait_macro_done(struct tg3 *tp)
  698. {
  699. int limit = 100;
  700. while (limit--) {
  701. u32 tmp32;
  702. if (!tg3_readphy(tp, 0x16, &tmp32)) {
  703. if ((tmp32 & 0x1000) == 0)
  704. break;
  705. }
  706. }
  707. if (limit <= 0)
  708. return -EBUSY;
  709. return 0;
  710. }
  711. static int tg3_phy_write_and_check_testpat(struct tg3 *tp, int *resetp)
  712. {
  713. static const u32 test_pat[4][6] = {
  714. { 0x00005555, 0x00000005, 0x00002aaa, 0x0000000a, 0x00003456, 0x00000003 },
  715. { 0x00002aaa, 0x0000000a, 0x00003333, 0x00000003, 0x0000789a, 0x00000005 },
  716. { 0x00005a5a, 0x00000005, 0x00002a6a, 0x0000000a, 0x00001bcd, 0x00000003 },
  717. { 0x00002a5a, 0x0000000a, 0x000033c3, 0x00000003, 0x00002ef1, 0x00000005 }
  718. };
  719. int chan;
  720. for (chan = 0; chan < 4; chan++) {
  721. int i;
  722. tg3_writephy(tp, MII_TG3_DSP_ADDRESS,
  723. (chan * 0x2000) | 0x0200);
  724. tg3_writephy(tp, 0x16, 0x0002);
  725. for (i = 0; i < 6; i++)
  726. tg3_writephy(tp, MII_TG3_DSP_RW_PORT,
  727. test_pat[chan][i]);
  728. tg3_writephy(tp, 0x16, 0x0202);
  729. if (tg3_wait_macro_done(tp)) {
  730. *resetp = 1;
  731. return -EBUSY;
  732. }
  733. tg3_writephy(tp, MII_TG3_DSP_ADDRESS,
  734. (chan * 0x2000) | 0x0200);
  735. tg3_writephy(tp, 0x16, 0x0082);
  736. if (tg3_wait_macro_done(tp)) {
  737. *resetp = 1;
  738. return -EBUSY;
  739. }
  740. tg3_writephy(tp, 0x16, 0x0802);
  741. if (tg3_wait_macro_done(tp)) {
  742. *resetp = 1;
  743. return -EBUSY;
  744. }
  745. for (i = 0; i < 6; i += 2) {
  746. u32 low, high;
  747. if (tg3_readphy(tp, MII_TG3_DSP_RW_PORT, &low) ||
  748. tg3_readphy(tp, MII_TG3_DSP_RW_PORT, &high) ||
  749. tg3_wait_macro_done(tp)) {
  750. *resetp = 1;
  751. return -EBUSY;
  752. }
  753. low &= 0x7fff;
  754. high &= 0x000f;
  755. if (low != test_pat[chan][i] ||
  756. high != test_pat[chan][i+1]) {
  757. tg3_writephy(tp, MII_TG3_DSP_ADDRESS, 0x000b);
  758. tg3_writephy(tp, MII_TG3_DSP_RW_PORT, 0x4001);
  759. tg3_writephy(tp, MII_TG3_DSP_RW_PORT, 0x4005);
  760. return -EBUSY;
  761. }
  762. }
  763. }
  764. return 0;
  765. }
  766. static int tg3_phy_reset_chanpat(struct tg3 *tp)
  767. {
  768. int chan;
  769. for (chan = 0; chan < 4; chan++) {
  770. int i;
  771. tg3_writephy(tp, MII_TG3_DSP_ADDRESS,
  772. (chan * 0x2000) | 0x0200);
  773. tg3_writephy(tp, 0x16, 0x0002);
  774. for (i = 0; i < 6; i++)
  775. tg3_writephy(tp, MII_TG3_DSP_RW_PORT, 0x000);
  776. tg3_writephy(tp, 0x16, 0x0202);
  777. if (tg3_wait_macro_done(tp))
  778. return -EBUSY;
  779. }
  780. return 0;
  781. }
  782. static int tg3_phy_reset_5703_4_5(struct tg3 *tp)
  783. {
  784. u32 reg32, phy9_orig;
  785. int retries, do_phy_reset, err;
  786. retries = 10;
  787. do_phy_reset = 1;
  788. do {
  789. if (do_phy_reset) {
  790. err = tg3_bmcr_reset(tp);
  791. if (err)
  792. return err;
  793. do_phy_reset = 0;
  794. }
  795. /* Disable transmitter and interrupt. */
  796. if (tg3_readphy(tp, MII_TG3_EXT_CTRL, &reg32))
  797. continue;
  798. reg32 |= 0x3000;
  799. tg3_writephy(tp, MII_TG3_EXT_CTRL, reg32);
  800. /* Set full-duplex, 1000 mbps. */
  801. tg3_writephy(tp, MII_BMCR,
  802. BMCR_FULLDPLX | TG3_BMCR_SPEED1000);
  803. /* Set to master mode. */
  804. if (tg3_readphy(tp, MII_TG3_CTRL, &phy9_orig))
  805. continue;
  806. tg3_writephy(tp, MII_TG3_CTRL,
  807. (MII_TG3_CTRL_AS_MASTER |
  808. MII_TG3_CTRL_ENABLE_AS_MASTER));
  809. /* Enable SM_DSP_CLOCK and 6dB. */
  810. tg3_writephy(tp, MII_TG3_AUX_CTRL, 0x0c00);
  811. /* Block the PHY control access. */
  812. tg3_writephy(tp, MII_TG3_DSP_ADDRESS, 0x8005);
  813. tg3_writephy(tp, MII_TG3_DSP_RW_PORT, 0x0800);
  814. err = tg3_phy_write_and_check_testpat(tp, &do_phy_reset);
  815. if (!err)
  816. break;
  817. } while (--retries);
  818. err = tg3_phy_reset_chanpat(tp);
  819. if (err)
  820. return err;
  821. tg3_writephy(tp, MII_TG3_DSP_ADDRESS, 0x8005);
  822. tg3_writephy(tp, MII_TG3_DSP_RW_PORT, 0x0000);
  823. tg3_writephy(tp, MII_TG3_DSP_ADDRESS, 0x8200);
  824. tg3_writephy(tp, 0x16, 0x0000);
  825. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5703 ||
  826. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5704) {
  827. /* Set Extended packet length bit for jumbo frames */
  828. tg3_writephy(tp, MII_TG3_AUX_CTRL, 0x4400);
  829. }
  830. else {
  831. tg3_writephy(tp, MII_TG3_AUX_CTRL, 0x0400);
  832. }
  833. tg3_writephy(tp, MII_TG3_CTRL, phy9_orig);
  834. if (!tg3_readphy(tp, MII_TG3_EXT_CTRL, &reg32)) {
  835. reg32 &= ~0x3000;
  836. tg3_writephy(tp, MII_TG3_EXT_CTRL, reg32);
  837. } else if (!err)
  838. err = -EBUSY;
  839. return err;
  840. }
  841. static void tg3_link_report(struct tg3 *);
  842. /* This will reset the tigon3 PHY if there is no valid
  843. * link unless the FORCE argument is non-zero.
  844. */
  845. static int tg3_phy_reset(struct tg3 *tp)
  846. {
  847. u32 phy_status;
  848. int err;
  849. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906) {
  850. u32 val;
  851. val = tr32(GRC_MISC_CFG);
  852. tw32_f(GRC_MISC_CFG, val & ~GRC_MISC_CFG_EPHY_IDDQ);
  853. udelay(40);
  854. }
  855. err = tg3_readphy(tp, MII_BMSR, &phy_status);
  856. err |= tg3_readphy(tp, MII_BMSR, &phy_status);
  857. if (err != 0)
  858. return -EBUSY;
  859. if (netif_running(tp->dev) && netif_carrier_ok(tp->dev)) {
  860. netif_carrier_off(tp->dev);
  861. tg3_link_report(tp);
  862. }
  863. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5703 ||
  864. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5704 ||
  865. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5705) {
  866. err = tg3_phy_reset_5703_4_5(tp);
  867. if (err)
  868. return err;
  869. goto out;
  870. }
  871. err = tg3_bmcr_reset(tp);
  872. if (err)
  873. return err;
  874. out:
  875. if (tp->tg3_flags2 & TG3_FLG2_PHY_ADC_BUG) {
  876. tg3_writephy(tp, MII_TG3_AUX_CTRL, 0x0c00);
  877. tg3_writephy(tp, MII_TG3_DSP_ADDRESS, 0x201f);
  878. tg3_writephy(tp, MII_TG3_DSP_RW_PORT, 0x2aaa);
  879. tg3_writephy(tp, MII_TG3_DSP_ADDRESS, 0x000a);
  880. tg3_writephy(tp, MII_TG3_DSP_RW_PORT, 0x0323);
  881. tg3_writephy(tp, MII_TG3_AUX_CTRL, 0x0400);
  882. }
  883. if (tp->tg3_flags2 & TG3_FLG2_PHY_5704_A0_BUG) {
  884. tg3_writephy(tp, 0x1c, 0x8d68);
  885. tg3_writephy(tp, 0x1c, 0x8d68);
  886. }
  887. if (tp->tg3_flags2 & TG3_FLG2_PHY_BER_BUG) {
  888. tg3_writephy(tp, MII_TG3_AUX_CTRL, 0x0c00);
  889. tg3_writephy(tp, MII_TG3_DSP_ADDRESS, 0x000a);
  890. tg3_writephy(tp, MII_TG3_DSP_RW_PORT, 0x310b);
  891. tg3_writephy(tp, MII_TG3_DSP_ADDRESS, 0x201f);
  892. tg3_writephy(tp, MII_TG3_DSP_RW_PORT, 0x9506);
  893. tg3_writephy(tp, MII_TG3_DSP_ADDRESS, 0x401f);
  894. tg3_writephy(tp, MII_TG3_DSP_RW_PORT, 0x14e2);
  895. tg3_writephy(tp, MII_TG3_AUX_CTRL, 0x0400);
  896. }
  897. else if (tp->tg3_flags2 & TG3_FLG2_PHY_JITTER_BUG) {
  898. tg3_writephy(tp, MII_TG3_AUX_CTRL, 0x0c00);
  899. tg3_writephy(tp, MII_TG3_DSP_ADDRESS, 0x000a);
  900. if (tp->tg3_flags2 & TG3_FLG2_PHY_ADJUST_TRIM) {
  901. tg3_writephy(tp, MII_TG3_DSP_RW_PORT, 0x110b);
  902. tg3_writephy(tp, MII_TG3_TEST1,
  903. MII_TG3_TEST1_TRIM_EN | 0x4);
  904. } else
  905. tg3_writephy(tp, MII_TG3_DSP_RW_PORT, 0x010b);
  906. tg3_writephy(tp, MII_TG3_AUX_CTRL, 0x0400);
  907. }
  908. /* Set Extended packet length bit (bit 14) on all chips that */
  909. /* support jumbo frames */
  910. if ((tp->phy_id & PHY_ID_MASK) == PHY_ID_BCM5401) {
  911. /* Cannot do read-modify-write on 5401 */
  912. tg3_writephy(tp, MII_TG3_AUX_CTRL, 0x4c20);
  913. } else if (tp->tg3_flags2 & TG3_FLG2_JUMBO_CAPABLE) {
  914. u32 phy_reg;
  915. /* Set bit 14 with read-modify-write to preserve other bits */
  916. if (!tg3_writephy(tp, MII_TG3_AUX_CTRL, 0x0007) &&
  917. !tg3_readphy(tp, MII_TG3_AUX_CTRL, &phy_reg))
  918. tg3_writephy(tp, MII_TG3_AUX_CTRL, phy_reg | 0x4000);
  919. }
  920. /* Set phy register 0x10 bit 0 to high fifo elasticity to support
  921. * jumbo frames transmission.
  922. */
  923. if (tp->tg3_flags2 & TG3_FLG2_JUMBO_CAPABLE) {
  924. u32 phy_reg;
  925. if (!tg3_readphy(tp, MII_TG3_EXT_CTRL, &phy_reg))
  926. tg3_writephy(tp, MII_TG3_EXT_CTRL,
  927. phy_reg | MII_TG3_EXT_CTRL_FIFO_ELASTIC);
  928. }
  929. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906) {
  930. /* adjust output voltage */
  931. tg3_writephy(tp, MII_TG3_EPHY_PTEST, 0x12);
  932. }
  933. tg3_phy_toggle_automdix(tp, 1);
  934. tg3_phy_set_wirespeed(tp);
  935. return 0;
  936. }
  937. static void tg3_frob_aux_power(struct tg3 *tp)
  938. {
  939. struct tg3 *tp_peer = tp;
  940. if ((tp->tg3_flags2 & TG3_FLG2_IS_NIC) == 0)
  941. return;
  942. if ((GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5704) ||
  943. (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5714)) {
  944. struct net_device *dev_peer;
  945. dev_peer = pci_get_drvdata(tp->pdev_peer);
  946. /* remove_one() may have been run on the peer. */
  947. if (!dev_peer)
  948. tp_peer = tp;
  949. else
  950. tp_peer = netdev_priv(dev_peer);
  951. }
  952. if ((tp->tg3_flags & TG3_FLAG_WOL_ENABLE) != 0 ||
  953. (tp->tg3_flags & TG3_FLAG_ENABLE_ASF) != 0 ||
  954. (tp_peer->tg3_flags & TG3_FLAG_WOL_ENABLE) != 0 ||
  955. (tp_peer->tg3_flags & TG3_FLAG_ENABLE_ASF) != 0) {
  956. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700 ||
  957. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5701) {
  958. tw32_wait_f(GRC_LOCAL_CTRL, tp->grc_local_ctrl |
  959. (GRC_LCLCTRL_GPIO_OE0 |
  960. GRC_LCLCTRL_GPIO_OE1 |
  961. GRC_LCLCTRL_GPIO_OE2 |
  962. GRC_LCLCTRL_GPIO_OUTPUT0 |
  963. GRC_LCLCTRL_GPIO_OUTPUT1),
  964. 100);
  965. } else {
  966. u32 no_gpio2;
  967. u32 grc_local_ctrl = 0;
  968. if (tp_peer != tp &&
  969. (tp_peer->tg3_flags & TG3_FLAG_INIT_COMPLETE) != 0)
  970. return;
  971. /* Workaround to prevent overdrawing Amps. */
  972. if (GET_ASIC_REV(tp->pci_chip_rev_id) ==
  973. ASIC_REV_5714) {
  974. grc_local_ctrl |= GRC_LCLCTRL_GPIO_OE3;
  975. tw32_wait_f(GRC_LOCAL_CTRL, tp->grc_local_ctrl |
  976. grc_local_ctrl, 100);
  977. }
  978. /* On 5753 and variants, GPIO2 cannot be used. */
  979. no_gpio2 = tp->nic_sram_data_cfg &
  980. NIC_SRAM_DATA_CFG_NO_GPIO2;
  981. grc_local_ctrl |= GRC_LCLCTRL_GPIO_OE0 |
  982. GRC_LCLCTRL_GPIO_OE1 |
  983. GRC_LCLCTRL_GPIO_OE2 |
  984. GRC_LCLCTRL_GPIO_OUTPUT1 |
  985. GRC_LCLCTRL_GPIO_OUTPUT2;
  986. if (no_gpio2) {
  987. grc_local_ctrl &= ~(GRC_LCLCTRL_GPIO_OE2 |
  988. GRC_LCLCTRL_GPIO_OUTPUT2);
  989. }
  990. tw32_wait_f(GRC_LOCAL_CTRL, tp->grc_local_ctrl |
  991. grc_local_ctrl, 100);
  992. grc_local_ctrl |= GRC_LCLCTRL_GPIO_OUTPUT0;
  993. tw32_wait_f(GRC_LOCAL_CTRL, tp->grc_local_ctrl |
  994. grc_local_ctrl, 100);
  995. if (!no_gpio2) {
  996. grc_local_ctrl &= ~GRC_LCLCTRL_GPIO_OUTPUT2;
  997. tw32_wait_f(GRC_LOCAL_CTRL, tp->grc_local_ctrl |
  998. grc_local_ctrl, 100);
  999. }
  1000. }
  1001. } else {
  1002. if (GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5700 &&
  1003. GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5701) {
  1004. if (tp_peer != tp &&
  1005. (tp_peer->tg3_flags & TG3_FLAG_INIT_COMPLETE) != 0)
  1006. return;
  1007. tw32_wait_f(GRC_LOCAL_CTRL, tp->grc_local_ctrl |
  1008. (GRC_LCLCTRL_GPIO_OE1 |
  1009. GRC_LCLCTRL_GPIO_OUTPUT1), 100);
  1010. tw32_wait_f(GRC_LOCAL_CTRL, tp->grc_local_ctrl |
  1011. GRC_LCLCTRL_GPIO_OE1, 100);
  1012. tw32_wait_f(GRC_LOCAL_CTRL, tp->grc_local_ctrl |
  1013. (GRC_LCLCTRL_GPIO_OE1 |
  1014. GRC_LCLCTRL_GPIO_OUTPUT1), 100);
  1015. }
  1016. }
  1017. }
  1018. static int tg3_5700_link_polarity(struct tg3 *tp, u32 speed)
  1019. {
  1020. if (tp->led_ctrl == LED_CTRL_MODE_PHY_2)
  1021. return 1;
  1022. else if ((tp->phy_id & PHY_ID_MASK) == PHY_ID_BCM5411) {
  1023. if (speed != SPEED_10)
  1024. return 1;
  1025. } else if (speed == SPEED_10)
  1026. return 1;
  1027. return 0;
  1028. }
  1029. static int tg3_setup_phy(struct tg3 *, int);
  1030. #define RESET_KIND_SHUTDOWN 0
  1031. #define RESET_KIND_INIT 1
  1032. #define RESET_KIND_SUSPEND 2
  1033. static void tg3_write_sig_post_reset(struct tg3 *, int);
  1034. static int tg3_halt_cpu(struct tg3 *, u32);
  1035. static int tg3_nvram_lock(struct tg3 *);
  1036. static void tg3_nvram_unlock(struct tg3 *);
  1037. static void tg3_power_down_phy(struct tg3 *tp)
  1038. {
  1039. if (tp->tg3_flags2 & TG3_FLG2_PHY_SERDES) {
  1040. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5704) {
  1041. u32 sg_dig_ctrl = tr32(SG_DIG_CTRL);
  1042. u32 serdes_cfg = tr32(MAC_SERDES_CFG);
  1043. sg_dig_ctrl |=
  1044. SG_DIG_USING_HW_AUTONEG | SG_DIG_SOFT_RESET;
  1045. tw32(SG_DIG_CTRL, sg_dig_ctrl);
  1046. tw32(MAC_SERDES_CFG, serdes_cfg | (1 << 15));
  1047. }
  1048. return;
  1049. }
  1050. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906) {
  1051. u32 val;
  1052. tg3_bmcr_reset(tp);
  1053. val = tr32(GRC_MISC_CFG);
  1054. tw32_f(GRC_MISC_CFG, val | GRC_MISC_CFG_EPHY_IDDQ);
  1055. udelay(40);
  1056. return;
  1057. } else {
  1058. tg3_writephy(tp, MII_TG3_EXT_CTRL,
  1059. MII_TG3_EXT_CTRL_FORCE_LED_OFF);
  1060. tg3_writephy(tp, MII_TG3_AUX_CTRL, 0x01b2);
  1061. }
  1062. /* The PHY should not be powered down on some chips because
  1063. * of bugs.
  1064. */
  1065. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700 ||
  1066. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5704 ||
  1067. (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5780 &&
  1068. (tp->tg3_flags2 & TG3_FLG2_MII_SERDES)))
  1069. return;
  1070. tg3_writephy(tp, MII_BMCR, BMCR_PDOWN);
  1071. }
  1072. static int tg3_set_power_state(struct tg3 *tp, pci_power_t state)
  1073. {
  1074. u32 misc_host_ctrl;
  1075. u16 power_control, power_caps;
  1076. int pm = tp->pm_cap;
  1077. /* Make sure register accesses (indirect or otherwise)
  1078. * will function correctly.
  1079. */
  1080. pci_write_config_dword(tp->pdev,
  1081. TG3PCI_MISC_HOST_CTRL,
  1082. tp->misc_host_ctrl);
  1083. pci_read_config_word(tp->pdev,
  1084. pm + PCI_PM_CTRL,
  1085. &power_control);
  1086. power_control |= PCI_PM_CTRL_PME_STATUS;
  1087. power_control &= ~(PCI_PM_CTRL_STATE_MASK);
  1088. switch (state) {
  1089. case PCI_D0:
  1090. power_control |= 0;
  1091. pci_write_config_word(tp->pdev,
  1092. pm + PCI_PM_CTRL,
  1093. power_control);
  1094. udelay(100); /* Delay after power state change */
  1095. /* Switch out of Vaux if it is a NIC */
  1096. if (tp->tg3_flags2 & TG3_FLG2_IS_NIC)
  1097. tw32_wait_f(GRC_LOCAL_CTRL, tp->grc_local_ctrl, 100);
  1098. return 0;
  1099. case PCI_D1:
  1100. power_control |= 1;
  1101. break;
  1102. case PCI_D2:
  1103. power_control |= 2;
  1104. break;
  1105. case PCI_D3hot:
  1106. power_control |= 3;
  1107. break;
  1108. default:
  1109. printk(KERN_WARNING PFX "%s: Invalid power state (%d) "
  1110. "requested.\n",
  1111. tp->dev->name, state);
  1112. return -EINVAL;
  1113. };
  1114. power_control |= PCI_PM_CTRL_PME_ENABLE;
  1115. misc_host_ctrl = tr32(TG3PCI_MISC_HOST_CTRL);
  1116. tw32(TG3PCI_MISC_HOST_CTRL,
  1117. misc_host_ctrl | MISC_HOST_CTRL_MASK_PCI_INT);
  1118. if (tp->link_config.phy_is_low_power == 0) {
  1119. tp->link_config.phy_is_low_power = 1;
  1120. tp->link_config.orig_speed = tp->link_config.speed;
  1121. tp->link_config.orig_duplex = tp->link_config.duplex;
  1122. tp->link_config.orig_autoneg = tp->link_config.autoneg;
  1123. }
  1124. if (!(tp->tg3_flags2 & TG3_FLG2_ANY_SERDES)) {
  1125. tp->link_config.speed = SPEED_10;
  1126. tp->link_config.duplex = DUPLEX_HALF;
  1127. tp->link_config.autoneg = AUTONEG_ENABLE;
  1128. tg3_setup_phy(tp, 0);
  1129. }
  1130. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906) {
  1131. u32 val;
  1132. val = tr32(GRC_VCPU_EXT_CTRL);
  1133. tw32(GRC_VCPU_EXT_CTRL, val | GRC_VCPU_EXT_CTRL_DISABLE_WOL);
  1134. } else if (!(tp->tg3_flags & TG3_FLAG_ENABLE_ASF)) {
  1135. int i;
  1136. u32 val;
  1137. for (i = 0; i < 200; i++) {
  1138. tg3_read_mem(tp, NIC_SRAM_FW_ASF_STATUS_MBOX, &val);
  1139. if (val == ~NIC_SRAM_FIRMWARE_MBOX_MAGIC1)
  1140. break;
  1141. msleep(1);
  1142. }
  1143. }
  1144. if (tp->tg3_flags & TG3_FLAG_WOL_CAP)
  1145. tg3_write_mem(tp, NIC_SRAM_WOL_MBOX, WOL_SIGNATURE |
  1146. WOL_DRV_STATE_SHUTDOWN |
  1147. WOL_DRV_WOL |
  1148. WOL_SET_MAGIC_PKT);
  1149. pci_read_config_word(tp->pdev, pm + PCI_PM_PMC, &power_caps);
  1150. if (tp->tg3_flags & TG3_FLAG_WOL_ENABLE) {
  1151. u32 mac_mode;
  1152. if (!(tp->tg3_flags2 & TG3_FLG2_PHY_SERDES)) {
  1153. tg3_writephy(tp, MII_TG3_AUX_CTRL, 0x5a);
  1154. udelay(40);
  1155. if (tp->tg3_flags2 & TG3_FLG2_MII_SERDES)
  1156. mac_mode = MAC_MODE_PORT_MODE_GMII;
  1157. else
  1158. mac_mode = MAC_MODE_PORT_MODE_MII;
  1159. mac_mode |= tp->mac_mode & MAC_MODE_LINK_POLARITY;
  1160. if (GET_ASIC_REV(tp->pci_chip_rev_id) ==
  1161. ASIC_REV_5700) {
  1162. u32 speed = (tp->tg3_flags &
  1163. TG3_FLAG_WOL_SPEED_100MB) ?
  1164. SPEED_100 : SPEED_10;
  1165. if (tg3_5700_link_polarity(tp, speed))
  1166. mac_mode |= MAC_MODE_LINK_POLARITY;
  1167. else
  1168. mac_mode &= ~MAC_MODE_LINK_POLARITY;
  1169. }
  1170. } else {
  1171. mac_mode = MAC_MODE_PORT_MODE_TBI;
  1172. }
  1173. if (!(tp->tg3_flags2 & TG3_FLG2_5750_PLUS))
  1174. tw32(MAC_LED_CTRL, tp->led_ctrl);
  1175. if (((power_caps & PCI_PM_CAP_PME_D3cold) &&
  1176. (tp->tg3_flags & TG3_FLAG_WOL_ENABLE)))
  1177. mac_mode |= MAC_MODE_MAGIC_PKT_ENABLE;
  1178. tw32_f(MAC_MODE, mac_mode);
  1179. udelay(100);
  1180. tw32_f(MAC_RX_MODE, RX_MODE_ENABLE);
  1181. udelay(10);
  1182. }
  1183. if (!(tp->tg3_flags & TG3_FLAG_WOL_SPEED_100MB) &&
  1184. (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700 ||
  1185. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5701)) {
  1186. u32 base_val;
  1187. base_val = tp->pci_clock_ctrl;
  1188. base_val |= (CLOCK_CTRL_RXCLK_DISABLE |
  1189. CLOCK_CTRL_TXCLK_DISABLE);
  1190. tw32_wait_f(TG3PCI_CLOCK_CTRL, base_val | CLOCK_CTRL_ALTCLK |
  1191. CLOCK_CTRL_PWRDOWN_PLL133, 40);
  1192. } else if ((tp->tg3_flags2 & TG3_FLG2_5780_CLASS) ||
  1193. (tp->tg3_flags & TG3_FLAG_CPMU_PRESENT) ||
  1194. (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906)) {
  1195. /* do nothing */
  1196. } else if (!((tp->tg3_flags2 & TG3_FLG2_5750_PLUS) &&
  1197. (tp->tg3_flags & TG3_FLAG_ENABLE_ASF))) {
  1198. u32 newbits1, newbits2;
  1199. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700 ||
  1200. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5701) {
  1201. newbits1 = (CLOCK_CTRL_RXCLK_DISABLE |
  1202. CLOCK_CTRL_TXCLK_DISABLE |
  1203. CLOCK_CTRL_ALTCLK);
  1204. newbits2 = newbits1 | CLOCK_CTRL_44MHZ_CORE;
  1205. } else if (tp->tg3_flags2 & TG3_FLG2_5705_PLUS) {
  1206. newbits1 = CLOCK_CTRL_625_CORE;
  1207. newbits2 = newbits1 | CLOCK_CTRL_ALTCLK;
  1208. } else {
  1209. newbits1 = CLOCK_CTRL_ALTCLK;
  1210. newbits2 = newbits1 | CLOCK_CTRL_44MHZ_CORE;
  1211. }
  1212. tw32_wait_f(TG3PCI_CLOCK_CTRL, tp->pci_clock_ctrl | newbits1,
  1213. 40);
  1214. tw32_wait_f(TG3PCI_CLOCK_CTRL, tp->pci_clock_ctrl | newbits2,
  1215. 40);
  1216. if (!(tp->tg3_flags2 & TG3_FLG2_5705_PLUS)) {
  1217. u32 newbits3;
  1218. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700 ||
  1219. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5701) {
  1220. newbits3 = (CLOCK_CTRL_RXCLK_DISABLE |
  1221. CLOCK_CTRL_TXCLK_DISABLE |
  1222. CLOCK_CTRL_44MHZ_CORE);
  1223. } else {
  1224. newbits3 = CLOCK_CTRL_44MHZ_CORE;
  1225. }
  1226. tw32_wait_f(TG3PCI_CLOCK_CTRL,
  1227. tp->pci_clock_ctrl | newbits3, 40);
  1228. }
  1229. }
  1230. if (!(tp->tg3_flags & TG3_FLAG_WOL_ENABLE) &&
  1231. !(tp->tg3_flags & TG3_FLAG_ENABLE_ASF))
  1232. tg3_power_down_phy(tp);
  1233. tg3_frob_aux_power(tp);
  1234. /* Workaround for unstable PLL clock */
  1235. if ((GET_CHIP_REV(tp->pci_chip_rev_id) == CHIPREV_5750_AX) ||
  1236. (GET_CHIP_REV(tp->pci_chip_rev_id) == CHIPREV_5750_BX)) {
  1237. u32 val = tr32(0x7d00);
  1238. val &= ~((1 << 16) | (1 << 4) | (1 << 2) | (1 << 1) | 1);
  1239. tw32(0x7d00, val);
  1240. if (!(tp->tg3_flags & TG3_FLAG_ENABLE_ASF)) {
  1241. int err;
  1242. err = tg3_nvram_lock(tp);
  1243. tg3_halt_cpu(tp, RX_CPU_BASE);
  1244. if (!err)
  1245. tg3_nvram_unlock(tp);
  1246. }
  1247. }
  1248. tg3_write_sig_post_reset(tp, RESET_KIND_SHUTDOWN);
  1249. /* Finally, set the new power state. */
  1250. pci_write_config_word(tp->pdev, pm + PCI_PM_CTRL, power_control);
  1251. udelay(100); /* Delay after power state change */
  1252. return 0;
  1253. }
  1254. static void tg3_link_report(struct tg3 *tp)
  1255. {
  1256. if (!netif_carrier_ok(tp->dev)) {
  1257. if (netif_msg_link(tp))
  1258. printk(KERN_INFO PFX "%s: Link is down.\n",
  1259. tp->dev->name);
  1260. } else if (netif_msg_link(tp)) {
  1261. printk(KERN_INFO PFX "%s: Link is up at %d Mbps, %s duplex.\n",
  1262. tp->dev->name,
  1263. (tp->link_config.active_speed == SPEED_1000 ?
  1264. 1000 :
  1265. (tp->link_config.active_speed == SPEED_100 ?
  1266. 100 : 10)),
  1267. (tp->link_config.active_duplex == DUPLEX_FULL ?
  1268. "full" : "half"));
  1269. printk(KERN_INFO PFX "%s: Flow control is %s for TX and "
  1270. "%s for RX.\n",
  1271. tp->dev->name,
  1272. (tp->tg3_flags & TG3_FLAG_TX_PAUSE) ? "on" : "off",
  1273. (tp->tg3_flags & TG3_FLAG_RX_PAUSE) ? "on" : "off");
  1274. }
  1275. }
  1276. static void tg3_setup_flow_control(struct tg3 *tp, u32 local_adv, u32 remote_adv)
  1277. {
  1278. u32 new_tg3_flags = 0;
  1279. u32 old_rx_mode = tp->rx_mode;
  1280. u32 old_tx_mode = tp->tx_mode;
  1281. if (tp->tg3_flags & TG3_FLAG_PAUSE_AUTONEG) {
  1282. /* Convert 1000BaseX flow control bits to 1000BaseT
  1283. * bits before resolving flow control.
  1284. */
  1285. if (tp->tg3_flags2 & TG3_FLG2_MII_SERDES) {
  1286. local_adv &= ~(ADVERTISE_PAUSE_CAP |
  1287. ADVERTISE_PAUSE_ASYM);
  1288. remote_adv &= ~(LPA_PAUSE_CAP | LPA_PAUSE_ASYM);
  1289. if (local_adv & ADVERTISE_1000XPAUSE)
  1290. local_adv |= ADVERTISE_PAUSE_CAP;
  1291. if (local_adv & ADVERTISE_1000XPSE_ASYM)
  1292. local_adv |= ADVERTISE_PAUSE_ASYM;
  1293. if (remote_adv & LPA_1000XPAUSE)
  1294. remote_adv |= LPA_PAUSE_CAP;
  1295. if (remote_adv & LPA_1000XPAUSE_ASYM)
  1296. remote_adv |= LPA_PAUSE_ASYM;
  1297. }
  1298. if (local_adv & ADVERTISE_PAUSE_CAP) {
  1299. if (local_adv & ADVERTISE_PAUSE_ASYM) {
  1300. if (remote_adv & LPA_PAUSE_CAP)
  1301. new_tg3_flags |=
  1302. (TG3_FLAG_RX_PAUSE |
  1303. TG3_FLAG_TX_PAUSE);
  1304. else if (remote_adv & LPA_PAUSE_ASYM)
  1305. new_tg3_flags |=
  1306. (TG3_FLAG_RX_PAUSE);
  1307. } else {
  1308. if (remote_adv & LPA_PAUSE_CAP)
  1309. new_tg3_flags |=
  1310. (TG3_FLAG_RX_PAUSE |
  1311. TG3_FLAG_TX_PAUSE);
  1312. }
  1313. } else if (local_adv & ADVERTISE_PAUSE_ASYM) {
  1314. if ((remote_adv & LPA_PAUSE_CAP) &&
  1315. (remote_adv & LPA_PAUSE_ASYM))
  1316. new_tg3_flags |= TG3_FLAG_TX_PAUSE;
  1317. }
  1318. tp->tg3_flags &= ~(TG3_FLAG_RX_PAUSE | TG3_FLAG_TX_PAUSE);
  1319. tp->tg3_flags |= new_tg3_flags;
  1320. } else {
  1321. new_tg3_flags = tp->tg3_flags;
  1322. }
  1323. if (new_tg3_flags & TG3_FLAG_RX_PAUSE)
  1324. tp->rx_mode |= RX_MODE_FLOW_CTRL_ENABLE;
  1325. else
  1326. tp->rx_mode &= ~RX_MODE_FLOW_CTRL_ENABLE;
  1327. if (old_rx_mode != tp->rx_mode) {
  1328. tw32_f(MAC_RX_MODE, tp->rx_mode);
  1329. }
  1330. if (new_tg3_flags & TG3_FLAG_TX_PAUSE)
  1331. tp->tx_mode |= TX_MODE_FLOW_CTRL_ENABLE;
  1332. else
  1333. tp->tx_mode &= ~TX_MODE_FLOW_CTRL_ENABLE;
  1334. if (old_tx_mode != tp->tx_mode) {
  1335. tw32_f(MAC_TX_MODE, tp->tx_mode);
  1336. }
  1337. }
  1338. static void tg3_aux_stat_to_speed_duplex(struct tg3 *tp, u32 val, u16 *speed, u8 *duplex)
  1339. {
  1340. switch (val & MII_TG3_AUX_STAT_SPDMASK) {
  1341. case MII_TG3_AUX_STAT_10HALF:
  1342. *speed = SPEED_10;
  1343. *duplex = DUPLEX_HALF;
  1344. break;
  1345. case MII_TG3_AUX_STAT_10FULL:
  1346. *speed = SPEED_10;
  1347. *duplex = DUPLEX_FULL;
  1348. break;
  1349. case MII_TG3_AUX_STAT_100HALF:
  1350. *speed = SPEED_100;
  1351. *duplex = DUPLEX_HALF;
  1352. break;
  1353. case MII_TG3_AUX_STAT_100FULL:
  1354. *speed = SPEED_100;
  1355. *duplex = DUPLEX_FULL;
  1356. break;
  1357. case MII_TG3_AUX_STAT_1000HALF:
  1358. *speed = SPEED_1000;
  1359. *duplex = DUPLEX_HALF;
  1360. break;
  1361. case MII_TG3_AUX_STAT_1000FULL:
  1362. *speed = SPEED_1000;
  1363. *duplex = DUPLEX_FULL;
  1364. break;
  1365. default:
  1366. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906) {
  1367. *speed = (val & MII_TG3_AUX_STAT_100) ? SPEED_100 :
  1368. SPEED_10;
  1369. *duplex = (val & MII_TG3_AUX_STAT_FULL) ? DUPLEX_FULL :
  1370. DUPLEX_HALF;
  1371. break;
  1372. }
  1373. *speed = SPEED_INVALID;
  1374. *duplex = DUPLEX_INVALID;
  1375. break;
  1376. };
  1377. }
  1378. static void tg3_phy_copper_begin(struct tg3 *tp)
  1379. {
  1380. u32 new_adv;
  1381. int i;
  1382. if (tp->link_config.phy_is_low_power) {
  1383. /* Entering low power mode. Disable gigabit and
  1384. * 100baseT advertisements.
  1385. */
  1386. tg3_writephy(tp, MII_TG3_CTRL, 0);
  1387. new_adv = (ADVERTISE_10HALF | ADVERTISE_10FULL |
  1388. ADVERTISE_CSMA | ADVERTISE_PAUSE_CAP);
  1389. if (tp->tg3_flags & TG3_FLAG_WOL_SPEED_100MB)
  1390. new_adv |= (ADVERTISE_100HALF | ADVERTISE_100FULL);
  1391. tg3_writephy(tp, MII_ADVERTISE, new_adv);
  1392. } else if (tp->link_config.speed == SPEED_INVALID) {
  1393. if (tp->tg3_flags & TG3_FLAG_10_100_ONLY)
  1394. tp->link_config.advertising &=
  1395. ~(ADVERTISED_1000baseT_Half |
  1396. ADVERTISED_1000baseT_Full);
  1397. new_adv = (ADVERTISE_CSMA | ADVERTISE_PAUSE_CAP);
  1398. if (tp->link_config.advertising & ADVERTISED_10baseT_Half)
  1399. new_adv |= ADVERTISE_10HALF;
  1400. if (tp->link_config.advertising & ADVERTISED_10baseT_Full)
  1401. new_adv |= ADVERTISE_10FULL;
  1402. if (tp->link_config.advertising & ADVERTISED_100baseT_Half)
  1403. new_adv |= ADVERTISE_100HALF;
  1404. if (tp->link_config.advertising & ADVERTISED_100baseT_Full)
  1405. new_adv |= ADVERTISE_100FULL;
  1406. tg3_writephy(tp, MII_ADVERTISE, new_adv);
  1407. if (tp->link_config.advertising &
  1408. (ADVERTISED_1000baseT_Half | ADVERTISED_1000baseT_Full)) {
  1409. new_adv = 0;
  1410. if (tp->link_config.advertising & ADVERTISED_1000baseT_Half)
  1411. new_adv |= MII_TG3_CTRL_ADV_1000_HALF;
  1412. if (tp->link_config.advertising & ADVERTISED_1000baseT_Full)
  1413. new_adv |= MII_TG3_CTRL_ADV_1000_FULL;
  1414. if (!(tp->tg3_flags & TG3_FLAG_10_100_ONLY) &&
  1415. (tp->pci_chip_rev_id == CHIPREV_ID_5701_A0 ||
  1416. tp->pci_chip_rev_id == CHIPREV_ID_5701_B0))
  1417. new_adv |= (MII_TG3_CTRL_AS_MASTER |
  1418. MII_TG3_CTRL_ENABLE_AS_MASTER);
  1419. tg3_writephy(tp, MII_TG3_CTRL, new_adv);
  1420. } else {
  1421. tg3_writephy(tp, MII_TG3_CTRL, 0);
  1422. }
  1423. } else {
  1424. /* Asking for a specific link mode. */
  1425. if (tp->link_config.speed == SPEED_1000) {
  1426. new_adv = ADVERTISE_CSMA | ADVERTISE_PAUSE_CAP;
  1427. tg3_writephy(tp, MII_ADVERTISE, new_adv);
  1428. if (tp->link_config.duplex == DUPLEX_FULL)
  1429. new_adv = MII_TG3_CTRL_ADV_1000_FULL;
  1430. else
  1431. new_adv = MII_TG3_CTRL_ADV_1000_HALF;
  1432. if (tp->pci_chip_rev_id == CHIPREV_ID_5701_A0 ||
  1433. tp->pci_chip_rev_id == CHIPREV_ID_5701_B0)
  1434. new_adv |= (MII_TG3_CTRL_AS_MASTER |
  1435. MII_TG3_CTRL_ENABLE_AS_MASTER);
  1436. tg3_writephy(tp, MII_TG3_CTRL, new_adv);
  1437. } else {
  1438. tg3_writephy(tp, MII_TG3_CTRL, 0);
  1439. new_adv = ADVERTISE_CSMA | ADVERTISE_PAUSE_CAP;
  1440. if (tp->link_config.speed == SPEED_100) {
  1441. if (tp->link_config.duplex == DUPLEX_FULL)
  1442. new_adv |= ADVERTISE_100FULL;
  1443. else
  1444. new_adv |= ADVERTISE_100HALF;
  1445. } else {
  1446. if (tp->link_config.duplex == DUPLEX_FULL)
  1447. new_adv |= ADVERTISE_10FULL;
  1448. else
  1449. new_adv |= ADVERTISE_10HALF;
  1450. }
  1451. tg3_writephy(tp, MII_ADVERTISE, new_adv);
  1452. }
  1453. }
  1454. if (tp->link_config.autoneg == AUTONEG_DISABLE &&
  1455. tp->link_config.speed != SPEED_INVALID) {
  1456. u32 bmcr, orig_bmcr;
  1457. tp->link_config.active_speed = tp->link_config.speed;
  1458. tp->link_config.active_duplex = tp->link_config.duplex;
  1459. bmcr = 0;
  1460. switch (tp->link_config.speed) {
  1461. default:
  1462. case SPEED_10:
  1463. break;
  1464. case SPEED_100:
  1465. bmcr |= BMCR_SPEED100;
  1466. break;
  1467. case SPEED_1000:
  1468. bmcr |= TG3_BMCR_SPEED1000;
  1469. break;
  1470. };
  1471. if (tp->link_config.duplex == DUPLEX_FULL)
  1472. bmcr |= BMCR_FULLDPLX;
  1473. if (!tg3_readphy(tp, MII_BMCR, &orig_bmcr) &&
  1474. (bmcr != orig_bmcr)) {
  1475. tg3_writephy(tp, MII_BMCR, BMCR_LOOPBACK);
  1476. for (i = 0; i < 1500; i++) {
  1477. u32 tmp;
  1478. udelay(10);
  1479. if (tg3_readphy(tp, MII_BMSR, &tmp) ||
  1480. tg3_readphy(tp, MII_BMSR, &tmp))
  1481. continue;
  1482. if (!(tmp & BMSR_LSTATUS)) {
  1483. udelay(40);
  1484. break;
  1485. }
  1486. }
  1487. tg3_writephy(tp, MII_BMCR, bmcr);
  1488. udelay(40);
  1489. }
  1490. } else {
  1491. tg3_writephy(tp, MII_BMCR,
  1492. BMCR_ANENABLE | BMCR_ANRESTART);
  1493. }
  1494. }
  1495. static int tg3_init_5401phy_dsp(struct tg3 *tp)
  1496. {
  1497. int err;
  1498. /* Turn off tap power management. */
  1499. /* Set Extended packet length bit */
  1500. err = tg3_writephy(tp, MII_TG3_AUX_CTRL, 0x4c20);
  1501. err |= tg3_writephy(tp, MII_TG3_DSP_ADDRESS, 0x0012);
  1502. err |= tg3_writephy(tp, MII_TG3_DSP_RW_PORT, 0x1804);
  1503. err |= tg3_writephy(tp, MII_TG3_DSP_ADDRESS, 0x0013);
  1504. err |= tg3_writephy(tp, MII_TG3_DSP_RW_PORT, 0x1204);
  1505. err |= tg3_writephy(tp, MII_TG3_DSP_ADDRESS, 0x8006);
  1506. err |= tg3_writephy(tp, MII_TG3_DSP_RW_PORT, 0x0132);
  1507. err |= tg3_writephy(tp, MII_TG3_DSP_ADDRESS, 0x8006);
  1508. err |= tg3_writephy(tp, MII_TG3_DSP_RW_PORT, 0x0232);
  1509. err |= tg3_writephy(tp, MII_TG3_DSP_ADDRESS, 0x201f);
  1510. err |= tg3_writephy(tp, MII_TG3_DSP_RW_PORT, 0x0a20);
  1511. udelay(40);
  1512. return err;
  1513. }
  1514. static int tg3_copper_is_advertising_all(struct tg3 *tp, u32 mask)
  1515. {
  1516. u32 adv_reg, all_mask = 0;
  1517. if (mask & ADVERTISED_10baseT_Half)
  1518. all_mask |= ADVERTISE_10HALF;
  1519. if (mask & ADVERTISED_10baseT_Full)
  1520. all_mask |= ADVERTISE_10FULL;
  1521. if (mask & ADVERTISED_100baseT_Half)
  1522. all_mask |= ADVERTISE_100HALF;
  1523. if (mask & ADVERTISED_100baseT_Full)
  1524. all_mask |= ADVERTISE_100FULL;
  1525. if (tg3_readphy(tp, MII_ADVERTISE, &adv_reg))
  1526. return 0;
  1527. if ((adv_reg & all_mask) != all_mask)
  1528. return 0;
  1529. if (!(tp->tg3_flags & TG3_FLAG_10_100_ONLY)) {
  1530. u32 tg3_ctrl;
  1531. all_mask = 0;
  1532. if (mask & ADVERTISED_1000baseT_Half)
  1533. all_mask |= ADVERTISE_1000HALF;
  1534. if (mask & ADVERTISED_1000baseT_Full)
  1535. all_mask |= ADVERTISE_1000FULL;
  1536. if (tg3_readphy(tp, MII_TG3_CTRL, &tg3_ctrl))
  1537. return 0;
  1538. if ((tg3_ctrl & all_mask) != all_mask)
  1539. return 0;
  1540. }
  1541. return 1;
  1542. }
  1543. static int tg3_setup_copper_phy(struct tg3 *tp, int force_reset)
  1544. {
  1545. int current_link_up;
  1546. u32 bmsr, dummy;
  1547. u16 current_speed;
  1548. u8 current_duplex;
  1549. int i, err;
  1550. tw32(MAC_EVENT, 0);
  1551. tw32_f(MAC_STATUS,
  1552. (MAC_STATUS_SYNC_CHANGED |
  1553. MAC_STATUS_CFG_CHANGED |
  1554. MAC_STATUS_MI_COMPLETION |
  1555. MAC_STATUS_LNKSTATE_CHANGED));
  1556. udelay(40);
  1557. tp->mi_mode = MAC_MI_MODE_BASE;
  1558. tw32_f(MAC_MI_MODE, tp->mi_mode);
  1559. udelay(80);
  1560. tg3_writephy(tp, MII_TG3_AUX_CTRL, 0x02);
  1561. /* Some third-party PHYs need to be reset on link going
  1562. * down.
  1563. */
  1564. if ((GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5703 ||
  1565. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5704 ||
  1566. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5705) &&
  1567. netif_carrier_ok(tp->dev)) {
  1568. tg3_readphy(tp, MII_BMSR, &bmsr);
  1569. if (!tg3_readphy(tp, MII_BMSR, &bmsr) &&
  1570. !(bmsr & BMSR_LSTATUS))
  1571. force_reset = 1;
  1572. }
  1573. if (force_reset)
  1574. tg3_phy_reset(tp);
  1575. if ((tp->phy_id & PHY_ID_MASK) == PHY_ID_BCM5401) {
  1576. tg3_readphy(tp, MII_BMSR, &bmsr);
  1577. if (tg3_readphy(tp, MII_BMSR, &bmsr) ||
  1578. !(tp->tg3_flags & TG3_FLAG_INIT_COMPLETE))
  1579. bmsr = 0;
  1580. if (!(bmsr & BMSR_LSTATUS)) {
  1581. err = tg3_init_5401phy_dsp(tp);
  1582. if (err)
  1583. return err;
  1584. tg3_readphy(tp, MII_BMSR, &bmsr);
  1585. for (i = 0; i < 1000; i++) {
  1586. udelay(10);
  1587. if (!tg3_readphy(tp, MII_BMSR, &bmsr) &&
  1588. (bmsr & BMSR_LSTATUS)) {
  1589. udelay(40);
  1590. break;
  1591. }
  1592. }
  1593. if ((tp->phy_id & PHY_ID_REV_MASK) == PHY_REV_BCM5401_B0 &&
  1594. !(bmsr & BMSR_LSTATUS) &&
  1595. tp->link_config.active_speed == SPEED_1000) {
  1596. err = tg3_phy_reset(tp);
  1597. if (!err)
  1598. err = tg3_init_5401phy_dsp(tp);
  1599. if (err)
  1600. return err;
  1601. }
  1602. }
  1603. } else if (tp->pci_chip_rev_id == CHIPREV_ID_5701_A0 ||
  1604. tp->pci_chip_rev_id == CHIPREV_ID_5701_B0) {
  1605. /* 5701 {A0,B0} CRC bug workaround */
  1606. tg3_writephy(tp, 0x15, 0x0a75);
  1607. tg3_writephy(tp, 0x1c, 0x8c68);
  1608. tg3_writephy(tp, 0x1c, 0x8d68);
  1609. tg3_writephy(tp, 0x1c, 0x8c68);
  1610. }
  1611. /* Clear pending interrupts... */
  1612. tg3_readphy(tp, MII_TG3_ISTAT, &dummy);
  1613. tg3_readphy(tp, MII_TG3_ISTAT, &dummy);
  1614. if (tp->tg3_flags & TG3_FLAG_USE_MI_INTERRUPT)
  1615. tg3_writephy(tp, MII_TG3_IMASK, ~MII_TG3_INT_LINKCHG);
  1616. else if (GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5906)
  1617. tg3_writephy(tp, MII_TG3_IMASK, ~0);
  1618. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700 ||
  1619. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5701) {
  1620. if (tp->led_ctrl == LED_CTRL_MODE_PHY_1)
  1621. tg3_writephy(tp, MII_TG3_EXT_CTRL,
  1622. MII_TG3_EXT_CTRL_LNK3_LED_MODE);
  1623. else
  1624. tg3_writephy(tp, MII_TG3_EXT_CTRL, 0);
  1625. }
  1626. current_link_up = 0;
  1627. current_speed = SPEED_INVALID;
  1628. current_duplex = DUPLEX_INVALID;
  1629. if (tp->tg3_flags2 & TG3_FLG2_CAPACITIVE_COUPLING) {
  1630. u32 val;
  1631. tg3_writephy(tp, MII_TG3_AUX_CTRL, 0x4007);
  1632. tg3_readphy(tp, MII_TG3_AUX_CTRL, &val);
  1633. if (!(val & (1 << 10))) {
  1634. val |= (1 << 10);
  1635. tg3_writephy(tp, MII_TG3_AUX_CTRL, val);
  1636. goto relink;
  1637. }
  1638. }
  1639. bmsr = 0;
  1640. for (i = 0; i < 100; i++) {
  1641. tg3_readphy(tp, MII_BMSR, &bmsr);
  1642. if (!tg3_readphy(tp, MII_BMSR, &bmsr) &&
  1643. (bmsr & BMSR_LSTATUS))
  1644. break;
  1645. udelay(40);
  1646. }
  1647. if (bmsr & BMSR_LSTATUS) {
  1648. u32 aux_stat, bmcr;
  1649. tg3_readphy(tp, MII_TG3_AUX_STAT, &aux_stat);
  1650. for (i = 0; i < 2000; i++) {
  1651. udelay(10);
  1652. if (!tg3_readphy(tp, MII_TG3_AUX_STAT, &aux_stat) &&
  1653. aux_stat)
  1654. break;
  1655. }
  1656. tg3_aux_stat_to_speed_duplex(tp, aux_stat,
  1657. &current_speed,
  1658. &current_duplex);
  1659. bmcr = 0;
  1660. for (i = 0; i < 200; i++) {
  1661. tg3_readphy(tp, MII_BMCR, &bmcr);
  1662. if (tg3_readphy(tp, MII_BMCR, &bmcr))
  1663. continue;
  1664. if (bmcr && bmcr != 0x7fff)
  1665. break;
  1666. udelay(10);
  1667. }
  1668. if (tp->link_config.autoneg == AUTONEG_ENABLE) {
  1669. if (bmcr & BMCR_ANENABLE) {
  1670. current_link_up = 1;
  1671. /* Force autoneg restart if we are exiting
  1672. * low power mode.
  1673. */
  1674. if (!tg3_copper_is_advertising_all(tp,
  1675. tp->link_config.advertising))
  1676. current_link_up = 0;
  1677. } else {
  1678. current_link_up = 0;
  1679. }
  1680. } else {
  1681. if (!(bmcr & BMCR_ANENABLE) &&
  1682. tp->link_config.speed == current_speed &&
  1683. tp->link_config.duplex == current_duplex) {
  1684. current_link_up = 1;
  1685. } else {
  1686. current_link_up = 0;
  1687. }
  1688. }
  1689. tp->link_config.active_speed = current_speed;
  1690. tp->link_config.active_duplex = current_duplex;
  1691. }
  1692. if (current_link_up == 1 &&
  1693. (tp->link_config.active_duplex == DUPLEX_FULL) &&
  1694. (tp->link_config.autoneg == AUTONEG_ENABLE)) {
  1695. u32 local_adv, remote_adv;
  1696. if (tg3_readphy(tp, MII_ADVERTISE, &local_adv))
  1697. local_adv = 0;
  1698. local_adv &= (ADVERTISE_PAUSE_CAP | ADVERTISE_PAUSE_ASYM);
  1699. if (tg3_readphy(tp, MII_LPA, &remote_adv))
  1700. remote_adv = 0;
  1701. remote_adv &= (LPA_PAUSE_CAP | LPA_PAUSE_ASYM);
  1702. /* If we are not advertising full pause capability,
  1703. * something is wrong. Bring the link down and reconfigure.
  1704. */
  1705. if (local_adv != ADVERTISE_PAUSE_CAP) {
  1706. current_link_up = 0;
  1707. } else {
  1708. tg3_setup_flow_control(tp, local_adv, remote_adv);
  1709. }
  1710. }
  1711. relink:
  1712. if (current_link_up == 0 || tp->link_config.phy_is_low_power) {
  1713. u32 tmp;
  1714. tg3_phy_copper_begin(tp);
  1715. tg3_readphy(tp, MII_BMSR, &tmp);
  1716. if (!tg3_readphy(tp, MII_BMSR, &tmp) &&
  1717. (tmp & BMSR_LSTATUS))
  1718. current_link_up = 1;
  1719. }
  1720. tp->mac_mode &= ~MAC_MODE_PORT_MODE_MASK;
  1721. if (current_link_up == 1) {
  1722. if (tp->link_config.active_speed == SPEED_100 ||
  1723. tp->link_config.active_speed == SPEED_10)
  1724. tp->mac_mode |= MAC_MODE_PORT_MODE_MII;
  1725. else
  1726. tp->mac_mode |= MAC_MODE_PORT_MODE_GMII;
  1727. } else
  1728. tp->mac_mode |= MAC_MODE_PORT_MODE_GMII;
  1729. tp->mac_mode &= ~MAC_MODE_HALF_DUPLEX;
  1730. if (tp->link_config.active_duplex == DUPLEX_HALF)
  1731. tp->mac_mode |= MAC_MODE_HALF_DUPLEX;
  1732. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700) {
  1733. if (current_link_up == 1 &&
  1734. tg3_5700_link_polarity(tp, tp->link_config.active_speed))
  1735. tp->mac_mode |= MAC_MODE_LINK_POLARITY;
  1736. else
  1737. tp->mac_mode &= ~MAC_MODE_LINK_POLARITY;
  1738. }
  1739. /* ??? Without this setting Netgear GA302T PHY does not
  1740. * ??? send/receive packets...
  1741. */
  1742. if ((tp->phy_id & PHY_ID_MASK) == PHY_ID_BCM5411 &&
  1743. tp->pci_chip_rev_id == CHIPREV_ID_5700_ALTIMA) {
  1744. tp->mi_mode |= MAC_MI_MODE_AUTO_POLL;
  1745. tw32_f(MAC_MI_MODE, tp->mi_mode);
  1746. udelay(80);
  1747. }
  1748. tw32_f(MAC_MODE, tp->mac_mode);
  1749. udelay(40);
  1750. if (tp->tg3_flags & TG3_FLAG_USE_LINKCHG_REG) {
  1751. /* Polled via timer. */
  1752. tw32_f(MAC_EVENT, 0);
  1753. } else {
  1754. tw32_f(MAC_EVENT, MAC_EVENT_LNKSTATE_CHANGED);
  1755. }
  1756. udelay(40);
  1757. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700 &&
  1758. current_link_up == 1 &&
  1759. tp->link_config.active_speed == SPEED_1000 &&
  1760. ((tp->tg3_flags & TG3_FLAG_PCIX_MODE) ||
  1761. (tp->tg3_flags & TG3_FLAG_PCI_HIGH_SPEED))) {
  1762. udelay(120);
  1763. tw32_f(MAC_STATUS,
  1764. (MAC_STATUS_SYNC_CHANGED |
  1765. MAC_STATUS_CFG_CHANGED));
  1766. udelay(40);
  1767. tg3_write_mem(tp,
  1768. NIC_SRAM_FIRMWARE_MBOX,
  1769. NIC_SRAM_FIRMWARE_MBOX_MAGIC2);
  1770. }
  1771. if (current_link_up != netif_carrier_ok(tp->dev)) {
  1772. if (current_link_up)
  1773. netif_carrier_on(tp->dev);
  1774. else
  1775. netif_carrier_off(tp->dev);
  1776. tg3_link_report(tp);
  1777. }
  1778. return 0;
  1779. }
  1780. struct tg3_fiber_aneginfo {
  1781. int state;
  1782. #define ANEG_STATE_UNKNOWN 0
  1783. #define ANEG_STATE_AN_ENABLE 1
  1784. #define ANEG_STATE_RESTART_INIT 2
  1785. #define ANEG_STATE_RESTART 3
  1786. #define ANEG_STATE_DISABLE_LINK_OK 4
  1787. #define ANEG_STATE_ABILITY_DETECT_INIT 5
  1788. #define ANEG_STATE_ABILITY_DETECT 6
  1789. #define ANEG_STATE_ACK_DETECT_INIT 7
  1790. #define ANEG_STATE_ACK_DETECT 8
  1791. #define ANEG_STATE_COMPLETE_ACK_INIT 9
  1792. #define ANEG_STATE_COMPLETE_ACK 10
  1793. #define ANEG_STATE_IDLE_DETECT_INIT 11
  1794. #define ANEG_STATE_IDLE_DETECT 12
  1795. #define ANEG_STATE_LINK_OK 13
  1796. #define ANEG_STATE_NEXT_PAGE_WAIT_INIT 14
  1797. #define ANEG_STATE_NEXT_PAGE_WAIT 15
  1798. u32 flags;
  1799. #define MR_AN_ENABLE 0x00000001
  1800. #define MR_RESTART_AN 0x00000002
  1801. #define MR_AN_COMPLETE 0x00000004
  1802. #define MR_PAGE_RX 0x00000008
  1803. #define MR_NP_LOADED 0x00000010
  1804. #define MR_TOGGLE_TX 0x00000020
  1805. #define MR_LP_ADV_FULL_DUPLEX 0x00000040
  1806. #define MR_LP_ADV_HALF_DUPLEX 0x00000080
  1807. #define MR_LP_ADV_SYM_PAUSE 0x00000100
  1808. #define MR_LP_ADV_ASYM_PAUSE 0x00000200
  1809. #define MR_LP_ADV_REMOTE_FAULT1 0x00000400
  1810. #define MR_LP_ADV_REMOTE_FAULT2 0x00000800
  1811. #define MR_LP_ADV_NEXT_PAGE 0x00001000
  1812. #define MR_TOGGLE_RX 0x00002000
  1813. #define MR_NP_RX 0x00004000
  1814. #define MR_LINK_OK 0x80000000
  1815. unsigned long link_time, cur_time;
  1816. u32 ability_match_cfg;
  1817. int ability_match_count;
  1818. char ability_match, idle_match, ack_match;
  1819. u32 txconfig, rxconfig;
  1820. #define ANEG_CFG_NP 0x00000080
  1821. #define ANEG_CFG_ACK 0x00000040
  1822. #define ANEG_CFG_RF2 0x00000020
  1823. #define ANEG_CFG_RF1 0x00000010
  1824. #define ANEG_CFG_PS2 0x00000001
  1825. #define ANEG_CFG_PS1 0x00008000
  1826. #define ANEG_CFG_HD 0x00004000
  1827. #define ANEG_CFG_FD 0x00002000
  1828. #define ANEG_CFG_INVAL 0x00001f06
  1829. };
  1830. #define ANEG_OK 0
  1831. #define ANEG_DONE 1
  1832. #define ANEG_TIMER_ENAB 2
  1833. #define ANEG_FAILED -1
  1834. #define ANEG_STATE_SETTLE_TIME 10000
  1835. static int tg3_fiber_aneg_smachine(struct tg3 *tp,
  1836. struct tg3_fiber_aneginfo *ap)
  1837. {
  1838. unsigned long delta;
  1839. u32 rx_cfg_reg;
  1840. int ret;
  1841. if (ap->state == ANEG_STATE_UNKNOWN) {
  1842. ap->rxconfig = 0;
  1843. ap->link_time = 0;
  1844. ap->cur_time = 0;
  1845. ap->ability_match_cfg = 0;
  1846. ap->ability_match_count = 0;
  1847. ap->ability_match = 0;
  1848. ap->idle_match = 0;
  1849. ap->ack_match = 0;
  1850. }
  1851. ap->cur_time++;
  1852. if (tr32(MAC_STATUS) & MAC_STATUS_RCVD_CFG) {
  1853. rx_cfg_reg = tr32(MAC_RX_AUTO_NEG);
  1854. if (rx_cfg_reg != ap->ability_match_cfg) {
  1855. ap->ability_match_cfg = rx_cfg_reg;
  1856. ap->ability_match = 0;
  1857. ap->ability_match_count = 0;
  1858. } else {
  1859. if (++ap->ability_match_count > 1) {
  1860. ap->ability_match = 1;
  1861. ap->ability_match_cfg = rx_cfg_reg;
  1862. }
  1863. }
  1864. if (rx_cfg_reg & ANEG_CFG_ACK)
  1865. ap->ack_match = 1;
  1866. else
  1867. ap->ack_match = 0;
  1868. ap->idle_match = 0;
  1869. } else {
  1870. ap->idle_match = 1;
  1871. ap->ability_match_cfg = 0;
  1872. ap->ability_match_count = 0;
  1873. ap->ability_match = 0;
  1874. ap->ack_match = 0;
  1875. rx_cfg_reg = 0;
  1876. }
  1877. ap->rxconfig = rx_cfg_reg;
  1878. ret = ANEG_OK;
  1879. switch(ap->state) {
  1880. case ANEG_STATE_UNKNOWN:
  1881. if (ap->flags & (MR_AN_ENABLE | MR_RESTART_AN))
  1882. ap->state = ANEG_STATE_AN_ENABLE;
  1883. /* fallthru */
  1884. case ANEG_STATE_AN_ENABLE:
  1885. ap->flags &= ~(MR_AN_COMPLETE | MR_PAGE_RX);
  1886. if (ap->flags & MR_AN_ENABLE) {
  1887. ap->link_time = 0;
  1888. ap->cur_time = 0;
  1889. ap->ability_match_cfg = 0;
  1890. ap->ability_match_count = 0;
  1891. ap->ability_match = 0;
  1892. ap->idle_match = 0;
  1893. ap->ack_match = 0;
  1894. ap->state = ANEG_STATE_RESTART_INIT;
  1895. } else {
  1896. ap->state = ANEG_STATE_DISABLE_LINK_OK;
  1897. }
  1898. break;
  1899. case ANEG_STATE_RESTART_INIT:
  1900. ap->link_time = ap->cur_time;
  1901. ap->flags &= ~(MR_NP_LOADED);
  1902. ap->txconfig = 0;
  1903. tw32(MAC_TX_AUTO_NEG, 0);
  1904. tp->mac_mode |= MAC_MODE_SEND_CONFIGS;
  1905. tw32_f(MAC_MODE, tp->mac_mode);
  1906. udelay(40);
  1907. ret = ANEG_TIMER_ENAB;
  1908. ap->state = ANEG_STATE_RESTART;
  1909. /* fallthru */
  1910. case ANEG_STATE_RESTART:
  1911. delta = ap->cur_time - ap->link_time;
  1912. if (delta > ANEG_STATE_SETTLE_TIME) {
  1913. ap->state = ANEG_STATE_ABILITY_DETECT_INIT;
  1914. } else {
  1915. ret = ANEG_TIMER_ENAB;
  1916. }
  1917. break;
  1918. case ANEG_STATE_DISABLE_LINK_OK:
  1919. ret = ANEG_DONE;
  1920. break;
  1921. case ANEG_STATE_ABILITY_DETECT_INIT:
  1922. ap->flags &= ~(MR_TOGGLE_TX);
  1923. ap->txconfig = (ANEG_CFG_FD | ANEG_CFG_PS1);
  1924. tw32(MAC_TX_AUTO_NEG, ap->txconfig);
  1925. tp->mac_mode |= MAC_MODE_SEND_CONFIGS;
  1926. tw32_f(MAC_MODE, tp->mac_mode);
  1927. udelay(40);
  1928. ap->state = ANEG_STATE_ABILITY_DETECT;
  1929. break;
  1930. case ANEG_STATE_ABILITY_DETECT:
  1931. if (ap->ability_match != 0 && ap->rxconfig != 0) {
  1932. ap->state = ANEG_STATE_ACK_DETECT_INIT;
  1933. }
  1934. break;
  1935. case ANEG_STATE_ACK_DETECT_INIT:
  1936. ap->txconfig |= ANEG_CFG_ACK;
  1937. tw32(MAC_TX_AUTO_NEG, ap->txconfig);
  1938. tp->mac_mode |= MAC_MODE_SEND_CONFIGS;
  1939. tw32_f(MAC_MODE, tp->mac_mode);
  1940. udelay(40);
  1941. ap->state = ANEG_STATE_ACK_DETECT;
  1942. /* fallthru */
  1943. case ANEG_STATE_ACK_DETECT:
  1944. if (ap->ack_match != 0) {
  1945. if ((ap->rxconfig & ~ANEG_CFG_ACK) ==
  1946. (ap->ability_match_cfg & ~ANEG_CFG_ACK)) {
  1947. ap->state = ANEG_STATE_COMPLETE_ACK_INIT;
  1948. } else {
  1949. ap->state = ANEG_STATE_AN_ENABLE;
  1950. }
  1951. } else if (ap->ability_match != 0 &&
  1952. ap->rxconfig == 0) {
  1953. ap->state = ANEG_STATE_AN_ENABLE;
  1954. }
  1955. break;
  1956. case ANEG_STATE_COMPLETE_ACK_INIT:
  1957. if (ap->rxconfig & ANEG_CFG_INVAL) {
  1958. ret = ANEG_FAILED;
  1959. break;
  1960. }
  1961. ap->flags &= ~(MR_LP_ADV_FULL_DUPLEX |
  1962. MR_LP_ADV_HALF_DUPLEX |
  1963. MR_LP_ADV_SYM_PAUSE |
  1964. MR_LP_ADV_ASYM_PAUSE |
  1965. MR_LP_ADV_REMOTE_FAULT1 |
  1966. MR_LP_ADV_REMOTE_FAULT2 |
  1967. MR_LP_ADV_NEXT_PAGE |
  1968. MR_TOGGLE_RX |
  1969. MR_NP_RX);
  1970. if (ap->rxconfig & ANEG_CFG_FD)
  1971. ap->flags |= MR_LP_ADV_FULL_DUPLEX;
  1972. if (ap->rxconfig & ANEG_CFG_HD)
  1973. ap->flags |= MR_LP_ADV_HALF_DUPLEX;
  1974. if (ap->rxconfig & ANEG_CFG_PS1)
  1975. ap->flags |= MR_LP_ADV_SYM_PAUSE;
  1976. if (ap->rxconfig & ANEG_CFG_PS2)
  1977. ap->flags |= MR_LP_ADV_ASYM_PAUSE;
  1978. if (ap->rxconfig & ANEG_CFG_RF1)
  1979. ap->flags |= MR_LP_ADV_REMOTE_FAULT1;
  1980. if (ap->rxconfig & ANEG_CFG_RF2)
  1981. ap->flags |= MR_LP_ADV_REMOTE_FAULT2;
  1982. if (ap->rxconfig & ANEG_CFG_NP)
  1983. ap->flags |= MR_LP_ADV_NEXT_PAGE;
  1984. ap->link_time = ap->cur_time;
  1985. ap->flags ^= (MR_TOGGLE_TX);
  1986. if (ap->rxconfig & 0x0008)
  1987. ap->flags |= MR_TOGGLE_RX;
  1988. if (ap->rxconfig & ANEG_CFG_NP)
  1989. ap->flags |= MR_NP_RX;
  1990. ap->flags |= MR_PAGE_RX;
  1991. ap->state = ANEG_STATE_COMPLETE_ACK;
  1992. ret = ANEG_TIMER_ENAB;
  1993. break;
  1994. case ANEG_STATE_COMPLETE_ACK:
  1995. if (ap->ability_match != 0 &&
  1996. ap->rxconfig == 0) {
  1997. ap->state = ANEG_STATE_AN_ENABLE;
  1998. break;
  1999. }
  2000. delta = ap->cur_time - ap->link_time;
  2001. if (delta > ANEG_STATE_SETTLE_TIME) {
  2002. if (!(ap->flags & (MR_LP_ADV_NEXT_PAGE))) {
  2003. ap->state = ANEG_STATE_IDLE_DETECT_INIT;
  2004. } else {
  2005. if ((ap->txconfig & ANEG_CFG_NP) == 0 &&
  2006. !(ap->flags & MR_NP_RX)) {
  2007. ap->state = ANEG_STATE_IDLE_DETECT_INIT;
  2008. } else {
  2009. ret = ANEG_FAILED;
  2010. }
  2011. }
  2012. }
  2013. break;
  2014. case ANEG_STATE_IDLE_DETECT_INIT:
  2015. ap->link_time = ap->cur_time;
  2016. tp->mac_mode &= ~MAC_MODE_SEND_CONFIGS;
  2017. tw32_f(MAC_MODE, tp->mac_mode);
  2018. udelay(40);
  2019. ap->state = ANEG_STATE_IDLE_DETECT;
  2020. ret = ANEG_TIMER_ENAB;
  2021. break;
  2022. case ANEG_STATE_IDLE_DETECT:
  2023. if (ap->ability_match != 0 &&
  2024. ap->rxconfig == 0) {
  2025. ap->state = ANEG_STATE_AN_ENABLE;
  2026. break;
  2027. }
  2028. delta = ap->cur_time - ap->link_time;
  2029. if (delta > ANEG_STATE_SETTLE_TIME) {
  2030. /* XXX another gem from the Broadcom driver :( */
  2031. ap->state = ANEG_STATE_LINK_OK;
  2032. }
  2033. break;
  2034. case ANEG_STATE_LINK_OK:
  2035. ap->flags |= (MR_AN_COMPLETE | MR_LINK_OK);
  2036. ret = ANEG_DONE;
  2037. break;
  2038. case ANEG_STATE_NEXT_PAGE_WAIT_INIT:
  2039. /* ??? unimplemented */
  2040. break;
  2041. case ANEG_STATE_NEXT_PAGE_WAIT:
  2042. /* ??? unimplemented */
  2043. break;
  2044. default:
  2045. ret = ANEG_FAILED;
  2046. break;
  2047. };
  2048. return ret;
  2049. }
  2050. static int fiber_autoneg(struct tg3 *tp, u32 *flags)
  2051. {
  2052. int res = 0;
  2053. struct tg3_fiber_aneginfo aninfo;
  2054. int status = ANEG_FAILED;
  2055. unsigned int tick;
  2056. u32 tmp;
  2057. tw32_f(MAC_TX_AUTO_NEG, 0);
  2058. tmp = tp->mac_mode & ~MAC_MODE_PORT_MODE_MASK;
  2059. tw32_f(MAC_MODE, tmp | MAC_MODE_PORT_MODE_GMII);
  2060. udelay(40);
  2061. tw32_f(MAC_MODE, tp->mac_mode | MAC_MODE_SEND_CONFIGS);
  2062. udelay(40);
  2063. memset(&aninfo, 0, sizeof(aninfo));
  2064. aninfo.flags |= MR_AN_ENABLE;
  2065. aninfo.state = ANEG_STATE_UNKNOWN;
  2066. aninfo.cur_time = 0;
  2067. tick = 0;
  2068. while (++tick < 195000) {
  2069. status = tg3_fiber_aneg_smachine(tp, &aninfo);
  2070. if (status == ANEG_DONE || status == ANEG_FAILED)
  2071. break;
  2072. udelay(1);
  2073. }
  2074. tp->mac_mode &= ~MAC_MODE_SEND_CONFIGS;
  2075. tw32_f(MAC_MODE, tp->mac_mode);
  2076. udelay(40);
  2077. *flags = aninfo.flags;
  2078. if (status == ANEG_DONE &&
  2079. (aninfo.flags & (MR_AN_COMPLETE | MR_LINK_OK |
  2080. MR_LP_ADV_FULL_DUPLEX)))
  2081. res = 1;
  2082. return res;
  2083. }
  2084. static void tg3_init_bcm8002(struct tg3 *tp)
  2085. {
  2086. u32 mac_status = tr32(MAC_STATUS);
  2087. int i;
  2088. /* Reset when initting first time or we have a link. */
  2089. if ((tp->tg3_flags & TG3_FLAG_INIT_COMPLETE) &&
  2090. !(mac_status & MAC_STATUS_PCS_SYNCED))
  2091. return;
  2092. /* Set PLL lock range. */
  2093. tg3_writephy(tp, 0x16, 0x8007);
  2094. /* SW reset */
  2095. tg3_writephy(tp, MII_BMCR, BMCR_RESET);
  2096. /* Wait for reset to complete. */
  2097. /* XXX schedule_timeout() ... */
  2098. for (i = 0; i < 500; i++)
  2099. udelay(10);
  2100. /* Config mode; select PMA/Ch 1 regs. */
  2101. tg3_writephy(tp, 0x10, 0x8411);
  2102. /* Enable auto-lock and comdet, select txclk for tx. */
  2103. tg3_writephy(tp, 0x11, 0x0a10);
  2104. tg3_writephy(tp, 0x18, 0x00a0);
  2105. tg3_writephy(tp, 0x16, 0x41ff);
  2106. /* Assert and deassert POR. */
  2107. tg3_writephy(tp, 0x13, 0x0400);
  2108. udelay(40);
  2109. tg3_writephy(tp, 0x13, 0x0000);
  2110. tg3_writephy(tp, 0x11, 0x0a50);
  2111. udelay(40);
  2112. tg3_writephy(tp, 0x11, 0x0a10);
  2113. /* Wait for signal to stabilize */
  2114. /* XXX schedule_timeout() ... */
  2115. for (i = 0; i < 15000; i++)
  2116. udelay(10);
  2117. /* Deselect the channel register so we can read the PHYID
  2118. * later.
  2119. */
  2120. tg3_writephy(tp, 0x10, 0x8011);
  2121. }
  2122. static int tg3_setup_fiber_hw_autoneg(struct tg3 *tp, u32 mac_status)
  2123. {
  2124. u32 sg_dig_ctrl, sg_dig_status;
  2125. u32 serdes_cfg, expected_sg_dig_ctrl;
  2126. int workaround, port_a;
  2127. int current_link_up;
  2128. serdes_cfg = 0;
  2129. expected_sg_dig_ctrl = 0;
  2130. workaround = 0;
  2131. port_a = 1;
  2132. current_link_up = 0;
  2133. if (tp->pci_chip_rev_id != CHIPREV_ID_5704_A0 &&
  2134. tp->pci_chip_rev_id != CHIPREV_ID_5704_A1) {
  2135. workaround = 1;
  2136. if (tr32(TG3PCI_DUAL_MAC_CTRL) & DUAL_MAC_CTRL_ID)
  2137. port_a = 0;
  2138. /* preserve bits 0-11,13,14 for signal pre-emphasis */
  2139. /* preserve bits 20-23 for voltage regulator */
  2140. serdes_cfg = tr32(MAC_SERDES_CFG) & 0x00f06fff;
  2141. }
  2142. sg_dig_ctrl = tr32(SG_DIG_CTRL);
  2143. if (tp->link_config.autoneg != AUTONEG_ENABLE) {
  2144. if (sg_dig_ctrl & (1 << 31)) {
  2145. if (workaround) {
  2146. u32 val = serdes_cfg;
  2147. if (port_a)
  2148. val |= 0xc010000;
  2149. else
  2150. val |= 0x4010000;
  2151. tw32_f(MAC_SERDES_CFG, val);
  2152. }
  2153. tw32_f(SG_DIG_CTRL, 0x01388400);
  2154. }
  2155. if (mac_status & MAC_STATUS_PCS_SYNCED) {
  2156. tg3_setup_flow_control(tp, 0, 0);
  2157. current_link_up = 1;
  2158. }
  2159. goto out;
  2160. }
  2161. /* Want auto-negotiation. */
  2162. expected_sg_dig_ctrl = 0x81388400;
  2163. /* Pause capability */
  2164. expected_sg_dig_ctrl |= (1 << 11);
  2165. /* Asymettric pause */
  2166. expected_sg_dig_ctrl |= (1 << 12);
  2167. if (sg_dig_ctrl != expected_sg_dig_ctrl) {
  2168. if ((tp->tg3_flags2 & TG3_FLG2_PARALLEL_DETECT) &&
  2169. tp->serdes_counter &&
  2170. ((mac_status & (MAC_STATUS_PCS_SYNCED |
  2171. MAC_STATUS_RCVD_CFG)) ==
  2172. MAC_STATUS_PCS_SYNCED)) {
  2173. tp->serdes_counter--;
  2174. current_link_up = 1;
  2175. goto out;
  2176. }
  2177. restart_autoneg:
  2178. if (workaround)
  2179. tw32_f(MAC_SERDES_CFG, serdes_cfg | 0xc011000);
  2180. tw32_f(SG_DIG_CTRL, expected_sg_dig_ctrl | (1 << 30));
  2181. udelay(5);
  2182. tw32_f(SG_DIG_CTRL, expected_sg_dig_ctrl);
  2183. tp->serdes_counter = SERDES_AN_TIMEOUT_5704S;
  2184. tp->tg3_flags2 &= ~TG3_FLG2_PARALLEL_DETECT;
  2185. } else if (mac_status & (MAC_STATUS_PCS_SYNCED |
  2186. MAC_STATUS_SIGNAL_DET)) {
  2187. sg_dig_status = tr32(SG_DIG_STATUS);
  2188. mac_status = tr32(MAC_STATUS);
  2189. if ((sg_dig_status & (1 << 1)) &&
  2190. (mac_status & MAC_STATUS_PCS_SYNCED)) {
  2191. u32 local_adv, remote_adv;
  2192. local_adv = ADVERTISE_PAUSE_CAP;
  2193. remote_adv = 0;
  2194. if (sg_dig_status & (1 << 19))
  2195. remote_adv |= LPA_PAUSE_CAP;
  2196. if (sg_dig_status & (1 << 20))
  2197. remote_adv |= LPA_PAUSE_ASYM;
  2198. tg3_setup_flow_control(tp, local_adv, remote_adv);
  2199. current_link_up = 1;
  2200. tp->serdes_counter = 0;
  2201. tp->tg3_flags2 &= ~TG3_FLG2_PARALLEL_DETECT;
  2202. } else if (!(sg_dig_status & (1 << 1))) {
  2203. if (tp->serdes_counter)
  2204. tp->serdes_counter--;
  2205. else {
  2206. if (workaround) {
  2207. u32 val = serdes_cfg;
  2208. if (port_a)
  2209. val |= 0xc010000;
  2210. else
  2211. val |= 0x4010000;
  2212. tw32_f(MAC_SERDES_CFG, val);
  2213. }
  2214. tw32_f(SG_DIG_CTRL, 0x01388400);
  2215. udelay(40);
  2216. /* Link parallel detection - link is up */
  2217. /* only if we have PCS_SYNC and not */
  2218. /* receiving config code words */
  2219. mac_status = tr32(MAC_STATUS);
  2220. if ((mac_status & MAC_STATUS_PCS_SYNCED) &&
  2221. !(mac_status & MAC_STATUS_RCVD_CFG)) {
  2222. tg3_setup_flow_control(tp, 0, 0);
  2223. current_link_up = 1;
  2224. tp->tg3_flags2 |=
  2225. TG3_FLG2_PARALLEL_DETECT;
  2226. tp->serdes_counter =
  2227. SERDES_PARALLEL_DET_TIMEOUT;
  2228. } else
  2229. goto restart_autoneg;
  2230. }
  2231. }
  2232. } else {
  2233. tp->serdes_counter = SERDES_AN_TIMEOUT_5704S;
  2234. tp->tg3_flags2 &= ~TG3_FLG2_PARALLEL_DETECT;
  2235. }
  2236. out:
  2237. return current_link_up;
  2238. }
  2239. static int tg3_setup_fiber_by_hand(struct tg3 *tp, u32 mac_status)
  2240. {
  2241. int current_link_up = 0;
  2242. if (!(mac_status & MAC_STATUS_PCS_SYNCED))
  2243. goto out;
  2244. if (tp->link_config.autoneg == AUTONEG_ENABLE) {
  2245. u32 flags;
  2246. int i;
  2247. if (fiber_autoneg(tp, &flags)) {
  2248. u32 local_adv, remote_adv;
  2249. local_adv = ADVERTISE_PAUSE_CAP;
  2250. remote_adv = 0;
  2251. if (flags & MR_LP_ADV_SYM_PAUSE)
  2252. remote_adv |= LPA_PAUSE_CAP;
  2253. if (flags & MR_LP_ADV_ASYM_PAUSE)
  2254. remote_adv |= LPA_PAUSE_ASYM;
  2255. tg3_setup_flow_control(tp, local_adv, remote_adv);
  2256. current_link_up = 1;
  2257. }
  2258. for (i = 0; i < 30; i++) {
  2259. udelay(20);
  2260. tw32_f(MAC_STATUS,
  2261. (MAC_STATUS_SYNC_CHANGED |
  2262. MAC_STATUS_CFG_CHANGED));
  2263. udelay(40);
  2264. if ((tr32(MAC_STATUS) &
  2265. (MAC_STATUS_SYNC_CHANGED |
  2266. MAC_STATUS_CFG_CHANGED)) == 0)
  2267. break;
  2268. }
  2269. mac_status = tr32(MAC_STATUS);
  2270. if (current_link_up == 0 &&
  2271. (mac_status & MAC_STATUS_PCS_SYNCED) &&
  2272. !(mac_status & MAC_STATUS_RCVD_CFG))
  2273. current_link_up = 1;
  2274. } else {
  2275. /* Forcing 1000FD link up. */
  2276. current_link_up = 1;
  2277. tw32_f(MAC_MODE, (tp->mac_mode | MAC_MODE_SEND_CONFIGS));
  2278. udelay(40);
  2279. tw32_f(MAC_MODE, tp->mac_mode);
  2280. udelay(40);
  2281. }
  2282. out:
  2283. return current_link_up;
  2284. }
  2285. static int tg3_setup_fiber_phy(struct tg3 *tp, int force_reset)
  2286. {
  2287. u32 orig_pause_cfg;
  2288. u16 orig_active_speed;
  2289. u8 orig_active_duplex;
  2290. u32 mac_status;
  2291. int current_link_up;
  2292. int i;
  2293. orig_pause_cfg =
  2294. (tp->tg3_flags & (TG3_FLAG_RX_PAUSE |
  2295. TG3_FLAG_TX_PAUSE));
  2296. orig_active_speed = tp->link_config.active_speed;
  2297. orig_active_duplex = tp->link_config.active_duplex;
  2298. if (!(tp->tg3_flags2 & TG3_FLG2_HW_AUTONEG) &&
  2299. netif_carrier_ok(tp->dev) &&
  2300. (tp->tg3_flags & TG3_FLAG_INIT_COMPLETE)) {
  2301. mac_status = tr32(MAC_STATUS);
  2302. mac_status &= (MAC_STATUS_PCS_SYNCED |
  2303. MAC_STATUS_SIGNAL_DET |
  2304. MAC_STATUS_CFG_CHANGED |
  2305. MAC_STATUS_RCVD_CFG);
  2306. if (mac_status == (MAC_STATUS_PCS_SYNCED |
  2307. MAC_STATUS_SIGNAL_DET)) {
  2308. tw32_f(MAC_STATUS, (MAC_STATUS_SYNC_CHANGED |
  2309. MAC_STATUS_CFG_CHANGED));
  2310. return 0;
  2311. }
  2312. }
  2313. tw32_f(MAC_TX_AUTO_NEG, 0);
  2314. tp->mac_mode &= ~(MAC_MODE_PORT_MODE_MASK | MAC_MODE_HALF_DUPLEX);
  2315. tp->mac_mode |= MAC_MODE_PORT_MODE_TBI;
  2316. tw32_f(MAC_MODE, tp->mac_mode);
  2317. udelay(40);
  2318. if (tp->phy_id == PHY_ID_BCM8002)
  2319. tg3_init_bcm8002(tp);
  2320. /* Enable link change event even when serdes polling. */
  2321. tw32_f(MAC_EVENT, MAC_EVENT_LNKSTATE_CHANGED);
  2322. udelay(40);
  2323. current_link_up = 0;
  2324. mac_status = tr32(MAC_STATUS);
  2325. if (tp->tg3_flags2 & TG3_FLG2_HW_AUTONEG)
  2326. current_link_up = tg3_setup_fiber_hw_autoneg(tp, mac_status);
  2327. else
  2328. current_link_up = tg3_setup_fiber_by_hand(tp, mac_status);
  2329. tp->hw_status->status =
  2330. (SD_STATUS_UPDATED |
  2331. (tp->hw_status->status & ~SD_STATUS_LINK_CHG));
  2332. for (i = 0; i < 100; i++) {
  2333. tw32_f(MAC_STATUS, (MAC_STATUS_SYNC_CHANGED |
  2334. MAC_STATUS_CFG_CHANGED));
  2335. udelay(5);
  2336. if ((tr32(MAC_STATUS) & (MAC_STATUS_SYNC_CHANGED |
  2337. MAC_STATUS_CFG_CHANGED |
  2338. MAC_STATUS_LNKSTATE_CHANGED)) == 0)
  2339. break;
  2340. }
  2341. mac_status = tr32(MAC_STATUS);
  2342. if ((mac_status & MAC_STATUS_PCS_SYNCED) == 0) {
  2343. current_link_up = 0;
  2344. if (tp->link_config.autoneg == AUTONEG_ENABLE &&
  2345. tp->serdes_counter == 0) {
  2346. tw32_f(MAC_MODE, (tp->mac_mode |
  2347. MAC_MODE_SEND_CONFIGS));
  2348. udelay(1);
  2349. tw32_f(MAC_MODE, tp->mac_mode);
  2350. }
  2351. }
  2352. if (current_link_up == 1) {
  2353. tp->link_config.active_speed = SPEED_1000;
  2354. tp->link_config.active_duplex = DUPLEX_FULL;
  2355. tw32(MAC_LED_CTRL, (tp->led_ctrl |
  2356. LED_CTRL_LNKLED_OVERRIDE |
  2357. LED_CTRL_1000MBPS_ON));
  2358. } else {
  2359. tp->link_config.active_speed = SPEED_INVALID;
  2360. tp->link_config.active_duplex = DUPLEX_INVALID;
  2361. tw32(MAC_LED_CTRL, (tp->led_ctrl |
  2362. LED_CTRL_LNKLED_OVERRIDE |
  2363. LED_CTRL_TRAFFIC_OVERRIDE));
  2364. }
  2365. if (current_link_up != netif_carrier_ok(tp->dev)) {
  2366. if (current_link_up)
  2367. netif_carrier_on(tp->dev);
  2368. else
  2369. netif_carrier_off(tp->dev);
  2370. tg3_link_report(tp);
  2371. } else {
  2372. u32 now_pause_cfg =
  2373. tp->tg3_flags & (TG3_FLAG_RX_PAUSE |
  2374. TG3_FLAG_TX_PAUSE);
  2375. if (orig_pause_cfg != now_pause_cfg ||
  2376. orig_active_speed != tp->link_config.active_speed ||
  2377. orig_active_duplex != tp->link_config.active_duplex)
  2378. tg3_link_report(tp);
  2379. }
  2380. return 0;
  2381. }
  2382. static int tg3_setup_fiber_mii_phy(struct tg3 *tp, int force_reset)
  2383. {
  2384. int current_link_up, err = 0;
  2385. u32 bmsr, bmcr;
  2386. u16 current_speed;
  2387. u8 current_duplex;
  2388. tp->mac_mode |= MAC_MODE_PORT_MODE_GMII;
  2389. tw32_f(MAC_MODE, tp->mac_mode);
  2390. udelay(40);
  2391. tw32(MAC_EVENT, 0);
  2392. tw32_f(MAC_STATUS,
  2393. (MAC_STATUS_SYNC_CHANGED |
  2394. MAC_STATUS_CFG_CHANGED |
  2395. MAC_STATUS_MI_COMPLETION |
  2396. MAC_STATUS_LNKSTATE_CHANGED));
  2397. udelay(40);
  2398. if (force_reset)
  2399. tg3_phy_reset(tp);
  2400. current_link_up = 0;
  2401. current_speed = SPEED_INVALID;
  2402. current_duplex = DUPLEX_INVALID;
  2403. err |= tg3_readphy(tp, MII_BMSR, &bmsr);
  2404. err |= tg3_readphy(tp, MII_BMSR, &bmsr);
  2405. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5714) {
  2406. if (tr32(MAC_TX_STATUS) & TX_STATUS_LINK_UP)
  2407. bmsr |= BMSR_LSTATUS;
  2408. else
  2409. bmsr &= ~BMSR_LSTATUS;
  2410. }
  2411. err |= tg3_readphy(tp, MII_BMCR, &bmcr);
  2412. if ((tp->link_config.autoneg == AUTONEG_ENABLE) && !force_reset &&
  2413. (tp->tg3_flags2 & TG3_FLG2_PARALLEL_DETECT)) {
  2414. /* do nothing, just check for link up at the end */
  2415. } else if (tp->link_config.autoneg == AUTONEG_ENABLE) {
  2416. u32 adv, new_adv;
  2417. err |= tg3_readphy(tp, MII_ADVERTISE, &adv);
  2418. new_adv = adv & ~(ADVERTISE_1000XFULL | ADVERTISE_1000XHALF |
  2419. ADVERTISE_1000XPAUSE |
  2420. ADVERTISE_1000XPSE_ASYM |
  2421. ADVERTISE_SLCT);
  2422. /* Always advertise symmetric PAUSE just like copper */
  2423. new_adv |= ADVERTISE_1000XPAUSE;
  2424. if (tp->link_config.advertising & ADVERTISED_1000baseT_Half)
  2425. new_adv |= ADVERTISE_1000XHALF;
  2426. if (tp->link_config.advertising & ADVERTISED_1000baseT_Full)
  2427. new_adv |= ADVERTISE_1000XFULL;
  2428. if ((new_adv != adv) || !(bmcr & BMCR_ANENABLE)) {
  2429. tg3_writephy(tp, MII_ADVERTISE, new_adv);
  2430. bmcr |= BMCR_ANENABLE | BMCR_ANRESTART;
  2431. tg3_writephy(tp, MII_BMCR, bmcr);
  2432. tw32_f(MAC_EVENT, MAC_EVENT_LNKSTATE_CHANGED);
  2433. tp->serdes_counter = SERDES_AN_TIMEOUT_5714S;
  2434. tp->tg3_flags2 &= ~TG3_FLG2_PARALLEL_DETECT;
  2435. return err;
  2436. }
  2437. } else {
  2438. u32 new_bmcr;
  2439. bmcr &= ~BMCR_SPEED1000;
  2440. new_bmcr = bmcr & ~(BMCR_ANENABLE | BMCR_FULLDPLX);
  2441. if (tp->link_config.duplex == DUPLEX_FULL)
  2442. new_bmcr |= BMCR_FULLDPLX;
  2443. if (new_bmcr != bmcr) {
  2444. /* BMCR_SPEED1000 is a reserved bit that needs
  2445. * to be set on write.
  2446. */
  2447. new_bmcr |= BMCR_SPEED1000;
  2448. /* Force a linkdown */
  2449. if (netif_carrier_ok(tp->dev)) {
  2450. u32 adv;
  2451. err |= tg3_readphy(tp, MII_ADVERTISE, &adv);
  2452. adv &= ~(ADVERTISE_1000XFULL |
  2453. ADVERTISE_1000XHALF |
  2454. ADVERTISE_SLCT);
  2455. tg3_writephy(tp, MII_ADVERTISE, adv);
  2456. tg3_writephy(tp, MII_BMCR, bmcr |
  2457. BMCR_ANRESTART |
  2458. BMCR_ANENABLE);
  2459. udelay(10);
  2460. netif_carrier_off(tp->dev);
  2461. }
  2462. tg3_writephy(tp, MII_BMCR, new_bmcr);
  2463. bmcr = new_bmcr;
  2464. err |= tg3_readphy(tp, MII_BMSR, &bmsr);
  2465. err |= tg3_readphy(tp, MII_BMSR, &bmsr);
  2466. if (GET_ASIC_REV(tp->pci_chip_rev_id) ==
  2467. ASIC_REV_5714) {
  2468. if (tr32(MAC_TX_STATUS) & TX_STATUS_LINK_UP)
  2469. bmsr |= BMSR_LSTATUS;
  2470. else
  2471. bmsr &= ~BMSR_LSTATUS;
  2472. }
  2473. tp->tg3_flags2 &= ~TG3_FLG2_PARALLEL_DETECT;
  2474. }
  2475. }
  2476. if (bmsr & BMSR_LSTATUS) {
  2477. current_speed = SPEED_1000;
  2478. current_link_up = 1;
  2479. if (bmcr & BMCR_FULLDPLX)
  2480. current_duplex = DUPLEX_FULL;
  2481. else
  2482. current_duplex = DUPLEX_HALF;
  2483. if (bmcr & BMCR_ANENABLE) {
  2484. u32 local_adv, remote_adv, common;
  2485. err |= tg3_readphy(tp, MII_ADVERTISE, &local_adv);
  2486. err |= tg3_readphy(tp, MII_LPA, &remote_adv);
  2487. common = local_adv & remote_adv;
  2488. if (common & (ADVERTISE_1000XHALF |
  2489. ADVERTISE_1000XFULL)) {
  2490. if (common & ADVERTISE_1000XFULL)
  2491. current_duplex = DUPLEX_FULL;
  2492. else
  2493. current_duplex = DUPLEX_HALF;
  2494. tg3_setup_flow_control(tp, local_adv,
  2495. remote_adv);
  2496. }
  2497. else
  2498. current_link_up = 0;
  2499. }
  2500. }
  2501. tp->mac_mode &= ~MAC_MODE_HALF_DUPLEX;
  2502. if (tp->link_config.active_duplex == DUPLEX_HALF)
  2503. tp->mac_mode |= MAC_MODE_HALF_DUPLEX;
  2504. tw32_f(MAC_MODE, tp->mac_mode);
  2505. udelay(40);
  2506. tw32_f(MAC_EVENT, MAC_EVENT_LNKSTATE_CHANGED);
  2507. tp->link_config.active_speed = current_speed;
  2508. tp->link_config.active_duplex = current_duplex;
  2509. if (current_link_up != netif_carrier_ok(tp->dev)) {
  2510. if (current_link_up)
  2511. netif_carrier_on(tp->dev);
  2512. else {
  2513. netif_carrier_off(tp->dev);
  2514. tp->tg3_flags2 &= ~TG3_FLG2_PARALLEL_DETECT;
  2515. }
  2516. tg3_link_report(tp);
  2517. }
  2518. return err;
  2519. }
  2520. static void tg3_serdes_parallel_detect(struct tg3 *tp)
  2521. {
  2522. if (tp->serdes_counter) {
  2523. /* Give autoneg time to complete. */
  2524. tp->serdes_counter--;
  2525. return;
  2526. }
  2527. if (!netif_carrier_ok(tp->dev) &&
  2528. (tp->link_config.autoneg == AUTONEG_ENABLE)) {
  2529. u32 bmcr;
  2530. tg3_readphy(tp, MII_BMCR, &bmcr);
  2531. if (bmcr & BMCR_ANENABLE) {
  2532. u32 phy1, phy2;
  2533. /* Select shadow register 0x1f */
  2534. tg3_writephy(tp, 0x1c, 0x7c00);
  2535. tg3_readphy(tp, 0x1c, &phy1);
  2536. /* Select expansion interrupt status register */
  2537. tg3_writephy(tp, 0x17, 0x0f01);
  2538. tg3_readphy(tp, 0x15, &phy2);
  2539. tg3_readphy(tp, 0x15, &phy2);
  2540. if ((phy1 & 0x10) && !(phy2 & 0x20)) {
  2541. /* We have signal detect and not receiving
  2542. * config code words, link is up by parallel
  2543. * detection.
  2544. */
  2545. bmcr &= ~BMCR_ANENABLE;
  2546. bmcr |= BMCR_SPEED1000 | BMCR_FULLDPLX;
  2547. tg3_writephy(tp, MII_BMCR, bmcr);
  2548. tp->tg3_flags2 |= TG3_FLG2_PARALLEL_DETECT;
  2549. }
  2550. }
  2551. }
  2552. else if (netif_carrier_ok(tp->dev) &&
  2553. (tp->link_config.autoneg == AUTONEG_ENABLE) &&
  2554. (tp->tg3_flags2 & TG3_FLG2_PARALLEL_DETECT)) {
  2555. u32 phy2;
  2556. /* Select expansion interrupt status register */
  2557. tg3_writephy(tp, 0x17, 0x0f01);
  2558. tg3_readphy(tp, 0x15, &phy2);
  2559. if (phy2 & 0x20) {
  2560. u32 bmcr;
  2561. /* Config code words received, turn on autoneg. */
  2562. tg3_readphy(tp, MII_BMCR, &bmcr);
  2563. tg3_writephy(tp, MII_BMCR, bmcr | BMCR_ANENABLE);
  2564. tp->tg3_flags2 &= ~TG3_FLG2_PARALLEL_DETECT;
  2565. }
  2566. }
  2567. }
  2568. static int tg3_setup_phy(struct tg3 *tp, int force_reset)
  2569. {
  2570. int err;
  2571. if (tp->tg3_flags2 & TG3_FLG2_PHY_SERDES) {
  2572. err = tg3_setup_fiber_phy(tp, force_reset);
  2573. } else if (tp->tg3_flags2 & TG3_FLG2_MII_SERDES) {
  2574. err = tg3_setup_fiber_mii_phy(tp, force_reset);
  2575. } else {
  2576. err = tg3_setup_copper_phy(tp, force_reset);
  2577. }
  2578. if (tp->link_config.active_speed == SPEED_1000 &&
  2579. tp->link_config.active_duplex == DUPLEX_HALF)
  2580. tw32(MAC_TX_LENGTHS,
  2581. ((2 << TX_LENGTHS_IPG_CRS_SHIFT) |
  2582. (6 << TX_LENGTHS_IPG_SHIFT) |
  2583. (0xff << TX_LENGTHS_SLOT_TIME_SHIFT)));
  2584. else
  2585. tw32(MAC_TX_LENGTHS,
  2586. ((2 << TX_LENGTHS_IPG_CRS_SHIFT) |
  2587. (6 << TX_LENGTHS_IPG_SHIFT) |
  2588. (32 << TX_LENGTHS_SLOT_TIME_SHIFT)));
  2589. if (!(tp->tg3_flags2 & TG3_FLG2_5705_PLUS)) {
  2590. if (netif_carrier_ok(tp->dev)) {
  2591. tw32(HOSTCC_STAT_COAL_TICKS,
  2592. tp->coal.stats_block_coalesce_usecs);
  2593. } else {
  2594. tw32(HOSTCC_STAT_COAL_TICKS, 0);
  2595. }
  2596. }
  2597. if (tp->tg3_flags & TG3_FLAG_ASPM_WORKAROUND) {
  2598. u32 val = tr32(PCIE_PWR_MGMT_THRESH);
  2599. if (!netif_carrier_ok(tp->dev))
  2600. val = (val & ~PCIE_PWR_MGMT_L1_THRESH_MSK) |
  2601. tp->pwrmgmt_thresh;
  2602. else
  2603. val |= PCIE_PWR_MGMT_L1_THRESH_MSK;
  2604. tw32(PCIE_PWR_MGMT_THRESH, val);
  2605. }
  2606. return err;
  2607. }
  2608. /* This is called whenever we suspect that the system chipset is re-
  2609. * ordering the sequence of MMIO to the tx send mailbox. The symptom
  2610. * is bogus tx completions. We try to recover by setting the
  2611. * TG3_FLAG_MBOX_WRITE_REORDER flag and resetting the chip later
  2612. * in the workqueue.
  2613. */
  2614. static void tg3_tx_recover(struct tg3 *tp)
  2615. {
  2616. BUG_ON((tp->tg3_flags & TG3_FLAG_MBOX_WRITE_REORDER) ||
  2617. tp->write32_tx_mbox == tg3_write_indirect_mbox);
  2618. printk(KERN_WARNING PFX "%s: The system may be re-ordering memory-"
  2619. "mapped I/O cycles to the network device, attempting to "
  2620. "recover. Please report the problem to the driver maintainer "
  2621. "and include system chipset information.\n", tp->dev->name);
  2622. spin_lock(&tp->lock);
  2623. tp->tg3_flags |= TG3_FLAG_TX_RECOVERY_PENDING;
  2624. spin_unlock(&tp->lock);
  2625. }
  2626. static inline u32 tg3_tx_avail(struct tg3 *tp)
  2627. {
  2628. smp_mb();
  2629. return (tp->tx_pending -
  2630. ((tp->tx_prod - tp->tx_cons) & (TG3_TX_RING_SIZE - 1)));
  2631. }
  2632. /* Tigon3 never reports partial packet sends. So we do not
  2633. * need special logic to handle SKBs that have not had all
  2634. * of their frags sent yet, like SunGEM does.
  2635. */
  2636. static void tg3_tx(struct tg3 *tp)
  2637. {
  2638. u32 hw_idx = tp->hw_status->idx[0].tx_consumer;
  2639. u32 sw_idx = tp->tx_cons;
  2640. while (sw_idx != hw_idx) {
  2641. struct tx_ring_info *ri = &tp->tx_buffers[sw_idx];
  2642. struct sk_buff *skb = ri->skb;
  2643. int i, tx_bug = 0;
  2644. if (unlikely(skb == NULL)) {
  2645. tg3_tx_recover(tp);
  2646. return;
  2647. }
  2648. pci_unmap_single(tp->pdev,
  2649. pci_unmap_addr(ri, mapping),
  2650. skb_headlen(skb),
  2651. PCI_DMA_TODEVICE);
  2652. ri->skb = NULL;
  2653. sw_idx = NEXT_TX(sw_idx);
  2654. for (i = 0; i < skb_shinfo(skb)->nr_frags; i++) {
  2655. ri = &tp->tx_buffers[sw_idx];
  2656. if (unlikely(ri->skb != NULL || sw_idx == hw_idx))
  2657. tx_bug = 1;
  2658. pci_unmap_page(tp->pdev,
  2659. pci_unmap_addr(ri, mapping),
  2660. skb_shinfo(skb)->frags[i].size,
  2661. PCI_DMA_TODEVICE);
  2662. sw_idx = NEXT_TX(sw_idx);
  2663. }
  2664. dev_kfree_skb(skb);
  2665. if (unlikely(tx_bug)) {
  2666. tg3_tx_recover(tp);
  2667. return;
  2668. }
  2669. }
  2670. tp->tx_cons = sw_idx;
  2671. /* Need to make the tx_cons update visible to tg3_start_xmit()
  2672. * before checking for netif_queue_stopped(). Without the
  2673. * memory barrier, there is a small possibility that tg3_start_xmit()
  2674. * will miss it and cause the queue to be stopped forever.
  2675. */
  2676. smp_mb();
  2677. if (unlikely(netif_queue_stopped(tp->dev) &&
  2678. (tg3_tx_avail(tp) > TG3_TX_WAKEUP_THRESH(tp)))) {
  2679. netif_tx_lock(tp->dev);
  2680. if (netif_queue_stopped(tp->dev) &&
  2681. (tg3_tx_avail(tp) > TG3_TX_WAKEUP_THRESH(tp)))
  2682. netif_wake_queue(tp->dev);
  2683. netif_tx_unlock(tp->dev);
  2684. }
  2685. }
  2686. /* Returns size of skb allocated or < 0 on error.
  2687. *
  2688. * We only need to fill in the address because the other members
  2689. * of the RX descriptor are invariant, see tg3_init_rings.
  2690. *
  2691. * Note the purposeful assymetry of cpu vs. chip accesses. For
  2692. * posting buffers we only dirty the first cache line of the RX
  2693. * descriptor (containing the address). Whereas for the RX status
  2694. * buffers the cpu only reads the last cacheline of the RX descriptor
  2695. * (to fetch the error flags, vlan tag, checksum, and opaque cookie).
  2696. */
  2697. static int tg3_alloc_rx_skb(struct tg3 *tp, u32 opaque_key,
  2698. int src_idx, u32 dest_idx_unmasked)
  2699. {
  2700. struct tg3_rx_buffer_desc *desc;
  2701. struct ring_info *map, *src_map;
  2702. struct sk_buff *skb;
  2703. dma_addr_t mapping;
  2704. int skb_size, dest_idx;
  2705. src_map = NULL;
  2706. switch (opaque_key) {
  2707. case RXD_OPAQUE_RING_STD:
  2708. dest_idx = dest_idx_unmasked % TG3_RX_RING_SIZE;
  2709. desc = &tp->rx_std[dest_idx];
  2710. map = &tp->rx_std_buffers[dest_idx];
  2711. if (src_idx >= 0)
  2712. src_map = &tp->rx_std_buffers[src_idx];
  2713. skb_size = tp->rx_pkt_buf_sz;
  2714. break;
  2715. case RXD_OPAQUE_RING_JUMBO:
  2716. dest_idx = dest_idx_unmasked % TG3_RX_JUMBO_RING_SIZE;
  2717. desc = &tp->rx_jumbo[dest_idx];
  2718. map = &tp->rx_jumbo_buffers[dest_idx];
  2719. if (src_idx >= 0)
  2720. src_map = &tp->rx_jumbo_buffers[src_idx];
  2721. skb_size = RX_JUMBO_PKT_BUF_SZ;
  2722. break;
  2723. default:
  2724. return -EINVAL;
  2725. };
  2726. /* Do not overwrite any of the map or rp information
  2727. * until we are sure we can commit to a new buffer.
  2728. *
  2729. * Callers depend upon this behavior and assume that
  2730. * we leave everything unchanged if we fail.
  2731. */
  2732. skb = netdev_alloc_skb(tp->dev, skb_size);
  2733. if (skb == NULL)
  2734. return -ENOMEM;
  2735. skb_reserve(skb, tp->rx_offset);
  2736. mapping = pci_map_single(tp->pdev, skb->data,
  2737. skb_size - tp->rx_offset,
  2738. PCI_DMA_FROMDEVICE);
  2739. map->skb = skb;
  2740. pci_unmap_addr_set(map, mapping, mapping);
  2741. if (src_map != NULL)
  2742. src_map->skb = NULL;
  2743. desc->addr_hi = ((u64)mapping >> 32);
  2744. desc->addr_lo = ((u64)mapping & 0xffffffff);
  2745. return skb_size;
  2746. }
  2747. /* We only need to move over in the address because the other
  2748. * members of the RX descriptor are invariant. See notes above
  2749. * tg3_alloc_rx_skb for full details.
  2750. */
  2751. static void tg3_recycle_rx(struct tg3 *tp, u32 opaque_key,
  2752. int src_idx, u32 dest_idx_unmasked)
  2753. {
  2754. struct tg3_rx_buffer_desc *src_desc, *dest_desc;
  2755. struct ring_info *src_map, *dest_map;
  2756. int dest_idx;
  2757. switch (opaque_key) {
  2758. case RXD_OPAQUE_RING_STD:
  2759. dest_idx = dest_idx_unmasked % TG3_RX_RING_SIZE;
  2760. dest_desc = &tp->rx_std[dest_idx];
  2761. dest_map = &tp->rx_std_buffers[dest_idx];
  2762. src_desc = &tp->rx_std[src_idx];
  2763. src_map = &tp->rx_std_buffers[src_idx];
  2764. break;
  2765. case RXD_OPAQUE_RING_JUMBO:
  2766. dest_idx = dest_idx_unmasked % TG3_RX_JUMBO_RING_SIZE;
  2767. dest_desc = &tp->rx_jumbo[dest_idx];
  2768. dest_map = &tp->rx_jumbo_buffers[dest_idx];
  2769. src_desc = &tp->rx_jumbo[src_idx];
  2770. src_map = &tp->rx_jumbo_buffers[src_idx];
  2771. break;
  2772. default:
  2773. return;
  2774. };
  2775. dest_map->skb = src_map->skb;
  2776. pci_unmap_addr_set(dest_map, mapping,
  2777. pci_unmap_addr(src_map, mapping));
  2778. dest_desc->addr_hi = src_desc->addr_hi;
  2779. dest_desc->addr_lo = src_desc->addr_lo;
  2780. src_map->skb = NULL;
  2781. }
  2782. #if TG3_VLAN_TAG_USED
  2783. static int tg3_vlan_rx(struct tg3 *tp, struct sk_buff *skb, u16 vlan_tag)
  2784. {
  2785. return vlan_hwaccel_receive_skb(skb, tp->vlgrp, vlan_tag);
  2786. }
  2787. #endif
  2788. /* The RX ring scheme is composed of multiple rings which post fresh
  2789. * buffers to the chip, and one special ring the chip uses to report
  2790. * status back to the host.
  2791. *
  2792. * The special ring reports the status of received packets to the
  2793. * host. The chip does not write into the original descriptor the
  2794. * RX buffer was obtained from. The chip simply takes the original
  2795. * descriptor as provided by the host, updates the status and length
  2796. * field, then writes this into the next status ring entry.
  2797. *
  2798. * Each ring the host uses to post buffers to the chip is described
  2799. * by a TG3_BDINFO entry in the chips SRAM area. When a packet arrives,
  2800. * it is first placed into the on-chip ram. When the packet's length
  2801. * is known, it walks down the TG3_BDINFO entries to select the ring.
  2802. * Each TG3_BDINFO specifies a MAXLEN field and the first TG3_BDINFO
  2803. * which is within the range of the new packet's length is chosen.
  2804. *
  2805. * The "separate ring for rx status" scheme may sound queer, but it makes
  2806. * sense from a cache coherency perspective. If only the host writes
  2807. * to the buffer post rings, and only the chip writes to the rx status
  2808. * rings, then cache lines never move beyond shared-modified state.
  2809. * If both the host and chip were to write into the same ring, cache line
  2810. * eviction could occur since both entities want it in an exclusive state.
  2811. */
  2812. static int tg3_rx(struct tg3 *tp, int budget)
  2813. {
  2814. u32 work_mask, rx_std_posted = 0;
  2815. u32 sw_idx = tp->rx_rcb_ptr;
  2816. u16 hw_idx;
  2817. int received;
  2818. hw_idx = tp->hw_status->idx[0].rx_producer;
  2819. /*
  2820. * We need to order the read of hw_idx and the read of
  2821. * the opaque cookie.
  2822. */
  2823. rmb();
  2824. work_mask = 0;
  2825. received = 0;
  2826. while (sw_idx != hw_idx && budget > 0) {
  2827. struct tg3_rx_buffer_desc *desc = &tp->rx_rcb[sw_idx];
  2828. unsigned int len;
  2829. struct sk_buff *skb;
  2830. dma_addr_t dma_addr;
  2831. u32 opaque_key, desc_idx, *post_ptr;
  2832. desc_idx = desc->opaque & RXD_OPAQUE_INDEX_MASK;
  2833. opaque_key = desc->opaque & RXD_OPAQUE_RING_MASK;
  2834. if (opaque_key == RXD_OPAQUE_RING_STD) {
  2835. dma_addr = pci_unmap_addr(&tp->rx_std_buffers[desc_idx],
  2836. mapping);
  2837. skb = tp->rx_std_buffers[desc_idx].skb;
  2838. post_ptr = &tp->rx_std_ptr;
  2839. rx_std_posted++;
  2840. } else if (opaque_key == RXD_OPAQUE_RING_JUMBO) {
  2841. dma_addr = pci_unmap_addr(&tp->rx_jumbo_buffers[desc_idx],
  2842. mapping);
  2843. skb = tp->rx_jumbo_buffers[desc_idx].skb;
  2844. post_ptr = &tp->rx_jumbo_ptr;
  2845. }
  2846. else {
  2847. goto next_pkt_nopost;
  2848. }
  2849. work_mask |= opaque_key;
  2850. if ((desc->err_vlan & RXD_ERR_MASK) != 0 &&
  2851. (desc->err_vlan != RXD_ERR_ODD_NIBBLE_RCVD_MII)) {
  2852. drop_it:
  2853. tg3_recycle_rx(tp, opaque_key,
  2854. desc_idx, *post_ptr);
  2855. drop_it_no_recycle:
  2856. /* Other statistics kept track of by card. */
  2857. tp->net_stats.rx_dropped++;
  2858. goto next_pkt;
  2859. }
  2860. len = ((desc->idx_len & RXD_LEN_MASK) >> RXD_LEN_SHIFT) - 4; /* omit crc */
  2861. if (len > RX_COPY_THRESHOLD
  2862. && tp->rx_offset == 2
  2863. /* rx_offset != 2 iff this is a 5701 card running
  2864. * in PCI-X mode [see tg3_get_invariants()] */
  2865. ) {
  2866. int skb_size;
  2867. skb_size = tg3_alloc_rx_skb(tp, opaque_key,
  2868. desc_idx, *post_ptr);
  2869. if (skb_size < 0)
  2870. goto drop_it;
  2871. pci_unmap_single(tp->pdev, dma_addr,
  2872. skb_size - tp->rx_offset,
  2873. PCI_DMA_FROMDEVICE);
  2874. skb_put(skb, len);
  2875. } else {
  2876. struct sk_buff *copy_skb;
  2877. tg3_recycle_rx(tp, opaque_key,
  2878. desc_idx, *post_ptr);
  2879. copy_skb = netdev_alloc_skb(tp->dev, len + 2);
  2880. if (copy_skb == NULL)
  2881. goto drop_it_no_recycle;
  2882. skb_reserve(copy_skb, 2);
  2883. skb_put(copy_skb, len);
  2884. pci_dma_sync_single_for_cpu(tp->pdev, dma_addr, len, PCI_DMA_FROMDEVICE);
  2885. skb_copy_from_linear_data(skb, copy_skb->data, len);
  2886. pci_dma_sync_single_for_device(tp->pdev, dma_addr, len, PCI_DMA_FROMDEVICE);
  2887. /* We'll reuse the original ring buffer. */
  2888. skb = copy_skb;
  2889. }
  2890. if ((tp->tg3_flags & TG3_FLAG_RX_CHECKSUMS) &&
  2891. (desc->type_flags & RXD_FLAG_TCPUDP_CSUM) &&
  2892. (((desc->ip_tcp_csum & RXD_TCPCSUM_MASK)
  2893. >> RXD_TCPCSUM_SHIFT) == 0xffff))
  2894. skb->ip_summed = CHECKSUM_UNNECESSARY;
  2895. else
  2896. skb->ip_summed = CHECKSUM_NONE;
  2897. skb->protocol = eth_type_trans(skb, tp->dev);
  2898. #if TG3_VLAN_TAG_USED
  2899. if (tp->vlgrp != NULL &&
  2900. desc->type_flags & RXD_FLAG_VLAN) {
  2901. tg3_vlan_rx(tp, skb,
  2902. desc->err_vlan & RXD_VLAN_MASK);
  2903. } else
  2904. #endif
  2905. netif_receive_skb(skb);
  2906. tp->dev->last_rx = jiffies;
  2907. received++;
  2908. budget--;
  2909. next_pkt:
  2910. (*post_ptr)++;
  2911. if (unlikely(rx_std_posted >= tp->rx_std_max_post)) {
  2912. u32 idx = *post_ptr % TG3_RX_RING_SIZE;
  2913. tw32_rx_mbox(MAILBOX_RCV_STD_PROD_IDX +
  2914. TG3_64BIT_REG_LOW, idx);
  2915. work_mask &= ~RXD_OPAQUE_RING_STD;
  2916. rx_std_posted = 0;
  2917. }
  2918. next_pkt_nopost:
  2919. sw_idx++;
  2920. sw_idx &= (TG3_RX_RCB_RING_SIZE(tp) - 1);
  2921. /* Refresh hw_idx to see if there is new work */
  2922. if (sw_idx == hw_idx) {
  2923. hw_idx = tp->hw_status->idx[0].rx_producer;
  2924. rmb();
  2925. }
  2926. }
  2927. /* ACK the status ring. */
  2928. tp->rx_rcb_ptr = sw_idx;
  2929. tw32_rx_mbox(MAILBOX_RCVRET_CON_IDX_0 + TG3_64BIT_REG_LOW, sw_idx);
  2930. /* Refill RX ring(s). */
  2931. if (work_mask & RXD_OPAQUE_RING_STD) {
  2932. sw_idx = tp->rx_std_ptr % TG3_RX_RING_SIZE;
  2933. tw32_rx_mbox(MAILBOX_RCV_STD_PROD_IDX + TG3_64BIT_REG_LOW,
  2934. sw_idx);
  2935. }
  2936. if (work_mask & RXD_OPAQUE_RING_JUMBO) {
  2937. sw_idx = tp->rx_jumbo_ptr % TG3_RX_JUMBO_RING_SIZE;
  2938. tw32_rx_mbox(MAILBOX_RCV_JUMBO_PROD_IDX + TG3_64BIT_REG_LOW,
  2939. sw_idx);
  2940. }
  2941. mmiowb();
  2942. return received;
  2943. }
  2944. static int tg3_poll(struct napi_struct *napi, int budget)
  2945. {
  2946. struct tg3 *tp = container_of(napi, struct tg3, napi);
  2947. struct net_device *netdev = tp->dev;
  2948. struct tg3_hw_status *sblk = tp->hw_status;
  2949. int work_done = 0;
  2950. /* handle link change and other phy events */
  2951. if (!(tp->tg3_flags &
  2952. (TG3_FLAG_USE_LINKCHG_REG |
  2953. TG3_FLAG_POLL_SERDES))) {
  2954. if (sblk->status & SD_STATUS_LINK_CHG) {
  2955. sblk->status = SD_STATUS_UPDATED |
  2956. (sblk->status & ~SD_STATUS_LINK_CHG);
  2957. spin_lock(&tp->lock);
  2958. tg3_setup_phy(tp, 0);
  2959. spin_unlock(&tp->lock);
  2960. }
  2961. }
  2962. /* run TX completion thread */
  2963. if (sblk->idx[0].tx_consumer != tp->tx_cons) {
  2964. tg3_tx(tp);
  2965. if (unlikely(tp->tg3_flags & TG3_FLAG_TX_RECOVERY_PENDING)) {
  2966. netif_rx_complete(netdev, napi);
  2967. schedule_work(&tp->reset_task);
  2968. return 0;
  2969. }
  2970. }
  2971. /* run RX thread, within the bounds set by NAPI.
  2972. * All RX "locking" is done by ensuring outside
  2973. * code synchronizes with tg3->napi.poll()
  2974. */
  2975. if (sblk->idx[0].rx_producer != tp->rx_rcb_ptr)
  2976. work_done = tg3_rx(tp, budget);
  2977. if (tp->tg3_flags & TG3_FLAG_TAGGED_STATUS) {
  2978. tp->last_tag = sblk->status_tag;
  2979. rmb();
  2980. } else
  2981. sblk->status &= ~SD_STATUS_UPDATED;
  2982. /* if no more work, tell net stack and NIC we're done */
  2983. if (!tg3_has_work(tp)) {
  2984. netif_rx_complete(netdev, napi);
  2985. tg3_restart_ints(tp);
  2986. }
  2987. return work_done;
  2988. }
  2989. static void tg3_irq_quiesce(struct tg3 *tp)
  2990. {
  2991. BUG_ON(tp->irq_sync);
  2992. tp->irq_sync = 1;
  2993. smp_mb();
  2994. synchronize_irq(tp->pdev->irq);
  2995. }
  2996. static inline int tg3_irq_sync(struct tg3 *tp)
  2997. {
  2998. return tp->irq_sync;
  2999. }
  3000. /* Fully shutdown all tg3 driver activity elsewhere in the system.
  3001. * If irq_sync is non-zero, then the IRQ handler must be synchronized
  3002. * with as well. Most of the time, this is not necessary except when
  3003. * shutting down the device.
  3004. */
  3005. static inline void tg3_full_lock(struct tg3 *tp, int irq_sync)
  3006. {
  3007. spin_lock_bh(&tp->lock);
  3008. if (irq_sync)
  3009. tg3_irq_quiesce(tp);
  3010. }
  3011. static inline void tg3_full_unlock(struct tg3 *tp)
  3012. {
  3013. spin_unlock_bh(&tp->lock);
  3014. }
  3015. /* One-shot MSI handler - Chip automatically disables interrupt
  3016. * after sending MSI so driver doesn't have to do it.
  3017. */
  3018. static irqreturn_t tg3_msi_1shot(int irq, void *dev_id)
  3019. {
  3020. struct net_device *dev = dev_id;
  3021. struct tg3 *tp = netdev_priv(dev);
  3022. prefetch(tp->hw_status);
  3023. prefetch(&tp->rx_rcb[tp->rx_rcb_ptr]);
  3024. if (likely(!tg3_irq_sync(tp)))
  3025. netif_rx_schedule(dev, &tp->napi);
  3026. return IRQ_HANDLED;
  3027. }
  3028. /* MSI ISR - No need to check for interrupt sharing and no need to
  3029. * flush status block and interrupt mailbox. PCI ordering rules
  3030. * guarantee that MSI will arrive after the status block.
  3031. */
  3032. static irqreturn_t tg3_msi(int irq, void *dev_id)
  3033. {
  3034. struct net_device *dev = dev_id;
  3035. struct tg3 *tp = netdev_priv(dev);
  3036. prefetch(tp->hw_status);
  3037. prefetch(&tp->rx_rcb[tp->rx_rcb_ptr]);
  3038. /*
  3039. * Writing any value to intr-mbox-0 clears PCI INTA# and
  3040. * chip-internal interrupt pending events.
  3041. * Writing non-zero to intr-mbox-0 additional tells the
  3042. * NIC to stop sending us irqs, engaging "in-intr-handler"
  3043. * event coalescing.
  3044. */
  3045. tw32_mailbox(MAILBOX_INTERRUPT_0 + TG3_64BIT_REG_LOW, 0x00000001);
  3046. if (likely(!tg3_irq_sync(tp)))
  3047. netif_rx_schedule(dev, &tp->napi);
  3048. return IRQ_RETVAL(1);
  3049. }
  3050. static irqreturn_t tg3_interrupt(int irq, void *dev_id)
  3051. {
  3052. struct net_device *dev = dev_id;
  3053. struct tg3 *tp = netdev_priv(dev);
  3054. struct tg3_hw_status *sblk = tp->hw_status;
  3055. unsigned int handled = 1;
  3056. /* In INTx mode, it is possible for the interrupt to arrive at
  3057. * the CPU before the status block posted prior to the interrupt.
  3058. * Reading the PCI State register will confirm whether the
  3059. * interrupt is ours and will flush the status block.
  3060. */
  3061. if (unlikely(!(sblk->status & SD_STATUS_UPDATED))) {
  3062. if ((tp->tg3_flags & TG3_FLAG_CHIP_RESETTING) ||
  3063. (tr32(TG3PCI_PCISTATE) & PCISTATE_INT_NOT_ACTIVE)) {
  3064. handled = 0;
  3065. goto out;
  3066. }
  3067. }
  3068. /*
  3069. * Writing any value to intr-mbox-0 clears PCI INTA# and
  3070. * chip-internal interrupt pending events.
  3071. * Writing non-zero to intr-mbox-0 additional tells the
  3072. * NIC to stop sending us irqs, engaging "in-intr-handler"
  3073. * event coalescing.
  3074. *
  3075. * Flush the mailbox to de-assert the IRQ immediately to prevent
  3076. * spurious interrupts. The flush impacts performance but
  3077. * excessive spurious interrupts can be worse in some cases.
  3078. */
  3079. tw32_mailbox_f(MAILBOX_INTERRUPT_0 + TG3_64BIT_REG_LOW, 0x00000001);
  3080. if (tg3_irq_sync(tp))
  3081. goto out;
  3082. sblk->status &= ~SD_STATUS_UPDATED;
  3083. if (likely(tg3_has_work(tp))) {
  3084. prefetch(&tp->rx_rcb[tp->rx_rcb_ptr]);
  3085. netif_rx_schedule(dev, &tp->napi);
  3086. } else {
  3087. /* No work, shared interrupt perhaps? re-enable
  3088. * interrupts, and flush that PCI write
  3089. */
  3090. tw32_mailbox_f(MAILBOX_INTERRUPT_0 + TG3_64BIT_REG_LOW,
  3091. 0x00000000);
  3092. }
  3093. out:
  3094. return IRQ_RETVAL(handled);
  3095. }
  3096. static irqreturn_t tg3_interrupt_tagged(int irq, void *dev_id)
  3097. {
  3098. struct net_device *dev = dev_id;
  3099. struct tg3 *tp = netdev_priv(dev);
  3100. struct tg3_hw_status *sblk = tp->hw_status;
  3101. unsigned int handled = 1;
  3102. /* In INTx mode, it is possible for the interrupt to arrive at
  3103. * the CPU before the status block posted prior to the interrupt.
  3104. * Reading the PCI State register will confirm whether the
  3105. * interrupt is ours and will flush the status block.
  3106. */
  3107. if (unlikely(sblk->status_tag == tp->last_tag)) {
  3108. if ((tp->tg3_flags & TG3_FLAG_CHIP_RESETTING) ||
  3109. (tr32(TG3PCI_PCISTATE) & PCISTATE_INT_NOT_ACTIVE)) {
  3110. handled = 0;
  3111. goto out;
  3112. }
  3113. }
  3114. /*
  3115. * writing any value to intr-mbox-0 clears PCI INTA# and
  3116. * chip-internal interrupt pending events.
  3117. * writing non-zero to intr-mbox-0 additional tells the
  3118. * NIC to stop sending us irqs, engaging "in-intr-handler"
  3119. * event coalescing.
  3120. *
  3121. * Flush the mailbox to de-assert the IRQ immediately to prevent
  3122. * spurious interrupts. The flush impacts performance but
  3123. * excessive spurious interrupts can be worse in some cases.
  3124. */
  3125. tw32_mailbox_f(MAILBOX_INTERRUPT_0 + TG3_64BIT_REG_LOW, 0x00000001);
  3126. if (tg3_irq_sync(tp))
  3127. goto out;
  3128. if (netif_rx_schedule_prep(dev, &tp->napi)) {
  3129. prefetch(&tp->rx_rcb[tp->rx_rcb_ptr]);
  3130. /* Update last_tag to mark that this status has been
  3131. * seen. Because interrupt may be shared, we may be
  3132. * racing with tg3_poll(), so only update last_tag
  3133. * if tg3_poll() is not scheduled.
  3134. */
  3135. tp->last_tag = sblk->status_tag;
  3136. __netif_rx_schedule(dev, &tp->napi);
  3137. }
  3138. out:
  3139. return IRQ_RETVAL(handled);
  3140. }
  3141. /* ISR for interrupt test */
  3142. static irqreturn_t tg3_test_isr(int irq, void *dev_id)
  3143. {
  3144. struct net_device *dev = dev_id;
  3145. struct tg3 *tp = netdev_priv(dev);
  3146. struct tg3_hw_status *sblk = tp->hw_status;
  3147. if ((sblk->status & SD_STATUS_UPDATED) ||
  3148. !(tr32(TG3PCI_PCISTATE) & PCISTATE_INT_NOT_ACTIVE)) {
  3149. tg3_disable_ints(tp);
  3150. return IRQ_RETVAL(1);
  3151. }
  3152. return IRQ_RETVAL(0);
  3153. }
  3154. static int tg3_init_hw(struct tg3 *, int);
  3155. static int tg3_halt(struct tg3 *, int, int);
  3156. /* Restart hardware after configuration changes, self-test, etc.
  3157. * Invoked with tp->lock held.
  3158. */
  3159. static int tg3_restart_hw(struct tg3 *tp, int reset_phy)
  3160. {
  3161. int err;
  3162. err = tg3_init_hw(tp, reset_phy);
  3163. if (err) {
  3164. printk(KERN_ERR PFX "%s: Failed to re-initialize device, "
  3165. "aborting.\n", tp->dev->name);
  3166. tg3_halt(tp, RESET_KIND_SHUTDOWN, 1);
  3167. tg3_full_unlock(tp);
  3168. del_timer_sync(&tp->timer);
  3169. tp->irq_sync = 0;
  3170. napi_enable(&tp->napi);
  3171. dev_close(tp->dev);
  3172. tg3_full_lock(tp, 0);
  3173. }
  3174. return err;
  3175. }
  3176. #ifdef CONFIG_NET_POLL_CONTROLLER
  3177. static void tg3_poll_controller(struct net_device *dev)
  3178. {
  3179. struct tg3 *tp = netdev_priv(dev);
  3180. tg3_interrupt(tp->pdev->irq, dev);
  3181. }
  3182. #endif
  3183. static void tg3_reset_task(struct work_struct *work)
  3184. {
  3185. struct tg3 *tp = container_of(work, struct tg3, reset_task);
  3186. unsigned int restart_timer;
  3187. tg3_full_lock(tp, 0);
  3188. if (!netif_running(tp->dev)) {
  3189. tg3_full_unlock(tp);
  3190. return;
  3191. }
  3192. tg3_full_unlock(tp);
  3193. tg3_netif_stop(tp);
  3194. tg3_full_lock(tp, 1);
  3195. restart_timer = tp->tg3_flags2 & TG3_FLG2_RESTART_TIMER;
  3196. tp->tg3_flags2 &= ~TG3_FLG2_RESTART_TIMER;
  3197. if (tp->tg3_flags & TG3_FLAG_TX_RECOVERY_PENDING) {
  3198. tp->write32_tx_mbox = tg3_write32_tx_mbox;
  3199. tp->write32_rx_mbox = tg3_write_flush_reg32;
  3200. tp->tg3_flags |= TG3_FLAG_MBOX_WRITE_REORDER;
  3201. tp->tg3_flags &= ~TG3_FLAG_TX_RECOVERY_PENDING;
  3202. }
  3203. tg3_halt(tp, RESET_KIND_SHUTDOWN, 0);
  3204. if (tg3_init_hw(tp, 1))
  3205. goto out;
  3206. tg3_netif_start(tp);
  3207. if (restart_timer)
  3208. mod_timer(&tp->timer, jiffies + 1);
  3209. out:
  3210. tg3_full_unlock(tp);
  3211. }
  3212. static void tg3_dump_short_state(struct tg3 *tp)
  3213. {
  3214. printk(KERN_ERR PFX "DEBUG: MAC_TX_STATUS[%08x] MAC_RX_STATUS[%08x]\n",
  3215. tr32(MAC_TX_STATUS), tr32(MAC_RX_STATUS));
  3216. printk(KERN_ERR PFX "DEBUG: RDMAC_STATUS[%08x] WDMAC_STATUS[%08x]\n",
  3217. tr32(RDMAC_STATUS), tr32(WDMAC_STATUS));
  3218. }
  3219. static void tg3_tx_timeout(struct net_device *dev)
  3220. {
  3221. struct tg3 *tp = netdev_priv(dev);
  3222. if (netif_msg_tx_err(tp)) {
  3223. printk(KERN_ERR PFX "%s: transmit timed out, resetting\n",
  3224. dev->name);
  3225. tg3_dump_short_state(tp);
  3226. }
  3227. schedule_work(&tp->reset_task);
  3228. }
  3229. /* Test for DMA buffers crossing any 4GB boundaries: 4G, 8G, etc */
  3230. static inline int tg3_4g_overflow_test(dma_addr_t mapping, int len)
  3231. {
  3232. u32 base = (u32) mapping & 0xffffffff;
  3233. return ((base > 0xffffdcc0) &&
  3234. (base + len + 8 < base));
  3235. }
  3236. /* Test for DMA addresses > 40-bit */
  3237. static inline int tg3_40bit_overflow_test(struct tg3 *tp, dma_addr_t mapping,
  3238. int len)
  3239. {
  3240. #if defined(CONFIG_HIGHMEM) && (BITS_PER_LONG == 64)
  3241. if (tp->tg3_flags & TG3_FLAG_40BIT_DMA_BUG)
  3242. return (((u64) mapping + len) > DMA_40BIT_MASK);
  3243. return 0;
  3244. #else
  3245. return 0;
  3246. #endif
  3247. }
  3248. static void tg3_set_txd(struct tg3 *, int, dma_addr_t, int, u32, u32);
  3249. /* Workaround 4GB and 40-bit hardware DMA bugs. */
  3250. static int tigon3_dma_hwbug_workaround(struct tg3 *tp, struct sk_buff *skb,
  3251. u32 last_plus_one, u32 *start,
  3252. u32 base_flags, u32 mss)
  3253. {
  3254. struct sk_buff *new_skb = skb_copy(skb, GFP_ATOMIC);
  3255. dma_addr_t new_addr = 0;
  3256. u32 entry = *start;
  3257. int i, ret = 0;
  3258. if (!new_skb) {
  3259. ret = -1;
  3260. } else {
  3261. /* New SKB is guaranteed to be linear. */
  3262. entry = *start;
  3263. new_addr = pci_map_single(tp->pdev, new_skb->data, new_skb->len,
  3264. PCI_DMA_TODEVICE);
  3265. /* Make sure new skb does not cross any 4G boundaries.
  3266. * Drop the packet if it does.
  3267. */
  3268. if (tg3_4g_overflow_test(new_addr, new_skb->len)) {
  3269. ret = -1;
  3270. dev_kfree_skb(new_skb);
  3271. new_skb = NULL;
  3272. } else {
  3273. tg3_set_txd(tp, entry, new_addr, new_skb->len,
  3274. base_flags, 1 | (mss << 1));
  3275. *start = NEXT_TX(entry);
  3276. }
  3277. }
  3278. /* Now clean up the sw ring entries. */
  3279. i = 0;
  3280. while (entry != last_plus_one) {
  3281. int len;
  3282. if (i == 0)
  3283. len = skb_headlen(skb);
  3284. else
  3285. len = skb_shinfo(skb)->frags[i-1].size;
  3286. pci_unmap_single(tp->pdev,
  3287. pci_unmap_addr(&tp->tx_buffers[entry], mapping),
  3288. len, PCI_DMA_TODEVICE);
  3289. if (i == 0) {
  3290. tp->tx_buffers[entry].skb = new_skb;
  3291. pci_unmap_addr_set(&tp->tx_buffers[entry], mapping, new_addr);
  3292. } else {
  3293. tp->tx_buffers[entry].skb = NULL;
  3294. }
  3295. entry = NEXT_TX(entry);
  3296. i++;
  3297. }
  3298. dev_kfree_skb(skb);
  3299. return ret;
  3300. }
  3301. static void tg3_set_txd(struct tg3 *tp, int entry,
  3302. dma_addr_t mapping, int len, u32 flags,
  3303. u32 mss_and_is_end)
  3304. {
  3305. struct tg3_tx_buffer_desc *txd = &tp->tx_ring[entry];
  3306. int is_end = (mss_and_is_end & 0x1);
  3307. u32 mss = (mss_and_is_end >> 1);
  3308. u32 vlan_tag = 0;
  3309. if (is_end)
  3310. flags |= TXD_FLAG_END;
  3311. if (flags & TXD_FLAG_VLAN) {
  3312. vlan_tag = flags >> 16;
  3313. flags &= 0xffff;
  3314. }
  3315. vlan_tag |= (mss << TXD_MSS_SHIFT);
  3316. txd->addr_hi = ((u64) mapping >> 32);
  3317. txd->addr_lo = ((u64) mapping & 0xffffffff);
  3318. txd->len_flags = (len << TXD_LEN_SHIFT) | flags;
  3319. txd->vlan_tag = vlan_tag << TXD_VLAN_TAG_SHIFT;
  3320. }
  3321. /* hard_start_xmit for devices that don't have any bugs and
  3322. * support TG3_FLG2_HW_TSO_2 only.
  3323. */
  3324. static int tg3_start_xmit(struct sk_buff *skb, struct net_device *dev)
  3325. {
  3326. struct tg3 *tp = netdev_priv(dev);
  3327. dma_addr_t mapping;
  3328. u32 len, entry, base_flags, mss;
  3329. len = skb_headlen(skb);
  3330. /* We are running in BH disabled context with netif_tx_lock
  3331. * and TX reclaim runs via tp->napi.poll inside of a software
  3332. * interrupt. Furthermore, IRQ processing runs lockless so we have
  3333. * no IRQ context deadlocks to worry about either. Rejoice!
  3334. */
  3335. if (unlikely(tg3_tx_avail(tp) <= (skb_shinfo(skb)->nr_frags + 1))) {
  3336. if (!netif_queue_stopped(dev)) {
  3337. netif_stop_queue(dev);
  3338. /* This is a hard error, log it. */
  3339. printk(KERN_ERR PFX "%s: BUG! Tx Ring full when "
  3340. "queue awake!\n", dev->name);
  3341. }
  3342. return NETDEV_TX_BUSY;
  3343. }
  3344. entry = tp->tx_prod;
  3345. base_flags = 0;
  3346. mss = 0;
  3347. if ((mss = skb_shinfo(skb)->gso_size) != 0) {
  3348. int tcp_opt_len, ip_tcp_len;
  3349. if (skb_header_cloned(skb) &&
  3350. pskb_expand_head(skb, 0, 0, GFP_ATOMIC)) {
  3351. dev_kfree_skb(skb);
  3352. goto out_unlock;
  3353. }
  3354. if (skb_shinfo(skb)->gso_type & SKB_GSO_TCPV6)
  3355. mss |= (skb_headlen(skb) - ETH_HLEN) << 9;
  3356. else {
  3357. struct iphdr *iph = ip_hdr(skb);
  3358. tcp_opt_len = tcp_optlen(skb);
  3359. ip_tcp_len = ip_hdrlen(skb) + sizeof(struct tcphdr);
  3360. iph->check = 0;
  3361. iph->tot_len = htons(mss + ip_tcp_len + tcp_opt_len);
  3362. mss |= (ip_tcp_len + tcp_opt_len) << 9;
  3363. }
  3364. base_flags |= (TXD_FLAG_CPU_PRE_DMA |
  3365. TXD_FLAG_CPU_POST_DMA);
  3366. tcp_hdr(skb)->check = 0;
  3367. }
  3368. else if (skb->ip_summed == CHECKSUM_PARTIAL)
  3369. base_flags |= TXD_FLAG_TCPUDP_CSUM;
  3370. #if TG3_VLAN_TAG_USED
  3371. if (tp->vlgrp != NULL && vlan_tx_tag_present(skb))
  3372. base_flags |= (TXD_FLAG_VLAN |
  3373. (vlan_tx_tag_get(skb) << 16));
  3374. #endif
  3375. /* Queue skb data, a.k.a. the main skb fragment. */
  3376. mapping = pci_map_single(tp->pdev, skb->data, len, PCI_DMA_TODEVICE);
  3377. tp->tx_buffers[entry].skb = skb;
  3378. pci_unmap_addr_set(&tp->tx_buffers[entry], mapping, mapping);
  3379. tg3_set_txd(tp, entry, mapping, len, base_flags,
  3380. (skb_shinfo(skb)->nr_frags == 0) | (mss << 1));
  3381. entry = NEXT_TX(entry);
  3382. /* Now loop through additional data fragments, and queue them. */
  3383. if (skb_shinfo(skb)->nr_frags > 0) {
  3384. unsigned int i, last;
  3385. last = skb_shinfo(skb)->nr_frags - 1;
  3386. for (i = 0; i <= last; i++) {
  3387. skb_frag_t *frag = &skb_shinfo(skb)->frags[i];
  3388. len = frag->size;
  3389. mapping = pci_map_page(tp->pdev,
  3390. frag->page,
  3391. frag->page_offset,
  3392. len, PCI_DMA_TODEVICE);
  3393. tp->tx_buffers[entry].skb = NULL;
  3394. pci_unmap_addr_set(&tp->tx_buffers[entry], mapping, mapping);
  3395. tg3_set_txd(tp, entry, mapping, len,
  3396. base_flags, (i == last) | (mss << 1));
  3397. entry = NEXT_TX(entry);
  3398. }
  3399. }
  3400. /* Packets are ready, update Tx producer idx local and on card. */
  3401. tw32_tx_mbox((MAILBOX_SNDHOST_PROD_IDX_0 + TG3_64BIT_REG_LOW), entry);
  3402. tp->tx_prod = entry;
  3403. if (unlikely(tg3_tx_avail(tp) <= (MAX_SKB_FRAGS + 1))) {
  3404. netif_stop_queue(dev);
  3405. if (tg3_tx_avail(tp) > TG3_TX_WAKEUP_THRESH(tp))
  3406. netif_wake_queue(tp->dev);
  3407. }
  3408. out_unlock:
  3409. mmiowb();
  3410. dev->trans_start = jiffies;
  3411. return NETDEV_TX_OK;
  3412. }
  3413. static int tg3_start_xmit_dma_bug(struct sk_buff *, struct net_device *);
  3414. /* Use GSO to workaround a rare TSO bug that may be triggered when the
  3415. * TSO header is greater than 80 bytes.
  3416. */
  3417. static int tg3_tso_bug(struct tg3 *tp, struct sk_buff *skb)
  3418. {
  3419. struct sk_buff *segs, *nskb;
  3420. /* Estimate the number of fragments in the worst case */
  3421. if (unlikely(tg3_tx_avail(tp) <= (skb_shinfo(skb)->gso_segs * 3))) {
  3422. netif_stop_queue(tp->dev);
  3423. if (tg3_tx_avail(tp) <= (skb_shinfo(skb)->gso_segs * 3))
  3424. return NETDEV_TX_BUSY;
  3425. netif_wake_queue(tp->dev);
  3426. }
  3427. segs = skb_gso_segment(skb, tp->dev->features & ~NETIF_F_TSO);
  3428. if (unlikely(IS_ERR(segs)))
  3429. goto tg3_tso_bug_end;
  3430. do {
  3431. nskb = segs;
  3432. segs = segs->next;
  3433. nskb->next = NULL;
  3434. tg3_start_xmit_dma_bug(nskb, tp->dev);
  3435. } while (segs);
  3436. tg3_tso_bug_end:
  3437. dev_kfree_skb(skb);
  3438. return NETDEV_TX_OK;
  3439. }
  3440. /* hard_start_xmit for devices that have the 4G bug and/or 40-bit bug and
  3441. * support TG3_FLG2_HW_TSO_1 or firmware TSO only.
  3442. */
  3443. static int tg3_start_xmit_dma_bug(struct sk_buff *skb, struct net_device *dev)
  3444. {
  3445. struct tg3 *tp = netdev_priv(dev);
  3446. dma_addr_t mapping;
  3447. u32 len, entry, base_flags, mss;
  3448. int would_hit_hwbug;
  3449. len = skb_headlen(skb);
  3450. /* We are running in BH disabled context with netif_tx_lock
  3451. * and TX reclaim runs via tp->napi.poll inside of a software
  3452. * interrupt. Furthermore, IRQ processing runs lockless so we have
  3453. * no IRQ context deadlocks to worry about either. Rejoice!
  3454. */
  3455. if (unlikely(tg3_tx_avail(tp) <= (skb_shinfo(skb)->nr_frags + 1))) {
  3456. if (!netif_queue_stopped(dev)) {
  3457. netif_stop_queue(dev);
  3458. /* This is a hard error, log it. */
  3459. printk(KERN_ERR PFX "%s: BUG! Tx Ring full when "
  3460. "queue awake!\n", dev->name);
  3461. }
  3462. return NETDEV_TX_BUSY;
  3463. }
  3464. entry = tp->tx_prod;
  3465. base_flags = 0;
  3466. if (skb->ip_summed == CHECKSUM_PARTIAL)
  3467. base_flags |= TXD_FLAG_TCPUDP_CSUM;
  3468. mss = 0;
  3469. if ((mss = skb_shinfo(skb)->gso_size) != 0) {
  3470. struct iphdr *iph;
  3471. int tcp_opt_len, ip_tcp_len, hdr_len;
  3472. if (skb_header_cloned(skb) &&
  3473. pskb_expand_head(skb, 0, 0, GFP_ATOMIC)) {
  3474. dev_kfree_skb(skb);
  3475. goto out_unlock;
  3476. }
  3477. tcp_opt_len = tcp_optlen(skb);
  3478. ip_tcp_len = ip_hdrlen(skb) + sizeof(struct tcphdr);
  3479. hdr_len = ip_tcp_len + tcp_opt_len;
  3480. if (unlikely((ETH_HLEN + hdr_len) > 80) &&
  3481. (tp->tg3_flags2 & TG3_FLG2_TSO_BUG))
  3482. return (tg3_tso_bug(tp, skb));
  3483. base_flags |= (TXD_FLAG_CPU_PRE_DMA |
  3484. TXD_FLAG_CPU_POST_DMA);
  3485. iph = ip_hdr(skb);
  3486. iph->check = 0;
  3487. iph->tot_len = htons(mss + hdr_len);
  3488. if (tp->tg3_flags2 & TG3_FLG2_HW_TSO) {
  3489. tcp_hdr(skb)->check = 0;
  3490. base_flags &= ~TXD_FLAG_TCPUDP_CSUM;
  3491. } else
  3492. tcp_hdr(skb)->check = ~csum_tcpudp_magic(iph->saddr,
  3493. iph->daddr, 0,
  3494. IPPROTO_TCP,
  3495. 0);
  3496. if ((tp->tg3_flags2 & TG3_FLG2_HW_TSO) ||
  3497. (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5705)) {
  3498. if (tcp_opt_len || iph->ihl > 5) {
  3499. int tsflags;
  3500. tsflags = (iph->ihl - 5) + (tcp_opt_len >> 2);
  3501. mss |= (tsflags << 11);
  3502. }
  3503. } else {
  3504. if (tcp_opt_len || iph->ihl > 5) {
  3505. int tsflags;
  3506. tsflags = (iph->ihl - 5) + (tcp_opt_len >> 2);
  3507. base_flags |= tsflags << 12;
  3508. }
  3509. }
  3510. }
  3511. #if TG3_VLAN_TAG_USED
  3512. if (tp->vlgrp != NULL && vlan_tx_tag_present(skb))
  3513. base_flags |= (TXD_FLAG_VLAN |
  3514. (vlan_tx_tag_get(skb) << 16));
  3515. #endif
  3516. /* Queue skb data, a.k.a. the main skb fragment. */
  3517. mapping = pci_map_single(tp->pdev, skb->data, len, PCI_DMA_TODEVICE);
  3518. tp->tx_buffers[entry].skb = skb;
  3519. pci_unmap_addr_set(&tp->tx_buffers[entry], mapping, mapping);
  3520. would_hit_hwbug = 0;
  3521. if (tg3_4g_overflow_test(mapping, len))
  3522. would_hit_hwbug = 1;
  3523. tg3_set_txd(tp, entry, mapping, len, base_flags,
  3524. (skb_shinfo(skb)->nr_frags == 0) | (mss << 1));
  3525. entry = NEXT_TX(entry);
  3526. /* Now loop through additional data fragments, and queue them. */
  3527. if (skb_shinfo(skb)->nr_frags > 0) {
  3528. unsigned int i, last;
  3529. last = skb_shinfo(skb)->nr_frags - 1;
  3530. for (i = 0; i <= last; i++) {
  3531. skb_frag_t *frag = &skb_shinfo(skb)->frags[i];
  3532. len = frag->size;
  3533. mapping = pci_map_page(tp->pdev,
  3534. frag->page,
  3535. frag->page_offset,
  3536. len, PCI_DMA_TODEVICE);
  3537. tp->tx_buffers[entry].skb = NULL;
  3538. pci_unmap_addr_set(&tp->tx_buffers[entry], mapping, mapping);
  3539. if (tg3_4g_overflow_test(mapping, len))
  3540. would_hit_hwbug = 1;
  3541. if (tg3_40bit_overflow_test(tp, mapping, len))
  3542. would_hit_hwbug = 1;
  3543. if (tp->tg3_flags2 & TG3_FLG2_HW_TSO)
  3544. tg3_set_txd(tp, entry, mapping, len,
  3545. base_flags, (i == last)|(mss << 1));
  3546. else
  3547. tg3_set_txd(tp, entry, mapping, len,
  3548. base_flags, (i == last));
  3549. entry = NEXT_TX(entry);
  3550. }
  3551. }
  3552. if (would_hit_hwbug) {
  3553. u32 last_plus_one = entry;
  3554. u32 start;
  3555. start = entry - 1 - skb_shinfo(skb)->nr_frags;
  3556. start &= (TG3_TX_RING_SIZE - 1);
  3557. /* If the workaround fails due to memory/mapping
  3558. * failure, silently drop this packet.
  3559. */
  3560. if (tigon3_dma_hwbug_workaround(tp, skb, last_plus_one,
  3561. &start, base_flags, mss))
  3562. goto out_unlock;
  3563. entry = start;
  3564. }
  3565. /* Packets are ready, update Tx producer idx local and on card. */
  3566. tw32_tx_mbox((MAILBOX_SNDHOST_PROD_IDX_0 + TG3_64BIT_REG_LOW), entry);
  3567. tp->tx_prod = entry;
  3568. if (unlikely(tg3_tx_avail(tp) <= (MAX_SKB_FRAGS + 1))) {
  3569. netif_stop_queue(dev);
  3570. if (tg3_tx_avail(tp) > TG3_TX_WAKEUP_THRESH(tp))
  3571. netif_wake_queue(tp->dev);
  3572. }
  3573. out_unlock:
  3574. mmiowb();
  3575. dev->trans_start = jiffies;
  3576. return NETDEV_TX_OK;
  3577. }
  3578. static inline void tg3_set_mtu(struct net_device *dev, struct tg3 *tp,
  3579. int new_mtu)
  3580. {
  3581. dev->mtu = new_mtu;
  3582. if (new_mtu > ETH_DATA_LEN) {
  3583. if (tp->tg3_flags2 & TG3_FLG2_5780_CLASS) {
  3584. tp->tg3_flags2 &= ~TG3_FLG2_TSO_CAPABLE;
  3585. ethtool_op_set_tso(dev, 0);
  3586. }
  3587. else
  3588. tp->tg3_flags |= TG3_FLAG_JUMBO_RING_ENABLE;
  3589. } else {
  3590. if (tp->tg3_flags2 & TG3_FLG2_5780_CLASS)
  3591. tp->tg3_flags2 |= TG3_FLG2_TSO_CAPABLE;
  3592. tp->tg3_flags &= ~TG3_FLAG_JUMBO_RING_ENABLE;
  3593. }
  3594. }
  3595. static int tg3_change_mtu(struct net_device *dev, int new_mtu)
  3596. {
  3597. struct tg3 *tp = netdev_priv(dev);
  3598. int err;
  3599. if (new_mtu < TG3_MIN_MTU || new_mtu > TG3_MAX_MTU(tp))
  3600. return -EINVAL;
  3601. if (!netif_running(dev)) {
  3602. /* We'll just catch it later when the
  3603. * device is up'd.
  3604. */
  3605. tg3_set_mtu(dev, tp, new_mtu);
  3606. return 0;
  3607. }
  3608. tg3_netif_stop(tp);
  3609. tg3_full_lock(tp, 1);
  3610. tg3_halt(tp, RESET_KIND_SHUTDOWN, 1);
  3611. tg3_set_mtu(dev, tp, new_mtu);
  3612. err = tg3_restart_hw(tp, 0);
  3613. if (!err)
  3614. tg3_netif_start(tp);
  3615. tg3_full_unlock(tp);
  3616. return err;
  3617. }
  3618. /* Free up pending packets in all rx/tx rings.
  3619. *
  3620. * The chip has been shut down and the driver detached from
  3621. * the networking, so no interrupts or new tx packets will
  3622. * end up in the driver. tp->{tx,}lock is not held and we are not
  3623. * in an interrupt context and thus may sleep.
  3624. */
  3625. static void tg3_free_rings(struct tg3 *tp)
  3626. {
  3627. struct ring_info *rxp;
  3628. int i;
  3629. for (i = 0; i < TG3_RX_RING_SIZE; i++) {
  3630. rxp = &tp->rx_std_buffers[i];
  3631. if (rxp->skb == NULL)
  3632. continue;
  3633. pci_unmap_single(tp->pdev,
  3634. pci_unmap_addr(rxp, mapping),
  3635. tp->rx_pkt_buf_sz - tp->rx_offset,
  3636. PCI_DMA_FROMDEVICE);
  3637. dev_kfree_skb_any(rxp->skb);
  3638. rxp->skb = NULL;
  3639. }
  3640. for (i = 0; i < TG3_RX_JUMBO_RING_SIZE; i++) {
  3641. rxp = &tp->rx_jumbo_buffers[i];
  3642. if (rxp->skb == NULL)
  3643. continue;
  3644. pci_unmap_single(tp->pdev,
  3645. pci_unmap_addr(rxp, mapping),
  3646. RX_JUMBO_PKT_BUF_SZ - tp->rx_offset,
  3647. PCI_DMA_FROMDEVICE);
  3648. dev_kfree_skb_any(rxp->skb);
  3649. rxp->skb = NULL;
  3650. }
  3651. for (i = 0; i < TG3_TX_RING_SIZE; ) {
  3652. struct tx_ring_info *txp;
  3653. struct sk_buff *skb;
  3654. int j;
  3655. txp = &tp->tx_buffers[i];
  3656. skb = txp->skb;
  3657. if (skb == NULL) {
  3658. i++;
  3659. continue;
  3660. }
  3661. pci_unmap_single(tp->pdev,
  3662. pci_unmap_addr(txp, mapping),
  3663. skb_headlen(skb),
  3664. PCI_DMA_TODEVICE);
  3665. txp->skb = NULL;
  3666. i++;
  3667. for (j = 0; j < skb_shinfo(skb)->nr_frags; j++) {
  3668. txp = &tp->tx_buffers[i & (TG3_TX_RING_SIZE - 1)];
  3669. pci_unmap_page(tp->pdev,
  3670. pci_unmap_addr(txp, mapping),
  3671. skb_shinfo(skb)->frags[j].size,
  3672. PCI_DMA_TODEVICE);
  3673. i++;
  3674. }
  3675. dev_kfree_skb_any(skb);
  3676. }
  3677. }
  3678. /* Initialize tx/rx rings for packet processing.
  3679. *
  3680. * The chip has been shut down and the driver detached from
  3681. * the networking, so no interrupts or new tx packets will
  3682. * end up in the driver. tp->{tx,}lock are held and thus
  3683. * we may not sleep.
  3684. */
  3685. static int tg3_init_rings(struct tg3 *tp)
  3686. {
  3687. u32 i;
  3688. /* Free up all the SKBs. */
  3689. tg3_free_rings(tp);
  3690. /* Zero out all descriptors. */
  3691. memset(tp->rx_std, 0, TG3_RX_RING_BYTES);
  3692. memset(tp->rx_jumbo, 0, TG3_RX_JUMBO_RING_BYTES);
  3693. memset(tp->rx_rcb, 0, TG3_RX_RCB_RING_BYTES(tp));
  3694. memset(tp->tx_ring, 0, TG3_TX_RING_BYTES);
  3695. tp->rx_pkt_buf_sz = RX_PKT_BUF_SZ;
  3696. if ((tp->tg3_flags2 & TG3_FLG2_5780_CLASS) &&
  3697. (tp->dev->mtu > ETH_DATA_LEN))
  3698. tp->rx_pkt_buf_sz = RX_JUMBO_PKT_BUF_SZ;
  3699. /* Initialize invariants of the rings, we only set this
  3700. * stuff once. This works because the card does not
  3701. * write into the rx buffer posting rings.
  3702. */
  3703. for (i = 0; i < TG3_RX_RING_SIZE; i++) {
  3704. struct tg3_rx_buffer_desc *rxd;
  3705. rxd = &tp->rx_std[i];
  3706. rxd->idx_len = (tp->rx_pkt_buf_sz - tp->rx_offset - 64)
  3707. << RXD_LEN_SHIFT;
  3708. rxd->type_flags = (RXD_FLAG_END << RXD_FLAGS_SHIFT);
  3709. rxd->opaque = (RXD_OPAQUE_RING_STD |
  3710. (i << RXD_OPAQUE_INDEX_SHIFT));
  3711. }
  3712. if (tp->tg3_flags & TG3_FLAG_JUMBO_RING_ENABLE) {
  3713. for (i = 0; i < TG3_RX_JUMBO_RING_SIZE; i++) {
  3714. struct tg3_rx_buffer_desc *rxd;
  3715. rxd = &tp->rx_jumbo[i];
  3716. rxd->idx_len = (RX_JUMBO_PKT_BUF_SZ - tp->rx_offset - 64)
  3717. << RXD_LEN_SHIFT;
  3718. rxd->type_flags = (RXD_FLAG_END << RXD_FLAGS_SHIFT) |
  3719. RXD_FLAG_JUMBO;
  3720. rxd->opaque = (RXD_OPAQUE_RING_JUMBO |
  3721. (i << RXD_OPAQUE_INDEX_SHIFT));
  3722. }
  3723. }
  3724. /* Now allocate fresh SKBs for each rx ring. */
  3725. for (i = 0; i < tp->rx_pending; i++) {
  3726. if (tg3_alloc_rx_skb(tp, RXD_OPAQUE_RING_STD, -1, i) < 0) {
  3727. printk(KERN_WARNING PFX
  3728. "%s: Using a smaller RX standard ring, "
  3729. "only %d out of %d buffers were allocated "
  3730. "successfully.\n",
  3731. tp->dev->name, i, tp->rx_pending);
  3732. if (i == 0)
  3733. return -ENOMEM;
  3734. tp->rx_pending = i;
  3735. break;
  3736. }
  3737. }
  3738. if (tp->tg3_flags & TG3_FLAG_JUMBO_RING_ENABLE) {
  3739. for (i = 0; i < tp->rx_jumbo_pending; i++) {
  3740. if (tg3_alloc_rx_skb(tp, RXD_OPAQUE_RING_JUMBO,
  3741. -1, i) < 0) {
  3742. printk(KERN_WARNING PFX
  3743. "%s: Using a smaller RX jumbo ring, "
  3744. "only %d out of %d buffers were "
  3745. "allocated successfully.\n",
  3746. tp->dev->name, i, tp->rx_jumbo_pending);
  3747. if (i == 0) {
  3748. tg3_free_rings(tp);
  3749. return -ENOMEM;
  3750. }
  3751. tp->rx_jumbo_pending = i;
  3752. break;
  3753. }
  3754. }
  3755. }
  3756. return 0;
  3757. }
  3758. /*
  3759. * Must not be invoked with interrupt sources disabled and
  3760. * the hardware shutdown down.
  3761. */
  3762. static void tg3_free_consistent(struct tg3 *tp)
  3763. {
  3764. kfree(tp->rx_std_buffers);
  3765. tp->rx_std_buffers = NULL;
  3766. if (tp->rx_std) {
  3767. pci_free_consistent(tp->pdev, TG3_RX_RING_BYTES,
  3768. tp->rx_std, tp->rx_std_mapping);
  3769. tp->rx_std = NULL;
  3770. }
  3771. if (tp->rx_jumbo) {
  3772. pci_free_consistent(tp->pdev, TG3_RX_JUMBO_RING_BYTES,
  3773. tp->rx_jumbo, tp->rx_jumbo_mapping);
  3774. tp->rx_jumbo = NULL;
  3775. }
  3776. if (tp->rx_rcb) {
  3777. pci_free_consistent(tp->pdev, TG3_RX_RCB_RING_BYTES(tp),
  3778. tp->rx_rcb, tp->rx_rcb_mapping);
  3779. tp->rx_rcb = NULL;
  3780. }
  3781. if (tp->tx_ring) {
  3782. pci_free_consistent(tp->pdev, TG3_TX_RING_BYTES,
  3783. tp->tx_ring, tp->tx_desc_mapping);
  3784. tp->tx_ring = NULL;
  3785. }
  3786. if (tp->hw_status) {
  3787. pci_free_consistent(tp->pdev, TG3_HW_STATUS_SIZE,
  3788. tp->hw_status, tp->status_mapping);
  3789. tp->hw_status = NULL;
  3790. }
  3791. if (tp->hw_stats) {
  3792. pci_free_consistent(tp->pdev, sizeof(struct tg3_hw_stats),
  3793. tp->hw_stats, tp->stats_mapping);
  3794. tp->hw_stats = NULL;
  3795. }
  3796. }
  3797. /*
  3798. * Must not be invoked with interrupt sources disabled and
  3799. * the hardware shutdown down. Can sleep.
  3800. */
  3801. static int tg3_alloc_consistent(struct tg3 *tp)
  3802. {
  3803. tp->rx_std_buffers = kzalloc((sizeof(struct ring_info) *
  3804. (TG3_RX_RING_SIZE +
  3805. TG3_RX_JUMBO_RING_SIZE)) +
  3806. (sizeof(struct tx_ring_info) *
  3807. TG3_TX_RING_SIZE),
  3808. GFP_KERNEL);
  3809. if (!tp->rx_std_buffers)
  3810. return -ENOMEM;
  3811. tp->rx_jumbo_buffers = &tp->rx_std_buffers[TG3_RX_RING_SIZE];
  3812. tp->tx_buffers = (struct tx_ring_info *)
  3813. &tp->rx_jumbo_buffers[TG3_RX_JUMBO_RING_SIZE];
  3814. tp->rx_std = pci_alloc_consistent(tp->pdev, TG3_RX_RING_BYTES,
  3815. &tp->rx_std_mapping);
  3816. if (!tp->rx_std)
  3817. goto err_out;
  3818. tp->rx_jumbo = pci_alloc_consistent(tp->pdev, TG3_RX_JUMBO_RING_BYTES,
  3819. &tp->rx_jumbo_mapping);
  3820. if (!tp->rx_jumbo)
  3821. goto err_out;
  3822. tp->rx_rcb = pci_alloc_consistent(tp->pdev, TG3_RX_RCB_RING_BYTES(tp),
  3823. &tp->rx_rcb_mapping);
  3824. if (!tp->rx_rcb)
  3825. goto err_out;
  3826. tp->tx_ring = pci_alloc_consistent(tp->pdev, TG3_TX_RING_BYTES,
  3827. &tp->tx_desc_mapping);
  3828. if (!tp->tx_ring)
  3829. goto err_out;
  3830. tp->hw_status = pci_alloc_consistent(tp->pdev,
  3831. TG3_HW_STATUS_SIZE,
  3832. &tp->status_mapping);
  3833. if (!tp->hw_status)
  3834. goto err_out;
  3835. tp->hw_stats = pci_alloc_consistent(tp->pdev,
  3836. sizeof(struct tg3_hw_stats),
  3837. &tp->stats_mapping);
  3838. if (!tp->hw_stats)
  3839. goto err_out;
  3840. memset(tp->hw_status, 0, TG3_HW_STATUS_SIZE);
  3841. memset(tp->hw_stats, 0, sizeof(struct tg3_hw_stats));
  3842. return 0;
  3843. err_out:
  3844. tg3_free_consistent(tp);
  3845. return -ENOMEM;
  3846. }
  3847. #define MAX_WAIT_CNT 1000
  3848. /* To stop a block, clear the enable bit and poll till it
  3849. * clears. tp->lock is held.
  3850. */
  3851. static int tg3_stop_block(struct tg3 *tp, unsigned long ofs, u32 enable_bit, int silent)
  3852. {
  3853. unsigned int i;
  3854. u32 val;
  3855. if (tp->tg3_flags2 & TG3_FLG2_5705_PLUS) {
  3856. switch (ofs) {
  3857. case RCVLSC_MODE:
  3858. case DMAC_MODE:
  3859. case MBFREE_MODE:
  3860. case BUFMGR_MODE:
  3861. case MEMARB_MODE:
  3862. /* We can't enable/disable these bits of the
  3863. * 5705/5750, just say success.
  3864. */
  3865. return 0;
  3866. default:
  3867. break;
  3868. };
  3869. }
  3870. val = tr32(ofs);
  3871. val &= ~enable_bit;
  3872. tw32_f(ofs, val);
  3873. for (i = 0; i < MAX_WAIT_CNT; i++) {
  3874. udelay(100);
  3875. val = tr32(ofs);
  3876. if ((val & enable_bit) == 0)
  3877. break;
  3878. }
  3879. if (i == MAX_WAIT_CNT && !silent) {
  3880. printk(KERN_ERR PFX "tg3_stop_block timed out, "
  3881. "ofs=%lx enable_bit=%x\n",
  3882. ofs, enable_bit);
  3883. return -ENODEV;
  3884. }
  3885. return 0;
  3886. }
  3887. /* tp->lock is held. */
  3888. static int tg3_abort_hw(struct tg3 *tp, int silent)
  3889. {
  3890. int i, err;
  3891. tg3_disable_ints(tp);
  3892. tp->rx_mode &= ~RX_MODE_ENABLE;
  3893. tw32_f(MAC_RX_MODE, tp->rx_mode);
  3894. udelay(10);
  3895. err = tg3_stop_block(tp, RCVBDI_MODE, RCVBDI_MODE_ENABLE, silent);
  3896. err |= tg3_stop_block(tp, RCVLPC_MODE, RCVLPC_MODE_ENABLE, silent);
  3897. err |= tg3_stop_block(tp, RCVLSC_MODE, RCVLSC_MODE_ENABLE, silent);
  3898. err |= tg3_stop_block(tp, RCVDBDI_MODE, RCVDBDI_MODE_ENABLE, silent);
  3899. err |= tg3_stop_block(tp, RCVDCC_MODE, RCVDCC_MODE_ENABLE, silent);
  3900. err |= tg3_stop_block(tp, RCVCC_MODE, RCVCC_MODE_ENABLE, silent);
  3901. err |= tg3_stop_block(tp, SNDBDS_MODE, SNDBDS_MODE_ENABLE, silent);
  3902. err |= tg3_stop_block(tp, SNDBDI_MODE, SNDBDI_MODE_ENABLE, silent);
  3903. err |= tg3_stop_block(tp, SNDDATAI_MODE, SNDDATAI_MODE_ENABLE, silent);
  3904. err |= tg3_stop_block(tp, RDMAC_MODE, RDMAC_MODE_ENABLE, silent);
  3905. err |= tg3_stop_block(tp, SNDDATAC_MODE, SNDDATAC_MODE_ENABLE, silent);
  3906. err |= tg3_stop_block(tp, DMAC_MODE, DMAC_MODE_ENABLE, silent);
  3907. err |= tg3_stop_block(tp, SNDBDC_MODE, SNDBDC_MODE_ENABLE, silent);
  3908. tp->mac_mode &= ~MAC_MODE_TDE_ENABLE;
  3909. tw32_f(MAC_MODE, tp->mac_mode);
  3910. udelay(40);
  3911. tp->tx_mode &= ~TX_MODE_ENABLE;
  3912. tw32_f(MAC_TX_MODE, tp->tx_mode);
  3913. for (i = 0; i < MAX_WAIT_CNT; i++) {
  3914. udelay(100);
  3915. if (!(tr32(MAC_TX_MODE) & TX_MODE_ENABLE))
  3916. break;
  3917. }
  3918. if (i >= MAX_WAIT_CNT) {
  3919. printk(KERN_ERR PFX "tg3_abort_hw timed out for %s, "
  3920. "TX_MODE_ENABLE will not clear MAC_TX_MODE=%08x\n",
  3921. tp->dev->name, tr32(MAC_TX_MODE));
  3922. err |= -ENODEV;
  3923. }
  3924. err |= tg3_stop_block(tp, HOSTCC_MODE, HOSTCC_MODE_ENABLE, silent);
  3925. err |= tg3_stop_block(tp, WDMAC_MODE, WDMAC_MODE_ENABLE, silent);
  3926. err |= tg3_stop_block(tp, MBFREE_MODE, MBFREE_MODE_ENABLE, silent);
  3927. tw32(FTQ_RESET, 0xffffffff);
  3928. tw32(FTQ_RESET, 0x00000000);
  3929. err |= tg3_stop_block(tp, BUFMGR_MODE, BUFMGR_MODE_ENABLE, silent);
  3930. err |= tg3_stop_block(tp, MEMARB_MODE, MEMARB_MODE_ENABLE, silent);
  3931. if (tp->hw_status)
  3932. memset(tp->hw_status, 0, TG3_HW_STATUS_SIZE);
  3933. if (tp->hw_stats)
  3934. memset(tp->hw_stats, 0, sizeof(struct tg3_hw_stats));
  3935. return err;
  3936. }
  3937. /* tp->lock is held. */
  3938. static int tg3_nvram_lock(struct tg3 *tp)
  3939. {
  3940. if (tp->tg3_flags & TG3_FLAG_NVRAM) {
  3941. int i;
  3942. if (tp->nvram_lock_cnt == 0) {
  3943. tw32(NVRAM_SWARB, SWARB_REQ_SET1);
  3944. for (i = 0; i < 8000; i++) {
  3945. if (tr32(NVRAM_SWARB) & SWARB_GNT1)
  3946. break;
  3947. udelay(20);
  3948. }
  3949. if (i == 8000) {
  3950. tw32(NVRAM_SWARB, SWARB_REQ_CLR1);
  3951. return -ENODEV;
  3952. }
  3953. }
  3954. tp->nvram_lock_cnt++;
  3955. }
  3956. return 0;
  3957. }
  3958. /* tp->lock is held. */
  3959. static void tg3_nvram_unlock(struct tg3 *tp)
  3960. {
  3961. if (tp->tg3_flags & TG3_FLAG_NVRAM) {
  3962. if (tp->nvram_lock_cnt > 0)
  3963. tp->nvram_lock_cnt--;
  3964. if (tp->nvram_lock_cnt == 0)
  3965. tw32_f(NVRAM_SWARB, SWARB_REQ_CLR1);
  3966. }
  3967. }
  3968. /* tp->lock is held. */
  3969. static void tg3_enable_nvram_access(struct tg3 *tp)
  3970. {
  3971. if ((tp->tg3_flags2 & TG3_FLG2_5750_PLUS) &&
  3972. !(tp->tg3_flags2 & TG3_FLG2_PROTECTED_NVRAM)) {
  3973. u32 nvaccess = tr32(NVRAM_ACCESS);
  3974. tw32(NVRAM_ACCESS, nvaccess | ACCESS_ENABLE);
  3975. }
  3976. }
  3977. /* tp->lock is held. */
  3978. static void tg3_disable_nvram_access(struct tg3 *tp)
  3979. {
  3980. if ((tp->tg3_flags2 & TG3_FLG2_5750_PLUS) &&
  3981. !(tp->tg3_flags2 & TG3_FLG2_PROTECTED_NVRAM)) {
  3982. u32 nvaccess = tr32(NVRAM_ACCESS);
  3983. tw32(NVRAM_ACCESS, nvaccess & ~ACCESS_ENABLE);
  3984. }
  3985. }
  3986. /* tp->lock is held. */
  3987. static void tg3_write_sig_pre_reset(struct tg3 *tp, int kind)
  3988. {
  3989. tg3_write_mem(tp, NIC_SRAM_FIRMWARE_MBOX,
  3990. NIC_SRAM_FIRMWARE_MBOX_MAGIC1);
  3991. if (tp->tg3_flags2 & TG3_FLG2_ASF_NEW_HANDSHAKE) {
  3992. switch (kind) {
  3993. case RESET_KIND_INIT:
  3994. tg3_write_mem(tp, NIC_SRAM_FW_DRV_STATE_MBOX,
  3995. DRV_STATE_START);
  3996. break;
  3997. case RESET_KIND_SHUTDOWN:
  3998. tg3_write_mem(tp, NIC_SRAM_FW_DRV_STATE_MBOX,
  3999. DRV_STATE_UNLOAD);
  4000. break;
  4001. case RESET_KIND_SUSPEND:
  4002. tg3_write_mem(tp, NIC_SRAM_FW_DRV_STATE_MBOX,
  4003. DRV_STATE_SUSPEND);
  4004. break;
  4005. default:
  4006. break;
  4007. };
  4008. }
  4009. }
  4010. /* tp->lock is held. */
  4011. static void tg3_write_sig_post_reset(struct tg3 *tp, int kind)
  4012. {
  4013. if (tp->tg3_flags2 & TG3_FLG2_ASF_NEW_HANDSHAKE) {
  4014. switch (kind) {
  4015. case RESET_KIND_INIT:
  4016. tg3_write_mem(tp, NIC_SRAM_FW_DRV_STATE_MBOX,
  4017. DRV_STATE_START_DONE);
  4018. break;
  4019. case RESET_KIND_SHUTDOWN:
  4020. tg3_write_mem(tp, NIC_SRAM_FW_DRV_STATE_MBOX,
  4021. DRV_STATE_UNLOAD_DONE);
  4022. break;
  4023. default:
  4024. break;
  4025. };
  4026. }
  4027. }
  4028. /* tp->lock is held. */
  4029. static void tg3_write_sig_legacy(struct tg3 *tp, int kind)
  4030. {
  4031. if (tp->tg3_flags & TG3_FLAG_ENABLE_ASF) {
  4032. switch (kind) {
  4033. case RESET_KIND_INIT:
  4034. tg3_write_mem(tp, NIC_SRAM_FW_DRV_STATE_MBOX,
  4035. DRV_STATE_START);
  4036. break;
  4037. case RESET_KIND_SHUTDOWN:
  4038. tg3_write_mem(tp, NIC_SRAM_FW_DRV_STATE_MBOX,
  4039. DRV_STATE_UNLOAD);
  4040. break;
  4041. case RESET_KIND_SUSPEND:
  4042. tg3_write_mem(tp, NIC_SRAM_FW_DRV_STATE_MBOX,
  4043. DRV_STATE_SUSPEND);
  4044. break;
  4045. default:
  4046. break;
  4047. };
  4048. }
  4049. }
  4050. static int tg3_poll_fw(struct tg3 *tp)
  4051. {
  4052. int i;
  4053. u32 val;
  4054. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906) {
  4055. /* Wait up to 20ms for init done. */
  4056. for (i = 0; i < 200; i++) {
  4057. if (tr32(VCPU_STATUS) & VCPU_STATUS_INIT_DONE)
  4058. return 0;
  4059. udelay(100);
  4060. }
  4061. return -ENODEV;
  4062. }
  4063. /* Wait for firmware initialization to complete. */
  4064. for (i = 0; i < 100000; i++) {
  4065. tg3_read_mem(tp, NIC_SRAM_FIRMWARE_MBOX, &val);
  4066. if (val == ~NIC_SRAM_FIRMWARE_MBOX_MAGIC1)
  4067. break;
  4068. udelay(10);
  4069. }
  4070. /* Chip might not be fitted with firmware. Some Sun onboard
  4071. * parts are configured like that. So don't signal the timeout
  4072. * of the above loop as an error, but do report the lack of
  4073. * running firmware once.
  4074. */
  4075. if (i >= 100000 &&
  4076. !(tp->tg3_flags2 & TG3_FLG2_NO_FWARE_REPORTED)) {
  4077. tp->tg3_flags2 |= TG3_FLG2_NO_FWARE_REPORTED;
  4078. printk(KERN_INFO PFX "%s: No firmware running.\n",
  4079. tp->dev->name);
  4080. }
  4081. return 0;
  4082. }
  4083. /* Save PCI command register before chip reset */
  4084. static void tg3_save_pci_state(struct tg3 *tp)
  4085. {
  4086. u32 val;
  4087. pci_read_config_dword(tp->pdev, TG3PCI_COMMAND, &val);
  4088. tp->pci_cmd = val;
  4089. }
  4090. /* Restore PCI state after chip reset */
  4091. static void tg3_restore_pci_state(struct tg3 *tp)
  4092. {
  4093. u32 val;
  4094. /* Re-enable indirect register accesses. */
  4095. pci_write_config_dword(tp->pdev, TG3PCI_MISC_HOST_CTRL,
  4096. tp->misc_host_ctrl);
  4097. /* Set MAX PCI retry to zero. */
  4098. val = (PCISTATE_ROM_ENABLE | PCISTATE_ROM_RETRY_ENABLE);
  4099. if (tp->pci_chip_rev_id == CHIPREV_ID_5704_A0 &&
  4100. (tp->tg3_flags & TG3_FLAG_PCIX_MODE))
  4101. val |= PCISTATE_RETRY_SAME_DMA;
  4102. pci_write_config_dword(tp->pdev, TG3PCI_PCISTATE, val);
  4103. pci_write_config_dword(tp->pdev, TG3PCI_COMMAND, tp->pci_cmd);
  4104. /* Make sure PCI-X relaxed ordering bit is clear. */
  4105. if (tp->pcix_cap) {
  4106. u16 pcix_cmd;
  4107. pci_read_config_word(tp->pdev, tp->pcix_cap + PCI_X_CMD,
  4108. &pcix_cmd);
  4109. pcix_cmd &= ~PCI_X_CMD_ERO;
  4110. pci_write_config_word(tp->pdev, tp->pcix_cap + PCI_X_CMD,
  4111. pcix_cmd);
  4112. }
  4113. if (tp->tg3_flags2 & TG3_FLG2_5780_CLASS) {
  4114. /* Chip reset on 5780 will reset MSI enable bit,
  4115. * so need to restore it.
  4116. */
  4117. if (tp->tg3_flags2 & TG3_FLG2_USING_MSI) {
  4118. u16 ctrl;
  4119. pci_read_config_word(tp->pdev,
  4120. tp->msi_cap + PCI_MSI_FLAGS,
  4121. &ctrl);
  4122. pci_write_config_word(tp->pdev,
  4123. tp->msi_cap + PCI_MSI_FLAGS,
  4124. ctrl | PCI_MSI_FLAGS_ENABLE);
  4125. val = tr32(MSGINT_MODE);
  4126. tw32(MSGINT_MODE, val | MSGINT_MODE_ENABLE);
  4127. }
  4128. }
  4129. }
  4130. static void tg3_stop_fw(struct tg3 *);
  4131. /* tp->lock is held. */
  4132. static int tg3_chip_reset(struct tg3 *tp)
  4133. {
  4134. u32 val;
  4135. void (*write_op)(struct tg3 *, u32, u32);
  4136. int err;
  4137. tg3_nvram_lock(tp);
  4138. /* No matching tg3_nvram_unlock() after this because
  4139. * chip reset below will undo the nvram lock.
  4140. */
  4141. tp->nvram_lock_cnt = 0;
  4142. /* GRC_MISC_CFG core clock reset will clear the memory
  4143. * enable bit in PCI register 4 and the MSI enable bit
  4144. * on some chips, so we save relevant registers here.
  4145. */
  4146. tg3_save_pci_state(tp);
  4147. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5752 ||
  4148. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5755 ||
  4149. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5787)
  4150. tw32(GRC_FASTBOOT_PC, 0);
  4151. /*
  4152. * We must avoid the readl() that normally takes place.
  4153. * It locks machines, causes machine checks, and other
  4154. * fun things. So, temporarily disable the 5701
  4155. * hardware workaround, while we do the reset.
  4156. */
  4157. write_op = tp->write32;
  4158. if (write_op == tg3_write_flush_reg32)
  4159. tp->write32 = tg3_write32;
  4160. /* Prevent the irq handler from reading or writing PCI registers
  4161. * during chip reset when the memory enable bit in the PCI command
  4162. * register may be cleared. The chip does not generate interrupt
  4163. * at this time, but the irq handler may still be called due to irq
  4164. * sharing or irqpoll.
  4165. */
  4166. tp->tg3_flags |= TG3_FLAG_CHIP_RESETTING;
  4167. if (tp->hw_status) {
  4168. tp->hw_status->status = 0;
  4169. tp->hw_status->status_tag = 0;
  4170. }
  4171. tp->last_tag = 0;
  4172. smp_mb();
  4173. synchronize_irq(tp->pdev->irq);
  4174. /* do the reset */
  4175. val = GRC_MISC_CFG_CORECLK_RESET;
  4176. if (tp->tg3_flags2 & TG3_FLG2_PCI_EXPRESS) {
  4177. if (tr32(0x7e2c) == 0x60) {
  4178. tw32(0x7e2c, 0x20);
  4179. }
  4180. if (tp->pci_chip_rev_id != CHIPREV_ID_5750_A0) {
  4181. tw32(GRC_MISC_CFG, (1 << 29));
  4182. val |= (1 << 29);
  4183. }
  4184. }
  4185. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906) {
  4186. tw32(VCPU_STATUS, tr32(VCPU_STATUS) | VCPU_STATUS_DRV_RESET);
  4187. tw32(GRC_VCPU_EXT_CTRL,
  4188. tr32(GRC_VCPU_EXT_CTRL) & ~GRC_VCPU_EXT_CTRL_HALT_CPU);
  4189. }
  4190. if (tp->tg3_flags2 & TG3_FLG2_5705_PLUS)
  4191. val |= GRC_MISC_CFG_KEEP_GPHY_POWER;
  4192. tw32(GRC_MISC_CFG, val);
  4193. /* restore 5701 hardware bug workaround write method */
  4194. tp->write32 = write_op;
  4195. /* Unfortunately, we have to delay before the PCI read back.
  4196. * Some 575X chips even will not respond to a PCI cfg access
  4197. * when the reset command is given to the chip.
  4198. *
  4199. * How do these hardware designers expect things to work
  4200. * properly if the PCI write is posted for a long period
  4201. * of time? It is always necessary to have some method by
  4202. * which a register read back can occur to push the write
  4203. * out which does the reset.
  4204. *
  4205. * For most tg3 variants the trick below was working.
  4206. * Ho hum...
  4207. */
  4208. udelay(120);
  4209. /* Flush PCI posted writes. The normal MMIO registers
  4210. * are inaccessible at this time so this is the only
  4211. * way to make this reliably (actually, this is no longer
  4212. * the case, see above). I tried to use indirect
  4213. * register read/write but this upset some 5701 variants.
  4214. */
  4215. pci_read_config_dword(tp->pdev, PCI_COMMAND, &val);
  4216. udelay(120);
  4217. if (tp->tg3_flags2 & TG3_FLG2_PCI_EXPRESS) {
  4218. if (tp->pci_chip_rev_id == CHIPREV_ID_5750_A0) {
  4219. int i;
  4220. u32 cfg_val;
  4221. /* Wait for link training to complete. */
  4222. for (i = 0; i < 5000; i++)
  4223. udelay(100);
  4224. pci_read_config_dword(tp->pdev, 0xc4, &cfg_val);
  4225. pci_write_config_dword(tp->pdev, 0xc4,
  4226. cfg_val | (1 << 15));
  4227. }
  4228. /* Set PCIE max payload size and clear error status. */
  4229. pci_write_config_dword(tp->pdev, 0xd8, 0xf5000);
  4230. }
  4231. tg3_restore_pci_state(tp);
  4232. tp->tg3_flags &= ~TG3_FLAG_CHIP_RESETTING;
  4233. val = 0;
  4234. if (tp->tg3_flags2 & TG3_FLG2_5780_CLASS)
  4235. val = tr32(MEMARB_MODE);
  4236. tw32(MEMARB_MODE, val | MEMARB_MODE_ENABLE);
  4237. if (tp->pci_chip_rev_id == CHIPREV_ID_5750_A3) {
  4238. tg3_stop_fw(tp);
  4239. tw32(0x5000, 0x400);
  4240. }
  4241. tw32(GRC_MODE, tp->grc_mode);
  4242. if (tp->pci_chip_rev_id == CHIPREV_ID_5705_A0) {
  4243. val = tr32(0xc4);
  4244. tw32(0xc4, val | (1 << 15));
  4245. }
  4246. if ((tp->nic_sram_data_cfg & NIC_SRAM_DATA_CFG_MINI_PCI) != 0 &&
  4247. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5705) {
  4248. tp->pci_clock_ctrl |= CLOCK_CTRL_CLKRUN_OENABLE;
  4249. if (tp->pci_chip_rev_id == CHIPREV_ID_5705_A0)
  4250. tp->pci_clock_ctrl |= CLOCK_CTRL_FORCE_CLKRUN;
  4251. tw32(TG3PCI_CLOCK_CTRL, tp->pci_clock_ctrl);
  4252. }
  4253. if (tp->tg3_flags2 & TG3_FLG2_PHY_SERDES) {
  4254. tp->mac_mode = MAC_MODE_PORT_MODE_TBI;
  4255. tw32_f(MAC_MODE, tp->mac_mode);
  4256. } else if (tp->tg3_flags2 & TG3_FLG2_MII_SERDES) {
  4257. tp->mac_mode = MAC_MODE_PORT_MODE_GMII;
  4258. tw32_f(MAC_MODE, tp->mac_mode);
  4259. } else
  4260. tw32_f(MAC_MODE, 0);
  4261. udelay(40);
  4262. err = tg3_poll_fw(tp);
  4263. if (err)
  4264. return err;
  4265. if ((tp->tg3_flags2 & TG3_FLG2_PCI_EXPRESS) &&
  4266. tp->pci_chip_rev_id != CHIPREV_ID_5750_A0) {
  4267. val = tr32(0x7c00);
  4268. tw32(0x7c00, val | (1 << 25));
  4269. }
  4270. /* Reprobe ASF enable state. */
  4271. tp->tg3_flags &= ~TG3_FLAG_ENABLE_ASF;
  4272. tp->tg3_flags2 &= ~TG3_FLG2_ASF_NEW_HANDSHAKE;
  4273. tg3_read_mem(tp, NIC_SRAM_DATA_SIG, &val);
  4274. if (val == NIC_SRAM_DATA_SIG_MAGIC) {
  4275. u32 nic_cfg;
  4276. tg3_read_mem(tp, NIC_SRAM_DATA_CFG, &nic_cfg);
  4277. if (nic_cfg & NIC_SRAM_DATA_CFG_ASF_ENABLE) {
  4278. tp->tg3_flags |= TG3_FLAG_ENABLE_ASF;
  4279. if (tp->tg3_flags2 & TG3_FLG2_5750_PLUS)
  4280. tp->tg3_flags2 |= TG3_FLG2_ASF_NEW_HANDSHAKE;
  4281. }
  4282. }
  4283. return 0;
  4284. }
  4285. /* tp->lock is held. */
  4286. static void tg3_stop_fw(struct tg3 *tp)
  4287. {
  4288. if (tp->tg3_flags & TG3_FLAG_ENABLE_ASF) {
  4289. u32 val;
  4290. int i;
  4291. tg3_write_mem(tp, NIC_SRAM_FW_CMD_MBOX, FWCMD_NICDRV_PAUSE_FW);
  4292. val = tr32(GRC_RX_CPU_EVENT);
  4293. val |= (1 << 14);
  4294. tw32(GRC_RX_CPU_EVENT, val);
  4295. /* Wait for RX cpu to ACK the event. */
  4296. for (i = 0; i < 100; i++) {
  4297. if (!(tr32(GRC_RX_CPU_EVENT) & (1 << 14)))
  4298. break;
  4299. udelay(1);
  4300. }
  4301. }
  4302. }
  4303. /* tp->lock is held. */
  4304. static int tg3_halt(struct tg3 *tp, int kind, int silent)
  4305. {
  4306. int err;
  4307. tg3_stop_fw(tp);
  4308. tg3_write_sig_pre_reset(tp, kind);
  4309. tg3_abort_hw(tp, silent);
  4310. err = tg3_chip_reset(tp);
  4311. tg3_write_sig_legacy(tp, kind);
  4312. tg3_write_sig_post_reset(tp, kind);
  4313. if (err)
  4314. return err;
  4315. return 0;
  4316. }
  4317. #define TG3_FW_RELEASE_MAJOR 0x0
  4318. #define TG3_FW_RELASE_MINOR 0x0
  4319. #define TG3_FW_RELEASE_FIX 0x0
  4320. #define TG3_FW_START_ADDR 0x08000000
  4321. #define TG3_FW_TEXT_ADDR 0x08000000
  4322. #define TG3_FW_TEXT_LEN 0x9c0
  4323. #define TG3_FW_RODATA_ADDR 0x080009c0
  4324. #define TG3_FW_RODATA_LEN 0x60
  4325. #define TG3_FW_DATA_ADDR 0x08000a40
  4326. #define TG3_FW_DATA_LEN 0x20
  4327. #define TG3_FW_SBSS_ADDR 0x08000a60
  4328. #define TG3_FW_SBSS_LEN 0xc
  4329. #define TG3_FW_BSS_ADDR 0x08000a70
  4330. #define TG3_FW_BSS_LEN 0x10
  4331. static const u32 tg3FwText[(TG3_FW_TEXT_LEN / sizeof(u32)) + 1] = {
  4332. 0x00000000, 0x10000003, 0x00000000, 0x0000000d, 0x0000000d, 0x3c1d0800,
  4333. 0x37bd3ffc, 0x03a0f021, 0x3c100800, 0x26100000, 0x0e000018, 0x00000000,
  4334. 0x0000000d, 0x3c1d0800, 0x37bd3ffc, 0x03a0f021, 0x3c100800, 0x26100034,
  4335. 0x0e00021c, 0x00000000, 0x0000000d, 0x00000000, 0x00000000, 0x00000000,
  4336. 0x27bdffe0, 0x3c1cc000, 0xafbf0018, 0xaf80680c, 0x0e00004c, 0x241b2105,
  4337. 0x97850000, 0x97870002, 0x9782002c, 0x9783002e, 0x3c040800, 0x248409c0,
  4338. 0xafa00014, 0x00021400, 0x00621825, 0x00052c00, 0xafa30010, 0x8f860010,
  4339. 0x00e52825, 0x0e000060, 0x24070102, 0x3c02ac00, 0x34420100, 0x3c03ac01,
  4340. 0x34630100, 0xaf820490, 0x3c02ffff, 0xaf820494, 0xaf830498, 0xaf82049c,
  4341. 0x24020001, 0xaf825ce0, 0x0e00003f, 0xaf825d00, 0x0e000140, 0x00000000,
  4342. 0x8fbf0018, 0x03e00008, 0x27bd0020, 0x2402ffff, 0xaf825404, 0x8f835400,
  4343. 0x34630400, 0xaf835400, 0xaf825404, 0x3c020800, 0x24420034, 0xaf82541c,
  4344. 0x03e00008, 0xaf805400, 0x00000000, 0x00000000, 0x3c020800, 0x34423000,
  4345. 0x3c030800, 0x34633000, 0x3c040800, 0x348437ff, 0x3c010800, 0xac220a64,
  4346. 0x24020040, 0x3c010800, 0xac220a68, 0x3c010800, 0xac200a60, 0xac600000,
  4347. 0x24630004, 0x0083102b, 0x5040fffd, 0xac600000, 0x03e00008, 0x00000000,
  4348. 0x00804821, 0x8faa0010, 0x3c020800, 0x8c420a60, 0x3c040800, 0x8c840a68,
  4349. 0x8fab0014, 0x24430001, 0x0044102b, 0x3c010800, 0xac230a60, 0x14400003,
  4350. 0x00004021, 0x3c010800, 0xac200a60, 0x3c020800, 0x8c420a60, 0x3c030800,
  4351. 0x8c630a64, 0x91240000, 0x00021140, 0x00431021, 0x00481021, 0x25080001,
  4352. 0xa0440000, 0x29020008, 0x1440fff4, 0x25290001, 0x3c020800, 0x8c420a60,
  4353. 0x3c030800, 0x8c630a64, 0x8f84680c, 0x00021140, 0x00431021, 0xac440008,
  4354. 0xac45000c, 0xac460010, 0xac470014, 0xac4a0018, 0x03e00008, 0xac4b001c,
  4355. 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0,
  4356. 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0,
  4357. 0, 0, 0, 0, 0, 0,
  4358. 0x02000008, 0x00000000, 0x0a0001e3, 0x3c0a0001, 0x0a0001e3, 0x3c0a0002,
  4359. 0x0a0001e3, 0x00000000, 0x0a0001e3, 0x00000000, 0x0a0001e3, 0x00000000,
  4360. 0x0a0001e3, 0x00000000, 0x0a0001e3, 0x00000000, 0x0a0001e3, 0x00000000,
  4361. 0x0a0001e3, 0x00000000, 0x0a0001e3, 0x00000000, 0x0a0001e3, 0x00000000,
  4362. 0x0a0001e3, 0x3c0a0007, 0x0a0001e3, 0x3c0a0008, 0x0a0001e3, 0x3c0a0009,
  4363. 0x0a0001e3, 0x00000000, 0x0a0001e3, 0x00000000, 0x0a0001e3, 0x3c0a000b,
  4364. 0x0a0001e3, 0x3c0a000c, 0x0a0001e3, 0x3c0a000d, 0x0a0001e3, 0x00000000,
  4365. 0x0a0001e3, 0x00000000, 0x0a0001e3, 0x3c0a000e, 0x0a0001e3, 0x00000000,
  4366. 0x0a0001e3, 0x00000000, 0x0a0001e3, 0x00000000, 0x0a0001e3, 0x00000000,
  4367. 0x0a0001e3, 0x00000000, 0x0a0001e3, 0x00000000, 0x0a0001e3, 0x00000000,
  4368. 0x0a0001e3, 0x00000000, 0x0a0001e3, 0x3c0a0013, 0x0a0001e3, 0x3c0a0014,
  4369. 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0,
  4370. 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0,
  4371. 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0,
  4372. 0x27bdffe0, 0x00001821, 0x00001021, 0xafbf0018, 0xafb10014, 0xafb00010,
  4373. 0x3c010800, 0x00220821, 0xac200a70, 0x3c010800, 0x00220821, 0xac200a74,
  4374. 0x3c010800, 0x00220821, 0xac200a78, 0x24630001, 0x1860fff5, 0x2442000c,
  4375. 0x24110001, 0x8f906810, 0x32020004, 0x14400005, 0x24040001, 0x3c020800,
  4376. 0x8c420a78, 0x18400003, 0x00002021, 0x0e000182, 0x00000000, 0x32020001,
  4377. 0x10400003, 0x00000000, 0x0e000169, 0x00000000, 0x0a000153, 0xaf915028,
  4378. 0x8fbf0018, 0x8fb10014, 0x8fb00010, 0x03e00008, 0x27bd0020, 0x3c050800,
  4379. 0x8ca50a70, 0x3c060800, 0x8cc60a80, 0x3c070800, 0x8ce70a78, 0x27bdffe0,
  4380. 0x3c040800, 0x248409d0, 0xafbf0018, 0xafa00010, 0x0e000060, 0xafa00014,
  4381. 0x0e00017b, 0x00002021, 0x8fbf0018, 0x03e00008, 0x27bd0020, 0x24020001,
  4382. 0x8f836810, 0x00821004, 0x00021027, 0x00621824, 0x03e00008, 0xaf836810,
  4383. 0x27bdffd8, 0xafbf0024, 0x1080002e, 0xafb00020, 0x8f825cec, 0xafa20018,
  4384. 0x8f825cec, 0x3c100800, 0x26100a78, 0xafa2001c, 0x34028000, 0xaf825cec,
  4385. 0x8e020000, 0x18400016, 0x00000000, 0x3c020800, 0x94420a74, 0x8fa3001c,
  4386. 0x000221c0, 0xac830004, 0x8fa2001c, 0x3c010800, 0x0e000201, 0xac220a74,
  4387. 0x10400005, 0x00000000, 0x8e020000, 0x24420001, 0x0a0001df, 0xae020000,
  4388. 0x3c020800, 0x8c420a70, 0x00021c02, 0x000321c0, 0x0a0001c5, 0xafa2001c,
  4389. 0x0e000201, 0x00000000, 0x1040001f, 0x00000000, 0x8e020000, 0x8fa3001c,
  4390. 0x24420001, 0x3c010800, 0xac230a70, 0x3c010800, 0xac230a74, 0x0a0001df,
  4391. 0xae020000, 0x3c100800, 0x26100a78, 0x8e020000, 0x18400028, 0x00000000,
  4392. 0x0e000201, 0x00000000, 0x14400024, 0x00000000, 0x8e020000, 0x3c030800,
  4393. 0x8c630a70, 0x2442ffff, 0xafa3001c, 0x18400006, 0xae020000, 0x00031402,
  4394. 0x000221c0, 0x8c820004, 0x3c010800, 0xac220a70, 0x97a2001e, 0x2442ff00,
  4395. 0x2c420300, 0x1440000b, 0x24024000, 0x3c040800, 0x248409dc, 0xafa00010,
  4396. 0xafa00014, 0x8fa6001c, 0x24050008, 0x0e000060, 0x00003821, 0x0a0001df,
  4397. 0x00000000, 0xaf825cf8, 0x3c020800, 0x8c420a40, 0x8fa3001c, 0x24420001,
  4398. 0xaf835cf8, 0x3c010800, 0xac220a40, 0x8fbf0024, 0x8fb00020, 0x03e00008,
  4399. 0x27bd0028, 0x27bdffe0, 0x3c040800, 0x248409e8, 0x00002821, 0x00003021,
  4400. 0x00003821, 0xafbf0018, 0xafa00010, 0x0e000060, 0xafa00014, 0x8fbf0018,
  4401. 0x03e00008, 0x27bd0020, 0x8f82680c, 0x8f85680c, 0x00021827, 0x0003182b,
  4402. 0x00031823, 0x00431024, 0x00441021, 0x00a2282b, 0x10a00006, 0x00000000,
  4403. 0x00401821, 0x8f82680c, 0x0043102b, 0x1440fffd, 0x00000000, 0x03e00008,
  4404. 0x00000000, 0x3c040800, 0x8c840000, 0x3c030800, 0x8c630a40, 0x0064102b,
  4405. 0x54400002, 0x00831023, 0x00641023, 0x2c420008, 0x03e00008, 0x38420001,
  4406. 0x27bdffe0, 0x00802821, 0x3c040800, 0x24840a00, 0x00003021, 0x00003821,
  4407. 0xafbf0018, 0xafa00010, 0x0e000060, 0xafa00014, 0x0a000216, 0x00000000,
  4408. 0x8fbf0018, 0x03e00008, 0x27bd0020, 0x00000000, 0x27bdffe0, 0x3c1cc000,
  4409. 0xafbf0018, 0x0e00004c, 0xaf80680c, 0x3c040800, 0x24840a10, 0x03802821,
  4410. 0x00003021, 0x00003821, 0xafa00010, 0x0e000060, 0xafa00014, 0x2402ffff,
  4411. 0xaf825404, 0x3c0200aa, 0x0e000234, 0xaf825434, 0x8fbf0018, 0x03e00008,
  4412. 0x27bd0020, 0x00000000, 0x00000000, 0x00000000, 0x27bdffe8, 0xafb00010,
  4413. 0x24100001, 0xafbf0014, 0x3c01c003, 0xac200000, 0x8f826810, 0x30422000,
  4414. 0x10400003, 0x00000000, 0x0e000246, 0x00000000, 0x0a00023a, 0xaf905428,
  4415. 0x8fbf0014, 0x8fb00010, 0x03e00008, 0x27bd0018, 0x27bdfff8, 0x8f845d0c,
  4416. 0x3c0200ff, 0x3c030800, 0x8c630a50, 0x3442fff8, 0x00821024, 0x1043001e,
  4417. 0x3c0500ff, 0x34a5fff8, 0x3c06c003, 0x3c074000, 0x00851824, 0x8c620010,
  4418. 0x3c010800, 0xac230a50, 0x30420008, 0x10400005, 0x00871025, 0x8cc20000,
  4419. 0x24420001, 0xacc20000, 0x00871025, 0xaf825d0c, 0x8fa20000, 0x24420001,
  4420. 0xafa20000, 0x8fa20000, 0x8fa20000, 0x24420001, 0xafa20000, 0x8fa20000,
  4421. 0x8f845d0c, 0x3c030800, 0x8c630a50, 0x00851024, 0x1443ffe8, 0x00851824,
  4422. 0x27bd0008, 0x03e00008, 0x00000000, 0x00000000, 0x00000000
  4423. };
  4424. static const u32 tg3FwRodata[(TG3_FW_RODATA_LEN / sizeof(u32)) + 1] = {
  4425. 0x35373031, 0x726c7341, 0x00000000, 0x00000000, 0x53774576, 0x656e7430,
  4426. 0x00000000, 0x726c7045, 0x76656e74, 0x31000000, 0x556e6b6e, 0x45766e74,
  4427. 0x00000000, 0x00000000, 0x00000000, 0x00000000, 0x66617461, 0x6c457272,
  4428. 0x00000000, 0x00000000, 0x4d61696e, 0x43707542, 0x00000000, 0x00000000,
  4429. 0x00000000
  4430. };
  4431. #if 0 /* All zeros, don't eat up space with it. */
  4432. u32 tg3FwData[(TG3_FW_DATA_LEN / sizeof(u32)) + 1] = {
  4433. 0x00000000, 0x00000000, 0x00000000, 0x00000000, 0x00000000,
  4434. 0x00000000, 0x00000000, 0x00000000, 0x00000000
  4435. };
  4436. #endif
  4437. #define RX_CPU_SCRATCH_BASE 0x30000
  4438. #define RX_CPU_SCRATCH_SIZE 0x04000
  4439. #define TX_CPU_SCRATCH_BASE 0x34000
  4440. #define TX_CPU_SCRATCH_SIZE 0x04000
  4441. /* tp->lock is held. */
  4442. static int tg3_halt_cpu(struct tg3 *tp, u32 offset)
  4443. {
  4444. int i;
  4445. BUG_ON(offset == TX_CPU_BASE &&
  4446. (tp->tg3_flags2 & TG3_FLG2_5705_PLUS));
  4447. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906) {
  4448. u32 val = tr32(GRC_VCPU_EXT_CTRL);
  4449. tw32(GRC_VCPU_EXT_CTRL, val | GRC_VCPU_EXT_CTRL_HALT_CPU);
  4450. return 0;
  4451. }
  4452. if (offset == RX_CPU_BASE) {
  4453. for (i = 0; i < 10000; i++) {
  4454. tw32(offset + CPU_STATE, 0xffffffff);
  4455. tw32(offset + CPU_MODE, CPU_MODE_HALT);
  4456. if (tr32(offset + CPU_MODE) & CPU_MODE_HALT)
  4457. break;
  4458. }
  4459. tw32(offset + CPU_STATE, 0xffffffff);
  4460. tw32_f(offset + CPU_MODE, CPU_MODE_HALT);
  4461. udelay(10);
  4462. } else {
  4463. for (i = 0; i < 10000; i++) {
  4464. tw32(offset + CPU_STATE, 0xffffffff);
  4465. tw32(offset + CPU_MODE, CPU_MODE_HALT);
  4466. if (tr32(offset + CPU_MODE) & CPU_MODE_HALT)
  4467. break;
  4468. }
  4469. }
  4470. if (i >= 10000) {
  4471. printk(KERN_ERR PFX "tg3_reset_cpu timed out for %s, "
  4472. "and %s CPU\n",
  4473. tp->dev->name,
  4474. (offset == RX_CPU_BASE ? "RX" : "TX"));
  4475. return -ENODEV;
  4476. }
  4477. /* Clear firmware's nvram arbitration. */
  4478. if (tp->tg3_flags & TG3_FLAG_NVRAM)
  4479. tw32(NVRAM_SWARB, SWARB_REQ_CLR0);
  4480. return 0;
  4481. }
  4482. struct fw_info {
  4483. unsigned int text_base;
  4484. unsigned int text_len;
  4485. const u32 *text_data;
  4486. unsigned int rodata_base;
  4487. unsigned int rodata_len;
  4488. const u32 *rodata_data;
  4489. unsigned int data_base;
  4490. unsigned int data_len;
  4491. const u32 *data_data;
  4492. };
  4493. /* tp->lock is held. */
  4494. static int tg3_load_firmware_cpu(struct tg3 *tp, u32 cpu_base, u32 cpu_scratch_base,
  4495. int cpu_scratch_size, struct fw_info *info)
  4496. {
  4497. int err, lock_err, i;
  4498. void (*write_op)(struct tg3 *, u32, u32);
  4499. if (cpu_base == TX_CPU_BASE &&
  4500. (tp->tg3_flags2 & TG3_FLG2_5705_PLUS)) {
  4501. printk(KERN_ERR PFX "tg3_load_firmware_cpu: Trying to load "
  4502. "TX cpu firmware on %s which is 5705.\n",
  4503. tp->dev->name);
  4504. return -EINVAL;
  4505. }
  4506. if (tp->tg3_flags2 & TG3_FLG2_5705_PLUS)
  4507. write_op = tg3_write_mem;
  4508. else
  4509. write_op = tg3_write_indirect_reg32;
  4510. /* It is possible that bootcode is still loading at this point.
  4511. * Get the nvram lock first before halting the cpu.
  4512. */
  4513. lock_err = tg3_nvram_lock(tp);
  4514. err = tg3_halt_cpu(tp, cpu_base);
  4515. if (!lock_err)
  4516. tg3_nvram_unlock(tp);
  4517. if (err)
  4518. goto out;
  4519. for (i = 0; i < cpu_scratch_size; i += sizeof(u32))
  4520. write_op(tp, cpu_scratch_base + i, 0);
  4521. tw32(cpu_base + CPU_STATE, 0xffffffff);
  4522. tw32(cpu_base + CPU_MODE, tr32(cpu_base+CPU_MODE)|CPU_MODE_HALT);
  4523. for (i = 0; i < (info->text_len / sizeof(u32)); i++)
  4524. write_op(tp, (cpu_scratch_base +
  4525. (info->text_base & 0xffff) +
  4526. (i * sizeof(u32))),
  4527. (info->text_data ?
  4528. info->text_data[i] : 0));
  4529. for (i = 0; i < (info->rodata_len / sizeof(u32)); i++)
  4530. write_op(tp, (cpu_scratch_base +
  4531. (info->rodata_base & 0xffff) +
  4532. (i * sizeof(u32))),
  4533. (info->rodata_data ?
  4534. info->rodata_data[i] : 0));
  4535. for (i = 0; i < (info->data_len / sizeof(u32)); i++)
  4536. write_op(tp, (cpu_scratch_base +
  4537. (info->data_base & 0xffff) +
  4538. (i * sizeof(u32))),
  4539. (info->data_data ?
  4540. info->data_data[i] : 0));
  4541. err = 0;
  4542. out:
  4543. return err;
  4544. }
  4545. /* tp->lock is held. */
  4546. static int tg3_load_5701_a0_firmware_fix(struct tg3 *tp)
  4547. {
  4548. struct fw_info info;
  4549. int err, i;
  4550. info.text_base = TG3_FW_TEXT_ADDR;
  4551. info.text_len = TG3_FW_TEXT_LEN;
  4552. info.text_data = &tg3FwText[0];
  4553. info.rodata_base = TG3_FW_RODATA_ADDR;
  4554. info.rodata_len = TG3_FW_RODATA_LEN;
  4555. info.rodata_data = &tg3FwRodata[0];
  4556. info.data_base = TG3_FW_DATA_ADDR;
  4557. info.data_len = TG3_FW_DATA_LEN;
  4558. info.data_data = NULL;
  4559. err = tg3_load_firmware_cpu(tp, RX_CPU_BASE,
  4560. RX_CPU_SCRATCH_BASE, RX_CPU_SCRATCH_SIZE,
  4561. &info);
  4562. if (err)
  4563. return err;
  4564. err = tg3_load_firmware_cpu(tp, TX_CPU_BASE,
  4565. TX_CPU_SCRATCH_BASE, TX_CPU_SCRATCH_SIZE,
  4566. &info);
  4567. if (err)
  4568. return err;
  4569. /* Now startup only the RX cpu. */
  4570. tw32(RX_CPU_BASE + CPU_STATE, 0xffffffff);
  4571. tw32_f(RX_CPU_BASE + CPU_PC, TG3_FW_TEXT_ADDR);
  4572. for (i = 0; i < 5; i++) {
  4573. if (tr32(RX_CPU_BASE + CPU_PC) == TG3_FW_TEXT_ADDR)
  4574. break;
  4575. tw32(RX_CPU_BASE + CPU_STATE, 0xffffffff);
  4576. tw32(RX_CPU_BASE + CPU_MODE, CPU_MODE_HALT);
  4577. tw32_f(RX_CPU_BASE + CPU_PC, TG3_FW_TEXT_ADDR);
  4578. udelay(1000);
  4579. }
  4580. if (i >= 5) {
  4581. printk(KERN_ERR PFX "tg3_load_firmware fails for %s "
  4582. "to set RX CPU PC, is %08x should be %08x\n",
  4583. tp->dev->name, tr32(RX_CPU_BASE + CPU_PC),
  4584. TG3_FW_TEXT_ADDR);
  4585. return -ENODEV;
  4586. }
  4587. tw32(RX_CPU_BASE + CPU_STATE, 0xffffffff);
  4588. tw32_f(RX_CPU_BASE + CPU_MODE, 0x00000000);
  4589. return 0;
  4590. }
  4591. #define TG3_TSO_FW_RELEASE_MAJOR 0x1
  4592. #define TG3_TSO_FW_RELASE_MINOR 0x6
  4593. #define TG3_TSO_FW_RELEASE_FIX 0x0
  4594. #define TG3_TSO_FW_START_ADDR 0x08000000
  4595. #define TG3_TSO_FW_TEXT_ADDR 0x08000000
  4596. #define TG3_TSO_FW_TEXT_LEN 0x1aa0
  4597. #define TG3_TSO_FW_RODATA_ADDR 0x08001aa0
  4598. #define TG3_TSO_FW_RODATA_LEN 0x60
  4599. #define TG3_TSO_FW_DATA_ADDR 0x08001b20
  4600. #define TG3_TSO_FW_DATA_LEN 0x30
  4601. #define TG3_TSO_FW_SBSS_ADDR 0x08001b50
  4602. #define TG3_TSO_FW_SBSS_LEN 0x2c
  4603. #define TG3_TSO_FW_BSS_ADDR 0x08001b80
  4604. #define TG3_TSO_FW_BSS_LEN 0x894
  4605. static const u32 tg3TsoFwText[(TG3_TSO_FW_TEXT_LEN / 4) + 1] = {
  4606. 0x0e000003, 0x00000000, 0x08001b24, 0x00000000, 0x10000003, 0x00000000,
  4607. 0x0000000d, 0x0000000d, 0x3c1d0800, 0x37bd4000, 0x03a0f021, 0x3c100800,
  4608. 0x26100000, 0x0e000010, 0x00000000, 0x0000000d, 0x27bdffe0, 0x3c04fefe,
  4609. 0xafbf0018, 0x0e0005d8, 0x34840002, 0x0e000668, 0x00000000, 0x3c030800,
  4610. 0x90631b68, 0x24020002, 0x3c040800, 0x24841aac, 0x14620003, 0x24050001,
  4611. 0x3c040800, 0x24841aa0, 0x24060006, 0x00003821, 0xafa00010, 0x0e00067c,
  4612. 0xafa00014, 0x8f625c50, 0x34420001, 0xaf625c50, 0x8f625c90, 0x34420001,
  4613. 0xaf625c90, 0x2402ffff, 0x0e000034, 0xaf625404, 0x8fbf0018, 0x03e00008,
  4614. 0x27bd0020, 0x00000000, 0x00000000, 0x00000000, 0x27bdffe0, 0xafbf001c,
  4615. 0xafb20018, 0xafb10014, 0x0e00005b, 0xafb00010, 0x24120002, 0x24110001,
  4616. 0x8f706820, 0x32020100, 0x10400003, 0x00000000, 0x0e0000bb, 0x00000000,
  4617. 0x8f706820, 0x32022000, 0x10400004, 0x32020001, 0x0e0001f0, 0x24040001,
  4618. 0x32020001, 0x10400003, 0x00000000, 0x0e0000a3, 0x00000000, 0x3c020800,
  4619. 0x90421b98, 0x14520003, 0x00000000, 0x0e0004c0, 0x00000000, 0x0a00003c,
  4620. 0xaf715028, 0x8fbf001c, 0x8fb20018, 0x8fb10014, 0x8fb00010, 0x03e00008,
  4621. 0x27bd0020, 0x27bdffe0, 0x3c040800, 0x24841ac0, 0x00002821, 0x00003021,
  4622. 0x00003821, 0xafbf0018, 0xafa00010, 0x0e00067c, 0xafa00014, 0x3c040800,
  4623. 0x248423d8, 0xa4800000, 0x3c010800, 0xa0201b98, 0x3c010800, 0xac201b9c,
  4624. 0x3c010800, 0xac201ba0, 0x3c010800, 0xac201ba4, 0x3c010800, 0xac201bac,
  4625. 0x3c010800, 0xac201bb8, 0x3c010800, 0xac201bbc, 0x8f624434, 0x3c010800,
  4626. 0xac221b88, 0x8f624438, 0x3c010800, 0xac221b8c, 0x8f624410, 0xac80f7a8,
  4627. 0x3c010800, 0xac201b84, 0x3c010800, 0xac2023e0, 0x3c010800, 0xac2023c8,
  4628. 0x3c010800, 0xac2023cc, 0x3c010800, 0xac202400, 0x3c010800, 0xac221b90,
  4629. 0x8f620068, 0x24030007, 0x00021702, 0x10430005, 0x00000000, 0x8f620068,
  4630. 0x00021702, 0x14400004, 0x24020001, 0x3c010800, 0x0a000097, 0xac20240c,
  4631. 0xac820034, 0x3c040800, 0x24841acc, 0x3c050800, 0x8ca5240c, 0x00003021,
  4632. 0x00003821, 0xafa00010, 0x0e00067c, 0xafa00014, 0x8fbf0018, 0x03e00008,
  4633. 0x27bd0020, 0x27bdffe0, 0x3c040800, 0x24841ad8, 0x00002821, 0x00003021,
  4634. 0x00003821, 0xafbf0018, 0xafa00010, 0x0e00067c, 0xafa00014, 0x0e00005b,
  4635. 0x00000000, 0x0e0000b4, 0x00002021, 0x8fbf0018, 0x03e00008, 0x27bd0020,
  4636. 0x24020001, 0x8f636820, 0x00821004, 0x00021027, 0x00621824, 0x03e00008,
  4637. 0xaf636820, 0x27bdffd0, 0xafbf002c, 0xafb60028, 0xafb50024, 0xafb40020,
  4638. 0xafb3001c, 0xafb20018, 0xafb10014, 0xafb00010, 0x8f675c5c, 0x3c030800,
  4639. 0x24631bbc, 0x8c620000, 0x14470005, 0x3c0200ff, 0x3c020800, 0x90421b98,
  4640. 0x14400119, 0x3c0200ff, 0x3442fff8, 0x00e28824, 0xac670000, 0x00111902,
  4641. 0x306300ff, 0x30e20003, 0x000211c0, 0x00622825, 0x00a04021, 0x00071602,
  4642. 0x3c030800, 0x90631b98, 0x3044000f, 0x14600036, 0x00804821, 0x24020001,
  4643. 0x3c010800, 0xa0221b98, 0x00051100, 0x00821025, 0x3c010800, 0xac201b9c,
  4644. 0x3c010800, 0xac201ba0, 0x3c010800, 0xac201ba4, 0x3c010800, 0xac201bac,
  4645. 0x3c010800, 0xac201bb8, 0x3c010800, 0xac201bb0, 0x3c010800, 0xac201bb4,
  4646. 0x3c010800, 0xa42223d8, 0x9622000c, 0x30437fff, 0x3c010800, 0xa4222410,
  4647. 0x30428000, 0x3c010800, 0xa4231bc6, 0x10400005, 0x24020001, 0x3c010800,
  4648. 0xac2223f4, 0x0a000102, 0x2406003e, 0x24060036, 0x3c010800, 0xac2023f4,
  4649. 0x9622000a, 0x3c030800, 0x94631bc6, 0x3c010800, 0xac2023f0, 0x3c010800,
  4650. 0xac2023f8, 0x00021302, 0x00021080, 0x00c21021, 0x00621821, 0x3c010800,
  4651. 0xa42223d0, 0x3c010800, 0x0a000115, 0xa4231b96, 0x9622000c, 0x3c010800,
  4652. 0xa42223ec, 0x3c040800, 0x24841b9c, 0x8c820000, 0x00021100, 0x3c010800,
  4653. 0x00220821, 0xac311bc8, 0x8c820000, 0x00021100, 0x3c010800, 0x00220821,
  4654. 0xac271bcc, 0x8c820000, 0x25030001, 0x306601ff, 0x00021100, 0x3c010800,
  4655. 0x00220821, 0xac261bd0, 0x8c820000, 0x00021100, 0x3c010800, 0x00220821,
  4656. 0xac291bd4, 0x96230008, 0x3c020800, 0x8c421bac, 0x00432821, 0x3c010800,
  4657. 0xac251bac, 0x9622000a, 0x30420004, 0x14400018, 0x00061100, 0x8f630c14,
  4658. 0x3063000f, 0x2c620002, 0x1440000b, 0x3c02c000, 0x8f630c14, 0x3c020800,
  4659. 0x8c421b40, 0x3063000f, 0x24420001, 0x3c010800, 0xac221b40, 0x2c620002,
  4660. 0x1040fff7, 0x3c02c000, 0x00e21825, 0xaf635c5c, 0x8f625c50, 0x30420002,
  4661. 0x10400014, 0x00000000, 0x0a000147, 0x00000000, 0x3c030800, 0x8c631b80,
  4662. 0x3c040800, 0x94841b94, 0x01221025, 0x3c010800, 0xa42223da, 0x24020001,
  4663. 0x3c010800, 0xac221bb8, 0x24630001, 0x0085202a, 0x3c010800, 0x10800003,
  4664. 0xac231b80, 0x3c010800, 0xa4251b94, 0x3c060800, 0x24c61b9c, 0x8cc20000,
  4665. 0x24420001, 0xacc20000, 0x28420080, 0x14400005, 0x00000000, 0x0e000656,
  4666. 0x24040002, 0x0a0001e6, 0x00000000, 0x3c020800, 0x8c421bb8, 0x10400078,
  4667. 0x24020001, 0x3c050800, 0x90a51b98, 0x14a20072, 0x00000000, 0x3c150800,
  4668. 0x96b51b96, 0x3c040800, 0x8c841bac, 0x32a3ffff, 0x0083102a, 0x1440006c,
  4669. 0x00000000, 0x14830003, 0x00000000, 0x3c010800, 0xac2523f0, 0x1060005c,
  4670. 0x00009021, 0x24d60004, 0x0060a021, 0x24d30014, 0x8ec20000, 0x00028100,
  4671. 0x3c110800, 0x02308821, 0x0e000625, 0x8e311bc8, 0x00402821, 0x10a00054,
  4672. 0x00000000, 0x9628000a, 0x31020040, 0x10400005, 0x2407180c, 0x8e22000c,
  4673. 0x2407188c, 0x00021400, 0xaca20018, 0x3c030800, 0x00701821, 0x8c631bd0,
  4674. 0x3c020800, 0x00501021, 0x8c421bd4, 0x00031d00, 0x00021400, 0x00621825,
  4675. 0xaca30014, 0x8ec30004, 0x96220008, 0x00432023, 0x3242ffff, 0x3083ffff,
  4676. 0x00431021, 0x0282102a, 0x14400002, 0x02b23023, 0x00803021, 0x8e620000,
  4677. 0x30c4ffff, 0x00441021, 0xae620000, 0x8e220000, 0xaca20000, 0x8e220004,
  4678. 0x8e63fff4, 0x00431021, 0xaca20004, 0xa4a6000e, 0x8e62fff4, 0x00441021,
  4679. 0xae62fff4, 0x96230008, 0x0043102a, 0x14400005, 0x02469021, 0x8e62fff0,
  4680. 0xae60fff4, 0x24420001, 0xae62fff0, 0xaca00008, 0x3242ffff, 0x14540008,
  4681. 0x24020305, 0x31020080, 0x54400001, 0x34e70010, 0x24020905, 0xa4a2000c,
  4682. 0x0a0001cb, 0x34e70020, 0xa4a2000c, 0x3c020800, 0x8c4223f0, 0x10400003,
  4683. 0x3c024b65, 0x0a0001d3, 0x34427654, 0x3c02b49a, 0x344289ab, 0xaca2001c,
  4684. 0x30e2ffff, 0xaca20010, 0x0e0005a2, 0x00a02021, 0x3242ffff, 0x0054102b,
  4685. 0x1440ffa9, 0x00000000, 0x24020002, 0x3c010800, 0x0a0001e6, 0xa0221b98,
  4686. 0x8ec2083c, 0x24420001, 0x0a0001e6, 0xaec2083c, 0x0e0004c0, 0x00000000,
  4687. 0x8fbf002c, 0x8fb60028, 0x8fb50024, 0x8fb40020, 0x8fb3001c, 0x8fb20018,
  4688. 0x8fb10014, 0x8fb00010, 0x03e00008, 0x27bd0030, 0x27bdffd0, 0xafbf0028,
  4689. 0xafb30024, 0xafb20020, 0xafb1001c, 0xafb00018, 0x8f725c9c, 0x3c0200ff,
  4690. 0x3442fff8, 0x3c070800, 0x24e71bb4, 0x02428824, 0x9623000e, 0x8ce20000,
  4691. 0x00431021, 0xace20000, 0x8e220010, 0x30420020, 0x14400011, 0x00809821,
  4692. 0x0e00063b, 0x02202021, 0x3c02c000, 0x02421825, 0xaf635c9c, 0x8f625c90,
  4693. 0x30420002, 0x1040011e, 0x00000000, 0xaf635c9c, 0x8f625c90, 0x30420002,
  4694. 0x10400119, 0x00000000, 0x0a00020d, 0x00000000, 0x8e240008, 0x8e230014,
  4695. 0x00041402, 0x000231c0, 0x00031502, 0x304201ff, 0x2442ffff, 0x3042007f,
  4696. 0x00031942, 0x30637800, 0x00021100, 0x24424000, 0x00624821, 0x9522000a,
  4697. 0x3084ffff, 0x30420008, 0x104000b0, 0x000429c0, 0x3c020800, 0x8c422400,
  4698. 0x14400024, 0x24c50008, 0x94c20014, 0x3c010800, 0xa42223d0, 0x8cc40010,
  4699. 0x00041402, 0x3c010800, 0xa42223d2, 0x3c010800, 0xa42423d4, 0x94c2000e,
  4700. 0x3083ffff, 0x00431023, 0x3c010800, 0xac222408, 0x94c2001a, 0x3c010800,
  4701. 0xac262400, 0x3c010800, 0xac322404, 0x3c010800, 0xac2223fc, 0x3c02c000,
  4702. 0x02421825, 0xaf635c9c, 0x8f625c90, 0x30420002, 0x104000e5, 0x00000000,
  4703. 0xaf635c9c, 0x8f625c90, 0x30420002, 0x104000e0, 0x00000000, 0x0a000246,
  4704. 0x00000000, 0x94c2000e, 0x3c030800, 0x946323d4, 0x00434023, 0x3103ffff,
  4705. 0x2c620008, 0x1040001c, 0x00000000, 0x94c20014, 0x24420028, 0x00a22821,
  4706. 0x00031042, 0x1840000b, 0x00002021, 0x24e60848, 0x00403821, 0x94a30000,
  4707. 0x8cc20000, 0x24840001, 0x00431021, 0xacc20000, 0x0087102a, 0x1440fff9,
  4708. 0x24a50002, 0x31020001, 0x1040001f, 0x3c024000, 0x3c040800, 0x248423fc,
  4709. 0xa0a00001, 0x94a30000, 0x8c820000, 0x00431021, 0x0a000285, 0xac820000,
  4710. 0x8f626800, 0x3c030010, 0x00431024, 0x10400009, 0x00000000, 0x94c2001a,
  4711. 0x3c030800, 0x8c6323fc, 0x00431021, 0x3c010800, 0xac2223fc, 0x0a000286,
  4712. 0x3c024000, 0x94c2001a, 0x94c4001c, 0x3c030800, 0x8c6323fc, 0x00441023,
  4713. 0x00621821, 0x3c010800, 0xac2323fc, 0x3c024000, 0x02421825, 0xaf635c9c,
  4714. 0x8f625c90, 0x30420002, 0x1440fffc, 0x00000000, 0x9522000a, 0x30420010,
  4715. 0x1040009b, 0x00000000, 0x3c030800, 0x946323d4, 0x3c070800, 0x24e72400,
  4716. 0x8ce40000, 0x8f626800, 0x24630030, 0x00832821, 0x3c030010, 0x00431024,
  4717. 0x1440000a, 0x00000000, 0x94a20004, 0x3c040800, 0x8c842408, 0x3c030800,
  4718. 0x8c6323fc, 0x00441023, 0x00621821, 0x3c010800, 0xac2323fc, 0x3c040800,
  4719. 0x8c8423fc, 0x00041c02, 0x3082ffff, 0x00622021, 0x00041402, 0x00822021,
  4720. 0x00041027, 0xa4a20006, 0x3c030800, 0x8c632404, 0x3c0200ff, 0x3442fff8,
  4721. 0x00628824, 0x96220008, 0x24050001, 0x24034000, 0x000231c0, 0x00801021,
  4722. 0xa4c2001a, 0xa4c0001c, 0xace00000, 0x3c010800, 0xac251b60, 0xaf635cb8,
  4723. 0x8f625cb0, 0x30420002, 0x10400003, 0x00000000, 0x3c010800, 0xac201b60,
  4724. 0x8e220008, 0xaf625cb8, 0x8f625cb0, 0x30420002, 0x10400003, 0x00000000,
  4725. 0x3c010800, 0xac201b60, 0x3c020800, 0x8c421b60, 0x1040ffec, 0x00000000,
  4726. 0x3c040800, 0x0e00063b, 0x8c842404, 0x0a00032a, 0x00000000, 0x3c030800,
  4727. 0x90631b98, 0x24020002, 0x14620003, 0x3c034b65, 0x0a0002e1, 0x00008021,
  4728. 0x8e22001c, 0x34637654, 0x10430002, 0x24100002, 0x24100001, 0x00c02021,
  4729. 0x0e000350, 0x02003021, 0x24020003, 0x3c010800, 0xa0221b98, 0x24020002,
  4730. 0x1202000a, 0x24020001, 0x3c030800, 0x8c6323f0, 0x10620006, 0x00000000,
  4731. 0x3c020800, 0x944223d8, 0x00021400, 0x0a00031f, 0xae220014, 0x3c040800,
  4732. 0x248423da, 0x94820000, 0x00021400, 0xae220014, 0x3c020800, 0x8c421bbc,
  4733. 0x3c03c000, 0x3c010800, 0xa0201b98, 0x00431025, 0xaf625c5c, 0x8f625c50,
  4734. 0x30420002, 0x10400009, 0x00000000, 0x2484f7e2, 0x8c820000, 0x00431025,
  4735. 0xaf625c5c, 0x8f625c50, 0x30420002, 0x1440fffa, 0x00000000, 0x3c020800,
  4736. 0x24421b84, 0x8c430000, 0x24630001, 0xac430000, 0x8f630c14, 0x3063000f,
  4737. 0x2c620002, 0x1440000c, 0x3c024000, 0x8f630c14, 0x3c020800, 0x8c421b40,
  4738. 0x3063000f, 0x24420001, 0x3c010800, 0xac221b40, 0x2c620002, 0x1040fff7,
  4739. 0x00000000, 0x3c024000, 0x02421825, 0xaf635c9c, 0x8f625c90, 0x30420002,
  4740. 0x1440fffc, 0x00000000, 0x12600003, 0x00000000, 0x0e0004c0, 0x00000000,
  4741. 0x8fbf0028, 0x8fb30024, 0x8fb20020, 0x8fb1001c, 0x8fb00018, 0x03e00008,
  4742. 0x27bd0030, 0x8f634450, 0x3c040800, 0x24841b88, 0x8c820000, 0x00031c02,
  4743. 0x0043102b, 0x14400007, 0x3c038000, 0x8c840004, 0x8f624450, 0x00021c02,
  4744. 0x0083102b, 0x1040fffc, 0x3c038000, 0xaf634444, 0x8f624444, 0x00431024,
  4745. 0x1440fffd, 0x00000000, 0x8f624448, 0x03e00008, 0x3042ffff, 0x3c024000,
  4746. 0x00822025, 0xaf645c38, 0x8f625c30, 0x30420002, 0x1440fffc, 0x00000000,
  4747. 0x03e00008, 0x00000000, 0x27bdffe0, 0x00805821, 0x14c00011, 0x256e0008,
  4748. 0x3c020800, 0x8c4223f4, 0x10400007, 0x24020016, 0x3c010800, 0xa42223d2,
  4749. 0x2402002a, 0x3c010800, 0x0a000364, 0xa42223d4, 0x8d670010, 0x00071402,
  4750. 0x3c010800, 0xa42223d2, 0x3c010800, 0xa42723d4, 0x3c040800, 0x948423d4,
  4751. 0x3c030800, 0x946323d2, 0x95cf0006, 0x3c020800, 0x944223d0, 0x00832023,
  4752. 0x01e2c023, 0x3065ffff, 0x24a20028, 0x01c24821, 0x3082ffff, 0x14c0001a,
  4753. 0x01226021, 0x9582000c, 0x3042003f, 0x3c010800, 0xa42223d6, 0x95820004,
  4754. 0x95830006, 0x3c010800, 0xac2023e4, 0x3c010800, 0xac2023e8, 0x00021400,
  4755. 0x00431025, 0x3c010800, 0xac221bc0, 0x95220004, 0x3c010800, 0xa4221bc4,
  4756. 0x95230002, 0x01e51023, 0x0043102a, 0x10400010, 0x24020001, 0x3c010800,
  4757. 0x0a000398, 0xac2223f8, 0x3c030800, 0x8c6323e8, 0x3c020800, 0x94421bc4,
  4758. 0x00431021, 0xa5220004, 0x3c020800, 0x94421bc0, 0xa5820004, 0x3c020800,
  4759. 0x8c421bc0, 0xa5820006, 0x3c020800, 0x8c4223f0, 0x3c0d0800, 0x8dad23e4,
  4760. 0x3c0a0800, 0x144000e5, 0x8d4a23e8, 0x3c020800, 0x94421bc4, 0x004a1821,
  4761. 0x3063ffff, 0x0062182b, 0x24020002, 0x10c2000d, 0x01435023, 0x3c020800,
  4762. 0x944223d6, 0x30420009, 0x10400008, 0x00000000, 0x9582000c, 0x3042fff6,
  4763. 0xa582000c, 0x3c020800, 0x944223d6, 0x30420009, 0x01a26823, 0x3c020800,
  4764. 0x8c4223f8, 0x1040004a, 0x01203821, 0x3c020800, 0x944223d2, 0x00004021,
  4765. 0xa520000a, 0x01e21023, 0xa5220002, 0x3082ffff, 0x00021042, 0x18400008,
  4766. 0x00003021, 0x00401821, 0x94e20000, 0x25080001, 0x00c23021, 0x0103102a,
  4767. 0x1440fffb, 0x24e70002, 0x00061c02, 0x30c2ffff, 0x00623021, 0x00061402,
  4768. 0x00c23021, 0x00c02821, 0x00061027, 0xa522000a, 0x00003021, 0x2527000c,
  4769. 0x00004021, 0x94e20000, 0x25080001, 0x00c23021, 0x2d020004, 0x1440fffb,
  4770. 0x24e70002, 0x95220002, 0x00004021, 0x91230009, 0x00442023, 0x01803821,
  4771. 0x3082ffff, 0xa4e00010, 0x00621821, 0x00021042, 0x18400010, 0x00c33021,
  4772. 0x00404821, 0x94e20000, 0x24e70002, 0x00c23021, 0x30e2007f, 0x14400006,
  4773. 0x25080001, 0x8d630000, 0x3c02007f, 0x3442ff80, 0x00625824, 0x25670008,
  4774. 0x0109102a, 0x1440fff3, 0x00000000, 0x30820001, 0x10400005, 0x00061c02,
  4775. 0xa0e00001, 0x94e20000, 0x00c23021, 0x00061c02, 0x30c2ffff, 0x00623021,
  4776. 0x00061402, 0x00c23021, 0x0a00047d, 0x30c6ffff, 0x24020002, 0x14c20081,
  4777. 0x00000000, 0x3c020800, 0x8c42240c, 0x14400007, 0x00000000, 0x3c020800,
  4778. 0x944223d2, 0x95230002, 0x01e21023, 0x10620077, 0x00000000, 0x3c020800,
  4779. 0x944223d2, 0x01e21023, 0xa5220002, 0x3c020800, 0x8c42240c, 0x1040001a,
  4780. 0x31e3ffff, 0x8dc70010, 0x3c020800, 0x94421b96, 0x00e04021, 0x00072c02,
  4781. 0x00aa2021, 0x00431023, 0x00823823, 0x00072402, 0x30e2ffff, 0x00823821,
  4782. 0x00071027, 0xa522000a, 0x3102ffff, 0x3c040800, 0x948423d4, 0x00453023,
  4783. 0x00e02821, 0x00641823, 0x006d1821, 0x00c33021, 0x00061c02, 0x30c2ffff,
  4784. 0x0a00047d, 0x00623021, 0x01203821, 0x00004021, 0x3082ffff, 0x00021042,
  4785. 0x18400008, 0x00003021, 0x00401821, 0x94e20000, 0x25080001, 0x00c23021,
  4786. 0x0103102a, 0x1440fffb, 0x24e70002, 0x00061c02, 0x30c2ffff, 0x00623021,
  4787. 0x00061402, 0x00c23021, 0x00c02821, 0x00061027, 0xa522000a, 0x00003021,
  4788. 0x2527000c, 0x00004021, 0x94e20000, 0x25080001, 0x00c23021, 0x2d020004,
  4789. 0x1440fffb, 0x24e70002, 0x95220002, 0x00004021, 0x91230009, 0x00442023,
  4790. 0x01803821, 0x3082ffff, 0xa4e00010, 0x3c040800, 0x948423d4, 0x00621821,
  4791. 0x00c33021, 0x00061c02, 0x30c2ffff, 0x00623021, 0x00061c02, 0x3c020800,
  4792. 0x944223d0, 0x00c34821, 0x00441023, 0x00021fc2, 0x00431021, 0x00021043,
  4793. 0x18400010, 0x00003021, 0x00402021, 0x94e20000, 0x24e70002, 0x00c23021,
  4794. 0x30e2007f, 0x14400006, 0x25080001, 0x8d630000, 0x3c02007f, 0x3442ff80,
  4795. 0x00625824, 0x25670008, 0x0104102a, 0x1440fff3, 0x00000000, 0x3c020800,
  4796. 0x944223ec, 0x00c23021, 0x3122ffff, 0x00c23021, 0x00061c02, 0x30c2ffff,
  4797. 0x00623021, 0x00061402, 0x00c23021, 0x00c04021, 0x00061027, 0xa5820010,
  4798. 0xadc00014, 0x0a00049d, 0xadc00000, 0x8dc70010, 0x00e04021, 0x11400007,
  4799. 0x00072c02, 0x00aa3021, 0x00061402, 0x30c3ffff, 0x00433021, 0x00061402,
  4800. 0x00c22821, 0x00051027, 0xa522000a, 0x3c030800, 0x946323d4, 0x3102ffff,
  4801. 0x01e21021, 0x00433023, 0x00cd3021, 0x00061c02, 0x30c2ffff, 0x00623021,
  4802. 0x00061402, 0x00c23021, 0x00c04021, 0x00061027, 0xa5820010, 0x3102ffff,
  4803. 0x00051c00, 0x00431025, 0xadc20010, 0x3c020800, 0x8c4223f4, 0x10400005,
  4804. 0x2de205eb, 0x14400002, 0x25e2fff2, 0x34028870, 0xa5c20034, 0x3c030800,
  4805. 0x246323e8, 0x8c620000, 0x24420001, 0xac620000, 0x3c040800, 0x8c8423e4,
  4806. 0x3c020800, 0x8c421bc0, 0x3303ffff, 0x00832021, 0x00431821, 0x0062102b,
  4807. 0x3c010800, 0xac2423e4, 0x10400003, 0x2482ffff, 0x3c010800, 0xac2223e4,
  4808. 0x3c010800, 0xac231bc0, 0x03e00008, 0x27bd0020, 0x27bdffb8, 0x3c050800,
  4809. 0x24a51b96, 0xafbf0044, 0xafbe0040, 0xafb7003c, 0xafb60038, 0xafb50034,
  4810. 0xafb40030, 0xafb3002c, 0xafb20028, 0xafb10024, 0xafb00020, 0x94a90000,
  4811. 0x3c020800, 0x944223d0, 0x3c030800, 0x8c631bb0, 0x3c040800, 0x8c841bac,
  4812. 0x01221023, 0x0064182a, 0xa7a9001e, 0x106000be, 0xa7a20016, 0x24be0022,
  4813. 0x97b6001e, 0x24b3001a, 0x24b70016, 0x8fc20000, 0x14400008, 0x00000000,
  4814. 0x8fc2fff8, 0x97a30016, 0x8fc4fff4, 0x00431021, 0x0082202a, 0x148000b0,
  4815. 0x00000000, 0x97d50818, 0x32a2ffff, 0x104000a3, 0x00009021, 0x0040a021,
  4816. 0x00008821, 0x0e000625, 0x00000000, 0x00403021, 0x14c00007, 0x00000000,
  4817. 0x3c020800, 0x8c4223dc, 0x24420001, 0x3c010800, 0x0a000596, 0xac2223dc,
  4818. 0x3c100800, 0x02118021, 0x8e101bc8, 0x9608000a, 0x31020040, 0x10400005,
  4819. 0x2407180c, 0x8e02000c, 0x2407188c, 0x00021400, 0xacc20018, 0x31020080,
  4820. 0x54400001, 0x34e70010, 0x3c020800, 0x00511021, 0x8c421bd0, 0x3c030800,
  4821. 0x00711821, 0x8c631bd4, 0x00021500, 0x00031c00, 0x00431025, 0xacc20014,
  4822. 0x96040008, 0x3242ffff, 0x00821021, 0x0282102a, 0x14400002, 0x02b22823,
  4823. 0x00802821, 0x8e020000, 0x02459021, 0xacc20000, 0x8e020004, 0x00c02021,
  4824. 0x26310010, 0xac820004, 0x30e2ffff, 0xac800008, 0xa485000e, 0xac820010,
  4825. 0x24020305, 0x0e0005a2, 0xa482000c, 0x3242ffff, 0x0054102b, 0x1440ffc5,
  4826. 0x3242ffff, 0x0a00058e, 0x00000000, 0x8e620000, 0x8e63fffc, 0x0043102a,
  4827. 0x10400067, 0x00000000, 0x8e62fff0, 0x00028900, 0x3c100800, 0x02118021,
  4828. 0x0e000625, 0x8e101bc8, 0x00403021, 0x14c00005, 0x00000000, 0x8e62082c,
  4829. 0x24420001, 0x0a000596, 0xae62082c, 0x9608000a, 0x31020040, 0x10400005,
  4830. 0x2407180c, 0x8e02000c, 0x2407188c, 0x00021400, 0xacc20018, 0x3c020800,
  4831. 0x00511021, 0x8c421bd0, 0x3c030800, 0x00711821, 0x8c631bd4, 0x00021500,
  4832. 0x00031c00, 0x00431025, 0xacc20014, 0x8e63fff4, 0x96020008, 0x00432023,
  4833. 0x3242ffff, 0x3083ffff, 0x00431021, 0x02c2102a, 0x10400003, 0x00802821,
  4834. 0x97a9001e, 0x01322823, 0x8e620000, 0x30a4ffff, 0x00441021, 0xae620000,
  4835. 0xa4c5000e, 0x8e020000, 0xacc20000, 0x8e020004, 0x8e63fff4, 0x00431021,
  4836. 0xacc20004, 0x8e63fff4, 0x96020008, 0x00641821, 0x0062102a, 0x14400006,
  4837. 0x02459021, 0x8e62fff0, 0xae60fff4, 0x24420001, 0x0a000571, 0xae62fff0,
  4838. 0xae63fff4, 0xacc00008, 0x3242ffff, 0x10560003, 0x31020004, 0x10400006,
  4839. 0x24020305, 0x31020080, 0x54400001, 0x34e70010, 0x34e70020, 0x24020905,
  4840. 0xa4c2000c, 0x8ee30000, 0x8ee20004, 0x14620007, 0x3c02b49a, 0x8ee20860,
  4841. 0x54400001, 0x34e70400, 0x3c024b65, 0x0a000588, 0x34427654, 0x344289ab,
  4842. 0xacc2001c, 0x30e2ffff, 0xacc20010, 0x0e0005a2, 0x00c02021, 0x3242ffff,
  4843. 0x0056102b, 0x1440ff9b, 0x00000000, 0x8e620000, 0x8e63fffc, 0x0043102a,
  4844. 0x1440ff48, 0x00000000, 0x8fbf0044, 0x8fbe0040, 0x8fb7003c, 0x8fb60038,
  4845. 0x8fb50034, 0x8fb40030, 0x8fb3002c, 0x8fb20028, 0x8fb10024, 0x8fb00020,
  4846. 0x03e00008, 0x27bd0048, 0x27bdffe8, 0xafbf0014, 0xafb00010, 0x8f624450,
  4847. 0x8f634410, 0x0a0005b1, 0x00808021, 0x8f626820, 0x30422000, 0x10400003,
  4848. 0x00000000, 0x0e0001f0, 0x00002021, 0x8f624450, 0x8f634410, 0x3042ffff,
  4849. 0x0043102b, 0x1440fff5, 0x00000000, 0x8f630c14, 0x3063000f, 0x2c620002,
  4850. 0x1440000b, 0x00000000, 0x8f630c14, 0x3c020800, 0x8c421b40, 0x3063000f,
  4851. 0x24420001, 0x3c010800, 0xac221b40, 0x2c620002, 0x1040fff7, 0x00000000,
  4852. 0xaf705c18, 0x8f625c10, 0x30420002, 0x10400009, 0x00000000, 0x8f626820,
  4853. 0x30422000, 0x1040fff8, 0x00000000, 0x0e0001f0, 0x00002021, 0x0a0005c4,
  4854. 0x00000000, 0x8fbf0014, 0x8fb00010, 0x03e00008, 0x27bd0018, 0x00000000,
  4855. 0x00000000, 0x00000000, 0x27bdffe8, 0x3c1bc000, 0xafbf0014, 0xafb00010,
  4856. 0xaf60680c, 0x8f626804, 0x34420082, 0xaf626804, 0x8f634000, 0x24020b50,
  4857. 0x3c010800, 0xac221b54, 0x24020b78, 0x3c010800, 0xac221b64, 0x34630002,
  4858. 0xaf634000, 0x0e000605, 0x00808021, 0x3c010800, 0xa0221b68, 0x304200ff,
  4859. 0x24030002, 0x14430005, 0x00000000, 0x3c020800, 0x8c421b54, 0x0a0005f8,
  4860. 0xac5000c0, 0x3c020800, 0x8c421b54, 0xac5000bc, 0x8f624434, 0x8f634438,
  4861. 0x8f644410, 0x3c010800, 0xac221b5c, 0x3c010800, 0xac231b6c, 0x3c010800,
  4862. 0xac241b58, 0x8fbf0014, 0x8fb00010, 0x03e00008, 0x27bd0018, 0x3c040800,
  4863. 0x8c870000, 0x3c03aa55, 0x3463aa55, 0x3c06c003, 0xac830000, 0x8cc20000,
  4864. 0x14430007, 0x24050002, 0x3c0355aa, 0x346355aa, 0xac830000, 0x8cc20000,
  4865. 0x50430001, 0x24050001, 0x3c020800, 0xac470000, 0x03e00008, 0x00a01021,
  4866. 0x27bdfff8, 0x18800009, 0x00002821, 0x8f63680c, 0x8f62680c, 0x1043fffe,
  4867. 0x00000000, 0x24a50001, 0x00a4102a, 0x1440fff9, 0x00000000, 0x03e00008,
  4868. 0x27bd0008, 0x8f634450, 0x3c020800, 0x8c421b5c, 0x00031c02, 0x0043102b,
  4869. 0x14400008, 0x3c038000, 0x3c040800, 0x8c841b6c, 0x8f624450, 0x00021c02,
  4870. 0x0083102b, 0x1040fffc, 0x3c038000, 0xaf634444, 0x8f624444, 0x00431024,
  4871. 0x1440fffd, 0x00000000, 0x8f624448, 0x03e00008, 0x3042ffff, 0x3082ffff,
  4872. 0x2442e000, 0x2c422001, 0x14400003, 0x3c024000, 0x0a000648, 0x2402ffff,
  4873. 0x00822025, 0xaf645c38, 0x8f625c30, 0x30420002, 0x1440fffc, 0x00001021,
  4874. 0x03e00008, 0x00000000, 0x8f624450, 0x3c030800, 0x8c631b58, 0x0a000651,
  4875. 0x3042ffff, 0x8f624450, 0x3042ffff, 0x0043102b, 0x1440fffc, 0x00000000,
  4876. 0x03e00008, 0x00000000, 0x27bdffe0, 0x00802821, 0x3c040800, 0x24841af0,
  4877. 0x00003021, 0x00003821, 0xafbf0018, 0xafa00010, 0x0e00067c, 0xafa00014,
  4878. 0x0a000660, 0x00000000, 0x8fbf0018, 0x03e00008, 0x27bd0020, 0x00000000,
  4879. 0x00000000, 0x00000000, 0x3c020800, 0x34423000, 0x3c030800, 0x34633000,
  4880. 0x3c040800, 0x348437ff, 0x3c010800, 0xac221b74, 0x24020040, 0x3c010800,
  4881. 0xac221b78, 0x3c010800, 0xac201b70, 0xac600000, 0x24630004, 0x0083102b,
  4882. 0x5040fffd, 0xac600000, 0x03e00008, 0x00000000, 0x00804821, 0x8faa0010,
  4883. 0x3c020800, 0x8c421b70, 0x3c040800, 0x8c841b78, 0x8fab0014, 0x24430001,
  4884. 0x0044102b, 0x3c010800, 0xac231b70, 0x14400003, 0x00004021, 0x3c010800,
  4885. 0xac201b70, 0x3c020800, 0x8c421b70, 0x3c030800, 0x8c631b74, 0x91240000,
  4886. 0x00021140, 0x00431021, 0x00481021, 0x25080001, 0xa0440000, 0x29020008,
  4887. 0x1440fff4, 0x25290001, 0x3c020800, 0x8c421b70, 0x3c030800, 0x8c631b74,
  4888. 0x8f64680c, 0x00021140, 0x00431021, 0xac440008, 0xac45000c, 0xac460010,
  4889. 0xac470014, 0xac4a0018, 0x03e00008, 0xac4b001c, 0x00000000, 0x00000000,
  4890. };
  4891. static const u32 tg3TsoFwRodata[] = {
  4892. 0x4d61696e, 0x43707542, 0x00000000, 0x4d61696e, 0x43707541, 0x00000000,
  4893. 0x00000000, 0x00000000, 0x73746b6f, 0x66666c64, 0x496e0000, 0x73746b6f,
  4894. 0x66662a2a, 0x00000000, 0x53774576, 0x656e7430, 0x00000000, 0x00000000,
  4895. 0x00000000, 0x00000000, 0x66617461, 0x6c457272, 0x00000000, 0x00000000,
  4896. 0x00000000,
  4897. };
  4898. static const u32 tg3TsoFwData[] = {
  4899. 0x00000000, 0x73746b6f, 0x66666c64, 0x5f76312e, 0x362e3000, 0x00000000,
  4900. 0x00000000, 0x00000000, 0x00000000, 0x00000000, 0x00000000, 0x00000000,
  4901. 0x00000000,
  4902. };
  4903. /* 5705 needs a special version of the TSO firmware. */
  4904. #define TG3_TSO5_FW_RELEASE_MAJOR 0x1
  4905. #define TG3_TSO5_FW_RELASE_MINOR 0x2
  4906. #define TG3_TSO5_FW_RELEASE_FIX 0x0
  4907. #define TG3_TSO5_FW_START_ADDR 0x00010000
  4908. #define TG3_TSO5_FW_TEXT_ADDR 0x00010000
  4909. #define TG3_TSO5_FW_TEXT_LEN 0xe90
  4910. #define TG3_TSO5_FW_RODATA_ADDR 0x00010e90
  4911. #define TG3_TSO5_FW_RODATA_LEN 0x50
  4912. #define TG3_TSO5_FW_DATA_ADDR 0x00010f00
  4913. #define TG3_TSO5_FW_DATA_LEN 0x20
  4914. #define TG3_TSO5_FW_SBSS_ADDR 0x00010f20
  4915. #define TG3_TSO5_FW_SBSS_LEN 0x28
  4916. #define TG3_TSO5_FW_BSS_ADDR 0x00010f50
  4917. #define TG3_TSO5_FW_BSS_LEN 0x88
  4918. static const u32 tg3Tso5FwText[(TG3_TSO5_FW_TEXT_LEN / 4) + 1] = {
  4919. 0x0c004003, 0x00000000, 0x00010f04, 0x00000000, 0x10000003, 0x00000000,
  4920. 0x0000000d, 0x0000000d, 0x3c1d0001, 0x37bde000, 0x03a0f021, 0x3c100001,
  4921. 0x26100000, 0x0c004010, 0x00000000, 0x0000000d, 0x27bdffe0, 0x3c04fefe,
  4922. 0xafbf0018, 0x0c0042e8, 0x34840002, 0x0c004364, 0x00000000, 0x3c030001,
  4923. 0x90630f34, 0x24020002, 0x3c040001, 0x24840e9c, 0x14620003, 0x24050001,
  4924. 0x3c040001, 0x24840e90, 0x24060002, 0x00003821, 0xafa00010, 0x0c004378,
  4925. 0xafa00014, 0x0c00402c, 0x00000000, 0x8fbf0018, 0x03e00008, 0x27bd0020,
  4926. 0x00000000, 0x00000000, 0x27bdffe0, 0xafbf001c, 0xafb20018, 0xafb10014,
  4927. 0x0c0042d4, 0xafb00010, 0x3c128000, 0x24110001, 0x8f706810, 0x32020400,
  4928. 0x10400007, 0x00000000, 0x8f641008, 0x00921024, 0x14400003, 0x00000000,
  4929. 0x0c004064, 0x00000000, 0x3c020001, 0x90420f56, 0x10510003, 0x32020200,
  4930. 0x1040fff1, 0x00000000, 0x0c0041b4, 0x00000000, 0x08004034, 0x00000000,
  4931. 0x8fbf001c, 0x8fb20018, 0x8fb10014, 0x8fb00010, 0x03e00008, 0x27bd0020,
  4932. 0x27bdffe0, 0x3c040001, 0x24840eb0, 0x00002821, 0x00003021, 0x00003821,
  4933. 0xafbf0018, 0xafa00010, 0x0c004378, 0xafa00014, 0x0000d021, 0x24020130,
  4934. 0xaf625000, 0x3c010001, 0xa4200f50, 0x3c010001, 0xa0200f57, 0x8fbf0018,
  4935. 0x03e00008, 0x27bd0020, 0x00000000, 0x00000000, 0x3c030001, 0x24630f60,
  4936. 0x90620000, 0x27bdfff0, 0x14400003, 0x0080c021, 0x08004073, 0x00004821,
  4937. 0x3c022000, 0x03021024, 0x10400003, 0x24090002, 0x08004073, 0xa0600000,
  4938. 0x24090001, 0x00181040, 0x30431f80, 0x346f8008, 0x1520004b, 0x25eb0028,
  4939. 0x3c040001, 0x00832021, 0x8c848010, 0x3c050001, 0x24a50f7a, 0x00041402,
  4940. 0xa0a20000, 0x3c010001, 0xa0240f7b, 0x3c020001, 0x00431021, 0x94428014,
  4941. 0x3c010001, 0xa0220f7c, 0x3c0c0001, 0x01836021, 0x8d8c8018, 0x304200ff,
  4942. 0x24420008, 0x000220c3, 0x24020001, 0x3c010001, 0xa0220f60, 0x0124102b,
  4943. 0x1040000c, 0x00003821, 0x24a6000e, 0x01602821, 0x8ca20000, 0x8ca30004,
  4944. 0x24a50008, 0x24e70001, 0xacc20000, 0xacc30004, 0x00e4102b, 0x1440fff8,
  4945. 0x24c60008, 0x00003821, 0x3c080001, 0x25080f7b, 0x91060000, 0x3c020001,
  4946. 0x90420f7c, 0x2503000d, 0x00c32821, 0x00461023, 0x00021fc2, 0x00431021,
  4947. 0x00021043, 0x1840000c, 0x00002021, 0x91020001, 0x00461023, 0x00021fc2,
  4948. 0x00431021, 0x00021843, 0x94a20000, 0x24e70001, 0x00822021, 0x00e3102a,
  4949. 0x1440fffb, 0x24a50002, 0x00041c02, 0x3082ffff, 0x00622021, 0x00041402,
  4950. 0x00822021, 0x3c02ffff, 0x01821024, 0x3083ffff, 0x00431025, 0x3c010001,
  4951. 0x080040fa, 0xac220f80, 0x3c050001, 0x24a50f7c, 0x90a20000, 0x3c0c0001,
  4952. 0x01836021, 0x8d8c8018, 0x000220c2, 0x1080000e, 0x00003821, 0x01603021,
  4953. 0x24a5000c, 0x8ca20000, 0x8ca30004, 0x24a50008, 0x24e70001, 0xacc20000,
  4954. 0xacc30004, 0x00e4102b, 0x1440fff8, 0x24c60008, 0x3c050001, 0x24a50f7c,
  4955. 0x90a20000, 0x30430007, 0x24020004, 0x10620011, 0x28620005, 0x10400005,
  4956. 0x24020002, 0x10620008, 0x000710c0, 0x080040fa, 0x00000000, 0x24020006,
  4957. 0x1062000e, 0x000710c0, 0x080040fa, 0x00000000, 0x00a21821, 0x9463000c,
  4958. 0x004b1021, 0x080040fa, 0xa4430000, 0x000710c0, 0x00a21821, 0x8c63000c,
  4959. 0x004b1021, 0x080040fa, 0xac430000, 0x00a21821, 0x8c63000c, 0x004b2021,
  4960. 0x00a21021, 0xac830000, 0x94420010, 0xa4820004, 0x95e70006, 0x3c020001,
  4961. 0x90420f7c, 0x3c030001, 0x90630f7a, 0x00e2c823, 0x3c020001, 0x90420f7b,
  4962. 0x24630028, 0x01e34021, 0x24420028, 0x15200012, 0x01e23021, 0x94c2000c,
  4963. 0x3c010001, 0xa4220f78, 0x94c20004, 0x94c30006, 0x3c010001, 0xa4200f76,
  4964. 0x3c010001, 0xa4200f72, 0x00021400, 0x00431025, 0x3c010001, 0xac220f6c,
  4965. 0x95020004, 0x3c010001, 0x08004124, 0xa4220f70, 0x3c020001, 0x94420f70,
  4966. 0x3c030001, 0x94630f72, 0x00431021, 0xa5020004, 0x3c020001, 0x94420f6c,
  4967. 0xa4c20004, 0x3c020001, 0x8c420f6c, 0xa4c20006, 0x3c040001, 0x94840f72,
  4968. 0x3c020001, 0x94420f70, 0x3c0a0001, 0x954a0f76, 0x00441821, 0x3063ffff,
  4969. 0x0062182a, 0x24020002, 0x1122000b, 0x00832023, 0x3c030001, 0x94630f78,
  4970. 0x30620009, 0x10400006, 0x3062fff6, 0xa4c2000c, 0x3c020001, 0x94420f78,
  4971. 0x30420009, 0x01425023, 0x24020001, 0x1122001b, 0x29220002, 0x50400005,
  4972. 0x24020002, 0x11200007, 0x31a2ffff, 0x08004197, 0x00000000, 0x1122001d,
  4973. 0x24020016, 0x08004197, 0x31a2ffff, 0x3c0e0001, 0x95ce0f80, 0x10800005,
  4974. 0x01806821, 0x01c42021, 0x00041c02, 0x3082ffff, 0x00627021, 0x000e1027,
  4975. 0xa502000a, 0x3c030001, 0x90630f7b, 0x31a2ffff, 0x00e21021, 0x0800418d,
  4976. 0x00432023, 0x3c020001, 0x94420f80, 0x00442021, 0x00041c02, 0x3082ffff,
  4977. 0x00622021, 0x00807021, 0x00041027, 0x08004185, 0xa502000a, 0x3c050001,
  4978. 0x24a50f7a, 0x90a30000, 0x14620002, 0x24e2fff2, 0xa5e20034, 0x90a20000,
  4979. 0x00e21023, 0xa5020002, 0x3c030001, 0x94630f80, 0x3c020001, 0x94420f5a,
  4980. 0x30e5ffff, 0x00641821, 0x00451023, 0x00622023, 0x00041c02, 0x3082ffff,
  4981. 0x00622021, 0x00041027, 0xa502000a, 0x3c030001, 0x90630f7c, 0x24620001,
  4982. 0x14a20005, 0x00807021, 0x01631021, 0x90420000, 0x08004185, 0x00026200,
  4983. 0x24620002, 0x14a20003, 0x306200fe, 0x004b1021, 0x944c0000, 0x3c020001,
  4984. 0x94420f82, 0x3183ffff, 0x3c040001, 0x90840f7b, 0x00431021, 0x00e21021,
  4985. 0x00442023, 0x008a2021, 0x00041c02, 0x3082ffff, 0x00622021, 0x00041402,
  4986. 0x00822021, 0x00806821, 0x00041027, 0xa4c20010, 0x31a2ffff, 0x000e1c00,
  4987. 0x00431025, 0x3c040001, 0x24840f72, 0xade20010, 0x94820000, 0x3c050001,
  4988. 0x94a50f76, 0x3c030001, 0x8c630f6c, 0x24420001, 0x00b92821, 0xa4820000,
  4989. 0x3322ffff, 0x00622021, 0x0083182b, 0x3c010001, 0xa4250f76, 0x10600003,
  4990. 0x24a2ffff, 0x3c010001, 0xa4220f76, 0x3c024000, 0x03021025, 0x3c010001,
  4991. 0xac240f6c, 0xaf621008, 0x03e00008, 0x27bd0010, 0x3c030001, 0x90630f56,
  4992. 0x27bdffe8, 0x24020001, 0xafbf0014, 0x10620026, 0xafb00010, 0x8f620cf4,
  4993. 0x2442ffff, 0x3042007f, 0x00021100, 0x8c434000, 0x3c010001, 0xac230f64,
  4994. 0x8c434008, 0x24444000, 0x8c5c4004, 0x30620040, 0x14400002, 0x24020088,
  4995. 0x24020008, 0x3c010001, 0xa4220f68, 0x30620004, 0x10400005, 0x24020001,
  4996. 0x3c010001, 0xa0220f57, 0x080041d5, 0x00031402, 0x3c010001, 0xa0200f57,
  4997. 0x00031402, 0x3c010001, 0xa4220f54, 0x9483000c, 0x24020001, 0x3c010001,
  4998. 0xa4200f50, 0x3c010001, 0xa0220f56, 0x3c010001, 0xa4230f62, 0x24020001,
  4999. 0x1342001e, 0x00000000, 0x13400005, 0x24020003, 0x13420067, 0x00000000,
  5000. 0x080042cf, 0x00000000, 0x3c020001, 0x94420f62, 0x241a0001, 0x3c010001,
  5001. 0xa4200f5e, 0x3c010001, 0xa4200f52, 0x304407ff, 0x00021bc2, 0x00031823,
  5002. 0x3063003e, 0x34630036, 0x00021242, 0x3042003c, 0x00621821, 0x3c010001,
  5003. 0xa4240f58, 0x00832021, 0x24630030, 0x3c010001, 0xa4240f5a, 0x3c010001,
  5004. 0xa4230f5c, 0x3c060001, 0x24c60f52, 0x94c50000, 0x94c30002, 0x3c040001,
  5005. 0x94840f5a, 0x00651021, 0x0044102a, 0x10400013, 0x3c108000, 0x00a31021,
  5006. 0xa4c20000, 0x3c02a000, 0xaf620cf4, 0x3c010001, 0xa0200f56, 0x8f641008,
  5007. 0x00901024, 0x14400003, 0x00000000, 0x0c004064, 0x00000000, 0x8f620cf4,
  5008. 0x00501024, 0x104000b7, 0x00000000, 0x0800420f, 0x00000000, 0x3c030001,
  5009. 0x94630f50, 0x00851023, 0xa4c40000, 0x00621821, 0x3042ffff, 0x3c010001,
  5010. 0xa4230f50, 0xaf620ce8, 0x3c020001, 0x94420f68, 0x34420024, 0xaf620cec,
  5011. 0x94c30002, 0x3c020001, 0x94420f50, 0x14620012, 0x3c028000, 0x3c108000,
  5012. 0x3c02a000, 0xaf620cf4, 0x3c010001, 0xa0200f56, 0x8f641008, 0x00901024,
  5013. 0x14400003, 0x00000000, 0x0c004064, 0x00000000, 0x8f620cf4, 0x00501024,
  5014. 0x1440fff7, 0x00000000, 0x080042cf, 0x241a0003, 0xaf620cf4, 0x3c108000,
  5015. 0x8f641008, 0x00901024, 0x14400003, 0x00000000, 0x0c004064, 0x00000000,
  5016. 0x8f620cf4, 0x00501024, 0x1440fff7, 0x00000000, 0x080042cf, 0x241a0003,
  5017. 0x3c070001, 0x24e70f50, 0x94e20000, 0x03821021, 0xaf620ce0, 0x3c020001,
  5018. 0x8c420f64, 0xaf620ce4, 0x3c050001, 0x94a50f54, 0x94e30000, 0x3c040001,
  5019. 0x94840f58, 0x3c020001, 0x94420f5e, 0x00a32823, 0x00822023, 0x30a6ffff,
  5020. 0x3083ffff, 0x00c3102b, 0x14400043, 0x00000000, 0x3c020001, 0x94420f5c,
  5021. 0x00021400, 0x00621025, 0xaf620ce8, 0x94e20000, 0x3c030001, 0x94630f54,
  5022. 0x00441021, 0xa4e20000, 0x3042ffff, 0x14430021, 0x3c020008, 0x3c020001,
  5023. 0x90420f57, 0x10400006, 0x3c03000c, 0x3c020001, 0x94420f68, 0x34630624,
  5024. 0x0800427c, 0x0000d021, 0x3c020001, 0x94420f68, 0x3c030008, 0x34630624,
  5025. 0x00431025, 0xaf620cec, 0x3c108000, 0x3c02a000, 0xaf620cf4, 0x3c010001,
  5026. 0xa0200f56, 0x8f641008, 0x00901024, 0x14400003, 0x00000000, 0x0c004064,
  5027. 0x00000000, 0x8f620cf4, 0x00501024, 0x10400015, 0x00000000, 0x08004283,
  5028. 0x00000000, 0x3c030001, 0x94630f68, 0x34420624, 0x3c108000, 0x00621825,
  5029. 0x3c028000, 0xaf630cec, 0xaf620cf4, 0x8f641008, 0x00901024, 0x14400003,
  5030. 0x00000000, 0x0c004064, 0x00000000, 0x8f620cf4, 0x00501024, 0x1440fff7,
  5031. 0x00000000, 0x3c010001, 0x080042cf, 0xa4200f5e, 0x3c020001, 0x94420f5c,
  5032. 0x00021400, 0x00c21025, 0xaf620ce8, 0x3c020001, 0x90420f57, 0x10400009,
  5033. 0x3c03000c, 0x3c020001, 0x94420f68, 0x34630624, 0x0000d021, 0x00431025,
  5034. 0xaf620cec, 0x080042c1, 0x3c108000, 0x3c020001, 0x94420f68, 0x3c030008,
  5035. 0x34630604, 0x00431025, 0xaf620cec, 0x3c020001, 0x94420f5e, 0x00451021,
  5036. 0x3c010001, 0xa4220f5e, 0x3c108000, 0x3c02a000, 0xaf620cf4, 0x3c010001,
  5037. 0xa0200f56, 0x8f641008, 0x00901024, 0x14400003, 0x00000000, 0x0c004064,
  5038. 0x00000000, 0x8f620cf4, 0x00501024, 0x1440fff7, 0x00000000, 0x8fbf0014,
  5039. 0x8fb00010, 0x03e00008, 0x27bd0018, 0x00000000, 0x27bdffe0, 0x3c040001,
  5040. 0x24840ec0, 0x00002821, 0x00003021, 0x00003821, 0xafbf0018, 0xafa00010,
  5041. 0x0c004378, 0xafa00014, 0x0000d021, 0x24020130, 0xaf625000, 0x3c010001,
  5042. 0xa4200f50, 0x3c010001, 0xa0200f57, 0x8fbf0018, 0x03e00008, 0x27bd0020,
  5043. 0x27bdffe8, 0x3c1bc000, 0xafbf0014, 0xafb00010, 0xaf60680c, 0x8f626804,
  5044. 0x34420082, 0xaf626804, 0x8f634000, 0x24020b50, 0x3c010001, 0xac220f20,
  5045. 0x24020b78, 0x3c010001, 0xac220f30, 0x34630002, 0xaf634000, 0x0c004315,
  5046. 0x00808021, 0x3c010001, 0xa0220f34, 0x304200ff, 0x24030002, 0x14430005,
  5047. 0x00000000, 0x3c020001, 0x8c420f20, 0x08004308, 0xac5000c0, 0x3c020001,
  5048. 0x8c420f20, 0xac5000bc, 0x8f624434, 0x8f634438, 0x8f644410, 0x3c010001,
  5049. 0xac220f28, 0x3c010001, 0xac230f38, 0x3c010001, 0xac240f24, 0x8fbf0014,
  5050. 0x8fb00010, 0x03e00008, 0x27bd0018, 0x03e00008, 0x24020001, 0x27bdfff8,
  5051. 0x18800009, 0x00002821, 0x8f63680c, 0x8f62680c, 0x1043fffe, 0x00000000,
  5052. 0x24a50001, 0x00a4102a, 0x1440fff9, 0x00000000, 0x03e00008, 0x27bd0008,
  5053. 0x8f634450, 0x3c020001, 0x8c420f28, 0x00031c02, 0x0043102b, 0x14400008,
  5054. 0x3c038000, 0x3c040001, 0x8c840f38, 0x8f624450, 0x00021c02, 0x0083102b,
  5055. 0x1040fffc, 0x3c038000, 0xaf634444, 0x8f624444, 0x00431024, 0x1440fffd,
  5056. 0x00000000, 0x8f624448, 0x03e00008, 0x3042ffff, 0x3082ffff, 0x2442e000,
  5057. 0x2c422001, 0x14400003, 0x3c024000, 0x08004347, 0x2402ffff, 0x00822025,
  5058. 0xaf645c38, 0x8f625c30, 0x30420002, 0x1440fffc, 0x00001021, 0x03e00008,
  5059. 0x00000000, 0x8f624450, 0x3c030001, 0x8c630f24, 0x08004350, 0x3042ffff,
  5060. 0x8f624450, 0x3042ffff, 0x0043102b, 0x1440fffc, 0x00000000, 0x03e00008,
  5061. 0x00000000, 0x27bdffe0, 0x00802821, 0x3c040001, 0x24840ed0, 0x00003021,
  5062. 0x00003821, 0xafbf0018, 0xafa00010, 0x0c004378, 0xafa00014, 0x0800435f,
  5063. 0x00000000, 0x8fbf0018, 0x03e00008, 0x27bd0020, 0x3c020001, 0x3442d600,
  5064. 0x3c030001, 0x3463d600, 0x3c040001, 0x3484ddff, 0x3c010001, 0xac220f40,
  5065. 0x24020040, 0x3c010001, 0xac220f44, 0x3c010001, 0xac200f3c, 0xac600000,
  5066. 0x24630004, 0x0083102b, 0x5040fffd, 0xac600000, 0x03e00008, 0x00000000,
  5067. 0x00804821, 0x8faa0010, 0x3c020001, 0x8c420f3c, 0x3c040001, 0x8c840f44,
  5068. 0x8fab0014, 0x24430001, 0x0044102b, 0x3c010001, 0xac230f3c, 0x14400003,
  5069. 0x00004021, 0x3c010001, 0xac200f3c, 0x3c020001, 0x8c420f3c, 0x3c030001,
  5070. 0x8c630f40, 0x91240000, 0x00021140, 0x00431021, 0x00481021, 0x25080001,
  5071. 0xa0440000, 0x29020008, 0x1440fff4, 0x25290001, 0x3c020001, 0x8c420f3c,
  5072. 0x3c030001, 0x8c630f40, 0x8f64680c, 0x00021140, 0x00431021, 0xac440008,
  5073. 0xac45000c, 0xac460010, 0xac470014, 0xac4a0018, 0x03e00008, 0xac4b001c,
  5074. 0x00000000, 0x00000000, 0x00000000,
  5075. };
  5076. static const u32 tg3Tso5FwRodata[(TG3_TSO5_FW_RODATA_LEN / 4) + 1] = {
  5077. 0x4d61696e, 0x43707542, 0x00000000, 0x4d61696e, 0x43707541, 0x00000000,
  5078. 0x00000000, 0x00000000, 0x73746b6f, 0x66666c64, 0x00000000, 0x00000000,
  5079. 0x73746b6f, 0x66666c64, 0x00000000, 0x00000000, 0x66617461, 0x6c457272,
  5080. 0x00000000, 0x00000000, 0x00000000,
  5081. };
  5082. static const u32 tg3Tso5FwData[(TG3_TSO5_FW_DATA_LEN / 4) + 1] = {
  5083. 0x00000000, 0x73746b6f, 0x66666c64, 0x5f76312e, 0x322e3000, 0x00000000,
  5084. 0x00000000, 0x00000000, 0x00000000,
  5085. };
  5086. /* tp->lock is held. */
  5087. static int tg3_load_tso_firmware(struct tg3 *tp)
  5088. {
  5089. struct fw_info info;
  5090. unsigned long cpu_base, cpu_scratch_base, cpu_scratch_size;
  5091. int err, i;
  5092. if (tp->tg3_flags2 & TG3_FLG2_HW_TSO)
  5093. return 0;
  5094. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5705) {
  5095. info.text_base = TG3_TSO5_FW_TEXT_ADDR;
  5096. info.text_len = TG3_TSO5_FW_TEXT_LEN;
  5097. info.text_data = &tg3Tso5FwText[0];
  5098. info.rodata_base = TG3_TSO5_FW_RODATA_ADDR;
  5099. info.rodata_len = TG3_TSO5_FW_RODATA_LEN;
  5100. info.rodata_data = &tg3Tso5FwRodata[0];
  5101. info.data_base = TG3_TSO5_FW_DATA_ADDR;
  5102. info.data_len = TG3_TSO5_FW_DATA_LEN;
  5103. info.data_data = &tg3Tso5FwData[0];
  5104. cpu_base = RX_CPU_BASE;
  5105. cpu_scratch_base = NIC_SRAM_MBUF_POOL_BASE5705;
  5106. cpu_scratch_size = (info.text_len +
  5107. info.rodata_len +
  5108. info.data_len +
  5109. TG3_TSO5_FW_SBSS_LEN +
  5110. TG3_TSO5_FW_BSS_LEN);
  5111. } else {
  5112. info.text_base = TG3_TSO_FW_TEXT_ADDR;
  5113. info.text_len = TG3_TSO_FW_TEXT_LEN;
  5114. info.text_data = &tg3TsoFwText[0];
  5115. info.rodata_base = TG3_TSO_FW_RODATA_ADDR;
  5116. info.rodata_len = TG3_TSO_FW_RODATA_LEN;
  5117. info.rodata_data = &tg3TsoFwRodata[0];
  5118. info.data_base = TG3_TSO_FW_DATA_ADDR;
  5119. info.data_len = TG3_TSO_FW_DATA_LEN;
  5120. info.data_data = &tg3TsoFwData[0];
  5121. cpu_base = TX_CPU_BASE;
  5122. cpu_scratch_base = TX_CPU_SCRATCH_BASE;
  5123. cpu_scratch_size = TX_CPU_SCRATCH_SIZE;
  5124. }
  5125. err = tg3_load_firmware_cpu(tp, cpu_base,
  5126. cpu_scratch_base, cpu_scratch_size,
  5127. &info);
  5128. if (err)
  5129. return err;
  5130. /* Now startup the cpu. */
  5131. tw32(cpu_base + CPU_STATE, 0xffffffff);
  5132. tw32_f(cpu_base + CPU_PC, info.text_base);
  5133. for (i = 0; i < 5; i++) {
  5134. if (tr32(cpu_base + CPU_PC) == info.text_base)
  5135. break;
  5136. tw32(cpu_base + CPU_STATE, 0xffffffff);
  5137. tw32(cpu_base + CPU_MODE, CPU_MODE_HALT);
  5138. tw32_f(cpu_base + CPU_PC, info.text_base);
  5139. udelay(1000);
  5140. }
  5141. if (i >= 5) {
  5142. printk(KERN_ERR PFX "tg3_load_tso_firmware fails for %s "
  5143. "to set CPU PC, is %08x should be %08x\n",
  5144. tp->dev->name, tr32(cpu_base + CPU_PC),
  5145. info.text_base);
  5146. return -ENODEV;
  5147. }
  5148. tw32(cpu_base + CPU_STATE, 0xffffffff);
  5149. tw32_f(cpu_base + CPU_MODE, 0x00000000);
  5150. return 0;
  5151. }
  5152. /* tp->lock is held. */
  5153. static void __tg3_set_mac_addr(struct tg3 *tp, int skip_mac_1)
  5154. {
  5155. u32 addr_high, addr_low;
  5156. int i;
  5157. addr_high = ((tp->dev->dev_addr[0] << 8) |
  5158. tp->dev->dev_addr[1]);
  5159. addr_low = ((tp->dev->dev_addr[2] << 24) |
  5160. (tp->dev->dev_addr[3] << 16) |
  5161. (tp->dev->dev_addr[4] << 8) |
  5162. (tp->dev->dev_addr[5] << 0));
  5163. for (i = 0; i < 4; i++) {
  5164. if (i == 1 && skip_mac_1)
  5165. continue;
  5166. tw32(MAC_ADDR_0_HIGH + (i * 8), addr_high);
  5167. tw32(MAC_ADDR_0_LOW + (i * 8), addr_low);
  5168. }
  5169. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5703 ||
  5170. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5704) {
  5171. for (i = 0; i < 12; i++) {
  5172. tw32(MAC_EXTADDR_0_HIGH + (i * 8), addr_high);
  5173. tw32(MAC_EXTADDR_0_LOW + (i * 8), addr_low);
  5174. }
  5175. }
  5176. addr_high = (tp->dev->dev_addr[0] +
  5177. tp->dev->dev_addr[1] +
  5178. tp->dev->dev_addr[2] +
  5179. tp->dev->dev_addr[3] +
  5180. tp->dev->dev_addr[4] +
  5181. tp->dev->dev_addr[5]) &
  5182. TX_BACKOFF_SEED_MASK;
  5183. tw32(MAC_TX_BACKOFF_SEED, addr_high);
  5184. }
  5185. static int tg3_set_mac_addr(struct net_device *dev, void *p)
  5186. {
  5187. struct tg3 *tp = netdev_priv(dev);
  5188. struct sockaddr *addr = p;
  5189. int err = 0, skip_mac_1 = 0;
  5190. if (!is_valid_ether_addr(addr->sa_data))
  5191. return -EINVAL;
  5192. memcpy(dev->dev_addr, addr->sa_data, dev->addr_len);
  5193. if (!netif_running(dev))
  5194. return 0;
  5195. if (tp->tg3_flags & TG3_FLAG_ENABLE_ASF) {
  5196. u32 addr0_high, addr0_low, addr1_high, addr1_low;
  5197. addr0_high = tr32(MAC_ADDR_0_HIGH);
  5198. addr0_low = tr32(MAC_ADDR_0_LOW);
  5199. addr1_high = tr32(MAC_ADDR_1_HIGH);
  5200. addr1_low = tr32(MAC_ADDR_1_LOW);
  5201. /* Skip MAC addr 1 if ASF is using it. */
  5202. if ((addr0_high != addr1_high || addr0_low != addr1_low) &&
  5203. !(addr1_high == 0 && addr1_low == 0))
  5204. skip_mac_1 = 1;
  5205. }
  5206. spin_lock_bh(&tp->lock);
  5207. __tg3_set_mac_addr(tp, skip_mac_1);
  5208. spin_unlock_bh(&tp->lock);
  5209. return err;
  5210. }
  5211. /* tp->lock is held. */
  5212. static void tg3_set_bdinfo(struct tg3 *tp, u32 bdinfo_addr,
  5213. dma_addr_t mapping, u32 maxlen_flags,
  5214. u32 nic_addr)
  5215. {
  5216. tg3_write_mem(tp,
  5217. (bdinfo_addr + TG3_BDINFO_HOST_ADDR + TG3_64BIT_REG_HIGH),
  5218. ((u64) mapping >> 32));
  5219. tg3_write_mem(tp,
  5220. (bdinfo_addr + TG3_BDINFO_HOST_ADDR + TG3_64BIT_REG_LOW),
  5221. ((u64) mapping & 0xffffffff));
  5222. tg3_write_mem(tp,
  5223. (bdinfo_addr + TG3_BDINFO_MAXLEN_FLAGS),
  5224. maxlen_flags);
  5225. if (!(tp->tg3_flags2 & TG3_FLG2_5705_PLUS))
  5226. tg3_write_mem(tp,
  5227. (bdinfo_addr + TG3_BDINFO_NIC_ADDR),
  5228. nic_addr);
  5229. }
  5230. static void __tg3_set_rx_mode(struct net_device *);
  5231. static void __tg3_set_coalesce(struct tg3 *tp, struct ethtool_coalesce *ec)
  5232. {
  5233. tw32(HOSTCC_RXCOL_TICKS, ec->rx_coalesce_usecs);
  5234. tw32(HOSTCC_TXCOL_TICKS, ec->tx_coalesce_usecs);
  5235. tw32(HOSTCC_RXMAX_FRAMES, ec->rx_max_coalesced_frames);
  5236. tw32(HOSTCC_TXMAX_FRAMES, ec->tx_max_coalesced_frames);
  5237. if (!(tp->tg3_flags2 & TG3_FLG2_5705_PLUS)) {
  5238. tw32(HOSTCC_RXCOAL_TICK_INT, ec->rx_coalesce_usecs_irq);
  5239. tw32(HOSTCC_TXCOAL_TICK_INT, ec->tx_coalesce_usecs_irq);
  5240. }
  5241. tw32(HOSTCC_RXCOAL_MAXF_INT, ec->rx_max_coalesced_frames_irq);
  5242. tw32(HOSTCC_TXCOAL_MAXF_INT, ec->tx_max_coalesced_frames_irq);
  5243. if (!(tp->tg3_flags2 & TG3_FLG2_5705_PLUS)) {
  5244. u32 val = ec->stats_block_coalesce_usecs;
  5245. if (!netif_carrier_ok(tp->dev))
  5246. val = 0;
  5247. tw32(HOSTCC_STAT_COAL_TICKS, val);
  5248. }
  5249. }
  5250. /* tp->lock is held. */
  5251. static int tg3_reset_hw(struct tg3 *tp, int reset_phy)
  5252. {
  5253. u32 val, rdmac_mode;
  5254. int i, err, limit;
  5255. tg3_disable_ints(tp);
  5256. tg3_stop_fw(tp);
  5257. tg3_write_sig_pre_reset(tp, RESET_KIND_INIT);
  5258. if (tp->tg3_flags & TG3_FLAG_INIT_COMPLETE) {
  5259. tg3_abort_hw(tp, 1);
  5260. }
  5261. if (reset_phy)
  5262. tg3_phy_reset(tp);
  5263. err = tg3_chip_reset(tp);
  5264. if (err)
  5265. return err;
  5266. tg3_write_sig_legacy(tp, RESET_KIND_INIT);
  5267. /* This works around an issue with Athlon chipsets on
  5268. * B3 tigon3 silicon. This bit has no effect on any
  5269. * other revision. But do not set this on PCI Express
  5270. * chips and don't even touch the clocks if the CPMU is present.
  5271. */
  5272. if (!(tp->tg3_flags & TG3_FLAG_CPMU_PRESENT)) {
  5273. if (!(tp->tg3_flags2 & TG3_FLG2_PCI_EXPRESS))
  5274. tp->pci_clock_ctrl |= CLOCK_CTRL_DELAY_PCI_GRANT;
  5275. tw32_f(TG3PCI_CLOCK_CTRL, tp->pci_clock_ctrl);
  5276. }
  5277. if (tp->pci_chip_rev_id == CHIPREV_ID_5704_A0 &&
  5278. (tp->tg3_flags & TG3_FLAG_PCIX_MODE)) {
  5279. val = tr32(TG3PCI_PCISTATE);
  5280. val |= PCISTATE_RETRY_SAME_DMA;
  5281. tw32(TG3PCI_PCISTATE, val);
  5282. }
  5283. if (GET_CHIP_REV(tp->pci_chip_rev_id) == CHIPREV_5704_BX) {
  5284. /* Enable some hw fixes. */
  5285. val = tr32(TG3PCI_MSI_DATA);
  5286. val |= (1 << 26) | (1 << 28) | (1 << 29);
  5287. tw32(TG3PCI_MSI_DATA, val);
  5288. }
  5289. /* Descriptor ring init may make accesses to the
  5290. * NIC SRAM area to setup the TX descriptors, so we
  5291. * can only do this after the hardware has been
  5292. * successfully reset.
  5293. */
  5294. err = tg3_init_rings(tp);
  5295. if (err)
  5296. return err;
  5297. /* This value is determined during the probe time DMA
  5298. * engine test, tg3_test_dma.
  5299. */
  5300. tw32(TG3PCI_DMA_RW_CTRL, tp->dma_rwctrl);
  5301. tp->grc_mode &= ~(GRC_MODE_HOST_SENDBDS |
  5302. GRC_MODE_4X_NIC_SEND_RINGS |
  5303. GRC_MODE_NO_TX_PHDR_CSUM |
  5304. GRC_MODE_NO_RX_PHDR_CSUM);
  5305. tp->grc_mode |= GRC_MODE_HOST_SENDBDS;
  5306. /* Pseudo-header checksum is done by hardware logic and not
  5307. * the offload processers, so make the chip do the pseudo-
  5308. * header checksums on receive. For transmit it is more
  5309. * convenient to do the pseudo-header checksum in software
  5310. * as Linux does that on transmit for us in all cases.
  5311. */
  5312. tp->grc_mode |= GRC_MODE_NO_TX_PHDR_CSUM;
  5313. tw32(GRC_MODE,
  5314. tp->grc_mode |
  5315. (GRC_MODE_IRQ_ON_MAC_ATTN | GRC_MODE_HOST_STACKUP));
  5316. /* Setup the timer prescalar register. Clock is always 66Mhz. */
  5317. val = tr32(GRC_MISC_CFG);
  5318. val &= ~0xff;
  5319. val |= (65 << GRC_MISC_CFG_PRESCALAR_SHIFT);
  5320. tw32(GRC_MISC_CFG, val);
  5321. /* Initialize MBUF/DESC pool. */
  5322. if (tp->tg3_flags2 & TG3_FLG2_5750_PLUS) {
  5323. /* Do nothing. */
  5324. } else if (GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5705) {
  5325. tw32(BUFMGR_MB_POOL_ADDR, NIC_SRAM_MBUF_POOL_BASE);
  5326. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5704)
  5327. tw32(BUFMGR_MB_POOL_SIZE, NIC_SRAM_MBUF_POOL_SIZE64);
  5328. else
  5329. tw32(BUFMGR_MB_POOL_SIZE, NIC_SRAM_MBUF_POOL_SIZE96);
  5330. tw32(BUFMGR_DMA_DESC_POOL_ADDR, NIC_SRAM_DMA_DESC_POOL_BASE);
  5331. tw32(BUFMGR_DMA_DESC_POOL_SIZE, NIC_SRAM_DMA_DESC_POOL_SIZE);
  5332. }
  5333. else if (tp->tg3_flags2 & TG3_FLG2_TSO_CAPABLE) {
  5334. int fw_len;
  5335. fw_len = (TG3_TSO5_FW_TEXT_LEN +
  5336. TG3_TSO5_FW_RODATA_LEN +
  5337. TG3_TSO5_FW_DATA_LEN +
  5338. TG3_TSO5_FW_SBSS_LEN +
  5339. TG3_TSO5_FW_BSS_LEN);
  5340. fw_len = (fw_len + (0x80 - 1)) & ~(0x80 - 1);
  5341. tw32(BUFMGR_MB_POOL_ADDR,
  5342. NIC_SRAM_MBUF_POOL_BASE5705 + fw_len);
  5343. tw32(BUFMGR_MB_POOL_SIZE,
  5344. NIC_SRAM_MBUF_POOL_SIZE5705 - fw_len - 0xa00);
  5345. }
  5346. if (tp->dev->mtu <= ETH_DATA_LEN) {
  5347. tw32(BUFMGR_MB_RDMA_LOW_WATER,
  5348. tp->bufmgr_config.mbuf_read_dma_low_water);
  5349. tw32(BUFMGR_MB_MACRX_LOW_WATER,
  5350. tp->bufmgr_config.mbuf_mac_rx_low_water);
  5351. tw32(BUFMGR_MB_HIGH_WATER,
  5352. tp->bufmgr_config.mbuf_high_water);
  5353. } else {
  5354. tw32(BUFMGR_MB_RDMA_LOW_WATER,
  5355. tp->bufmgr_config.mbuf_read_dma_low_water_jumbo);
  5356. tw32(BUFMGR_MB_MACRX_LOW_WATER,
  5357. tp->bufmgr_config.mbuf_mac_rx_low_water_jumbo);
  5358. tw32(BUFMGR_MB_HIGH_WATER,
  5359. tp->bufmgr_config.mbuf_high_water_jumbo);
  5360. }
  5361. tw32(BUFMGR_DMA_LOW_WATER,
  5362. tp->bufmgr_config.dma_low_water);
  5363. tw32(BUFMGR_DMA_HIGH_WATER,
  5364. tp->bufmgr_config.dma_high_water);
  5365. tw32(BUFMGR_MODE, BUFMGR_MODE_ENABLE | BUFMGR_MODE_ATTN_ENABLE);
  5366. for (i = 0; i < 2000; i++) {
  5367. if (tr32(BUFMGR_MODE) & BUFMGR_MODE_ENABLE)
  5368. break;
  5369. udelay(10);
  5370. }
  5371. if (i >= 2000) {
  5372. printk(KERN_ERR PFX "tg3_reset_hw cannot enable BUFMGR for %s.\n",
  5373. tp->dev->name);
  5374. return -ENODEV;
  5375. }
  5376. /* Setup replenish threshold. */
  5377. val = tp->rx_pending / 8;
  5378. if (val == 0)
  5379. val = 1;
  5380. else if (val > tp->rx_std_max_post)
  5381. val = tp->rx_std_max_post;
  5382. else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906) {
  5383. if (tp->pci_chip_rev_id == CHIPREV_ID_5906_A1)
  5384. tw32(ISO_PKT_TX, (tr32(ISO_PKT_TX) & ~0x3) | 0x2);
  5385. if (val > (TG3_RX_INTERNAL_RING_SZ_5906 / 2))
  5386. val = TG3_RX_INTERNAL_RING_SZ_5906 / 2;
  5387. }
  5388. tw32(RCVBDI_STD_THRESH, val);
  5389. /* Initialize TG3_BDINFO's at:
  5390. * RCVDBDI_STD_BD: standard eth size rx ring
  5391. * RCVDBDI_JUMBO_BD: jumbo frame rx ring
  5392. * RCVDBDI_MINI_BD: small frame rx ring (??? does not work)
  5393. *
  5394. * like so:
  5395. * TG3_BDINFO_HOST_ADDR: high/low parts of DMA address of ring
  5396. * TG3_BDINFO_MAXLEN_FLAGS: (rx max buffer size << 16) |
  5397. * ring attribute flags
  5398. * TG3_BDINFO_NIC_ADDR: location of descriptors in nic SRAM
  5399. *
  5400. * Standard receive ring @ NIC_SRAM_RX_BUFFER_DESC, 512 entries.
  5401. * Jumbo receive ring @ NIC_SRAM_RX_JUMBO_BUFFER_DESC, 256 entries.
  5402. *
  5403. * The size of each ring is fixed in the firmware, but the location is
  5404. * configurable.
  5405. */
  5406. tw32(RCVDBDI_STD_BD + TG3_BDINFO_HOST_ADDR + TG3_64BIT_REG_HIGH,
  5407. ((u64) tp->rx_std_mapping >> 32));
  5408. tw32(RCVDBDI_STD_BD + TG3_BDINFO_HOST_ADDR + TG3_64BIT_REG_LOW,
  5409. ((u64) tp->rx_std_mapping & 0xffffffff));
  5410. tw32(RCVDBDI_STD_BD + TG3_BDINFO_NIC_ADDR,
  5411. NIC_SRAM_RX_BUFFER_DESC);
  5412. /* Don't even try to program the JUMBO/MINI buffer descriptor
  5413. * configs on 5705.
  5414. */
  5415. if (tp->tg3_flags2 & TG3_FLG2_5705_PLUS) {
  5416. tw32(RCVDBDI_STD_BD + TG3_BDINFO_MAXLEN_FLAGS,
  5417. RX_STD_MAX_SIZE_5705 << BDINFO_FLAGS_MAXLEN_SHIFT);
  5418. } else {
  5419. tw32(RCVDBDI_STD_BD + TG3_BDINFO_MAXLEN_FLAGS,
  5420. RX_STD_MAX_SIZE << BDINFO_FLAGS_MAXLEN_SHIFT);
  5421. tw32(RCVDBDI_MINI_BD + TG3_BDINFO_MAXLEN_FLAGS,
  5422. BDINFO_FLAGS_DISABLED);
  5423. /* Setup replenish threshold. */
  5424. tw32(RCVBDI_JUMBO_THRESH, tp->rx_jumbo_pending / 8);
  5425. if (tp->tg3_flags & TG3_FLAG_JUMBO_RING_ENABLE) {
  5426. tw32(RCVDBDI_JUMBO_BD + TG3_BDINFO_HOST_ADDR + TG3_64BIT_REG_HIGH,
  5427. ((u64) tp->rx_jumbo_mapping >> 32));
  5428. tw32(RCVDBDI_JUMBO_BD + TG3_BDINFO_HOST_ADDR + TG3_64BIT_REG_LOW,
  5429. ((u64) tp->rx_jumbo_mapping & 0xffffffff));
  5430. tw32(RCVDBDI_JUMBO_BD + TG3_BDINFO_MAXLEN_FLAGS,
  5431. RX_JUMBO_MAX_SIZE << BDINFO_FLAGS_MAXLEN_SHIFT);
  5432. tw32(RCVDBDI_JUMBO_BD + TG3_BDINFO_NIC_ADDR,
  5433. NIC_SRAM_RX_JUMBO_BUFFER_DESC);
  5434. } else {
  5435. tw32(RCVDBDI_JUMBO_BD + TG3_BDINFO_MAXLEN_FLAGS,
  5436. BDINFO_FLAGS_DISABLED);
  5437. }
  5438. }
  5439. /* There is only one send ring on 5705/5750, no need to explicitly
  5440. * disable the others.
  5441. */
  5442. if (!(tp->tg3_flags2 & TG3_FLG2_5705_PLUS)) {
  5443. /* Clear out send RCB ring in SRAM. */
  5444. for (i = NIC_SRAM_SEND_RCB; i < NIC_SRAM_RCV_RET_RCB; i += TG3_BDINFO_SIZE)
  5445. tg3_write_mem(tp, i + TG3_BDINFO_MAXLEN_FLAGS,
  5446. BDINFO_FLAGS_DISABLED);
  5447. }
  5448. tp->tx_prod = 0;
  5449. tp->tx_cons = 0;
  5450. tw32_mailbox(MAILBOX_SNDHOST_PROD_IDX_0 + TG3_64BIT_REG_LOW, 0);
  5451. tw32_tx_mbox(MAILBOX_SNDNIC_PROD_IDX_0 + TG3_64BIT_REG_LOW, 0);
  5452. tg3_set_bdinfo(tp, NIC_SRAM_SEND_RCB,
  5453. tp->tx_desc_mapping,
  5454. (TG3_TX_RING_SIZE <<
  5455. BDINFO_FLAGS_MAXLEN_SHIFT),
  5456. NIC_SRAM_TX_BUFFER_DESC);
  5457. /* There is only one receive return ring on 5705/5750, no need
  5458. * to explicitly disable the others.
  5459. */
  5460. if (!(tp->tg3_flags2 & TG3_FLG2_5705_PLUS)) {
  5461. for (i = NIC_SRAM_RCV_RET_RCB; i < NIC_SRAM_STATS_BLK;
  5462. i += TG3_BDINFO_SIZE) {
  5463. tg3_write_mem(tp, i + TG3_BDINFO_MAXLEN_FLAGS,
  5464. BDINFO_FLAGS_DISABLED);
  5465. }
  5466. }
  5467. tp->rx_rcb_ptr = 0;
  5468. tw32_rx_mbox(MAILBOX_RCVRET_CON_IDX_0 + TG3_64BIT_REG_LOW, 0);
  5469. tg3_set_bdinfo(tp, NIC_SRAM_RCV_RET_RCB,
  5470. tp->rx_rcb_mapping,
  5471. (TG3_RX_RCB_RING_SIZE(tp) <<
  5472. BDINFO_FLAGS_MAXLEN_SHIFT),
  5473. 0);
  5474. tp->rx_std_ptr = tp->rx_pending;
  5475. tw32_rx_mbox(MAILBOX_RCV_STD_PROD_IDX + TG3_64BIT_REG_LOW,
  5476. tp->rx_std_ptr);
  5477. tp->rx_jumbo_ptr = (tp->tg3_flags & TG3_FLAG_JUMBO_RING_ENABLE) ?
  5478. tp->rx_jumbo_pending : 0;
  5479. tw32_rx_mbox(MAILBOX_RCV_JUMBO_PROD_IDX + TG3_64BIT_REG_LOW,
  5480. tp->rx_jumbo_ptr);
  5481. /* Initialize MAC address and backoff seed. */
  5482. __tg3_set_mac_addr(tp, 0);
  5483. /* MTU + ethernet header + FCS + optional VLAN tag */
  5484. tw32(MAC_RX_MTU_SIZE, tp->dev->mtu + ETH_HLEN + 8);
  5485. /* The slot time is changed by tg3_setup_phy if we
  5486. * run at gigabit with half duplex.
  5487. */
  5488. tw32(MAC_TX_LENGTHS,
  5489. (2 << TX_LENGTHS_IPG_CRS_SHIFT) |
  5490. (6 << TX_LENGTHS_IPG_SHIFT) |
  5491. (32 << TX_LENGTHS_SLOT_TIME_SHIFT));
  5492. /* Receive rules. */
  5493. tw32(MAC_RCV_RULE_CFG, RCV_RULE_CFG_DEFAULT_CLASS);
  5494. tw32(RCVLPC_CONFIG, 0x0181);
  5495. /* Calculate RDMAC_MODE setting early, we need it to determine
  5496. * the RCVLPC_STATE_ENABLE mask.
  5497. */
  5498. rdmac_mode = (RDMAC_MODE_ENABLE | RDMAC_MODE_TGTABORT_ENAB |
  5499. RDMAC_MODE_MSTABORT_ENAB | RDMAC_MODE_PARITYERR_ENAB |
  5500. RDMAC_MODE_ADDROFLOW_ENAB | RDMAC_MODE_FIFOOFLOW_ENAB |
  5501. RDMAC_MODE_FIFOURUN_ENAB | RDMAC_MODE_FIFOOREAD_ENAB |
  5502. RDMAC_MODE_LNGREAD_ENAB);
  5503. /* If statement applies to 5705 and 5750 PCI devices only */
  5504. if ((GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5705 &&
  5505. tp->pci_chip_rev_id != CHIPREV_ID_5705_A0) ||
  5506. (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5750)) {
  5507. if (tp->tg3_flags2 & TG3_FLG2_TSO_CAPABLE &&
  5508. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5705) {
  5509. rdmac_mode |= RDMAC_MODE_FIFO_SIZE_128;
  5510. } else if (!(tr32(TG3PCI_PCISTATE) & PCISTATE_BUS_SPEED_HIGH) &&
  5511. !(tp->tg3_flags2 & TG3_FLG2_IS_5788)) {
  5512. rdmac_mode |= RDMAC_MODE_FIFO_LONG_BURST;
  5513. }
  5514. }
  5515. if (tp->tg3_flags2 & TG3_FLG2_PCI_EXPRESS)
  5516. rdmac_mode |= RDMAC_MODE_FIFO_LONG_BURST;
  5517. if (tp->tg3_flags2 & TG3_FLG2_HW_TSO)
  5518. rdmac_mode |= (1 << 27);
  5519. /* Receive/send statistics. */
  5520. if (tp->tg3_flags2 & TG3_FLG2_5750_PLUS) {
  5521. val = tr32(RCVLPC_STATS_ENABLE);
  5522. val &= ~RCVLPC_STATSENAB_DACK_FIX;
  5523. tw32(RCVLPC_STATS_ENABLE, val);
  5524. } else if ((rdmac_mode & RDMAC_MODE_FIFO_SIZE_128) &&
  5525. (tp->tg3_flags2 & TG3_FLG2_TSO_CAPABLE)) {
  5526. val = tr32(RCVLPC_STATS_ENABLE);
  5527. val &= ~RCVLPC_STATSENAB_LNGBRST_RFIX;
  5528. tw32(RCVLPC_STATS_ENABLE, val);
  5529. } else {
  5530. tw32(RCVLPC_STATS_ENABLE, 0xffffff);
  5531. }
  5532. tw32(RCVLPC_STATSCTRL, RCVLPC_STATSCTRL_ENABLE);
  5533. tw32(SNDDATAI_STATSENAB, 0xffffff);
  5534. tw32(SNDDATAI_STATSCTRL,
  5535. (SNDDATAI_SCTRL_ENABLE |
  5536. SNDDATAI_SCTRL_FASTUPD));
  5537. /* Setup host coalescing engine. */
  5538. tw32(HOSTCC_MODE, 0);
  5539. for (i = 0; i < 2000; i++) {
  5540. if (!(tr32(HOSTCC_MODE) & HOSTCC_MODE_ENABLE))
  5541. break;
  5542. udelay(10);
  5543. }
  5544. __tg3_set_coalesce(tp, &tp->coal);
  5545. /* set status block DMA address */
  5546. tw32(HOSTCC_STATUS_BLK_HOST_ADDR + TG3_64BIT_REG_HIGH,
  5547. ((u64) tp->status_mapping >> 32));
  5548. tw32(HOSTCC_STATUS_BLK_HOST_ADDR + TG3_64BIT_REG_LOW,
  5549. ((u64) tp->status_mapping & 0xffffffff));
  5550. if (!(tp->tg3_flags2 & TG3_FLG2_5705_PLUS)) {
  5551. /* Status/statistics block address. See tg3_timer,
  5552. * the tg3_periodic_fetch_stats call there, and
  5553. * tg3_get_stats to see how this works for 5705/5750 chips.
  5554. */
  5555. tw32(HOSTCC_STATS_BLK_HOST_ADDR + TG3_64BIT_REG_HIGH,
  5556. ((u64) tp->stats_mapping >> 32));
  5557. tw32(HOSTCC_STATS_BLK_HOST_ADDR + TG3_64BIT_REG_LOW,
  5558. ((u64) tp->stats_mapping & 0xffffffff));
  5559. tw32(HOSTCC_STATS_BLK_NIC_ADDR, NIC_SRAM_STATS_BLK);
  5560. tw32(HOSTCC_STATUS_BLK_NIC_ADDR, NIC_SRAM_STATUS_BLK);
  5561. }
  5562. tw32(HOSTCC_MODE, HOSTCC_MODE_ENABLE | tp->coalesce_mode);
  5563. tw32(RCVCC_MODE, RCVCC_MODE_ENABLE | RCVCC_MODE_ATTN_ENABLE);
  5564. tw32(RCVLPC_MODE, RCVLPC_MODE_ENABLE);
  5565. if (!(tp->tg3_flags2 & TG3_FLG2_5705_PLUS))
  5566. tw32(RCVLSC_MODE, RCVLSC_MODE_ENABLE | RCVLSC_MODE_ATTN_ENABLE);
  5567. /* Clear statistics/status block in chip, and status block in ram. */
  5568. for (i = NIC_SRAM_STATS_BLK;
  5569. i < NIC_SRAM_STATUS_BLK + TG3_HW_STATUS_SIZE;
  5570. i += sizeof(u32)) {
  5571. tg3_write_mem(tp, i, 0);
  5572. udelay(40);
  5573. }
  5574. memset(tp->hw_status, 0, TG3_HW_STATUS_SIZE);
  5575. if (tp->tg3_flags2 & TG3_FLG2_MII_SERDES) {
  5576. tp->tg3_flags2 &= ~TG3_FLG2_PARALLEL_DETECT;
  5577. /* reset to prevent losing 1st rx packet intermittently */
  5578. tw32_f(MAC_RX_MODE, RX_MODE_RESET);
  5579. udelay(10);
  5580. }
  5581. tp->mac_mode = MAC_MODE_TXSTAT_ENABLE | MAC_MODE_RXSTAT_ENABLE |
  5582. MAC_MODE_TDE_ENABLE | MAC_MODE_RDE_ENABLE | MAC_MODE_FHDE_ENABLE;
  5583. if (!(tp->tg3_flags2 & TG3_FLG2_5705_PLUS) &&
  5584. !(tp->tg3_flags2 & TG3_FLG2_PHY_SERDES) &&
  5585. GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5700)
  5586. tp->mac_mode |= MAC_MODE_LINK_POLARITY;
  5587. tw32_f(MAC_MODE, tp->mac_mode | MAC_MODE_RXSTAT_CLEAR | MAC_MODE_TXSTAT_CLEAR);
  5588. udelay(40);
  5589. /* tp->grc_local_ctrl is partially set up during tg3_get_invariants().
  5590. * If TG3_FLG2_IS_NIC is zero, we should read the
  5591. * register to preserve the GPIO settings for LOMs. The GPIOs,
  5592. * whether used as inputs or outputs, are set by boot code after
  5593. * reset.
  5594. */
  5595. if (!(tp->tg3_flags2 & TG3_FLG2_IS_NIC)) {
  5596. u32 gpio_mask;
  5597. gpio_mask = GRC_LCLCTRL_GPIO_OE0 | GRC_LCLCTRL_GPIO_OE1 |
  5598. GRC_LCLCTRL_GPIO_OE2 | GRC_LCLCTRL_GPIO_OUTPUT0 |
  5599. GRC_LCLCTRL_GPIO_OUTPUT1 | GRC_LCLCTRL_GPIO_OUTPUT2;
  5600. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5752)
  5601. gpio_mask |= GRC_LCLCTRL_GPIO_OE3 |
  5602. GRC_LCLCTRL_GPIO_OUTPUT3;
  5603. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5755)
  5604. gpio_mask |= GRC_LCLCTRL_GPIO_UART_SEL;
  5605. tp->grc_local_ctrl &= ~gpio_mask;
  5606. tp->grc_local_ctrl |= tr32(GRC_LOCAL_CTRL) & gpio_mask;
  5607. /* GPIO1 must be driven high for eeprom write protect */
  5608. if (tp->tg3_flags & TG3_FLAG_EEPROM_WRITE_PROT)
  5609. tp->grc_local_ctrl |= (GRC_LCLCTRL_GPIO_OE1 |
  5610. GRC_LCLCTRL_GPIO_OUTPUT1);
  5611. }
  5612. tw32_f(GRC_LOCAL_CTRL, tp->grc_local_ctrl);
  5613. udelay(100);
  5614. tw32_mailbox_f(MAILBOX_INTERRUPT_0 + TG3_64BIT_REG_LOW, 0);
  5615. tp->last_tag = 0;
  5616. if (!(tp->tg3_flags2 & TG3_FLG2_5705_PLUS)) {
  5617. tw32_f(DMAC_MODE, DMAC_MODE_ENABLE);
  5618. udelay(40);
  5619. }
  5620. val = (WDMAC_MODE_ENABLE | WDMAC_MODE_TGTABORT_ENAB |
  5621. WDMAC_MODE_MSTABORT_ENAB | WDMAC_MODE_PARITYERR_ENAB |
  5622. WDMAC_MODE_ADDROFLOW_ENAB | WDMAC_MODE_FIFOOFLOW_ENAB |
  5623. WDMAC_MODE_FIFOURUN_ENAB | WDMAC_MODE_FIFOOREAD_ENAB |
  5624. WDMAC_MODE_LNGREAD_ENAB);
  5625. /* If statement applies to 5705 and 5750 PCI devices only */
  5626. if ((GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5705 &&
  5627. tp->pci_chip_rev_id != CHIPREV_ID_5705_A0) ||
  5628. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5750) {
  5629. if ((tp->tg3_flags & TG3_FLG2_TSO_CAPABLE) &&
  5630. (tp->pci_chip_rev_id == CHIPREV_ID_5705_A1 ||
  5631. tp->pci_chip_rev_id == CHIPREV_ID_5705_A2)) {
  5632. /* nothing */
  5633. } else if (!(tr32(TG3PCI_PCISTATE) & PCISTATE_BUS_SPEED_HIGH) &&
  5634. !(tp->tg3_flags2 & TG3_FLG2_IS_5788) &&
  5635. !(tp->tg3_flags2 & TG3_FLG2_PCI_EXPRESS)) {
  5636. val |= WDMAC_MODE_RX_ACCEL;
  5637. }
  5638. }
  5639. /* Enable host coalescing bug fix */
  5640. if ((GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5755) ||
  5641. (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5787))
  5642. val |= (1 << 29);
  5643. tw32_f(WDMAC_MODE, val);
  5644. udelay(40);
  5645. if (tp->tg3_flags & TG3_FLAG_PCIX_MODE) {
  5646. u16 pcix_cmd;
  5647. pci_read_config_word(tp->pdev, tp->pcix_cap + PCI_X_CMD,
  5648. &pcix_cmd);
  5649. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5703) {
  5650. pcix_cmd &= ~PCI_X_CMD_MAX_READ;
  5651. pcix_cmd |= PCI_X_CMD_READ_2K;
  5652. } else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5704) {
  5653. pcix_cmd &= ~(PCI_X_CMD_MAX_SPLIT | PCI_X_CMD_MAX_READ);
  5654. pcix_cmd |= PCI_X_CMD_READ_2K;
  5655. }
  5656. pci_write_config_word(tp->pdev, tp->pcix_cap + PCI_X_CMD,
  5657. pcix_cmd);
  5658. }
  5659. tw32_f(RDMAC_MODE, rdmac_mode);
  5660. udelay(40);
  5661. tw32(RCVDCC_MODE, RCVDCC_MODE_ENABLE | RCVDCC_MODE_ATTN_ENABLE);
  5662. if (!(tp->tg3_flags2 & TG3_FLG2_5705_PLUS))
  5663. tw32(MBFREE_MODE, MBFREE_MODE_ENABLE);
  5664. tw32(SNDDATAC_MODE, SNDDATAC_MODE_ENABLE);
  5665. tw32(SNDBDC_MODE, SNDBDC_MODE_ENABLE | SNDBDC_MODE_ATTN_ENABLE);
  5666. tw32(RCVBDI_MODE, RCVBDI_MODE_ENABLE | RCVBDI_MODE_RCB_ATTN_ENAB);
  5667. tw32(RCVDBDI_MODE, RCVDBDI_MODE_ENABLE | RCVDBDI_MODE_INV_RING_SZ);
  5668. tw32(SNDDATAI_MODE, SNDDATAI_MODE_ENABLE);
  5669. if (tp->tg3_flags2 & TG3_FLG2_HW_TSO)
  5670. tw32(SNDDATAI_MODE, SNDDATAI_MODE_ENABLE | 0x8);
  5671. tw32(SNDBDI_MODE, SNDBDI_MODE_ENABLE | SNDBDI_MODE_ATTN_ENABLE);
  5672. tw32(SNDBDS_MODE, SNDBDS_MODE_ENABLE | SNDBDS_MODE_ATTN_ENABLE);
  5673. if (tp->pci_chip_rev_id == CHIPREV_ID_5701_A0) {
  5674. err = tg3_load_5701_a0_firmware_fix(tp);
  5675. if (err)
  5676. return err;
  5677. }
  5678. if (tp->tg3_flags2 & TG3_FLG2_TSO_CAPABLE) {
  5679. err = tg3_load_tso_firmware(tp);
  5680. if (err)
  5681. return err;
  5682. }
  5683. tp->tx_mode = TX_MODE_ENABLE;
  5684. tw32_f(MAC_TX_MODE, tp->tx_mode);
  5685. udelay(100);
  5686. tp->rx_mode = RX_MODE_ENABLE;
  5687. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5755)
  5688. tp->rx_mode |= RX_MODE_IPV6_CSUM_ENABLE;
  5689. tw32_f(MAC_RX_MODE, tp->rx_mode);
  5690. udelay(10);
  5691. if (tp->link_config.phy_is_low_power) {
  5692. tp->link_config.phy_is_low_power = 0;
  5693. tp->link_config.speed = tp->link_config.orig_speed;
  5694. tp->link_config.duplex = tp->link_config.orig_duplex;
  5695. tp->link_config.autoneg = tp->link_config.orig_autoneg;
  5696. }
  5697. tp->mi_mode = MAC_MI_MODE_BASE;
  5698. tw32_f(MAC_MI_MODE, tp->mi_mode);
  5699. udelay(80);
  5700. tw32(MAC_LED_CTRL, tp->led_ctrl);
  5701. tw32(MAC_MI_STAT, MAC_MI_STAT_LNKSTAT_ATTN_ENAB);
  5702. if (tp->tg3_flags2 & TG3_FLG2_PHY_SERDES) {
  5703. tw32_f(MAC_RX_MODE, RX_MODE_RESET);
  5704. udelay(10);
  5705. }
  5706. tw32_f(MAC_RX_MODE, tp->rx_mode);
  5707. udelay(10);
  5708. if (tp->tg3_flags2 & TG3_FLG2_PHY_SERDES) {
  5709. if ((GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5704) &&
  5710. !(tp->tg3_flags2 & TG3_FLG2_SERDES_PREEMPHASIS)) {
  5711. /* Set drive transmission level to 1.2V */
  5712. /* only if the signal pre-emphasis bit is not set */
  5713. val = tr32(MAC_SERDES_CFG);
  5714. val &= 0xfffff000;
  5715. val |= 0x880;
  5716. tw32(MAC_SERDES_CFG, val);
  5717. }
  5718. if (tp->pci_chip_rev_id == CHIPREV_ID_5703_A1)
  5719. tw32(MAC_SERDES_CFG, 0x616000);
  5720. }
  5721. /* Prevent chip from dropping frames when flow control
  5722. * is enabled.
  5723. */
  5724. tw32_f(MAC_LOW_WMARK_MAX_RX_FRAME, 2);
  5725. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5704 &&
  5726. (tp->tg3_flags2 & TG3_FLG2_PHY_SERDES)) {
  5727. /* Use hardware link auto-negotiation */
  5728. tp->tg3_flags2 |= TG3_FLG2_HW_AUTONEG;
  5729. }
  5730. if ((tp->tg3_flags2 & TG3_FLG2_MII_SERDES) &&
  5731. (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5714)) {
  5732. u32 tmp;
  5733. tmp = tr32(SERDES_RX_CTRL);
  5734. tw32(SERDES_RX_CTRL, tmp | SERDES_RX_SIG_DETECT);
  5735. tp->grc_local_ctrl &= ~GRC_LCLCTRL_USE_EXT_SIG_DETECT;
  5736. tp->grc_local_ctrl |= GRC_LCLCTRL_USE_SIG_DETECT;
  5737. tw32(GRC_LOCAL_CTRL, tp->grc_local_ctrl);
  5738. }
  5739. err = tg3_setup_phy(tp, 0);
  5740. if (err)
  5741. return err;
  5742. if (!(tp->tg3_flags2 & TG3_FLG2_PHY_SERDES) &&
  5743. GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5906) {
  5744. u32 tmp;
  5745. /* Clear CRC stats. */
  5746. if (!tg3_readphy(tp, MII_TG3_TEST1, &tmp)) {
  5747. tg3_writephy(tp, MII_TG3_TEST1,
  5748. tmp | MII_TG3_TEST1_CRC_EN);
  5749. tg3_readphy(tp, 0x14, &tmp);
  5750. }
  5751. }
  5752. __tg3_set_rx_mode(tp->dev);
  5753. /* Initialize receive rules. */
  5754. tw32(MAC_RCV_RULE_0, 0xc2000000 & RCV_RULE_DISABLE_MASK);
  5755. tw32(MAC_RCV_VALUE_0, 0xffffffff & RCV_RULE_DISABLE_MASK);
  5756. tw32(MAC_RCV_RULE_1, 0x86000004 & RCV_RULE_DISABLE_MASK);
  5757. tw32(MAC_RCV_VALUE_1, 0xffffffff & RCV_RULE_DISABLE_MASK);
  5758. if ((tp->tg3_flags2 & TG3_FLG2_5705_PLUS) &&
  5759. !(tp->tg3_flags2 & TG3_FLG2_5780_CLASS))
  5760. limit = 8;
  5761. else
  5762. limit = 16;
  5763. if (tp->tg3_flags & TG3_FLAG_ENABLE_ASF)
  5764. limit -= 4;
  5765. switch (limit) {
  5766. case 16:
  5767. tw32(MAC_RCV_RULE_15, 0); tw32(MAC_RCV_VALUE_15, 0);
  5768. case 15:
  5769. tw32(MAC_RCV_RULE_14, 0); tw32(MAC_RCV_VALUE_14, 0);
  5770. case 14:
  5771. tw32(MAC_RCV_RULE_13, 0); tw32(MAC_RCV_VALUE_13, 0);
  5772. case 13:
  5773. tw32(MAC_RCV_RULE_12, 0); tw32(MAC_RCV_VALUE_12, 0);
  5774. case 12:
  5775. tw32(MAC_RCV_RULE_11, 0); tw32(MAC_RCV_VALUE_11, 0);
  5776. case 11:
  5777. tw32(MAC_RCV_RULE_10, 0); tw32(MAC_RCV_VALUE_10, 0);
  5778. case 10:
  5779. tw32(MAC_RCV_RULE_9, 0); tw32(MAC_RCV_VALUE_9, 0);
  5780. case 9:
  5781. tw32(MAC_RCV_RULE_8, 0); tw32(MAC_RCV_VALUE_8, 0);
  5782. case 8:
  5783. tw32(MAC_RCV_RULE_7, 0); tw32(MAC_RCV_VALUE_7, 0);
  5784. case 7:
  5785. tw32(MAC_RCV_RULE_6, 0); tw32(MAC_RCV_VALUE_6, 0);
  5786. case 6:
  5787. tw32(MAC_RCV_RULE_5, 0); tw32(MAC_RCV_VALUE_5, 0);
  5788. case 5:
  5789. tw32(MAC_RCV_RULE_4, 0); tw32(MAC_RCV_VALUE_4, 0);
  5790. case 4:
  5791. /* tw32(MAC_RCV_RULE_3, 0); tw32(MAC_RCV_VALUE_3, 0); */
  5792. case 3:
  5793. /* tw32(MAC_RCV_RULE_2, 0); tw32(MAC_RCV_VALUE_2, 0); */
  5794. case 2:
  5795. case 1:
  5796. default:
  5797. break;
  5798. };
  5799. tg3_write_sig_post_reset(tp, RESET_KIND_INIT);
  5800. return 0;
  5801. }
  5802. /* Called at device open time to get the chip ready for
  5803. * packet processing. Invoked with tp->lock held.
  5804. */
  5805. static int tg3_init_hw(struct tg3 *tp, int reset_phy)
  5806. {
  5807. int err;
  5808. /* Force the chip into D0. */
  5809. err = tg3_set_power_state(tp, PCI_D0);
  5810. if (err)
  5811. goto out;
  5812. tg3_switch_clocks(tp);
  5813. tw32(TG3PCI_MEM_WIN_BASE_ADDR, 0);
  5814. err = tg3_reset_hw(tp, reset_phy);
  5815. out:
  5816. return err;
  5817. }
  5818. #define TG3_STAT_ADD32(PSTAT, REG) \
  5819. do { u32 __val = tr32(REG); \
  5820. (PSTAT)->low += __val; \
  5821. if ((PSTAT)->low < __val) \
  5822. (PSTAT)->high += 1; \
  5823. } while (0)
  5824. static void tg3_periodic_fetch_stats(struct tg3 *tp)
  5825. {
  5826. struct tg3_hw_stats *sp = tp->hw_stats;
  5827. if (!netif_carrier_ok(tp->dev))
  5828. return;
  5829. TG3_STAT_ADD32(&sp->tx_octets, MAC_TX_STATS_OCTETS);
  5830. TG3_STAT_ADD32(&sp->tx_collisions, MAC_TX_STATS_COLLISIONS);
  5831. TG3_STAT_ADD32(&sp->tx_xon_sent, MAC_TX_STATS_XON_SENT);
  5832. TG3_STAT_ADD32(&sp->tx_xoff_sent, MAC_TX_STATS_XOFF_SENT);
  5833. TG3_STAT_ADD32(&sp->tx_mac_errors, MAC_TX_STATS_MAC_ERRORS);
  5834. TG3_STAT_ADD32(&sp->tx_single_collisions, MAC_TX_STATS_SINGLE_COLLISIONS);
  5835. TG3_STAT_ADD32(&sp->tx_mult_collisions, MAC_TX_STATS_MULT_COLLISIONS);
  5836. TG3_STAT_ADD32(&sp->tx_deferred, MAC_TX_STATS_DEFERRED);
  5837. TG3_STAT_ADD32(&sp->tx_excessive_collisions, MAC_TX_STATS_EXCESSIVE_COL);
  5838. TG3_STAT_ADD32(&sp->tx_late_collisions, MAC_TX_STATS_LATE_COL);
  5839. TG3_STAT_ADD32(&sp->tx_ucast_packets, MAC_TX_STATS_UCAST);
  5840. TG3_STAT_ADD32(&sp->tx_mcast_packets, MAC_TX_STATS_MCAST);
  5841. TG3_STAT_ADD32(&sp->tx_bcast_packets, MAC_TX_STATS_BCAST);
  5842. TG3_STAT_ADD32(&sp->rx_octets, MAC_RX_STATS_OCTETS);
  5843. TG3_STAT_ADD32(&sp->rx_fragments, MAC_RX_STATS_FRAGMENTS);
  5844. TG3_STAT_ADD32(&sp->rx_ucast_packets, MAC_RX_STATS_UCAST);
  5845. TG3_STAT_ADD32(&sp->rx_mcast_packets, MAC_RX_STATS_MCAST);
  5846. TG3_STAT_ADD32(&sp->rx_bcast_packets, MAC_RX_STATS_BCAST);
  5847. TG3_STAT_ADD32(&sp->rx_fcs_errors, MAC_RX_STATS_FCS_ERRORS);
  5848. TG3_STAT_ADD32(&sp->rx_align_errors, MAC_RX_STATS_ALIGN_ERRORS);
  5849. TG3_STAT_ADD32(&sp->rx_xon_pause_rcvd, MAC_RX_STATS_XON_PAUSE_RECVD);
  5850. TG3_STAT_ADD32(&sp->rx_xoff_pause_rcvd, MAC_RX_STATS_XOFF_PAUSE_RECVD);
  5851. TG3_STAT_ADD32(&sp->rx_mac_ctrl_rcvd, MAC_RX_STATS_MAC_CTRL_RECVD);
  5852. TG3_STAT_ADD32(&sp->rx_xoff_entered, MAC_RX_STATS_XOFF_ENTERED);
  5853. TG3_STAT_ADD32(&sp->rx_frame_too_long_errors, MAC_RX_STATS_FRAME_TOO_LONG);
  5854. TG3_STAT_ADD32(&sp->rx_jabbers, MAC_RX_STATS_JABBERS);
  5855. TG3_STAT_ADD32(&sp->rx_undersize_packets, MAC_RX_STATS_UNDERSIZE);
  5856. TG3_STAT_ADD32(&sp->rxbds_empty, RCVLPC_NO_RCV_BD_CNT);
  5857. TG3_STAT_ADD32(&sp->rx_discards, RCVLPC_IN_DISCARDS_CNT);
  5858. TG3_STAT_ADD32(&sp->rx_errors, RCVLPC_IN_ERRORS_CNT);
  5859. }
  5860. static void tg3_timer(unsigned long __opaque)
  5861. {
  5862. struct tg3 *tp = (struct tg3 *) __opaque;
  5863. if (tp->irq_sync)
  5864. goto restart_timer;
  5865. spin_lock(&tp->lock);
  5866. if (!(tp->tg3_flags & TG3_FLAG_TAGGED_STATUS)) {
  5867. /* All of this garbage is because when using non-tagged
  5868. * IRQ status the mailbox/status_block protocol the chip
  5869. * uses with the cpu is race prone.
  5870. */
  5871. if (tp->hw_status->status & SD_STATUS_UPDATED) {
  5872. tw32(GRC_LOCAL_CTRL,
  5873. tp->grc_local_ctrl | GRC_LCLCTRL_SETINT);
  5874. } else {
  5875. tw32(HOSTCC_MODE, tp->coalesce_mode |
  5876. (HOSTCC_MODE_ENABLE | HOSTCC_MODE_NOW));
  5877. }
  5878. if (!(tr32(WDMAC_MODE) & WDMAC_MODE_ENABLE)) {
  5879. tp->tg3_flags2 |= TG3_FLG2_RESTART_TIMER;
  5880. spin_unlock(&tp->lock);
  5881. schedule_work(&tp->reset_task);
  5882. return;
  5883. }
  5884. }
  5885. /* This part only runs once per second. */
  5886. if (!--tp->timer_counter) {
  5887. if (tp->tg3_flags2 & TG3_FLG2_5705_PLUS)
  5888. tg3_periodic_fetch_stats(tp);
  5889. if (tp->tg3_flags & TG3_FLAG_USE_LINKCHG_REG) {
  5890. u32 mac_stat;
  5891. int phy_event;
  5892. mac_stat = tr32(MAC_STATUS);
  5893. phy_event = 0;
  5894. if (tp->tg3_flags & TG3_FLAG_USE_MI_INTERRUPT) {
  5895. if (mac_stat & MAC_STATUS_MI_INTERRUPT)
  5896. phy_event = 1;
  5897. } else if (mac_stat & MAC_STATUS_LNKSTATE_CHANGED)
  5898. phy_event = 1;
  5899. if (phy_event)
  5900. tg3_setup_phy(tp, 0);
  5901. } else if (tp->tg3_flags & TG3_FLAG_POLL_SERDES) {
  5902. u32 mac_stat = tr32(MAC_STATUS);
  5903. int need_setup = 0;
  5904. if (netif_carrier_ok(tp->dev) &&
  5905. (mac_stat & MAC_STATUS_LNKSTATE_CHANGED)) {
  5906. need_setup = 1;
  5907. }
  5908. if (! netif_carrier_ok(tp->dev) &&
  5909. (mac_stat & (MAC_STATUS_PCS_SYNCED |
  5910. MAC_STATUS_SIGNAL_DET))) {
  5911. need_setup = 1;
  5912. }
  5913. if (need_setup) {
  5914. if (!tp->serdes_counter) {
  5915. tw32_f(MAC_MODE,
  5916. (tp->mac_mode &
  5917. ~MAC_MODE_PORT_MODE_MASK));
  5918. udelay(40);
  5919. tw32_f(MAC_MODE, tp->mac_mode);
  5920. udelay(40);
  5921. }
  5922. tg3_setup_phy(tp, 0);
  5923. }
  5924. } else if (tp->tg3_flags2 & TG3_FLG2_MII_SERDES)
  5925. tg3_serdes_parallel_detect(tp);
  5926. tp->timer_counter = tp->timer_multiplier;
  5927. }
  5928. /* Heartbeat is only sent once every 2 seconds.
  5929. *
  5930. * The heartbeat is to tell the ASF firmware that the host
  5931. * driver is still alive. In the event that the OS crashes,
  5932. * ASF needs to reset the hardware to free up the FIFO space
  5933. * that may be filled with rx packets destined for the host.
  5934. * If the FIFO is full, ASF will no longer function properly.
  5935. *
  5936. * Unintended resets have been reported on real time kernels
  5937. * where the timer doesn't run on time. Netpoll will also have
  5938. * same problem.
  5939. *
  5940. * The new FWCMD_NICDRV_ALIVE3 command tells the ASF firmware
  5941. * to check the ring condition when the heartbeat is expiring
  5942. * before doing the reset. This will prevent most unintended
  5943. * resets.
  5944. */
  5945. if (!--tp->asf_counter) {
  5946. if (tp->tg3_flags & TG3_FLAG_ENABLE_ASF) {
  5947. u32 val;
  5948. tg3_write_mem(tp, NIC_SRAM_FW_CMD_MBOX,
  5949. FWCMD_NICDRV_ALIVE3);
  5950. tg3_write_mem(tp, NIC_SRAM_FW_CMD_LEN_MBOX, 4);
  5951. /* 5 seconds timeout */
  5952. tg3_write_mem(tp, NIC_SRAM_FW_CMD_DATA_MBOX, 5);
  5953. val = tr32(GRC_RX_CPU_EVENT);
  5954. val |= (1 << 14);
  5955. tw32(GRC_RX_CPU_EVENT, val);
  5956. }
  5957. tp->asf_counter = tp->asf_multiplier;
  5958. }
  5959. spin_unlock(&tp->lock);
  5960. restart_timer:
  5961. tp->timer.expires = jiffies + tp->timer_offset;
  5962. add_timer(&tp->timer);
  5963. }
  5964. static int tg3_request_irq(struct tg3 *tp)
  5965. {
  5966. irq_handler_t fn;
  5967. unsigned long flags;
  5968. struct net_device *dev = tp->dev;
  5969. if (tp->tg3_flags2 & TG3_FLG2_USING_MSI) {
  5970. fn = tg3_msi;
  5971. if (tp->tg3_flags2 & TG3_FLG2_1SHOT_MSI)
  5972. fn = tg3_msi_1shot;
  5973. flags = IRQF_SAMPLE_RANDOM;
  5974. } else {
  5975. fn = tg3_interrupt;
  5976. if (tp->tg3_flags & TG3_FLAG_TAGGED_STATUS)
  5977. fn = tg3_interrupt_tagged;
  5978. flags = IRQF_SHARED | IRQF_SAMPLE_RANDOM;
  5979. }
  5980. return (request_irq(tp->pdev->irq, fn, flags, dev->name, dev));
  5981. }
  5982. static int tg3_test_interrupt(struct tg3 *tp)
  5983. {
  5984. struct net_device *dev = tp->dev;
  5985. int err, i, intr_ok = 0;
  5986. if (!netif_running(dev))
  5987. return -ENODEV;
  5988. tg3_disable_ints(tp);
  5989. free_irq(tp->pdev->irq, dev);
  5990. err = request_irq(tp->pdev->irq, tg3_test_isr,
  5991. IRQF_SHARED | IRQF_SAMPLE_RANDOM, dev->name, dev);
  5992. if (err)
  5993. return err;
  5994. tp->hw_status->status &= ~SD_STATUS_UPDATED;
  5995. tg3_enable_ints(tp);
  5996. tw32_f(HOSTCC_MODE, tp->coalesce_mode | HOSTCC_MODE_ENABLE |
  5997. HOSTCC_MODE_NOW);
  5998. for (i = 0; i < 5; i++) {
  5999. u32 int_mbox, misc_host_ctrl;
  6000. int_mbox = tr32_mailbox(MAILBOX_INTERRUPT_0 +
  6001. TG3_64BIT_REG_LOW);
  6002. misc_host_ctrl = tr32(TG3PCI_MISC_HOST_CTRL);
  6003. if ((int_mbox != 0) ||
  6004. (misc_host_ctrl & MISC_HOST_CTRL_MASK_PCI_INT)) {
  6005. intr_ok = 1;
  6006. break;
  6007. }
  6008. msleep(10);
  6009. }
  6010. tg3_disable_ints(tp);
  6011. free_irq(tp->pdev->irq, dev);
  6012. err = tg3_request_irq(tp);
  6013. if (err)
  6014. return err;
  6015. if (intr_ok)
  6016. return 0;
  6017. return -EIO;
  6018. }
  6019. /* Returns 0 if MSI test succeeds or MSI test fails and INTx mode is
  6020. * successfully restored
  6021. */
  6022. static int tg3_test_msi(struct tg3 *tp)
  6023. {
  6024. struct net_device *dev = tp->dev;
  6025. int err;
  6026. u16 pci_cmd;
  6027. if (!(tp->tg3_flags2 & TG3_FLG2_USING_MSI))
  6028. return 0;
  6029. /* Turn off SERR reporting in case MSI terminates with Master
  6030. * Abort.
  6031. */
  6032. pci_read_config_word(tp->pdev, PCI_COMMAND, &pci_cmd);
  6033. pci_write_config_word(tp->pdev, PCI_COMMAND,
  6034. pci_cmd & ~PCI_COMMAND_SERR);
  6035. err = tg3_test_interrupt(tp);
  6036. pci_write_config_word(tp->pdev, PCI_COMMAND, pci_cmd);
  6037. if (!err)
  6038. return 0;
  6039. /* other failures */
  6040. if (err != -EIO)
  6041. return err;
  6042. /* MSI test failed, go back to INTx mode */
  6043. printk(KERN_WARNING PFX "%s: No interrupt was generated using MSI, "
  6044. "switching to INTx mode. Please report this failure to "
  6045. "the PCI maintainer and include system chipset information.\n",
  6046. tp->dev->name);
  6047. free_irq(tp->pdev->irq, dev);
  6048. pci_disable_msi(tp->pdev);
  6049. tp->tg3_flags2 &= ~TG3_FLG2_USING_MSI;
  6050. err = tg3_request_irq(tp);
  6051. if (err)
  6052. return err;
  6053. /* Need to reset the chip because the MSI cycle may have terminated
  6054. * with Master Abort.
  6055. */
  6056. tg3_full_lock(tp, 1);
  6057. tg3_halt(tp, RESET_KIND_SHUTDOWN, 1);
  6058. err = tg3_init_hw(tp, 1);
  6059. tg3_full_unlock(tp);
  6060. if (err)
  6061. free_irq(tp->pdev->irq, dev);
  6062. return err;
  6063. }
  6064. static int tg3_open(struct net_device *dev)
  6065. {
  6066. struct tg3 *tp = netdev_priv(dev);
  6067. int err;
  6068. netif_carrier_off(tp->dev);
  6069. tg3_full_lock(tp, 0);
  6070. err = tg3_set_power_state(tp, PCI_D0);
  6071. if (err) {
  6072. tg3_full_unlock(tp);
  6073. return err;
  6074. }
  6075. tg3_disable_ints(tp);
  6076. tp->tg3_flags &= ~TG3_FLAG_INIT_COMPLETE;
  6077. tg3_full_unlock(tp);
  6078. /* The placement of this call is tied
  6079. * to the setup and use of Host TX descriptors.
  6080. */
  6081. err = tg3_alloc_consistent(tp);
  6082. if (err)
  6083. return err;
  6084. if (tp->tg3_flags & TG3_FLAG_SUPPORT_MSI) {
  6085. /* All MSI supporting chips should support tagged
  6086. * status. Assert that this is the case.
  6087. */
  6088. if (!(tp->tg3_flags & TG3_FLAG_TAGGED_STATUS)) {
  6089. printk(KERN_WARNING PFX "%s: MSI without TAGGED? "
  6090. "Not using MSI.\n", tp->dev->name);
  6091. } else if (pci_enable_msi(tp->pdev) == 0) {
  6092. u32 msi_mode;
  6093. /* Hardware bug - MSI won't work if INTX disabled. */
  6094. if (tp->tg3_flags2 & TG3_FLG2_5780_CLASS)
  6095. pci_intx(tp->pdev, 1);
  6096. msi_mode = tr32(MSGINT_MODE);
  6097. tw32(MSGINT_MODE, msi_mode | MSGINT_MODE_ENABLE);
  6098. tp->tg3_flags2 |= TG3_FLG2_USING_MSI;
  6099. }
  6100. }
  6101. err = tg3_request_irq(tp);
  6102. if (err) {
  6103. if (tp->tg3_flags2 & TG3_FLG2_USING_MSI) {
  6104. pci_disable_msi(tp->pdev);
  6105. tp->tg3_flags2 &= ~TG3_FLG2_USING_MSI;
  6106. }
  6107. tg3_free_consistent(tp);
  6108. return err;
  6109. }
  6110. napi_enable(&tp->napi);
  6111. tg3_full_lock(tp, 0);
  6112. err = tg3_init_hw(tp, 1);
  6113. if (err) {
  6114. tg3_halt(tp, RESET_KIND_SHUTDOWN, 1);
  6115. tg3_free_rings(tp);
  6116. } else {
  6117. if (tp->tg3_flags & TG3_FLAG_TAGGED_STATUS)
  6118. tp->timer_offset = HZ;
  6119. else
  6120. tp->timer_offset = HZ / 10;
  6121. BUG_ON(tp->timer_offset > HZ);
  6122. tp->timer_counter = tp->timer_multiplier =
  6123. (HZ / tp->timer_offset);
  6124. tp->asf_counter = tp->asf_multiplier =
  6125. ((HZ / tp->timer_offset) * 2);
  6126. init_timer(&tp->timer);
  6127. tp->timer.expires = jiffies + tp->timer_offset;
  6128. tp->timer.data = (unsigned long) tp;
  6129. tp->timer.function = tg3_timer;
  6130. }
  6131. tg3_full_unlock(tp);
  6132. if (err) {
  6133. napi_disable(&tp->napi);
  6134. free_irq(tp->pdev->irq, dev);
  6135. if (tp->tg3_flags2 & TG3_FLG2_USING_MSI) {
  6136. pci_disable_msi(tp->pdev);
  6137. tp->tg3_flags2 &= ~TG3_FLG2_USING_MSI;
  6138. }
  6139. tg3_free_consistent(tp);
  6140. return err;
  6141. }
  6142. if (tp->tg3_flags2 & TG3_FLG2_USING_MSI) {
  6143. err = tg3_test_msi(tp);
  6144. if (err) {
  6145. tg3_full_lock(tp, 0);
  6146. if (tp->tg3_flags2 & TG3_FLG2_USING_MSI) {
  6147. pci_disable_msi(tp->pdev);
  6148. tp->tg3_flags2 &= ~TG3_FLG2_USING_MSI;
  6149. }
  6150. tg3_halt(tp, RESET_KIND_SHUTDOWN, 1);
  6151. tg3_free_rings(tp);
  6152. tg3_free_consistent(tp);
  6153. tg3_full_unlock(tp);
  6154. napi_disable(&tp->napi);
  6155. return err;
  6156. }
  6157. if (tp->tg3_flags2 & TG3_FLG2_USING_MSI) {
  6158. if (tp->tg3_flags2 & TG3_FLG2_1SHOT_MSI) {
  6159. u32 val = tr32(PCIE_TRANSACTION_CFG);
  6160. tw32(PCIE_TRANSACTION_CFG,
  6161. val | PCIE_TRANS_CFG_1SHOT_MSI);
  6162. }
  6163. }
  6164. }
  6165. tg3_full_lock(tp, 0);
  6166. add_timer(&tp->timer);
  6167. tp->tg3_flags |= TG3_FLAG_INIT_COMPLETE;
  6168. tg3_enable_ints(tp);
  6169. tg3_full_unlock(tp);
  6170. netif_start_queue(dev);
  6171. return 0;
  6172. }
  6173. #if 0
  6174. /*static*/ void tg3_dump_state(struct tg3 *tp)
  6175. {
  6176. u32 val32, val32_2, val32_3, val32_4, val32_5;
  6177. u16 val16;
  6178. int i;
  6179. pci_read_config_word(tp->pdev, PCI_STATUS, &val16);
  6180. pci_read_config_dword(tp->pdev, TG3PCI_PCISTATE, &val32);
  6181. printk("DEBUG: PCI status [%04x] TG3PCI state[%08x]\n",
  6182. val16, val32);
  6183. /* MAC block */
  6184. printk("DEBUG: MAC_MODE[%08x] MAC_STATUS[%08x]\n",
  6185. tr32(MAC_MODE), tr32(MAC_STATUS));
  6186. printk(" MAC_EVENT[%08x] MAC_LED_CTRL[%08x]\n",
  6187. tr32(MAC_EVENT), tr32(MAC_LED_CTRL));
  6188. printk("DEBUG: MAC_TX_MODE[%08x] MAC_TX_STATUS[%08x]\n",
  6189. tr32(MAC_TX_MODE), tr32(MAC_TX_STATUS));
  6190. printk(" MAC_RX_MODE[%08x] MAC_RX_STATUS[%08x]\n",
  6191. tr32(MAC_RX_MODE), tr32(MAC_RX_STATUS));
  6192. /* Send data initiator control block */
  6193. printk("DEBUG: SNDDATAI_MODE[%08x] SNDDATAI_STATUS[%08x]\n",
  6194. tr32(SNDDATAI_MODE), tr32(SNDDATAI_STATUS));
  6195. printk(" SNDDATAI_STATSCTRL[%08x]\n",
  6196. tr32(SNDDATAI_STATSCTRL));
  6197. /* Send data completion control block */
  6198. printk("DEBUG: SNDDATAC_MODE[%08x]\n", tr32(SNDDATAC_MODE));
  6199. /* Send BD ring selector block */
  6200. printk("DEBUG: SNDBDS_MODE[%08x] SNDBDS_STATUS[%08x]\n",
  6201. tr32(SNDBDS_MODE), tr32(SNDBDS_STATUS));
  6202. /* Send BD initiator control block */
  6203. printk("DEBUG: SNDBDI_MODE[%08x] SNDBDI_STATUS[%08x]\n",
  6204. tr32(SNDBDI_MODE), tr32(SNDBDI_STATUS));
  6205. /* Send BD completion control block */
  6206. printk("DEBUG: SNDBDC_MODE[%08x]\n", tr32(SNDBDC_MODE));
  6207. /* Receive list placement control block */
  6208. printk("DEBUG: RCVLPC_MODE[%08x] RCVLPC_STATUS[%08x]\n",
  6209. tr32(RCVLPC_MODE), tr32(RCVLPC_STATUS));
  6210. printk(" RCVLPC_STATSCTRL[%08x]\n",
  6211. tr32(RCVLPC_STATSCTRL));
  6212. /* Receive data and receive BD initiator control block */
  6213. printk("DEBUG: RCVDBDI_MODE[%08x] RCVDBDI_STATUS[%08x]\n",
  6214. tr32(RCVDBDI_MODE), tr32(RCVDBDI_STATUS));
  6215. /* Receive data completion control block */
  6216. printk("DEBUG: RCVDCC_MODE[%08x]\n",
  6217. tr32(RCVDCC_MODE));
  6218. /* Receive BD initiator control block */
  6219. printk("DEBUG: RCVBDI_MODE[%08x] RCVBDI_STATUS[%08x]\n",
  6220. tr32(RCVBDI_MODE), tr32(RCVBDI_STATUS));
  6221. /* Receive BD completion control block */
  6222. printk("DEBUG: RCVCC_MODE[%08x] RCVCC_STATUS[%08x]\n",
  6223. tr32(RCVCC_MODE), tr32(RCVCC_STATUS));
  6224. /* Receive list selector control block */
  6225. printk("DEBUG: RCVLSC_MODE[%08x] RCVLSC_STATUS[%08x]\n",
  6226. tr32(RCVLSC_MODE), tr32(RCVLSC_STATUS));
  6227. /* Mbuf cluster free block */
  6228. printk("DEBUG: MBFREE_MODE[%08x] MBFREE_STATUS[%08x]\n",
  6229. tr32(MBFREE_MODE), tr32(MBFREE_STATUS));
  6230. /* Host coalescing control block */
  6231. printk("DEBUG: HOSTCC_MODE[%08x] HOSTCC_STATUS[%08x]\n",
  6232. tr32(HOSTCC_MODE), tr32(HOSTCC_STATUS));
  6233. printk("DEBUG: HOSTCC_STATS_BLK_HOST_ADDR[%08x%08x]\n",
  6234. tr32(HOSTCC_STATS_BLK_HOST_ADDR + TG3_64BIT_REG_HIGH),
  6235. tr32(HOSTCC_STATS_BLK_HOST_ADDR + TG3_64BIT_REG_LOW));
  6236. printk("DEBUG: HOSTCC_STATUS_BLK_HOST_ADDR[%08x%08x]\n",
  6237. tr32(HOSTCC_STATUS_BLK_HOST_ADDR + TG3_64BIT_REG_HIGH),
  6238. tr32(HOSTCC_STATUS_BLK_HOST_ADDR + TG3_64BIT_REG_LOW));
  6239. printk("DEBUG: HOSTCC_STATS_BLK_NIC_ADDR[%08x]\n",
  6240. tr32(HOSTCC_STATS_BLK_NIC_ADDR));
  6241. printk("DEBUG: HOSTCC_STATUS_BLK_NIC_ADDR[%08x]\n",
  6242. tr32(HOSTCC_STATUS_BLK_NIC_ADDR));
  6243. /* Memory arbiter control block */
  6244. printk("DEBUG: MEMARB_MODE[%08x] MEMARB_STATUS[%08x]\n",
  6245. tr32(MEMARB_MODE), tr32(MEMARB_STATUS));
  6246. /* Buffer manager control block */
  6247. printk("DEBUG: BUFMGR_MODE[%08x] BUFMGR_STATUS[%08x]\n",
  6248. tr32(BUFMGR_MODE), tr32(BUFMGR_STATUS));
  6249. printk("DEBUG: BUFMGR_MB_POOL_ADDR[%08x] BUFMGR_MB_POOL_SIZE[%08x]\n",
  6250. tr32(BUFMGR_MB_POOL_ADDR), tr32(BUFMGR_MB_POOL_SIZE));
  6251. printk("DEBUG: BUFMGR_DMA_DESC_POOL_ADDR[%08x] "
  6252. "BUFMGR_DMA_DESC_POOL_SIZE[%08x]\n",
  6253. tr32(BUFMGR_DMA_DESC_POOL_ADDR),
  6254. tr32(BUFMGR_DMA_DESC_POOL_SIZE));
  6255. /* Read DMA control block */
  6256. printk("DEBUG: RDMAC_MODE[%08x] RDMAC_STATUS[%08x]\n",
  6257. tr32(RDMAC_MODE), tr32(RDMAC_STATUS));
  6258. /* Write DMA control block */
  6259. printk("DEBUG: WDMAC_MODE[%08x] WDMAC_STATUS[%08x]\n",
  6260. tr32(WDMAC_MODE), tr32(WDMAC_STATUS));
  6261. /* DMA completion block */
  6262. printk("DEBUG: DMAC_MODE[%08x]\n",
  6263. tr32(DMAC_MODE));
  6264. /* GRC block */
  6265. printk("DEBUG: GRC_MODE[%08x] GRC_MISC_CFG[%08x]\n",
  6266. tr32(GRC_MODE), tr32(GRC_MISC_CFG));
  6267. printk("DEBUG: GRC_LOCAL_CTRL[%08x]\n",
  6268. tr32(GRC_LOCAL_CTRL));
  6269. /* TG3_BDINFOs */
  6270. printk("DEBUG: RCVDBDI_JUMBO_BD[%08x%08x:%08x:%08x]\n",
  6271. tr32(RCVDBDI_JUMBO_BD + 0x0),
  6272. tr32(RCVDBDI_JUMBO_BD + 0x4),
  6273. tr32(RCVDBDI_JUMBO_BD + 0x8),
  6274. tr32(RCVDBDI_JUMBO_BD + 0xc));
  6275. printk("DEBUG: RCVDBDI_STD_BD[%08x%08x:%08x:%08x]\n",
  6276. tr32(RCVDBDI_STD_BD + 0x0),
  6277. tr32(RCVDBDI_STD_BD + 0x4),
  6278. tr32(RCVDBDI_STD_BD + 0x8),
  6279. tr32(RCVDBDI_STD_BD + 0xc));
  6280. printk("DEBUG: RCVDBDI_MINI_BD[%08x%08x:%08x:%08x]\n",
  6281. tr32(RCVDBDI_MINI_BD + 0x0),
  6282. tr32(RCVDBDI_MINI_BD + 0x4),
  6283. tr32(RCVDBDI_MINI_BD + 0x8),
  6284. tr32(RCVDBDI_MINI_BD + 0xc));
  6285. tg3_read_mem(tp, NIC_SRAM_SEND_RCB + 0x0, &val32);
  6286. tg3_read_mem(tp, NIC_SRAM_SEND_RCB + 0x4, &val32_2);
  6287. tg3_read_mem(tp, NIC_SRAM_SEND_RCB + 0x8, &val32_3);
  6288. tg3_read_mem(tp, NIC_SRAM_SEND_RCB + 0xc, &val32_4);
  6289. printk("DEBUG: SRAM_SEND_RCB_0[%08x%08x:%08x:%08x]\n",
  6290. val32, val32_2, val32_3, val32_4);
  6291. tg3_read_mem(tp, NIC_SRAM_RCV_RET_RCB + 0x0, &val32);
  6292. tg3_read_mem(tp, NIC_SRAM_RCV_RET_RCB + 0x4, &val32_2);
  6293. tg3_read_mem(tp, NIC_SRAM_RCV_RET_RCB + 0x8, &val32_3);
  6294. tg3_read_mem(tp, NIC_SRAM_RCV_RET_RCB + 0xc, &val32_4);
  6295. printk("DEBUG: SRAM_RCV_RET_RCB_0[%08x%08x:%08x:%08x]\n",
  6296. val32, val32_2, val32_3, val32_4);
  6297. tg3_read_mem(tp, NIC_SRAM_STATUS_BLK + 0x0, &val32);
  6298. tg3_read_mem(tp, NIC_SRAM_STATUS_BLK + 0x4, &val32_2);
  6299. tg3_read_mem(tp, NIC_SRAM_STATUS_BLK + 0x8, &val32_3);
  6300. tg3_read_mem(tp, NIC_SRAM_STATUS_BLK + 0xc, &val32_4);
  6301. tg3_read_mem(tp, NIC_SRAM_STATUS_BLK + 0x10, &val32_5);
  6302. printk("DEBUG: SRAM_STATUS_BLK[%08x:%08x:%08x:%08x:%08x]\n",
  6303. val32, val32_2, val32_3, val32_4, val32_5);
  6304. /* SW status block */
  6305. printk("DEBUG: Host status block [%08x:%08x:(%04x:%04x:%04x):(%04x:%04x)]\n",
  6306. tp->hw_status->status,
  6307. tp->hw_status->status_tag,
  6308. tp->hw_status->rx_jumbo_consumer,
  6309. tp->hw_status->rx_consumer,
  6310. tp->hw_status->rx_mini_consumer,
  6311. tp->hw_status->idx[0].rx_producer,
  6312. tp->hw_status->idx[0].tx_consumer);
  6313. /* SW statistics block */
  6314. printk("DEBUG: Host statistics block [%08x:%08x:%08x:%08x]\n",
  6315. ((u32 *)tp->hw_stats)[0],
  6316. ((u32 *)tp->hw_stats)[1],
  6317. ((u32 *)tp->hw_stats)[2],
  6318. ((u32 *)tp->hw_stats)[3]);
  6319. /* Mailboxes */
  6320. printk("DEBUG: SNDHOST_PROD[%08x%08x] SNDNIC_PROD[%08x%08x]\n",
  6321. tr32_mailbox(MAILBOX_SNDHOST_PROD_IDX_0 + 0x0),
  6322. tr32_mailbox(MAILBOX_SNDHOST_PROD_IDX_0 + 0x4),
  6323. tr32_mailbox(MAILBOX_SNDNIC_PROD_IDX_0 + 0x0),
  6324. tr32_mailbox(MAILBOX_SNDNIC_PROD_IDX_0 + 0x4));
  6325. /* NIC side send descriptors. */
  6326. for (i = 0; i < 6; i++) {
  6327. unsigned long txd;
  6328. txd = tp->regs + NIC_SRAM_WIN_BASE + NIC_SRAM_TX_BUFFER_DESC
  6329. + (i * sizeof(struct tg3_tx_buffer_desc));
  6330. printk("DEBUG: NIC TXD(%d)[%08x:%08x:%08x:%08x]\n",
  6331. i,
  6332. readl(txd + 0x0), readl(txd + 0x4),
  6333. readl(txd + 0x8), readl(txd + 0xc));
  6334. }
  6335. /* NIC side RX descriptors. */
  6336. for (i = 0; i < 6; i++) {
  6337. unsigned long rxd;
  6338. rxd = tp->regs + NIC_SRAM_WIN_BASE + NIC_SRAM_RX_BUFFER_DESC
  6339. + (i * sizeof(struct tg3_rx_buffer_desc));
  6340. printk("DEBUG: NIC RXD_STD(%d)[0][%08x:%08x:%08x:%08x]\n",
  6341. i,
  6342. readl(rxd + 0x0), readl(rxd + 0x4),
  6343. readl(rxd + 0x8), readl(rxd + 0xc));
  6344. rxd += (4 * sizeof(u32));
  6345. printk("DEBUG: NIC RXD_STD(%d)[1][%08x:%08x:%08x:%08x]\n",
  6346. i,
  6347. readl(rxd + 0x0), readl(rxd + 0x4),
  6348. readl(rxd + 0x8), readl(rxd + 0xc));
  6349. }
  6350. for (i = 0; i < 6; i++) {
  6351. unsigned long rxd;
  6352. rxd = tp->regs + NIC_SRAM_WIN_BASE + NIC_SRAM_RX_JUMBO_BUFFER_DESC
  6353. + (i * sizeof(struct tg3_rx_buffer_desc));
  6354. printk("DEBUG: NIC RXD_JUMBO(%d)[0][%08x:%08x:%08x:%08x]\n",
  6355. i,
  6356. readl(rxd + 0x0), readl(rxd + 0x4),
  6357. readl(rxd + 0x8), readl(rxd + 0xc));
  6358. rxd += (4 * sizeof(u32));
  6359. printk("DEBUG: NIC RXD_JUMBO(%d)[1][%08x:%08x:%08x:%08x]\n",
  6360. i,
  6361. readl(rxd + 0x0), readl(rxd + 0x4),
  6362. readl(rxd + 0x8), readl(rxd + 0xc));
  6363. }
  6364. }
  6365. #endif
  6366. static struct net_device_stats *tg3_get_stats(struct net_device *);
  6367. static struct tg3_ethtool_stats *tg3_get_estats(struct tg3 *);
  6368. static int tg3_close(struct net_device *dev)
  6369. {
  6370. struct tg3 *tp = netdev_priv(dev);
  6371. napi_disable(&tp->napi);
  6372. cancel_work_sync(&tp->reset_task);
  6373. netif_stop_queue(dev);
  6374. del_timer_sync(&tp->timer);
  6375. tg3_full_lock(tp, 1);
  6376. #if 0
  6377. tg3_dump_state(tp);
  6378. #endif
  6379. tg3_disable_ints(tp);
  6380. tg3_halt(tp, RESET_KIND_SHUTDOWN, 1);
  6381. tg3_free_rings(tp);
  6382. tp->tg3_flags &= ~TG3_FLAG_INIT_COMPLETE;
  6383. tg3_full_unlock(tp);
  6384. free_irq(tp->pdev->irq, dev);
  6385. if (tp->tg3_flags2 & TG3_FLG2_USING_MSI) {
  6386. pci_disable_msi(tp->pdev);
  6387. tp->tg3_flags2 &= ~TG3_FLG2_USING_MSI;
  6388. }
  6389. memcpy(&tp->net_stats_prev, tg3_get_stats(tp->dev),
  6390. sizeof(tp->net_stats_prev));
  6391. memcpy(&tp->estats_prev, tg3_get_estats(tp),
  6392. sizeof(tp->estats_prev));
  6393. tg3_free_consistent(tp);
  6394. tg3_set_power_state(tp, PCI_D3hot);
  6395. netif_carrier_off(tp->dev);
  6396. return 0;
  6397. }
  6398. static inline unsigned long get_stat64(tg3_stat64_t *val)
  6399. {
  6400. unsigned long ret;
  6401. #if (BITS_PER_LONG == 32)
  6402. ret = val->low;
  6403. #else
  6404. ret = ((u64)val->high << 32) | ((u64)val->low);
  6405. #endif
  6406. return ret;
  6407. }
  6408. static unsigned long calc_crc_errors(struct tg3 *tp)
  6409. {
  6410. struct tg3_hw_stats *hw_stats = tp->hw_stats;
  6411. if (!(tp->tg3_flags2 & TG3_FLG2_PHY_SERDES) &&
  6412. (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700 ||
  6413. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5701)) {
  6414. u32 val;
  6415. spin_lock_bh(&tp->lock);
  6416. if (!tg3_readphy(tp, MII_TG3_TEST1, &val)) {
  6417. tg3_writephy(tp, MII_TG3_TEST1,
  6418. val | MII_TG3_TEST1_CRC_EN);
  6419. tg3_readphy(tp, 0x14, &val);
  6420. } else
  6421. val = 0;
  6422. spin_unlock_bh(&tp->lock);
  6423. tp->phy_crc_errors += val;
  6424. return tp->phy_crc_errors;
  6425. }
  6426. return get_stat64(&hw_stats->rx_fcs_errors);
  6427. }
  6428. #define ESTAT_ADD(member) \
  6429. estats->member = old_estats->member + \
  6430. get_stat64(&hw_stats->member)
  6431. static struct tg3_ethtool_stats *tg3_get_estats(struct tg3 *tp)
  6432. {
  6433. struct tg3_ethtool_stats *estats = &tp->estats;
  6434. struct tg3_ethtool_stats *old_estats = &tp->estats_prev;
  6435. struct tg3_hw_stats *hw_stats = tp->hw_stats;
  6436. if (!hw_stats)
  6437. return old_estats;
  6438. ESTAT_ADD(rx_octets);
  6439. ESTAT_ADD(rx_fragments);
  6440. ESTAT_ADD(rx_ucast_packets);
  6441. ESTAT_ADD(rx_mcast_packets);
  6442. ESTAT_ADD(rx_bcast_packets);
  6443. ESTAT_ADD(rx_fcs_errors);
  6444. ESTAT_ADD(rx_align_errors);
  6445. ESTAT_ADD(rx_xon_pause_rcvd);
  6446. ESTAT_ADD(rx_xoff_pause_rcvd);
  6447. ESTAT_ADD(rx_mac_ctrl_rcvd);
  6448. ESTAT_ADD(rx_xoff_entered);
  6449. ESTAT_ADD(rx_frame_too_long_errors);
  6450. ESTAT_ADD(rx_jabbers);
  6451. ESTAT_ADD(rx_undersize_packets);
  6452. ESTAT_ADD(rx_in_length_errors);
  6453. ESTAT_ADD(rx_out_length_errors);
  6454. ESTAT_ADD(rx_64_or_less_octet_packets);
  6455. ESTAT_ADD(rx_65_to_127_octet_packets);
  6456. ESTAT_ADD(rx_128_to_255_octet_packets);
  6457. ESTAT_ADD(rx_256_to_511_octet_packets);
  6458. ESTAT_ADD(rx_512_to_1023_octet_packets);
  6459. ESTAT_ADD(rx_1024_to_1522_octet_packets);
  6460. ESTAT_ADD(rx_1523_to_2047_octet_packets);
  6461. ESTAT_ADD(rx_2048_to_4095_octet_packets);
  6462. ESTAT_ADD(rx_4096_to_8191_octet_packets);
  6463. ESTAT_ADD(rx_8192_to_9022_octet_packets);
  6464. ESTAT_ADD(tx_octets);
  6465. ESTAT_ADD(tx_collisions);
  6466. ESTAT_ADD(tx_xon_sent);
  6467. ESTAT_ADD(tx_xoff_sent);
  6468. ESTAT_ADD(tx_flow_control);
  6469. ESTAT_ADD(tx_mac_errors);
  6470. ESTAT_ADD(tx_single_collisions);
  6471. ESTAT_ADD(tx_mult_collisions);
  6472. ESTAT_ADD(tx_deferred);
  6473. ESTAT_ADD(tx_excessive_collisions);
  6474. ESTAT_ADD(tx_late_collisions);
  6475. ESTAT_ADD(tx_collide_2times);
  6476. ESTAT_ADD(tx_collide_3times);
  6477. ESTAT_ADD(tx_collide_4times);
  6478. ESTAT_ADD(tx_collide_5times);
  6479. ESTAT_ADD(tx_collide_6times);
  6480. ESTAT_ADD(tx_collide_7times);
  6481. ESTAT_ADD(tx_collide_8times);
  6482. ESTAT_ADD(tx_collide_9times);
  6483. ESTAT_ADD(tx_collide_10times);
  6484. ESTAT_ADD(tx_collide_11times);
  6485. ESTAT_ADD(tx_collide_12times);
  6486. ESTAT_ADD(tx_collide_13times);
  6487. ESTAT_ADD(tx_collide_14times);
  6488. ESTAT_ADD(tx_collide_15times);
  6489. ESTAT_ADD(tx_ucast_packets);
  6490. ESTAT_ADD(tx_mcast_packets);
  6491. ESTAT_ADD(tx_bcast_packets);
  6492. ESTAT_ADD(tx_carrier_sense_errors);
  6493. ESTAT_ADD(tx_discards);
  6494. ESTAT_ADD(tx_errors);
  6495. ESTAT_ADD(dma_writeq_full);
  6496. ESTAT_ADD(dma_write_prioq_full);
  6497. ESTAT_ADD(rxbds_empty);
  6498. ESTAT_ADD(rx_discards);
  6499. ESTAT_ADD(rx_errors);
  6500. ESTAT_ADD(rx_threshold_hit);
  6501. ESTAT_ADD(dma_readq_full);
  6502. ESTAT_ADD(dma_read_prioq_full);
  6503. ESTAT_ADD(tx_comp_queue_full);
  6504. ESTAT_ADD(ring_set_send_prod_index);
  6505. ESTAT_ADD(ring_status_update);
  6506. ESTAT_ADD(nic_irqs);
  6507. ESTAT_ADD(nic_avoided_irqs);
  6508. ESTAT_ADD(nic_tx_threshold_hit);
  6509. return estats;
  6510. }
  6511. static struct net_device_stats *tg3_get_stats(struct net_device *dev)
  6512. {
  6513. struct tg3 *tp = netdev_priv(dev);
  6514. struct net_device_stats *stats = &tp->net_stats;
  6515. struct net_device_stats *old_stats = &tp->net_stats_prev;
  6516. struct tg3_hw_stats *hw_stats = tp->hw_stats;
  6517. if (!hw_stats)
  6518. return old_stats;
  6519. stats->rx_packets = old_stats->rx_packets +
  6520. get_stat64(&hw_stats->rx_ucast_packets) +
  6521. get_stat64(&hw_stats->rx_mcast_packets) +
  6522. get_stat64(&hw_stats->rx_bcast_packets);
  6523. stats->tx_packets = old_stats->tx_packets +
  6524. get_stat64(&hw_stats->tx_ucast_packets) +
  6525. get_stat64(&hw_stats->tx_mcast_packets) +
  6526. get_stat64(&hw_stats->tx_bcast_packets);
  6527. stats->rx_bytes = old_stats->rx_bytes +
  6528. get_stat64(&hw_stats->rx_octets);
  6529. stats->tx_bytes = old_stats->tx_bytes +
  6530. get_stat64(&hw_stats->tx_octets);
  6531. stats->rx_errors = old_stats->rx_errors +
  6532. get_stat64(&hw_stats->rx_errors);
  6533. stats->tx_errors = old_stats->tx_errors +
  6534. get_stat64(&hw_stats->tx_errors) +
  6535. get_stat64(&hw_stats->tx_mac_errors) +
  6536. get_stat64(&hw_stats->tx_carrier_sense_errors) +
  6537. get_stat64(&hw_stats->tx_discards);
  6538. stats->multicast = old_stats->multicast +
  6539. get_stat64(&hw_stats->rx_mcast_packets);
  6540. stats->collisions = old_stats->collisions +
  6541. get_stat64(&hw_stats->tx_collisions);
  6542. stats->rx_length_errors = old_stats->rx_length_errors +
  6543. get_stat64(&hw_stats->rx_frame_too_long_errors) +
  6544. get_stat64(&hw_stats->rx_undersize_packets);
  6545. stats->rx_over_errors = old_stats->rx_over_errors +
  6546. get_stat64(&hw_stats->rxbds_empty);
  6547. stats->rx_frame_errors = old_stats->rx_frame_errors +
  6548. get_stat64(&hw_stats->rx_align_errors);
  6549. stats->tx_aborted_errors = old_stats->tx_aborted_errors +
  6550. get_stat64(&hw_stats->tx_discards);
  6551. stats->tx_carrier_errors = old_stats->tx_carrier_errors +
  6552. get_stat64(&hw_stats->tx_carrier_sense_errors);
  6553. stats->rx_crc_errors = old_stats->rx_crc_errors +
  6554. calc_crc_errors(tp);
  6555. stats->rx_missed_errors = old_stats->rx_missed_errors +
  6556. get_stat64(&hw_stats->rx_discards);
  6557. return stats;
  6558. }
  6559. static inline u32 calc_crc(unsigned char *buf, int len)
  6560. {
  6561. u32 reg;
  6562. u32 tmp;
  6563. int j, k;
  6564. reg = 0xffffffff;
  6565. for (j = 0; j < len; j++) {
  6566. reg ^= buf[j];
  6567. for (k = 0; k < 8; k++) {
  6568. tmp = reg & 0x01;
  6569. reg >>= 1;
  6570. if (tmp) {
  6571. reg ^= 0xedb88320;
  6572. }
  6573. }
  6574. }
  6575. return ~reg;
  6576. }
  6577. static void tg3_set_multi(struct tg3 *tp, unsigned int accept_all)
  6578. {
  6579. /* accept or reject all multicast frames */
  6580. tw32(MAC_HASH_REG_0, accept_all ? 0xffffffff : 0);
  6581. tw32(MAC_HASH_REG_1, accept_all ? 0xffffffff : 0);
  6582. tw32(MAC_HASH_REG_2, accept_all ? 0xffffffff : 0);
  6583. tw32(MAC_HASH_REG_3, accept_all ? 0xffffffff : 0);
  6584. }
  6585. static void __tg3_set_rx_mode(struct net_device *dev)
  6586. {
  6587. struct tg3 *tp = netdev_priv(dev);
  6588. u32 rx_mode;
  6589. rx_mode = tp->rx_mode & ~(RX_MODE_PROMISC |
  6590. RX_MODE_KEEP_VLAN_TAG);
  6591. /* When ASF is in use, we always keep the RX_MODE_KEEP_VLAN_TAG
  6592. * flag clear.
  6593. */
  6594. #if TG3_VLAN_TAG_USED
  6595. if (!tp->vlgrp &&
  6596. !(tp->tg3_flags & TG3_FLAG_ENABLE_ASF))
  6597. rx_mode |= RX_MODE_KEEP_VLAN_TAG;
  6598. #else
  6599. /* By definition, VLAN is disabled always in this
  6600. * case.
  6601. */
  6602. if (!(tp->tg3_flags & TG3_FLAG_ENABLE_ASF))
  6603. rx_mode |= RX_MODE_KEEP_VLAN_TAG;
  6604. #endif
  6605. if (dev->flags & IFF_PROMISC) {
  6606. /* Promiscuous mode. */
  6607. rx_mode |= RX_MODE_PROMISC;
  6608. } else if (dev->flags & IFF_ALLMULTI) {
  6609. /* Accept all multicast. */
  6610. tg3_set_multi (tp, 1);
  6611. } else if (dev->mc_count < 1) {
  6612. /* Reject all multicast. */
  6613. tg3_set_multi (tp, 0);
  6614. } else {
  6615. /* Accept one or more multicast(s). */
  6616. struct dev_mc_list *mclist;
  6617. unsigned int i;
  6618. u32 mc_filter[4] = { 0, };
  6619. u32 regidx;
  6620. u32 bit;
  6621. u32 crc;
  6622. for (i = 0, mclist = dev->mc_list; mclist && i < dev->mc_count;
  6623. i++, mclist = mclist->next) {
  6624. crc = calc_crc (mclist->dmi_addr, ETH_ALEN);
  6625. bit = ~crc & 0x7f;
  6626. regidx = (bit & 0x60) >> 5;
  6627. bit &= 0x1f;
  6628. mc_filter[regidx] |= (1 << bit);
  6629. }
  6630. tw32(MAC_HASH_REG_0, mc_filter[0]);
  6631. tw32(MAC_HASH_REG_1, mc_filter[1]);
  6632. tw32(MAC_HASH_REG_2, mc_filter[2]);
  6633. tw32(MAC_HASH_REG_3, mc_filter[3]);
  6634. }
  6635. if (rx_mode != tp->rx_mode) {
  6636. tp->rx_mode = rx_mode;
  6637. tw32_f(MAC_RX_MODE, rx_mode);
  6638. udelay(10);
  6639. }
  6640. }
  6641. static void tg3_set_rx_mode(struct net_device *dev)
  6642. {
  6643. struct tg3 *tp = netdev_priv(dev);
  6644. if (!netif_running(dev))
  6645. return;
  6646. tg3_full_lock(tp, 0);
  6647. __tg3_set_rx_mode(dev);
  6648. tg3_full_unlock(tp);
  6649. }
  6650. #define TG3_REGDUMP_LEN (32 * 1024)
  6651. static int tg3_get_regs_len(struct net_device *dev)
  6652. {
  6653. return TG3_REGDUMP_LEN;
  6654. }
  6655. static void tg3_get_regs(struct net_device *dev,
  6656. struct ethtool_regs *regs, void *_p)
  6657. {
  6658. u32 *p = _p;
  6659. struct tg3 *tp = netdev_priv(dev);
  6660. u8 *orig_p = _p;
  6661. int i;
  6662. regs->version = 0;
  6663. memset(p, 0, TG3_REGDUMP_LEN);
  6664. if (tp->link_config.phy_is_low_power)
  6665. return;
  6666. tg3_full_lock(tp, 0);
  6667. #define __GET_REG32(reg) (*(p)++ = tr32(reg))
  6668. #define GET_REG32_LOOP(base,len) \
  6669. do { p = (u32 *)(orig_p + (base)); \
  6670. for (i = 0; i < len; i += 4) \
  6671. __GET_REG32((base) + i); \
  6672. } while (0)
  6673. #define GET_REG32_1(reg) \
  6674. do { p = (u32 *)(orig_p + (reg)); \
  6675. __GET_REG32((reg)); \
  6676. } while (0)
  6677. GET_REG32_LOOP(TG3PCI_VENDOR, 0xb0);
  6678. GET_REG32_LOOP(MAILBOX_INTERRUPT_0, 0x200);
  6679. GET_REG32_LOOP(MAC_MODE, 0x4f0);
  6680. GET_REG32_LOOP(SNDDATAI_MODE, 0xe0);
  6681. GET_REG32_1(SNDDATAC_MODE);
  6682. GET_REG32_LOOP(SNDBDS_MODE, 0x80);
  6683. GET_REG32_LOOP(SNDBDI_MODE, 0x48);
  6684. GET_REG32_1(SNDBDC_MODE);
  6685. GET_REG32_LOOP(RCVLPC_MODE, 0x20);
  6686. GET_REG32_LOOP(RCVLPC_SELLST_BASE, 0x15c);
  6687. GET_REG32_LOOP(RCVDBDI_MODE, 0x0c);
  6688. GET_REG32_LOOP(RCVDBDI_JUMBO_BD, 0x3c);
  6689. GET_REG32_LOOP(RCVDBDI_BD_PROD_IDX_0, 0x44);
  6690. GET_REG32_1(RCVDCC_MODE);
  6691. GET_REG32_LOOP(RCVBDI_MODE, 0x20);
  6692. GET_REG32_LOOP(RCVCC_MODE, 0x14);
  6693. GET_REG32_LOOP(RCVLSC_MODE, 0x08);
  6694. GET_REG32_1(MBFREE_MODE);
  6695. GET_REG32_LOOP(HOSTCC_MODE, 0x100);
  6696. GET_REG32_LOOP(MEMARB_MODE, 0x10);
  6697. GET_REG32_LOOP(BUFMGR_MODE, 0x58);
  6698. GET_REG32_LOOP(RDMAC_MODE, 0x08);
  6699. GET_REG32_LOOP(WDMAC_MODE, 0x08);
  6700. GET_REG32_1(RX_CPU_MODE);
  6701. GET_REG32_1(RX_CPU_STATE);
  6702. GET_REG32_1(RX_CPU_PGMCTR);
  6703. GET_REG32_1(RX_CPU_HWBKPT);
  6704. GET_REG32_1(TX_CPU_MODE);
  6705. GET_REG32_1(TX_CPU_STATE);
  6706. GET_REG32_1(TX_CPU_PGMCTR);
  6707. GET_REG32_LOOP(GRCMBOX_INTERRUPT_0, 0x110);
  6708. GET_REG32_LOOP(FTQ_RESET, 0x120);
  6709. GET_REG32_LOOP(MSGINT_MODE, 0x0c);
  6710. GET_REG32_1(DMAC_MODE);
  6711. GET_REG32_LOOP(GRC_MODE, 0x4c);
  6712. if (tp->tg3_flags & TG3_FLAG_NVRAM)
  6713. GET_REG32_LOOP(NVRAM_CMD, 0x24);
  6714. #undef __GET_REG32
  6715. #undef GET_REG32_LOOP
  6716. #undef GET_REG32_1
  6717. tg3_full_unlock(tp);
  6718. }
  6719. static int tg3_get_eeprom_len(struct net_device *dev)
  6720. {
  6721. struct tg3 *tp = netdev_priv(dev);
  6722. return tp->nvram_size;
  6723. }
  6724. static int tg3_nvram_read(struct tg3 *tp, u32 offset, u32 *val);
  6725. static int tg3_nvram_read_swab(struct tg3 *tp, u32 offset, u32 *val);
  6726. static int tg3_get_eeprom(struct net_device *dev, struct ethtool_eeprom *eeprom, u8 *data)
  6727. {
  6728. struct tg3 *tp = netdev_priv(dev);
  6729. int ret;
  6730. u8 *pd;
  6731. u32 i, offset, len, val, b_offset, b_count;
  6732. if (tp->link_config.phy_is_low_power)
  6733. return -EAGAIN;
  6734. offset = eeprom->offset;
  6735. len = eeprom->len;
  6736. eeprom->len = 0;
  6737. eeprom->magic = TG3_EEPROM_MAGIC;
  6738. if (offset & 3) {
  6739. /* adjustments to start on required 4 byte boundary */
  6740. b_offset = offset & 3;
  6741. b_count = 4 - b_offset;
  6742. if (b_count > len) {
  6743. /* i.e. offset=1 len=2 */
  6744. b_count = len;
  6745. }
  6746. ret = tg3_nvram_read(tp, offset-b_offset, &val);
  6747. if (ret)
  6748. return ret;
  6749. val = cpu_to_le32(val);
  6750. memcpy(data, ((char*)&val) + b_offset, b_count);
  6751. len -= b_count;
  6752. offset += b_count;
  6753. eeprom->len += b_count;
  6754. }
  6755. /* read bytes upto the last 4 byte boundary */
  6756. pd = &data[eeprom->len];
  6757. for (i = 0; i < (len - (len & 3)); i += 4) {
  6758. ret = tg3_nvram_read(tp, offset + i, &val);
  6759. if (ret) {
  6760. eeprom->len += i;
  6761. return ret;
  6762. }
  6763. val = cpu_to_le32(val);
  6764. memcpy(pd + i, &val, 4);
  6765. }
  6766. eeprom->len += i;
  6767. if (len & 3) {
  6768. /* read last bytes not ending on 4 byte boundary */
  6769. pd = &data[eeprom->len];
  6770. b_count = len & 3;
  6771. b_offset = offset + len - b_count;
  6772. ret = tg3_nvram_read(tp, b_offset, &val);
  6773. if (ret)
  6774. return ret;
  6775. val = cpu_to_le32(val);
  6776. memcpy(pd, ((char*)&val), b_count);
  6777. eeprom->len += b_count;
  6778. }
  6779. return 0;
  6780. }
  6781. static int tg3_nvram_write_block(struct tg3 *tp, u32 offset, u32 len, u8 *buf);
  6782. static int tg3_set_eeprom(struct net_device *dev, struct ethtool_eeprom *eeprom, u8 *data)
  6783. {
  6784. struct tg3 *tp = netdev_priv(dev);
  6785. int ret;
  6786. u32 offset, len, b_offset, odd_len, start, end;
  6787. u8 *buf;
  6788. if (tp->link_config.phy_is_low_power)
  6789. return -EAGAIN;
  6790. if (eeprom->magic != TG3_EEPROM_MAGIC)
  6791. return -EINVAL;
  6792. offset = eeprom->offset;
  6793. len = eeprom->len;
  6794. if ((b_offset = (offset & 3))) {
  6795. /* adjustments to start on required 4 byte boundary */
  6796. ret = tg3_nvram_read(tp, offset-b_offset, &start);
  6797. if (ret)
  6798. return ret;
  6799. start = cpu_to_le32(start);
  6800. len += b_offset;
  6801. offset &= ~3;
  6802. if (len < 4)
  6803. len = 4;
  6804. }
  6805. odd_len = 0;
  6806. if (len & 3) {
  6807. /* adjustments to end on required 4 byte boundary */
  6808. odd_len = 1;
  6809. len = (len + 3) & ~3;
  6810. ret = tg3_nvram_read(tp, offset+len-4, &end);
  6811. if (ret)
  6812. return ret;
  6813. end = cpu_to_le32(end);
  6814. }
  6815. buf = data;
  6816. if (b_offset || odd_len) {
  6817. buf = kmalloc(len, GFP_KERNEL);
  6818. if (!buf)
  6819. return -ENOMEM;
  6820. if (b_offset)
  6821. memcpy(buf, &start, 4);
  6822. if (odd_len)
  6823. memcpy(buf+len-4, &end, 4);
  6824. memcpy(buf + b_offset, data, eeprom->len);
  6825. }
  6826. ret = tg3_nvram_write_block(tp, offset, len, buf);
  6827. if (buf != data)
  6828. kfree(buf);
  6829. return ret;
  6830. }
  6831. static int tg3_get_settings(struct net_device *dev, struct ethtool_cmd *cmd)
  6832. {
  6833. struct tg3 *tp = netdev_priv(dev);
  6834. cmd->supported = (SUPPORTED_Autoneg);
  6835. if (!(tp->tg3_flags & TG3_FLAG_10_100_ONLY))
  6836. cmd->supported |= (SUPPORTED_1000baseT_Half |
  6837. SUPPORTED_1000baseT_Full);
  6838. if (!(tp->tg3_flags2 & TG3_FLG2_ANY_SERDES)) {
  6839. cmd->supported |= (SUPPORTED_100baseT_Half |
  6840. SUPPORTED_100baseT_Full |
  6841. SUPPORTED_10baseT_Half |
  6842. SUPPORTED_10baseT_Full |
  6843. SUPPORTED_MII);
  6844. cmd->port = PORT_TP;
  6845. } else {
  6846. cmd->supported |= SUPPORTED_FIBRE;
  6847. cmd->port = PORT_FIBRE;
  6848. }
  6849. cmd->advertising = tp->link_config.advertising;
  6850. if (netif_running(dev)) {
  6851. cmd->speed = tp->link_config.active_speed;
  6852. cmd->duplex = tp->link_config.active_duplex;
  6853. }
  6854. cmd->phy_address = PHY_ADDR;
  6855. cmd->transceiver = 0;
  6856. cmd->autoneg = tp->link_config.autoneg;
  6857. cmd->maxtxpkt = 0;
  6858. cmd->maxrxpkt = 0;
  6859. return 0;
  6860. }
  6861. static int tg3_set_settings(struct net_device *dev, struct ethtool_cmd *cmd)
  6862. {
  6863. struct tg3 *tp = netdev_priv(dev);
  6864. if (tp->tg3_flags2 & TG3_FLG2_ANY_SERDES) {
  6865. /* These are the only valid advertisement bits allowed. */
  6866. if (cmd->autoneg == AUTONEG_ENABLE &&
  6867. (cmd->advertising & ~(ADVERTISED_1000baseT_Half |
  6868. ADVERTISED_1000baseT_Full |
  6869. ADVERTISED_Autoneg |
  6870. ADVERTISED_FIBRE)))
  6871. return -EINVAL;
  6872. /* Fiber can only do SPEED_1000. */
  6873. else if ((cmd->autoneg != AUTONEG_ENABLE) &&
  6874. (cmd->speed != SPEED_1000))
  6875. return -EINVAL;
  6876. /* Copper cannot force SPEED_1000. */
  6877. } else if ((cmd->autoneg != AUTONEG_ENABLE) &&
  6878. (cmd->speed == SPEED_1000))
  6879. return -EINVAL;
  6880. else if ((cmd->speed == SPEED_1000) &&
  6881. (tp->tg3_flags2 & TG3_FLAG_10_100_ONLY))
  6882. return -EINVAL;
  6883. tg3_full_lock(tp, 0);
  6884. tp->link_config.autoneg = cmd->autoneg;
  6885. if (cmd->autoneg == AUTONEG_ENABLE) {
  6886. tp->link_config.advertising = cmd->advertising;
  6887. tp->link_config.speed = SPEED_INVALID;
  6888. tp->link_config.duplex = DUPLEX_INVALID;
  6889. } else {
  6890. tp->link_config.advertising = 0;
  6891. tp->link_config.speed = cmd->speed;
  6892. tp->link_config.duplex = cmd->duplex;
  6893. }
  6894. tp->link_config.orig_speed = tp->link_config.speed;
  6895. tp->link_config.orig_duplex = tp->link_config.duplex;
  6896. tp->link_config.orig_autoneg = tp->link_config.autoneg;
  6897. if (netif_running(dev))
  6898. tg3_setup_phy(tp, 1);
  6899. tg3_full_unlock(tp);
  6900. return 0;
  6901. }
  6902. static void tg3_get_drvinfo(struct net_device *dev, struct ethtool_drvinfo *info)
  6903. {
  6904. struct tg3 *tp = netdev_priv(dev);
  6905. strcpy(info->driver, DRV_MODULE_NAME);
  6906. strcpy(info->version, DRV_MODULE_VERSION);
  6907. strcpy(info->fw_version, tp->fw_ver);
  6908. strcpy(info->bus_info, pci_name(tp->pdev));
  6909. }
  6910. static void tg3_get_wol(struct net_device *dev, struct ethtool_wolinfo *wol)
  6911. {
  6912. struct tg3 *tp = netdev_priv(dev);
  6913. if (tp->tg3_flags & TG3_FLAG_WOL_CAP)
  6914. wol->supported = WAKE_MAGIC;
  6915. else
  6916. wol->supported = 0;
  6917. wol->wolopts = 0;
  6918. if (tp->tg3_flags & TG3_FLAG_WOL_ENABLE)
  6919. wol->wolopts = WAKE_MAGIC;
  6920. memset(&wol->sopass, 0, sizeof(wol->sopass));
  6921. }
  6922. static int tg3_set_wol(struct net_device *dev, struct ethtool_wolinfo *wol)
  6923. {
  6924. struct tg3 *tp = netdev_priv(dev);
  6925. if (wol->wolopts & ~WAKE_MAGIC)
  6926. return -EINVAL;
  6927. if ((wol->wolopts & WAKE_MAGIC) &&
  6928. !(tp->tg3_flags & TG3_FLAG_WOL_CAP))
  6929. return -EINVAL;
  6930. spin_lock_bh(&tp->lock);
  6931. if (wol->wolopts & WAKE_MAGIC)
  6932. tp->tg3_flags |= TG3_FLAG_WOL_ENABLE;
  6933. else
  6934. tp->tg3_flags &= ~TG3_FLAG_WOL_ENABLE;
  6935. spin_unlock_bh(&tp->lock);
  6936. return 0;
  6937. }
  6938. static u32 tg3_get_msglevel(struct net_device *dev)
  6939. {
  6940. struct tg3 *tp = netdev_priv(dev);
  6941. return tp->msg_enable;
  6942. }
  6943. static void tg3_set_msglevel(struct net_device *dev, u32 value)
  6944. {
  6945. struct tg3 *tp = netdev_priv(dev);
  6946. tp->msg_enable = value;
  6947. }
  6948. static int tg3_set_tso(struct net_device *dev, u32 value)
  6949. {
  6950. struct tg3 *tp = netdev_priv(dev);
  6951. if (!(tp->tg3_flags2 & TG3_FLG2_TSO_CAPABLE)) {
  6952. if (value)
  6953. return -EINVAL;
  6954. return 0;
  6955. }
  6956. if ((tp->tg3_flags2 & TG3_FLG2_HW_TSO_2) &&
  6957. (GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5906)) {
  6958. if (value)
  6959. dev->features |= NETIF_F_TSO6;
  6960. else
  6961. dev->features &= ~NETIF_F_TSO6;
  6962. }
  6963. return ethtool_op_set_tso(dev, value);
  6964. }
  6965. static int tg3_nway_reset(struct net_device *dev)
  6966. {
  6967. struct tg3 *tp = netdev_priv(dev);
  6968. u32 bmcr;
  6969. int r;
  6970. if (!netif_running(dev))
  6971. return -EAGAIN;
  6972. if (tp->tg3_flags2 & TG3_FLG2_PHY_SERDES)
  6973. return -EINVAL;
  6974. spin_lock_bh(&tp->lock);
  6975. r = -EINVAL;
  6976. tg3_readphy(tp, MII_BMCR, &bmcr);
  6977. if (!tg3_readphy(tp, MII_BMCR, &bmcr) &&
  6978. ((bmcr & BMCR_ANENABLE) ||
  6979. (tp->tg3_flags2 & TG3_FLG2_PARALLEL_DETECT))) {
  6980. tg3_writephy(tp, MII_BMCR, bmcr | BMCR_ANRESTART |
  6981. BMCR_ANENABLE);
  6982. r = 0;
  6983. }
  6984. spin_unlock_bh(&tp->lock);
  6985. return r;
  6986. }
  6987. static void tg3_get_ringparam(struct net_device *dev, struct ethtool_ringparam *ering)
  6988. {
  6989. struct tg3 *tp = netdev_priv(dev);
  6990. ering->rx_max_pending = TG3_RX_RING_SIZE - 1;
  6991. ering->rx_mini_max_pending = 0;
  6992. if (tp->tg3_flags & TG3_FLAG_JUMBO_RING_ENABLE)
  6993. ering->rx_jumbo_max_pending = TG3_RX_JUMBO_RING_SIZE - 1;
  6994. else
  6995. ering->rx_jumbo_max_pending = 0;
  6996. ering->tx_max_pending = TG3_TX_RING_SIZE - 1;
  6997. ering->rx_pending = tp->rx_pending;
  6998. ering->rx_mini_pending = 0;
  6999. if (tp->tg3_flags & TG3_FLAG_JUMBO_RING_ENABLE)
  7000. ering->rx_jumbo_pending = tp->rx_jumbo_pending;
  7001. else
  7002. ering->rx_jumbo_pending = 0;
  7003. ering->tx_pending = tp->tx_pending;
  7004. }
  7005. static int tg3_set_ringparam(struct net_device *dev, struct ethtool_ringparam *ering)
  7006. {
  7007. struct tg3 *tp = netdev_priv(dev);
  7008. int irq_sync = 0, err = 0;
  7009. if ((ering->rx_pending > TG3_RX_RING_SIZE - 1) ||
  7010. (ering->rx_jumbo_pending > TG3_RX_JUMBO_RING_SIZE - 1) ||
  7011. (ering->tx_pending > TG3_TX_RING_SIZE - 1) ||
  7012. (ering->tx_pending <= MAX_SKB_FRAGS) ||
  7013. ((tp->tg3_flags2 & TG3_FLG2_TSO_BUG) &&
  7014. (ering->tx_pending <= (MAX_SKB_FRAGS * 3))))
  7015. return -EINVAL;
  7016. if (netif_running(dev)) {
  7017. tg3_netif_stop(tp);
  7018. irq_sync = 1;
  7019. }
  7020. tg3_full_lock(tp, irq_sync);
  7021. tp->rx_pending = ering->rx_pending;
  7022. if ((tp->tg3_flags2 & TG3_FLG2_MAX_RXPEND_64) &&
  7023. tp->rx_pending > 63)
  7024. tp->rx_pending = 63;
  7025. tp->rx_jumbo_pending = ering->rx_jumbo_pending;
  7026. tp->tx_pending = ering->tx_pending;
  7027. if (netif_running(dev)) {
  7028. tg3_halt(tp, RESET_KIND_SHUTDOWN, 1);
  7029. err = tg3_restart_hw(tp, 1);
  7030. if (!err)
  7031. tg3_netif_start(tp);
  7032. }
  7033. tg3_full_unlock(tp);
  7034. return err;
  7035. }
  7036. static void tg3_get_pauseparam(struct net_device *dev, struct ethtool_pauseparam *epause)
  7037. {
  7038. struct tg3 *tp = netdev_priv(dev);
  7039. epause->autoneg = (tp->tg3_flags & TG3_FLAG_PAUSE_AUTONEG) != 0;
  7040. epause->rx_pause = (tp->tg3_flags & TG3_FLAG_RX_PAUSE) != 0;
  7041. epause->tx_pause = (tp->tg3_flags & TG3_FLAG_TX_PAUSE) != 0;
  7042. }
  7043. static int tg3_set_pauseparam(struct net_device *dev, struct ethtool_pauseparam *epause)
  7044. {
  7045. struct tg3 *tp = netdev_priv(dev);
  7046. int irq_sync = 0, err = 0;
  7047. if (netif_running(dev)) {
  7048. tg3_netif_stop(tp);
  7049. irq_sync = 1;
  7050. }
  7051. tg3_full_lock(tp, irq_sync);
  7052. if (epause->autoneg)
  7053. tp->tg3_flags |= TG3_FLAG_PAUSE_AUTONEG;
  7054. else
  7055. tp->tg3_flags &= ~TG3_FLAG_PAUSE_AUTONEG;
  7056. if (epause->rx_pause)
  7057. tp->tg3_flags |= TG3_FLAG_RX_PAUSE;
  7058. else
  7059. tp->tg3_flags &= ~TG3_FLAG_RX_PAUSE;
  7060. if (epause->tx_pause)
  7061. tp->tg3_flags |= TG3_FLAG_TX_PAUSE;
  7062. else
  7063. tp->tg3_flags &= ~TG3_FLAG_TX_PAUSE;
  7064. if (netif_running(dev)) {
  7065. tg3_halt(tp, RESET_KIND_SHUTDOWN, 1);
  7066. err = tg3_restart_hw(tp, 1);
  7067. if (!err)
  7068. tg3_netif_start(tp);
  7069. }
  7070. tg3_full_unlock(tp);
  7071. return err;
  7072. }
  7073. static u32 tg3_get_rx_csum(struct net_device *dev)
  7074. {
  7075. struct tg3 *tp = netdev_priv(dev);
  7076. return (tp->tg3_flags & TG3_FLAG_RX_CHECKSUMS) != 0;
  7077. }
  7078. static int tg3_set_rx_csum(struct net_device *dev, u32 data)
  7079. {
  7080. struct tg3 *tp = netdev_priv(dev);
  7081. if (tp->tg3_flags & TG3_FLAG_BROKEN_CHECKSUMS) {
  7082. if (data != 0)
  7083. return -EINVAL;
  7084. return 0;
  7085. }
  7086. spin_lock_bh(&tp->lock);
  7087. if (data)
  7088. tp->tg3_flags |= TG3_FLAG_RX_CHECKSUMS;
  7089. else
  7090. tp->tg3_flags &= ~TG3_FLAG_RX_CHECKSUMS;
  7091. spin_unlock_bh(&tp->lock);
  7092. return 0;
  7093. }
  7094. static int tg3_set_tx_csum(struct net_device *dev, u32 data)
  7095. {
  7096. struct tg3 *tp = netdev_priv(dev);
  7097. if (tp->tg3_flags & TG3_FLAG_BROKEN_CHECKSUMS) {
  7098. if (data != 0)
  7099. return -EINVAL;
  7100. return 0;
  7101. }
  7102. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5755 ||
  7103. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5787)
  7104. ethtool_op_set_tx_ipv6_csum(dev, data);
  7105. else
  7106. ethtool_op_set_tx_csum(dev, data);
  7107. return 0;
  7108. }
  7109. static int tg3_get_sset_count (struct net_device *dev, int sset)
  7110. {
  7111. switch (sset) {
  7112. case ETH_SS_TEST:
  7113. return TG3_NUM_TEST;
  7114. case ETH_SS_STATS:
  7115. return TG3_NUM_STATS;
  7116. default:
  7117. return -EOPNOTSUPP;
  7118. }
  7119. }
  7120. static void tg3_get_strings (struct net_device *dev, u32 stringset, u8 *buf)
  7121. {
  7122. switch (stringset) {
  7123. case ETH_SS_STATS:
  7124. memcpy(buf, &ethtool_stats_keys, sizeof(ethtool_stats_keys));
  7125. break;
  7126. case ETH_SS_TEST:
  7127. memcpy(buf, &ethtool_test_keys, sizeof(ethtool_test_keys));
  7128. break;
  7129. default:
  7130. WARN_ON(1); /* we need a WARN() */
  7131. break;
  7132. }
  7133. }
  7134. static int tg3_phys_id(struct net_device *dev, u32 data)
  7135. {
  7136. struct tg3 *tp = netdev_priv(dev);
  7137. int i;
  7138. if (!netif_running(tp->dev))
  7139. return -EAGAIN;
  7140. if (data == 0)
  7141. data = 2;
  7142. for (i = 0; i < (data * 2); i++) {
  7143. if ((i % 2) == 0)
  7144. tw32(MAC_LED_CTRL, LED_CTRL_LNKLED_OVERRIDE |
  7145. LED_CTRL_1000MBPS_ON |
  7146. LED_CTRL_100MBPS_ON |
  7147. LED_CTRL_10MBPS_ON |
  7148. LED_CTRL_TRAFFIC_OVERRIDE |
  7149. LED_CTRL_TRAFFIC_BLINK |
  7150. LED_CTRL_TRAFFIC_LED);
  7151. else
  7152. tw32(MAC_LED_CTRL, LED_CTRL_LNKLED_OVERRIDE |
  7153. LED_CTRL_TRAFFIC_OVERRIDE);
  7154. if (msleep_interruptible(500))
  7155. break;
  7156. }
  7157. tw32(MAC_LED_CTRL, tp->led_ctrl);
  7158. return 0;
  7159. }
  7160. static void tg3_get_ethtool_stats (struct net_device *dev,
  7161. struct ethtool_stats *estats, u64 *tmp_stats)
  7162. {
  7163. struct tg3 *tp = netdev_priv(dev);
  7164. memcpy(tmp_stats, tg3_get_estats(tp), sizeof(tp->estats));
  7165. }
  7166. #define NVRAM_TEST_SIZE 0x100
  7167. #define NVRAM_SELFBOOT_FORMAT1_SIZE 0x14
  7168. #define NVRAM_SELFBOOT_HW_SIZE 0x20
  7169. #define NVRAM_SELFBOOT_DATA_SIZE 0x1c
  7170. static int tg3_test_nvram(struct tg3 *tp)
  7171. {
  7172. u32 *buf, csum, magic;
  7173. int i, j, k, err = 0, size;
  7174. if (tg3_nvram_read_swab(tp, 0, &magic) != 0)
  7175. return -EIO;
  7176. if (magic == TG3_EEPROM_MAGIC)
  7177. size = NVRAM_TEST_SIZE;
  7178. else if ((magic & TG3_EEPROM_MAGIC_FW_MSK) == TG3_EEPROM_MAGIC_FW) {
  7179. if ((magic & 0xe00000) == 0x200000)
  7180. size = NVRAM_SELFBOOT_FORMAT1_SIZE;
  7181. else
  7182. return 0;
  7183. } else if ((magic & TG3_EEPROM_MAGIC_HW_MSK) == TG3_EEPROM_MAGIC_HW)
  7184. size = NVRAM_SELFBOOT_HW_SIZE;
  7185. else
  7186. return -EIO;
  7187. buf = kmalloc(size, GFP_KERNEL);
  7188. if (buf == NULL)
  7189. return -ENOMEM;
  7190. err = -EIO;
  7191. for (i = 0, j = 0; i < size; i += 4, j++) {
  7192. u32 val;
  7193. if ((err = tg3_nvram_read(tp, i, &val)) != 0)
  7194. break;
  7195. buf[j] = cpu_to_le32(val);
  7196. }
  7197. if (i < size)
  7198. goto out;
  7199. /* Selfboot format */
  7200. if ((cpu_to_be32(buf[0]) & TG3_EEPROM_MAGIC_FW_MSK) ==
  7201. TG3_EEPROM_MAGIC_FW) {
  7202. u8 *buf8 = (u8 *) buf, csum8 = 0;
  7203. for (i = 0; i < size; i++)
  7204. csum8 += buf8[i];
  7205. if (csum8 == 0) {
  7206. err = 0;
  7207. goto out;
  7208. }
  7209. err = -EIO;
  7210. goto out;
  7211. }
  7212. if ((cpu_to_be32(buf[0]) & TG3_EEPROM_MAGIC_HW_MSK) ==
  7213. TG3_EEPROM_MAGIC_HW) {
  7214. u8 data[NVRAM_SELFBOOT_DATA_SIZE];
  7215. u8 parity[NVRAM_SELFBOOT_DATA_SIZE];
  7216. u8 *buf8 = (u8 *) buf;
  7217. /* Separate the parity bits and the data bytes. */
  7218. for (i = 0, j = 0, k = 0; i < NVRAM_SELFBOOT_HW_SIZE; i++) {
  7219. if ((i == 0) || (i == 8)) {
  7220. int l;
  7221. u8 msk;
  7222. for (l = 0, msk = 0x80; l < 7; l++, msk >>= 1)
  7223. parity[k++] = buf8[i] & msk;
  7224. i++;
  7225. }
  7226. else if (i == 16) {
  7227. int l;
  7228. u8 msk;
  7229. for (l = 0, msk = 0x20; l < 6; l++, msk >>= 1)
  7230. parity[k++] = buf8[i] & msk;
  7231. i++;
  7232. for (l = 0, msk = 0x80; l < 8; l++, msk >>= 1)
  7233. parity[k++] = buf8[i] & msk;
  7234. i++;
  7235. }
  7236. data[j++] = buf8[i];
  7237. }
  7238. err = -EIO;
  7239. for (i = 0; i < NVRAM_SELFBOOT_DATA_SIZE; i++) {
  7240. u8 hw8 = hweight8(data[i]);
  7241. if ((hw8 & 0x1) && parity[i])
  7242. goto out;
  7243. else if (!(hw8 & 0x1) && !parity[i])
  7244. goto out;
  7245. }
  7246. err = 0;
  7247. goto out;
  7248. }
  7249. /* Bootstrap checksum at offset 0x10 */
  7250. csum = calc_crc((unsigned char *) buf, 0x10);
  7251. if(csum != cpu_to_le32(buf[0x10/4]))
  7252. goto out;
  7253. /* Manufacturing block starts at offset 0x74, checksum at 0xfc */
  7254. csum = calc_crc((unsigned char *) &buf[0x74/4], 0x88);
  7255. if (csum != cpu_to_le32(buf[0xfc/4]))
  7256. goto out;
  7257. err = 0;
  7258. out:
  7259. kfree(buf);
  7260. return err;
  7261. }
  7262. #define TG3_SERDES_TIMEOUT_SEC 2
  7263. #define TG3_COPPER_TIMEOUT_SEC 6
  7264. static int tg3_test_link(struct tg3 *tp)
  7265. {
  7266. int i, max;
  7267. if (!netif_running(tp->dev))
  7268. return -ENODEV;
  7269. if (tp->tg3_flags2 & TG3_FLG2_ANY_SERDES)
  7270. max = TG3_SERDES_TIMEOUT_SEC;
  7271. else
  7272. max = TG3_COPPER_TIMEOUT_SEC;
  7273. for (i = 0; i < max; i++) {
  7274. if (netif_carrier_ok(tp->dev))
  7275. return 0;
  7276. if (msleep_interruptible(1000))
  7277. break;
  7278. }
  7279. return -EIO;
  7280. }
  7281. /* Only test the commonly used registers */
  7282. static int tg3_test_registers(struct tg3 *tp)
  7283. {
  7284. int i, is_5705, is_5750;
  7285. u32 offset, read_mask, write_mask, val, save_val, read_val;
  7286. static struct {
  7287. u16 offset;
  7288. u16 flags;
  7289. #define TG3_FL_5705 0x1
  7290. #define TG3_FL_NOT_5705 0x2
  7291. #define TG3_FL_NOT_5788 0x4
  7292. #define TG3_FL_NOT_5750 0x8
  7293. u32 read_mask;
  7294. u32 write_mask;
  7295. } reg_tbl[] = {
  7296. /* MAC Control Registers */
  7297. { MAC_MODE, TG3_FL_NOT_5705,
  7298. 0x00000000, 0x00ef6f8c },
  7299. { MAC_MODE, TG3_FL_5705,
  7300. 0x00000000, 0x01ef6b8c },
  7301. { MAC_STATUS, TG3_FL_NOT_5705,
  7302. 0x03800107, 0x00000000 },
  7303. { MAC_STATUS, TG3_FL_5705,
  7304. 0x03800100, 0x00000000 },
  7305. { MAC_ADDR_0_HIGH, 0x0000,
  7306. 0x00000000, 0x0000ffff },
  7307. { MAC_ADDR_0_LOW, 0x0000,
  7308. 0x00000000, 0xffffffff },
  7309. { MAC_RX_MTU_SIZE, 0x0000,
  7310. 0x00000000, 0x0000ffff },
  7311. { MAC_TX_MODE, 0x0000,
  7312. 0x00000000, 0x00000070 },
  7313. { MAC_TX_LENGTHS, 0x0000,
  7314. 0x00000000, 0x00003fff },
  7315. { MAC_RX_MODE, TG3_FL_NOT_5705,
  7316. 0x00000000, 0x000007fc },
  7317. { MAC_RX_MODE, TG3_FL_5705,
  7318. 0x00000000, 0x000007dc },
  7319. { MAC_HASH_REG_0, 0x0000,
  7320. 0x00000000, 0xffffffff },
  7321. { MAC_HASH_REG_1, 0x0000,
  7322. 0x00000000, 0xffffffff },
  7323. { MAC_HASH_REG_2, 0x0000,
  7324. 0x00000000, 0xffffffff },
  7325. { MAC_HASH_REG_3, 0x0000,
  7326. 0x00000000, 0xffffffff },
  7327. /* Receive Data and Receive BD Initiator Control Registers. */
  7328. { RCVDBDI_JUMBO_BD+0, TG3_FL_NOT_5705,
  7329. 0x00000000, 0xffffffff },
  7330. { RCVDBDI_JUMBO_BD+4, TG3_FL_NOT_5705,
  7331. 0x00000000, 0xffffffff },
  7332. { RCVDBDI_JUMBO_BD+8, TG3_FL_NOT_5705,
  7333. 0x00000000, 0x00000003 },
  7334. { RCVDBDI_JUMBO_BD+0xc, TG3_FL_NOT_5705,
  7335. 0x00000000, 0xffffffff },
  7336. { RCVDBDI_STD_BD+0, 0x0000,
  7337. 0x00000000, 0xffffffff },
  7338. { RCVDBDI_STD_BD+4, 0x0000,
  7339. 0x00000000, 0xffffffff },
  7340. { RCVDBDI_STD_BD+8, 0x0000,
  7341. 0x00000000, 0xffff0002 },
  7342. { RCVDBDI_STD_BD+0xc, 0x0000,
  7343. 0x00000000, 0xffffffff },
  7344. /* Receive BD Initiator Control Registers. */
  7345. { RCVBDI_STD_THRESH, TG3_FL_NOT_5705,
  7346. 0x00000000, 0xffffffff },
  7347. { RCVBDI_STD_THRESH, TG3_FL_5705,
  7348. 0x00000000, 0x000003ff },
  7349. { RCVBDI_JUMBO_THRESH, TG3_FL_NOT_5705,
  7350. 0x00000000, 0xffffffff },
  7351. /* Host Coalescing Control Registers. */
  7352. { HOSTCC_MODE, TG3_FL_NOT_5705,
  7353. 0x00000000, 0x00000004 },
  7354. { HOSTCC_MODE, TG3_FL_5705,
  7355. 0x00000000, 0x000000f6 },
  7356. { HOSTCC_RXCOL_TICKS, TG3_FL_NOT_5705,
  7357. 0x00000000, 0xffffffff },
  7358. { HOSTCC_RXCOL_TICKS, TG3_FL_5705,
  7359. 0x00000000, 0x000003ff },
  7360. { HOSTCC_TXCOL_TICKS, TG3_FL_NOT_5705,
  7361. 0x00000000, 0xffffffff },
  7362. { HOSTCC_TXCOL_TICKS, TG3_FL_5705,
  7363. 0x00000000, 0x000003ff },
  7364. { HOSTCC_RXMAX_FRAMES, TG3_FL_NOT_5705,
  7365. 0x00000000, 0xffffffff },
  7366. { HOSTCC_RXMAX_FRAMES, TG3_FL_5705 | TG3_FL_NOT_5788,
  7367. 0x00000000, 0x000000ff },
  7368. { HOSTCC_TXMAX_FRAMES, TG3_FL_NOT_5705,
  7369. 0x00000000, 0xffffffff },
  7370. { HOSTCC_TXMAX_FRAMES, TG3_FL_5705 | TG3_FL_NOT_5788,
  7371. 0x00000000, 0x000000ff },
  7372. { HOSTCC_RXCOAL_TICK_INT, TG3_FL_NOT_5705,
  7373. 0x00000000, 0xffffffff },
  7374. { HOSTCC_TXCOAL_TICK_INT, TG3_FL_NOT_5705,
  7375. 0x00000000, 0xffffffff },
  7376. { HOSTCC_RXCOAL_MAXF_INT, TG3_FL_NOT_5705,
  7377. 0x00000000, 0xffffffff },
  7378. { HOSTCC_RXCOAL_MAXF_INT, TG3_FL_5705 | TG3_FL_NOT_5788,
  7379. 0x00000000, 0x000000ff },
  7380. { HOSTCC_TXCOAL_MAXF_INT, TG3_FL_NOT_5705,
  7381. 0x00000000, 0xffffffff },
  7382. { HOSTCC_TXCOAL_MAXF_INT, TG3_FL_5705 | TG3_FL_NOT_5788,
  7383. 0x00000000, 0x000000ff },
  7384. { HOSTCC_STAT_COAL_TICKS, TG3_FL_NOT_5705,
  7385. 0x00000000, 0xffffffff },
  7386. { HOSTCC_STATS_BLK_HOST_ADDR, TG3_FL_NOT_5705,
  7387. 0x00000000, 0xffffffff },
  7388. { HOSTCC_STATS_BLK_HOST_ADDR+4, TG3_FL_NOT_5705,
  7389. 0x00000000, 0xffffffff },
  7390. { HOSTCC_STATUS_BLK_HOST_ADDR, 0x0000,
  7391. 0x00000000, 0xffffffff },
  7392. { HOSTCC_STATUS_BLK_HOST_ADDR+4, 0x0000,
  7393. 0x00000000, 0xffffffff },
  7394. { HOSTCC_STATS_BLK_NIC_ADDR, 0x0000,
  7395. 0xffffffff, 0x00000000 },
  7396. { HOSTCC_STATUS_BLK_NIC_ADDR, 0x0000,
  7397. 0xffffffff, 0x00000000 },
  7398. /* Buffer Manager Control Registers. */
  7399. { BUFMGR_MB_POOL_ADDR, TG3_FL_NOT_5750,
  7400. 0x00000000, 0x007fff80 },
  7401. { BUFMGR_MB_POOL_SIZE, TG3_FL_NOT_5750,
  7402. 0x00000000, 0x007fffff },
  7403. { BUFMGR_MB_RDMA_LOW_WATER, 0x0000,
  7404. 0x00000000, 0x0000003f },
  7405. { BUFMGR_MB_MACRX_LOW_WATER, 0x0000,
  7406. 0x00000000, 0x000001ff },
  7407. { BUFMGR_MB_HIGH_WATER, 0x0000,
  7408. 0x00000000, 0x000001ff },
  7409. { BUFMGR_DMA_DESC_POOL_ADDR, TG3_FL_NOT_5705,
  7410. 0xffffffff, 0x00000000 },
  7411. { BUFMGR_DMA_DESC_POOL_SIZE, TG3_FL_NOT_5705,
  7412. 0xffffffff, 0x00000000 },
  7413. /* Mailbox Registers */
  7414. { GRCMBOX_RCVSTD_PROD_IDX+4, 0x0000,
  7415. 0x00000000, 0x000001ff },
  7416. { GRCMBOX_RCVJUMBO_PROD_IDX+4, TG3_FL_NOT_5705,
  7417. 0x00000000, 0x000001ff },
  7418. { GRCMBOX_RCVRET_CON_IDX_0+4, 0x0000,
  7419. 0x00000000, 0x000007ff },
  7420. { GRCMBOX_SNDHOST_PROD_IDX_0+4, 0x0000,
  7421. 0x00000000, 0x000001ff },
  7422. { 0xffff, 0x0000, 0x00000000, 0x00000000 },
  7423. };
  7424. is_5705 = is_5750 = 0;
  7425. if (tp->tg3_flags2 & TG3_FLG2_5705_PLUS) {
  7426. is_5705 = 1;
  7427. if (tp->tg3_flags2 & TG3_FLG2_5750_PLUS)
  7428. is_5750 = 1;
  7429. }
  7430. for (i = 0; reg_tbl[i].offset != 0xffff; i++) {
  7431. if (is_5705 && (reg_tbl[i].flags & TG3_FL_NOT_5705))
  7432. continue;
  7433. if (!is_5705 && (reg_tbl[i].flags & TG3_FL_5705))
  7434. continue;
  7435. if ((tp->tg3_flags2 & TG3_FLG2_IS_5788) &&
  7436. (reg_tbl[i].flags & TG3_FL_NOT_5788))
  7437. continue;
  7438. if (is_5750 && (reg_tbl[i].flags & TG3_FL_NOT_5750))
  7439. continue;
  7440. offset = (u32) reg_tbl[i].offset;
  7441. read_mask = reg_tbl[i].read_mask;
  7442. write_mask = reg_tbl[i].write_mask;
  7443. /* Save the original register content */
  7444. save_val = tr32(offset);
  7445. /* Determine the read-only value. */
  7446. read_val = save_val & read_mask;
  7447. /* Write zero to the register, then make sure the read-only bits
  7448. * are not changed and the read/write bits are all zeros.
  7449. */
  7450. tw32(offset, 0);
  7451. val = tr32(offset);
  7452. /* Test the read-only and read/write bits. */
  7453. if (((val & read_mask) != read_val) || (val & write_mask))
  7454. goto out;
  7455. /* Write ones to all the bits defined by RdMask and WrMask, then
  7456. * make sure the read-only bits are not changed and the
  7457. * read/write bits are all ones.
  7458. */
  7459. tw32(offset, read_mask | write_mask);
  7460. val = tr32(offset);
  7461. /* Test the read-only bits. */
  7462. if ((val & read_mask) != read_val)
  7463. goto out;
  7464. /* Test the read/write bits. */
  7465. if ((val & write_mask) != write_mask)
  7466. goto out;
  7467. tw32(offset, save_val);
  7468. }
  7469. return 0;
  7470. out:
  7471. if (netif_msg_hw(tp))
  7472. printk(KERN_ERR PFX "Register test failed at offset %x\n",
  7473. offset);
  7474. tw32(offset, save_val);
  7475. return -EIO;
  7476. }
  7477. static int tg3_do_mem_test(struct tg3 *tp, u32 offset, u32 len)
  7478. {
  7479. static const u32 test_pattern[] = { 0x00000000, 0xffffffff, 0xaa55a55a };
  7480. int i;
  7481. u32 j;
  7482. for (i = 0; i < sizeof(test_pattern)/sizeof(u32); i++) {
  7483. for (j = 0; j < len; j += 4) {
  7484. u32 val;
  7485. tg3_write_mem(tp, offset + j, test_pattern[i]);
  7486. tg3_read_mem(tp, offset + j, &val);
  7487. if (val != test_pattern[i])
  7488. return -EIO;
  7489. }
  7490. }
  7491. return 0;
  7492. }
  7493. static int tg3_test_memory(struct tg3 *tp)
  7494. {
  7495. static struct mem_entry {
  7496. u32 offset;
  7497. u32 len;
  7498. } mem_tbl_570x[] = {
  7499. { 0x00000000, 0x00b50},
  7500. { 0x00002000, 0x1c000},
  7501. { 0xffffffff, 0x00000}
  7502. }, mem_tbl_5705[] = {
  7503. { 0x00000100, 0x0000c},
  7504. { 0x00000200, 0x00008},
  7505. { 0x00004000, 0x00800},
  7506. { 0x00006000, 0x01000},
  7507. { 0x00008000, 0x02000},
  7508. { 0x00010000, 0x0e000},
  7509. { 0xffffffff, 0x00000}
  7510. }, mem_tbl_5755[] = {
  7511. { 0x00000200, 0x00008},
  7512. { 0x00004000, 0x00800},
  7513. { 0x00006000, 0x00800},
  7514. { 0x00008000, 0x02000},
  7515. { 0x00010000, 0x0c000},
  7516. { 0xffffffff, 0x00000}
  7517. }, mem_tbl_5906[] = {
  7518. { 0x00000200, 0x00008},
  7519. { 0x00004000, 0x00400},
  7520. { 0x00006000, 0x00400},
  7521. { 0x00008000, 0x01000},
  7522. { 0x00010000, 0x01000},
  7523. { 0xffffffff, 0x00000}
  7524. };
  7525. struct mem_entry *mem_tbl;
  7526. int err = 0;
  7527. int i;
  7528. if (tp->tg3_flags2 & TG3_FLG2_5705_PLUS) {
  7529. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5755 ||
  7530. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5787)
  7531. mem_tbl = mem_tbl_5755;
  7532. else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906)
  7533. mem_tbl = mem_tbl_5906;
  7534. else
  7535. mem_tbl = mem_tbl_5705;
  7536. } else
  7537. mem_tbl = mem_tbl_570x;
  7538. for (i = 0; mem_tbl[i].offset != 0xffffffff; i++) {
  7539. if ((err = tg3_do_mem_test(tp, mem_tbl[i].offset,
  7540. mem_tbl[i].len)) != 0)
  7541. break;
  7542. }
  7543. return err;
  7544. }
  7545. #define TG3_MAC_LOOPBACK 0
  7546. #define TG3_PHY_LOOPBACK 1
  7547. static int tg3_run_loopback(struct tg3 *tp, int loopback_mode)
  7548. {
  7549. u32 mac_mode, rx_start_idx, rx_idx, tx_idx, opaque_key;
  7550. u32 desc_idx;
  7551. struct sk_buff *skb, *rx_skb;
  7552. u8 *tx_data;
  7553. dma_addr_t map;
  7554. int num_pkts, tx_len, rx_len, i, err;
  7555. struct tg3_rx_buffer_desc *desc;
  7556. if (loopback_mode == TG3_MAC_LOOPBACK) {
  7557. /* HW errata - mac loopback fails in some cases on 5780.
  7558. * Normal traffic and PHY loopback are not affected by
  7559. * errata.
  7560. */
  7561. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5780)
  7562. return 0;
  7563. mac_mode = (tp->mac_mode & ~MAC_MODE_PORT_MODE_MASK) |
  7564. MAC_MODE_PORT_INT_LPBACK;
  7565. if (!(tp->tg3_flags2 & TG3_FLG2_5705_PLUS))
  7566. mac_mode |= MAC_MODE_LINK_POLARITY;
  7567. if (tp->tg3_flags & TG3_FLAG_10_100_ONLY)
  7568. mac_mode |= MAC_MODE_PORT_MODE_MII;
  7569. else
  7570. mac_mode |= MAC_MODE_PORT_MODE_GMII;
  7571. tw32(MAC_MODE, mac_mode);
  7572. } else if (loopback_mode == TG3_PHY_LOOPBACK) {
  7573. u32 val;
  7574. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906) {
  7575. u32 phytest;
  7576. if (!tg3_readphy(tp, MII_TG3_EPHY_TEST, &phytest)) {
  7577. u32 phy;
  7578. tg3_writephy(tp, MII_TG3_EPHY_TEST,
  7579. phytest | MII_TG3_EPHY_SHADOW_EN);
  7580. if (!tg3_readphy(tp, 0x1b, &phy))
  7581. tg3_writephy(tp, 0x1b, phy & ~0x20);
  7582. tg3_writephy(tp, MII_TG3_EPHY_TEST, phytest);
  7583. }
  7584. val = BMCR_LOOPBACK | BMCR_FULLDPLX | BMCR_SPEED100;
  7585. } else
  7586. val = BMCR_LOOPBACK | BMCR_FULLDPLX | BMCR_SPEED1000;
  7587. tg3_phy_toggle_automdix(tp, 0);
  7588. tg3_writephy(tp, MII_BMCR, val);
  7589. udelay(40);
  7590. mac_mode = tp->mac_mode & ~MAC_MODE_PORT_MODE_MASK;
  7591. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906) {
  7592. tg3_writephy(tp, MII_TG3_EPHY_PTEST, 0x1800);
  7593. mac_mode |= MAC_MODE_PORT_MODE_MII;
  7594. } else
  7595. mac_mode |= MAC_MODE_PORT_MODE_GMII;
  7596. /* reset to prevent losing 1st rx packet intermittently */
  7597. if (tp->tg3_flags2 & TG3_FLG2_MII_SERDES) {
  7598. tw32_f(MAC_RX_MODE, RX_MODE_RESET);
  7599. udelay(10);
  7600. tw32_f(MAC_RX_MODE, tp->rx_mode);
  7601. }
  7602. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700) {
  7603. if ((tp->phy_id & PHY_ID_MASK) == PHY_ID_BCM5401)
  7604. mac_mode &= ~MAC_MODE_LINK_POLARITY;
  7605. else if ((tp->phy_id & PHY_ID_MASK) == PHY_ID_BCM5411)
  7606. mac_mode |= MAC_MODE_LINK_POLARITY;
  7607. tg3_writephy(tp, MII_TG3_EXT_CTRL,
  7608. MII_TG3_EXT_CTRL_LNK3_LED_MODE);
  7609. }
  7610. tw32(MAC_MODE, mac_mode);
  7611. }
  7612. else
  7613. return -EINVAL;
  7614. err = -EIO;
  7615. tx_len = 1514;
  7616. skb = netdev_alloc_skb(tp->dev, tx_len);
  7617. if (!skb)
  7618. return -ENOMEM;
  7619. tx_data = skb_put(skb, tx_len);
  7620. memcpy(tx_data, tp->dev->dev_addr, 6);
  7621. memset(tx_data + 6, 0x0, 8);
  7622. tw32(MAC_RX_MTU_SIZE, tx_len + 4);
  7623. for (i = 14; i < tx_len; i++)
  7624. tx_data[i] = (u8) (i & 0xff);
  7625. map = pci_map_single(tp->pdev, skb->data, tx_len, PCI_DMA_TODEVICE);
  7626. tw32_f(HOSTCC_MODE, tp->coalesce_mode | HOSTCC_MODE_ENABLE |
  7627. HOSTCC_MODE_NOW);
  7628. udelay(10);
  7629. rx_start_idx = tp->hw_status->idx[0].rx_producer;
  7630. num_pkts = 0;
  7631. tg3_set_txd(tp, tp->tx_prod, map, tx_len, 0, 1);
  7632. tp->tx_prod++;
  7633. num_pkts++;
  7634. tw32_tx_mbox(MAILBOX_SNDHOST_PROD_IDX_0 + TG3_64BIT_REG_LOW,
  7635. tp->tx_prod);
  7636. tr32_mailbox(MAILBOX_SNDHOST_PROD_IDX_0 + TG3_64BIT_REG_LOW);
  7637. udelay(10);
  7638. /* 250 usec to allow enough time on some 10/100 Mbps devices. */
  7639. for (i = 0; i < 25; i++) {
  7640. tw32_f(HOSTCC_MODE, tp->coalesce_mode | HOSTCC_MODE_ENABLE |
  7641. HOSTCC_MODE_NOW);
  7642. udelay(10);
  7643. tx_idx = tp->hw_status->idx[0].tx_consumer;
  7644. rx_idx = tp->hw_status->idx[0].rx_producer;
  7645. if ((tx_idx == tp->tx_prod) &&
  7646. (rx_idx == (rx_start_idx + num_pkts)))
  7647. break;
  7648. }
  7649. pci_unmap_single(tp->pdev, map, tx_len, PCI_DMA_TODEVICE);
  7650. dev_kfree_skb(skb);
  7651. if (tx_idx != tp->tx_prod)
  7652. goto out;
  7653. if (rx_idx != rx_start_idx + num_pkts)
  7654. goto out;
  7655. desc = &tp->rx_rcb[rx_start_idx];
  7656. desc_idx = desc->opaque & RXD_OPAQUE_INDEX_MASK;
  7657. opaque_key = desc->opaque & RXD_OPAQUE_RING_MASK;
  7658. if (opaque_key != RXD_OPAQUE_RING_STD)
  7659. goto out;
  7660. if ((desc->err_vlan & RXD_ERR_MASK) != 0 &&
  7661. (desc->err_vlan != RXD_ERR_ODD_NIBBLE_RCVD_MII))
  7662. goto out;
  7663. rx_len = ((desc->idx_len & RXD_LEN_MASK) >> RXD_LEN_SHIFT) - 4;
  7664. if (rx_len != tx_len)
  7665. goto out;
  7666. rx_skb = tp->rx_std_buffers[desc_idx].skb;
  7667. map = pci_unmap_addr(&tp->rx_std_buffers[desc_idx], mapping);
  7668. pci_dma_sync_single_for_cpu(tp->pdev, map, rx_len, PCI_DMA_FROMDEVICE);
  7669. for (i = 14; i < tx_len; i++) {
  7670. if (*(rx_skb->data + i) != (u8) (i & 0xff))
  7671. goto out;
  7672. }
  7673. err = 0;
  7674. /* tg3_free_rings will unmap and free the rx_skb */
  7675. out:
  7676. return err;
  7677. }
  7678. #define TG3_MAC_LOOPBACK_FAILED 1
  7679. #define TG3_PHY_LOOPBACK_FAILED 2
  7680. #define TG3_LOOPBACK_FAILED (TG3_MAC_LOOPBACK_FAILED | \
  7681. TG3_PHY_LOOPBACK_FAILED)
  7682. static int tg3_test_loopback(struct tg3 *tp)
  7683. {
  7684. int err = 0;
  7685. if (!netif_running(tp->dev))
  7686. return TG3_LOOPBACK_FAILED;
  7687. err = tg3_reset_hw(tp, 1);
  7688. if (err)
  7689. return TG3_LOOPBACK_FAILED;
  7690. if (tg3_run_loopback(tp, TG3_MAC_LOOPBACK))
  7691. err |= TG3_MAC_LOOPBACK_FAILED;
  7692. if (!(tp->tg3_flags2 & TG3_FLG2_PHY_SERDES)) {
  7693. if (tg3_run_loopback(tp, TG3_PHY_LOOPBACK))
  7694. err |= TG3_PHY_LOOPBACK_FAILED;
  7695. }
  7696. return err;
  7697. }
  7698. static void tg3_self_test(struct net_device *dev, struct ethtool_test *etest,
  7699. u64 *data)
  7700. {
  7701. struct tg3 *tp = netdev_priv(dev);
  7702. if (tp->link_config.phy_is_low_power)
  7703. tg3_set_power_state(tp, PCI_D0);
  7704. memset(data, 0, sizeof(u64) * TG3_NUM_TEST);
  7705. if (tg3_test_nvram(tp) != 0) {
  7706. etest->flags |= ETH_TEST_FL_FAILED;
  7707. data[0] = 1;
  7708. }
  7709. if (tg3_test_link(tp) != 0) {
  7710. etest->flags |= ETH_TEST_FL_FAILED;
  7711. data[1] = 1;
  7712. }
  7713. if (etest->flags & ETH_TEST_FL_OFFLINE) {
  7714. int err, irq_sync = 0;
  7715. if (netif_running(dev)) {
  7716. tg3_netif_stop(tp);
  7717. irq_sync = 1;
  7718. }
  7719. tg3_full_lock(tp, irq_sync);
  7720. tg3_halt(tp, RESET_KIND_SUSPEND, 1);
  7721. err = tg3_nvram_lock(tp);
  7722. tg3_halt_cpu(tp, RX_CPU_BASE);
  7723. if (!(tp->tg3_flags2 & TG3_FLG2_5705_PLUS))
  7724. tg3_halt_cpu(tp, TX_CPU_BASE);
  7725. if (!err)
  7726. tg3_nvram_unlock(tp);
  7727. if (tp->tg3_flags2 & TG3_FLG2_MII_SERDES)
  7728. tg3_phy_reset(tp);
  7729. if (tg3_test_registers(tp) != 0) {
  7730. etest->flags |= ETH_TEST_FL_FAILED;
  7731. data[2] = 1;
  7732. }
  7733. if (tg3_test_memory(tp) != 0) {
  7734. etest->flags |= ETH_TEST_FL_FAILED;
  7735. data[3] = 1;
  7736. }
  7737. if ((data[4] = tg3_test_loopback(tp)) != 0)
  7738. etest->flags |= ETH_TEST_FL_FAILED;
  7739. tg3_full_unlock(tp);
  7740. if (tg3_test_interrupt(tp) != 0) {
  7741. etest->flags |= ETH_TEST_FL_FAILED;
  7742. data[5] = 1;
  7743. }
  7744. tg3_full_lock(tp, 0);
  7745. tg3_halt(tp, RESET_KIND_SHUTDOWN, 1);
  7746. if (netif_running(dev)) {
  7747. tp->tg3_flags |= TG3_FLAG_INIT_COMPLETE;
  7748. if (!tg3_restart_hw(tp, 1))
  7749. tg3_netif_start(tp);
  7750. }
  7751. tg3_full_unlock(tp);
  7752. }
  7753. if (tp->link_config.phy_is_low_power)
  7754. tg3_set_power_state(tp, PCI_D3hot);
  7755. }
  7756. static int tg3_ioctl(struct net_device *dev, struct ifreq *ifr, int cmd)
  7757. {
  7758. struct mii_ioctl_data *data = if_mii(ifr);
  7759. struct tg3 *tp = netdev_priv(dev);
  7760. int err;
  7761. switch(cmd) {
  7762. case SIOCGMIIPHY:
  7763. data->phy_id = PHY_ADDR;
  7764. /* fallthru */
  7765. case SIOCGMIIREG: {
  7766. u32 mii_regval;
  7767. if (tp->tg3_flags2 & TG3_FLG2_PHY_SERDES)
  7768. break; /* We have no PHY */
  7769. if (tp->link_config.phy_is_low_power)
  7770. return -EAGAIN;
  7771. spin_lock_bh(&tp->lock);
  7772. err = tg3_readphy(tp, data->reg_num & 0x1f, &mii_regval);
  7773. spin_unlock_bh(&tp->lock);
  7774. data->val_out = mii_regval;
  7775. return err;
  7776. }
  7777. case SIOCSMIIREG:
  7778. if (tp->tg3_flags2 & TG3_FLG2_PHY_SERDES)
  7779. break; /* We have no PHY */
  7780. if (!capable(CAP_NET_ADMIN))
  7781. return -EPERM;
  7782. if (tp->link_config.phy_is_low_power)
  7783. return -EAGAIN;
  7784. spin_lock_bh(&tp->lock);
  7785. err = tg3_writephy(tp, data->reg_num & 0x1f, data->val_in);
  7786. spin_unlock_bh(&tp->lock);
  7787. return err;
  7788. default:
  7789. /* do nothing */
  7790. break;
  7791. }
  7792. return -EOPNOTSUPP;
  7793. }
  7794. #if TG3_VLAN_TAG_USED
  7795. static void tg3_vlan_rx_register(struct net_device *dev, struct vlan_group *grp)
  7796. {
  7797. struct tg3 *tp = netdev_priv(dev);
  7798. if (netif_running(dev))
  7799. tg3_netif_stop(tp);
  7800. tg3_full_lock(tp, 0);
  7801. tp->vlgrp = grp;
  7802. /* Update RX_MODE_KEEP_VLAN_TAG bit in RX_MODE register. */
  7803. __tg3_set_rx_mode(dev);
  7804. if (netif_running(dev))
  7805. tg3_netif_start(tp);
  7806. tg3_full_unlock(tp);
  7807. }
  7808. #endif
  7809. static int tg3_get_coalesce(struct net_device *dev, struct ethtool_coalesce *ec)
  7810. {
  7811. struct tg3 *tp = netdev_priv(dev);
  7812. memcpy(ec, &tp->coal, sizeof(*ec));
  7813. return 0;
  7814. }
  7815. static int tg3_set_coalesce(struct net_device *dev, struct ethtool_coalesce *ec)
  7816. {
  7817. struct tg3 *tp = netdev_priv(dev);
  7818. u32 max_rxcoal_tick_int = 0, max_txcoal_tick_int = 0;
  7819. u32 max_stat_coal_ticks = 0, min_stat_coal_ticks = 0;
  7820. if (!(tp->tg3_flags2 & TG3_FLG2_5705_PLUS)) {
  7821. max_rxcoal_tick_int = MAX_RXCOAL_TICK_INT;
  7822. max_txcoal_tick_int = MAX_TXCOAL_TICK_INT;
  7823. max_stat_coal_ticks = MAX_STAT_COAL_TICKS;
  7824. min_stat_coal_ticks = MIN_STAT_COAL_TICKS;
  7825. }
  7826. if ((ec->rx_coalesce_usecs > MAX_RXCOL_TICKS) ||
  7827. (ec->tx_coalesce_usecs > MAX_TXCOL_TICKS) ||
  7828. (ec->rx_max_coalesced_frames > MAX_RXMAX_FRAMES) ||
  7829. (ec->tx_max_coalesced_frames > MAX_TXMAX_FRAMES) ||
  7830. (ec->rx_coalesce_usecs_irq > max_rxcoal_tick_int) ||
  7831. (ec->tx_coalesce_usecs_irq > max_txcoal_tick_int) ||
  7832. (ec->rx_max_coalesced_frames_irq > MAX_RXCOAL_MAXF_INT) ||
  7833. (ec->tx_max_coalesced_frames_irq > MAX_TXCOAL_MAXF_INT) ||
  7834. (ec->stats_block_coalesce_usecs > max_stat_coal_ticks) ||
  7835. (ec->stats_block_coalesce_usecs < min_stat_coal_ticks))
  7836. return -EINVAL;
  7837. /* No rx interrupts will be generated if both are zero */
  7838. if ((ec->rx_coalesce_usecs == 0) &&
  7839. (ec->rx_max_coalesced_frames == 0))
  7840. return -EINVAL;
  7841. /* No tx interrupts will be generated if both are zero */
  7842. if ((ec->tx_coalesce_usecs == 0) &&
  7843. (ec->tx_max_coalesced_frames == 0))
  7844. return -EINVAL;
  7845. /* Only copy relevant parameters, ignore all others. */
  7846. tp->coal.rx_coalesce_usecs = ec->rx_coalesce_usecs;
  7847. tp->coal.tx_coalesce_usecs = ec->tx_coalesce_usecs;
  7848. tp->coal.rx_max_coalesced_frames = ec->rx_max_coalesced_frames;
  7849. tp->coal.tx_max_coalesced_frames = ec->tx_max_coalesced_frames;
  7850. tp->coal.rx_coalesce_usecs_irq = ec->rx_coalesce_usecs_irq;
  7851. tp->coal.tx_coalesce_usecs_irq = ec->tx_coalesce_usecs_irq;
  7852. tp->coal.rx_max_coalesced_frames_irq = ec->rx_max_coalesced_frames_irq;
  7853. tp->coal.tx_max_coalesced_frames_irq = ec->tx_max_coalesced_frames_irq;
  7854. tp->coal.stats_block_coalesce_usecs = ec->stats_block_coalesce_usecs;
  7855. if (netif_running(dev)) {
  7856. tg3_full_lock(tp, 0);
  7857. __tg3_set_coalesce(tp, &tp->coal);
  7858. tg3_full_unlock(tp);
  7859. }
  7860. return 0;
  7861. }
  7862. static const struct ethtool_ops tg3_ethtool_ops = {
  7863. .get_settings = tg3_get_settings,
  7864. .set_settings = tg3_set_settings,
  7865. .get_drvinfo = tg3_get_drvinfo,
  7866. .get_regs_len = tg3_get_regs_len,
  7867. .get_regs = tg3_get_regs,
  7868. .get_wol = tg3_get_wol,
  7869. .set_wol = tg3_set_wol,
  7870. .get_msglevel = tg3_get_msglevel,
  7871. .set_msglevel = tg3_set_msglevel,
  7872. .nway_reset = tg3_nway_reset,
  7873. .get_link = ethtool_op_get_link,
  7874. .get_eeprom_len = tg3_get_eeprom_len,
  7875. .get_eeprom = tg3_get_eeprom,
  7876. .set_eeprom = tg3_set_eeprom,
  7877. .get_ringparam = tg3_get_ringparam,
  7878. .set_ringparam = tg3_set_ringparam,
  7879. .get_pauseparam = tg3_get_pauseparam,
  7880. .set_pauseparam = tg3_set_pauseparam,
  7881. .get_rx_csum = tg3_get_rx_csum,
  7882. .set_rx_csum = tg3_set_rx_csum,
  7883. .set_tx_csum = tg3_set_tx_csum,
  7884. .set_sg = ethtool_op_set_sg,
  7885. .set_tso = tg3_set_tso,
  7886. .self_test = tg3_self_test,
  7887. .get_strings = tg3_get_strings,
  7888. .phys_id = tg3_phys_id,
  7889. .get_ethtool_stats = tg3_get_ethtool_stats,
  7890. .get_coalesce = tg3_get_coalesce,
  7891. .set_coalesce = tg3_set_coalesce,
  7892. .get_sset_count = tg3_get_sset_count,
  7893. };
  7894. static void __devinit tg3_get_eeprom_size(struct tg3 *tp)
  7895. {
  7896. u32 cursize, val, magic;
  7897. tp->nvram_size = EEPROM_CHIP_SIZE;
  7898. if (tg3_nvram_read_swab(tp, 0, &magic) != 0)
  7899. return;
  7900. if ((magic != TG3_EEPROM_MAGIC) &&
  7901. ((magic & TG3_EEPROM_MAGIC_FW_MSK) != TG3_EEPROM_MAGIC_FW) &&
  7902. ((magic & TG3_EEPROM_MAGIC_HW_MSK) != TG3_EEPROM_MAGIC_HW))
  7903. return;
  7904. /*
  7905. * Size the chip by reading offsets at increasing powers of two.
  7906. * When we encounter our validation signature, we know the addressing
  7907. * has wrapped around, and thus have our chip size.
  7908. */
  7909. cursize = 0x10;
  7910. while (cursize < tp->nvram_size) {
  7911. if (tg3_nvram_read_swab(tp, cursize, &val) != 0)
  7912. return;
  7913. if (val == magic)
  7914. break;
  7915. cursize <<= 1;
  7916. }
  7917. tp->nvram_size = cursize;
  7918. }
  7919. static void __devinit tg3_get_nvram_size(struct tg3 *tp)
  7920. {
  7921. u32 val;
  7922. if (tg3_nvram_read_swab(tp, 0, &val) != 0)
  7923. return;
  7924. /* Selfboot format */
  7925. if (val != TG3_EEPROM_MAGIC) {
  7926. tg3_get_eeprom_size(tp);
  7927. return;
  7928. }
  7929. if (tg3_nvram_read(tp, 0xf0, &val) == 0) {
  7930. if (val != 0) {
  7931. tp->nvram_size = (val >> 16) * 1024;
  7932. return;
  7933. }
  7934. }
  7935. tp->nvram_size = 0x80000;
  7936. }
  7937. static void __devinit tg3_get_nvram_info(struct tg3 *tp)
  7938. {
  7939. u32 nvcfg1;
  7940. nvcfg1 = tr32(NVRAM_CFG1);
  7941. if (nvcfg1 & NVRAM_CFG1_FLASHIF_ENAB) {
  7942. tp->tg3_flags2 |= TG3_FLG2_FLASH;
  7943. }
  7944. else {
  7945. nvcfg1 &= ~NVRAM_CFG1_COMPAT_BYPASS;
  7946. tw32(NVRAM_CFG1, nvcfg1);
  7947. }
  7948. if ((GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5750) ||
  7949. (tp->tg3_flags2 & TG3_FLG2_5780_CLASS)) {
  7950. switch (nvcfg1 & NVRAM_CFG1_VENDOR_MASK) {
  7951. case FLASH_VENDOR_ATMEL_FLASH_BUFFERED:
  7952. tp->nvram_jedecnum = JEDEC_ATMEL;
  7953. tp->nvram_pagesize = ATMEL_AT45DB0X1B_PAGE_SIZE;
  7954. tp->tg3_flags |= TG3_FLAG_NVRAM_BUFFERED;
  7955. break;
  7956. case FLASH_VENDOR_ATMEL_FLASH_UNBUFFERED:
  7957. tp->nvram_jedecnum = JEDEC_ATMEL;
  7958. tp->nvram_pagesize = ATMEL_AT25F512_PAGE_SIZE;
  7959. break;
  7960. case FLASH_VENDOR_ATMEL_EEPROM:
  7961. tp->nvram_jedecnum = JEDEC_ATMEL;
  7962. tp->nvram_pagesize = ATMEL_AT24C512_CHIP_SIZE;
  7963. tp->tg3_flags |= TG3_FLAG_NVRAM_BUFFERED;
  7964. break;
  7965. case FLASH_VENDOR_ST:
  7966. tp->nvram_jedecnum = JEDEC_ST;
  7967. tp->nvram_pagesize = ST_M45PEX0_PAGE_SIZE;
  7968. tp->tg3_flags |= TG3_FLAG_NVRAM_BUFFERED;
  7969. break;
  7970. case FLASH_VENDOR_SAIFUN:
  7971. tp->nvram_jedecnum = JEDEC_SAIFUN;
  7972. tp->nvram_pagesize = SAIFUN_SA25F0XX_PAGE_SIZE;
  7973. break;
  7974. case FLASH_VENDOR_SST_SMALL:
  7975. case FLASH_VENDOR_SST_LARGE:
  7976. tp->nvram_jedecnum = JEDEC_SST;
  7977. tp->nvram_pagesize = SST_25VF0X0_PAGE_SIZE;
  7978. break;
  7979. }
  7980. }
  7981. else {
  7982. tp->nvram_jedecnum = JEDEC_ATMEL;
  7983. tp->nvram_pagesize = ATMEL_AT45DB0X1B_PAGE_SIZE;
  7984. tp->tg3_flags |= TG3_FLAG_NVRAM_BUFFERED;
  7985. }
  7986. }
  7987. static void __devinit tg3_get_5752_nvram_info(struct tg3 *tp)
  7988. {
  7989. u32 nvcfg1;
  7990. nvcfg1 = tr32(NVRAM_CFG1);
  7991. /* NVRAM protection for TPM */
  7992. if (nvcfg1 & (1 << 27))
  7993. tp->tg3_flags2 |= TG3_FLG2_PROTECTED_NVRAM;
  7994. switch (nvcfg1 & NVRAM_CFG1_5752VENDOR_MASK) {
  7995. case FLASH_5752VENDOR_ATMEL_EEPROM_64KHZ:
  7996. case FLASH_5752VENDOR_ATMEL_EEPROM_376KHZ:
  7997. tp->nvram_jedecnum = JEDEC_ATMEL;
  7998. tp->tg3_flags |= TG3_FLAG_NVRAM_BUFFERED;
  7999. break;
  8000. case FLASH_5752VENDOR_ATMEL_FLASH_BUFFERED:
  8001. tp->nvram_jedecnum = JEDEC_ATMEL;
  8002. tp->tg3_flags |= TG3_FLAG_NVRAM_BUFFERED;
  8003. tp->tg3_flags2 |= TG3_FLG2_FLASH;
  8004. break;
  8005. case FLASH_5752VENDOR_ST_M45PE10:
  8006. case FLASH_5752VENDOR_ST_M45PE20:
  8007. case FLASH_5752VENDOR_ST_M45PE40:
  8008. tp->nvram_jedecnum = JEDEC_ST;
  8009. tp->tg3_flags |= TG3_FLAG_NVRAM_BUFFERED;
  8010. tp->tg3_flags2 |= TG3_FLG2_FLASH;
  8011. break;
  8012. }
  8013. if (tp->tg3_flags2 & TG3_FLG2_FLASH) {
  8014. switch (nvcfg1 & NVRAM_CFG1_5752PAGE_SIZE_MASK) {
  8015. case FLASH_5752PAGE_SIZE_256:
  8016. tp->nvram_pagesize = 256;
  8017. break;
  8018. case FLASH_5752PAGE_SIZE_512:
  8019. tp->nvram_pagesize = 512;
  8020. break;
  8021. case FLASH_5752PAGE_SIZE_1K:
  8022. tp->nvram_pagesize = 1024;
  8023. break;
  8024. case FLASH_5752PAGE_SIZE_2K:
  8025. tp->nvram_pagesize = 2048;
  8026. break;
  8027. case FLASH_5752PAGE_SIZE_4K:
  8028. tp->nvram_pagesize = 4096;
  8029. break;
  8030. case FLASH_5752PAGE_SIZE_264:
  8031. tp->nvram_pagesize = 264;
  8032. break;
  8033. }
  8034. }
  8035. else {
  8036. /* For eeprom, set pagesize to maximum eeprom size */
  8037. tp->nvram_pagesize = ATMEL_AT24C512_CHIP_SIZE;
  8038. nvcfg1 &= ~NVRAM_CFG1_COMPAT_BYPASS;
  8039. tw32(NVRAM_CFG1, nvcfg1);
  8040. }
  8041. }
  8042. static void __devinit tg3_get_5755_nvram_info(struct tg3 *tp)
  8043. {
  8044. u32 nvcfg1, protect = 0;
  8045. nvcfg1 = tr32(NVRAM_CFG1);
  8046. /* NVRAM protection for TPM */
  8047. if (nvcfg1 & (1 << 27)) {
  8048. tp->tg3_flags2 |= TG3_FLG2_PROTECTED_NVRAM;
  8049. protect = 1;
  8050. }
  8051. nvcfg1 &= NVRAM_CFG1_5752VENDOR_MASK;
  8052. switch (nvcfg1) {
  8053. case FLASH_5755VENDOR_ATMEL_FLASH_1:
  8054. case FLASH_5755VENDOR_ATMEL_FLASH_2:
  8055. case FLASH_5755VENDOR_ATMEL_FLASH_3:
  8056. case FLASH_5755VENDOR_ATMEL_FLASH_5:
  8057. tp->nvram_jedecnum = JEDEC_ATMEL;
  8058. tp->tg3_flags |= TG3_FLAG_NVRAM_BUFFERED;
  8059. tp->tg3_flags2 |= TG3_FLG2_FLASH;
  8060. tp->nvram_pagesize = 264;
  8061. if (nvcfg1 == FLASH_5755VENDOR_ATMEL_FLASH_1 ||
  8062. nvcfg1 == FLASH_5755VENDOR_ATMEL_FLASH_5)
  8063. tp->nvram_size = (protect ? 0x3e200 : 0x80000);
  8064. else if (nvcfg1 == FLASH_5755VENDOR_ATMEL_FLASH_2)
  8065. tp->nvram_size = (protect ? 0x1f200 : 0x40000);
  8066. else
  8067. tp->nvram_size = (protect ? 0x1f200 : 0x20000);
  8068. break;
  8069. case FLASH_5752VENDOR_ST_M45PE10:
  8070. case FLASH_5752VENDOR_ST_M45PE20:
  8071. case FLASH_5752VENDOR_ST_M45PE40:
  8072. tp->nvram_jedecnum = JEDEC_ST;
  8073. tp->tg3_flags |= TG3_FLAG_NVRAM_BUFFERED;
  8074. tp->tg3_flags2 |= TG3_FLG2_FLASH;
  8075. tp->nvram_pagesize = 256;
  8076. if (nvcfg1 == FLASH_5752VENDOR_ST_M45PE10)
  8077. tp->nvram_size = (protect ? 0x10000 : 0x20000);
  8078. else if (nvcfg1 == FLASH_5752VENDOR_ST_M45PE20)
  8079. tp->nvram_size = (protect ? 0x10000 : 0x40000);
  8080. else
  8081. tp->nvram_size = (protect ? 0x20000 : 0x80000);
  8082. break;
  8083. }
  8084. }
  8085. static void __devinit tg3_get_5787_nvram_info(struct tg3 *tp)
  8086. {
  8087. u32 nvcfg1;
  8088. nvcfg1 = tr32(NVRAM_CFG1);
  8089. switch (nvcfg1 & NVRAM_CFG1_5752VENDOR_MASK) {
  8090. case FLASH_5787VENDOR_ATMEL_EEPROM_64KHZ:
  8091. case FLASH_5787VENDOR_ATMEL_EEPROM_376KHZ:
  8092. case FLASH_5787VENDOR_MICRO_EEPROM_64KHZ:
  8093. case FLASH_5787VENDOR_MICRO_EEPROM_376KHZ:
  8094. tp->nvram_jedecnum = JEDEC_ATMEL;
  8095. tp->tg3_flags |= TG3_FLAG_NVRAM_BUFFERED;
  8096. tp->nvram_pagesize = ATMEL_AT24C512_CHIP_SIZE;
  8097. nvcfg1 &= ~NVRAM_CFG1_COMPAT_BYPASS;
  8098. tw32(NVRAM_CFG1, nvcfg1);
  8099. break;
  8100. case FLASH_5752VENDOR_ATMEL_FLASH_BUFFERED:
  8101. case FLASH_5755VENDOR_ATMEL_FLASH_1:
  8102. case FLASH_5755VENDOR_ATMEL_FLASH_2:
  8103. case FLASH_5755VENDOR_ATMEL_FLASH_3:
  8104. tp->nvram_jedecnum = JEDEC_ATMEL;
  8105. tp->tg3_flags |= TG3_FLAG_NVRAM_BUFFERED;
  8106. tp->tg3_flags2 |= TG3_FLG2_FLASH;
  8107. tp->nvram_pagesize = 264;
  8108. break;
  8109. case FLASH_5752VENDOR_ST_M45PE10:
  8110. case FLASH_5752VENDOR_ST_M45PE20:
  8111. case FLASH_5752VENDOR_ST_M45PE40:
  8112. tp->nvram_jedecnum = JEDEC_ST;
  8113. tp->tg3_flags |= TG3_FLAG_NVRAM_BUFFERED;
  8114. tp->tg3_flags2 |= TG3_FLG2_FLASH;
  8115. tp->nvram_pagesize = 256;
  8116. break;
  8117. }
  8118. }
  8119. static void __devinit tg3_get_5906_nvram_info(struct tg3 *tp)
  8120. {
  8121. tp->nvram_jedecnum = JEDEC_ATMEL;
  8122. tp->tg3_flags |= TG3_FLAG_NVRAM_BUFFERED;
  8123. tp->nvram_pagesize = ATMEL_AT24C512_CHIP_SIZE;
  8124. }
  8125. /* Chips other than 5700/5701 use the NVRAM for fetching info. */
  8126. static void __devinit tg3_nvram_init(struct tg3 *tp)
  8127. {
  8128. tw32_f(GRC_EEPROM_ADDR,
  8129. (EEPROM_ADDR_FSM_RESET |
  8130. (EEPROM_DEFAULT_CLOCK_PERIOD <<
  8131. EEPROM_ADDR_CLKPERD_SHIFT)));
  8132. msleep(1);
  8133. /* Enable seeprom accesses. */
  8134. tw32_f(GRC_LOCAL_CTRL,
  8135. tr32(GRC_LOCAL_CTRL) | GRC_LCLCTRL_AUTO_SEEPROM);
  8136. udelay(100);
  8137. if (GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5700 &&
  8138. GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5701) {
  8139. tp->tg3_flags |= TG3_FLAG_NVRAM;
  8140. if (tg3_nvram_lock(tp)) {
  8141. printk(KERN_WARNING PFX "%s: Cannot get nvarm lock, "
  8142. "tg3_nvram_init failed.\n", tp->dev->name);
  8143. return;
  8144. }
  8145. tg3_enable_nvram_access(tp);
  8146. tp->nvram_size = 0;
  8147. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5752)
  8148. tg3_get_5752_nvram_info(tp);
  8149. else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5755)
  8150. tg3_get_5755_nvram_info(tp);
  8151. else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5787)
  8152. tg3_get_5787_nvram_info(tp);
  8153. else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906)
  8154. tg3_get_5906_nvram_info(tp);
  8155. else
  8156. tg3_get_nvram_info(tp);
  8157. if (tp->nvram_size == 0)
  8158. tg3_get_nvram_size(tp);
  8159. tg3_disable_nvram_access(tp);
  8160. tg3_nvram_unlock(tp);
  8161. } else {
  8162. tp->tg3_flags &= ~(TG3_FLAG_NVRAM | TG3_FLAG_NVRAM_BUFFERED);
  8163. tg3_get_eeprom_size(tp);
  8164. }
  8165. }
  8166. static int tg3_nvram_read_using_eeprom(struct tg3 *tp,
  8167. u32 offset, u32 *val)
  8168. {
  8169. u32 tmp;
  8170. int i;
  8171. if (offset > EEPROM_ADDR_ADDR_MASK ||
  8172. (offset % 4) != 0)
  8173. return -EINVAL;
  8174. tmp = tr32(GRC_EEPROM_ADDR) & ~(EEPROM_ADDR_ADDR_MASK |
  8175. EEPROM_ADDR_DEVID_MASK |
  8176. EEPROM_ADDR_READ);
  8177. tw32(GRC_EEPROM_ADDR,
  8178. tmp |
  8179. (0 << EEPROM_ADDR_DEVID_SHIFT) |
  8180. ((offset << EEPROM_ADDR_ADDR_SHIFT) &
  8181. EEPROM_ADDR_ADDR_MASK) |
  8182. EEPROM_ADDR_READ | EEPROM_ADDR_START);
  8183. for (i = 0; i < 1000; i++) {
  8184. tmp = tr32(GRC_EEPROM_ADDR);
  8185. if (tmp & EEPROM_ADDR_COMPLETE)
  8186. break;
  8187. msleep(1);
  8188. }
  8189. if (!(tmp & EEPROM_ADDR_COMPLETE))
  8190. return -EBUSY;
  8191. *val = tr32(GRC_EEPROM_DATA);
  8192. return 0;
  8193. }
  8194. #define NVRAM_CMD_TIMEOUT 10000
  8195. static int tg3_nvram_exec_cmd(struct tg3 *tp, u32 nvram_cmd)
  8196. {
  8197. int i;
  8198. tw32(NVRAM_CMD, nvram_cmd);
  8199. for (i = 0; i < NVRAM_CMD_TIMEOUT; i++) {
  8200. udelay(10);
  8201. if (tr32(NVRAM_CMD) & NVRAM_CMD_DONE) {
  8202. udelay(10);
  8203. break;
  8204. }
  8205. }
  8206. if (i == NVRAM_CMD_TIMEOUT) {
  8207. return -EBUSY;
  8208. }
  8209. return 0;
  8210. }
  8211. static u32 tg3_nvram_phys_addr(struct tg3 *tp, u32 addr)
  8212. {
  8213. if ((tp->tg3_flags & TG3_FLAG_NVRAM) &&
  8214. (tp->tg3_flags & TG3_FLAG_NVRAM_BUFFERED) &&
  8215. (tp->tg3_flags2 & TG3_FLG2_FLASH) &&
  8216. (tp->nvram_jedecnum == JEDEC_ATMEL))
  8217. addr = ((addr / tp->nvram_pagesize) <<
  8218. ATMEL_AT45DB0X1B_PAGE_POS) +
  8219. (addr % tp->nvram_pagesize);
  8220. return addr;
  8221. }
  8222. static u32 tg3_nvram_logical_addr(struct tg3 *tp, u32 addr)
  8223. {
  8224. if ((tp->tg3_flags & TG3_FLAG_NVRAM) &&
  8225. (tp->tg3_flags & TG3_FLAG_NVRAM_BUFFERED) &&
  8226. (tp->tg3_flags2 & TG3_FLG2_FLASH) &&
  8227. (tp->nvram_jedecnum == JEDEC_ATMEL))
  8228. addr = ((addr >> ATMEL_AT45DB0X1B_PAGE_POS) *
  8229. tp->nvram_pagesize) +
  8230. (addr & ((1 << ATMEL_AT45DB0X1B_PAGE_POS) - 1));
  8231. return addr;
  8232. }
  8233. static int tg3_nvram_read(struct tg3 *tp, u32 offset, u32 *val)
  8234. {
  8235. int ret;
  8236. if (!(tp->tg3_flags & TG3_FLAG_NVRAM))
  8237. return tg3_nvram_read_using_eeprom(tp, offset, val);
  8238. offset = tg3_nvram_phys_addr(tp, offset);
  8239. if (offset > NVRAM_ADDR_MSK)
  8240. return -EINVAL;
  8241. ret = tg3_nvram_lock(tp);
  8242. if (ret)
  8243. return ret;
  8244. tg3_enable_nvram_access(tp);
  8245. tw32(NVRAM_ADDR, offset);
  8246. ret = tg3_nvram_exec_cmd(tp, NVRAM_CMD_RD | NVRAM_CMD_GO |
  8247. NVRAM_CMD_FIRST | NVRAM_CMD_LAST | NVRAM_CMD_DONE);
  8248. if (ret == 0)
  8249. *val = swab32(tr32(NVRAM_RDDATA));
  8250. tg3_disable_nvram_access(tp);
  8251. tg3_nvram_unlock(tp);
  8252. return ret;
  8253. }
  8254. static int tg3_nvram_read_swab(struct tg3 *tp, u32 offset, u32 *val)
  8255. {
  8256. int err;
  8257. u32 tmp;
  8258. err = tg3_nvram_read(tp, offset, &tmp);
  8259. *val = swab32(tmp);
  8260. return err;
  8261. }
  8262. static int tg3_nvram_write_block_using_eeprom(struct tg3 *tp,
  8263. u32 offset, u32 len, u8 *buf)
  8264. {
  8265. int i, j, rc = 0;
  8266. u32 val;
  8267. for (i = 0; i < len; i += 4) {
  8268. u32 addr, data;
  8269. addr = offset + i;
  8270. memcpy(&data, buf + i, 4);
  8271. tw32(GRC_EEPROM_DATA, cpu_to_le32(data));
  8272. val = tr32(GRC_EEPROM_ADDR);
  8273. tw32(GRC_EEPROM_ADDR, val | EEPROM_ADDR_COMPLETE);
  8274. val &= ~(EEPROM_ADDR_ADDR_MASK | EEPROM_ADDR_DEVID_MASK |
  8275. EEPROM_ADDR_READ);
  8276. tw32(GRC_EEPROM_ADDR, val |
  8277. (0 << EEPROM_ADDR_DEVID_SHIFT) |
  8278. (addr & EEPROM_ADDR_ADDR_MASK) |
  8279. EEPROM_ADDR_START |
  8280. EEPROM_ADDR_WRITE);
  8281. for (j = 0; j < 1000; j++) {
  8282. val = tr32(GRC_EEPROM_ADDR);
  8283. if (val & EEPROM_ADDR_COMPLETE)
  8284. break;
  8285. msleep(1);
  8286. }
  8287. if (!(val & EEPROM_ADDR_COMPLETE)) {
  8288. rc = -EBUSY;
  8289. break;
  8290. }
  8291. }
  8292. return rc;
  8293. }
  8294. /* offset and length are dword aligned */
  8295. static int tg3_nvram_write_block_unbuffered(struct tg3 *tp, u32 offset, u32 len,
  8296. u8 *buf)
  8297. {
  8298. int ret = 0;
  8299. u32 pagesize = tp->nvram_pagesize;
  8300. u32 pagemask = pagesize - 1;
  8301. u32 nvram_cmd;
  8302. u8 *tmp;
  8303. tmp = kmalloc(pagesize, GFP_KERNEL);
  8304. if (tmp == NULL)
  8305. return -ENOMEM;
  8306. while (len) {
  8307. int j;
  8308. u32 phy_addr, page_off, size;
  8309. phy_addr = offset & ~pagemask;
  8310. for (j = 0; j < pagesize; j += 4) {
  8311. if ((ret = tg3_nvram_read(tp, phy_addr + j,
  8312. (u32 *) (tmp + j))))
  8313. break;
  8314. }
  8315. if (ret)
  8316. break;
  8317. page_off = offset & pagemask;
  8318. size = pagesize;
  8319. if (len < size)
  8320. size = len;
  8321. len -= size;
  8322. memcpy(tmp + page_off, buf, size);
  8323. offset = offset + (pagesize - page_off);
  8324. tg3_enable_nvram_access(tp);
  8325. /*
  8326. * Before we can erase the flash page, we need
  8327. * to issue a special "write enable" command.
  8328. */
  8329. nvram_cmd = NVRAM_CMD_WREN | NVRAM_CMD_GO | NVRAM_CMD_DONE;
  8330. if (tg3_nvram_exec_cmd(tp, nvram_cmd))
  8331. break;
  8332. /* Erase the target page */
  8333. tw32(NVRAM_ADDR, phy_addr);
  8334. nvram_cmd = NVRAM_CMD_GO | NVRAM_CMD_DONE | NVRAM_CMD_WR |
  8335. NVRAM_CMD_FIRST | NVRAM_CMD_LAST | NVRAM_CMD_ERASE;
  8336. if (tg3_nvram_exec_cmd(tp, nvram_cmd))
  8337. break;
  8338. /* Issue another write enable to start the write. */
  8339. nvram_cmd = NVRAM_CMD_WREN | NVRAM_CMD_GO | NVRAM_CMD_DONE;
  8340. if (tg3_nvram_exec_cmd(tp, nvram_cmd))
  8341. break;
  8342. for (j = 0; j < pagesize; j += 4) {
  8343. u32 data;
  8344. data = *((u32 *) (tmp + j));
  8345. tw32(NVRAM_WRDATA, cpu_to_be32(data));
  8346. tw32(NVRAM_ADDR, phy_addr + j);
  8347. nvram_cmd = NVRAM_CMD_GO | NVRAM_CMD_DONE |
  8348. NVRAM_CMD_WR;
  8349. if (j == 0)
  8350. nvram_cmd |= NVRAM_CMD_FIRST;
  8351. else if (j == (pagesize - 4))
  8352. nvram_cmd |= NVRAM_CMD_LAST;
  8353. if ((ret = tg3_nvram_exec_cmd(tp, nvram_cmd)))
  8354. break;
  8355. }
  8356. if (ret)
  8357. break;
  8358. }
  8359. nvram_cmd = NVRAM_CMD_WRDI | NVRAM_CMD_GO | NVRAM_CMD_DONE;
  8360. tg3_nvram_exec_cmd(tp, nvram_cmd);
  8361. kfree(tmp);
  8362. return ret;
  8363. }
  8364. /* offset and length are dword aligned */
  8365. static int tg3_nvram_write_block_buffered(struct tg3 *tp, u32 offset, u32 len,
  8366. u8 *buf)
  8367. {
  8368. int i, ret = 0;
  8369. for (i = 0; i < len; i += 4, offset += 4) {
  8370. u32 data, page_off, phy_addr, nvram_cmd;
  8371. memcpy(&data, buf + i, 4);
  8372. tw32(NVRAM_WRDATA, cpu_to_be32(data));
  8373. page_off = offset % tp->nvram_pagesize;
  8374. phy_addr = tg3_nvram_phys_addr(tp, offset);
  8375. tw32(NVRAM_ADDR, phy_addr);
  8376. nvram_cmd = NVRAM_CMD_GO | NVRAM_CMD_DONE | NVRAM_CMD_WR;
  8377. if ((page_off == 0) || (i == 0))
  8378. nvram_cmd |= NVRAM_CMD_FIRST;
  8379. if (page_off == (tp->nvram_pagesize - 4))
  8380. nvram_cmd |= NVRAM_CMD_LAST;
  8381. if (i == (len - 4))
  8382. nvram_cmd |= NVRAM_CMD_LAST;
  8383. if ((GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5752) &&
  8384. (GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5755) &&
  8385. (GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5787) &&
  8386. (tp->nvram_jedecnum == JEDEC_ST) &&
  8387. (nvram_cmd & NVRAM_CMD_FIRST)) {
  8388. if ((ret = tg3_nvram_exec_cmd(tp,
  8389. NVRAM_CMD_WREN | NVRAM_CMD_GO |
  8390. NVRAM_CMD_DONE)))
  8391. break;
  8392. }
  8393. if (!(tp->tg3_flags2 & TG3_FLG2_FLASH)) {
  8394. /* We always do complete word writes to eeprom. */
  8395. nvram_cmd |= (NVRAM_CMD_FIRST | NVRAM_CMD_LAST);
  8396. }
  8397. if ((ret = tg3_nvram_exec_cmd(tp, nvram_cmd)))
  8398. break;
  8399. }
  8400. return ret;
  8401. }
  8402. /* offset and length are dword aligned */
  8403. static int tg3_nvram_write_block(struct tg3 *tp, u32 offset, u32 len, u8 *buf)
  8404. {
  8405. int ret;
  8406. if (tp->tg3_flags & TG3_FLAG_EEPROM_WRITE_PROT) {
  8407. tw32_f(GRC_LOCAL_CTRL, tp->grc_local_ctrl &
  8408. ~GRC_LCLCTRL_GPIO_OUTPUT1);
  8409. udelay(40);
  8410. }
  8411. if (!(tp->tg3_flags & TG3_FLAG_NVRAM)) {
  8412. ret = tg3_nvram_write_block_using_eeprom(tp, offset, len, buf);
  8413. }
  8414. else {
  8415. u32 grc_mode;
  8416. ret = tg3_nvram_lock(tp);
  8417. if (ret)
  8418. return ret;
  8419. tg3_enable_nvram_access(tp);
  8420. if ((tp->tg3_flags2 & TG3_FLG2_5750_PLUS) &&
  8421. !(tp->tg3_flags2 & TG3_FLG2_PROTECTED_NVRAM))
  8422. tw32(NVRAM_WRITE1, 0x406);
  8423. grc_mode = tr32(GRC_MODE);
  8424. tw32(GRC_MODE, grc_mode | GRC_MODE_NVRAM_WR_ENABLE);
  8425. if ((tp->tg3_flags & TG3_FLAG_NVRAM_BUFFERED) ||
  8426. !(tp->tg3_flags2 & TG3_FLG2_FLASH)) {
  8427. ret = tg3_nvram_write_block_buffered(tp, offset, len,
  8428. buf);
  8429. }
  8430. else {
  8431. ret = tg3_nvram_write_block_unbuffered(tp, offset, len,
  8432. buf);
  8433. }
  8434. grc_mode = tr32(GRC_MODE);
  8435. tw32(GRC_MODE, grc_mode & ~GRC_MODE_NVRAM_WR_ENABLE);
  8436. tg3_disable_nvram_access(tp);
  8437. tg3_nvram_unlock(tp);
  8438. }
  8439. if (tp->tg3_flags & TG3_FLAG_EEPROM_WRITE_PROT) {
  8440. tw32_f(GRC_LOCAL_CTRL, tp->grc_local_ctrl);
  8441. udelay(40);
  8442. }
  8443. return ret;
  8444. }
  8445. struct subsys_tbl_ent {
  8446. u16 subsys_vendor, subsys_devid;
  8447. u32 phy_id;
  8448. };
  8449. static struct subsys_tbl_ent subsys_id_to_phy_id[] = {
  8450. /* Broadcom boards. */
  8451. { PCI_VENDOR_ID_BROADCOM, 0x1644, PHY_ID_BCM5401 }, /* BCM95700A6 */
  8452. { PCI_VENDOR_ID_BROADCOM, 0x0001, PHY_ID_BCM5701 }, /* BCM95701A5 */
  8453. { PCI_VENDOR_ID_BROADCOM, 0x0002, PHY_ID_BCM8002 }, /* BCM95700T6 */
  8454. { PCI_VENDOR_ID_BROADCOM, 0x0003, 0 }, /* BCM95700A9 */
  8455. { PCI_VENDOR_ID_BROADCOM, 0x0005, PHY_ID_BCM5701 }, /* BCM95701T1 */
  8456. { PCI_VENDOR_ID_BROADCOM, 0x0006, PHY_ID_BCM5701 }, /* BCM95701T8 */
  8457. { PCI_VENDOR_ID_BROADCOM, 0x0007, 0 }, /* BCM95701A7 */
  8458. { PCI_VENDOR_ID_BROADCOM, 0x0008, PHY_ID_BCM5701 }, /* BCM95701A10 */
  8459. { PCI_VENDOR_ID_BROADCOM, 0x8008, PHY_ID_BCM5701 }, /* BCM95701A12 */
  8460. { PCI_VENDOR_ID_BROADCOM, 0x0009, PHY_ID_BCM5703 }, /* BCM95703Ax1 */
  8461. { PCI_VENDOR_ID_BROADCOM, 0x8009, PHY_ID_BCM5703 }, /* BCM95703Ax2 */
  8462. /* 3com boards. */
  8463. { PCI_VENDOR_ID_3COM, 0x1000, PHY_ID_BCM5401 }, /* 3C996T */
  8464. { PCI_VENDOR_ID_3COM, 0x1006, PHY_ID_BCM5701 }, /* 3C996BT */
  8465. { PCI_VENDOR_ID_3COM, 0x1004, 0 }, /* 3C996SX */
  8466. { PCI_VENDOR_ID_3COM, 0x1007, PHY_ID_BCM5701 }, /* 3C1000T */
  8467. { PCI_VENDOR_ID_3COM, 0x1008, PHY_ID_BCM5701 }, /* 3C940BR01 */
  8468. /* DELL boards. */
  8469. { PCI_VENDOR_ID_DELL, 0x00d1, PHY_ID_BCM5401 }, /* VIPER */
  8470. { PCI_VENDOR_ID_DELL, 0x0106, PHY_ID_BCM5401 }, /* JAGUAR */
  8471. { PCI_VENDOR_ID_DELL, 0x0109, PHY_ID_BCM5411 }, /* MERLOT */
  8472. { PCI_VENDOR_ID_DELL, 0x010a, PHY_ID_BCM5411 }, /* SLIM_MERLOT */
  8473. /* Compaq boards. */
  8474. { PCI_VENDOR_ID_COMPAQ, 0x007c, PHY_ID_BCM5701 }, /* BANSHEE */
  8475. { PCI_VENDOR_ID_COMPAQ, 0x009a, PHY_ID_BCM5701 }, /* BANSHEE_2 */
  8476. { PCI_VENDOR_ID_COMPAQ, 0x007d, 0 }, /* CHANGELING */
  8477. { PCI_VENDOR_ID_COMPAQ, 0x0085, PHY_ID_BCM5701 }, /* NC7780 */
  8478. { PCI_VENDOR_ID_COMPAQ, 0x0099, PHY_ID_BCM5701 }, /* NC7780_2 */
  8479. /* IBM boards. */
  8480. { PCI_VENDOR_ID_IBM, 0x0281, 0 } /* IBM??? */
  8481. };
  8482. static inline struct subsys_tbl_ent *lookup_by_subsys(struct tg3 *tp)
  8483. {
  8484. int i;
  8485. for (i = 0; i < ARRAY_SIZE(subsys_id_to_phy_id); i++) {
  8486. if ((subsys_id_to_phy_id[i].subsys_vendor ==
  8487. tp->pdev->subsystem_vendor) &&
  8488. (subsys_id_to_phy_id[i].subsys_devid ==
  8489. tp->pdev->subsystem_device))
  8490. return &subsys_id_to_phy_id[i];
  8491. }
  8492. return NULL;
  8493. }
  8494. static void __devinit tg3_get_eeprom_hw_cfg(struct tg3 *tp)
  8495. {
  8496. u32 val;
  8497. u16 pmcsr;
  8498. /* On some early chips the SRAM cannot be accessed in D3hot state,
  8499. * so need make sure we're in D0.
  8500. */
  8501. pci_read_config_word(tp->pdev, tp->pm_cap + PCI_PM_CTRL, &pmcsr);
  8502. pmcsr &= ~PCI_PM_CTRL_STATE_MASK;
  8503. pci_write_config_word(tp->pdev, tp->pm_cap + PCI_PM_CTRL, pmcsr);
  8504. msleep(1);
  8505. /* Make sure register accesses (indirect or otherwise)
  8506. * will function correctly.
  8507. */
  8508. pci_write_config_dword(tp->pdev, TG3PCI_MISC_HOST_CTRL,
  8509. tp->misc_host_ctrl);
  8510. /* The memory arbiter has to be enabled in order for SRAM accesses
  8511. * to succeed. Normally on powerup the tg3 chip firmware will make
  8512. * sure it is enabled, but other entities such as system netboot
  8513. * code might disable it.
  8514. */
  8515. val = tr32(MEMARB_MODE);
  8516. tw32(MEMARB_MODE, val | MEMARB_MODE_ENABLE);
  8517. tp->phy_id = PHY_ID_INVALID;
  8518. tp->led_ctrl = LED_CTRL_MODE_PHY_1;
  8519. /* Assume an onboard device and WOL capable by default. */
  8520. tp->tg3_flags |= TG3_FLAG_EEPROM_WRITE_PROT | TG3_FLAG_WOL_CAP;
  8521. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906) {
  8522. if (!(tr32(PCIE_TRANSACTION_CFG) & PCIE_TRANS_CFG_LOM)) {
  8523. tp->tg3_flags &= ~TG3_FLAG_EEPROM_WRITE_PROT;
  8524. tp->tg3_flags2 |= TG3_FLG2_IS_NIC;
  8525. }
  8526. if (tr32(VCPU_CFGSHDW) & VCPU_CFGSHDW_ASPM_DBNC)
  8527. tp->tg3_flags |= TG3_FLAG_ASPM_WORKAROUND;
  8528. return;
  8529. }
  8530. tg3_read_mem(tp, NIC_SRAM_DATA_SIG, &val);
  8531. if (val == NIC_SRAM_DATA_SIG_MAGIC) {
  8532. u32 nic_cfg, led_cfg;
  8533. u32 nic_phy_id, ver, cfg2 = 0, eeprom_phy_id;
  8534. int eeprom_phy_serdes = 0;
  8535. tg3_read_mem(tp, NIC_SRAM_DATA_CFG, &nic_cfg);
  8536. tp->nic_sram_data_cfg = nic_cfg;
  8537. tg3_read_mem(tp, NIC_SRAM_DATA_VER, &ver);
  8538. ver >>= NIC_SRAM_DATA_VER_SHIFT;
  8539. if ((GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5700) &&
  8540. (GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5701) &&
  8541. (GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5703) &&
  8542. (ver > 0) && (ver < 0x100))
  8543. tg3_read_mem(tp, NIC_SRAM_DATA_CFG_2, &cfg2);
  8544. if ((nic_cfg & NIC_SRAM_DATA_CFG_PHY_TYPE_MASK) ==
  8545. NIC_SRAM_DATA_CFG_PHY_TYPE_FIBER)
  8546. eeprom_phy_serdes = 1;
  8547. tg3_read_mem(tp, NIC_SRAM_DATA_PHY_ID, &nic_phy_id);
  8548. if (nic_phy_id != 0) {
  8549. u32 id1 = nic_phy_id & NIC_SRAM_DATA_PHY_ID1_MASK;
  8550. u32 id2 = nic_phy_id & NIC_SRAM_DATA_PHY_ID2_MASK;
  8551. eeprom_phy_id = (id1 >> 16) << 10;
  8552. eeprom_phy_id |= (id2 & 0xfc00) << 16;
  8553. eeprom_phy_id |= (id2 & 0x03ff) << 0;
  8554. } else
  8555. eeprom_phy_id = 0;
  8556. tp->phy_id = eeprom_phy_id;
  8557. if (eeprom_phy_serdes) {
  8558. if (tp->tg3_flags2 & TG3_FLG2_5780_CLASS)
  8559. tp->tg3_flags2 |= TG3_FLG2_MII_SERDES;
  8560. else
  8561. tp->tg3_flags2 |= TG3_FLG2_PHY_SERDES;
  8562. }
  8563. if (tp->tg3_flags2 & TG3_FLG2_5750_PLUS)
  8564. led_cfg = cfg2 & (NIC_SRAM_DATA_CFG_LED_MODE_MASK |
  8565. SHASTA_EXT_LED_MODE_MASK);
  8566. else
  8567. led_cfg = nic_cfg & NIC_SRAM_DATA_CFG_LED_MODE_MASK;
  8568. switch (led_cfg) {
  8569. default:
  8570. case NIC_SRAM_DATA_CFG_LED_MODE_PHY_1:
  8571. tp->led_ctrl = LED_CTRL_MODE_PHY_1;
  8572. break;
  8573. case NIC_SRAM_DATA_CFG_LED_MODE_PHY_2:
  8574. tp->led_ctrl = LED_CTRL_MODE_PHY_2;
  8575. break;
  8576. case NIC_SRAM_DATA_CFG_LED_MODE_MAC:
  8577. tp->led_ctrl = LED_CTRL_MODE_MAC;
  8578. /* Default to PHY_1_MODE if 0 (MAC_MODE) is
  8579. * read on some older 5700/5701 bootcode.
  8580. */
  8581. if (GET_ASIC_REV(tp->pci_chip_rev_id) ==
  8582. ASIC_REV_5700 ||
  8583. GET_ASIC_REV(tp->pci_chip_rev_id) ==
  8584. ASIC_REV_5701)
  8585. tp->led_ctrl = LED_CTRL_MODE_PHY_1;
  8586. break;
  8587. case SHASTA_EXT_LED_SHARED:
  8588. tp->led_ctrl = LED_CTRL_MODE_SHARED;
  8589. if (tp->pci_chip_rev_id != CHIPREV_ID_5750_A0 &&
  8590. tp->pci_chip_rev_id != CHIPREV_ID_5750_A1)
  8591. tp->led_ctrl |= (LED_CTRL_MODE_PHY_1 |
  8592. LED_CTRL_MODE_PHY_2);
  8593. break;
  8594. case SHASTA_EXT_LED_MAC:
  8595. tp->led_ctrl = LED_CTRL_MODE_SHASTA_MAC;
  8596. break;
  8597. case SHASTA_EXT_LED_COMBO:
  8598. tp->led_ctrl = LED_CTRL_MODE_COMBO;
  8599. if (tp->pci_chip_rev_id != CHIPREV_ID_5750_A0)
  8600. tp->led_ctrl |= (LED_CTRL_MODE_PHY_1 |
  8601. LED_CTRL_MODE_PHY_2);
  8602. break;
  8603. };
  8604. if ((GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700 ||
  8605. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5701) &&
  8606. tp->pdev->subsystem_vendor == PCI_VENDOR_ID_DELL)
  8607. tp->led_ctrl = LED_CTRL_MODE_PHY_2;
  8608. if (nic_cfg & NIC_SRAM_DATA_CFG_EEPROM_WP) {
  8609. tp->tg3_flags |= TG3_FLAG_EEPROM_WRITE_PROT;
  8610. if ((tp->pdev->subsystem_vendor ==
  8611. PCI_VENDOR_ID_ARIMA) &&
  8612. (tp->pdev->subsystem_device == 0x205a ||
  8613. tp->pdev->subsystem_device == 0x2063))
  8614. tp->tg3_flags &= ~TG3_FLAG_EEPROM_WRITE_PROT;
  8615. } else {
  8616. tp->tg3_flags &= ~TG3_FLAG_EEPROM_WRITE_PROT;
  8617. tp->tg3_flags2 |= TG3_FLG2_IS_NIC;
  8618. }
  8619. if (nic_cfg & NIC_SRAM_DATA_CFG_ASF_ENABLE) {
  8620. tp->tg3_flags |= TG3_FLAG_ENABLE_ASF;
  8621. if (tp->tg3_flags2 & TG3_FLG2_5750_PLUS)
  8622. tp->tg3_flags2 |= TG3_FLG2_ASF_NEW_HANDSHAKE;
  8623. }
  8624. if (tp->tg3_flags2 & TG3_FLG2_ANY_SERDES &&
  8625. !(nic_cfg & NIC_SRAM_DATA_CFG_FIBER_WOL))
  8626. tp->tg3_flags &= ~TG3_FLAG_WOL_CAP;
  8627. if (cfg2 & (1 << 17))
  8628. tp->tg3_flags2 |= TG3_FLG2_CAPACITIVE_COUPLING;
  8629. /* serdes signal pre-emphasis in register 0x590 set by */
  8630. /* bootcode if bit 18 is set */
  8631. if (cfg2 & (1 << 18))
  8632. tp->tg3_flags2 |= TG3_FLG2_SERDES_PREEMPHASIS;
  8633. if (tp->tg3_flags2 & TG3_FLG2_PCI_EXPRESS) {
  8634. u32 cfg3;
  8635. tg3_read_mem(tp, NIC_SRAM_DATA_CFG_3, &cfg3);
  8636. if (cfg3 & NIC_SRAM_ASPM_DEBOUNCE)
  8637. tp->tg3_flags |= TG3_FLAG_ASPM_WORKAROUND;
  8638. }
  8639. }
  8640. }
  8641. static int __devinit tg3_phy_probe(struct tg3 *tp)
  8642. {
  8643. u32 hw_phy_id_1, hw_phy_id_2;
  8644. u32 hw_phy_id, hw_phy_id_masked;
  8645. int err;
  8646. /* Reading the PHY ID register can conflict with ASF
  8647. * firwmare access to the PHY hardware.
  8648. */
  8649. err = 0;
  8650. if (tp->tg3_flags & TG3_FLAG_ENABLE_ASF) {
  8651. hw_phy_id = hw_phy_id_masked = PHY_ID_INVALID;
  8652. } else {
  8653. /* Now read the physical PHY_ID from the chip and verify
  8654. * that it is sane. If it doesn't look good, we fall back
  8655. * to either the hard-coded table based PHY_ID and failing
  8656. * that the value found in the eeprom area.
  8657. */
  8658. err |= tg3_readphy(tp, MII_PHYSID1, &hw_phy_id_1);
  8659. err |= tg3_readphy(tp, MII_PHYSID2, &hw_phy_id_2);
  8660. hw_phy_id = (hw_phy_id_1 & 0xffff) << 10;
  8661. hw_phy_id |= (hw_phy_id_2 & 0xfc00) << 16;
  8662. hw_phy_id |= (hw_phy_id_2 & 0x03ff) << 0;
  8663. hw_phy_id_masked = hw_phy_id & PHY_ID_MASK;
  8664. }
  8665. if (!err && KNOWN_PHY_ID(hw_phy_id_masked)) {
  8666. tp->phy_id = hw_phy_id;
  8667. if (hw_phy_id_masked == PHY_ID_BCM8002)
  8668. tp->tg3_flags2 |= TG3_FLG2_PHY_SERDES;
  8669. else
  8670. tp->tg3_flags2 &= ~TG3_FLG2_PHY_SERDES;
  8671. } else {
  8672. if (tp->phy_id != PHY_ID_INVALID) {
  8673. /* Do nothing, phy ID already set up in
  8674. * tg3_get_eeprom_hw_cfg().
  8675. */
  8676. } else {
  8677. struct subsys_tbl_ent *p;
  8678. /* No eeprom signature? Try the hardcoded
  8679. * subsys device table.
  8680. */
  8681. p = lookup_by_subsys(tp);
  8682. if (!p)
  8683. return -ENODEV;
  8684. tp->phy_id = p->phy_id;
  8685. if (!tp->phy_id ||
  8686. tp->phy_id == PHY_ID_BCM8002)
  8687. tp->tg3_flags2 |= TG3_FLG2_PHY_SERDES;
  8688. }
  8689. }
  8690. if (!(tp->tg3_flags2 & TG3_FLG2_ANY_SERDES) &&
  8691. !(tp->tg3_flags & TG3_FLAG_ENABLE_ASF)) {
  8692. u32 bmsr, adv_reg, tg3_ctrl, mask;
  8693. tg3_readphy(tp, MII_BMSR, &bmsr);
  8694. if (!tg3_readphy(tp, MII_BMSR, &bmsr) &&
  8695. (bmsr & BMSR_LSTATUS))
  8696. goto skip_phy_reset;
  8697. err = tg3_phy_reset(tp);
  8698. if (err)
  8699. return err;
  8700. adv_reg = (ADVERTISE_10HALF | ADVERTISE_10FULL |
  8701. ADVERTISE_100HALF | ADVERTISE_100FULL |
  8702. ADVERTISE_CSMA | ADVERTISE_PAUSE_CAP);
  8703. tg3_ctrl = 0;
  8704. if (!(tp->tg3_flags & TG3_FLAG_10_100_ONLY)) {
  8705. tg3_ctrl = (MII_TG3_CTRL_ADV_1000_HALF |
  8706. MII_TG3_CTRL_ADV_1000_FULL);
  8707. if (tp->pci_chip_rev_id == CHIPREV_ID_5701_A0 ||
  8708. tp->pci_chip_rev_id == CHIPREV_ID_5701_B0)
  8709. tg3_ctrl |= (MII_TG3_CTRL_AS_MASTER |
  8710. MII_TG3_CTRL_ENABLE_AS_MASTER);
  8711. }
  8712. mask = (ADVERTISED_10baseT_Half | ADVERTISED_10baseT_Full |
  8713. ADVERTISED_100baseT_Half | ADVERTISED_100baseT_Full |
  8714. ADVERTISED_1000baseT_Half | ADVERTISED_1000baseT_Full);
  8715. if (!tg3_copper_is_advertising_all(tp, mask)) {
  8716. tg3_writephy(tp, MII_ADVERTISE, adv_reg);
  8717. if (!(tp->tg3_flags & TG3_FLAG_10_100_ONLY))
  8718. tg3_writephy(tp, MII_TG3_CTRL, tg3_ctrl);
  8719. tg3_writephy(tp, MII_BMCR,
  8720. BMCR_ANENABLE | BMCR_ANRESTART);
  8721. }
  8722. tg3_phy_set_wirespeed(tp);
  8723. tg3_writephy(tp, MII_ADVERTISE, adv_reg);
  8724. if (!(tp->tg3_flags & TG3_FLAG_10_100_ONLY))
  8725. tg3_writephy(tp, MII_TG3_CTRL, tg3_ctrl);
  8726. }
  8727. skip_phy_reset:
  8728. if ((tp->phy_id & PHY_ID_MASK) == PHY_ID_BCM5401) {
  8729. err = tg3_init_5401phy_dsp(tp);
  8730. if (err)
  8731. return err;
  8732. }
  8733. if (!err && ((tp->phy_id & PHY_ID_MASK) == PHY_ID_BCM5401)) {
  8734. err = tg3_init_5401phy_dsp(tp);
  8735. }
  8736. if (tp->tg3_flags2 & TG3_FLG2_ANY_SERDES)
  8737. tp->link_config.advertising =
  8738. (ADVERTISED_1000baseT_Half |
  8739. ADVERTISED_1000baseT_Full |
  8740. ADVERTISED_Autoneg |
  8741. ADVERTISED_FIBRE);
  8742. if (tp->tg3_flags & TG3_FLAG_10_100_ONLY)
  8743. tp->link_config.advertising &=
  8744. ~(ADVERTISED_1000baseT_Half |
  8745. ADVERTISED_1000baseT_Full);
  8746. return err;
  8747. }
  8748. static void __devinit tg3_read_partno(struct tg3 *tp)
  8749. {
  8750. unsigned char vpd_data[256];
  8751. unsigned int i;
  8752. u32 magic;
  8753. if (tg3_nvram_read_swab(tp, 0x0, &magic))
  8754. goto out_not_found;
  8755. if (magic == TG3_EEPROM_MAGIC) {
  8756. for (i = 0; i < 256; i += 4) {
  8757. u32 tmp;
  8758. if (tg3_nvram_read(tp, 0x100 + i, &tmp))
  8759. goto out_not_found;
  8760. vpd_data[i + 0] = ((tmp >> 0) & 0xff);
  8761. vpd_data[i + 1] = ((tmp >> 8) & 0xff);
  8762. vpd_data[i + 2] = ((tmp >> 16) & 0xff);
  8763. vpd_data[i + 3] = ((tmp >> 24) & 0xff);
  8764. }
  8765. } else {
  8766. int vpd_cap;
  8767. vpd_cap = pci_find_capability(tp->pdev, PCI_CAP_ID_VPD);
  8768. for (i = 0; i < 256; i += 4) {
  8769. u32 tmp, j = 0;
  8770. u16 tmp16;
  8771. pci_write_config_word(tp->pdev, vpd_cap + PCI_VPD_ADDR,
  8772. i);
  8773. while (j++ < 100) {
  8774. pci_read_config_word(tp->pdev, vpd_cap +
  8775. PCI_VPD_ADDR, &tmp16);
  8776. if (tmp16 & 0x8000)
  8777. break;
  8778. msleep(1);
  8779. }
  8780. if (!(tmp16 & 0x8000))
  8781. goto out_not_found;
  8782. pci_read_config_dword(tp->pdev, vpd_cap + PCI_VPD_DATA,
  8783. &tmp);
  8784. tmp = cpu_to_le32(tmp);
  8785. memcpy(&vpd_data[i], &tmp, 4);
  8786. }
  8787. }
  8788. /* Now parse and find the part number. */
  8789. for (i = 0; i < 254; ) {
  8790. unsigned char val = vpd_data[i];
  8791. unsigned int block_end;
  8792. if (val == 0x82 || val == 0x91) {
  8793. i = (i + 3 +
  8794. (vpd_data[i + 1] +
  8795. (vpd_data[i + 2] << 8)));
  8796. continue;
  8797. }
  8798. if (val != 0x90)
  8799. goto out_not_found;
  8800. block_end = (i + 3 +
  8801. (vpd_data[i + 1] +
  8802. (vpd_data[i + 2] << 8)));
  8803. i += 3;
  8804. if (block_end > 256)
  8805. goto out_not_found;
  8806. while (i < (block_end - 2)) {
  8807. if (vpd_data[i + 0] == 'P' &&
  8808. vpd_data[i + 1] == 'N') {
  8809. int partno_len = vpd_data[i + 2];
  8810. i += 3;
  8811. if (partno_len > 24 || (partno_len + i) > 256)
  8812. goto out_not_found;
  8813. memcpy(tp->board_part_number,
  8814. &vpd_data[i], partno_len);
  8815. /* Success. */
  8816. return;
  8817. }
  8818. i += 3 + vpd_data[i + 2];
  8819. }
  8820. /* Part number not found. */
  8821. goto out_not_found;
  8822. }
  8823. out_not_found:
  8824. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906)
  8825. strcpy(tp->board_part_number, "BCM95906");
  8826. else
  8827. strcpy(tp->board_part_number, "none");
  8828. }
  8829. static void __devinit tg3_read_fw_ver(struct tg3 *tp)
  8830. {
  8831. u32 val, offset, start;
  8832. if (tg3_nvram_read_swab(tp, 0, &val))
  8833. return;
  8834. if (val != TG3_EEPROM_MAGIC)
  8835. return;
  8836. if (tg3_nvram_read_swab(tp, 0xc, &offset) ||
  8837. tg3_nvram_read_swab(tp, 0x4, &start))
  8838. return;
  8839. offset = tg3_nvram_logical_addr(tp, offset);
  8840. if (tg3_nvram_read_swab(tp, offset, &val))
  8841. return;
  8842. if ((val & 0xfc000000) == 0x0c000000) {
  8843. u32 ver_offset, addr;
  8844. int i;
  8845. if (tg3_nvram_read_swab(tp, offset + 4, &val) ||
  8846. tg3_nvram_read_swab(tp, offset + 8, &ver_offset))
  8847. return;
  8848. if (val != 0)
  8849. return;
  8850. addr = offset + ver_offset - start;
  8851. for (i = 0; i < 16; i += 4) {
  8852. if (tg3_nvram_read(tp, addr + i, &val))
  8853. return;
  8854. val = cpu_to_le32(val);
  8855. memcpy(tp->fw_ver + i, &val, 4);
  8856. }
  8857. }
  8858. }
  8859. static struct pci_dev * __devinit tg3_find_peer(struct tg3 *);
  8860. static int __devinit tg3_get_invariants(struct tg3 *tp)
  8861. {
  8862. static struct pci_device_id write_reorder_chipsets[] = {
  8863. { PCI_DEVICE(PCI_VENDOR_ID_AMD,
  8864. PCI_DEVICE_ID_AMD_FE_GATE_700C) },
  8865. { PCI_DEVICE(PCI_VENDOR_ID_AMD,
  8866. PCI_DEVICE_ID_AMD_8131_BRIDGE) },
  8867. { PCI_DEVICE(PCI_VENDOR_ID_VIA,
  8868. PCI_DEVICE_ID_VIA_8385_0) },
  8869. { },
  8870. };
  8871. u32 misc_ctrl_reg;
  8872. u32 cacheline_sz_reg;
  8873. u32 pci_state_reg, grc_misc_cfg;
  8874. u32 val;
  8875. u16 pci_cmd;
  8876. int err, pcie_cap;
  8877. /* Force memory write invalidate off. If we leave it on,
  8878. * then on 5700_BX chips we have to enable a workaround.
  8879. * The workaround is to set the TG3PCI_DMA_RW_CTRL boundary
  8880. * to match the cacheline size. The Broadcom driver have this
  8881. * workaround but turns MWI off all the times so never uses
  8882. * it. This seems to suggest that the workaround is insufficient.
  8883. */
  8884. pci_read_config_word(tp->pdev, PCI_COMMAND, &pci_cmd);
  8885. pci_cmd &= ~PCI_COMMAND_INVALIDATE;
  8886. pci_write_config_word(tp->pdev, PCI_COMMAND, pci_cmd);
  8887. /* It is absolutely critical that TG3PCI_MISC_HOST_CTRL
  8888. * has the register indirect write enable bit set before
  8889. * we try to access any of the MMIO registers. It is also
  8890. * critical that the PCI-X hw workaround situation is decided
  8891. * before that as well.
  8892. */
  8893. pci_read_config_dword(tp->pdev, TG3PCI_MISC_HOST_CTRL,
  8894. &misc_ctrl_reg);
  8895. tp->pci_chip_rev_id = (misc_ctrl_reg >>
  8896. MISC_HOST_CTRL_CHIPREV_SHIFT);
  8897. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_USE_PROD_ID_REG) {
  8898. u32 prod_id_asic_rev;
  8899. pci_read_config_dword(tp->pdev, TG3PCI_PRODID_ASICREV,
  8900. &prod_id_asic_rev);
  8901. tp->pci_chip_rev_id = prod_id_asic_rev & PROD_ID_ASIC_REV_MASK;
  8902. }
  8903. /* Wrong chip ID in 5752 A0. This code can be removed later
  8904. * as A0 is not in production.
  8905. */
  8906. if (tp->pci_chip_rev_id == CHIPREV_ID_5752_A0_HW)
  8907. tp->pci_chip_rev_id = CHIPREV_ID_5752_A0;
  8908. /* If we have 5702/03 A1 or A2 on certain ICH chipsets,
  8909. * we need to disable memory and use config. cycles
  8910. * only to access all registers. The 5702/03 chips
  8911. * can mistakenly decode the special cycles from the
  8912. * ICH chipsets as memory write cycles, causing corruption
  8913. * of register and memory space. Only certain ICH bridges
  8914. * will drive special cycles with non-zero data during the
  8915. * address phase which can fall within the 5703's address
  8916. * range. This is not an ICH bug as the PCI spec allows
  8917. * non-zero address during special cycles. However, only
  8918. * these ICH bridges are known to drive non-zero addresses
  8919. * during special cycles.
  8920. *
  8921. * Since special cycles do not cross PCI bridges, we only
  8922. * enable this workaround if the 5703 is on the secondary
  8923. * bus of these ICH bridges.
  8924. */
  8925. if ((tp->pci_chip_rev_id == CHIPREV_ID_5703_A1) ||
  8926. (tp->pci_chip_rev_id == CHIPREV_ID_5703_A2)) {
  8927. static struct tg3_dev_id {
  8928. u32 vendor;
  8929. u32 device;
  8930. u32 rev;
  8931. } ich_chipsets[] = {
  8932. { PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82801AA_8,
  8933. PCI_ANY_ID },
  8934. { PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82801AB_8,
  8935. PCI_ANY_ID },
  8936. { PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82801BA_11,
  8937. 0xa },
  8938. { PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82801BA_6,
  8939. PCI_ANY_ID },
  8940. { },
  8941. };
  8942. struct tg3_dev_id *pci_id = &ich_chipsets[0];
  8943. struct pci_dev *bridge = NULL;
  8944. while (pci_id->vendor != 0) {
  8945. bridge = pci_get_device(pci_id->vendor, pci_id->device,
  8946. bridge);
  8947. if (!bridge) {
  8948. pci_id++;
  8949. continue;
  8950. }
  8951. if (pci_id->rev != PCI_ANY_ID) {
  8952. if (bridge->revision > pci_id->rev)
  8953. continue;
  8954. }
  8955. if (bridge->subordinate &&
  8956. (bridge->subordinate->number ==
  8957. tp->pdev->bus->number)) {
  8958. tp->tg3_flags2 |= TG3_FLG2_ICH_WORKAROUND;
  8959. pci_dev_put(bridge);
  8960. break;
  8961. }
  8962. }
  8963. }
  8964. /* The EPB bridge inside 5714, 5715, and 5780 cannot support
  8965. * DMA addresses > 40-bit. This bridge may have other additional
  8966. * 57xx devices behind it in some 4-port NIC designs for example.
  8967. * Any tg3 device found behind the bridge will also need the 40-bit
  8968. * DMA workaround.
  8969. */
  8970. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5780 ||
  8971. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5714) {
  8972. tp->tg3_flags2 |= TG3_FLG2_5780_CLASS;
  8973. tp->tg3_flags |= TG3_FLAG_40BIT_DMA_BUG;
  8974. tp->msi_cap = pci_find_capability(tp->pdev, PCI_CAP_ID_MSI);
  8975. }
  8976. else {
  8977. struct pci_dev *bridge = NULL;
  8978. do {
  8979. bridge = pci_get_device(PCI_VENDOR_ID_SERVERWORKS,
  8980. PCI_DEVICE_ID_SERVERWORKS_EPB,
  8981. bridge);
  8982. if (bridge && bridge->subordinate &&
  8983. (bridge->subordinate->number <=
  8984. tp->pdev->bus->number) &&
  8985. (bridge->subordinate->subordinate >=
  8986. tp->pdev->bus->number)) {
  8987. tp->tg3_flags |= TG3_FLAG_40BIT_DMA_BUG;
  8988. pci_dev_put(bridge);
  8989. break;
  8990. }
  8991. } while (bridge);
  8992. }
  8993. /* Initialize misc host control in PCI block. */
  8994. tp->misc_host_ctrl |= (misc_ctrl_reg &
  8995. MISC_HOST_CTRL_CHIPREV);
  8996. pci_write_config_dword(tp->pdev, TG3PCI_MISC_HOST_CTRL,
  8997. tp->misc_host_ctrl);
  8998. pci_read_config_dword(tp->pdev, TG3PCI_CACHELINESZ,
  8999. &cacheline_sz_reg);
  9000. tp->pci_cacheline_sz = (cacheline_sz_reg >> 0) & 0xff;
  9001. tp->pci_lat_timer = (cacheline_sz_reg >> 8) & 0xff;
  9002. tp->pci_hdr_type = (cacheline_sz_reg >> 16) & 0xff;
  9003. tp->pci_bist = (cacheline_sz_reg >> 24) & 0xff;
  9004. if ((GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5704) ||
  9005. (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5714))
  9006. tp->pdev_peer = tg3_find_peer(tp);
  9007. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5750 ||
  9008. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5752 ||
  9009. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5755 ||
  9010. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5787 ||
  9011. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906 ||
  9012. (tp->tg3_flags2 & TG3_FLG2_5780_CLASS))
  9013. tp->tg3_flags2 |= TG3_FLG2_5750_PLUS;
  9014. if ((GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5705) ||
  9015. (tp->tg3_flags2 & TG3_FLG2_5750_PLUS))
  9016. tp->tg3_flags2 |= TG3_FLG2_5705_PLUS;
  9017. if (tp->tg3_flags2 & TG3_FLG2_5750_PLUS) {
  9018. tp->tg3_flags |= TG3_FLAG_SUPPORT_MSI;
  9019. if (GET_CHIP_REV(tp->pci_chip_rev_id) == CHIPREV_5750_AX ||
  9020. GET_CHIP_REV(tp->pci_chip_rev_id) == CHIPREV_5750_BX ||
  9021. (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5714 &&
  9022. tp->pci_chip_rev_id <= CHIPREV_ID_5714_A2 &&
  9023. tp->pdev_peer == tp->pdev))
  9024. tp->tg3_flags &= ~TG3_FLAG_SUPPORT_MSI;
  9025. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5755 ||
  9026. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5787 ||
  9027. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906) {
  9028. tp->tg3_flags2 |= TG3_FLG2_HW_TSO_2;
  9029. tp->tg3_flags2 |= TG3_FLG2_1SHOT_MSI;
  9030. } else {
  9031. tp->tg3_flags2 |= TG3_FLG2_HW_TSO_1 | TG3_FLG2_TSO_BUG;
  9032. if (GET_ASIC_REV(tp->pci_chip_rev_id) ==
  9033. ASIC_REV_5750 &&
  9034. tp->pci_chip_rev_id >= CHIPREV_ID_5750_C2)
  9035. tp->tg3_flags2 &= ~TG3_FLG2_TSO_BUG;
  9036. }
  9037. }
  9038. if (GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5705 &&
  9039. GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5750 &&
  9040. GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5752 &&
  9041. GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5755 &&
  9042. GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5787 &&
  9043. GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5906)
  9044. tp->tg3_flags2 |= TG3_FLG2_JUMBO_CAPABLE;
  9045. pcie_cap = pci_find_capability(tp->pdev, PCI_CAP_ID_EXP);
  9046. if (pcie_cap != 0) {
  9047. tp->tg3_flags2 |= TG3_FLG2_PCI_EXPRESS;
  9048. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906) {
  9049. u16 lnkctl;
  9050. pci_read_config_word(tp->pdev,
  9051. pcie_cap + PCI_EXP_LNKCTL,
  9052. &lnkctl);
  9053. if (lnkctl & PCI_EXP_LNKCTL_CLKREQ_EN)
  9054. tp->tg3_flags2 &= ~TG3_FLG2_HW_TSO_2;
  9055. }
  9056. }
  9057. /* If we have an AMD 762 or VIA K8T800 chipset, write
  9058. * reordering to the mailbox registers done by the host
  9059. * controller can cause major troubles. We read back from
  9060. * every mailbox register write to force the writes to be
  9061. * posted to the chip in order.
  9062. */
  9063. if (pci_dev_present(write_reorder_chipsets) &&
  9064. !(tp->tg3_flags2 & TG3_FLG2_PCI_EXPRESS))
  9065. tp->tg3_flags |= TG3_FLAG_MBOX_WRITE_REORDER;
  9066. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5703 &&
  9067. tp->pci_lat_timer < 64) {
  9068. tp->pci_lat_timer = 64;
  9069. cacheline_sz_reg = ((tp->pci_cacheline_sz & 0xff) << 0);
  9070. cacheline_sz_reg |= ((tp->pci_lat_timer & 0xff) << 8);
  9071. cacheline_sz_reg |= ((tp->pci_hdr_type & 0xff) << 16);
  9072. cacheline_sz_reg |= ((tp->pci_bist & 0xff) << 24);
  9073. pci_write_config_dword(tp->pdev, TG3PCI_CACHELINESZ,
  9074. cacheline_sz_reg);
  9075. }
  9076. if (!(tp->tg3_flags2 & TG3_FLG2_5705_PLUS) ||
  9077. (tp->tg3_flags2 & TG3_FLG2_5780_CLASS)) {
  9078. tp->pcix_cap = pci_find_capability(tp->pdev, PCI_CAP_ID_PCIX);
  9079. if (!tp->pcix_cap) {
  9080. printk(KERN_ERR PFX "Cannot find PCI-X "
  9081. "capability, aborting.\n");
  9082. return -EIO;
  9083. }
  9084. }
  9085. pci_read_config_dword(tp->pdev, TG3PCI_PCISTATE,
  9086. &pci_state_reg);
  9087. if (tp->pcix_cap && (pci_state_reg & PCISTATE_CONV_PCI_MODE) == 0) {
  9088. tp->tg3_flags |= TG3_FLAG_PCIX_MODE;
  9089. /* If this is a 5700 BX chipset, and we are in PCI-X
  9090. * mode, enable register write workaround.
  9091. *
  9092. * The workaround is to use indirect register accesses
  9093. * for all chip writes not to mailbox registers.
  9094. */
  9095. if (GET_CHIP_REV(tp->pci_chip_rev_id) == CHIPREV_5700_BX) {
  9096. u32 pm_reg;
  9097. tp->tg3_flags |= TG3_FLAG_PCIX_TARGET_HWBUG;
  9098. /* The chip can have it's power management PCI config
  9099. * space registers clobbered due to this bug.
  9100. * So explicitly force the chip into D0 here.
  9101. */
  9102. pci_read_config_dword(tp->pdev,
  9103. tp->pm_cap + PCI_PM_CTRL,
  9104. &pm_reg);
  9105. pm_reg &= ~PCI_PM_CTRL_STATE_MASK;
  9106. pm_reg |= PCI_PM_CTRL_PME_ENABLE | 0 /* D0 */;
  9107. pci_write_config_dword(tp->pdev,
  9108. tp->pm_cap + PCI_PM_CTRL,
  9109. pm_reg);
  9110. /* Also, force SERR#/PERR# in PCI command. */
  9111. pci_read_config_word(tp->pdev, PCI_COMMAND, &pci_cmd);
  9112. pci_cmd |= PCI_COMMAND_PARITY | PCI_COMMAND_SERR;
  9113. pci_write_config_word(tp->pdev, PCI_COMMAND, pci_cmd);
  9114. }
  9115. }
  9116. /* 5700 BX chips need to have their TX producer index mailboxes
  9117. * written twice to workaround a bug.
  9118. */
  9119. if (GET_CHIP_REV(tp->pci_chip_rev_id) == CHIPREV_5700_BX)
  9120. tp->tg3_flags |= TG3_FLAG_TXD_MBOX_HWBUG;
  9121. if ((pci_state_reg & PCISTATE_BUS_SPEED_HIGH) != 0)
  9122. tp->tg3_flags |= TG3_FLAG_PCI_HIGH_SPEED;
  9123. if ((pci_state_reg & PCISTATE_BUS_32BIT) != 0)
  9124. tp->tg3_flags |= TG3_FLAG_PCI_32BIT;
  9125. /* Chip-specific fixup from Broadcom driver */
  9126. if ((tp->pci_chip_rev_id == CHIPREV_ID_5704_A0) &&
  9127. (!(pci_state_reg & PCISTATE_RETRY_SAME_DMA))) {
  9128. pci_state_reg |= PCISTATE_RETRY_SAME_DMA;
  9129. pci_write_config_dword(tp->pdev, TG3PCI_PCISTATE, pci_state_reg);
  9130. }
  9131. /* Default fast path register access methods */
  9132. tp->read32 = tg3_read32;
  9133. tp->write32 = tg3_write32;
  9134. tp->read32_mbox = tg3_read32;
  9135. tp->write32_mbox = tg3_write32;
  9136. tp->write32_tx_mbox = tg3_write32;
  9137. tp->write32_rx_mbox = tg3_write32;
  9138. /* Various workaround register access methods */
  9139. if (tp->tg3_flags & TG3_FLAG_PCIX_TARGET_HWBUG)
  9140. tp->write32 = tg3_write_indirect_reg32;
  9141. else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5701 ||
  9142. ((tp->tg3_flags2 & TG3_FLG2_PCI_EXPRESS) &&
  9143. tp->pci_chip_rev_id == CHIPREV_ID_5750_A0)) {
  9144. /*
  9145. * Back to back register writes can cause problems on these
  9146. * chips, the workaround is to read back all reg writes
  9147. * except those to mailbox regs.
  9148. *
  9149. * See tg3_write_indirect_reg32().
  9150. */
  9151. tp->write32 = tg3_write_flush_reg32;
  9152. }
  9153. if ((tp->tg3_flags & TG3_FLAG_TXD_MBOX_HWBUG) ||
  9154. (tp->tg3_flags & TG3_FLAG_MBOX_WRITE_REORDER)) {
  9155. tp->write32_tx_mbox = tg3_write32_tx_mbox;
  9156. if (tp->tg3_flags & TG3_FLAG_MBOX_WRITE_REORDER)
  9157. tp->write32_rx_mbox = tg3_write_flush_reg32;
  9158. }
  9159. if (tp->tg3_flags2 & TG3_FLG2_ICH_WORKAROUND) {
  9160. tp->read32 = tg3_read_indirect_reg32;
  9161. tp->write32 = tg3_write_indirect_reg32;
  9162. tp->read32_mbox = tg3_read_indirect_mbox;
  9163. tp->write32_mbox = tg3_write_indirect_mbox;
  9164. tp->write32_tx_mbox = tg3_write_indirect_mbox;
  9165. tp->write32_rx_mbox = tg3_write_indirect_mbox;
  9166. iounmap(tp->regs);
  9167. tp->regs = NULL;
  9168. pci_read_config_word(tp->pdev, PCI_COMMAND, &pci_cmd);
  9169. pci_cmd &= ~PCI_COMMAND_MEMORY;
  9170. pci_write_config_word(tp->pdev, PCI_COMMAND, pci_cmd);
  9171. }
  9172. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906) {
  9173. tp->read32_mbox = tg3_read32_mbox_5906;
  9174. tp->write32_mbox = tg3_write32_mbox_5906;
  9175. tp->write32_tx_mbox = tg3_write32_mbox_5906;
  9176. tp->write32_rx_mbox = tg3_write32_mbox_5906;
  9177. }
  9178. if (tp->write32 == tg3_write_indirect_reg32 ||
  9179. ((tp->tg3_flags & TG3_FLAG_PCIX_MODE) &&
  9180. (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700 ||
  9181. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5701)))
  9182. tp->tg3_flags |= TG3_FLAG_SRAM_USE_CONFIG;
  9183. /* Get eeprom hw config before calling tg3_set_power_state().
  9184. * In particular, the TG3_FLG2_IS_NIC flag must be
  9185. * determined before calling tg3_set_power_state() so that
  9186. * we know whether or not to switch out of Vaux power.
  9187. * When the flag is set, it means that GPIO1 is used for eeprom
  9188. * write protect and also implies that it is a LOM where GPIOs
  9189. * are not used to switch power.
  9190. */
  9191. tg3_get_eeprom_hw_cfg(tp);
  9192. /* Set up tp->grc_local_ctrl before calling tg3_set_power_state().
  9193. * GPIO1 driven high will bring 5700's external PHY out of reset.
  9194. * It is also used as eeprom write protect on LOMs.
  9195. */
  9196. tp->grc_local_ctrl = GRC_LCLCTRL_INT_ON_ATTN | GRC_LCLCTRL_AUTO_SEEPROM;
  9197. if ((GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700) ||
  9198. (tp->tg3_flags & TG3_FLAG_EEPROM_WRITE_PROT))
  9199. tp->grc_local_ctrl |= (GRC_LCLCTRL_GPIO_OE1 |
  9200. GRC_LCLCTRL_GPIO_OUTPUT1);
  9201. /* Unused GPIO3 must be driven as output on 5752 because there
  9202. * are no pull-up resistors on unused GPIO pins.
  9203. */
  9204. else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5752)
  9205. tp->grc_local_ctrl |= GRC_LCLCTRL_GPIO_OE3;
  9206. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5755)
  9207. tp->grc_local_ctrl |= GRC_LCLCTRL_GPIO_UART_SEL;
  9208. /* Force the chip into D0. */
  9209. err = tg3_set_power_state(tp, PCI_D0);
  9210. if (err) {
  9211. printk(KERN_ERR PFX "(%s) transition to D0 failed\n",
  9212. pci_name(tp->pdev));
  9213. return err;
  9214. }
  9215. /* 5700 B0 chips do not support checksumming correctly due
  9216. * to hardware bugs.
  9217. */
  9218. if (tp->pci_chip_rev_id == CHIPREV_ID_5700_B0)
  9219. tp->tg3_flags |= TG3_FLAG_BROKEN_CHECKSUMS;
  9220. /* Derive initial jumbo mode from MTU assigned in
  9221. * ether_setup() via the alloc_etherdev() call
  9222. */
  9223. if (tp->dev->mtu > ETH_DATA_LEN &&
  9224. !(tp->tg3_flags2 & TG3_FLG2_5780_CLASS))
  9225. tp->tg3_flags |= TG3_FLAG_JUMBO_RING_ENABLE;
  9226. /* Determine WakeOnLan speed to use. */
  9227. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700 ||
  9228. tp->pci_chip_rev_id == CHIPREV_ID_5701_A0 ||
  9229. tp->pci_chip_rev_id == CHIPREV_ID_5701_B0 ||
  9230. tp->pci_chip_rev_id == CHIPREV_ID_5701_B2) {
  9231. tp->tg3_flags &= ~(TG3_FLAG_WOL_SPEED_100MB);
  9232. } else {
  9233. tp->tg3_flags |= TG3_FLAG_WOL_SPEED_100MB;
  9234. }
  9235. /* A few boards don't want Ethernet@WireSpeed phy feature */
  9236. if ((GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700) ||
  9237. ((GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5705) &&
  9238. (tp->pci_chip_rev_id != CHIPREV_ID_5705_A0) &&
  9239. (tp->pci_chip_rev_id != CHIPREV_ID_5705_A1)) ||
  9240. (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906) ||
  9241. (tp->tg3_flags2 & TG3_FLG2_ANY_SERDES))
  9242. tp->tg3_flags2 |= TG3_FLG2_NO_ETH_WIRE_SPEED;
  9243. if (GET_CHIP_REV(tp->pci_chip_rev_id) == CHIPREV_5703_AX ||
  9244. GET_CHIP_REV(tp->pci_chip_rev_id) == CHIPREV_5704_AX)
  9245. tp->tg3_flags2 |= TG3_FLG2_PHY_ADC_BUG;
  9246. if (tp->pci_chip_rev_id == CHIPREV_ID_5704_A0)
  9247. tp->tg3_flags2 |= TG3_FLG2_PHY_5704_A0_BUG;
  9248. if (tp->tg3_flags2 & TG3_FLG2_5705_PLUS) {
  9249. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5755 ||
  9250. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5787) {
  9251. if (tp->pdev->device != PCI_DEVICE_ID_TIGON3_5756 &&
  9252. tp->pdev->device != PCI_DEVICE_ID_TIGON3_5722)
  9253. tp->tg3_flags2 |= TG3_FLG2_PHY_JITTER_BUG;
  9254. if (tp->pdev->device == PCI_DEVICE_ID_TIGON3_5755M)
  9255. tp->tg3_flags2 |= TG3_FLG2_PHY_ADJUST_TRIM;
  9256. } else if (GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5906)
  9257. tp->tg3_flags2 |= TG3_FLG2_PHY_BER_BUG;
  9258. }
  9259. tp->coalesce_mode = 0;
  9260. if (GET_CHIP_REV(tp->pci_chip_rev_id) != CHIPREV_5700_AX &&
  9261. GET_CHIP_REV(tp->pci_chip_rev_id) != CHIPREV_5700_BX)
  9262. tp->coalesce_mode |= HOSTCC_MODE_32BYTE;
  9263. /* Initialize MAC MI mode, polling disabled. */
  9264. tw32_f(MAC_MI_MODE, tp->mi_mode);
  9265. udelay(80);
  9266. /* Initialize data/descriptor byte/word swapping. */
  9267. val = tr32(GRC_MODE);
  9268. val &= GRC_MODE_HOST_STACKUP;
  9269. tw32(GRC_MODE, val | tp->grc_mode);
  9270. tg3_switch_clocks(tp);
  9271. /* Clear this out for sanity. */
  9272. tw32(TG3PCI_MEM_WIN_BASE_ADDR, 0);
  9273. pci_read_config_dword(tp->pdev, TG3PCI_PCISTATE,
  9274. &pci_state_reg);
  9275. if ((pci_state_reg & PCISTATE_CONV_PCI_MODE) == 0 &&
  9276. (tp->tg3_flags & TG3_FLAG_PCIX_TARGET_HWBUG) == 0) {
  9277. u32 chiprevid = GET_CHIP_REV_ID(tp->misc_host_ctrl);
  9278. if (chiprevid == CHIPREV_ID_5701_A0 ||
  9279. chiprevid == CHIPREV_ID_5701_B0 ||
  9280. chiprevid == CHIPREV_ID_5701_B2 ||
  9281. chiprevid == CHIPREV_ID_5701_B5) {
  9282. void __iomem *sram_base;
  9283. /* Write some dummy words into the SRAM status block
  9284. * area, see if it reads back correctly. If the return
  9285. * value is bad, force enable the PCIX workaround.
  9286. */
  9287. sram_base = tp->regs + NIC_SRAM_WIN_BASE + NIC_SRAM_STATS_BLK;
  9288. writel(0x00000000, sram_base);
  9289. writel(0x00000000, sram_base + 4);
  9290. writel(0xffffffff, sram_base + 4);
  9291. if (readl(sram_base) != 0x00000000)
  9292. tp->tg3_flags |= TG3_FLAG_PCIX_TARGET_HWBUG;
  9293. }
  9294. }
  9295. udelay(50);
  9296. tg3_nvram_init(tp);
  9297. grc_misc_cfg = tr32(GRC_MISC_CFG);
  9298. grc_misc_cfg &= GRC_MISC_CFG_BOARD_ID_MASK;
  9299. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5705 &&
  9300. (grc_misc_cfg == GRC_MISC_CFG_BOARD_ID_5788 ||
  9301. grc_misc_cfg == GRC_MISC_CFG_BOARD_ID_5788M))
  9302. tp->tg3_flags2 |= TG3_FLG2_IS_5788;
  9303. if (!(tp->tg3_flags2 & TG3_FLG2_IS_5788) &&
  9304. (GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5700))
  9305. tp->tg3_flags |= TG3_FLAG_TAGGED_STATUS;
  9306. if (tp->tg3_flags & TG3_FLAG_TAGGED_STATUS) {
  9307. tp->coalesce_mode |= (HOSTCC_MODE_CLRTICK_RXBD |
  9308. HOSTCC_MODE_CLRTICK_TXBD);
  9309. tp->misc_host_ctrl |= MISC_HOST_CTRL_TAGGED_STATUS;
  9310. pci_write_config_dword(tp->pdev, TG3PCI_MISC_HOST_CTRL,
  9311. tp->misc_host_ctrl);
  9312. }
  9313. /* these are limited to 10/100 only */
  9314. if ((GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5703 &&
  9315. (grc_misc_cfg == 0x8000 || grc_misc_cfg == 0x4000)) ||
  9316. (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5705 &&
  9317. tp->pdev->vendor == PCI_VENDOR_ID_BROADCOM &&
  9318. (tp->pdev->device == PCI_DEVICE_ID_TIGON3_5901 ||
  9319. tp->pdev->device == PCI_DEVICE_ID_TIGON3_5901_2 ||
  9320. tp->pdev->device == PCI_DEVICE_ID_TIGON3_5705F)) ||
  9321. (tp->pdev->vendor == PCI_VENDOR_ID_BROADCOM &&
  9322. (tp->pdev->device == PCI_DEVICE_ID_TIGON3_5751F ||
  9323. tp->pdev->device == PCI_DEVICE_ID_TIGON3_5753F ||
  9324. tp->pdev->device == PCI_DEVICE_ID_TIGON3_5787F)) ||
  9325. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906)
  9326. tp->tg3_flags |= TG3_FLAG_10_100_ONLY;
  9327. err = tg3_phy_probe(tp);
  9328. if (err) {
  9329. printk(KERN_ERR PFX "(%s) phy probe failed, err %d\n",
  9330. pci_name(tp->pdev), err);
  9331. /* ... but do not return immediately ... */
  9332. }
  9333. tg3_read_partno(tp);
  9334. tg3_read_fw_ver(tp);
  9335. if (tp->tg3_flags2 & TG3_FLG2_PHY_SERDES) {
  9336. tp->tg3_flags &= ~TG3_FLAG_USE_MI_INTERRUPT;
  9337. } else {
  9338. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700)
  9339. tp->tg3_flags |= TG3_FLAG_USE_MI_INTERRUPT;
  9340. else
  9341. tp->tg3_flags &= ~TG3_FLAG_USE_MI_INTERRUPT;
  9342. }
  9343. /* 5700 {AX,BX} chips have a broken status block link
  9344. * change bit implementation, so we must use the
  9345. * status register in those cases.
  9346. */
  9347. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700)
  9348. tp->tg3_flags |= TG3_FLAG_USE_LINKCHG_REG;
  9349. else
  9350. tp->tg3_flags &= ~TG3_FLAG_USE_LINKCHG_REG;
  9351. /* The led_ctrl is set during tg3_phy_probe, here we might
  9352. * have to force the link status polling mechanism based
  9353. * upon subsystem IDs.
  9354. */
  9355. if (tp->pdev->subsystem_vendor == PCI_VENDOR_ID_DELL &&
  9356. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5701 &&
  9357. !(tp->tg3_flags2 & TG3_FLG2_PHY_SERDES)) {
  9358. tp->tg3_flags |= (TG3_FLAG_USE_MI_INTERRUPT |
  9359. TG3_FLAG_USE_LINKCHG_REG);
  9360. }
  9361. /* For all SERDES we poll the MAC status register. */
  9362. if (tp->tg3_flags2 & TG3_FLG2_PHY_SERDES)
  9363. tp->tg3_flags |= TG3_FLAG_POLL_SERDES;
  9364. else
  9365. tp->tg3_flags &= ~TG3_FLAG_POLL_SERDES;
  9366. /* All chips before 5787 can get confused if TX buffers
  9367. * straddle the 4GB address boundary in some cases.
  9368. */
  9369. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5755 ||
  9370. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5787 ||
  9371. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906)
  9372. tp->dev->hard_start_xmit = tg3_start_xmit;
  9373. else
  9374. tp->dev->hard_start_xmit = tg3_start_xmit_dma_bug;
  9375. tp->rx_offset = 2;
  9376. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5701 &&
  9377. (tp->tg3_flags & TG3_FLAG_PCIX_MODE) != 0)
  9378. tp->rx_offset = 0;
  9379. tp->rx_std_max_post = TG3_RX_RING_SIZE;
  9380. /* Increment the rx prod index on the rx std ring by at most
  9381. * 8 for these chips to workaround hw errata.
  9382. */
  9383. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5750 ||
  9384. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5752 ||
  9385. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5755)
  9386. tp->rx_std_max_post = 8;
  9387. /* By default, disable wake-on-lan. User can change this
  9388. * using ETHTOOL_SWOL.
  9389. */
  9390. tp->tg3_flags &= ~TG3_FLAG_WOL_ENABLE;
  9391. if (tp->tg3_flags & TG3_FLAG_ASPM_WORKAROUND)
  9392. tp->pwrmgmt_thresh = tr32(PCIE_PWR_MGMT_THRESH) &
  9393. PCIE_PWR_MGMT_L1_THRESH_MSK;
  9394. return err;
  9395. }
  9396. #ifdef CONFIG_SPARC
  9397. static int __devinit tg3_get_macaddr_sparc(struct tg3 *tp)
  9398. {
  9399. struct net_device *dev = tp->dev;
  9400. struct pci_dev *pdev = tp->pdev;
  9401. struct device_node *dp = pci_device_to_OF_node(pdev);
  9402. const unsigned char *addr;
  9403. int len;
  9404. addr = of_get_property(dp, "local-mac-address", &len);
  9405. if (addr && len == 6) {
  9406. memcpy(dev->dev_addr, addr, 6);
  9407. memcpy(dev->perm_addr, dev->dev_addr, 6);
  9408. return 0;
  9409. }
  9410. return -ENODEV;
  9411. }
  9412. static int __devinit tg3_get_default_macaddr_sparc(struct tg3 *tp)
  9413. {
  9414. struct net_device *dev = tp->dev;
  9415. memcpy(dev->dev_addr, idprom->id_ethaddr, 6);
  9416. memcpy(dev->perm_addr, idprom->id_ethaddr, 6);
  9417. return 0;
  9418. }
  9419. #endif
  9420. static int __devinit tg3_get_device_address(struct tg3 *tp)
  9421. {
  9422. struct net_device *dev = tp->dev;
  9423. u32 hi, lo, mac_offset;
  9424. int addr_ok = 0;
  9425. #ifdef CONFIG_SPARC
  9426. if (!tg3_get_macaddr_sparc(tp))
  9427. return 0;
  9428. #endif
  9429. mac_offset = 0x7c;
  9430. if ((GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5704) ||
  9431. (tp->tg3_flags2 & TG3_FLG2_5780_CLASS)) {
  9432. if (tr32(TG3PCI_DUAL_MAC_CTRL) & DUAL_MAC_CTRL_ID)
  9433. mac_offset = 0xcc;
  9434. if (tg3_nvram_lock(tp))
  9435. tw32_f(NVRAM_CMD, NVRAM_CMD_RESET);
  9436. else
  9437. tg3_nvram_unlock(tp);
  9438. }
  9439. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906)
  9440. mac_offset = 0x10;
  9441. /* First try to get it from MAC address mailbox. */
  9442. tg3_read_mem(tp, NIC_SRAM_MAC_ADDR_HIGH_MBOX, &hi);
  9443. if ((hi >> 16) == 0x484b) {
  9444. dev->dev_addr[0] = (hi >> 8) & 0xff;
  9445. dev->dev_addr[1] = (hi >> 0) & 0xff;
  9446. tg3_read_mem(tp, NIC_SRAM_MAC_ADDR_LOW_MBOX, &lo);
  9447. dev->dev_addr[2] = (lo >> 24) & 0xff;
  9448. dev->dev_addr[3] = (lo >> 16) & 0xff;
  9449. dev->dev_addr[4] = (lo >> 8) & 0xff;
  9450. dev->dev_addr[5] = (lo >> 0) & 0xff;
  9451. /* Some old bootcode may report a 0 MAC address in SRAM */
  9452. addr_ok = is_valid_ether_addr(&dev->dev_addr[0]);
  9453. }
  9454. if (!addr_ok) {
  9455. /* Next, try NVRAM. */
  9456. if (!tg3_nvram_read(tp, mac_offset + 0, &hi) &&
  9457. !tg3_nvram_read(tp, mac_offset + 4, &lo)) {
  9458. dev->dev_addr[0] = ((hi >> 16) & 0xff);
  9459. dev->dev_addr[1] = ((hi >> 24) & 0xff);
  9460. dev->dev_addr[2] = ((lo >> 0) & 0xff);
  9461. dev->dev_addr[3] = ((lo >> 8) & 0xff);
  9462. dev->dev_addr[4] = ((lo >> 16) & 0xff);
  9463. dev->dev_addr[5] = ((lo >> 24) & 0xff);
  9464. }
  9465. /* Finally just fetch it out of the MAC control regs. */
  9466. else {
  9467. hi = tr32(MAC_ADDR_0_HIGH);
  9468. lo = tr32(MAC_ADDR_0_LOW);
  9469. dev->dev_addr[5] = lo & 0xff;
  9470. dev->dev_addr[4] = (lo >> 8) & 0xff;
  9471. dev->dev_addr[3] = (lo >> 16) & 0xff;
  9472. dev->dev_addr[2] = (lo >> 24) & 0xff;
  9473. dev->dev_addr[1] = hi & 0xff;
  9474. dev->dev_addr[0] = (hi >> 8) & 0xff;
  9475. }
  9476. }
  9477. if (!is_valid_ether_addr(&dev->dev_addr[0])) {
  9478. #ifdef CONFIG_SPARC64
  9479. if (!tg3_get_default_macaddr_sparc(tp))
  9480. return 0;
  9481. #endif
  9482. return -EINVAL;
  9483. }
  9484. memcpy(dev->perm_addr, dev->dev_addr, dev->addr_len);
  9485. return 0;
  9486. }
  9487. #define BOUNDARY_SINGLE_CACHELINE 1
  9488. #define BOUNDARY_MULTI_CACHELINE 2
  9489. static u32 __devinit tg3_calc_dma_bndry(struct tg3 *tp, u32 val)
  9490. {
  9491. int cacheline_size;
  9492. u8 byte;
  9493. int goal;
  9494. pci_read_config_byte(tp->pdev, PCI_CACHE_LINE_SIZE, &byte);
  9495. if (byte == 0)
  9496. cacheline_size = 1024;
  9497. else
  9498. cacheline_size = (int) byte * 4;
  9499. /* On 5703 and later chips, the boundary bits have no
  9500. * effect.
  9501. */
  9502. if (GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5700 &&
  9503. GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5701 &&
  9504. !(tp->tg3_flags2 & TG3_FLG2_PCI_EXPRESS))
  9505. goto out;
  9506. #if defined(CONFIG_PPC64) || defined(CONFIG_IA64) || defined(CONFIG_PARISC)
  9507. goal = BOUNDARY_MULTI_CACHELINE;
  9508. #else
  9509. #if defined(CONFIG_SPARC64) || defined(CONFIG_ALPHA)
  9510. goal = BOUNDARY_SINGLE_CACHELINE;
  9511. #else
  9512. goal = 0;
  9513. #endif
  9514. #endif
  9515. if (!goal)
  9516. goto out;
  9517. /* PCI controllers on most RISC systems tend to disconnect
  9518. * when a device tries to burst across a cache-line boundary.
  9519. * Therefore, letting tg3 do so just wastes PCI bandwidth.
  9520. *
  9521. * Unfortunately, for PCI-E there are only limited
  9522. * write-side controls for this, and thus for reads
  9523. * we will still get the disconnects. We'll also waste
  9524. * these PCI cycles for both read and write for chips
  9525. * other than 5700 and 5701 which do not implement the
  9526. * boundary bits.
  9527. */
  9528. if ((tp->tg3_flags & TG3_FLAG_PCIX_MODE) &&
  9529. !(tp->tg3_flags2 & TG3_FLG2_PCI_EXPRESS)) {
  9530. switch (cacheline_size) {
  9531. case 16:
  9532. case 32:
  9533. case 64:
  9534. case 128:
  9535. if (goal == BOUNDARY_SINGLE_CACHELINE) {
  9536. val |= (DMA_RWCTRL_READ_BNDRY_128_PCIX |
  9537. DMA_RWCTRL_WRITE_BNDRY_128_PCIX);
  9538. } else {
  9539. val |= (DMA_RWCTRL_READ_BNDRY_384_PCIX |
  9540. DMA_RWCTRL_WRITE_BNDRY_384_PCIX);
  9541. }
  9542. break;
  9543. case 256:
  9544. val |= (DMA_RWCTRL_READ_BNDRY_256_PCIX |
  9545. DMA_RWCTRL_WRITE_BNDRY_256_PCIX);
  9546. break;
  9547. default:
  9548. val |= (DMA_RWCTRL_READ_BNDRY_384_PCIX |
  9549. DMA_RWCTRL_WRITE_BNDRY_384_PCIX);
  9550. break;
  9551. };
  9552. } else if (tp->tg3_flags2 & TG3_FLG2_PCI_EXPRESS) {
  9553. switch (cacheline_size) {
  9554. case 16:
  9555. case 32:
  9556. case 64:
  9557. if (goal == BOUNDARY_SINGLE_CACHELINE) {
  9558. val &= ~DMA_RWCTRL_WRITE_BNDRY_DISAB_PCIE;
  9559. val |= DMA_RWCTRL_WRITE_BNDRY_64_PCIE;
  9560. break;
  9561. }
  9562. /* fallthrough */
  9563. case 128:
  9564. default:
  9565. val &= ~DMA_RWCTRL_WRITE_BNDRY_DISAB_PCIE;
  9566. val |= DMA_RWCTRL_WRITE_BNDRY_128_PCIE;
  9567. break;
  9568. };
  9569. } else {
  9570. switch (cacheline_size) {
  9571. case 16:
  9572. if (goal == BOUNDARY_SINGLE_CACHELINE) {
  9573. val |= (DMA_RWCTRL_READ_BNDRY_16 |
  9574. DMA_RWCTRL_WRITE_BNDRY_16);
  9575. break;
  9576. }
  9577. /* fallthrough */
  9578. case 32:
  9579. if (goal == BOUNDARY_SINGLE_CACHELINE) {
  9580. val |= (DMA_RWCTRL_READ_BNDRY_32 |
  9581. DMA_RWCTRL_WRITE_BNDRY_32);
  9582. break;
  9583. }
  9584. /* fallthrough */
  9585. case 64:
  9586. if (goal == BOUNDARY_SINGLE_CACHELINE) {
  9587. val |= (DMA_RWCTRL_READ_BNDRY_64 |
  9588. DMA_RWCTRL_WRITE_BNDRY_64);
  9589. break;
  9590. }
  9591. /* fallthrough */
  9592. case 128:
  9593. if (goal == BOUNDARY_SINGLE_CACHELINE) {
  9594. val |= (DMA_RWCTRL_READ_BNDRY_128 |
  9595. DMA_RWCTRL_WRITE_BNDRY_128);
  9596. break;
  9597. }
  9598. /* fallthrough */
  9599. case 256:
  9600. val |= (DMA_RWCTRL_READ_BNDRY_256 |
  9601. DMA_RWCTRL_WRITE_BNDRY_256);
  9602. break;
  9603. case 512:
  9604. val |= (DMA_RWCTRL_READ_BNDRY_512 |
  9605. DMA_RWCTRL_WRITE_BNDRY_512);
  9606. break;
  9607. case 1024:
  9608. default:
  9609. val |= (DMA_RWCTRL_READ_BNDRY_1024 |
  9610. DMA_RWCTRL_WRITE_BNDRY_1024);
  9611. break;
  9612. };
  9613. }
  9614. out:
  9615. return val;
  9616. }
  9617. static int __devinit tg3_do_test_dma(struct tg3 *tp, u32 *buf, dma_addr_t buf_dma, int size, int to_device)
  9618. {
  9619. struct tg3_internal_buffer_desc test_desc;
  9620. u32 sram_dma_descs;
  9621. int i, ret;
  9622. sram_dma_descs = NIC_SRAM_DMA_DESC_POOL_BASE;
  9623. tw32(FTQ_RCVBD_COMP_FIFO_ENQDEQ, 0);
  9624. tw32(FTQ_RCVDATA_COMP_FIFO_ENQDEQ, 0);
  9625. tw32(RDMAC_STATUS, 0);
  9626. tw32(WDMAC_STATUS, 0);
  9627. tw32(BUFMGR_MODE, 0);
  9628. tw32(FTQ_RESET, 0);
  9629. test_desc.addr_hi = ((u64) buf_dma) >> 32;
  9630. test_desc.addr_lo = buf_dma & 0xffffffff;
  9631. test_desc.nic_mbuf = 0x00002100;
  9632. test_desc.len = size;
  9633. /*
  9634. * HP ZX1 was seeing test failures for 5701 cards running at 33Mhz
  9635. * the *second* time the tg3 driver was getting loaded after an
  9636. * initial scan.
  9637. *
  9638. * Broadcom tells me:
  9639. * ...the DMA engine is connected to the GRC block and a DMA
  9640. * reset may affect the GRC block in some unpredictable way...
  9641. * The behavior of resets to individual blocks has not been tested.
  9642. *
  9643. * Broadcom noted the GRC reset will also reset all sub-components.
  9644. */
  9645. if (to_device) {
  9646. test_desc.cqid_sqid = (13 << 8) | 2;
  9647. tw32_f(RDMAC_MODE, RDMAC_MODE_ENABLE);
  9648. udelay(40);
  9649. } else {
  9650. test_desc.cqid_sqid = (16 << 8) | 7;
  9651. tw32_f(WDMAC_MODE, WDMAC_MODE_ENABLE);
  9652. udelay(40);
  9653. }
  9654. test_desc.flags = 0x00000005;
  9655. for (i = 0; i < (sizeof(test_desc) / sizeof(u32)); i++) {
  9656. u32 val;
  9657. val = *(((u32 *)&test_desc) + i);
  9658. pci_write_config_dword(tp->pdev, TG3PCI_MEM_WIN_BASE_ADDR,
  9659. sram_dma_descs + (i * sizeof(u32)));
  9660. pci_write_config_dword(tp->pdev, TG3PCI_MEM_WIN_DATA, val);
  9661. }
  9662. pci_write_config_dword(tp->pdev, TG3PCI_MEM_WIN_BASE_ADDR, 0);
  9663. if (to_device) {
  9664. tw32(FTQ_DMA_HIGH_READ_FIFO_ENQDEQ, sram_dma_descs);
  9665. } else {
  9666. tw32(FTQ_DMA_HIGH_WRITE_FIFO_ENQDEQ, sram_dma_descs);
  9667. }
  9668. ret = -ENODEV;
  9669. for (i = 0; i < 40; i++) {
  9670. u32 val;
  9671. if (to_device)
  9672. val = tr32(FTQ_RCVBD_COMP_FIFO_ENQDEQ);
  9673. else
  9674. val = tr32(FTQ_RCVDATA_COMP_FIFO_ENQDEQ);
  9675. if ((val & 0xffff) == sram_dma_descs) {
  9676. ret = 0;
  9677. break;
  9678. }
  9679. udelay(100);
  9680. }
  9681. return ret;
  9682. }
  9683. #define TEST_BUFFER_SIZE 0x2000
  9684. static int __devinit tg3_test_dma(struct tg3 *tp)
  9685. {
  9686. dma_addr_t buf_dma;
  9687. u32 *buf, saved_dma_rwctrl;
  9688. int ret;
  9689. buf = pci_alloc_consistent(tp->pdev, TEST_BUFFER_SIZE, &buf_dma);
  9690. if (!buf) {
  9691. ret = -ENOMEM;
  9692. goto out_nofree;
  9693. }
  9694. tp->dma_rwctrl = ((0x7 << DMA_RWCTRL_PCI_WRITE_CMD_SHIFT) |
  9695. (0x6 << DMA_RWCTRL_PCI_READ_CMD_SHIFT));
  9696. tp->dma_rwctrl = tg3_calc_dma_bndry(tp, tp->dma_rwctrl);
  9697. if (tp->tg3_flags2 & TG3_FLG2_PCI_EXPRESS) {
  9698. /* DMA read watermark not used on PCIE */
  9699. tp->dma_rwctrl |= 0x00180000;
  9700. } else if (!(tp->tg3_flags & TG3_FLAG_PCIX_MODE)) {
  9701. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5705 ||
  9702. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5750)
  9703. tp->dma_rwctrl |= 0x003f0000;
  9704. else
  9705. tp->dma_rwctrl |= 0x003f000f;
  9706. } else {
  9707. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5703 ||
  9708. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5704) {
  9709. u32 ccval = (tr32(TG3PCI_CLOCK_CTRL) & 0x1f);
  9710. u32 read_water = 0x7;
  9711. /* If the 5704 is behind the EPB bridge, we can
  9712. * do the less restrictive ONE_DMA workaround for
  9713. * better performance.
  9714. */
  9715. if ((tp->tg3_flags & TG3_FLAG_40BIT_DMA_BUG) &&
  9716. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5704)
  9717. tp->dma_rwctrl |= 0x8000;
  9718. else if (ccval == 0x6 || ccval == 0x7)
  9719. tp->dma_rwctrl |= DMA_RWCTRL_ONE_DMA;
  9720. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5703)
  9721. read_water = 4;
  9722. /* Set bit 23 to enable PCIX hw bug fix */
  9723. tp->dma_rwctrl |=
  9724. (read_water << DMA_RWCTRL_READ_WATER_SHIFT) |
  9725. (0x3 << DMA_RWCTRL_WRITE_WATER_SHIFT) |
  9726. (1 << 23);
  9727. } else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5780) {
  9728. /* 5780 always in PCIX mode */
  9729. tp->dma_rwctrl |= 0x00144000;
  9730. } else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5714) {
  9731. /* 5714 always in PCIX mode */
  9732. tp->dma_rwctrl |= 0x00148000;
  9733. } else {
  9734. tp->dma_rwctrl |= 0x001b000f;
  9735. }
  9736. }
  9737. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5703 ||
  9738. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5704)
  9739. tp->dma_rwctrl &= 0xfffffff0;
  9740. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700 ||
  9741. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5701) {
  9742. /* Remove this if it causes problems for some boards. */
  9743. tp->dma_rwctrl |= DMA_RWCTRL_USE_MEM_READ_MULT;
  9744. /* On 5700/5701 chips, we need to set this bit.
  9745. * Otherwise the chip will issue cacheline transactions
  9746. * to streamable DMA memory with not all the byte
  9747. * enables turned on. This is an error on several
  9748. * RISC PCI controllers, in particular sparc64.
  9749. *
  9750. * On 5703/5704 chips, this bit has been reassigned
  9751. * a different meaning. In particular, it is used
  9752. * on those chips to enable a PCI-X workaround.
  9753. */
  9754. tp->dma_rwctrl |= DMA_RWCTRL_ASSERT_ALL_BE;
  9755. }
  9756. tw32(TG3PCI_DMA_RW_CTRL, tp->dma_rwctrl);
  9757. #if 0
  9758. /* Unneeded, already done by tg3_get_invariants. */
  9759. tg3_switch_clocks(tp);
  9760. #endif
  9761. ret = 0;
  9762. if (GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5700 &&
  9763. GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5701)
  9764. goto out;
  9765. /* It is best to perform DMA test with maximum write burst size
  9766. * to expose the 5700/5701 write DMA bug.
  9767. */
  9768. saved_dma_rwctrl = tp->dma_rwctrl;
  9769. tp->dma_rwctrl &= ~DMA_RWCTRL_WRITE_BNDRY_MASK;
  9770. tw32(TG3PCI_DMA_RW_CTRL, tp->dma_rwctrl);
  9771. while (1) {
  9772. u32 *p = buf, i;
  9773. for (i = 0; i < TEST_BUFFER_SIZE / sizeof(u32); i++)
  9774. p[i] = i;
  9775. /* Send the buffer to the chip. */
  9776. ret = tg3_do_test_dma(tp, buf, buf_dma, TEST_BUFFER_SIZE, 1);
  9777. if (ret) {
  9778. printk(KERN_ERR "tg3_test_dma() Write the buffer failed %d\n", ret);
  9779. break;
  9780. }
  9781. #if 0
  9782. /* validate data reached card RAM correctly. */
  9783. for (i = 0; i < TEST_BUFFER_SIZE / sizeof(u32); i++) {
  9784. u32 val;
  9785. tg3_read_mem(tp, 0x2100 + (i*4), &val);
  9786. if (le32_to_cpu(val) != p[i]) {
  9787. printk(KERN_ERR " tg3_test_dma() Card buffer corrupted on write! (%d != %d)\n", val, i);
  9788. /* ret = -ENODEV here? */
  9789. }
  9790. p[i] = 0;
  9791. }
  9792. #endif
  9793. /* Now read it back. */
  9794. ret = tg3_do_test_dma(tp, buf, buf_dma, TEST_BUFFER_SIZE, 0);
  9795. if (ret) {
  9796. printk(KERN_ERR "tg3_test_dma() Read the buffer failed %d\n", ret);
  9797. break;
  9798. }
  9799. /* Verify it. */
  9800. for (i = 0; i < TEST_BUFFER_SIZE / sizeof(u32); i++) {
  9801. if (p[i] == i)
  9802. continue;
  9803. if ((tp->dma_rwctrl & DMA_RWCTRL_WRITE_BNDRY_MASK) !=
  9804. DMA_RWCTRL_WRITE_BNDRY_16) {
  9805. tp->dma_rwctrl &= ~DMA_RWCTRL_WRITE_BNDRY_MASK;
  9806. tp->dma_rwctrl |= DMA_RWCTRL_WRITE_BNDRY_16;
  9807. tw32(TG3PCI_DMA_RW_CTRL, tp->dma_rwctrl);
  9808. break;
  9809. } else {
  9810. printk(KERN_ERR "tg3_test_dma() buffer corrupted on read back! (%d != %d)\n", p[i], i);
  9811. ret = -ENODEV;
  9812. goto out;
  9813. }
  9814. }
  9815. if (i == (TEST_BUFFER_SIZE / sizeof(u32))) {
  9816. /* Success. */
  9817. ret = 0;
  9818. break;
  9819. }
  9820. }
  9821. if ((tp->dma_rwctrl & DMA_RWCTRL_WRITE_BNDRY_MASK) !=
  9822. DMA_RWCTRL_WRITE_BNDRY_16) {
  9823. static struct pci_device_id dma_wait_state_chipsets[] = {
  9824. { PCI_DEVICE(PCI_VENDOR_ID_APPLE,
  9825. PCI_DEVICE_ID_APPLE_UNI_N_PCI15) },
  9826. { },
  9827. };
  9828. /* DMA test passed without adjusting DMA boundary,
  9829. * now look for chipsets that are known to expose the
  9830. * DMA bug without failing the test.
  9831. */
  9832. if (pci_dev_present(dma_wait_state_chipsets)) {
  9833. tp->dma_rwctrl &= ~DMA_RWCTRL_WRITE_BNDRY_MASK;
  9834. tp->dma_rwctrl |= DMA_RWCTRL_WRITE_BNDRY_16;
  9835. }
  9836. else
  9837. /* Safe to use the calculated DMA boundary. */
  9838. tp->dma_rwctrl = saved_dma_rwctrl;
  9839. tw32(TG3PCI_DMA_RW_CTRL, tp->dma_rwctrl);
  9840. }
  9841. out:
  9842. pci_free_consistent(tp->pdev, TEST_BUFFER_SIZE, buf, buf_dma);
  9843. out_nofree:
  9844. return ret;
  9845. }
  9846. static void __devinit tg3_init_link_config(struct tg3 *tp)
  9847. {
  9848. tp->link_config.advertising =
  9849. (ADVERTISED_10baseT_Half | ADVERTISED_10baseT_Full |
  9850. ADVERTISED_100baseT_Half | ADVERTISED_100baseT_Full |
  9851. ADVERTISED_1000baseT_Half | ADVERTISED_1000baseT_Full |
  9852. ADVERTISED_Autoneg | ADVERTISED_MII);
  9853. tp->link_config.speed = SPEED_INVALID;
  9854. tp->link_config.duplex = DUPLEX_INVALID;
  9855. tp->link_config.autoneg = AUTONEG_ENABLE;
  9856. tp->link_config.active_speed = SPEED_INVALID;
  9857. tp->link_config.active_duplex = DUPLEX_INVALID;
  9858. tp->link_config.phy_is_low_power = 0;
  9859. tp->link_config.orig_speed = SPEED_INVALID;
  9860. tp->link_config.orig_duplex = DUPLEX_INVALID;
  9861. tp->link_config.orig_autoneg = AUTONEG_INVALID;
  9862. }
  9863. static void __devinit tg3_init_bufmgr_config(struct tg3 *tp)
  9864. {
  9865. if (tp->tg3_flags2 & TG3_FLG2_5705_PLUS) {
  9866. tp->bufmgr_config.mbuf_read_dma_low_water =
  9867. DEFAULT_MB_RDMA_LOW_WATER_5705;
  9868. tp->bufmgr_config.mbuf_mac_rx_low_water =
  9869. DEFAULT_MB_MACRX_LOW_WATER_5705;
  9870. tp->bufmgr_config.mbuf_high_water =
  9871. DEFAULT_MB_HIGH_WATER_5705;
  9872. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906) {
  9873. tp->bufmgr_config.mbuf_mac_rx_low_water =
  9874. DEFAULT_MB_MACRX_LOW_WATER_5906;
  9875. tp->bufmgr_config.mbuf_high_water =
  9876. DEFAULT_MB_HIGH_WATER_5906;
  9877. }
  9878. tp->bufmgr_config.mbuf_read_dma_low_water_jumbo =
  9879. DEFAULT_MB_RDMA_LOW_WATER_JUMBO_5780;
  9880. tp->bufmgr_config.mbuf_mac_rx_low_water_jumbo =
  9881. DEFAULT_MB_MACRX_LOW_WATER_JUMBO_5780;
  9882. tp->bufmgr_config.mbuf_high_water_jumbo =
  9883. DEFAULT_MB_HIGH_WATER_JUMBO_5780;
  9884. } else {
  9885. tp->bufmgr_config.mbuf_read_dma_low_water =
  9886. DEFAULT_MB_RDMA_LOW_WATER;
  9887. tp->bufmgr_config.mbuf_mac_rx_low_water =
  9888. DEFAULT_MB_MACRX_LOW_WATER;
  9889. tp->bufmgr_config.mbuf_high_water =
  9890. DEFAULT_MB_HIGH_WATER;
  9891. tp->bufmgr_config.mbuf_read_dma_low_water_jumbo =
  9892. DEFAULT_MB_RDMA_LOW_WATER_JUMBO;
  9893. tp->bufmgr_config.mbuf_mac_rx_low_water_jumbo =
  9894. DEFAULT_MB_MACRX_LOW_WATER_JUMBO;
  9895. tp->bufmgr_config.mbuf_high_water_jumbo =
  9896. DEFAULT_MB_HIGH_WATER_JUMBO;
  9897. }
  9898. tp->bufmgr_config.dma_low_water = DEFAULT_DMA_LOW_WATER;
  9899. tp->bufmgr_config.dma_high_water = DEFAULT_DMA_HIGH_WATER;
  9900. }
  9901. static char * __devinit tg3_phy_string(struct tg3 *tp)
  9902. {
  9903. switch (tp->phy_id & PHY_ID_MASK) {
  9904. case PHY_ID_BCM5400: return "5400";
  9905. case PHY_ID_BCM5401: return "5401";
  9906. case PHY_ID_BCM5411: return "5411";
  9907. case PHY_ID_BCM5701: return "5701";
  9908. case PHY_ID_BCM5703: return "5703";
  9909. case PHY_ID_BCM5704: return "5704";
  9910. case PHY_ID_BCM5705: return "5705";
  9911. case PHY_ID_BCM5750: return "5750";
  9912. case PHY_ID_BCM5752: return "5752";
  9913. case PHY_ID_BCM5714: return "5714";
  9914. case PHY_ID_BCM5780: return "5780";
  9915. case PHY_ID_BCM5755: return "5755";
  9916. case PHY_ID_BCM5787: return "5787";
  9917. case PHY_ID_BCM5756: return "5722/5756";
  9918. case PHY_ID_BCM5906: return "5906";
  9919. case PHY_ID_BCM8002: return "8002/serdes";
  9920. case 0: return "serdes";
  9921. default: return "unknown";
  9922. };
  9923. }
  9924. static char * __devinit tg3_bus_string(struct tg3 *tp, char *str)
  9925. {
  9926. if (tp->tg3_flags2 & TG3_FLG2_PCI_EXPRESS) {
  9927. strcpy(str, "PCI Express");
  9928. return str;
  9929. } else if (tp->tg3_flags & TG3_FLAG_PCIX_MODE) {
  9930. u32 clock_ctrl = tr32(TG3PCI_CLOCK_CTRL) & 0x1f;
  9931. strcpy(str, "PCIX:");
  9932. if ((clock_ctrl == 7) ||
  9933. ((tr32(GRC_MISC_CFG) & GRC_MISC_CFG_BOARD_ID_MASK) ==
  9934. GRC_MISC_CFG_BOARD_ID_5704CIOBE))
  9935. strcat(str, "133MHz");
  9936. else if (clock_ctrl == 0)
  9937. strcat(str, "33MHz");
  9938. else if (clock_ctrl == 2)
  9939. strcat(str, "50MHz");
  9940. else if (clock_ctrl == 4)
  9941. strcat(str, "66MHz");
  9942. else if (clock_ctrl == 6)
  9943. strcat(str, "100MHz");
  9944. } else {
  9945. strcpy(str, "PCI:");
  9946. if (tp->tg3_flags & TG3_FLAG_PCI_HIGH_SPEED)
  9947. strcat(str, "66MHz");
  9948. else
  9949. strcat(str, "33MHz");
  9950. }
  9951. if (tp->tg3_flags & TG3_FLAG_PCI_32BIT)
  9952. strcat(str, ":32-bit");
  9953. else
  9954. strcat(str, ":64-bit");
  9955. return str;
  9956. }
  9957. static struct pci_dev * __devinit tg3_find_peer(struct tg3 *tp)
  9958. {
  9959. struct pci_dev *peer;
  9960. unsigned int func, devnr = tp->pdev->devfn & ~7;
  9961. for (func = 0; func < 8; func++) {
  9962. peer = pci_get_slot(tp->pdev->bus, devnr | func);
  9963. if (peer && peer != tp->pdev)
  9964. break;
  9965. pci_dev_put(peer);
  9966. }
  9967. /* 5704 can be configured in single-port mode, set peer to
  9968. * tp->pdev in that case.
  9969. */
  9970. if (!peer) {
  9971. peer = tp->pdev;
  9972. return peer;
  9973. }
  9974. /*
  9975. * We don't need to keep the refcount elevated; there's no way
  9976. * to remove one half of this device without removing the other
  9977. */
  9978. pci_dev_put(peer);
  9979. return peer;
  9980. }
  9981. static void __devinit tg3_init_coal(struct tg3 *tp)
  9982. {
  9983. struct ethtool_coalesce *ec = &tp->coal;
  9984. memset(ec, 0, sizeof(*ec));
  9985. ec->cmd = ETHTOOL_GCOALESCE;
  9986. ec->rx_coalesce_usecs = LOW_RXCOL_TICKS;
  9987. ec->tx_coalesce_usecs = LOW_TXCOL_TICKS;
  9988. ec->rx_max_coalesced_frames = LOW_RXMAX_FRAMES;
  9989. ec->tx_max_coalesced_frames = LOW_TXMAX_FRAMES;
  9990. ec->rx_coalesce_usecs_irq = DEFAULT_RXCOAL_TICK_INT;
  9991. ec->tx_coalesce_usecs_irq = DEFAULT_TXCOAL_TICK_INT;
  9992. ec->rx_max_coalesced_frames_irq = DEFAULT_RXCOAL_MAXF_INT;
  9993. ec->tx_max_coalesced_frames_irq = DEFAULT_TXCOAL_MAXF_INT;
  9994. ec->stats_block_coalesce_usecs = DEFAULT_STAT_COAL_TICKS;
  9995. if (tp->coalesce_mode & (HOSTCC_MODE_CLRTICK_RXBD |
  9996. HOSTCC_MODE_CLRTICK_TXBD)) {
  9997. ec->rx_coalesce_usecs = LOW_RXCOL_TICKS_CLRTCKS;
  9998. ec->rx_coalesce_usecs_irq = DEFAULT_RXCOAL_TICK_INT_CLRTCKS;
  9999. ec->tx_coalesce_usecs = LOW_TXCOL_TICKS_CLRTCKS;
  10000. ec->tx_coalesce_usecs_irq = DEFAULT_TXCOAL_TICK_INT_CLRTCKS;
  10001. }
  10002. if (tp->tg3_flags2 & TG3_FLG2_5705_PLUS) {
  10003. ec->rx_coalesce_usecs_irq = 0;
  10004. ec->tx_coalesce_usecs_irq = 0;
  10005. ec->stats_block_coalesce_usecs = 0;
  10006. }
  10007. }
  10008. static int __devinit tg3_init_one(struct pci_dev *pdev,
  10009. const struct pci_device_id *ent)
  10010. {
  10011. static int tg3_version_printed = 0;
  10012. unsigned long tg3reg_base, tg3reg_len;
  10013. struct net_device *dev;
  10014. struct tg3 *tp;
  10015. int i, err, pm_cap;
  10016. char str[40];
  10017. u64 dma_mask, persist_dma_mask;
  10018. if (tg3_version_printed++ == 0)
  10019. printk(KERN_INFO "%s", version);
  10020. err = pci_enable_device(pdev);
  10021. if (err) {
  10022. printk(KERN_ERR PFX "Cannot enable PCI device, "
  10023. "aborting.\n");
  10024. return err;
  10025. }
  10026. if (!(pci_resource_flags(pdev, 0) & IORESOURCE_MEM)) {
  10027. printk(KERN_ERR PFX "Cannot find proper PCI device "
  10028. "base address, aborting.\n");
  10029. err = -ENODEV;
  10030. goto err_out_disable_pdev;
  10031. }
  10032. err = pci_request_regions(pdev, DRV_MODULE_NAME);
  10033. if (err) {
  10034. printk(KERN_ERR PFX "Cannot obtain PCI resources, "
  10035. "aborting.\n");
  10036. goto err_out_disable_pdev;
  10037. }
  10038. pci_set_master(pdev);
  10039. /* Find power-management capability. */
  10040. pm_cap = pci_find_capability(pdev, PCI_CAP_ID_PM);
  10041. if (pm_cap == 0) {
  10042. printk(KERN_ERR PFX "Cannot find PowerManagement capability, "
  10043. "aborting.\n");
  10044. err = -EIO;
  10045. goto err_out_free_res;
  10046. }
  10047. tg3reg_base = pci_resource_start(pdev, 0);
  10048. tg3reg_len = pci_resource_len(pdev, 0);
  10049. dev = alloc_etherdev(sizeof(*tp));
  10050. if (!dev) {
  10051. printk(KERN_ERR PFX "Etherdev alloc failed, aborting.\n");
  10052. err = -ENOMEM;
  10053. goto err_out_free_res;
  10054. }
  10055. SET_NETDEV_DEV(dev, &pdev->dev);
  10056. #if TG3_VLAN_TAG_USED
  10057. dev->features |= NETIF_F_HW_VLAN_TX | NETIF_F_HW_VLAN_RX;
  10058. dev->vlan_rx_register = tg3_vlan_rx_register;
  10059. #endif
  10060. tp = netdev_priv(dev);
  10061. tp->pdev = pdev;
  10062. tp->dev = dev;
  10063. tp->pm_cap = pm_cap;
  10064. tp->mac_mode = TG3_DEF_MAC_MODE;
  10065. tp->rx_mode = TG3_DEF_RX_MODE;
  10066. tp->tx_mode = TG3_DEF_TX_MODE;
  10067. tp->mi_mode = MAC_MI_MODE_BASE;
  10068. if (tg3_debug > 0)
  10069. tp->msg_enable = tg3_debug;
  10070. else
  10071. tp->msg_enable = TG3_DEF_MSG_ENABLE;
  10072. /* The word/byte swap controls here control register access byte
  10073. * swapping. DMA data byte swapping is controlled in the GRC_MODE
  10074. * setting below.
  10075. */
  10076. tp->misc_host_ctrl =
  10077. MISC_HOST_CTRL_MASK_PCI_INT |
  10078. MISC_HOST_CTRL_WORD_SWAP |
  10079. MISC_HOST_CTRL_INDIR_ACCESS |
  10080. MISC_HOST_CTRL_PCISTATE_RW;
  10081. /* The NONFRM (non-frame) byte/word swap controls take effect
  10082. * on descriptor entries, anything which isn't packet data.
  10083. *
  10084. * The StrongARM chips on the board (one for tx, one for rx)
  10085. * are running in big-endian mode.
  10086. */
  10087. tp->grc_mode = (GRC_MODE_WSWAP_DATA | GRC_MODE_BSWAP_DATA |
  10088. GRC_MODE_WSWAP_NONFRM_DATA);
  10089. #ifdef __BIG_ENDIAN
  10090. tp->grc_mode |= GRC_MODE_BSWAP_NONFRM_DATA;
  10091. #endif
  10092. spin_lock_init(&tp->lock);
  10093. spin_lock_init(&tp->indirect_lock);
  10094. INIT_WORK(&tp->reset_task, tg3_reset_task);
  10095. tp->regs = ioremap_nocache(tg3reg_base, tg3reg_len);
  10096. if (!tp->regs) {
  10097. printk(KERN_ERR PFX "Cannot map device registers, "
  10098. "aborting.\n");
  10099. err = -ENOMEM;
  10100. goto err_out_free_dev;
  10101. }
  10102. tg3_init_link_config(tp);
  10103. tp->rx_pending = TG3_DEF_RX_RING_PENDING;
  10104. tp->rx_jumbo_pending = TG3_DEF_RX_JUMBO_RING_PENDING;
  10105. tp->tx_pending = TG3_DEF_TX_RING_PENDING;
  10106. dev->open = tg3_open;
  10107. dev->stop = tg3_close;
  10108. dev->get_stats = tg3_get_stats;
  10109. dev->set_multicast_list = tg3_set_rx_mode;
  10110. dev->set_mac_address = tg3_set_mac_addr;
  10111. dev->do_ioctl = tg3_ioctl;
  10112. dev->tx_timeout = tg3_tx_timeout;
  10113. netif_napi_add(dev, &tp->napi, tg3_poll, 64);
  10114. dev->ethtool_ops = &tg3_ethtool_ops;
  10115. dev->watchdog_timeo = TG3_TX_TIMEOUT;
  10116. dev->change_mtu = tg3_change_mtu;
  10117. dev->irq = pdev->irq;
  10118. #ifdef CONFIG_NET_POLL_CONTROLLER
  10119. dev->poll_controller = tg3_poll_controller;
  10120. #endif
  10121. err = tg3_get_invariants(tp);
  10122. if (err) {
  10123. printk(KERN_ERR PFX "Problem fetching invariants of chip, "
  10124. "aborting.\n");
  10125. goto err_out_iounmap;
  10126. }
  10127. /* The EPB bridge inside 5714, 5715, and 5780 and any
  10128. * device behind the EPB cannot support DMA addresses > 40-bit.
  10129. * On 64-bit systems with IOMMU, use 40-bit dma_mask.
  10130. * On 64-bit systems without IOMMU, use 64-bit dma_mask and
  10131. * do DMA address check in tg3_start_xmit().
  10132. */
  10133. if (tp->tg3_flags2 & TG3_FLG2_IS_5788)
  10134. persist_dma_mask = dma_mask = DMA_32BIT_MASK;
  10135. else if (tp->tg3_flags & TG3_FLAG_40BIT_DMA_BUG) {
  10136. persist_dma_mask = dma_mask = DMA_40BIT_MASK;
  10137. #ifdef CONFIG_HIGHMEM
  10138. dma_mask = DMA_64BIT_MASK;
  10139. #endif
  10140. } else
  10141. persist_dma_mask = dma_mask = DMA_64BIT_MASK;
  10142. /* Configure DMA attributes. */
  10143. if (dma_mask > DMA_32BIT_MASK) {
  10144. err = pci_set_dma_mask(pdev, dma_mask);
  10145. if (!err) {
  10146. dev->features |= NETIF_F_HIGHDMA;
  10147. err = pci_set_consistent_dma_mask(pdev,
  10148. persist_dma_mask);
  10149. if (err < 0) {
  10150. printk(KERN_ERR PFX "Unable to obtain 64 bit "
  10151. "DMA for consistent allocations\n");
  10152. goto err_out_iounmap;
  10153. }
  10154. }
  10155. }
  10156. if (err || dma_mask == DMA_32BIT_MASK) {
  10157. err = pci_set_dma_mask(pdev, DMA_32BIT_MASK);
  10158. if (err) {
  10159. printk(KERN_ERR PFX "No usable DMA configuration, "
  10160. "aborting.\n");
  10161. goto err_out_iounmap;
  10162. }
  10163. }
  10164. tg3_init_bufmgr_config(tp);
  10165. if (tp->tg3_flags2 & TG3_FLG2_HW_TSO) {
  10166. tp->tg3_flags2 |= TG3_FLG2_TSO_CAPABLE;
  10167. }
  10168. else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700 ||
  10169. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5701 ||
  10170. tp->pci_chip_rev_id == CHIPREV_ID_5705_A0 ||
  10171. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906 ||
  10172. (tp->tg3_flags & TG3_FLAG_ENABLE_ASF) != 0) {
  10173. tp->tg3_flags2 &= ~TG3_FLG2_TSO_CAPABLE;
  10174. } else {
  10175. tp->tg3_flags2 |= TG3_FLG2_TSO_CAPABLE | TG3_FLG2_TSO_BUG;
  10176. }
  10177. /* TSO is on by default on chips that support hardware TSO.
  10178. * Firmware TSO on older chips gives lower performance, so it
  10179. * is off by default, but can be enabled using ethtool.
  10180. */
  10181. if (tp->tg3_flags2 & TG3_FLG2_HW_TSO) {
  10182. dev->features |= NETIF_F_TSO;
  10183. if ((tp->tg3_flags2 & TG3_FLG2_HW_TSO_2) &&
  10184. (GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5906))
  10185. dev->features |= NETIF_F_TSO6;
  10186. }
  10187. if (tp->pci_chip_rev_id == CHIPREV_ID_5705_A1 &&
  10188. !(tp->tg3_flags2 & TG3_FLG2_TSO_CAPABLE) &&
  10189. !(tr32(TG3PCI_PCISTATE) & PCISTATE_BUS_SPEED_HIGH)) {
  10190. tp->tg3_flags2 |= TG3_FLG2_MAX_RXPEND_64;
  10191. tp->rx_pending = 63;
  10192. }
  10193. err = tg3_get_device_address(tp);
  10194. if (err) {
  10195. printk(KERN_ERR PFX "Could not obtain valid ethernet address, "
  10196. "aborting.\n");
  10197. goto err_out_iounmap;
  10198. }
  10199. /*
  10200. * Reset chip in case UNDI or EFI driver did not shutdown
  10201. * DMA self test will enable WDMAC and we'll see (spurious)
  10202. * pending DMA on the PCI bus at that point.
  10203. */
  10204. if ((tr32(HOSTCC_MODE) & HOSTCC_MODE_ENABLE) ||
  10205. (tr32(WDMAC_MODE) & WDMAC_MODE_ENABLE)) {
  10206. tw32(MEMARB_MODE, MEMARB_MODE_ENABLE);
  10207. tg3_halt(tp, RESET_KIND_SHUTDOWN, 1);
  10208. }
  10209. err = tg3_test_dma(tp);
  10210. if (err) {
  10211. printk(KERN_ERR PFX "DMA engine test failed, aborting.\n");
  10212. goto err_out_iounmap;
  10213. }
  10214. /* Tigon3 can do ipv4 only... and some chips have buggy
  10215. * checksumming.
  10216. */
  10217. if ((tp->tg3_flags & TG3_FLAG_BROKEN_CHECKSUMS) == 0) {
  10218. dev->features |= NETIF_F_IP_CSUM | NETIF_F_SG;
  10219. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5755 ||
  10220. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5787)
  10221. dev->features |= NETIF_F_IPV6_CSUM;
  10222. tp->tg3_flags |= TG3_FLAG_RX_CHECKSUMS;
  10223. } else
  10224. tp->tg3_flags &= ~TG3_FLAG_RX_CHECKSUMS;
  10225. /* flow control autonegotiation is default behavior */
  10226. tp->tg3_flags |= TG3_FLAG_PAUSE_AUTONEG;
  10227. tg3_init_coal(tp);
  10228. pci_set_drvdata(pdev, dev);
  10229. err = register_netdev(dev);
  10230. if (err) {
  10231. printk(KERN_ERR PFX "Cannot register net device, "
  10232. "aborting.\n");
  10233. goto err_out_iounmap;
  10234. }
  10235. printk(KERN_INFO "%s: Tigon3 [partno(%s) rev %04x PHY(%s)] (%s) %s Ethernet ",
  10236. dev->name,
  10237. tp->board_part_number,
  10238. tp->pci_chip_rev_id,
  10239. tg3_phy_string(tp),
  10240. tg3_bus_string(tp, str),
  10241. ((tp->tg3_flags & TG3_FLAG_10_100_ONLY) ? "10/100Base-TX" :
  10242. ((tp->tg3_flags2 & TG3_FLG2_ANY_SERDES) ? "1000Base-SX" :
  10243. "10/100/1000Base-T")));
  10244. for (i = 0; i < 6; i++)
  10245. printk("%2.2x%c", dev->dev_addr[i],
  10246. i == 5 ? '\n' : ':');
  10247. printk(KERN_INFO "%s: RXcsums[%d] LinkChgREG[%d] "
  10248. "MIirq[%d] ASF[%d] WireSpeed[%d] TSOcap[%d]\n",
  10249. dev->name,
  10250. (tp->tg3_flags & TG3_FLAG_RX_CHECKSUMS) != 0,
  10251. (tp->tg3_flags & TG3_FLAG_USE_LINKCHG_REG) != 0,
  10252. (tp->tg3_flags & TG3_FLAG_USE_MI_INTERRUPT) != 0,
  10253. (tp->tg3_flags & TG3_FLAG_ENABLE_ASF) != 0,
  10254. (tp->tg3_flags2 & TG3_FLG2_NO_ETH_WIRE_SPEED) == 0,
  10255. (tp->tg3_flags2 & TG3_FLG2_TSO_CAPABLE) != 0);
  10256. printk(KERN_INFO "%s: dma_rwctrl[%08x] dma_mask[%d-bit]\n",
  10257. dev->name, tp->dma_rwctrl,
  10258. (pdev->dma_mask == DMA_32BIT_MASK) ? 32 :
  10259. (((u64) pdev->dma_mask == DMA_40BIT_MASK) ? 40 : 64));
  10260. return 0;
  10261. err_out_iounmap:
  10262. if (tp->regs) {
  10263. iounmap(tp->regs);
  10264. tp->regs = NULL;
  10265. }
  10266. err_out_free_dev:
  10267. free_netdev(dev);
  10268. err_out_free_res:
  10269. pci_release_regions(pdev);
  10270. err_out_disable_pdev:
  10271. pci_disable_device(pdev);
  10272. pci_set_drvdata(pdev, NULL);
  10273. return err;
  10274. }
  10275. static void __devexit tg3_remove_one(struct pci_dev *pdev)
  10276. {
  10277. struct net_device *dev = pci_get_drvdata(pdev);
  10278. if (dev) {
  10279. struct tg3 *tp = netdev_priv(dev);
  10280. flush_scheduled_work();
  10281. unregister_netdev(dev);
  10282. if (tp->regs) {
  10283. iounmap(tp->regs);
  10284. tp->regs = NULL;
  10285. }
  10286. free_netdev(dev);
  10287. pci_release_regions(pdev);
  10288. pci_disable_device(pdev);
  10289. pci_set_drvdata(pdev, NULL);
  10290. }
  10291. }
  10292. static int tg3_suspend(struct pci_dev *pdev, pm_message_t state)
  10293. {
  10294. struct net_device *dev = pci_get_drvdata(pdev);
  10295. struct tg3 *tp = netdev_priv(dev);
  10296. int err;
  10297. /* PCI register 4 needs to be saved whether netif_running() or not.
  10298. * MSI address and data need to be saved if using MSI and
  10299. * netif_running().
  10300. */
  10301. pci_save_state(pdev);
  10302. if (!netif_running(dev))
  10303. return 0;
  10304. flush_scheduled_work();
  10305. tg3_netif_stop(tp);
  10306. del_timer_sync(&tp->timer);
  10307. tg3_full_lock(tp, 1);
  10308. tg3_disable_ints(tp);
  10309. tg3_full_unlock(tp);
  10310. netif_device_detach(dev);
  10311. tg3_full_lock(tp, 0);
  10312. tg3_halt(tp, RESET_KIND_SHUTDOWN, 1);
  10313. tp->tg3_flags &= ~TG3_FLAG_INIT_COMPLETE;
  10314. tg3_full_unlock(tp);
  10315. err = tg3_set_power_state(tp, pci_choose_state(pdev, state));
  10316. if (err) {
  10317. tg3_full_lock(tp, 0);
  10318. tp->tg3_flags |= TG3_FLAG_INIT_COMPLETE;
  10319. if (tg3_restart_hw(tp, 1))
  10320. goto out;
  10321. tp->timer.expires = jiffies + tp->timer_offset;
  10322. add_timer(&tp->timer);
  10323. netif_device_attach(dev);
  10324. tg3_netif_start(tp);
  10325. out:
  10326. tg3_full_unlock(tp);
  10327. }
  10328. return err;
  10329. }
  10330. static int tg3_resume(struct pci_dev *pdev)
  10331. {
  10332. struct net_device *dev = pci_get_drvdata(pdev);
  10333. struct tg3 *tp = netdev_priv(dev);
  10334. int err;
  10335. pci_restore_state(tp->pdev);
  10336. if (!netif_running(dev))
  10337. return 0;
  10338. err = tg3_set_power_state(tp, PCI_D0);
  10339. if (err)
  10340. return err;
  10341. /* Hardware bug - MSI won't work if INTX disabled. */
  10342. if ((tp->tg3_flags2 & TG3_FLG2_5780_CLASS) &&
  10343. (tp->tg3_flags2 & TG3_FLG2_USING_MSI))
  10344. pci_intx(tp->pdev, 1);
  10345. netif_device_attach(dev);
  10346. tg3_full_lock(tp, 0);
  10347. tp->tg3_flags |= TG3_FLAG_INIT_COMPLETE;
  10348. err = tg3_restart_hw(tp, 1);
  10349. if (err)
  10350. goto out;
  10351. tp->timer.expires = jiffies + tp->timer_offset;
  10352. add_timer(&tp->timer);
  10353. tg3_netif_start(tp);
  10354. out:
  10355. tg3_full_unlock(tp);
  10356. return err;
  10357. }
  10358. static struct pci_driver tg3_driver = {
  10359. .name = DRV_MODULE_NAME,
  10360. .id_table = tg3_pci_tbl,
  10361. .probe = tg3_init_one,
  10362. .remove = __devexit_p(tg3_remove_one),
  10363. .suspend = tg3_suspend,
  10364. .resume = tg3_resume
  10365. };
  10366. static int __init tg3_init(void)
  10367. {
  10368. return pci_register_driver(&tg3_driver);
  10369. }
  10370. static void __exit tg3_cleanup(void)
  10371. {
  10372. pci_unregister_driver(&tg3_driver);
  10373. }
  10374. module_init(tg3_init);
  10375. module_exit(tg3_cleanup);