phy_n.c 97 KB

12345678910111213141516171819202122232425262728293031323334353637383940414243444546474849505152535455565758596061626364656667686970717273747576777879808182838485868788899091929394959697989910010110210310410510610710810911011111211311411511611711811912012112212312412512612712812913013113213313413513613713813914014114214314414514614714814915015115215315415515615715815916016116216316416516616716816917017117217317417517617717817918018118218318418518618718818919019119219319419519619719819920020120220320420520620720820921021121221321421521621721821922022122222322422522622722822923023123223323423523623723823924024124224324424524624724824925025125225325425525625725825926026126226326426526626726826927027127227327427527627727827928028128228328428528628728828929029129229329429529629729829930030130230330430530630730830931031131231331431531631731831932032132232332432532632732832933033133233333433533633733833934034134234334434534634734834935035135235335435535635735835936036136236336436536636736836937037137237337437537637737837938038138238338438538638738838939039139239339439539639739839940040140240340440540640740840941041141241341441541641741841942042142242342442542642742842943043143243343443543643743843944044144244344444544644744844945045145245345445545645745845946046146246346446546646746846947047147247347447547647747847948048148248348448548648748848949049149249349449549649749849950050150250350450550650750850951051151251351451551651751851952052152252352452552652752852953053153253353453553653753853954054154254354454554654754854955055155255355455555655755855956056156256356456556656756856957057157257357457557657757857958058158258358458558658758858959059159259359459559659759859960060160260360460560660760860961061161261361461561661761861962062162262362462562662762862963063163263363463563663763863964064164264364464564664764864965065165265365465565665765865966066166266366466566666766866967067167267367467567667767867968068168268368468568668768868969069169269369469569669769869970070170270370470570670770870971071171271371471571671771871972072172272372472572672772872973073173273373473573673773873974074174274374474574674774874975075175275375475575675775875976076176276376476576676776876977077177277377477577677777877978078178278378478578678778878979079179279379479579679779879980080180280380480580680780880981081181281381481581681781881982082182282382482582682782882983083183283383483583683783883984084184284384484584684784884985085185285385485585685785885986086186286386486586686786886987087187287387487587687787887988088188288388488588688788888989089189289389489589689789889990090190290390490590690790890991091191291391491591691791891992092192292392492592692792892993093193293393493593693793893994094194294394494594694794894995095195295395495595695795895996096196296396496596696796896997097197297397497597697797897998098198298398498598698798898999099199299399499599699799899910001001100210031004100510061007100810091010101110121013101410151016101710181019102010211022102310241025102610271028102910301031103210331034103510361037103810391040104110421043104410451046104710481049105010511052105310541055105610571058105910601061106210631064106510661067106810691070107110721073107410751076107710781079108010811082108310841085108610871088108910901091109210931094109510961097109810991100110111021103110411051106110711081109111011111112111311141115111611171118111911201121112211231124112511261127112811291130113111321133113411351136113711381139114011411142114311441145114611471148114911501151115211531154115511561157115811591160116111621163116411651166116711681169117011711172117311741175117611771178117911801181118211831184118511861187118811891190119111921193119411951196119711981199120012011202120312041205120612071208120912101211121212131214121512161217121812191220122112221223122412251226122712281229123012311232123312341235123612371238123912401241124212431244124512461247124812491250125112521253125412551256125712581259126012611262126312641265126612671268126912701271127212731274127512761277127812791280128112821283128412851286128712881289129012911292129312941295129612971298129913001301130213031304130513061307130813091310131113121313131413151316131713181319132013211322132313241325132613271328132913301331133213331334133513361337133813391340134113421343134413451346134713481349135013511352135313541355135613571358135913601361136213631364136513661367136813691370137113721373137413751376137713781379138013811382138313841385138613871388138913901391139213931394139513961397139813991400140114021403140414051406140714081409141014111412141314141415141614171418141914201421142214231424142514261427142814291430143114321433143414351436143714381439144014411442144314441445144614471448144914501451145214531454145514561457145814591460146114621463146414651466146714681469147014711472147314741475147614771478147914801481148214831484148514861487148814891490149114921493149414951496149714981499150015011502150315041505150615071508150915101511151215131514151515161517151815191520152115221523152415251526152715281529153015311532153315341535153615371538153915401541154215431544154515461547154815491550155115521553155415551556155715581559156015611562156315641565156615671568156915701571157215731574157515761577157815791580158115821583158415851586158715881589159015911592159315941595159615971598159916001601160216031604160516061607160816091610161116121613161416151616161716181619162016211622162316241625162616271628162916301631163216331634163516361637163816391640164116421643164416451646164716481649165016511652165316541655165616571658165916601661166216631664166516661667166816691670167116721673167416751676167716781679168016811682168316841685168616871688168916901691169216931694169516961697169816991700170117021703170417051706170717081709171017111712171317141715171617171718171917201721172217231724172517261727172817291730173117321733173417351736173717381739174017411742174317441745174617471748174917501751175217531754175517561757175817591760176117621763176417651766176717681769177017711772177317741775177617771778177917801781178217831784178517861787178817891790179117921793179417951796179717981799180018011802180318041805180618071808180918101811181218131814181518161817181818191820182118221823182418251826182718281829183018311832183318341835183618371838183918401841184218431844184518461847184818491850185118521853185418551856185718581859186018611862186318641865186618671868186918701871187218731874187518761877187818791880188118821883188418851886188718881889189018911892189318941895189618971898189919001901190219031904190519061907190819091910191119121913191419151916191719181919192019211922192319241925192619271928192919301931193219331934193519361937193819391940194119421943194419451946194719481949195019511952195319541955195619571958195919601961196219631964196519661967196819691970197119721973197419751976197719781979198019811982198319841985198619871988198919901991199219931994199519961997199819992000200120022003200420052006200720082009201020112012201320142015201620172018201920202021202220232024202520262027202820292030203120322033203420352036203720382039204020412042204320442045204620472048204920502051205220532054205520562057205820592060206120622063206420652066206720682069207020712072207320742075207620772078207920802081208220832084208520862087208820892090209120922093209420952096209720982099210021012102210321042105210621072108210921102111211221132114211521162117211821192120212121222123212421252126212721282129213021312132213321342135213621372138213921402141214221432144214521462147214821492150215121522153215421552156215721582159216021612162216321642165216621672168216921702171217221732174217521762177217821792180218121822183218421852186218721882189219021912192219321942195219621972198219922002201220222032204220522062207220822092210221122122213221422152216221722182219222022212222222322242225222622272228222922302231223222332234223522362237223822392240224122422243224422452246224722482249225022512252225322542255225622572258225922602261226222632264226522662267226822692270227122722273227422752276227722782279228022812282228322842285228622872288228922902291229222932294229522962297229822992300230123022303230423052306230723082309231023112312231323142315231623172318231923202321232223232324232523262327232823292330233123322333233423352336233723382339234023412342234323442345234623472348234923502351235223532354235523562357235823592360236123622363236423652366236723682369237023712372237323742375237623772378237923802381238223832384238523862387238823892390239123922393239423952396239723982399240024012402240324042405240624072408240924102411241224132414241524162417241824192420242124222423242424252426242724282429243024312432243324342435243624372438243924402441244224432444244524462447244824492450245124522453245424552456245724582459246024612462246324642465246624672468246924702471247224732474247524762477247824792480248124822483248424852486248724882489249024912492249324942495249624972498249925002501250225032504250525062507250825092510251125122513251425152516251725182519252025212522252325242525252625272528252925302531253225332534253525362537253825392540254125422543254425452546254725482549255025512552255325542555255625572558255925602561256225632564256525662567256825692570257125722573257425752576257725782579258025812582258325842585258625872588258925902591259225932594259525962597259825992600260126022603260426052606260726082609261026112612261326142615261626172618261926202621262226232624262526262627262826292630263126322633263426352636263726382639264026412642264326442645264626472648264926502651265226532654265526562657265826592660266126622663266426652666266726682669267026712672267326742675267626772678267926802681268226832684268526862687268826892690269126922693269426952696269726982699270027012702270327042705270627072708270927102711271227132714271527162717271827192720272127222723272427252726272727282729273027312732273327342735273627372738273927402741274227432744274527462747274827492750275127522753275427552756275727582759276027612762276327642765276627672768276927702771277227732774277527762777277827792780278127822783278427852786278727882789279027912792279327942795279627972798279928002801280228032804280528062807280828092810281128122813281428152816281728182819282028212822282328242825282628272828282928302831283228332834283528362837283828392840284128422843284428452846284728482849285028512852285328542855285628572858285928602861286228632864286528662867286828692870287128722873287428752876287728782879288028812882288328842885288628872888288928902891289228932894289528962897289828992900290129022903290429052906290729082909291029112912291329142915291629172918291929202921292229232924292529262927292829292930293129322933293429352936293729382939294029412942294329442945294629472948294929502951295229532954295529562957295829592960296129622963296429652966296729682969297029712972297329742975297629772978297929802981298229832984298529862987298829892990299129922993299429952996299729982999300030013002300330043005300630073008300930103011301230133014301530163017301830193020302130223023302430253026302730283029303030313032303330343035303630373038303930403041304230433044304530463047304830493050305130523053305430553056305730583059306030613062306330643065306630673068306930703071307230733074307530763077307830793080308130823083308430853086308730883089309030913092309330943095309630973098309931003101310231033104310531063107310831093110311131123113311431153116311731183119312031213122312331243125312631273128312931303131313231333134313531363137313831393140314131423143314431453146314731483149315031513152315331543155315631573158315931603161316231633164316531663167316831693170317131723173317431753176317731783179318031813182318331843185318631873188318931903191319231933194319531963197319831993200320132023203320432053206320732083209321032113212321332143215321632173218321932203221322232233224322532263227322832293230323132323233323432353236323732383239324032413242324332443245324632473248324932503251325232533254325532563257325832593260326132623263326432653266326732683269327032713272327332743275327632773278327932803281328232833284328532863287328832893290329132923293329432953296329732983299330033013302330333043305330633073308330933103311331233133314331533163317331833193320332133223323332433253326332733283329333033313332333333343335333633373338333933403341334233433344334533463347334833493350335133523353335433553356335733583359336033613362336333643365336633673368336933703371337233733374337533763377337833793380338133823383338433853386338733883389339033913392339333943395339633973398339934003401340234033404340534063407340834093410341134123413341434153416341734183419342034213422342334243425342634273428342934303431343234333434343534363437343834393440344134423443344434453446344734483449345034513452
  1. /*
  2. Broadcom B43 wireless driver
  3. IEEE 802.11n PHY support
  4. Copyright (c) 2008 Michael Buesch <mb@bu3sch.de>
  5. This program is free software; you can redistribute it and/or modify
  6. it under the terms of the GNU General Public License as published by
  7. the Free Software Foundation; either version 2 of the License, or
  8. (at your option) any later version.
  9. This program is distributed in the hope that it will be useful,
  10. but WITHOUT ANY WARRANTY; without even the implied warranty of
  11. MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  12. GNU General Public License for more details.
  13. You should have received a copy of the GNU General Public License
  14. along with this program; see the file COPYING. If not, write to
  15. the Free Software Foundation, Inc., 51 Franklin Steet, Fifth Floor,
  16. Boston, MA 02110-1301, USA.
  17. */
  18. #include <linux/delay.h>
  19. #include <linux/types.h>
  20. #include "b43.h"
  21. #include "phy_n.h"
  22. #include "tables_nphy.h"
  23. #include "main.h"
  24. struct nphy_txgains {
  25. u16 txgm[2];
  26. u16 pga[2];
  27. u16 pad[2];
  28. u16 ipa[2];
  29. };
  30. struct nphy_iqcal_params {
  31. u16 txgm;
  32. u16 pga;
  33. u16 pad;
  34. u16 ipa;
  35. u16 cal_gain;
  36. u16 ncorr[5];
  37. };
  38. struct nphy_iq_est {
  39. s32 iq0_prod;
  40. u32 i0_pwr;
  41. u32 q0_pwr;
  42. s32 iq1_prod;
  43. u32 i1_pwr;
  44. u32 q1_pwr;
  45. };
  46. enum b43_nphy_rf_sequence {
  47. B43_RFSEQ_RX2TX,
  48. B43_RFSEQ_TX2RX,
  49. B43_RFSEQ_RESET2RX,
  50. B43_RFSEQ_UPDATE_GAINH,
  51. B43_RFSEQ_UPDATE_GAINL,
  52. B43_RFSEQ_UPDATE_GAINU,
  53. };
  54. static void b43_nphy_set_rf_sequence(struct b43_wldev *dev, u8 cmd,
  55. u8 *events, u8 *delays, u8 length);
  56. static void b43_nphy_force_rf_sequence(struct b43_wldev *dev,
  57. enum b43_nphy_rf_sequence seq);
  58. static void b43_nphy_rf_control_override(struct b43_wldev *dev, u16 field,
  59. u16 value, u8 core, bool off);
  60. static void b43_nphy_rf_control_intc_override(struct b43_wldev *dev, u8 field,
  61. u16 value, u8 core);
  62. static inline bool b43_empty_chanspec(struct b43_chanspec *chanspec)
  63. {
  64. return !chanspec->channel && !chanspec->sideband &&
  65. !chanspec->b_width && !chanspec->b_freq;
  66. }
  67. static inline bool b43_eq_chanspecs(struct b43_chanspec *chanspec1,
  68. struct b43_chanspec *chanspec2)
  69. {
  70. return (chanspec1->channel == chanspec2->channel &&
  71. chanspec1->sideband == chanspec2->sideband &&
  72. chanspec1->b_width == chanspec2->b_width &&
  73. chanspec1->b_freq == chanspec2->b_freq);
  74. }
  75. void b43_nphy_set_rxantenna(struct b43_wldev *dev, int antenna)
  76. {//TODO
  77. }
  78. static void b43_nphy_op_adjust_txpower(struct b43_wldev *dev)
  79. {//TODO
  80. }
  81. static enum b43_txpwr_result b43_nphy_op_recalc_txpower(struct b43_wldev *dev,
  82. bool ignore_tssi)
  83. {//TODO
  84. return B43_TXPWR_RES_DONE;
  85. }
  86. static void b43_chantab_radio_upload(struct b43_wldev *dev,
  87. const struct b43_nphy_channeltab_entry *e)
  88. {
  89. b43_radio_write(dev, B2055_PLL_REF, e->radio_pll_ref);
  90. b43_radio_write(dev, B2055_RF_PLLMOD0, e->radio_rf_pllmod0);
  91. b43_radio_write(dev, B2055_RF_PLLMOD1, e->radio_rf_pllmod1);
  92. b43_radio_write(dev, B2055_VCO_CAPTAIL, e->radio_vco_captail);
  93. b43_read32(dev, B43_MMIO_MACCTL); /* flush writes */
  94. b43_radio_write(dev, B2055_VCO_CAL1, e->radio_vco_cal1);
  95. b43_radio_write(dev, B2055_VCO_CAL2, e->radio_vco_cal2);
  96. b43_radio_write(dev, B2055_PLL_LFC1, e->radio_pll_lfc1);
  97. b43_radio_write(dev, B2055_PLL_LFR1, e->radio_pll_lfr1);
  98. b43_read32(dev, B43_MMIO_MACCTL); /* flush writes */
  99. b43_radio_write(dev, B2055_PLL_LFC2, e->radio_pll_lfc2);
  100. b43_radio_write(dev, B2055_LGBUF_CENBUF, e->radio_lgbuf_cenbuf);
  101. b43_radio_write(dev, B2055_LGEN_TUNE1, e->radio_lgen_tune1);
  102. b43_radio_write(dev, B2055_LGEN_TUNE2, e->radio_lgen_tune2);
  103. b43_read32(dev, B43_MMIO_MACCTL); /* flush writes */
  104. b43_radio_write(dev, B2055_C1_LGBUF_ATUNE, e->radio_c1_lgbuf_atune);
  105. b43_radio_write(dev, B2055_C1_LGBUF_GTUNE, e->radio_c1_lgbuf_gtune);
  106. b43_radio_write(dev, B2055_C1_RX_RFR1, e->radio_c1_rx_rfr1);
  107. b43_radio_write(dev, B2055_C1_TX_PGAPADTN, e->radio_c1_tx_pgapadtn);
  108. b43_read32(dev, B43_MMIO_MACCTL); /* flush writes */
  109. b43_radio_write(dev, B2055_C1_TX_MXBGTRIM, e->radio_c1_tx_mxbgtrim);
  110. b43_radio_write(dev, B2055_C2_LGBUF_ATUNE, e->radio_c2_lgbuf_atune);
  111. b43_radio_write(dev, B2055_C2_LGBUF_GTUNE, e->radio_c2_lgbuf_gtune);
  112. b43_radio_write(dev, B2055_C2_RX_RFR1, e->radio_c2_rx_rfr1);
  113. b43_read32(dev, B43_MMIO_MACCTL); /* flush writes */
  114. b43_radio_write(dev, B2055_C2_TX_PGAPADTN, e->radio_c2_tx_pgapadtn);
  115. b43_radio_write(dev, B2055_C2_TX_MXBGTRIM, e->radio_c2_tx_mxbgtrim);
  116. }
  117. static void b43_chantab_phy_upload(struct b43_wldev *dev,
  118. const struct b43_nphy_channeltab_entry *e)
  119. {
  120. b43_phy_write(dev, B43_NPHY_BW1A, e->phy_bw1a);
  121. b43_phy_write(dev, B43_NPHY_BW2, e->phy_bw2);
  122. b43_phy_write(dev, B43_NPHY_BW3, e->phy_bw3);
  123. b43_phy_write(dev, B43_NPHY_BW4, e->phy_bw4);
  124. b43_phy_write(dev, B43_NPHY_BW5, e->phy_bw5);
  125. b43_phy_write(dev, B43_NPHY_BW6, e->phy_bw6);
  126. }
  127. static void b43_nphy_tx_power_fix(struct b43_wldev *dev)
  128. {
  129. //TODO
  130. }
  131. /* http://bcm-v4.sipsolutions.net/802.11/PHY/Radio/2055Setup */
  132. static void b43_radio_2055_setup(struct b43_wldev *dev,
  133. const struct b43_nphy_channeltab_entry *e)
  134. {
  135. B43_WARN_ON(dev->phy.rev >= 3);
  136. b43_chantab_radio_upload(dev, e);
  137. udelay(50);
  138. b43_radio_write(dev, B2055_VCO_CAL10, 5);
  139. b43_radio_write(dev, B2055_VCO_CAL10, 45);
  140. b43_read32(dev, B43_MMIO_MACCTL); /* flush writes */
  141. b43_radio_write(dev, B2055_VCO_CAL10, 65);
  142. udelay(300);
  143. }
  144. /* Tune the hardware to a new channel. */
  145. static int nphy_channel_switch(struct b43_wldev *dev, unsigned int channel)
  146. {
  147. const struct b43_nphy_channeltab_entry *tabent;
  148. tabent = b43_nphy_get_chantabent(dev, channel);
  149. if (!tabent)
  150. return -ESRCH;
  151. //FIXME enable/disable band select upper20 in RXCTL
  152. if (0 /*FIXME 5Ghz*/)
  153. b43_radio_maskset(dev, B2055_MASTER1, 0xFF8F, 0x20);
  154. else
  155. b43_radio_maskset(dev, B2055_MASTER1, 0xFF8F, 0x50);
  156. b43_radio_2055_setup(dev, tabent);
  157. if (0 /*FIXME 5Ghz*/)
  158. b43_phy_set(dev, B43_NPHY_BANDCTL, B43_NPHY_BANDCTL_5GHZ);
  159. else
  160. b43_phy_mask(dev, B43_NPHY_BANDCTL, ~B43_NPHY_BANDCTL_5GHZ);
  161. b43_chantab_phy_upload(dev, tabent);
  162. b43_nphy_tx_power_fix(dev);
  163. return 0;
  164. }
  165. static void b43_radio_init2055_pre(struct b43_wldev *dev)
  166. {
  167. b43_phy_mask(dev, B43_NPHY_RFCTL_CMD,
  168. ~B43_NPHY_RFCTL_CMD_PORFORCE);
  169. b43_phy_set(dev, B43_NPHY_RFCTL_CMD,
  170. B43_NPHY_RFCTL_CMD_CHIP0PU |
  171. B43_NPHY_RFCTL_CMD_OEPORFORCE);
  172. b43_phy_set(dev, B43_NPHY_RFCTL_CMD,
  173. B43_NPHY_RFCTL_CMD_PORFORCE);
  174. }
  175. static void b43_radio_init2055_post(struct b43_wldev *dev)
  176. {
  177. struct b43_phy_n *nphy = dev->phy.n;
  178. struct ssb_sprom *sprom = &(dev->dev->bus->sprom);
  179. struct ssb_boardinfo *binfo = &(dev->dev->bus->boardinfo);
  180. int i;
  181. u16 val;
  182. bool workaround = false;
  183. if (sprom->revision < 4)
  184. workaround = (binfo->vendor != PCI_VENDOR_ID_BROADCOM ||
  185. binfo->type != 0x46D ||
  186. binfo->rev < 0x41);
  187. else
  188. workaround = ((sprom->boardflags_hi & B43_BFH_NOPA) == 0);
  189. b43_radio_mask(dev, B2055_MASTER1, 0xFFF3);
  190. if (workaround) {
  191. b43_radio_mask(dev, B2055_C1_RX_BB_REG, 0x7F);
  192. b43_radio_mask(dev, B2055_C2_RX_BB_REG, 0x7F);
  193. }
  194. b43_radio_maskset(dev, B2055_RRCCAL_NOPTSEL, 0xFFC0, 0x2C);
  195. b43_radio_write(dev, B2055_CAL_MISC, 0x3C);
  196. b43_radio_mask(dev, B2055_CAL_MISC, 0xFFBE);
  197. b43_radio_set(dev, B2055_CAL_LPOCTL, 0x80);
  198. b43_radio_set(dev, B2055_CAL_MISC, 0x1);
  199. msleep(1);
  200. b43_radio_set(dev, B2055_CAL_MISC, 0x40);
  201. for (i = 0; i < 200; i++) {
  202. val = b43_radio_read(dev, B2055_CAL_COUT2);
  203. if (val & 0x80) {
  204. i = 0;
  205. break;
  206. }
  207. udelay(10);
  208. }
  209. if (i)
  210. b43err(dev->wl, "radio post init timeout\n");
  211. b43_radio_mask(dev, B2055_CAL_LPOCTL, 0xFF7F);
  212. nphy_channel_switch(dev, dev->phy.channel);
  213. b43_radio_write(dev, B2055_C1_RX_BB_LPF, 0x9);
  214. b43_radio_write(dev, B2055_C2_RX_BB_LPF, 0x9);
  215. b43_radio_write(dev, B2055_C1_RX_BB_MIDACHP, 0x83);
  216. b43_radio_write(dev, B2055_C2_RX_BB_MIDACHP, 0x83);
  217. b43_radio_maskset(dev, B2055_C1_LNA_GAINBST, 0xFFF8, 0x6);
  218. b43_radio_maskset(dev, B2055_C2_LNA_GAINBST, 0xFFF8, 0x6);
  219. if (!nphy->gain_boost) {
  220. b43_radio_set(dev, B2055_C1_RX_RFSPC1, 0x2);
  221. b43_radio_set(dev, B2055_C2_RX_RFSPC1, 0x2);
  222. } else {
  223. b43_radio_mask(dev, B2055_C1_RX_RFSPC1, 0xFFFD);
  224. b43_radio_mask(dev, B2055_C2_RX_RFSPC1, 0xFFFD);
  225. }
  226. udelay(2);
  227. }
  228. /*
  229. * Initialize a Broadcom 2055 N-radio
  230. * http://bcm-v4.sipsolutions.net/802.11/Radio/2055/Init
  231. */
  232. static void b43_radio_init2055(struct b43_wldev *dev)
  233. {
  234. b43_radio_init2055_pre(dev);
  235. if (b43_status(dev) < B43_STAT_INITIALIZED)
  236. b2055_upload_inittab(dev, 0, 1);
  237. else
  238. b2055_upload_inittab(dev, 0/*FIXME on 5ghz band*/, 0);
  239. b43_radio_init2055_post(dev);
  240. }
  241. /*
  242. * Upload the N-PHY tables.
  243. * http://bcm-v4.sipsolutions.net/802.11/PHY/N/InitTables
  244. */
  245. static void b43_nphy_tables_init(struct b43_wldev *dev)
  246. {
  247. if (dev->phy.rev < 3)
  248. b43_nphy_rev0_1_2_tables_init(dev);
  249. else
  250. b43_nphy_rev3plus_tables_init(dev);
  251. }
  252. /* http://bcm-v4.sipsolutions.net/802.11/PHY/N/PA%20override */
  253. static void b43_nphy_pa_override(struct b43_wldev *dev, bool enable)
  254. {
  255. struct b43_phy_n *nphy = dev->phy.n;
  256. enum ieee80211_band band;
  257. u16 tmp;
  258. if (!enable) {
  259. nphy->rfctrl_intc1_save = b43_phy_read(dev,
  260. B43_NPHY_RFCTL_INTC1);
  261. nphy->rfctrl_intc2_save = b43_phy_read(dev,
  262. B43_NPHY_RFCTL_INTC2);
  263. band = b43_current_band(dev->wl);
  264. if (dev->phy.rev >= 3) {
  265. if (band == IEEE80211_BAND_5GHZ)
  266. tmp = 0x600;
  267. else
  268. tmp = 0x480;
  269. } else {
  270. if (band == IEEE80211_BAND_5GHZ)
  271. tmp = 0x180;
  272. else
  273. tmp = 0x120;
  274. }
  275. b43_phy_write(dev, B43_NPHY_RFCTL_INTC1, tmp);
  276. b43_phy_write(dev, B43_NPHY_RFCTL_INTC2, tmp);
  277. } else {
  278. b43_phy_write(dev, B43_NPHY_RFCTL_INTC1,
  279. nphy->rfctrl_intc1_save);
  280. b43_phy_write(dev, B43_NPHY_RFCTL_INTC2,
  281. nphy->rfctrl_intc2_save);
  282. }
  283. }
  284. /* http://bcm-v4.sipsolutions.net/802.11/PHY/N/TxLpFbw */
  285. static void b43_nphy_tx_lp_fbw(struct b43_wldev *dev)
  286. {
  287. struct b43_phy_n *nphy = dev->phy.n;
  288. u16 tmp;
  289. enum ieee80211_band band = b43_current_band(dev->wl);
  290. bool ipa = (nphy->ipa2g_on && band == IEEE80211_BAND_2GHZ) ||
  291. (nphy->ipa5g_on && band == IEEE80211_BAND_5GHZ);
  292. if (dev->phy.rev >= 3) {
  293. if (ipa) {
  294. tmp = 4;
  295. b43_phy_write(dev, B43_NPHY_TXF_40CO_B32S2,
  296. (((((tmp << 3) | tmp) << 3) | tmp) << 3) | tmp);
  297. }
  298. tmp = 1;
  299. b43_phy_write(dev, B43_NPHY_TXF_40CO_B1S2,
  300. (((((tmp << 3) | tmp) << 3) | tmp) << 3) | tmp);
  301. }
  302. }
  303. /* http://bcm-v4.sipsolutions.net/802.11/PHY/N/BmacPhyClkFgc */
  304. static void b43_nphy_bmac_clock_fgc(struct b43_wldev *dev, bool force)
  305. {
  306. u32 tmslow;
  307. if (dev->phy.type != B43_PHYTYPE_N)
  308. return;
  309. tmslow = ssb_read32(dev->dev, SSB_TMSLOW);
  310. if (force)
  311. tmslow |= SSB_TMSLOW_FGC;
  312. else
  313. tmslow &= ~SSB_TMSLOW_FGC;
  314. ssb_write32(dev->dev, SSB_TMSLOW, tmslow);
  315. }
  316. /* http://bcm-v4.sipsolutions.net/802.11/PHY/N/CCA */
  317. static void b43_nphy_reset_cca(struct b43_wldev *dev)
  318. {
  319. u16 bbcfg;
  320. b43_nphy_bmac_clock_fgc(dev, 1);
  321. bbcfg = b43_phy_read(dev, B43_NPHY_BBCFG);
  322. b43_phy_write(dev, B43_NPHY_BBCFG, bbcfg | B43_NPHY_BBCFG_RSTCCA);
  323. udelay(1);
  324. b43_phy_write(dev, B43_NPHY_BBCFG, bbcfg & ~B43_NPHY_BBCFG_RSTCCA);
  325. b43_nphy_bmac_clock_fgc(dev, 0);
  326. b43_nphy_force_rf_sequence(dev, B43_RFSEQ_RESET2RX);
  327. }
  328. /* http://bcm-v4.sipsolutions.net/802.11/PHY/N/MIMOConfig */
  329. static void b43_nphy_update_mimo_config(struct b43_wldev *dev, s32 preamble)
  330. {
  331. u16 mimocfg = b43_phy_read(dev, B43_NPHY_MIMOCFG);
  332. mimocfg |= B43_NPHY_MIMOCFG_AUTO;
  333. if (preamble == 1)
  334. mimocfg |= B43_NPHY_MIMOCFG_GFMIX;
  335. else
  336. mimocfg &= ~B43_NPHY_MIMOCFG_GFMIX;
  337. b43_phy_write(dev, B43_NPHY_MIMOCFG, mimocfg);
  338. }
  339. /* http://bcm-v4.sipsolutions.net/802.11/PHY/N/Chains */
  340. static void b43_nphy_update_txrx_chain(struct b43_wldev *dev)
  341. {
  342. struct b43_phy_n *nphy = dev->phy.n;
  343. bool override = false;
  344. u16 chain = 0x33;
  345. if (nphy->txrx_chain == 0) {
  346. chain = 0x11;
  347. override = true;
  348. } else if (nphy->txrx_chain == 1) {
  349. chain = 0x22;
  350. override = true;
  351. }
  352. b43_phy_maskset(dev, B43_NPHY_RFSEQCA,
  353. ~(B43_NPHY_RFSEQCA_TXEN | B43_NPHY_RFSEQCA_RXEN),
  354. chain);
  355. if (override)
  356. b43_phy_set(dev, B43_NPHY_RFSEQMODE,
  357. B43_NPHY_RFSEQMODE_CAOVER);
  358. else
  359. b43_phy_mask(dev, B43_NPHY_RFSEQMODE,
  360. ~B43_NPHY_RFSEQMODE_CAOVER);
  361. }
  362. /* http://bcm-v4.sipsolutions.net/802.11/PHY/N/RxIqEst */
  363. static void b43_nphy_rx_iq_est(struct b43_wldev *dev, struct nphy_iq_est *est,
  364. u16 samps, u8 time, bool wait)
  365. {
  366. int i;
  367. u16 tmp;
  368. b43_phy_write(dev, B43_NPHY_IQEST_SAMCNT, samps);
  369. b43_phy_maskset(dev, B43_NPHY_IQEST_WT, ~B43_NPHY_IQEST_WT_VAL, time);
  370. if (wait)
  371. b43_phy_set(dev, B43_NPHY_IQEST_CMD, B43_NPHY_IQEST_CMD_MODE);
  372. else
  373. b43_phy_mask(dev, B43_NPHY_IQEST_CMD, ~B43_NPHY_IQEST_CMD_MODE);
  374. b43_phy_set(dev, B43_NPHY_IQEST_CMD, B43_NPHY_IQEST_CMD_START);
  375. for (i = 1000; i; i--) {
  376. tmp = b43_phy_read(dev, B43_NPHY_IQEST_CMD);
  377. if (!(tmp & B43_NPHY_IQEST_CMD_START)) {
  378. est->i0_pwr = (b43_phy_read(dev, B43_NPHY_IQEST_IPACC_HI0) << 16) |
  379. b43_phy_read(dev, B43_NPHY_IQEST_IPACC_LO0);
  380. est->q0_pwr = (b43_phy_read(dev, B43_NPHY_IQEST_QPACC_HI0) << 16) |
  381. b43_phy_read(dev, B43_NPHY_IQEST_QPACC_LO0);
  382. est->iq0_prod = (b43_phy_read(dev, B43_NPHY_IQEST_IQACC_HI0) << 16) |
  383. b43_phy_read(dev, B43_NPHY_IQEST_IQACC_LO0);
  384. est->i1_pwr = (b43_phy_read(dev, B43_NPHY_IQEST_IPACC_HI1) << 16) |
  385. b43_phy_read(dev, B43_NPHY_IQEST_IPACC_LO1);
  386. est->q1_pwr = (b43_phy_read(dev, B43_NPHY_IQEST_QPACC_HI1) << 16) |
  387. b43_phy_read(dev, B43_NPHY_IQEST_QPACC_LO1);
  388. est->iq1_prod = (b43_phy_read(dev, B43_NPHY_IQEST_IQACC_HI1) << 16) |
  389. b43_phy_read(dev, B43_NPHY_IQEST_IQACC_LO1);
  390. return;
  391. }
  392. udelay(10);
  393. }
  394. memset(est, 0, sizeof(*est));
  395. }
  396. /* http://bcm-v4.sipsolutions.net/802.11/PHY/N/RxIqCoeffs */
  397. static void b43_nphy_rx_iq_coeffs(struct b43_wldev *dev, bool write,
  398. struct b43_phy_n_iq_comp *pcomp)
  399. {
  400. if (write) {
  401. b43_phy_write(dev, B43_NPHY_C1_RXIQ_COMPA0, pcomp->a0);
  402. b43_phy_write(dev, B43_NPHY_C1_RXIQ_COMPB0, pcomp->b0);
  403. b43_phy_write(dev, B43_NPHY_C2_RXIQ_COMPA1, pcomp->a1);
  404. b43_phy_write(dev, B43_NPHY_C2_RXIQ_COMPB1, pcomp->b1);
  405. } else {
  406. pcomp->a0 = b43_phy_read(dev, B43_NPHY_C1_RXIQ_COMPA0);
  407. pcomp->b0 = b43_phy_read(dev, B43_NPHY_C1_RXIQ_COMPB0);
  408. pcomp->a1 = b43_phy_read(dev, B43_NPHY_C2_RXIQ_COMPA1);
  409. pcomp->b1 = b43_phy_read(dev, B43_NPHY_C2_RXIQ_COMPB1);
  410. }
  411. }
  412. /* http://bcm-v4.sipsolutions.net/802.11/PHY/N/RxCalPhyCleanup */
  413. static void b43_nphy_rx_cal_phy_cleanup(struct b43_wldev *dev, u8 core)
  414. {
  415. u16 *regs = dev->phy.n->tx_rx_cal_phy_saveregs;
  416. b43_phy_write(dev, B43_NPHY_RFSEQCA, regs[0]);
  417. if (core == 0) {
  418. b43_phy_write(dev, B43_NPHY_AFECTL_C1, regs[1]);
  419. b43_phy_write(dev, B43_NPHY_AFECTL_OVER1, regs[2]);
  420. } else {
  421. b43_phy_write(dev, B43_NPHY_AFECTL_C2, regs[1]);
  422. b43_phy_write(dev, B43_NPHY_AFECTL_OVER, regs[2]);
  423. }
  424. b43_phy_write(dev, B43_NPHY_RFCTL_INTC1, regs[3]);
  425. b43_phy_write(dev, B43_NPHY_RFCTL_INTC2, regs[4]);
  426. b43_phy_write(dev, B43_NPHY_RFCTL_RSSIO1, regs[5]);
  427. b43_phy_write(dev, B43_NPHY_RFCTL_RSSIO2, regs[6]);
  428. b43_phy_write(dev, B43_NPHY_TXF_40CO_B1S1, regs[7]);
  429. b43_phy_write(dev, B43_NPHY_RFCTL_OVER, regs[8]);
  430. b43_phy_write(dev, B43_NPHY_PAPD_EN0, regs[9]);
  431. b43_phy_write(dev, B43_NPHY_PAPD_EN1, regs[10]);
  432. }
  433. /* http://bcm-v4.sipsolutions.net/802.11/PHY/N/RxCalPhySetup */
  434. static void b43_nphy_rx_cal_phy_setup(struct b43_wldev *dev, u8 core)
  435. {
  436. u8 rxval, txval;
  437. u16 *regs = dev->phy.n->tx_rx_cal_phy_saveregs;
  438. regs[0] = b43_phy_read(dev, B43_NPHY_RFSEQCA);
  439. if (core == 0) {
  440. regs[1] = b43_phy_read(dev, B43_NPHY_AFECTL_C1);
  441. regs[2] = b43_phy_read(dev, B43_NPHY_AFECTL_OVER1);
  442. } else {
  443. regs[1] = b43_phy_read(dev, B43_NPHY_AFECTL_C2);
  444. regs[2] = b43_phy_read(dev, B43_NPHY_AFECTL_OVER);
  445. }
  446. regs[3] = b43_phy_read(dev, B43_NPHY_RFCTL_INTC1);
  447. regs[4] = b43_phy_read(dev, B43_NPHY_RFCTL_INTC2);
  448. regs[5] = b43_phy_read(dev, B43_NPHY_RFCTL_RSSIO1);
  449. regs[6] = b43_phy_read(dev, B43_NPHY_RFCTL_RSSIO2);
  450. regs[7] = b43_phy_read(dev, B43_NPHY_TXF_40CO_B1S1);
  451. regs[8] = b43_phy_read(dev, B43_NPHY_RFCTL_OVER);
  452. regs[9] = b43_phy_read(dev, B43_NPHY_PAPD_EN0);
  453. regs[10] = b43_phy_read(dev, B43_NPHY_PAPD_EN1);
  454. b43_phy_mask(dev, B43_NPHY_PAPD_EN0, ~0x0001);
  455. b43_phy_mask(dev, B43_NPHY_PAPD_EN1, ~0x0001);
  456. b43_phy_maskset(dev, B43_NPHY_RFSEQCA, (u16)~B43_NPHY_RFSEQCA_RXDIS,
  457. ((1 - core) << B43_NPHY_RFSEQCA_RXDIS_SHIFT));
  458. b43_phy_maskset(dev, B43_NPHY_RFSEQCA, ~B43_NPHY_RFSEQCA_TXEN,
  459. ((1 - core) << B43_NPHY_RFSEQCA_TXEN_SHIFT));
  460. b43_phy_maskset(dev, B43_NPHY_RFSEQCA, ~B43_NPHY_RFSEQCA_RXEN,
  461. (core << B43_NPHY_RFSEQCA_RXEN_SHIFT));
  462. b43_phy_maskset(dev, B43_NPHY_RFSEQCA, ~B43_NPHY_RFSEQCA_TXDIS,
  463. (core << B43_NPHY_RFSEQCA_TXDIS_SHIFT));
  464. if (core == 0) {
  465. b43_phy_mask(dev, B43_NPHY_AFECTL_C1, ~0x0007);
  466. b43_phy_set(dev, B43_NPHY_AFECTL_OVER1, 0x0007);
  467. } else {
  468. b43_phy_mask(dev, B43_NPHY_AFECTL_C2, ~0x0007);
  469. b43_phy_set(dev, B43_NPHY_AFECTL_OVER, 0x0007);
  470. }
  471. b43_nphy_rf_control_intc_override(dev, 2, 0, 3);
  472. b43_nphy_rf_control_override(dev, 8, 0, 3, false);
  473. b43_nphy_force_rf_sequence(dev, B43_RFSEQ_RX2TX);
  474. if (core == 0) {
  475. rxval = 1;
  476. txval = 8;
  477. } else {
  478. rxval = 4;
  479. txval = 2;
  480. }
  481. b43_nphy_rf_control_intc_override(dev, 1, rxval, (core + 1));
  482. b43_nphy_rf_control_intc_override(dev, 1, txval, (2 - core));
  483. }
  484. /* http://bcm-v4.sipsolutions.net/802.11/PHY/N/CalcRxIqComp */
  485. static void b43_nphy_calc_rx_iq_comp(struct b43_wldev *dev, u8 mask)
  486. {
  487. int i;
  488. s32 iq;
  489. u32 ii;
  490. u32 qq;
  491. int iq_nbits, qq_nbits;
  492. int arsh, brsh;
  493. u16 tmp, a, b;
  494. struct nphy_iq_est est;
  495. struct b43_phy_n_iq_comp old;
  496. struct b43_phy_n_iq_comp new = { };
  497. bool error = false;
  498. if (mask == 0)
  499. return;
  500. b43_nphy_rx_iq_coeffs(dev, false, &old);
  501. b43_nphy_rx_iq_coeffs(dev, true, &new);
  502. b43_nphy_rx_iq_est(dev, &est, 0x4000, 32, false);
  503. new = old;
  504. for (i = 0; i < 2; i++) {
  505. if (i == 0 && (mask & 1)) {
  506. iq = est.iq0_prod;
  507. ii = est.i0_pwr;
  508. qq = est.q0_pwr;
  509. } else if (i == 1 && (mask & 2)) {
  510. iq = est.iq1_prod;
  511. ii = est.i1_pwr;
  512. qq = est.q1_pwr;
  513. } else {
  514. B43_WARN_ON(1);
  515. continue;
  516. }
  517. if (ii + qq < 2) {
  518. error = true;
  519. break;
  520. }
  521. iq_nbits = fls(abs(iq));
  522. qq_nbits = fls(qq);
  523. arsh = iq_nbits - 20;
  524. if (arsh >= 0) {
  525. a = -((iq << (30 - iq_nbits)) + (ii >> (1 + arsh)));
  526. tmp = ii >> arsh;
  527. } else {
  528. a = -((iq << (30 - iq_nbits)) + (ii << (-1 - arsh)));
  529. tmp = ii << -arsh;
  530. }
  531. if (tmp == 0) {
  532. error = true;
  533. break;
  534. }
  535. a /= tmp;
  536. brsh = qq_nbits - 11;
  537. if (brsh >= 0) {
  538. b = (qq << (31 - qq_nbits));
  539. tmp = ii >> brsh;
  540. } else {
  541. b = (qq << (31 - qq_nbits));
  542. tmp = ii << -brsh;
  543. }
  544. if (tmp == 0) {
  545. error = true;
  546. break;
  547. }
  548. b = int_sqrt(b / tmp - a * a) - (1 << 10);
  549. if (i == 0 && (mask & 0x1)) {
  550. if (dev->phy.rev >= 3) {
  551. new.a0 = a & 0x3FF;
  552. new.b0 = b & 0x3FF;
  553. } else {
  554. new.a0 = b & 0x3FF;
  555. new.b0 = a & 0x3FF;
  556. }
  557. } else if (i == 1 && (mask & 0x2)) {
  558. if (dev->phy.rev >= 3) {
  559. new.a1 = a & 0x3FF;
  560. new.b1 = b & 0x3FF;
  561. } else {
  562. new.a1 = b & 0x3FF;
  563. new.b1 = a & 0x3FF;
  564. }
  565. }
  566. }
  567. if (error)
  568. new = old;
  569. b43_nphy_rx_iq_coeffs(dev, true, &new);
  570. }
  571. /* http://bcm-v4.sipsolutions.net/802.11/PHY/N/TxIqWar */
  572. static void b43_nphy_tx_iq_workaround(struct b43_wldev *dev)
  573. {
  574. u16 array[4];
  575. int i;
  576. b43_phy_write(dev, B43_NPHY_TABLE_ADDR, 0x3C50);
  577. for (i = 0; i < 4; i++)
  578. array[i] = b43_phy_read(dev, B43_NPHY_TABLE_DATALO);
  579. b43_shm_write16(dev, B43_SHM_SHARED, B43_SHM_SH_NPHY_TXIQW0, array[0]);
  580. b43_shm_write16(dev, B43_SHM_SHARED, B43_SHM_SH_NPHY_TXIQW1, array[1]);
  581. b43_shm_write16(dev, B43_SHM_SHARED, B43_SHM_SH_NPHY_TXIQW2, array[2]);
  582. b43_shm_write16(dev, B43_SHM_SHARED, B43_SHM_SH_NPHY_TXIQW3, array[3]);
  583. }
  584. /* http://bcm-v4.sipsolutions.net/802.11/PHY/N/clip-detection */
  585. static void b43_nphy_write_clip_detection(struct b43_wldev *dev, u16 *clip_st)
  586. {
  587. b43_phy_write(dev, B43_NPHY_C1_CLIP1THRES, clip_st[0]);
  588. b43_phy_write(dev, B43_NPHY_C2_CLIP1THRES, clip_st[1]);
  589. }
  590. /* http://bcm-v4.sipsolutions.net/802.11/PHY/N/clip-detection */
  591. static void b43_nphy_read_clip_detection(struct b43_wldev *dev, u16 *clip_st)
  592. {
  593. clip_st[0] = b43_phy_read(dev, B43_NPHY_C1_CLIP1THRES);
  594. clip_st[1] = b43_phy_read(dev, B43_NPHY_C2_CLIP1THRES);
  595. }
  596. /* http://bcm-v4.sipsolutions.net/802.11/PHY/N/SuperSwitchInit */
  597. static void b43_nphy_superswitch_init(struct b43_wldev *dev, bool init)
  598. {
  599. if (dev->phy.rev >= 3) {
  600. if (!init)
  601. return;
  602. if (0 /* FIXME */) {
  603. b43_ntab_write(dev, B43_NTAB16(9, 2), 0x211);
  604. b43_ntab_write(dev, B43_NTAB16(9, 3), 0x222);
  605. b43_ntab_write(dev, B43_NTAB16(9, 8), 0x144);
  606. b43_ntab_write(dev, B43_NTAB16(9, 12), 0x188);
  607. }
  608. } else {
  609. b43_phy_write(dev, B43_NPHY_GPIO_LOOEN, 0);
  610. b43_phy_write(dev, B43_NPHY_GPIO_HIOEN, 0);
  611. ssb_chipco_gpio_control(&dev->dev->bus->chipco, 0xFC00,
  612. 0xFC00);
  613. b43_write32(dev, B43_MMIO_MACCTL,
  614. b43_read32(dev, B43_MMIO_MACCTL) &
  615. ~B43_MACCTL_GPOUTSMSK);
  616. b43_write16(dev, B43_MMIO_GPIO_MASK,
  617. b43_read16(dev, B43_MMIO_GPIO_MASK) | 0xFC00);
  618. b43_write16(dev, B43_MMIO_GPIO_CONTROL,
  619. b43_read16(dev, B43_MMIO_GPIO_CONTROL) & ~0xFC00);
  620. if (init) {
  621. b43_phy_write(dev, B43_NPHY_RFCTL_LUT_TRSW_LO1, 0x2D8);
  622. b43_phy_write(dev, B43_NPHY_RFCTL_LUT_TRSW_UP1, 0x301);
  623. b43_phy_write(dev, B43_NPHY_RFCTL_LUT_TRSW_LO2, 0x2D8);
  624. b43_phy_write(dev, B43_NPHY_RFCTL_LUT_TRSW_UP2, 0x301);
  625. }
  626. }
  627. }
  628. /* http://bcm-v4.sipsolutions.net/802.11/PHY/N/classifier */
  629. static u16 b43_nphy_classifier(struct b43_wldev *dev, u16 mask, u16 val)
  630. {
  631. u16 tmp;
  632. if (dev->dev->id.revision == 16)
  633. b43_mac_suspend(dev);
  634. tmp = b43_phy_read(dev, B43_NPHY_CLASSCTL);
  635. tmp &= (B43_NPHY_CLASSCTL_CCKEN | B43_NPHY_CLASSCTL_OFDMEN |
  636. B43_NPHY_CLASSCTL_WAITEDEN);
  637. tmp &= ~mask;
  638. tmp |= (val & mask);
  639. b43_phy_maskset(dev, B43_NPHY_CLASSCTL, 0xFFF8, tmp);
  640. if (dev->dev->id.revision == 16)
  641. b43_mac_enable(dev);
  642. return tmp;
  643. }
  644. /* http://bcm-v4.sipsolutions.net/802.11/PHY/N/carriersearch */
  645. static void b43_nphy_stay_in_carrier_search(struct b43_wldev *dev, bool enable)
  646. {
  647. struct b43_phy *phy = &dev->phy;
  648. struct b43_phy_n *nphy = phy->n;
  649. if (enable) {
  650. u16 clip[] = { 0xFFFF, 0xFFFF };
  651. if (nphy->deaf_count++ == 0) {
  652. nphy->classifier_state = b43_nphy_classifier(dev, 0, 0);
  653. b43_nphy_classifier(dev, 0x7, 0);
  654. b43_nphy_read_clip_detection(dev, nphy->clip_state);
  655. b43_nphy_write_clip_detection(dev, clip);
  656. }
  657. b43_nphy_reset_cca(dev);
  658. } else {
  659. if (--nphy->deaf_count == 0) {
  660. b43_nphy_classifier(dev, 0x7, nphy->classifier_state);
  661. b43_nphy_write_clip_detection(dev, nphy->clip_state);
  662. }
  663. }
  664. }
  665. /* http://bcm-v4.sipsolutions.net/802.11/PHY/N/stop-playback */
  666. static void b43_nphy_stop_playback(struct b43_wldev *dev)
  667. {
  668. struct b43_phy_n *nphy = dev->phy.n;
  669. u16 tmp;
  670. if (nphy->hang_avoid)
  671. b43_nphy_stay_in_carrier_search(dev, 1);
  672. tmp = b43_phy_read(dev, B43_NPHY_SAMP_STAT);
  673. if (tmp & 0x1)
  674. b43_phy_set(dev, B43_NPHY_SAMP_CMD, B43_NPHY_SAMP_CMD_STOP);
  675. else if (tmp & 0x2)
  676. b43_phy_mask(dev, B43_NPHY_IQLOCAL_CMDGCTL, (u16)~0x8000);
  677. b43_phy_mask(dev, B43_NPHY_SAMP_CMD, ~0x0004);
  678. if (nphy->bb_mult_save & 0x80000000) {
  679. tmp = nphy->bb_mult_save & 0xFFFF;
  680. b43_ntab_write(dev, B43_NTAB16(15, 87), tmp);
  681. nphy->bb_mult_save = 0;
  682. }
  683. if (nphy->hang_avoid)
  684. b43_nphy_stay_in_carrier_search(dev, 0);
  685. }
  686. /* http://bcm-v4.sipsolutions.net/802.11/PHY/N/SpurWar */
  687. static void b43_nphy_spur_workaround(struct b43_wldev *dev)
  688. {
  689. struct b43_phy_n *nphy = dev->phy.n;
  690. u8 channel = nphy->radio_chanspec.channel;
  691. int tone[2] = { 57, 58 };
  692. u32 noise[2] = { 0x3FF, 0x3FF };
  693. B43_WARN_ON(dev->phy.rev < 3);
  694. if (nphy->hang_avoid)
  695. b43_nphy_stay_in_carrier_search(dev, 1);
  696. if (nphy->gband_spurwar_en) {
  697. /* TODO: N PHY Adjust Analog Pfbw (7) */
  698. if (channel == 11 && dev->phy.is_40mhz)
  699. ; /* TODO: N PHY Adjust Min Noise Var(2, tone, noise)*/
  700. else
  701. ; /* TODO: N PHY Adjust Min Noise Var(0, NULL, NULL)*/
  702. /* TODO: N PHY Adjust CRS Min Power (0x1E) */
  703. }
  704. if (nphy->aband_spurwar_en) {
  705. if (channel == 54) {
  706. tone[0] = 0x20;
  707. noise[0] = 0x25F;
  708. } else if (channel == 38 || channel == 102 || channel == 118) {
  709. if (0 /* FIXME */) {
  710. tone[0] = 0x20;
  711. noise[0] = 0x21F;
  712. } else {
  713. tone[0] = 0;
  714. noise[0] = 0;
  715. }
  716. } else if (channel == 134) {
  717. tone[0] = 0x20;
  718. noise[0] = 0x21F;
  719. } else if (channel == 151) {
  720. tone[0] = 0x10;
  721. noise[0] = 0x23F;
  722. } else if (channel == 153 || channel == 161) {
  723. tone[0] = 0x30;
  724. noise[0] = 0x23F;
  725. } else {
  726. tone[0] = 0;
  727. noise[0] = 0;
  728. }
  729. if (!tone[0] && !noise[0])
  730. ; /* TODO: N PHY Adjust Min Noise Var(1, tone, noise)*/
  731. else
  732. ; /* TODO: N PHY Adjust Min Noise Var(0, NULL, NULL)*/
  733. }
  734. if (nphy->hang_avoid)
  735. b43_nphy_stay_in_carrier_search(dev, 0);
  736. }
  737. /* http://bcm-v4.sipsolutions.net/802.11/PHY/N/AdjustLnaGainTbl */
  738. static void b43_nphy_adjust_lna_gain_table(struct b43_wldev *dev)
  739. {
  740. struct b43_phy_n *nphy = dev->phy.n;
  741. u8 i;
  742. s16 tmp;
  743. u16 data[4];
  744. s16 gain[2];
  745. u16 minmax[2];
  746. u16 lna_gain[4] = { -2, 10, 19, 25 };
  747. if (nphy->hang_avoid)
  748. b43_nphy_stay_in_carrier_search(dev, 1);
  749. if (nphy->gain_boost) {
  750. if (b43_current_band(dev->wl) == IEEE80211_BAND_2GHZ) {
  751. gain[0] = 6;
  752. gain[1] = 6;
  753. } else {
  754. tmp = 40370 - 315 * nphy->radio_chanspec.channel;
  755. gain[0] = ((tmp >> 13) + ((tmp >> 12) & 1));
  756. tmp = 23242 - 224 * nphy->radio_chanspec.channel;
  757. gain[1] = ((tmp >> 13) + ((tmp >> 12) & 1));
  758. }
  759. } else {
  760. gain[0] = 0;
  761. gain[1] = 0;
  762. }
  763. for (i = 0; i < 2; i++) {
  764. if (nphy->elna_gain_config) {
  765. data[0] = 19 + gain[i];
  766. data[1] = 25 + gain[i];
  767. data[2] = 25 + gain[i];
  768. data[3] = 25 + gain[i];
  769. } else {
  770. data[0] = lna_gain[0] + gain[i];
  771. data[1] = lna_gain[1] + gain[i];
  772. data[2] = lna_gain[2] + gain[i];
  773. data[3] = lna_gain[3] + gain[i];
  774. }
  775. b43_ntab_write_bulk(dev, B43_NTAB16(10, 8), 4, data);
  776. minmax[i] = 23 + gain[i];
  777. }
  778. b43_phy_maskset(dev, B43_NPHY_C1_MINMAX_GAIN, ~B43_NPHY_C1_MINGAIN,
  779. minmax[0] << B43_NPHY_C1_MINGAIN_SHIFT);
  780. b43_phy_maskset(dev, B43_NPHY_C2_MINMAX_GAIN, ~B43_NPHY_C2_MINGAIN,
  781. minmax[1] << B43_NPHY_C2_MINGAIN_SHIFT);
  782. if (nphy->hang_avoid)
  783. b43_nphy_stay_in_carrier_search(dev, 0);
  784. }
  785. /* http://bcm-v4.sipsolutions.net/802.11/PHY/N/WorkaroundsGainCtrl */
  786. static void b43_nphy_gain_crtl_workarounds(struct b43_wldev *dev)
  787. {
  788. struct b43_phy_n *nphy = dev->phy.n;
  789. u8 i, j;
  790. u8 code;
  791. /* TODO: for PHY >= 3
  792. s8 *lna1_gain, *lna2_gain;
  793. u8 *gain_db, *gain_bits;
  794. u16 *rfseq_init;
  795. u8 lpf_gain[6] = { 0x00, 0x06, 0x0C, 0x12, 0x12, 0x12 };
  796. u8 lpf_bits[6] = { 0, 1, 2, 3, 3, 3 };
  797. */
  798. u8 rfseq_events[3] = { 6, 8, 7 };
  799. u8 rfseq_delays[3] = { 10, 30, 1 };
  800. if (dev->phy.rev >= 3) {
  801. /* TODO */
  802. } else {
  803. /* Set Clip 2 detect */
  804. b43_phy_set(dev, B43_NPHY_C1_CGAINI,
  805. B43_NPHY_C1_CGAINI_CL2DETECT);
  806. b43_phy_set(dev, B43_NPHY_C2_CGAINI,
  807. B43_NPHY_C2_CGAINI_CL2DETECT);
  808. /* Set narrowband clip threshold */
  809. b43_phy_set(dev, B43_NPHY_C1_NBCLIPTHRES, 0x84);
  810. b43_phy_set(dev, B43_NPHY_C2_NBCLIPTHRES, 0x84);
  811. if (!dev->phy.is_40mhz) {
  812. /* Set dwell lengths */
  813. b43_phy_set(dev, B43_NPHY_CLIP1_NBDWELL_LEN, 0x002B);
  814. b43_phy_set(dev, B43_NPHY_CLIP2_NBDWELL_LEN, 0x002B);
  815. b43_phy_set(dev, B43_NPHY_W1CLIP1_DWELL_LEN, 0x0009);
  816. b43_phy_set(dev, B43_NPHY_W1CLIP2_DWELL_LEN, 0x0009);
  817. }
  818. /* Set wideband clip 2 threshold */
  819. b43_phy_maskset(dev, B43_NPHY_C1_CLIPWBTHRES,
  820. ~B43_NPHY_C1_CLIPWBTHRES_CLIP2,
  821. 21);
  822. b43_phy_maskset(dev, B43_NPHY_C2_CLIPWBTHRES,
  823. ~B43_NPHY_C2_CLIPWBTHRES_CLIP2,
  824. 21);
  825. if (!dev->phy.is_40mhz) {
  826. b43_phy_maskset(dev, B43_NPHY_C1_CGAINI,
  827. ~B43_NPHY_C1_CGAINI_GAINBKOFF, 0x1);
  828. b43_phy_maskset(dev, B43_NPHY_C2_CGAINI,
  829. ~B43_NPHY_C2_CGAINI_GAINBKOFF, 0x1);
  830. b43_phy_maskset(dev, B43_NPHY_C1_CCK_CGAINI,
  831. ~B43_NPHY_C1_CCK_CGAINI_GAINBKOFF, 0x1);
  832. b43_phy_maskset(dev, B43_NPHY_C2_CCK_CGAINI,
  833. ~B43_NPHY_C2_CCK_CGAINI_GAINBKOFF, 0x1);
  834. }
  835. b43_phy_set(dev, B43_NPHY_CCK_SHIFTB_REF, 0x809C);
  836. if (nphy->gain_boost) {
  837. if (b43_current_band(dev->wl) == IEEE80211_BAND_2GHZ &&
  838. dev->phy.is_40mhz)
  839. code = 4;
  840. else
  841. code = 5;
  842. } else {
  843. code = dev->phy.is_40mhz ? 6 : 7;
  844. }
  845. /* Set HPVGA2 index */
  846. b43_phy_maskset(dev, B43_NPHY_C1_INITGAIN,
  847. ~B43_NPHY_C1_INITGAIN_HPVGA2,
  848. code << B43_NPHY_C1_INITGAIN_HPVGA2_SHIFT);
  849. b43_phy_maskset(dev, B43_NPHY_C2_INITGAIN,
  850. ~B43_NPHY_C2_INITGAIN_HPVGA2,
  851. code << B43_NPHY_C2_INITGAIN_HPVGA2_SHIFT);
  852. b43_phy_write(dev, B43_NPHY_TABLE_ADDR, 0x1D06);
  853. b43_phy_write(dev, B43_NPHY_TABLE_DATALO,
  854. (code << 8 | 0x7C));
  855. b43_phy_write(dev, B43_NPHY_TABLE_DATALO,
  856. (code << 8 | 0x7C));
  857. b43_nphy_adjust_lna_gain_table(dev);
  858. if (nphy->elna_gain_config) {
  859. b43_phy_write(dev, B43_NPHY_TABLE_ADDR, 0x0808);
  860. b43_phy_write(dev, B43_NPHY_TABLE_DATALO, 0x0);
  861. b43_phy_write(dev, B43_NPHY_TABLE_DATALO, 0x1);
  862. b43_phy_write(dev, B43_NPHY_TABLE_DATALO, 0x1);
  863. b43_phy_write(dev, B43_NPHY_TABLE_DATALO, 0x1);
  864. b43_phy_write(dev, B43_NPHY_TABLE_ADDR, 0x0C08);
  865. b43_phy_write(dev, B43_NPHY_TABLE_DATALO, 0x0);
  866. b43_phy_write(dev, B43_NPHY_TABLE_DATALO, 0x1);
  867. b43_phy_write(dev, B43_NPHY_TABLE_DATALO, 0x1);
  868. b43_phy_write(dev, B43_NPHY_TABLE_DATALO, 0x1);
  869. b43_phy_write(dev, B43_NPHY_TABLE_ADDR, 0x1D06);
  870. b43_phy_write(dev, B43_NPHY_TABLE_DATALO,
  871. (code << 8 | 0x74));
  872. b43_phy_write(dev, B43_NPHY_TABLE_DATALO,
  873. (code << 8 | 0x74));
  874. }
  875. if (dev->phy.rev == 2) {
  876. for (i = 0; i < 4; i++) {
  877. b43_phy_write(dev, B43_NPHY_TABLE_ADDR,
  878. (0x0400 * i) + 0x0020);
  879. for (j = 0; j < 21; j++)
  880. b43_phy_write(dev,
  881. B43_NPHY_TABLE_DATALO, 3 * j);
  882. }
  883. b43_nphy_set_rf_sequence(dev, 5,
  884. rfseq_events, rfseq_delays, 3);
  885. b43_phy_maskset(dev, B43_NPHY_OVER_DGAIN1,
  886. (u16)~B43_NPHY_OVER_DGAIN_CCKDGECV,
  887. 0x5A << B43_NPHY_OVER_DGAIN_CCKDGECV_SHIFT);
  888. if (b43_current_band(dev->wl) == IEEE80211_BAND_2GHZ)
  889. b43_phy_maskset(dev, B43_PHY_N(0xC5D),
  890. 0xFF80, 4);
  891. }
  892. }
  893. }
  894. /* http://bcm-v4.sipsolutions.net/802.11/PHY/N/Workarounds */
  895. static void b43_nphy_workarounds(struct b43_wldev *dev)
  896. {
  897. struct ssb_bus *bus = dev->dev->bus;
  898. struct b43_phy *phy = &dev->phy;
  899. struct b43_phy_n *nphy = phy->n;
  900. u8 events1[7] = { 0x0, 0x1, 0x2, 0x8, 0x4, 0x5, 0x3 };
  901. u8 delays1[7] = { 0x8, 0x6, 0x6, 0x2, 0x4, 0x3C, 0x1 };
  902. u8 events2[7] = { 0x0, 0x3, 0x5, 0x4, 0x2, 0x1, 0x8 };
  903. u8 delays2[7] = { 0x8, 0x6, 0x2, 0x4, 0x4, 0x6, 0x1 };
  904. if (b43_current_band(dev->wl) == IEEE80211_BAND_2GHZ)
  905. b43_nphy_classifier(dev, 1, 0);
  906. else
  907. b43_nphy_classifier(dev, 1, 1);
  908. if (nphy->hang_avoid)
  909. b43_nphy_stay_in_carrier_search(dev, 1);
  910. b43_phy_set(dev, B43_NPHY_IQFLIP,
  911. B43_NPHY_IQFLIP_ADC1 | B43_NPHY_IQFLIP_ADC2);
  912. if (dev->phy.rev >= 3) {
  913. /* TODO */
  914. } else {
  915. if (b43_current_band(dev->wl) == IEEE80211_BAND_5GHZ &&
  916. nphy->band5g_pwrgain) {
  917. b43_radio_mask(dev, B2055_C1_TX_RF_SPARE, ~0x8);
  918. b43_radio_mask(dev, B2055_C2_TX_RF_SPARE, ~0x8);
  919. } else {
  920. b43_radio_set(dev, B2055_C1_TX_RF_SPARE, 0x8);
  921. b43_radio_set(dev, B2055_C2_TX_RF_SPARE, 0x8);
  922. }
  923. /* TODO: convert to b43_ntab_write? */
  924. b43_phy_write(dev, B43_NPHY_TABLE_ADDR, 0x2000);
  925. b43_phy_write(dev, B43_NPHY_TABLE_DATALO, 0x000A);
  926. b43_phy_write(dev, B43_NPHY_TABLE_ADDR, 0x2010);
  927. b43_phy_write(dev, B43_NPHY_TABLE_DATALO, 0x000A);
  928. b43_phy_write(dev, B43_NPHY_TABLE_ADDR, 0x2002);
  929. b43_phy_write(dev, B43_NPHY_TABLE_DATALO, 0xCDAA);
  930. b43_phy_write(dev, B43_NPHY_TABLE_ADDR, 0x2012);
  931. b43_phy_write(dev, B43_NPHY_TABLE_DATALO, 0xCDAA);
  932. if (dev->phy.rev < 2) {
  933. b43_phy_write(dev, B43_NPHY_TABLE_ADDR, 0x2008);
  934. b43_phy_write(dev, B43_NPHY_TABLE_DATALO, 0x0000);
  935. b43_phy_write(dev, B43_NPHY_TABLE_ADDR, 0x2018);
  936. b43_phy_write(dev, B43_NPHY_TABLE_DATALO, 0x0000);
  937. b43_phy_write(dev, B43_NPHY_TABLE_ADDR, 0x2007);
  938. b43_phy_write(dev, B43_NPHY_TABLE_DATALO, 0x7AAB);
  939. b43_phy_write(dev, B43_NPHY_TABLE_ADDR, 0x2017);
  940. b43_phy_write(dev, B43_NPHY_TABLE_DATALO, 0x7AAB);
  941. b43_phy_write(dev, B43_NPHY_TABLE_ADDR, 0x2006);
  942. b43_phy_write(dev, B43_NPHY_TABLE_DATALO, 0x0800);
  943. b43_phy_write(dev, B43_NPHY_TABLE_ADDR, 0x2016);
  944. b43_phy_write(dev, B43_NPHY_TABLE_DATALO, 0x0800);
  945. }
  946. b43_phy_write(dev, B43_NPHY_RFCTL_LUT_TRSW_LO1, 0x2D8);
  947. b43_phy_write(dev, B43_NPHY_RFCTL_LUT_TRSW_UP1, 0x301);
  948. b43_phy_write(dev, B43_NPHY_RFCTL_LUT_TRSW_LO2, 0x2D8);
  949. b43_phy_write(dev, B43_NPHY_RFCTL_LUT_TRSW_UP2, 0x301);
  950. if (bus->sprom.boardflags2_lo & 0x100 &&
  951. bus->boardinfo.type == 0x8B) {
  952. delays1[0] = 0x1;
  953. delays1[5] = 0x14;
  954. }
  955. b43_nphy_set_rf_sequence(dev, 0, events1, delays1, 7);
  956. b43_nphy_set_rf_sequence(dev, 1, events2, delays2, 7);
  957. b43_nphy_gain_crtl_workarounds(dev);
  958. if (dev->phy.rev < 2) {
  959. if (b43_phy_read(dev, B43_NPHY_RXCTL) & 0x2)
  960. ; /*TODO: b43_mhf(dev, 2, 0x0010, 0x0010, 3);*/
  961. } else if (dev->phy.rev == 2) {
  962. b43_phy_write(dev, B43_NPHY_CRSCHECK2, 0);
  963. b43_phy_write(dev, B43_NPHY_CRSCHECK3, 0);
  964. }
  965. if (dev->phy.rev < 2)
  966. b43_phy_mask(dev, B43_NPHY_SCRAM_SIGCTL,
  967. ~B43_NPHY_SCRAM_SIGCTL_SCM);
  968. /* Set phase track alpha and beta */
  969. b43_phy_write(dev, B43_NPHY_PHASETR_A0, 0x125);
  970. b43_phy_write(dev, B43_NPHY_PHASETR_A1, 0x1B3);
  971. b43_phy_write(dev, B43_NPHY_PHASETR_A2, 0x105);
  972. b43_phy_write(dev, B43_NPHY_PHASETR_B0, 0x16E);
  973. b43_phy_write(dev, B43_NPHY_PHASETR_B1, 0xCD);
  974. b43_phy_write(dev, B43_NPHY_PHASETR_B2, 0x20);
  975. b43_phy_mask(dev, B43_NPHY_PIL_DW1,
  976. (u16)~B43_NPHY_PIL_DW_64QAM);
  977. b43_phy_write(dev, B43_NPHY_TXF_20CO_S2B1, 0xB5);
  978. b43_phy_write(dev, B43_NPHY_TXF_20CO_S2B2, 0xA4);
  979. b43_phy_write(dev, B43_NPHY_TXF_20CO_S2B3, 0x00);
  980. if (dev->phy.rev == 2)
  981. b43_phy_set(dev, B43_NPHY_FINERX2_CGC,
  982. B43_NPHY_FINERX2_CGC_DECGC);
  983. }
  984. if (nphy->hang_avoid)
  985. b43_nphy_stay_in_carrier_search(dev, 0);
  986. }
  987. /* http://bcm-v4.sipsolutions.net/802.11/PHY/N/LoadSampleTable */
  988. static int b43_nphy_load_samples(struct b43_wldev *dev,
  989. struct b43_c32 *samples, u16 len) {
  990. struct b43_phy_n *nphy = dev->phy.n;
  991. u16 i;
  992. u32 *data;
  993. data = kzalloc(len * sizeof(u32), GFP_KERNEL);
  994. if (!data) {
  995. b43err(dev->wl, "allocation for samples loading failed\n");
  996. return -ENOMEM;
  997. }
  998. if (nphy->hang_avoid)
  999. b43_nphy_stay_in_carrier_search(dev, 1);
  1000. for (i = 0; i < len; i++) {
  1001. data[i] = (samples[i].i & 0x3FF << 10);
  1002. data[i] |= samples[i].q & 0x3FF;
  1003. }
  1004. b43_ntab_write_bulk(dev, B43_NTAB32(17, 0), len, data);
  1005. kfree(data);
  1006. if (nphy->hang_avoid)
  1007. b43_nphy_stay_in_carrier_search(dev, 0);
  1008. return 0;
  1009. }
  1010. /* http://bcm-v4.sipsolutions.net/802.11/PHY/N/GenLoadSamples */
  1011. static u16 b43_nphy_gen_load_samples(struct b43_wldev *dev, u32 freq, u16 max,
  1012. bool test)
  1013. {
  1014. int i;
  1015. u16 bw, len, rot, angle;
  1016. struct b43_c32 *samples;
  1017. bw = (dev->phy.is_40mhz) ? 40 : 20;
  1018. len = bw << 3;
  1019. if (test) {
  1020. if (b43_phy_read(dev, B43_NPHY_BBCFG) & B43_NPHY_BBCFG_RSTRX)
  1021. bw = 82;
  1022. else
  1023. bw = 80;
  1024. if (dev->phy.is_40mhz)
  1025. bw <<= 1;
  1026. len = bw << 1;
  1027. }
  1028. samples = kzalloc(len * sizeof(struct b43_c32), GFP_KERNEL);
  1029. if (!samples) {
  1030. b43err(dev->wl, "allocation for samples generation failed\n");
  1031. return 0;
  1032. }
  1033. rot = (((freq * 36) / bw) << 16) / 100;
  1034. angle = 0;
  1035. for (i = 0; i < len; i++) {
  1036. samples[i] = b43_cordic(angle);
  1037. angle += rot;
  1038. samples[i].q = CORDIC_CONVERT(samples[i].q * max);
  1039. samples[i].i = CORDIC_CONVERT(samples[i].i * max);
  1040. }
  1041. i = b43_nphy_load_samples(dev, samples, len);
  1042. kfree(samples);
  1043. return (i < 0) ? 0 : len;
  1044. }
  1045. /* http://bcm-v4.sipsolutions.net/802.11/PHY/N/RunSamples */
  1046. static void b43_nphy_run_samples(struct b43_wldev *dev, u16 samps, u16 loops,
  1047. u16 wait, bool iqmode, bool dac_test)
  1048. {
  1049. struct b43_phy_n *nphy = dev->phy.n;
  1050. int i;
  1051. u16 seq_mode;
  1052. u32 tmp;
  1053. if (nphy->hang_avoid)
  1054. b43_nphy_stay_in_carrier_search(dev, true);
  1055. if ((nphy->bb_mult_save & 0x80000000) == 0) {
  1056. tmp = b43_ntab_read(dev, B43_NTAB16(15, 87));
  1057. nphy->bb_mult_save = (tmp & 0xFFFF) | 0x80000000;
  1058. }
  1059. if (!dev->phy.is_40mhz)
  1060. tmp = 0x6464;
  1061. else
  1062. tmp = 0x4747;
  1063. b43_ntab_write(dev, B43_NTAB16(15, 87), tmp);
  1064. if (nphy->hang_avoid)
  1065. b43_nphy_stay_in_carrier_search(dev, false);
  1066. b43_phy_write(dev, B43_NPHY_SAMP_DEPCNT, (samps - 1));
  1067. if (loops != 0xFFFF)
  1068. b43_phy_write(dev, B43_NPHY_SAMP_LOOPCNT, (loops - 1));
  1069. else
  1070. b43_phy_write(dev, B43_NPHY_SAMP_LOOPCNT, loops);
  1071. b43_phy_write(dev, B43_NPHY_SAMP_WAITCNT, wait);
  1072. seq_mode = b43_phy_read(dev, B43_NPHY_RFSEQMODE);
  1073. b43_phy_set(dev, B43_NPHY_RFSEQMODE, B43_NPHY_RFSEQMODE_CAOVER);
  1074. if (iqmode) {
  1075. b43_phy_mask(dev, B43_NPHY_IQLOCAL_CMDGCTL, 0x7FFF);
  1076. b43_phy_set(dev, B43_NPHY_IQLOCAL_CMDGCTL, 0x8000);
  1077. } else {
  1078. if (dac_test)
  1079. b43_phy_write(dev, B43_NPHY_SAMP_CMD, 5);
  1080. else
  1081. b43_phy_write(dev, B43_NPHY_SAMP_CMD, 1);
  1082. }
  1083. for (i = 0; i < 100; i++) {
  1084. if (b43_phy_read(dev, B43_NPHY_RFSEQST) & 1) {
  1085. i = 0;
  1086. break;
  1087. }
  1088. udelay(10);
  1089. }
  1090. if (i)
  1091. b43err(dev->wl, "run samples timeout\n");
  1092. b43_phy_write(dev, B43_NPHY_RFSEQMODE, seq_mode);
  1093. }
  1094. /*
  1095. * Transmits a known value for LO calibration
  1096. * http://bcm-v4.sipsolutions.net/802.11/PHY/N/TXTone
  1097. */
  1098. static int b43_nphy_tx_tone(struct b43_wldev *dev, u32 freq, u16 max_val,
  1099. bool iqmode, bool dac_test)
  1100. {
  1101. u16 samp = b43_nphy_gen_load_samples(dev, freq, max_val, dac_test);
  1102. if (samp == 0)
  1103. return -1;
  1104. b43_nphy_run_samples(dev, samp, 0xFFFF, 0, iqmode, dac_test);
  1105. return 0;
  1106. }
  1107. /* http://bcm-v4.sipsolutions.net/802.11/PHY/N/TxPwrCtrlCoefSetup */
  1108. static void b43_nphy_tx_pwr_ctrl_coef_setup(struct b43_wldev *dev)
  1109. {
  1110. struct b43_phy_n *nphy = dev->phy.n;
  1111. int i, j;
  1112. u32 tmp;
  1113. u32 cur_real, cur_imag, real_part, imag_part;
  1114. u16 buffer[7];
  1115. if (nphy->hang_avoid)
  1116. b43_nphy_stay_in_carrier_search(dev, true);
  1117. b43_ntab_read_bulk(dev, B43_NTAB16(15, 80), 7, buffer);
  1118. for (i = 0; i < 2; i++) {
  1119. tmp = ((buffer[i * 2] & 0x3FF) << 10) |
  1120. (buffer[i * 2 + 1] & 0x3FF);
  1121. b43_phy_write(dev, B43_NPHY_TABLE_ADDR,
  1122. (((i + 26) << 10) | 320));
  1123. for (j = 0; j < 128; j++) {
  1124. b43_phy_write(dev, B43_NPHY_TABLE_DATAHI,
  1125. ((tmp >> 16) & 0xFFFF));
  1126. b43_phy_write(dev, B43_NPHY_TABLE_DATALO,
  1127. (tmp & 0xFFFF));
  1128. }
  1129. }
  1130. for (i = 0; i < 2; i++) {
  1131. tmp = buffer[5 + i];
  1132. real_part = (tmp >> 8) & 0xFF;
  1133. imag_part = (tmp & 0xFF);
  1134. b43_phy_write(dev, B43_NPHY_TABLE_ADDR,
  1135. (((i + 26) << 10) | 448));
  1136. if (dev->phy.rev >= 3) {
  1137. cur_real = real_part;
  1138. cur_imag = imag_part;
  1139. tmp = ((cur_real & 0xFF) << 8) | (cur_imag & 0xFF);
  1140. }
  1141. for (j = 0; j < 128; j++) {
  1142. if (dev->phy.rev < 3) {
  1143. cur_real = (real_part * loscale[j] + 128) >> 8;
  1144. cur_imag = (imag_part * loscale[j] + 128) >> 8;
  1145. tmp = ((cur_real & 0xFF) << 8) |
  1146. (cur_imag & 0xFF);
  1147. }
  1148. b43_phy_write(dev, B43_NPHY_TABLE_DATAHI,
  1149. ((tmp >> 16) & 0xFFFF));
  1150. b43_phy_write(dev, B43_NPHY_TABLE_DATALO,
  1151. (tmp & 0xFFFF));
  1152. }
  1153. }
  1154. if (dev->phy.rev >= 3) {
  1155. b43_shm_write16(dev, B43_SHM_SHARED,
  1156. B43_SHM_SH_NPHY_TXPWR_INDX0, 0xFFFF);
  1157. b43_shm_write16(dev, B43_SHM_SHARED,
  1158. B43_SHM_SH_NPHY_TXPWR_INDX1, 0xFFFF);
  1159. }
  1160. if (nphy->hang_avoid)
  1161. b43_nphy_stay_in_carrier_search(dev, false);
  1162. }
  1163. /* http://bcm-v4.sipsolutions.net/802.11/PHY/N/SetRfSeq */
  1164. static void b43_nphy_set_rf_sequence(struct b43_wldev *dev, u8 cmd,
  1165. u8 *events, u8 *delays, u8 length)
  1166. {
  1167. struct b43_phy_n *nphy = dev->phy.n;
  1168. u8 i;
  1169. u8 end = (dev->phy.rev >= 3) ? 0x1F : 0x0F;
  1170. u16 offset1 = cmd << 4;
  1171. u16 offset2 = offset1 + 0x80;
  1172. if (nphy->hang_avoid)
  1173. b43_nphy_stay_in_carrier_search(dev, true);
  1174. b43_ntab_write_bulk(dev, B43_NTAB8(7, offset1), length, events);
  1175. b43_ntab_write_bulk(dev, B43_NTAB8(7, offset2), length, delays);
  1176. for (i = length; i < 16; i++) {
  1177. b43_ntab_write(dev, B43_NTAB8(7, offset1 + i), end);
  1178. b43_ntab_write(dev, B43_NTAB8(7, offset2 + i), 1);
  1179. }
  1180. if (nphy->hang_avoid)
  1181. b43_nphy_stay_in_carrier_search(dev, false);
  1182. }
  1183. /* http://bcm-v4.sipsolutions.net/802.11/PHY/N/ForceRFSeq */
  1184. static void b43_nphy_force_rf_sequence(struct b43_wldev *dev,
  1185. enum b43_nphy_rf_sequence seq)
  1186. {
  1187. static const u16 trigger[] = {
  1188. [B43_RFSEQ_RX2TX] = B43_NPHY_RFSEQTR_RX2TX,
  1189. [B43_RFSEQ_TX2RX] = B43_NPHY_RFSEQTR_TX2RX,
  1190. [B43_RFSEQ_RESET2RX] = B43_NPHY_RFSEQTR_RST2RX,
  1191. [B43_RFSEQ_UPDATE_GAINH] = B43_NPHY_RFSEQTR_UPGH,
  1192. [B43_RFSEQ_UPDATE_GAINL] = B43_NPHY_RFSEQTR_UPGL,
  1193. [B43_RFSEQ_UPDATE_GAINU] = B43_NPHY_RFSEQTR_UPGU,
  1194. };
  1195. int i;
  1196. u16 seq_mode = b43_phy_read(dev, B43_NPHY_RFSEQMODE);
  1197. B43_WARN_ON(seq >= ARRAY_SIZE(trigger));
  1198. b43_phy_set(dev, B43_NPHY_RFSEQMODE,
  1199. B43_NPHY_RFSEQMODE_CAOVER | B43_NPHY_RFSEQMODE_TROVER);
  1200. b43_phy_set(dev, B43_NPHY_RFSEQTR, trigger[seq]);
  1201. for (i = 0; i < 200; i++) {
  1202. if (!(b43_phy_read(dev, B43_NPHY_RFSEQST) & trigger[seq]))
  1203. goto ok;
  1204. msleep(1);
  1205. }
  1206. b43err(dev->wl, "RF sequence status timeout\n");
  1207. ok:
  1208. b43_phy_write(dev, B43_NPHY_RFSEQMODE, seq_mode);
  1209. }
  1210. /* http://bcm-v4.sipsolutions.net/802.11/PHY/N/RFCtrlOverride */
  1211. static void b43_nphy_rf_control_override(struct b43_wldev *dev, u16 field,
  1212. u16 value, u8 core, bool off)
  1213. {
  1214. int i;
  1215. u8 index = fls(field);
  1216. u8 addr, en_addr, val_addr;
  1217. /* we expect only one bit set */
  1218. B43_WARN_ON(field & (~(1 << (index - 1))));
  1219. if (dev->phy.rev >= 3) {
  1220. const struct nphy_rf_control_override_rev3 *rf_ctrl;
  1221. for (i = 0; i < 2; i++) {
  1222. if (index == 0 || index == 16) {
  1223. b43err(dev->wl,
  1224. "Unsupported RF Ctrl Override call\n");
  1225. return;
  1226. }
  1227. rf_ctrl = &tbl_rf_control_override_rev3[index - 1];
  1228. en_addr = B43_PHY_N((i == 0) ?
  1229. rf_ctrl->en_addr0 : rf_ctrl->en_addr1);
  1230. val_addr = B43_PHY_N((i == 0) ?
  1231. rf_ctrl->val_addr0 : rf_ctrl->val_addr1);
  1232. if (off) {
  1233. b43_phy_mask(dev, en_addr, ~(field));
  1234. b43_phy_mask(dev, val_addr,
  1235. ~(rf_ctrl->val_mask));
  1236. } else {
  1237. if (core == 0 || ((1 << core) & i) != 0) {
  1238. b43_phy_set(dev, en_addr, field);
  1239. b43_phy_maskset(dev, val_addr,
  1240. ~(rf_ctrl->val_mask),
  1241. (value << rf_ctrl->val_shift));
  1242. }
  1243. }
  1244. }
  1245. } else {
  1246. const struct nphy_rf_control_override_rev2 *rf_ctrl;
  1247. if (off) {
  1248. b43_phy_mask(dev, B43_NPHY_RFCTL_OVER, ~(field));
  1249. value = 0;
  1250. } else {
  1251. b43_phy_set(dev, B43_NPHY_RFCTL_OVER, field);
  1252. }
  1253. for (i = 0; i < 2; i++) {
  1254. if (index <= 1 || index == 16) {
  1255. b43err(dev->wl,
  1256. "Unsupported RF Ctrl Override call\n");
  1257. return;
  1258. }
  1259. if (index == 2 || index == 10 ||
  1260. (index >= 13 && index <= 15)) {
  1261. core = 1;
  1262. }
  1263. rf_ctrl = &tbl_rf_control_override_rev2[index - 2];
  1264. addr = B43_PHY_N((i == 0) ?
  1265. rf_ctrl->addr0 : rf_ctrl->addr1);
  1266. if ((core & (1 << i)) != 0)
  1267. b43_phy_maskset(dev, addr, ~(rf_ctrl->bmask),
  1268. (value << rf_ctrl->shift));
  1269. b43_phy_set(dev, B43_NPHY_RFCTL_OVER, 0x1);
  1270. b43_phy_set(dev, B43_NPHY_RFCTL_CMD,
  1271. B43_NPHY_RFCTL_CMD_START);
  1272. udelay(1);
  1273. b43_phy_mask(dev, B43_NPHY_RFCTL_OVER, 0xFFFE);
  1274. }
  1275. }
  1276. }
  1277. /* http://bcm-v4.sipsolutions.net/802.11/PHY/N/RFCtrlIntcOverride */
  1278. static void b43_nphy_rf_control_intc_override(struct b43_wldev *dev, u8 field,
  1279. u16 value, u8 core)
  1280. {
  1281. u8 i, j;
  1282. u16 reg, tmp, val;
  1283. B43_WARN_ON(dev->phy.rev < 3);
  1284. B43_WARN_ON(field > 4);
  1285. for (i = 0; i < 2; i++) {
  1286. if ((core == 1 && i == 1) || (core == 2 && !i))
  1287. continue;
  1288. reg = (i == 0) ?
  1289. B43_NPHY_RFCTL_INTC1 : B43_NPHY_RFCTL_INTC2;
  1290. b43_phy_mask(dev, reg, 0xFBFF);
  1291. switch (field) {
  1292. case 0:
  1293. b43_phy_write(dev, reg, 0);
  1294. b43_nphy_force_rf_sequence(dev, B43_RFSEQ_RESET2RX);
  1295. break;
  1296. case 1:
  1297. if (!i) {
  1298. b43_phy_maskset(dev, B43_NPHY_RFCTL_INTC1,
  1299. 0xFC3F, (value << 6));
  1300. b43_phy_maskset(dev, B43_NPHY_TXF_40CO_B1S1,
  1301. 0xFFFE, 1);
  1302. b43_phy_set(dev, B43_NPHY_RFCTL_CMD,
  1303. B43_NPHY_RFCTL_CMD_START);
  1304. for (j = 0; j < 100; j++) {
  1305. if (b43_phy_read(dev, B43_NPHY_RFCTL_CMD) & B43_NPHY_RFCTL_CMD_START) {
  1306. j = 0;
  1307. break;
  1308. }
  1309. udelay(10);
  1310. }
  1311. if (j)
  1312. b43err(dev->wl,
  1313. "intc override timeout\n");
  1314. b43_phy_mask(dev, B43_NPHY_TXF_40CO_B1S1,
  1315. 0xFFFE);
  1316. } else {
  1317. b43_phy_maskset(dev, B43_NPHY_RFCTL_INTC2,
  1318. 0xFC3F, (value << 6));
  1319. b43_phy_maskset(dev, B43_NPHY_RFCTL_OVER,
  1320. 0xFFFE, 1);
  1321. b43_phy_set(dev, B43_NPHY_RFCTL_CMD,
  1322. B43_NPHY_RFCTL_CMD_RXTX);
  1323. for (j = 0; j < 100; j++) {
  1324. if (b43_phy_read(dev, B43_NPHY_RFCTL_CMD) & B43_NPHY_RFCTL_CMD_RXTX) {
  1325. j = 0;
  1326. break;
  1327. }
  1328. udelay(10);
  1329. }
  1330. if (j)
  1331. b43err(dev->wl,
  1332. "intc override timeout\n");
  1333. b43_phy_mask(dev, B43_NPHY_RFCTL_OVER,
  1334. 0xFFFE);
  1335. }
  1336. break;
  1337. case 2:
  1338. if (b43_current_band(dev->wl) == IEEE80211_BAND_5GHZ) {
  1339. tmp = 0x0020;
  1340. val = value << 5;
  1341. } else {
  1342. tmp = 0x0010;
  1343. val = value << 4;
  1344. }
  1345. b43_phy_maskset(dev, reg, ~tmp, val);
  1346. break;
  1347. case 3:
  1348. if (b43_current_band(dev->wl) == IEEE80211_BAND_5GHZ) {
  1349. tmp = 0x0001;
  1350. val = value;
  1351. } else {
  1352. tmp = 0x0004;
  1353. val = value << 2;
  1354. }
  1355. b43_phy_maskset(dev, reg, ~tmp, val);
  1356. break;
  1357. case 4:
  1358. if (b43_current_band(dev->wl) == IEEE80211_BAND_5GHZ) {
  1359. tmp = 0x0002;
  1360. val = value << 1;
  1361. } else {
  1362. tmp = 0x0008;
  1363. val = value << 3;
  1364. }
  1365. b43_phy_maskset(dev, reg, ~tmp, val);
  1366. break;
  1367. }
  1368. }
  1369. }
  1370. static void b43_nphy_bphy_init(struct b43_wldev *dev)
  1371. {
  1372. unsigned int i;
  1373. u16 val;
  1374. val = 0x1E1F;
  1375. for (i = 0; i < 14; i++) {
  1376. b43_phy_write(dev, B43_PHY_N_BMODE(0x88 + i), val);
  1377. val -= 0x202;
  1378. }
  1379. val = 0x3E3F;
  1380. for (i = 0; i < 16; i++) {
  1381. b43_phy_write(dev, B43_PHY_N_BMODE(0x97 + i), val);
  1382. val -= 0x202;
  1383. }
  1384. b43_phy_write(dev, B43_PHY_N_BMODE(0x38), 0x668);
  1385. }
  1386. /* http://bcm-v4.sipsolutions.net/802.11/PHY/N/ScaleOffsetRssi */
  1387. static void b43_nphy_scale_offset_rssi(struct b43_wldev *dev, u16 scale,
  1388. s8 offset, u8 core, u8 rail, u8 type)
  1389. {
  1390. u16 tmp;
  1391. bool core1or5 = (core == 1) || (core == 5);
  1392. bool core2or5 = (core == 2) || (core == 5);
  1393. offset = clamp_val(offset, -32, 31);
  1394. tmp = ((scale & 0x3F) << 8) | (offset & 0x3F);
  1395. if (core1or5 && (rail == 0) && (type == 2))
  1396. b43_phy_write(dev, B43_NPHY_RSSIMC_0I_RSSI_Z, tmp);
  1397. if (core1or5 && (rail == 1) && (type == 2))
  1398. b43_phy_write(dev, B43_NPHY_RSSIMC_0Q_RSSI_Z, tmp);
  1399. if (core2or5 && (rail == 0) && (type == 2))
  1400. b43_phy_write(dev, B43_NPHY_RSSIMC_1I_RSSI_Z, tmp);
  1401. if (core2or5 && (rail == 1) && (type == 2))
  1402. b43_phy_write(dev, B43_NPHY_RSSIMC_1Q_RSSI_Z, tmp);
  1403. if (core1or5 && (rail == 0) && (type == 0))
  1404. b43_phy_write(dev, B43_NPHY_RSSIMC_0I_RSSI_X, tmp);
  1405. if (core1or5 && (rail == 1) && (type == 0))
  1406. b43_phy_write(dev, B43_NPHY_RSSIMC_0Q_RSSI_X, tmp);
  1407. if (core2or5 && (rail == 0) && (type == 0))
  1408. b43_phy_write(dev, B43_NPHY_RSSIMC_1I_RSSI_X, tmp);
  1409. if (core2or5 && (rail == 1) && (type == 0))
  1410. b43_phy_write(dev, B43_NPHY_RSSIMC_1Q_RSSI_X, tmp);
  1411. if (core1or5 && (rail == 0) && (type == 1))
  1412. b43_phy_write(dev, B43_NPHY_RSSIMC_0I_RSSI_Y, tmp);
  1413. if (core1or5 && (rail == 1) && (type == 1))
  1414. b43_phy_write(dev, B43_NPHY_RSSIMC_0Q_RSSI_Y, tmp);
  1415. if (core2or5 && (rail == 0) && (type == 1))
  1416. b43_phy_write(dev, B43_NPHY_RSSIMC_1I_RSSI_Y, tmp);
  1417. if (core2or5 && (rail == 1) && (type == 1))
  1418. b43_phy_write(dev, B43_NPHY_RSSIMC_1Q_RSSI_Y, tmp);
  1419. if (core1or5 && (rail == 0) && (type == 6))
  1420. b43_phy_write(dev, B43_NPHY_RSSIMC_0I_TBD, tmp);
  1421. if (core1or5 && (rail == 1) && (type == 6))
  1422. b43_phy_write(dev, B43_NPHY_RSSIMC_0Q_TBD, tmp);
  1423. if (core2or5 && (rail == 0) && (type == 6))
  1424. b43_phy_write(dev, B43_NPHY_RSSIMC_1I_TBD, tmp);
  1425. if (core2or5 && (rail == 1) && (type == 6))
  1426. b43_phy_write(dev, B43_NPHY_RSSIMC_1Q_TBD, tmp);
  1427. if (core1or5 && (rail == 0) && (type == 3))
  1428. b43_phy_write(dev, B43_NPHY_RSSIMC_0I_PWRDET, tmp);
  1429. if (core1or5 && (rail == 1) && (type == 3))
  1430. b43_phy_write(dev, B43_NPHY_RSSIMC_0Q_PWRDET, tmp);
  1431. if (core2or5 && (rail == 0) && (type == 3))
  1432. b43_phy_write(dev, B43_NPHY_RSSIMC_1I_PWRDET, tmp);
  1433. if (core2or5 && (rail == 1) && (type == 3))
  1434. b43_phy_write(dev, B43_NPHY_RSSIMC_1Q_PWRDET, tmp);
  1435. if (core1or5 && (type == 4))
  1436. b43_phy_write(dev, B43_NPHY_RSSIMC_0I_TSSI, tmp);
  1437. if (core2or5 && (type == 4))
  1438. b43_phy_write(dev, B43_NPHY_RSSIMC_1I_TSSI, tmp);
  1439. if (core1or5 && (type == 5))
  1440. b43_phy_write(dev, B43_NPHY_RSSIMC_0Q_TSSI, tmp);
  1441. if (core2or5 && (type == 5))
  1442. b43_phy_write(dev, B43_NPHY_RSSIMC_1Q_TSSI, tmp);
  1443. }
  1444. static void b43_nphy_rev2_rssi_select(struct b43_wldev *dev, u8 code, u8 type)
  1445. {
  1446. u16 val;
  1447. if (type < 3)
  1448. val = 0;
  1449. else if (type == 6)
  1450. val = 1;
  1451. else if (type == 3)
  1452. val = 2;
  1453. else
  1454. val = 3;
  1455. val = (val << 12) | (val << 14);
  1456. b43_phy_maskset(dev, B43_NPHY_AFECTL_C1, 0x0FFF, val);
  1457. b43_phy_maskset(dev, B43_NPHY_AFECTL_C2, 0x0FFF, val);
  1458. if (type < 3) {
  1459. b43_phy_maskset(dev, B43_NPHY_RFCTL_RSSIO1, 0xFFCF,
  1460. (type + 1) << 4);
  1461. b43_phy_maskset(dev, B43_NPHY_RFCTL_RSSIO2, 0xFFCF,
  1462. (type + 1) << 4);
  1463. }
  1464. /* TODO use some definitions */
  1465. if (code == 0) {
  1466. b43_phy_maskset(dev, B43_NPHY_AFECTL_OVER, 0xCFFF, 0);
  1467. if (type < 3) {
  1468. b43_phy_maskset(dev, B43_NPHY_RFCTL_CMD, 0xFEC7, 0);
  1469. b43_phy_maskset(dev, B43_NPHY_RFCTL_OVER, 0xEFDC, 0);
  1470. b43_phy_maskset(dev, B43_NPHY_RFCTL_CMD, 0xFFFE, 0);
  1471. udelay(20);
  1472. b43_phy_maskset(dev, B43_NPHY_RFCTL_OVER, 0xFFFE, 0);
  1473. }
  1474. } else {
  1475. b43_phy_maskset(dev, B43_NPHY_AFECTL_OVER, 0xCFFF,
  1476. 0x3000);
  1477. if (type < 3) {
  1478. b43_phy_maskset(dev, B43_NPHY_RFCTL_CMD,
  1479. 0xFEC7, 0x0180);
  1480. b43_phy_maskset(dev, B43_NPHY_RFCTL_OVER,
  1481. 0xEFDC, (code << 1 | 0x1021));
  1482. b43_phy_maskset(dev, B43_NPHY_RFCTL_CMD, 0xFFFE, 0x1);
  1483. udelay(20);
  1484. b43_phy_maskset(dev, B43_NPHY_RFCTL_OVER, 0xFFFE, 0);
  1485. }
  1486. }
  1487. }
  1488. static void b43_nphy_rev3_rssi_select(struct b43_wldev *dev, u8 code, u8 type)
  1489. {
  1490. struct b43_phy_n *nphy = dev->phy.n;
  1491. u8 i;
  1492. u16 reg, val;
  1493. if (code == 0) {
  1494. b43_phy_mask(dev, B43_NPHY_AFECTL_OVER1, 0xFDFF);
  1495. b43_phy_mask(dev, B43_NPHY_AFECTL_OVER, 0xFDFF);
  1496. b43_phy_mask(dev, B43_NPHY_AFECTL_C1, 0xFCFF);
  1497. b43_phy_mask(dev, B43_NPHY_AFECTL_C2, 0xFCFF);
  1498. b43_phy_mask(dev, B43_NPHY_TXF_40CO_B1S0, 0xFFDF);
  1499. b43_phy_mask(dev, B43_NPHY_TXF_40CO_B32S1, 0xFFDF);
  1500. b43_phy_mask(dev, B43_NPHY_RFCTL_LUT_TRSW_UP1, 0xFFC3);
  1501. b43_phy_mask(dev, B43_NPHY_RFCTL_LUT_TRSW_UP2, 0xFFC3);
  1502. } else {
  1503. for (i = 0; i < 2; i++) {
  1504. if ((code == 1 && i == 1) || (code == 2 && !i))
  1505. continue;
  1506. reg = (i == 0) ?
  1507. B43_NPHY_AFECTL_OVER1 : B43_NPHY_AFECTL_OVER;
  1508. b43_phy_maskset(dev, reg, 0xFDFF, 0x0200);
  1509. if (type < 3) {
  1510. reg = (i == 0) ?
  1511. B43_NPHY_AFECTL_C1 :
  1512. B43_NPHY_AFECTL_C2;
  1513. b43_phy_maskset(dev, reg, 0xFCFF, 0);
  1514. reg = (i == 0) ?
  1515. B43_NPHY_RFCTL_LUT_TRSW_UP1 :
  1516. B43_NPHY_RFCTL_LUT_TRSW_UP2;
  1517. b43_phy_maskset(dev, reg, 0xFFC3, 0);
  1518. if (type == 0)
  1519. val = (b43_current_band(dev->wl) == IEEE80211_BAND_5GHZ) ? 4 : 8;
  1520. else if (type == 1)
  1521. val = 16;
  1522. else
  1523. val = 32;
  1524. b43_phy_set(dev, reg, val);
  1525. reg = (i == 0) ?
  1526. B43_NPHY_TXF_40CO_B1S0 :
  1527. B43_NPHY_TXF_40CO_B32S1;
  1528. b43_phy_set(dev, reg, 0x0020);
  1529. } else {
  1530. if (type == 6)
  1531. val = 0x0100;
  1532. else if (type == 3)
  1533. val = 0x0200;
  1534. else
  1535. val = 0x0300;
  1536. reg = (i == 0) ?
  1537. B43_NPHY_AFECTL_C1 :
  1538. B43_NPHY_AFECTL_C2;
  1539. b43_phy_maskset(dev, reg, 0xFCFF, val);
  1540. b43_phy_maskset(dev, reg, 0xF3FF, val << 2);
  1541. if (type != 3 && type != 6) {
  1542. enum ieee80211_band band =
  1543. b43_current_band(dev->wl);
  1544. if ((nphy->ipa2g_on &&
  1545. band == IEEE80211_BAND_2GHZ) ||
  1546. (nphy->ipa5g_on &&
  1547. band == IEEE80211_BAND_5GHZ))
  1548. val = (band == IEEE80211_BAND_5GHZ) ? 0xC : 0xE;
  1549. else
  1550. val = 0x11;
  1551. reg = (i == 0) ? 0x2000 : 0x3000;
  1552. reg |= B2055_PADDRV;
  1553. b43_radio_write16(dev, reg, val);
  1554. reg = (i == 0) ?
  1555. B43_NPHY_AFECTL_OVER1 :
  1556. B43_NPHY_AFECTL_OVER;
  1557. b43_phy_set(dev, reg, 0x0200);
  1558. }
  1559. }
  1560. }
  1561. }
  1562. }
  1563. /* http://bcm-v4.sipsolutions.net/802.11/PHY/N/RSSISel */
  1564. static void b43_nphy_rssi_select(struct b43_wldev *dev, u8 code, u8 type)
  1565. {
  1566. if (dev->phy.rev >= 3)
  1567. b43_nphy_rev3_rssi_select(dev, code, type);
  1568. else
  1569. b43_nphy_rev2_rssi_select(dev, code, type);
  1570. }
  1571. /* http://bcm-v4.sipsolutions.net/802.11/PHY/N/SetRssi2055Vcm */
  1572. static void b43_nphy_set_rssi_2055_vcm(struct b43_wldev *dev, u8 type, u8 *buf)
  1573. {
  1574. int i;
  1575. for (i = 0; i < 2; i++) {
  1576. if (type == 2) {
  1577. if (i == 0) {
  1578. b43_radio_maskset(dev, B2055_C1_B0NB_RSSIVCM,
  1579. 0xFC, buf[0]);
  1580. b43_radio_maskset(dev, B2055_C1_RX_BB_RSSICTL5,
  1581. 0xFC, buf[1]);
  1582. } else {
  1583. b43_radio_maskset(dev, B2055_C2_B0NB_RSSIVCM,
  1584. 0xFC, buf[2 * i]);
  1585. b43_radio_maskset(dev, B2055_C2_RX_BB_RSSICTL5,
  1586. 0xFC, buf[2 * i + 1]);
  1587. }
  1588. } else {
  1589. if (i == 0)
  1590. b43_radio_maskset(dev, B2055_C1_RX_BB_RSSICTL5,
  1591. 0xF3, buf[0] << 2);
  1592. else
  1593. b43_radio_maskset(dev, B2055_C2_RX_BB_RSSICTL5,
  1594. 0xF3, buf[2 * i + 1] << 2);
  1595. }
  1596. }
  1597. }
  1598. /* http://bcm-v4.sipsolutions.net/802.11/PHY/N/PollRssi */
  1599. static int b43_nphy_poll_rssi(struct b43_wldev *dev, u8 type, s32 *buf,
  1600. u8 nsamp)
  1601. {
  1602. int i;
  1603. int out;
  1604. u16 save_regs_phy[9];
  1605. u16 s[2];
  1606. if (dev->phy.rev >= 3) {
  1607. save_regs_phy[0] = b43_phy_read(dev,
  1608. B43_NPHY_RFCTL_LUT_TRSW_UP1);
  1609. save_regs_phy[1] = b43_phy_read(dev,
  1610. B43_NPHY_RFCTL_LUT_TRSW_UP2);
  1611. save_regs_phy[2] = b43_phy_read(dev, B43_NPHY_AFECTL_C1);
  1612. save_regs_phy[3] = b43_phy_read(dev, B43_NPHY_AFECTL_C2);
  1613. save_regs_phy[4] = b43_phy_read(dev, B43_NPHY_AFECTL_OVER1);
  1614. save_regs_phy[5] = b43_phy_read(dev, B43_NPHY_AFECTL_OVER);
  1615. save_regs_phy[6] = b43_phy_read(dev, B43_NPHY_TXF_40CO_B1S0);
  1616. save_regs_phy[7] = b43_phy_read(dev, B43_NPHY_TXF_40CO_B32S1);
  1617. }
  1618. b43_nphy_rssi_select(dev, 5, type);
  1619. if (dev->phy.rev < 2) {
  1620. save_regs_phy[8] = b43_phy_read(dev, B43_NPHY_GPIO_SEL);
  1621. b43_phy_write(dev, B43_NPHY_GPIO_SEL, 5);
  1622. }
  1623. for (i = 0; i < 4; i++)
  1624. buf[i] = 0;
  1625. for (i = 0; i < nsamp; i++) {
  1626. if (dev->phy.rev < 2) {
  1627. s[0] = b43_phy_read(dev, B43_NPHY_GPIO_LOOUT);
  1628. s[1] = b43_phy_read(dev, B43_NPHY_GPIO_HIOUT);
  1629. } else {
  1630. s[0] = b43_phy_read(dev, B43_NPHY_RSSI1);
  1631. s[1] = b43_phy_read(dev, B43_NPHY_RSSI2);
  1632. }
  1633. buf[0] += ((s8)((s[0] & 0x3F) << 2)) >> 2;
  1634. buf[1] += ((s8)(((s[0] >> 8) & 0x3F) << 2)) >> 2;
  1635. buf[2] += ((s8)((s[1] & 0x3F) << 2)) >> 2;
  1636. buf[3] += ((s8)(((s[1] >> 8) & 0x3F) << 2)) >> 2;
  1637. }
  1638. out = (buf[0] & 0xFF) << 24 | (buf[1] & 0xFF) << 16 |
  1639. (buf[2] & 0xFF) << 8 | (buf[3] & 0xFF);
  1640. if (dev->phy.rev < 2)
  1641. b43_phy_write(dev, B43_NPHY_GPIO_SEL, save_regs_phy[8]);
  1642. if (dev->phy.rev >= 3) {
  1643. b43_phy_write(dev, B43_NPHY_RFCTL_LUT_TRSW_UP1,
  1644. save_regs_phy[0]);
  1645. b43_phy_write(dev, B43_NPHY_RFCTL_LUT_TRSW_UP2,
  1646. save_regs_phy[1]);
  1647. b43_phy_write(dev, B43_NPHY_AFECTL_C1, save_regs_phy[2]);
  1648. b43_phy_write(dev, B43_NPHY_AFECTL_C2, save_regs_phy[3]);
  1649. b43_phy_write(dev, B43_NPHY_AFECTL_OVER1, save_regs_phy[4]);
  1650. b43_phy_write(dev, B43_NPHY_AFECTL_OVER, save_regs_phy[5]);
  1651. b43_phy_write(dev, B43_NPHY_TXF_40CO_B1S0, save_regs_phy[6]);
  1652. b43_phy_write(dev, B43_NPHY_TXF_40CO_B32S1, save_regs_phy[7]);
  1653. }
  1654. return out;
  1655. }
  1656. /* http://bcm-v4.sipsolutions.net/802.11/PHY/N/RSSICal */
  1657. static void b43_nphy_rev2_rssi_cal(struct b43_wldev *dev, u8 type)
  1658. {
  1659. int i, j;
  1660. u8 state[4];
  1661. u8 code, val;
  1662. u16 class, override;
  1663. u8 regs_save_radio[2];
  1664. u16 regs_save_phy[2];
  1665. s8 offset[4];
  1666. u16 clip_state[2];
  1667. u16 clip_off[2] = { 0xFFFF, 0xFFFF };
  1668. s32 results_min[4] = { };
  1669. u8 vcm_final[4] = { };
  1670. s32 results[4][4] = { };
  1671. s32 miniq[4][2] = { };
  1672. if (type == 2) {
  1673. code = 0;
  1674. val = 6;
  1675. } else if (type < 2) {
  1676. code = 25;
  1677. val = 4;
  1678. } else {
  1679. B43_WARN_ON(1);
  1680. return;
  1681. }
  1682. class = b43_nphy_classifier(dev, 0, 0);
  1683. b43_nphy_classifier(dev, 7, 4);
  1684. b43_nphy_read_clip_detection(dev, clip_state);
  1685. b43_nphy_write_clip_detection(dev, clip_off);
  1686. if (b43_current_band(dev->wl) == IEEE80211_BAND_5GHZ)
  1687. override = 0x140;
  1688. else
  1689. override = 0x110;
  1690. regs_save_phy[0] = b43_phy_read(dev, B43_NPHY_RFCTL_INTC1);
  1691. regs_save_radio[0] = b43_radio_read16(dev, B2055_C1_PD_RXTX);
  1692. b43_phy_write(dev, B43_NPHY_RFCTL_INTC1, override);
  1693. b43_radio_write16(dev, B2055_C1_PD_RXTX, val);
  1694. regs_save_phy[1] = b43_phy_read(dev, B43_NPHY_RFCTL_INTC2);
  1695. regs_save_radio[1] = b43_radio_read16(dev, B2055_C2_PD_RXTX);
  1696. b43_phy_write(dev, B43_NPHY_RFCTL_INTC2, override);
  1697. b43_radio_write16(dev, B2055_C2_PD_RXTX, val);
  1698. state[0] = b43_radio_read16(dev, B2055_C1_PD_RSSIMISC) & 0x07;
  1699. state[1] = b43_radio_read16(dev, B2055_C2_PD_RSSIMISC) & 0x07;
  1700. b43_radio_mask(dev, B2055_C1_PD_RSSIMISC, 0xF8);
  1701. b43_radio_mask(dev, B2055_C2_PD_RSSIMISC, 0xF8);
  1702. state[2] = b43_radio_read16(dev, B2055_C1_SP_RSSI) & 0x07;
  1703. state[3] = b43_radio_read16(dev, B2055_C2_SP_RSSI) & 0x07;
  1704. b43_nphy_rssi_select(dev, 5, type);
  1705. b43_nphy_scale_offset_rssi(dev, 0, 0, 5, 0, type);
  1706. b43_nphy_scale_offset_rssi(dev, 0, 0, 5, 1, type);
  1707. for (i = 0; i < 4; i++) {
  1708. u8 tmp[4];
  1709. for (j = 0; j < 4; j++)
  1710. tmp[j] = i;
  1711. if (type != 1)
  1712. b43_nphy_set_rssi_2055_vcm(dev, type, tmp);
  1713. b43_nphy_poll_rssi(dev, type, results[i], 8);
  1714. if (type < 2)
  1715. for (j = 0; j < 2; j++)
  1716. miniq[i][j] = min(results[i][2 * j],
  1717. results[i][2 * j + 1]);
  1718. }
  1719. for (i = 0; i < 4; i++) {
  1720. s32 mind = 40;
  1721. u8 minvcm = 0;
  1722. s32 minpoll = 249;
  1723. s32 curr;
  1724. for (j = 0; j < 4; j++) {
  1725. if (type == 2)
  1726. curr = abs(results[j][i]);
  1727. else
  1728. curr = abs(miniq[j][i / 2] - code * 8);
  1729. if (curr < mind) {
  1730. mind = curr;
  1731. minvcm = j;
  1732. }
  1733. if (results[j][i] < minpoll)
  1734. minpoll = results[j][i];
  1735. }
  1736. results_min[i] = minpoll;
  1737. vcm_final[i] = minvcm;
  1738. }
  1739. if (type != 1)
  1740. b43_nphy_set_rssi_2055_vcm(dev, type, vcm_final);
  1741. for (i = 0; i < 4; i++) {
  1742. offset[i] = (code * 8) - results[vcm_final[i]][i];
  1743. if (offset[i] < 0)
  1744. offset[i] = -((abs(offset[i]) + 4) / 8);
  1745. else
  1746. offset[i] = (offset[i] + 4) / 8;
  1747. if (results_min[i] == 248)
  1748. offset[i] = code - 32;
  1749. if (i % 2 == 0)
  1750. b43_nphy_scale_offset_rssi(dev, 0, offset[i], 1, 0,
  1751. type);
  1752. else
  1753. b43_nphy_scale_offset_rssi(dev, 0, offset[i], 2, 1,
  1754. type);
  1755. }
  1756. b43_radio_maskset(dev, B2055_C1_PD_RSSIMISC, 0xF8, state[0]);
  1757. b43_radio_maskset(dev, B2055_C1_PD_RSSIMISC, 0xF8, state[1]);
  1758. switch (state[2]) {
  1759. case 1:
  1760. b43_nphy_rssi_select(dev, 1, 2);
  1761. break;
  1762. case 4:
  1763. b43_nphy_rssi_select(dev, 1, 0);
  1764. break;
  1765. case 2:
  1766. b43_nphy_rssi_select(dev, 1, 1);
  1767. break;
  1768. default:
  1769. b43_nphy_rssi_select(dev, 1, 1);
  1770. break;
  1771. }
  1772. switch (state[3]) {
  1773. case 1:
  1774. b43_nphy_rssi_select(dev, 2, 2);
  1775. break;
  1776. case 4:
  1777. b43_nphy_rssi_select(dev, 2, 0);
  1778. break;
  1779. default:
  1780. b43_nphy_rssi_select(dev, 2, 1);
  1781. break;
  1782. }
  1783. b43_nphy_rssi_select(dev, 0, type);
  1784. b43_phy_write(dev, B43_NPHY_RFCTL_INTC1, regs_save_phy[0]);
  1785. b43_radio_write16(dev, B2055_C1_PD_RXTX, regs_save_radio[0]);
  1786. b43_phy_write(dev, B43_NPHY_RFCTL_INTC2, regs_save_phy[1]);
  1787. b43_radio_write16(dev, B2055_C2_PD_RXTX, regs_save_radio[1]);
  1788. b43_nphy_classifier(dev, 7, class);
  1789. b43_nphy_write_clip_detection(dev, clip_state);
  1790. }
  1791. /* http://bcm-v4.sipsolutions.net/802.11/PHY/N/RSSICalRev3 */
  1792. static void b43_nphy_rev3_rssi_cal(struct b43_wldev *dev)
  1793. {
  1794. /* TODO */
  1795. }
  1796. /*
  1797. * RSSI Calibration
  1798. * http://bcm-v4.sipsolutions.net/802.11/PHY/N/RSSICal
  1799. */
  1800. static void b43_nphy_rssi_cal(struct b43_wldev *dev)
  1801. {
  1802. if (dev->phy.rev >= 3) {
  1803. b43_nphy_rev3_rssi_cal(dev);
  1804. } else {
  1805. b43_nphy_rev2_rssi_cal(dev, 2);
  1806. b43_nphy_rev2_rssi_cal(dev, 0);
  1807. b43_nphy_rev2_rssi_cal(dev, 1);
  1808. }
  1809. }
  1810. /*
  1811. * Restore RSSI Calibration
  1812. * http://bcm-v4.sipsolutions.net/802.11/PHY/N/RestoreRssiCal
  1813. */
  1814. static void b43_nphy_restore_rssi_cal(struct b43_wldev *dev)
  1815. {
  1816. struct b43_phy_n *nphy = dev->phy.n;
  1817. u16 *rssical_radio_regs = NULL;
  1818. u16 *rssical_phy_regs = NULL;
  1819. if (b43_current_band(dev->wl) == IEEE80211_BAND_2GHZ) {
  1820. if (b43_empty_chanspec(&nphy->rssical_chanspec_2G))
  1821. return;
  1822. rssical_radio_regs = nphy->rssical_cache.rssical_radio_regs_2G;
  1823. rssical_phy_regs = nphy->rssical_cache.rssical_phy_regs_2G;
  1824. } else {
  1825. if (b43_empty_chanspec(&nphy->rssical_chanspec_5G))
  1826. return;
  1827. rssical_radio_regs = nphy->rssical_cache.rssical_radio_regs_5G;
  1828. rssical_phy_regs = nphy->rssical_cache.rssical_phy_regs_5G;
  1829. }
  1830. /* TODO use some definitions */
  1831. b43_radio_maskset(dev, 0x602B, 0xE3, rssical_radio_regs[0]);
  1832. b43_radio_maskset(dev, 0x702B, 0xE3, rssical_radio_regs[1]);
  1833. b43_phy_write(dev, B43_NPHY_RSSIMC_0I_RSSI_Z, rssical_phy_regs[0]);
  1834. b43_phy_write(dev, B43_NPHY_RSSIMC_0Q_RSSI_Z, rssical_phy_regs[1]);
  1835. b43_phy_write(dev, B43_NPHY_RSSIMC_1I_RSSI_Z, rssical_phy_regs[2]);
  1836. b43_phy_write(dev, B43_NPHY_RSSIMC_1Q_RSSI_Z, rssical_phy_regs[3]);
  1837. b43_phy_write(dev, B43_NPHY_RSSIMC_0I_RSSI_X, rssical_phy_regs[4]);
  1838. b43_phy_write(dev, B43_NPHY_RSSIMC_0Q_RSSI_X, rssical_phy_regs[5]);
  1839. b43_phy_write(dev, B43_NPHY_RSSIMC_1I_RSSI_X, rssical_phy_regs[6]);
  1840. b43_phy_write(dev, B43_NPHY_RSSIMC_1Q_RSSI_X, rssical_phy_regs[7]);
  1841. b43_phy_write(dev, B43_NPHY_RSSIMC_0I_RSSI_Y, rssical_phy_regs[8]);
  1842. b43_phy_write(dev, B43_NPHY_RSSIMC_0Q_RSSI_Y, rssical_phy_regs[9]);
  1843. b43_phy_write(dev, B43_NPHY_RSSIMC_1I_RSSI_Y, rssical_phy_regs[10]);
  1844. b43_phy_write(dev, B43_NPHY_RSSIMC_1Q_RSSI_Y, rssical_phy_regs[11]);
  1845. }
  1846. /* http://bcm-v4.sipsolutions.net/802.11/PHY/N/GetIpaGainTbl */
  1847. static const u32 *b43_nphy_get_ipa_gain_table(struct b43_wldev *dev)
  1848. {
  1849. if (b43_current_band(dev->wl) == IEEE80211_BAND_2GHZ) {
  1850. if (dev->phy.rev >= 6) {
  1851. /* TODO If the chip is 47162
  1852. return txpwrctrl_tx_gain_ipa_rev5 */
  1853. return txpwrctrl_tx_gain_ipa_rev6;
  1854. } else if (dev->phy.rev >= 5) {
  1855. return txpwrctrl_tx_gain_ipa_rev5;
  1856. } else {
  1857. return txpwrctrl_tx_gain_ipa;
  1858. }
  1859. } else {
  1860. return txpwrctrl_tx_gain_ipa_5g;
  1861. }
  1862. }
  1863. /* http://bcm-v4.sipsolutions.net/802.11/PHY/N/TxCalRadioSetup */
  1864. static void b43_nphy_tx_cal_radio_setup(struct b43_wldev *dev)
  1865. {
  1866. struct b43_phy_n *nphy = dev->phy.n;
  1867. u16 *save = nphy->tx_rx_cal_radio_saveregs;
  1868. u16 tmp;
  1869. u8 offset, i;
  1870. if (dev->phy.rev >= 3) {
  1871. for (i = 0; i < 2; i++) {
  1872. tmp = (i == 0) ? 0x2000 : 0x3000;
  1873. offset = i * 11;
  1874. save[offset + 0] = b43_radio_read16(dev, B2055_CAL_RVARCTL);
  1875. save[offset + 1] = b43_radio_read16(dev, B2055_CAL_LPOCTL);
  1876. save[offset + 2] = b43_radio_read16(dev, B2055_CAL_TS);
  1877. save[offset + 3] = b43_radio_read16(dev, B2055_CAL_RCCALRTS);
  1878. save[offset + 4] = b43_radio_read16(dev, B2055_CAL_RCALRTS);
  1879. save[offset + 5] = b43_radio_read16(dev, B2055_PADDRV);
  1880. save[offset + 6] = b43_radio_read16(dev, B2055_XOCTL1);
  1881. save[offset + 7] = b43_radio_read16(dev, B2055_XOCTL2);
  1882. save[offset + 8] = b43_radio_read16(dev, B2055_XOREGUL);
  1883. save[offset + 9] = b43_radio_read16(dev, B2055_XOMISC);
  1884. save[offset + 10] = b43_radio_read16(dev, B2055_PLL_LFC1);
  1885. if (b43_current_band(dev->wl) == IEEE80211_BAND_5GHZ) {
  1886. b43_radio_write16(dev, tmp | B2055_CAL_RVARCTL, 0x0A);
  1887. b43_radio_write16(dev, tmp | B2055_CAL_LPOCTL, 0x40);
  1888. b43_radio_write16(dev, tmp | B2055_CAL_TS, 0x55);
  1889. b43_radio_write16(dev, tmp | B2055_CAL_RCCALRTS, 0);
  1890. b43_radio_write16(dev, tmp | B2055_CAL_RCALRTS, 0);
  1891. if (nphy->ipa5g_on) {
  1892. b43_radio_write16(dev, tmp | B2055_PADDRV, 4);
  1893. b43_radio_write16(dev, tmp | B2055_XOCTL1, 1);
  1894. } else {
  1895. b43_radio_write16(dev, tmp | B2055_PADDRV, 0);
  1896. b43_radio_write16(dev, tmp | B2055_XOCTL1, 0x2F);
  1897. }
  1898. b43_radio_write16(dev, tmp | B2055_XOCTL2, 0);
  1899. } else {
  1900. b43_radio_write16(dev, tmp | B2055_CAL_RVARCTL, 0x06);
  1901. b43_radio_write16(dev, tmp | B2055_CAL_LPOCTL, 0x40);
  1902. b43_radio_write16(dev, tmp | B2055_CAL_TS, 0x55);
  1903. b43_radio_write16(dev, tmp | B2055_CAL_RCCALRTS, 0);
  1904. b43_radio_write16(dev, tmp | B2055_CAL_RCALRTS, 0);
  1905. b43_radio_write16(dev, tmp | B2055_XOCTL1, 0);
  1906. if (nphy->ipa2g_on) {
  1907. b43_radio_write16(dev, tmp | B2055_PADDRV, 6);
  1908. b43_radio_write16(dev, tmp | B2055_XOCTL2,
  1909. (dev->phy.rev < 5) ? 0x11 : 0x01);
  1910. } else {
  1911. b43_radio_write16(dev, tmp | B2055_PADDRV, 0);
  1912. b43_radio_write16(dev, tmp | B2055_XOCTL2, 0);
  1913. }
  1914. }
  1915. b43_radio_write16(dev, tmp | B2055_XOREGUL, 0);
  1916. b43_radio_write16(dev, tmp | B2055_XOMISC, 0);
  1917. b43_radio_write16(dev, tmp | B2055_PLL_LFC1, 0);
  1918. }
  1919. } else {
  1920. save[0] = b43_radio_read16(dev, B2055_C1_TX_RF_IQCAL1);
  1921. b43_radio_write16(dev, B2055_C1_TX_RF_IQCAL1, 0x29);
  1922. save[1] = b43_radio_read16(dev, B2055_C1_TX_RF_IQCAL2);
  1923. b43_radio_write16(dev, B2055_C1_TX_RF_IQCAL2, 0x54);
  1924. save[2] = b43_radio_read16(dev, B2055_C2_TX_RF_IQCAL1);
  1925. b43_radio_write16(dev, B2055_C2_TX_RF_IQCAL1, 0x29);
  1926. save[3] = b43_radio_read16(dev, B2055_C2_TX_RF_IQCAL2);
  1927. b43_radio_write16(dev, B2055_C2_TX_RF_IQCAL2, 0x54);
  1928. save[3] = b43_radio_read16(dev, B2055_C1_PWRDET_RXTX);
  1929. save[4] = b43_radio_read16(dev, B2055_C2_PWRDET_RXTX);
  1930. if (!(b43_phy_read(dev, B43_NPHY_BANDCTL) &
  1931. B43_NPHY_BANDCTL_5GHZ)) {
  1932. b43_radio_write16(dev, B2055_C1_PWRDET_RXTX, 0x04);
  1933. b43_radio_write16(dev, B2055_C2_PWRDET_RXTX, 0x04);
  1934. } else {
  1935. b43_radio_write16(dev, B2055_C1_PWRDET_RXTX, 0x20);
  1936. b43_radio_write16(dev, B2055_C2_PWRDET_RXTX, 0x20);
  1937. }
  1938. if (dev->phy.rev < 2) {
  1939. b43_radio_set(dev, B2055_C1_TX_BB_MXGM, 0x20);
  1940. b43_radio_set(dev, B2055_C2_TX_BB_MXGM, 0x20);
  1941. } else {
  1942. b43_radio_mask(dev, B2055_C1_TX_BB_MXGM, ~0x20);
  1943. b43_radio_mask(dev, B2055_C2_TX_BB_MXGM, ~0x20);
  1944. }
  1945. }
  1946. }
  1947. /* http://bcm-v4.sipsolutions.net/802.11/PHY/N/IqCalGainParams */
  1948. static void b43_nphy_iq_cal_gain_params(struct b43_wldev *dev, u16 core,
  1949. struct nphy_txgains target,
  1950. struct nphy_iqcal_params *params)
  1951. {
  1952. int i, j, indx;
  1953. u16 gain;
  1954. if (dev->phy.rev >= 3) {
  1955. params->txgm = target.txgm[core];
  1956. params->pga = target.pga[core];
  1957. params->pad = target.pad[core];
  1958. params->ipa = target.ipa[core];
  1959. params->cal_gain = (params->txgm << 12) | (params->pga << 8) |
  1960. (params->pad << 4) | (params->ipa);
  1961. for (j = 0; j < 5; j++)
  1962. params->ncorr[j] = 0x79;
  1963. } else {
  1964. gain = (target.pad[core]) | (target.pga[core] << 4) |
  1965. (target.txgm[core] << 8);
  1966. indx = (b43_current_band(dev->wl) == IEEE80211_BAND_5GHZ) ?
  1967. 1 : 0;
  1968. for (i = 0; i < 9; i++)
  1969. if (tbl_iqcal_gainparams[indx][i][0] == gain)
  1970. break;
  1971. i = min(i, 8);
  1972. params->txgm = tbl_iqcal_gainparams[indx][i][1];
  1973. params->pga = tbl_iqcal_gainparams[indx][i][2];
  1974. params->pad = tbl_iqcal_gainparams[indx][i][3];
  1975. params->cal_gain = (params->txgm << 7) | (params->pga << 4) |
  1976. (params->pad << 2);
  1977. for (j = 0; j < 4; j++)
  1978. params->ncorr[j] = tbl_iqcal_gainparams[indx][i][4 + j];
  1979. }
  1980. }
  1981. /* http://bcm-v4.sipsolutions.net/802.11/PHY/N/UpdateTxCalLadder */
  1982. static void b43_nphy_update_tx_cal_ladder(struct b43_wldev *dev, u16 core)
  1983. {
  1984. struct b43_phy_n *nphy = dev->phy.n;
  1985. int i;
  1986. u16 scale, entry;
  1987. u16 tmp = nphy->txcal_bbmult;
  1988. if (core == 0)
  1989. tmp >>= 8;
  1990. tmp &= 0xff;
  1991. for (i = 0; i < 18; i++) {
  1992. scale = (ladder_lo[i].percent * tmp) / 100;
  1993. entry = ((scale & 0xFF) << 8) | ladder_lo[i].g_env;
  1994. b43_ntab_write(dev, B43_NTAB16(15, i), entry);
  1995. scale = (ladder_iq[i].percent * tmp) / 100;
  1996. entry = ((scale & 0xFF) << 8) | ladder_iq[i].g_env;
  1997. b43_ntab_write(dev, B43_NTAB16(15, i + 32), entry);
  1998. }
  1999. }
  2000. /* http://bcm-v4.sipsolutions.net/802.11/PHY/N/ExtPaSetTxDigiFilts */
  2001. static void b43_nphy_ext_pa_set_tx_dig_filters(struct b43_wldev *dev)
  2002. {
  2003. int i;
  2004. for (i = 0; i < 15; i++)
  2005. b43_phy_write(dev, B43_PHY_N(0x2C5 + i),
  2006. tbl_tx_filter_coef_rev4[2][i]);
  2007. }
  2008. /* http://bcm-v4.sipsolutions.net/802.11/PHY/N/IpaSetTxDigiFilts */
  2009. static void b43_nphy_int_pa_set_tx_dig_filters(struct b43_wldev *dev)
  2010. {
  2011. int i, j;
  2012. /* B43_NPHY_TXF_20CO_S0A1, B43_NPHY_TXF_40CO_S0A1, unknown */
  2013. u16 offset[] = { 0x186, 0x195, 0x2C5 };
  2014. for (i = 0; i < 3; i++)
  2015. for (j = 0; j < 15; j++)
  2016. b43_phy_write(dev, B43_PHY_N(offset[i] + j),
  2017. tbl_tx_filter_coef_rev4[i][j]);
  2018. if (dev->phy.is_40mhz) {
  2019. for (j = 0; j < 15; j++)
  2020. b43_phy_write(dev, B43_PHY_N(offset[0] + j),
  2021. tbl_tx_filter_coef_rev4[3][j]);
  2022. } else if (b43_current_band(dev->wl) == IEEE80211_BAND_5GHZ) {
  2023. for (j = 0; j < 15; j++)
  2024. b43_phy_write(dev, B43_PHY_N(offset[0] + j),
  2025. tbl_tx_filter_coef_rev4[5][j]);
  2026. }
  2027. if (dev->phy.channel == 14)
  2028. for (j = 0; j < 15; j++)
  2029. b43_phy_write(dev, B43_PHY_N(offset[0] + j),
  2030. tbl_tx_filter_coef_rev4[6][j]);
  2031. }
  2032. /* http://bcm-v4.sipsolutions.net/802.11/PHY/N/GetTxGain */
  2033. static struct nphy_txgains b43_nphy_get_tx_gains(struct b43_wldev *dev)
  2034. {
  2035. struct b43_phy_n *nphy = dev->phy.n;
  2036. u16 curr_gain[2];
  2037. struct nphy_txgains target;
  2038. const u32 *table = NULL;
  2039. if (nphy->txpwrctrl == 0) {
  2040. int i;
  2041. if (nphy->hang_avoid)
  2042. b43_nphy_stay_in_carrier_search(dev, true);
  2043. b43_ntab_read_bulk(dev, B43_NTAB16(7, 0x110), 2, curr_gain);
  2044. if (nphy->hang_avoid)
  2045. b43_nphy_stay_in_carrier_search(dev, false);
  2046. for (i = 0; i < 2; ++i) {
  2047. if (dev->phy.rev >= 3) {
  2048. target.ipa[i] = curr_gain[i] & 0x000F;
  2049. target.pad[i] = (curr_gain[i] & 0x00F0) >> 4;
  2050. target.pga[i] = (curr_gain[i] & 0x0F00) >> 8;
  2051. target.txgm[i] = (curr_gain[i] & 0x7000) >> 12;
  2052. } else {
  2053. target.ipa[i] = curr_gain[i] & 0x0003;
  2054. target.pad[i] = (curr_gain[i] & 0x000C) >> 2;
  2055. target.pga[i] = (curr_gain[i] & 0x0070) >> 4;
  2056. target.txgm[i] = (curr_gain[i] & 0x0380) >> 7;
  2057. }
  2058. }
  2059. } else {
  2060. int i;
  2061. u16 index[2];
  2062. index[0] = (b43_phy_read(dev, B43_NPHY_C1_TXPCTL_STAT) &
  2063. B43_NPHY_TXPCTL_STAT_BIDX) >>
  2064. B43_NPHY_TXPCTL_STAT_BIDX_SHIFT;
  2065. index[1] = (b43_phy_read(dev, B43_NPHY_C2_TXPCTL_STAT) &
  2066. B43_NPHY_TXPCTL_STAT_BIDX) >>
  2067. B43_NPHY_TXPCTL_STAT_BIDX_SHIFT;
  2068. for (i = 0; i < 2; ++i) {
  2069. if (dev->phy.rev >= 3) {
  2070. enum ieee80211_band band =
  2071. b43_current_band(dev->wl);
  2072. if ((nphy->ipa2g_on &&
  2073. band == IEEE80211_BAND_2GHZ) ||
  2074. (nphy->ipa5g_on &&
  2075. band == IEEE80211_BAND_5GHZ)) {
  2076. table = b43_nphy_get_ipa_gain_table(dev);
  2077. } else {
  2078. if (band == IEEE80211_BAND_5GHZ) {
  2079. if (dev->phy.rev == 3)
  2080. table = b43_ntab_tx_gain_rev3_5ghz;
  2081. else if (dev->phy.rev == 4)
  2082. table = b43_ntab_tx_gain_rev4_5ghz;
  2083. else
  2084. table = b43_ntab_tx_gain_rev5plus_5ghz;
  2085. } else {
  2086. table = b43_ntab_tx_gain_rev3plus_2ghz;
  2087. }
  2088. }
  2089. target.ipa[i] = (table[index[i]] >> 16) & 0xF;
  2090. target.pad[i] = (table[index[i]] >> 20) & 0xF;
  2091. target.pga[i] = (table[index[i]] >> 24) & 0xF;
  2092. target.txgm[i] = (table[index[i]] >> 28) & 0xF;
  2093. } else {
  2094. table = b43_ntab_tx_gain_rev0_1_2;
  2095. target.ipa[i] = (table[index[i]] >> 16) & 0x3;
  2096. target.pad[i] = (table[index[i]] >> 18) & 0x3;
  2097. target.pga[i] = (table[index[i]] >> 20) & 0x7;
  2098. target.txgm[i] = (table[index[i]] >> 23) & 0x7;
  2099. }
  2100. }
  2101. }
  2102. return target;
  2103. }
  2104. /* http://bcm-v4.sipsolutions.net/802.11/PHY/N/TxCalPhyCleanup */
  2105. static void b43_nphy_tx_cal_phy_cleanup(struct b43_wldev *dev)
  2106. {
  2107. u16 *regs = dev->phy.n->tx_rx_cal_phy_saveregs;
  2108. if (dev->phy.rev >= 3) {
  2109. b43_phy_write(dev, B43_NPHY_AFECTL_C1, regs[0]);
  2110. b43_phy_write(dev, B43_NPHY_AFECTL_C2, regs[1]);
  2111. b43_phy_write(dev, B43_NPHY_AFECTL_OVER1, regs[2]);
  2112. b43_phy_write(dev, B43_NPHY_AFECTL_OVER, regs[3]);
  2113. b43_phy_write(dev, B43_NPHY_BBCFG, regs[4]);
  2114. b43_ntab_write(dev, B43_NTAB16(8, 3), regs[5]);
  2115. b43_ntab_write(dev, B43_NTAB16(8, 19), regs[6]);
  2116. b43_phy_write(dev, B43_NPHY_RFCTL_INTC1, regs[7]);
  2117. b43_phy_write(dev, B43_NPHY_RFCTL_INTC2, regs[8]);
  2118. b43_phy_write(dev, B43_NPHY_PAPD_EN0, regs[9]);
  2119. b43_phy_write(dev, B43_NPHY_PAPD_EN1, regs[10]);
  2120. b43_nphy_reset_cca(dev);
  2121. } else {
  2122. b43_phy_maskset(dev, B43_NPHY_AFECTL_C1, 0x0FFF, regs[0]);
  2123. b43_phy_maskset(dev, B43_NPHY_AFECTL_C2, 0x0FFF, regs[1]);
  2124. b43_phy_write(dev, B43_NPHY_AFECTL_OVER, regs[2]);
  2125. b43_ntab_write(dev, B43_NTAB16(8, 2), regs[3]);
  2126. b43_ntab_write(dev, B43_NTAB16(8, 18), regs[4]);
  2127. b43_phy_write(dev, B43_NPHY_RFCTL_INTC1, regs[5]);
  2128. b43_phy_write(dev, B43_NPHY_RFCTL_INTC2, regs[6]);
  2129. }
  2130. }
  2131. /* http://bcm-v4.sipsolutions.net/802.11/PHY/N/TxCalPhySetup */
  2132. static void b43_nphy_tx_cal_phy_setup(struct b43_wldev *dev)
  2133. {
  2134. u16 *regs = dev->phy.n->tx_rx_cal_phy_saveregs;
  2135. u16 tmp;
  2136. regs[0] = b43_phy_read(dev, B43_NPHY_AFECTL_C1);
  2137. regs[1] = b43_phy_read(dev, B43_NPHY_AFECTL_C2);
  2138. if (dev->phy.rev >= 3) {
  2139. b43_phy_maskset(dev, B43_NPHY_AFECTL_C1, 0xF0FF, 0x0A00);
  2140. b43_phy_maskset(dev, B43_NPHY_AFECTL_C2, 0xF0FF, 0x0A00);
  2141. tmp = b43_phy_read(dev, B43_NPHY_AFECTL_OVER1);
  2142. regs[2] = tmp;
  2143. b43_phy_write(dev, B43_NPHY_AFECTL_OVER1, tmp | 0x0600);
  2144. tmp = b43_phy_read(dev, B43_NPHY_AFECTL_OVER);
  2145. regs[3] = tmp;
  2146. b43_phy_write(dev, B43_NPHY_AFECTL_OVER, tmp | 0x0600);
  2147. regs[4] = b43_phy_read(dev, B43_NPHY_BBCFG);
  2148. b43_phy_mask(dev, B43_NPHY_BBCFG, (u16)~B43_NPHY_BBCFG_RSTRX);
  2149. tmp = b43_ntab_read(dev, B43_NTAB16(8, 3));
  2150. regs[5] = tmp;
  2151. b43_ntab_write(dev, B43_NTAB16(8, 3), 0);
  2152. tmp = b43_ntab_read(dev, B43_NTAB16(8, 19));
  2153. regs[6] = tmp;
  2154. b43_ntab_write(dev, B43_NTAB16(8, 19), 0);
  2155. regs[7] = b43_phy_read(dev, B43_NPHY_RFCTL_INTC1);
  2156. regs[8] = b43_phy_read(dev, B43_NPHY_RFCTL_INTC2);
  2157. b43_nphy_rf_control_intc_override(dev, 2, 1, 3);
  2158. b43_nphy_rf_control_intc_override(dev, 1, 2, 1);
  2159. b43_nphy_rf_control_intc_override(dev, 1, 8, 2);
  2160. regs[9] = b43_phy_read(dev, B43_NPHY_PAPD_EN0);
  2161. regs[10] = b43_phy_read(dev, B43_NPHY_PAPD_EN1);
  2162. b43_phy_mask(dev, B43_NPHY_PAPD_EN0, ~0x0001);
  2163. b43_phy_mask(dev, B43_NPHY_PAPD_EN1, ~0x0001);
  2164. } else {
  2165. b43_phy_maskset(dev, B43_NPHY_AFECTL_C1, 0x0FFF, 0xA000);
  2166. b43_phy_maskset(dev, B43_NPHY_AFECTL_C2, 0x0FFF, 0xA000);
  2167. tmp = b43_phy_read(dev, B43_NPHY_AFECTL_OVER);
  2168. regs[2] = tmp;
  2169. b43_phy_write(dev, B43_NPHY_AFECTL_OVER, tmp | 0x3000);
  2170. tmp = b43_ntab_read(dev, B43_NTAB16(8, 2));
  2171. regs[3] = tmp;
  2172. tmp |= 0x2000;
  2173. b43_ntab_write(dev, B43_NTAB16(8, 2), tmp);
  2174. tmp = b43_ntab_read(dev, B43_NTAB16(8, 18));
  2175. regs[4] = tmp;
  2176. tmp |= 0x2000;
  2177. b43_ntab_write(dev, B43_NTAB16(8, 18), tmp);
  2178. regs[5] = b43_phy_read(dev, B43_NPHY_RFCTL_INTC1);
  2179. regs[6] = b43_phy_read(dev, B43_NPHY_RFCTL_INTC2);
  2180. if (b43_current_band(dev->wl) == IEEE80211_BAND_5GHZ)
  2181. tmp = 0x0180;
  2182. else
  2183. tmp = 0x0120;
  2184. b43_phy_write(dev, B43_NPHY_RFCTL_INTC1, tmp);
  2185. b43_phy_write(dev, B43_NPHY_RFCTL_INTC2, tmp);
  2186. }
  2187. }
  2188. /* http://bcm-v4.sipsolutions.net/802.11/PHY/N/SaveCal */
  2189. static void b43_nphy_save_cal(struct b43_wldev *dev)
  2190. {
  2191. struct b43_phy_n *nphy = dev->phy.n;
  2192. struct b43_phy_n_iq_comp *rxcal_coeffs = NULL;
  2193. u16 *txcal_radio_regs = NULL;
  2194. struct b43_chanspec *iqcal_chanspec;
  2195. u16 *table = NULL;
  2196. if (nphy->hang_avoid)
  2197. b43_nphy_stay_in_carrier_search(dev, 1);
  2198. if (b43_current_band(dev->wl) == IEEE80211_BAND_2GHZ) {
  2199. rxcal_coeffs = &nphy->cal_cache.rxcal_coeffs_2G;
  2200. txcal_radio_regs = nphy->cal_cache.txcal_radio_regs_2G;
  2201. iqcal_chanspec = &nphy->iqcal_chanspec_2G;
  2202. table = nphy->cal_cache.txcal_coeffs_2G;
  2203. } else {
  2204. rxcal_coeffs = &nphy->cal_cache.rxcal_coeffs_5G;
  2205. txcal_radio_regs = nphy->cal_cache.txcal_radio_regs_5G;
  2206. iqcal_chanspec = &nphy->iqcal_chanspec_5G;
  2207. table = nphy->cal_cache.txcal_coeffs_5G;
  2208. }
  2209. b43_nphy_rx_iq_coeffs(dev, false, rxcal_coeffs);
  2210. /* TODO use some definitions */
  2211. if (dev->phy.rev >= 3) {
  2212. txcal_radio_regs[0] = b43_radio_read(dev, 0x2021);
  2213. txcal_radio_regs[1] = b43_radio_read(dev, 0x2022);
  2214. txcal_radio_regs[2] = b43_radio_read(dev, 0x3021);
  2215. txcal_radio_regs[3] = b43_radio_read(dev, 0x3022);
  2216. txcal_radio_regs[4] = b43_radio_read(dev, 0x2023);
  2217. txcal_radio_regs[5] = b43_radio_read(dev, 0x2024);
  2218. txcal_radio_regs[6] = b43_radio_read(dev, 0x3023);
  2219. txcal_radio_regs[7] = b43_radio_read(dev, 0x3024);
  2220. } else {
  2221. txcal_radio_regs[0] = b43_radio_read(dev, 0x8B);
  2222. txcal_radio_regs[1] = b43_radio_read(dev, 0xBA);
  2223. txcal_radio_regs[2] = b43_radio_read(dev, 0x8D);
  2224. txcal_radio_regs[3] = b43_radio_read(dev, 0xBC);
  2225. }
  2226. *iqcal_chanspec = nphy->radio_chanspec;
  2227. b43_ntab_write_bulk(dev, B43_NTAB16(15, 80), 8, table);
  2228. if (nphy->hang_avoid)
  2229. b43_nphy_stay_in_carrier_search(dev, 0);
  2230. }
  2231. /* http://bcm-v4.sipsolutions.net/802.11/PHY/N/RestoreCal */
  2232. static void b43_nphy_restore_cal(struct b43_wldev *dev)
  2233. {
  2234. struct b43_phy_n *nphy = dev->phy.n;
  2235. u16 coef[4];
  2236. u16 *loft = NULL;
  2237. u16 *table = NULL;
  2238. int i;
  2239. u16 *txcal_radio_regs = NULL;
  2240. struct b43_phy_n_iq_comp *rxcal_coeffs = NULL;
  2241. if (b43_current_band(dev->wl) == IEEE80211_BAND_2GHZ) {
  2242. if (b43_empty_chanspec(&nphy->iqcal_chanspec_2G))
  2243. return;
  2244. table = nphy->cal_cache.txcal_coeffs_2G;
  2245. loft = &nphy->cal_cache.txcal_coeffs_2G[5];
  2246. } else {
  2247. if (b43_empty_chanspec(&nphy->iqcal_chanspec_5G))
  2248. return;
  2249. table = nphy->cal_cache.txcal_coeffs_5G;
  2250. loft = &nphy->cal_cache.txcal_coeffs_5G[5];
  2251. }
  2252. b43_ntab_write_bulk(dev, B43_NTAB16(15, 80), 4, table);
  2253. for (i = 0; i < 4; i++) {
  2254. if (dev->phy.rev >= 3)
  2255. table[i] = coef[i];
  2256. else
  2257. coef[i] = 0;
  2258. }
  2259. b43_ntab_write_bulk(dev, B43_NTAB16(15, 88), 4, coef);
  2260. b43_ntab_write_bulk(dev, B43_NTAB16(15, 85), 2, loft);
  2261. b43_ntab_write_bulk(dev, B43_NTAB16(15, 93), 2, loft);
  2262. if (dev->phy.rev < 2)
  2263. b43_nphy_tx_iq_workaround(dev);
  2264. if (b43_current_band(dev->wl) == IEEE80211_BAND_2GHZ) {
  2265. txcal_radio_regs = nphy->cal_cache.txcal_radio_regs_2G;
  2266. rxcal_coeffs = &nphy->cal_cache.rxcal_coeffs_2G;
  2267. } else {
  2268. txcal_radio_regs = nphy->cal_cache.txcal_radio_regs_5G;
  2269. rxcal_coeffs = &nphy->cal_cache.rxcal_coeffs_5G;
  2270. }
  2271. /* TODO use some definitions */
  2272. if (dev->phy.rev >= 3) {
  2273. b43_radio_write(dev, 0x2021, txcal_radio_regs[0]);
  2274. b43_radio_write(dev, 0x2022, txcal_radio_regs[1]);
  2275. b43_radio_write(dev, 0x3021, txcal_radio_regs[2]);
  2276. b43_radio_write(dev, 0x3022, txcal_radio_regs[3]);
  2277. b43_radio_write(dev, 0x2023, txcal_radio_regs[4]);
  2278. b43_radio_write(dev, 0x2024, txcal_radio_regs[5]);
  2279. b43_radio_write(dev, 0x3023, txcal_radio_regs[6]);
  2280. b43_radio_write(dev, 0x3024, txcal_radio_regs[7]);
  2281. } else {
  2282. b43_radio_write(dev, 0x8B, txcal_radio_regs[0]);
  2283. b43_radio_write(dev, 0xBA, txcal_radio_regs[1]);
  2284. b43_radio_write(dev, 0x8D, txcal_radio_regs[2]);
  2285. b43_radio_write(dev, 0xBC, txcal_radio_regs[3]);
  2286. }
  2287. b43_nphy_rx_iq_coeffs(dev, true, rxcal_coeffs);
  2288. }
  2289. /* http://bcm-v4.sipsolutions.net/802.11/PHY/N/CalTxIqlo */
  2290. static int b43_nphy_cal_tx_iq_lo(struct b43_wldev *dev,
  2291. struct nphy_txgains target,
  2292. bool full, bool mphase)
  2293. {
  2294. struct b43_phy_n *nphy = dev->phy.n;
  2295. int i;
  2296. int error = 0;
  2297. int freq;
  2298. bool avoid = false;
  2299. u8 length;
  2300. u16 tmp, core, type, count, max, numb, last, cmd;
  2301. const u16 *table;
  2302. bool phy6or5x;
  2303. u16 buffer[11];
  2304. u16 diq_start = 0;
  2305. u16 save[2];
  2306. u16 gain[2];
  2307. struct nphy_iqcal_params params[2];
  2308. bool updated[2] = { };
  2309. b43_nphy_stay_in_carrier_search(dev, true);
  2310. if (dev->phy.rev >= 4) {
  2311. avoid = nphy->hang_avoid;
  2312. nphy->hang_avoid = 0;
  2313. }
  2314. b43_ntab_read_bulk(dev, B43_NTAB16(7, 0x110), 2, save);
  2315. for (i = 0; i < 2; i++) {
  2316. b43_nphy_iq_cal_gain_params(dev, i, target, &params[i]);
  2317. gain[i] = params[i].cal_gain;
  2318. }
  2319. b43_ntab_write_bulk(dev, B43_NTAB16(7, 0x110), 2, gain);
  2320. b43_nphy_tx_cal_radio_setup(dev);
  2321. b43_nphy_tx_cal_phy_setup(dev);
  2322. phy6or5x = dev->phy.rev >= 6 ||
  2323. (dev->phy.rev == 5 && nphy->ipa2g_on &&
  2324. b43_current_band(dev->wl) == IEEE80211_BAND_2GHZ);
  2325. if (phy6or5x) {
  2326. if (dev->phy.is_40mhz) {
  2327. b43_ntab_write_bulk(dev, B43_NTAB16(15, 0), 18,
  2328. tbl_tx_iqlo_cal_loft_ladder_40);
  2329. b43_ntab_write_bulk(dev, B43_NTAB16(15, 32), 18,
  2330. tbl_tx_iqlo_cal_iqimb_ladder_40);
  2331. } else {
  2332. b43_ntab_write_bulk(dev, B43_NTAB16(15, 0), 18,
  2333. tbl_tx_iqlo_cal_loft_ladder_20);
  2334. b43_ntab_write_bulk(dev, B43_NTAB16(15, 32), 18,
  2335. tbl_tx_iqlo_cal_iqimb_ladder_20);
  2336. }
  2337. }
  2338. b43_phy_write(dev, B43_NPHY_IQLOCAL_CMDGCTL, 0x8AA9);
  2339. if (!dev->phy.is_40mhz)
  2340. freq = 2500;
  2341. else
  2342. freq = 5000;
  2343. if (nphy->mphase_cal_phase_id > 2)
  2344. b43_nphy_run_samples(dev, (dev->phy.is_40mhz ? 40 : 20) * 8,
  2345. 0xFFFF, 0, true, false);
  2346. else
  2347. error = b43_nphy_tx_tone(dev, freq, 250, true, false);
  2348. if (error == 0) {
  2349. if (nphy->mphase_cal_phase_id > 2) {
  2350. table = nphy->mphase_txcal_bestcoeffs;
  2351. length = 11;
  2352. if (dev->phy.rev < 3)
  2353. length -= 2;
  2354. } else {
  2355. if (!full && nphy->txiqlocal_coeffsvalid) {
  2356. table = nphy->txiqlocal_bestc;
  2357. length = 11;
  2358. if (dev->phy.rev < 3)
  2359. length -= 2;
  2360. } else {
  2361. full = true;
  2362. if (dev->phy.rev >= 3) {
  2363. table = tbl_tx_iqlo_cal_startcoefs_nphyrev3;
  2364. length = B43_NTAB_TX_IQLO_CAL_STARTCOEFS_REV3;
  2365. } else {
  2366. table = tbl_tx_iqlo_cal_startcoefs;
  2367. length = B43_NTAB_TX_IQLO_CAL_STARTCOEFS;
  2368. }
  2369. }
  2370. }
  2371. b43_ntab_write_bulk(dev, B43_NTAB16(15, 64), length, table);
  2372. if (full) {
  2373. if (dev->phy.rev >= 3)
  2374. max = B43_NTAB_TX_IQLO_CAL_CMDS_FULLCAL_REV3;
  2375. else
  2376. max = B43_NTAB_TX_IQLO_CAL_CMDS_FULLCAL;
  2377. } else {
  2378. if (dev->phy.rev >= 3)
  2379. max = B43_NTAB_TX_IQLO_CAL_CMDS_RECAL_REV3;
  2380. else
  2381. max = B43_NTAB_TX_IQLO_CAL_CMDS_RECAL;
  2382. }
  2383. if (mphase) {
  2384. count = nphy->mphase_txcal_cmdidx;
  2385. numb = min(max,
  2386. (u16)(count + nphy->mphase_txcal_numcmds));
  2387. } else {
  2388. count = 0;
  2389. numb = max;
  2390. }
  2391. for (; count < numb; count++) {
  2392. if (full) {
  2393. if (dev->phy.rev >= 3)
  2394. cmd = tbl_tx_iqlo_cal_cmds_fullcal_nphyrev3[count];
  2395. else
  2396. cmd = tbl_tx_iqlo_cal_cmds_fullcal[count];
  2397. } else {
  2398. if (dev->phy.rev >= 3)
  2399. cmd = tbl_tx_iqlo_cal_cmds_recal_nphyrev3[count];
  2400. else
  2401. cmd = tbl_tx_iqlo_cal_cmds_recal[count];
  2402. }
  2403. core = (cmd & 0x3000) >> 12;
  2404. type = (cmd & 0x0F00) >> 8;
  2405. if (phy6or5x && updated[core] == 0) {
  2406. b43_nphy_update_tx_cal_ladder(dev, core);
  2407. updated[core] = 1;
  2408. }
  2409. tmp = (params[core].ncorr[type] << 8) | 0x66;
  2410. b43_phy_write(dev, B43_NPHY_IQLOCAL_CMDNNUM, tmp);
  2411. if (type == 1 || type == 3 || type == 4) {
  2412. buffer[0] = b43_ntab_read(dev,
  2413. B43_NTAB16(15, 69 + core));
  2414. diq_start = buffer[0];
  2415. buffer[0] = 0;
  2416. b43_ntab_write(dev, B43_NTAB16(15, 69 + core),
  2417. 0);
  2418. }
  2419. b43_phy_write(dev, B43_NPHY_IQLOCAL_CMD, cmd);
  2420. for (i = 0; i < 2000; i++) {
  2421. tmp = b43_phy_read(dev, B43_NPHY_IQLOCAL_CMD);
  2422. if (tmp & 0xC000)
  2423. break;
  2424. udelay(10);
  2425. }
  2426. b43_ntab_read_bulk(dev, B43_NTAB16(15, 96), length,
  2427. buffer);
  2428. b43_ntab_write_bulk(dev, B43_NTAB16(15, 64), length,
  2429. buffer);
  2430. if (type == 1 || type == 3 || type == 4)
  2431. buffer[0] = diq_start;
  2432. }
  2433. if (mphase)
  2434. nphy->mphase_txcal_cmdidx = (numb >= max) ? 0 : numb;
  2435. last = (dev->phy.rev < 3) ? 6 : 7;
  2436. if (!mphase || nphy->mphase_cal_phase_id == last) {
  2437. b43_ntab_write_bulk(dev, B43_NTAB16(15, 96), 4, buffer);
  2438. b43_ntab_read_bulk(dev, B43_NTAB16(15, 80), 4, buffer);
  2439. if (dev->phy.rev < 3) {
  2440. buffer[0] = 0;
  2441. buffer[1] = 0;
  2442. buffer[2] = 0;
  2443. buffer[3] = 0;
  2444. }
  2445. b43_ntab_write_bulk(dev, B43_NTAB16(15, 88), 4,
  2446. buffer);
  2447. b43_ntab_write_bulk(dev, B43_NTAB16(15, 101), 2,
  2448. buffer);
  2449. b43_ntab_write_bulk(dev, B43_NTAB16(15, 85), 2,
  2450. buffer);
  2451. b43_ntab_write_bulk(dev, B43_NTAB16(15, 93), 2,
  2452. buffer);
  2453. length = 11;
  2454. if (dev->phy.rev < 3)
  2455. length -= 2;
  2456. b43_ntab_read_bulk(dev, B43_NTAB16(15, 96), length,
  2457. nphy->txiqlocal_bestc);
  2458. nphy->txiqlocal_coeffsvalid = true;
  2459. nphy->txiqlocal_chanspec = nphy->radio_chanspec;
  2460. } else {
  2461. length = 11;
  2462. if (dev->phy.rev < 3)
  2463. length -= 2;
  2464. b43_ntab_read_bulk(dev, B43_NTAB16(15, 96), length,
  2465. nphy->mphase_txcal_bestcoeffs);
  2466. }
  2467. b43_nphy_stop_playback(dev);
  2468. b43_phy_write(dev, B43_NPHY_IQLOCAL_CMDGCTL, 0);
  2469. }
  2470. b43_nphy_tx_cal_phy_cleanup(dev);
  2471. b43_ntab_write_bulk(dev, B43_NTAB16(7, 0x110), 2, save);
  2472. if (dev->phy.rev < 2 && (!mphase || nphy->mphase_cal_phase_id == last))
  2473. b43_nphy_tx_iq_workaround(dev);
  2474. if (dev->phy.rev >= 4)
  2475. nphy->hang_avoid = avoid;
  2476. b43_nphy_stay_in_carrier_search(dev, false);
  2477. return error;
  2478. }
  2479. /* http://bcm-v4.sipsolutions.net/802.11/PHY/N/ReapplyTxCalCoeffs */
  2480. static void b43_nphy_reapply_tx_cal_coeffs(struct b43_wldev *dev)
  2481. {
  2482. struct b43_phy_n *nphy = dev->phy.n;
  2483. u8 i;
  2484. u16 buffer[7];
  2485. bool equal = true;
  2486. if (!nphy->txiqlocal_coeffsvalid ||
  2487. b43_eq_chanspecs(&nphy->txiqlocal_chanspec, &nphy->radio_chanspec))
  2488. return;
  2489. b43_ntab_read_bulk(dev, B43_NTAB16(15, 80), 7, buffer);
  2490. for (i = 0; i < 4; i++) {
  2491. if (buffer[i] != nphy->txiqlocal_bestc[i]) {
  2492. equal = false;
  2493. break;
  2494. }
  2495. }
  2496. if (!equal) {
  2497. b43_ntab_write_bulk(dev, B43_NTAB16(15, 80), 4,
  2498. nphy->txiqlocal_bestc);
  2499. for (i = 0; i < 4; i++)
  2500. buffer[i] = 0;
  2501. b43_ntab_write_bulk(dev, B43_NTAB16(15, 88), 4,
  2502. buffer);
  2503. b43_ntab_write_bulk(dev, B43_NTAB16(15, 85), 2,
  2504. &nphy->txiqlocal_bestc[5]);
  2505. b43_ntab_write_bulk(dev, B43_NTAB16(15, 93), 2,
  2506. &nphy->txiqlocal_bestc[5]);
  2507. }
  2508. }
  2509. /* http://bcm-v4.sipsolutions.net/802.11/PHY/N/CalRxIqRev2 */
  2510. static int b43_nphy_rev2_cal_rx_iq(struct b43_wldev *dev,
  2511. struct nphy_txgains target, u8 type, bool debug)
  2512. {
  2513. struct b43_phy_n *nphy = dev->phy.n;
  2514. int i, j, index;
  2515. u8 rfctl[2];
  2516. u8 afectl_core;
  2517. u16 tmp[6];
  2518. u16 cur_hpf1, cur_hpf2, cur_lna;
  2519. u32 real, imag;
  2520. enum ieee80211_band band;
  2521. u8 use;
  2522. u16 cur_hpf;
  2523. u16 lna[3] = { 3, 3, 1 };
  2524. u16 hpf1[3] = { 7, 2, 0 };
  2525. u16 hpf2[3] = { 2, 0, 0 };
  2526. u32 power[3] = { };
  2527. u16 gain_save[2];
  2528. u16 cal_gain[2];
  2529. struct nphy_iqcal_params cal_params[2];
  2530. struct nphy_iq_est est;
  2531. int ret = 0;
  2532. bool playtone = true;
  2533. int desired = 13;
  2534. b43_nphy_stay_in_carrier_search(dev, 1);
  2535. if (dev->phy.rev < 2)
  2536. b43_nphy_reapply_tx_cal_coeffs(dev);
  2537. b43_ntab_read_bulk(dev, B43_NTAB16(7, 0x110), 2, gain_save);
  2538. for (i = 0; i < 2; i++) {
  2539. b43_nphy_iq_cal_gain_params(dev, i, target, &cal_params[i]);
  2540. cal_gain[i] = cal_params[i].cal_gain;
  2541. }
  2542. b43_ntab_write_bulk(dev, B43_NTAB16(7, 0x110), 2, cal_gain);
  2543. for (i = 0; i < 2; i++) {
  2544. if (i == 0) {
  2545. rfctl[0] = B43_NPHY_RFCTL_INTC1;
  2546. rfctl[1] = B43_NPHY_RFCTL_INTC2;
  2547. afectl_core = B43_NPHY_AFECTL_C1;
  2548. } else {
  2549. rfctl[0] = B43_NPHY_RFCTL_INTC2;
  2550. rfctl[1] = B43_NPHY_RFCTL_INTC1;
  2551. afectl_core = B43_NPHY_AFECTL_C2;
  2552. }
  2553. tmp[1] = b43_phy_read(dev, B43_NPHY_RFSEQCA);
  2554. tmp[2] = b43_phy_read(dev, afectl_core);
  2555. tmp[3] = b43_phy_read(dev, B43_NPHY_AFECTL_OVER);
  2556. tmp[4] = b43_phy_read(dev, rfctl[0]);
  2557. tmp[5] = b43_phy_read(dev, rfctl[1]);
  2558. b43_phy_maskset(dev, B43_NPHY_RFSEQCA,
  2559. (u16)~B43_NPHY_RFSEQCA_RXDIS,
  2560. ((1 - i) << B43_NPHY_RFSEQCA_RXDIS_SHIFT));
  2561. b43_phy_maskset(dev, B43_NPHY_RFSEQCA, ~B43_NPHY_RFSEQCA_TXEN,
  2562. (1 - i));
  2563. b43_phy_set(dev, afectl_core, 0x0006);
  2564. b43_phy_set(dev, B43_NPHY_AFECTL_OVER, 0x0006);
  2565. band = b43_current_band(dev->wl);
  2566. if (nphy->rxcalparams & 0xFF000000) {
  2567. if (band == IEEE80211_BAND_5GHZ)
  2568. b43_phy_write(dev, rfctl[0], 0x140);
  2569. else
  2570. b43_phy_write(dev, rfctl[0], 0x110);
  2571. } else {
  2572. if (band == IEEE80211_BAND_5GHZ)
  2573. b43_phy_write(dev, rfctl[0], 0x180);
  2574. else
  2575. b43_phy_write(dev, rfctl[0], 0x120);
  2576. }
  2577. if (band == IEEE80211_BAND_5GHZ)
  2578. b43_phy_write(dev, rfctl[1], 0x148);
  2579. else
  2580. b43_phy_write(dev, rfctl[1], 0x114);
  2581. if (nphy->rxcalparams & 0x10000) {
  2582. b43_radio_maskset(dev, B2055_C1_GENSPARE2, 0xFC,
  2583. (i + 1));
  2584. b43_radio_maskset(dev, B2055_C2_GENSPARE2, 0xFC,
  2585. (2 - i));
  2586. }
  2587. for (j = 0; i < 4; j++) {
  2588. if (j < 3) {
  2589. cur_lna = lna[j];
  2590. cur_hpf1 = hpf1[j];
  2591. cur_hpf2 = hpf2[j];
  2592. } else {
  2593. if (power[1] > 10000) {
  2594. use = 1;
  2595. cur_hpf = cur_hpf1;
  2596. index = 2;
  2597. } else {
  2598. if (power[0] > 10000) {
  2599. use = 1;
  2600. cur_hpf = cur_hpf1;
  2601. index = 1;
  2602. } else {
  2603. index = 0;
  2604. use = 2;
  2605. cur_hpf = cur_hpf2;
  2606. }
  2607. }
  2608. cur_lna = lna[index];
  2609. cur_hpf1 = hpf1[index];
  2610. cur_hpf2 = hpf2[index];
  2611. cur_hpf += desired - hweight32(power[index]);
  2612. cur_hpf = clamp_val(cur_hpf, 0, 10);
  2613. if (use == 1)
  2614. cur_hpf1 = cur_hpf;
  2615. else
  2616. cur_hpf2 = cur_hpf;
  2617. }
  2618. tmp[0] = ((cur_hpf2 << 8) | (cur_hpf1 << 4) |
  2619. (cur_lna << 2));
  2620. b43_nphy_rf_control_override(dev, 0x400, tmp[0], 3,
  2621. false);
  2622. b43_nphy_force_rf_sequence(dev, B43_RFSEQ_RESET2RX);
  2623. b43_nphy_stop_playback(dev);
  2624. if (playtone) {
  2625. ret = b43_nphy_tx_tone(dev, 4000,
  2626. (nphy->rxcalparams & 0xFFFF),
  2627. false, false);
  2628. playtone = false;
  2629. } else {
  2630. b43_nphy_run_samples(dev, 160, 0xFFFF, 0,
  2631. false, false);
  2632. }
  2633. if (ret == 0) {
  2634. if (j < 3) {
  2635. b43_nphy_rx_iq_est(dev, &est, 1024, 32,
  2636. false);
  2637. if (i == 0) {
  2638. real = est.i0_pwr;
  2639. imag = est.q0_pwr;
  2640. } else {
  2641. real = est.i1_pwr;
  2642. imag = est.q1_pwr;
  2643. }
  2644. power[i] = ((real + imag) / 1024) + 1;
  2645. } else {
  2646. b43_nphy_calc_rx_iq_comp(dev, 1 << i);
  2647. }
  2648. b43_nphy_stop_playback(dev);
  2649. }
  2650. if (ret != 0)
  2651. break;
  2652. }
  2653. b43_radio_mask(dev, B2055_C1_GENSPARE2, 0xFC);
  2654. b43_radio_mask(dev, B2055_C2_GENSPARE2, 0xFC);
  2655. b43_phy_write(dev, rfctl[1], tmp[5]);
  2656. b43_phy_write(dev, rfctl[0], tmp[4]);
  2657. b43_phy_write(dev, B43_NPHY_AFECTL_OVER, tmp[3]);
  2658. b43_phy_write(dev, afectl_core, tmp[2]);
  2659. b43_phy_write(dev, B43_NPHY_RFSEQCA, tmp[1]);
  2660. if (ret != 0)
  2661. break;
  2662. }
  2663. b43_nphy_rf_control_override(dev, 0x400, 0, 3, true);
  2664. b43_nphy_force_rf_sequence(dev, B43_RFSEQ_RESET2RX);
  2665. b43_ntab_write_bulk(dev, B43_NTAB16(7, 0x110), 2, gain_save);
  2666. b43_nphy_stay_in_carrier_search(dev, 0);
  2667. return ret;
  2668. }
  2669. static int b43_nphy_rev3_cal_rx_iq(struct b43_wldev *dev,
  2670. struct nphy_txgains target, u8 type, bool debug)
  2671. {
  2672. return -1;
  2673. }
  2674. /* http://bcm-v4.sipsolutions.net/802.11/PHY/N/CalRxIq */
  2675. static int b43_nphy_cal_rx_iq(struct b43_wldev *dev,
  2676. struct nphy_txgains target, u8 type, bool debug)
  2677. {
  2678. if (dev->phy.rev >= 3)
  2679. return b43_nphy_rev3_cal_rx_iq(dev, target, type, debug);
  2680. else
  2681. return b43_nphy_rev2_cal_rx_iq(dev, target, type, debug);
  2682. }
  2683. /*
  2684. * Init N-PHY
  2685. * http://bcm-v4.sipsolutions.net/802.11/PHY/Init/N
  2686. */
  2687. int b43_phy_initn(struct b43_wldev *dev)
  2688. {
  2689. struct ssb_bus *bus = dev->dev->bus;
  2690. struct b43_phy *phy = &dev->phy;
  2691. struct b43_phy_n *nphy = phy->n;
  2692. u8 tx_pwr_state;
  2693. struct nphy_txgains target;
  2694. u16 tmp;
  2695. enum ieee80211_band tmp2;
  2696. bool do_rssi_cal;
  2697. u16 clip[2];
  2698. bool do_cal = false;
  2699. if ((dev->phy.rev >= 3) &&
  2700. (bus->sprom.boardflags_lo & B43_BFL_EXTLNA) &&
  2701. (b43_current_band(dev->wl) == IEEE80211_BAND_2GHZ)) {
  2702. chipco_set32(&dev->dev->bus->chipco, SSB_CHIPCO_CHIPCTL, 0x40);
  2703. }
  2704. nphy->deaf_count = 0;
  2705. b43_nphy_tables_init(dev);
  2706. nphy->crsminpwr_adjusted = false;
  2707. nphy->noisevars_adjusted = false;
  2708. /* Clear all overrides */
  2709. if (dev->phy.rev >= 3) {
  2710. b43_phy_write(dev, B43_NPHY_TXF_40CO_B1S1, 0);
  2711. b43_phy_write(dev, B43_NPHY_RFCTL_OVER, 0);
  2712. b43_phy_write(dev, B43_NPHY_TXF_40CO_B1S0, 0);
  2713. b43_phy_write(dev, B43_NPHY_TXF_40CO_B32S1, 0);
  2714. } else {
  2715. b43_phy_write(dev, B43_NPHY_RFCTL_OVER, 0);
  2716. }
  2717. b43_phy_write(dev, B43_NPHY_RFCTL_INTC1, 0);
  2718. b43_phy_write(dev, B43_NPHY_RFCTL_INTC2, 0);
  2719. if (dev->phy.rev < 6) {
  2720. b43_phy_write(dev, B43_NPHY_RFCTL_INTC3, 0);
  2721. b43_phy_write(dev, B43_NPHY_RFCTL_INTC4, 0);
  2722. }
  2723. b43_phy_mask(dev, B43_NPHY_RFSEQMODE,
  2724. ~(B43_NPHY_RFSEQMODE_CAOVER |
  2725. B43_NPHY_RFSEQMODE_TROVER));
  2726. if (dev->phy.rev >= 3)
  2727. b43_phy_write(dev, B43_NPHY_AFECTL_OVER1, 0);
  2728. b43_phy_write(dev, B43_NPHY_AFECTL_OVER, 0);
  2729. if (dev->phy.rev <= 2) {
  2730. tmp = (dev->phy.rev == 2) ? 0x3B : 0x40;
  2731. b43_phy_maskset(dev, B43_NPHY_BPHY_CTL3,
  2732. ~B43_NPHY_BPHY_CTL3_SCALE,
  2733. tmp << B43_NPHY_BPHY_CTL3_SCALE_SHIFT);
  2734. }
  2735. b43_phy_write(dev, B43_NPHY_AFESEQ_TX2RX_PUD_20M, 0x20);
  2736. b43_phy_write(dev, B43_NPHY_AFESEQ_TX2RX_PUD_40M, 0x20);
  2737. if (bus->sprom.boardflags2_lo & 0x100 ||
  2738. (bus->boardinfo.vendor == PCI_VENDOR_ID_APPLE &&
  2739. bus->boardinfo.type == 0x8B))
  2740. b43_phy_write(dev, B43_NPHY_TXREALFD, 0xA0);
  2741. else
  2742. b43_phy_write(dev, B43_NPHY_TXREALFD, 0xB8);
  2743. b43_phy_write(dev, B43_NPHY_MIMO_CRSTXEXT, 0xC8);
  2744. b43_phy_write(dev, B43_NPHY_PLOAD_CSENSE_EXTLEN, 0x50);
  2745. b43_phy_write(dev, B43_NPHY_TXRIFS_FRDEL, 0x30);
  2746. b43_nphy_update_mimo_config(dev, nphy->preamble_override);
  2747. b43_nphy_update_txrx_chain(dev);
  2748. if (phy->rev < 2) {
  2749. b43_phy_write(dev, B43_NPHY_DUP40_GFBL, 0xAA8);
  2750. b43_phy_write(dev, B43_NPHY_DUP40_BL, 0x9A4);
  2751. }
  2752. tmp2 = b43_current_band(dev->wl);
  2753. if ((nphy->ipa2g_on && tmp2 == IEEE80211_BAND_2GHZ) ||
  2754. (nphy->ipa5g_on && tmp2 == IEEE80211_BAND_5GHZ)) {
  2755. b43_phy_set(dev, B43_NPHY_PAPD_EN0, 0x1);
  2756. b43_phy_maskset(dev, B43_NPHY_EPS_TABLE_ADJ0, 0x007F,
  2757. nphy->papd_epsilon_offset[0] << 7);
  2758. b43_phy_set(dev, B43_NPHY_PAPD_EN1, 0x1);
  2759. b43_phy_maskset(dev, B43_NPHY_EPS_TABLE_ADJ1, 0x007F,
  2760. nphy->papd_epsilon_offset[1] << 7);
  2761. b43_nphy_int_pa_set_tx_dig_filters(dev);
  2762. } else if (phy->rev >= 5) {
  2763. b43_nphy_ext_pa_set_tx_dig_filters(dev);
  2764. }
  2765. b43_nphy_workarounds(dev);
  2766. /* Reset CCA, in init code it differs a little from standard way */
  2767. b43_nphy_bmac_clock_fgc(dev, 1);
  2768. tmp = b43_phy_read(dev, B43_NPHY_BBCFG);
  2769. b43_phy_write(dev, B43_NPHY_BBCFG, tmp | B43_NPHY_BBCFG_RSTCCA);
  2770. b43_phy_write(dev, B43_NPHY_BBCFG, tmp & ~B43_NPHY_BBCFG_RSTCCA);
  2771. b43_nphy_bmac_clock_fgc(dev, 0);
  2772. /* TODO N PHY MAC PHY Clock Set with argument 1 */
  2773. b43_nphy_pa_override(dev, false);
  2774. b43_nphy_force_rf_sequence(dev, B43_RFSEQ_RX2TX);
  2775. b43_nphy_force_rf_sequence(dev, B43_RFSEQ_RESET2RX);
  2776. b43_nphy_pa_override(dev, true);
  2777. b43_nphy_classifier(dev, 0, 0);
  2778. b43_nphy_read_clip_detection(dev, clip);
  2779. tx_pwr_state = nphy->txpwrctrl;
  2780. /* TODO N PHY TX power control with argument 0
  2781. (turning off power control) */
  2782. /* TODO Fix the TX Power Settings */
  2783. /* TODO N PHY TX Power Control Idle TSSI */
  2784. /* TODO N PHY TX Power Control Setup */
  2785. if (phy->rev >= 3) {
  2786. /* TODO */
  2787. } else {
  2788. b43_ntab_write_bulk(dev, B43_NTAB32(26, 192), 128,
  2789. b43_ntab_tx_gain_rev0_1_2);
  2790. b43_ntab_write_bulk(dev, B43_NTAB32(27, 192), 128,
  2791. b43_ntab_tx_gain_rev0_1_2);
  2792. }
  2793. if (nphy->phyrxchain != 3)
  2794. ;/* TODO N PHY RX Core Set State with phyrxchain as argument */
  2795. if (nphy->mphase_cal_phase_id > 0)
  2796. ;/* TODO PHY Periodic Calibration Multi-Phase Restart */
  2797. do_rssi_cal = false;
  2798. if (phy->rev >= 3) {
  2799. if (b43_current_band(dev->wl) == IEEE80211_BAND_2GHZ)
  2800. do_rssi_cal =
  2801. b43_empty_chanspec(&nphy->rssical_chanspec_2G);
  2802. else
  2803. do_rssi_cal =
  2804. b43_empty_chanspec(&nphy->rssical_chanspec_5G);
  2805. if (do_rssi_cal)
  2806. b43_nphy_rssi_cal(dev);
  2807. else
  2808. b43_nphy_restore_rssi_cal(dev);
  2809. } else {
  2810. b43_nphy_rssi_cal(dev);
  2811. }
  2812. if (!((nphy->measure_hold & 0x6) != 0)) {
  2813. if (b43_current_band(dev->wl) == IEEE80211_BAND_2GHZ)
  2814. do_cal = b43_empty_chanspec(&nphy->iqcal_chanspec_2G);
  2815. else
  2816. do_cal = b43_empty_chanspec(&nphy->iqcal_chanspec_5G);
  2817. if (nphy->mute)
  2818. do_cal = false;
  2819. if (do_cal) {
  2820. target = b43_nphy_get_tx_gains(dev);
  2821. if (nphy->antsel_type == 2)
  2822. b43_nphy_superswitch_init(dev, true);
  2823. if (nphy->perical != 2) {
  2824. b43_nphy_rssi_cal(dev);
  2825. if (phy->rev >= 3) {
  2826. nphy->cal_orig_pwr_idx[0] =
  2827. nphy->txpwrindex[0].index_internal;
  2828. nphy->cal_orig_pwr_idx[1] =
  2829. nphy->txpwrindex[1].index_internal;
  2830. /* TODO N PHY Pre Calibrate TX Gain */
  2831. target = b43_nphy_get_tx_gains(dev);
  2832. }
  2833. }
  2834. }
  2835. }
  2836. if (!b43_nphy_cal_tx_iq_lo(dev, target, true, false)) {
  2837. if (b43_nphy_cal_rx_iq(dev, target, 2, 0) == 0)
  2838. b43_nphy_save_cal(dev);
  2839. else if (nphy->mphase_cal_phase_id == 0)
  2840. ;/* N PHY Periodic Calibration with argument 3 */
  2841. } else {
  2842. b43_nphy_restore_cal(dev);
  2843. }
  2844. b43_nphy_tx_pwr_ctrl_coef_setup(dev);
  2845. /* TODO N PHY TX Power Control Enable with argument tx_pwr_state */
  2846. b43_phy_write(dev, B43_NPHY_TXMACIF_HOLDOFF, 0x0015);
  2847. b43_phy_write(dev, B43_NPHY_TXMACDELAY, 0x0320);
  2848. if (phy->rev >= 3 && phy->rev <= 6)
  2849. b43_phy_write(dev, B43_NPHY_PLOAD_CSENSE_EXTLEN, 0x0014);
  2850. b43_nphy_tx_lp_fbw(dev);
  2851. if (phy->rev >= 3)
  2852. b43_nphy_spur_workaround(dev);
  2853. b43err(dev->wl, "IEEE 802.11n devices are not supported, yet.\n");
  2854. return 0;
  2855. }
  2856. static int b43_nphy_op_allocate(struct b43_wldev *dev)
  2857. {
  2858. struct b43_phy_n *nphy;
  2859. nphy = kzalloc(sizeof(*nphy), GFP_KERNEL);
  2860. if (!nphy)
  2861. return -ENOMEM;
  2862. dev->phy.n = nphy;
  2863. return 0;
  2864. }
  2865. static void b43_nphy_op_prepare_structs(struct b43_wldev *dev)
  2866. {
  2867. struct b43_phy *phy = &dev->phy;
  2868. struct b43_phy_n *nphy = phy->n;
  2869. memset(nphy, 0, sizeof(*nphy));
  2870. //TODO init struct b43_phy_n
  2871. }
  2872. static void b43_nphy_op_free(struct b43_wldev *dev)
  2873. {
  2874. struct b43_phy *phy = &dev->phy;
  2875. struct b43_phy_n *nphy = phy->n;
  2876. kfree(nphy);
  2877. phy->n = NULL;
  2878. }
  2879. static int b43_nphy_op_init(struct b43_wldev *dev)
  2880. {
  2881. return b43_phy_initn(dev);
  2882. }
  2883. static inline void check_phyreg(struct b43_wldev *dev, u16 offset)
  2884. {
  2885. #if B43_DEBUG
  2886. if ((offset & B43_PHYROUTE) == B43_PHYROUTE_OFDM_GPHY) {
  2887. /* OFDM registers are onnly available on A/G-PHYs */
  2888. b43err(dev->wl, "Invalid OFDM PHY access at "
  2889. "0x%04X on N-PHY\n", offset);
  2890. dump_stack();
  2891. }
  2892. if ((offset & B43_PHYROUTE) == B43_PHYROUTE_EXT_GPHY) {
  2893. /* Ext-G registers are only available on G-PHYs */
  2894. b43err(dev->wl, "Invalid EXT-G PHY access at "
  2895. "0x%04X on N-PHY\n", offset);
  2896. dump_stack();
  2897. }
  2898. #endif /* B43_DEBUG */
  2899. }
  2900. static u16 b43_nphy_op_read(struct b43_wldev *dev, u16 reg)
  2901. {
  2902. check_phyreg(dev, reg);
  2903. b43_write16(dev, B43_MMIO_PHY_CONTROL, reg);
  2904. return b43_read16(dev, B43_MMIO_PHY_DATA);
  2905. }
  2906. static void b43_nphy_op_write(struct b43_wldev *dev, u16 reg, u16 value)
  2907. {
  2908. check_phyreg(dev, reg);
  2909. b43_write16(dev, B43_MMIO_PHY_CONTROL, reg);
  2910. b43_write16(dev, B43_MMIO_PHY_DATA, value);
  2911. }
  2912. static u16 b43_nphy_op_radio_read(struct b43_wldev *dev, u16 reg)
  2913. {
  2914. /* Register 1 is a 32-bit register. */
  2915. B43_WARN_ON(reg == 1);
  2916. /* N-PHY needs 0x100 for read access */
  2917. reg |= 0x100;
  2918. b43_write16(dev, B43_MMIO_RADIO_CONTROL, reg);
  2919. return b43_read16(dev, B43_MMIO_RADIO_DATA_LOW);
  2920. }
  2921. static void b43_nphy_op_radio_write(struct b43_wldev *dev, u16 reg, u16 value)
  2922. {
  2923. /* Register 1 is a 32-bit register. */
  2924. B43_WARN_ON(reg == 1);
  2925. b43_write16(dev, B43_MMIO_RADIO_CONTROL, reg);
  2926. b43_write16(dev, B43_MMIO_RADIO_DATA_LOW, value);
  2927. }
  2928. /* http://bcm-v4.sipsolutions.net/802.11/Radio/Switch%20Radio */
  2929. static void b43_nphy_op_software_rfkill(struct b43_wldev *dev,
  2930. bool blocked)
  2931. {
  2932. if (b43_read32(dev, B43_MMIO_MACCTL) & B43_MACCTL_ENABLED)
  2933. b43err(dev->wl, "MAC not suspended\n");
  2934. if (blocked) {
  2935. b43_phy_mask(dev, B43_NPHY_RFCTL_CMD,
  2936. ~B43_NPHY_RFCTL_CMD_CHIP0PU);
  2937. if (dev->phy.rev >= 3) {
  2938. b43_radio_mask(dev, 0x09, ~0x2);
  2939. b43_radio_write(dev, 0x204D, 0);
  2940. b43_radio_write(dev, 0x2053, 0);
  2941. b43_radio_write(dev, 0x2058, 0);
  2942. b43_radio_write(dev, 0x205E, 0);
  2943. b43_radio_mask(dev, 0x2062, ~0xF0);
  2944. b43_radio_write(dev, 0x2064, 0);
  2945. b43_radio_write(dev, 0x304D, 0);
  2946. b43_radio_write(dev, 0x3053, 0);
  2947. b43_radio_write(dev, 0x3058, 0);
  2948. b43_radio_write(dev, 0x305E, 0);
  2949. b43_radio_mask(dev, 0x3062, ~0xF0);
  2950. b43_radio_write(dev, 0x3064, 0);
  2951. }
  2952. } else {
  2953. if (dev->phy.rev >= 3) {
  2954. /* TODO: b43_radio_init2056(dev); */
  2955. /* TODO: PHY Set Channel Spec (dev, radio_chanspec) */
  2956. } else {
  2957. b43_radio_init2055(dev);
  2958. }
  2959. }
  2960. }
  2961. static void b43_nphy_op_switch_analog(struct b43_wldev *dev, bool on)
  2962. {
  2963. b43_phy_write(dev, B43_NPHY_AFECTL_OVER,
  2964. on ? 0 : 0x7FFF);
  2965. }
  2966. static int b43_nphy_op_switch_channel(struct b43_wldev *dev,
  2967. unsigned int new_channel)
  2968. {
  2969. if (b43_current_band(dev->wl) == IEEE80211_BAND_2GHZ) {
  2970. if ((new_channel < 1) || (new_channel > 14))
  2971. return -EINVAL;
  2972. } else {
  2973. if (new_channel > 200)
  2974. return -EINVAL;
  2975. }
  2976. return nphy_channel_switch(dev, new_channel);
  2977. }
  2978. static unsigned int b43_nphy_op_get_default_chan(struct b43_wldev *dev)
  2979. {
  2980. if (b43_current_band(dev->wl) == IEEE80211_BAND_2GHZ)
  2981. return 1;
  2982. return 36;
  2983. }
  2984. const struct b43_phy_operations b43_phyops_n = {
  2985. .allocate = b43_nphy_op_allocate,
  2986. .free = b43_nphy_op_free,
  2987. .prepare_structs = b43_nphy_op_prepare_structs,
  2988. .init = b43_nphy_op_init,
  2989. .phy_read = b43_nphy_op_read,
  2990. .phy_write = b43_nphy_op_write,
  2991. .radio_read = b43_nphy_op_radio_read,
  2992. .radio_write = b43_nphy_op_radio_write,
  2993. .software_rfkill = b43_nphy_op_software_rfkill,
  2994. .switch_analog = b43_nphy_op_switch_analog,
  2995. .switch_channel = b43_nphy_op_switch_channel,
  2996. .get_default_chan = b43_nphy_op_get_default_chan,
  2997. .recalc_txpower = b43_nphy_op_recalc_txpower,
  2998. .adjust_txpower = b43_nphy_op_adjust_txpower,
  2999. };