main.c 143 KB

1234567891011121314151617181920212223242526272829303132333435363738394041424344454647484950515253545556575859606162636465666768697071727374757677787980818283848586878889909192939495969798991001011021031041051061071081091101111121131141151161171181191201211221231241251261271281291301311321331341351361371381391401411421431441451461471481491501511521531541551561571581591601611621631641651661671681691701711721731741751761771781791801811821831841851861871881891901911921931941951961971981992002012022032042052062072082092102112122132142152162172182192202212222232242252262272282292302312322332342352362372382392402412422432442452462472482492502512522532542552562572582592602612622632642652662672682692702712722732742752762772782792802812822832842852862872882892902912922932942952962972982993003013023033043053063073083093103113123133143153163173183193203213223233243253263273283293303313323333343353363373383393403413423433443453463473483493503513523533543553563573583593603613623633643653663673683693703713723733743753763773783793803813823833843853863873883893903913923933943953963973983994004014024034044054064074084094104114124134144154164174184194204214224234244254264274284294304314324334344354364374384394404414424434444454464474484494504514524534544554564574584594604614624634644654664674684694704714724734744754764774784794804814824834844854864874884894904914924934944954964974984995005015025035045055065075085095105115125135145155165175185195205215225235245255265275285295305315325335345355365375385395405415425435445455465475485495505515525535545555565575585595605615625635645655665675685695705715725735745755765775785795805815825835845855865875885895905915925935945955965975985996006016026036046056066076086096106116126136146156166176186196206216226236246256266276286296306316326336346356366376386396406416426436446456466476486496506516526536546556566576586596606616626636646656666676686696706716726736746756766776786796806816826836846856866876886896906916926936946956966976986997007017027037047057067077087097107117127137147157167177187197207217227237247257267277287297307317327337347357367377387397407417427437447457467477487497507517527537547557567577587597607617627637647657667677687697707717727737747757767777787797807817827837847857867877887897907917927937947957967977987998008018028038048058068078088098108118128138148158168178188198208218228238248258268278288298308318328338348358368378388398408418428438448458468478488498508518528538548558568578588598608618628638648658668678688698708718728738748758768778788798808818828838848858868878888898908918928938948958968978988999009019029039049059069079089099109119129139149159169179189199209219229239249259269279289299309319329339349359369379389399409419429439449459469479489499509519529539549559569579589599609619629639649659669679689699709719729739749759769779789799809819829839849859869879889899909919929939949959969979989991000100110021003100410051006100710081009101010111012101310141015101610171018101910201021102210231024102510261027102810291030103110321033103410351036103710381039104010411042104310441045104610471048104910501051105210531054105510561057105810591060106110621063106410651066106710681069107010711072107310741075107610771078107910801081108210831084108510861087108810891090109110921093109410951096109710981099110011011102110311041105110611071108110911101111111211131114111511161117111811191120112111221123112411251126112711281129113011311132113311341135113611371138113911401141114211431144114511461147114811491150115111521153115411551156115711581159116011611162116311641165116611671168116911701171117211731174117511761177117811791180118111821183118411851186118711881189119011911192119311941195119611971198119912001201120212031204120512061207120812091210121112121213121412151216121712181219122012211222122312241225122612271228122912301231123212331234123512361237123812391240124112421243124412451246124712481249125012511252125312541255125612571258125912601261126212631264126512661267126812691270127112721273127412751276127712781279128012811282128312841285128612871288128912901291129212931294129512961297129812991300130113021303130413051306130713081309131013111312131313141315131613171318131913201321132213231324132513261327132813291330133113321333133413351336133713381339134013411342134313441345134613471348134913501351135213531354135513561357135813591360136113621363136413651366136713681369137013711372137313741375137613771378137913801381138213831384138513861387138813891390139113921393139413951396139713981399140014011402140314041405140614071408140914101411141214131414141514161417141814191420142114221423142414251426142714281429143014311432143314341435143614371438143914401441144214431444144514461447144814491450145114521453145414551456145714581459146014611462146314641465146614671468146914701471147214731474147514761477147814791480148114821483148414851486148714881489149014911492149314941495149614971498149915001501150215031504150515061507150815091510151115121513151415151516151715181519152015211522152315241525152615271528152915301531153215331534153515361537153815391540154115421543154415451546154715481549155015511552155315541555155615571558155915601561156215631564156515661567156815691570157115721573157415751576157715781579158015811582158315841585158615871588158915901591159215931594159515961597159815991600160116021603160416051606160716081609161016111612161316141615161616171618161916201621162216231624162516261627162816291630163116321633163416351636163716381639164016411642164316441645164616471648164916501651165216531654165516561657165816591660166116621663166416651666166716681669167016711672167316741675167616771678167916801681168216831684168516861687168816891690169116921693169416951696169716981699170017011702170317041705170617071708170917101711171217131714171517161717171817191720172117221723172417251726172717281729173017311732173317341735173617371738173917401741174217431744174517461747174817491750175117521753175417551756175717581759176017611762176317641765176617671768176917701771177217731774177517761777177817791780178117821783178417851786178717881789179017911792179317941795179617971798179918001801180218031804180518061807180818091810181118121813181418151816181718181819182018211822182318241825182618271828182918301831183218331834183518361837183818391840184118421843184418451846184718481849185018511852185318541855185618571858185918601861186218631864186518661867186818691870187118721873187418751876187718781879188018811882188318841885188618871888188918901891189218931894189518961897189818991900190119021903190419051906190719081909191019111912191319141915191619171918191919201921192219231924192519261927192819291930193119321933193419351936193719381939194019411942194319441945194619471948194919501951195219531954195519561957195819591960196119621963196419651966196719681969197019711972197319741975197619771978197919801981198219831984198519861987198819891990199119921993199419951996199719981999200020012002200320042005200620072008200920102011201220132014201520162017201820192020202120222023202420252026202720282029203020312032203320342035203620372038203920402041204220432044204520462047204820492050205120522053205420552056205720582059206020612062206320642065206620672068206920702071207220732074207520762077207820792080208120822083208420852086208720882089209020912092209320942095209620972098209921002101210221032104210521062107210821092110211121122113211421152116211721182119212021212122212321242125212621272128212921302131213221332134213521362137213821392140214121422143214421452146214721482149215021512152215321542155215621572158215921602161216221632164216521662167216821692170217121722173217421752176217721782179218021812182218321842185218621872188218921902191219221932194219521962197219821992200220122022203220422052206220722082209221022112212221322142215221622172218221922202221222222232224222522262227222822292230223122322233223422352236223722382239224022412242224322442245224622472248224922502251225222532254225522562257225822592260226122622263226422652266226722682269227022712272227322742275227622772278227922802281228222832284228522862287228822892290229122922293229422952296229722982299230023012302230323042305230623072308230923102311231223132314231523162317231823192320232123222323232423252326232723282329233023312332233323342335233623372338233923402341234223432344234523462347234823492350235123522353235423552356235723582359236023612362236323642365236623672368236923702371237223732374237523762377237823792380238123822383238423852386238723882389239023912392239323942395239623972398239924002401240224032404240524062407240824092410241124122413241424152416241724182419242024212422242324242425242624272428242924302431243224332434243524362437243824392440244124422443244424452446244724482449245024512452245324542455245624572458245924602461246224632464246524662467246824692470247124722473247424752476247724782479248024812482248324842485248624872488248924902491249224932494249524962497249824992500250125022503250425052506250725082509251025112512251325142515251625172518251925202521252225232524252525262527252825292530253125322533253425352536253725382539254025412542254325442545254625472548254925502551255225532554255525562557255825592560256125622563256425652566256725682569257025712572257325742575257625772578257925802581258225832584258525862587258825892590259125922593259425952596259725982599260026012602260326042605260626072608260926102611261226132614261526162617261826192620262126222623262426252626262726282629263026312632263326342635263626372638263926402641264226432644264526462647264826492650265126522653265426552656265726582659266026612662266326642665266626672668266926702671267226732674267526762677267826792680268126822683268426852686268726882689269026912692269326942695269626972698269927002701270227032704270527062707270827092710271127122713271427152716271727182719272027212722272327242725272627272728272927302731273227332734273527362737273827392740274127422743274427452746274727482749275027512752275327542755275627572758275927602761276227632764276527662767276827692770277127722773277427752776277727782779278027812782278327842785278627872788278927902791279227932794279527962797279827992800280128022803280428052806280728082809281028112812281328142815281628172818281928202821282228232824282528262827282828292830283128322833283428352836283728382839284028412842284328442845284628472848284928502851285228532854285528562857285828592860286128622863286428652866286728682869287028712872287328742875287628772878287928802881288228832884288528862887288828892890289128922893289428952896289728982899290029012902290329042905290629072908290929102911291229132914291529162917291829192920292129222923292429252926292729282929293029312932293329342935293629372938293929402941294229432944294529462947294829492950295129522953295429552956295729582959296029612962296329642965296629672968296929702971297229732974297529762977297829792980298129822983298429852986298729882989299029912992299329942995299629972998299930003001300230033004300530063007300830093010301130123013301430153016301730183019302030213022302330243025302630273028302930303031303230333034303530363037303830393040304130423043304430453046304730483049305030513052305330543055305630573058305930603061306230633064306530663067306830693070307130723073307430753076307730783079308030813082308330843085308630873088308930903091309230933094309530963097309830993100310131023103310431053106310731083109311031113112311331143115311631173118311931203121312231233124312531263127312831293130313131323133313431353136313731383139314031413142314331443145314631473148314931503151315231533154315531563157315831593160316131623163316431653166316731683169317031713172317331743175317631773178317931803181318231833184318531863187318831893190319131923193319431953196319731983199320032013202320332043205320632073208320932103211321232133214321532163217321832193220322132223223322432253226322732283229323032313232323332343235323632373238323932403241324232433244324532463247324832493250325132523253325432553256325732583259326032613262326332643265326632673268326932703271327232733274327532763277327832793280328132823283328432853286328732883289329032913292329332943295329632973298329933003301330233033304330533063307330833093310331133123313331433153316331733183319332033213322332333243325332633273328332933303331333233333334333533363337333833393340334133423343334433453346334733483349335033513352335333543355335633573358335933603361336233633364336533663367336833693370337133723373337433753376337733783379338033813382338333843385338633873388338933903391339233933394339533963397339833993400340134023403340434053406340734083409341034113412341334143415341634173418341934203421342234233424342534263427342834293430343134323433343434353436343734383439344034413442344334443445344634473448344934503451345234533454345534563457345834593460346134623463346434653466346734683469347034713472347334743475347634773478347934803481348234833484348534863487348834893490349134923493349434953496349734983499350035013502350335043505350635073508350935103511351235133514351535163517351835193520352135223523352435253526352735283529353035313532353335343535353635373538353935403541354235433544354535463547354835493550355135523553355435553556355735583559356035613562356335643565356635673568356935703571357235733574357535763577357835793580358135823583358435853586358735883589359035913592359335943595359635973598359936003601360236033604360536063607360836093610361136123613361436153616361736183619362036213622362336243625362636273628362936303631363236333634363536363637363836393640364136423643364436453646364736483649365036513652365336543655365636573658365936603661366236633664366536663667366836693670367136723673367436753676367736783679368036813682368336843685368636873688368936903691369236933694369536963697369836993700370137023703370437053706370737083709371037113712371337143715371637173718371937203721372237233724372537263727372837293730373137323733373437353736373737383739374037413742374337443745374637473748374937503751375237533754375537563757375837593760376137623763376437653766376737683769377037713772377337743775377637773778377937803781378237833784378537863787378837893790379137923793379437953796379737983799380038013802380338043805380638073808380938103811381238133814381538163817381838193820382138223823382438253826382738283829383038313832383338343835383638373838383938403841384238433844384538463847384838493850385138523853385438553856385738583859386038613862386338643865386638673868386938703871387238733874387538763877387838793880388138823883388438853886388738883889389038913892389338943895389638973898389939003901390239033904390539063907390839093910391139123913391439153916391739183919392039213922392339243925392639273928392939303931393239333934393539363937393839393940394139423943394439453946394739483949395039513952395339543955395639573958395939603961396239633964396539663967396839693970397139723973397439753976397739783979398039813982398339843985398639873988398939903991399239933994399539963997399839994000400140024003400440054006400740084009401040114012401340144015401640174018401940204021402240234024402540264027402840294030403140324033403440354036403740384039404040414042404340444045404640474048404940504051405240534054405540564057405840594060406140624063406440654066406740684069407040714072407340744075407640774078407940804081408240834084408540864087408840894090409140924093409440954096409740984099410041014102410341044105410641074108410941104111411241134114411541164117411841194120412141224123412441254126412741284129413041314132413341344135413641374138413941404141414241434144414541464147414841494150415141524153415441554156415741584159416041614162416341644165416641674168416941704171417241734174417541764177417841794180418141824183418441854186418741884189419041914192419341944195419641974198419942004201420242034204420542064207420842094210421142124213421442154216421742184219422042214222422342244225422642274228422942304231423242334234423542364237423842394240424142424243424442454246424742484249425042514252425342544255425642574258425942604261426242634264426542664267426842694270427142724273427442754276427742784279428042814282428342844285428642874288428942904291429242934294429542964297429842994300430143024303430443054306430743084309431043114312431343144315431643174318431943204321432243234324432543264327432843294330433143324333433443354336433743384339434043414342434343444345434643474348434943504351435243534354435543564357435843594360436143624363436443654366436743684369437043714372437343744375437643774378437943804381438243834384438543864387438843894390439143924393439443954396439743984399440044014402440344044405440644074408440944104411441244134414441544164417441844194420442144224423442444254426442744284429443044314432443344344435443644374438443944404441444244434444444544464447444844494450445144524453445444554456445744584459446044614462446344644465446644674468446944704471447244734474447544764477447844794480448144824483448444854486448744884489449044914492449344944495449644974498449945004501450245034504450545064507450845094510451145124513451445154516451745184519452045214522452345244525452645274528452945304531453245334534453545364537453845394540454145424543454445454546454745484549455045514552455345544555455645574558455945604561456245634564456545664567456845694570457145724573457445754576457745784579458045814582458345844585458645874588458945904591459245934594459545964597459845994600460146024603460446054606460746084609461046114612461346144615461646174618461946204621462246234624462546264627462846294630463146324633463446354636463746384639464046414642464346444645464646474648464946504651465246534654465546564657465846594660466146624663466446654666466746684669467046714672467346744675467646774678467946804681468246834684468546864687468846894690469146924693469446954696469746984699470047014702470347044705470647074708470947104711471247134714471547164717471847194720472147224723472447254726472747284729473047314732473347344735473647374738473947404741474247434744474547464747474847494750475147524753475447554756475747584759476047614762476347644765476647674768476947704771477247734774477547764777477847794780478147824783478447854786478747884789479047914792479347944795479647974798479948004801480248034804480548064807480848094810481148124813481448154816481748184819482048214822482348244825482648274828482948304831483248334834483548364837483848394840484148424843484448454846484748484849485048514852485348544855485648574858485948604861486248634864486548664867486848694870487148724873487448754876487748784879488048814882488348844885488648874888488948904891489248934894489548964897489848994900490149024903490449054906490749084909491049114912491349144915491649174918491949204921492249234924492549264927492849294930493149324933493449354936493749384939494049414942494349444945494649474948494949504951495249534954495549564957495849594960496149624963496449654966496749684969497049714972497349744975497649774978497949804981498249834984498549864987498849894990499149924993499449954996499749984999500050015002500350045005500650075008500950105011501250135014501550165017501850195020502150225023502450255026502750285029503050315032503350345035503650375038503950405041504250435044504550465047504850495050505150525053505450555056505750585059506050615062506350645065506650675068506950705071507250735074507550765077507850795080508150825083508450855086508750885089509050915092509350945095509650975098509951005101510251035104510551065107510851095110511151125113511451155116511751185119512051215122512351245125512651275128512951305131513251335134513551365137513851395140514151425143514451455146514751485149515051515152515351545155515651575158515951605161516251635164516551665167516851695170517151725173517451755176517751785179518051815182518351845185518651875188518951905191519251935194519551965197519851995200520152025203520452055206520752085209521052115212521352145215521652175218521952205221522252235224522552265227522852295230523152325233523452355236523752385239524052415242524352445245524652475248524952505251525252535254525552565257525852595260526152625263526452655266526752685269527052715272527352745275527652775278527952805281528252835284528552865287528852895290529152925293529452955296529752985299530053015302530353045305530653075308530953105311531253135314531553165317531853195320532153225323532453255326532753285329533053315332533353345335533653375338533953405341534253435344534553465347534853495350535153525353535453555356535753585359536053615362536353645365536653675368536953705371537253735374537553765377537853795380538153825383538453855386538753885389539053915392539353945395539653975398539954005401540254035404540554065407540854095410541154125413541454155416541754185419542054215422542354245425542654275428542954305431543254335434543554365437543854395440544154425443544454455446544754485449545054515452545354545455545654575458545954605461546254635464546554665467546854695470547154725473547454755476547754785479548054815482548354845485548654875488548954905491549254935494549554965497549854995500550155025503550455055506550755085509551055115512551355145515551655175518551955205521552255235524552555265527552855295530553155325533
  1. /*
  2. Broadcom B43 wireless driver
  3. Copyright (c) 2005 Martin Langer <martin-langer@gmx.de>
  4. Copyright (c) 2005 Stefano Brivio <stefano.brivio@polimi.it>
  5. Copyright (c) 2005-2009 Michael Buesch <m@bues.ch>
  6. Copyright (c) 2005 Danny van Dyk <kugelfang@gentoo.org>
  7. Copyright (c) 2005 Andreas Jaggi <andreas.jaggi@waterwave.ch>
  8. Copyright (c) 2010-2011 Rafał Miłecki <zajec5@gmail.com>
  9. SDIO support
  10. Copyright (c) 2009 Albert Herranz <albert_herranz@yahoo.es>
  11. Some parts of the code in this file are derived from the ipw2200
  12. driver Copyright(c) 2003 - 2004 Intel Corporation.
  13. This program is free software; you can redistribute it and/or modify
  14. it under the terms of the GNU General Public License as published by
  15. the Free Software Foundation; either version 2 of the License, or
  16. (at your option) any later version.
  17. This program is distributed in the hope that it will be useful,
  18. but WITHOUT ANY WARRANTY; without even the implied warranty of
  19. MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  20. GNU General Public License for more details.
  21. You should have received a copy of the GNU General Public License
  22. along with this program; see the file COPYING. If not, write to
  23. the Free Software Foundation, Inc., 51 Franklin Steet, Fifth Floor,
  24. Boston, MA 02110-1301, USA.
  25. */
  26. #include <linux/delay.h>
  27. #include <linux/init.h>
  28. #include <linux/moduleparam.h>
  29. #include <linux/if_arp.h>
  30. #include <linux/etherdevice.h>
  31. #include <linux/firmware.h>
  32. #include <linux/workqueue.h>
  33. #include <linux/skbuff.h>
  34. #include <linux/io.h>
  35. #include <linux/dma-mapping.h>
  36. #include <linux/slab.h>
  37. #include <asm/unaligned.h>
  38. #include "b43.h"
  39. #include "main.h"
  40. #include "debugfs.h"
  41. #include "phy_common.h"
  42. #include "phy_g.h"
  43. #include "phy_n.h"
  44. #include "dma.h"
  45. #include "pio.h"
  46. #include "sysfs.h"
  47. #include "xmit.h"
  48. #include "lo.h"
  49. #include "pcmcia.h"
  50. #include "sdio.h"
  51. #include <linux/mmc/sdio_func.h>
  52. MODULE_DESCRIPTION("Broadcom B43 wireless driver");
  53. MODULE_AUTHOR("Martin Langer");
  54. MODULE_AUTHOR("Stefano Brivio");
  55. MODULE_AUTHOR("Michael Buesch");
  56. MODULE_AUTHOR("Gábor Stefanik");
  57. MODULE_AUTHOR("Rafał Miłecki");
  58. MODULE_LICENSE("GPL");
  59. MODULE_FIRMWARE("b43/ucode11.fw");
  60. MODULE_FIRMWARE("b43/ucode13.fw");
  61. MODULE_FIRMWARE("b43/ucode14.fw");
  62. MODULE_FIRMWARE("b43/ucode15.fw");
  63. MODULE_FIRMWARE("b43/ucode16_mimo.fw");
  64. MODULE_FIRMWARE("b43/ucode5.fw");
  65. MODULE_FIRMWARE("b43/ucode9.fw");
  66. static int modparam_bad_frames_preempt;
  67. module_param_named(bad_frames_preempt, modparam_bad_frames_preempt, int, 0444);
  68. MODULE_PARM_DESC(bad_frames_preempt,
  69. "enable(1) / disable(0) Bad Frames Preemption");
  70. static char modparam_fwpostfix[16];
  71. module_param_string(fwpostfix, modparam_fwpostfix, 16, 0444);
  72. MODULE_PARM_DESC(fwpostfix, "Postfix for the .fw files to load.");
  73. static int modparam_hwpctl;
  74. module_param_named(hwpctl, modparam_hwpctl, int, 0444);
  75. MODULE_PARM_DESC(hwpctl, "Enable hardware-side power control (default off)");
  76. static int modparam_nohwcrypt;
  77. module_param_named(nohwcrypt, modparam_nohwcrypt, int, 0444);
  78. MODULE_PARM_DESC(nohwcrypt, "Disable hardware encryption.");
  79. static int modparam_hwtkip;
  80. module_param_named(hwtkip, modparam_hwtkip, int, 0444);
  81. MODULE_PARM_DESC(hwtkip, "Enable hardware tkip.");
  82. static int modparam_qos = 1;
  83. module_param_named(qos, modparam_qos, int, 0444);
  84. MODULE_PARM_DESC(qos, "Enable QOS support (default on)");
  85. static int modparam_btcoex = 1;
  86. module_param_named(btcoex, modparam_btcoex, int, 0444);
  87. MODULE_PARM_DESC(btcoex, "Enable Bluetooth coexistence (default on)");
  88. int b43_modparam_verbose = B43_VERBOSITY_DEFAULT;
  89. module_param_named(verbose, b43_modparam_verbose, int, 0644);
  90. MODULE_PARM_DESC(verbose, "Log message verbosity: 0=error, 1=warn, 2=info(default), 3=debug");
  91. static int b43_modparam_pio = 0;
  92. module_param_named(pio, b43_modparam_pio, int, 0644);
  93. MODULE_PARM_DESC(pio, "Use PIO accesses by default: 0=DMA, 1=PIO");
  94. #ifdef CONFIG_B43_BCMA
  95. static const struct bcma_device_id b43_bcma_tbl[] = {
  96. BCMA_CORE(BCMA_MANUF_BCM, BCMA_CORE_80211, 0x11, BCMA_ANY_CLASS),
  97. BCMA_CORE(BCMA_MANUF_BCM, BCMA_CORE_80211, 0x17, BCMA_ANY_CLASS),
  98. BCMA_CORE(BCMA_MANUF_BCM, BCMA_CORE_80211, 0x18, BCMA_ANY_CLASS),
  99. BCMA_CORE(BCMA_MANUF_BCM, BCMA_CORE_80211, 0x1D, BCMA_ANY_CLASS),
  100. BCMA_CORETABLE_END
  101. };
  102. MODULE_DEVICE_TABLE(bcma, b43_bcma_tbl);
  103. #endif
  104. #ifdef CONFIG_B43_SSB
  105. static const struct ssb_device_id b43_ssb_tbl[] = {
  106. SSB_DEVICE(SSB_VENDOR_BROADCOM, SSB_DEV_80211, 5),
  107. SSB_DEVICE(SSB_VENDOR_BROADCOM, SSB_DEV_80211, 6),
  108. SSB_DEVICE(SSB_VENDOR_BROADCOM, SSB_DEV_80211, 7),
  109. SSB_DEVICE(SSB_VENDOR_BROADCOM, SSB_DEV_80211, 9),
  110. SSB_DEVICE(SSB_VENDOR_BROADCOM, SSB_DEV_80211, 10),
  111. SSB_DEVICE(SSB_VENDOR_BROADCOM, SSB_DEV_80211, 11),
  112. SSB_DEVICE(SSB_VENDOR_BROADCOM, SSB_DEV_80211, 12),
  113. SSB_DEVICE(SSB_VENDOR_BROADCOM, SSB_DEV_80211, 13),
  114. SSB_DEVICE(SSB_VENDOR_BROADCOM, SSB_DEV_80211, 15),
  115. SSB_DEVICE(SSB_VENDOR_BROADCOM, SSB_DEV_80211, 16),
  116. SSB_DEVTABLE_END
  117. };
  118. MODULE_DEVICE_TABLE(ssb, b43_ssb_tbl);
  119. #endif
  120. /* Channel and ratetables are shared for all devices.
  121. * They can't be const, because ieee80211 puts some precalculated
  122. * data in there. This data is the same for all devices, so we don't
  123. * get concurrency issues */
  124. #define RATETAB_ENT(_rateid, _flags) \
  125. { \
  126. .bitrate = B43_RATE_TO_BASE100KBPS(_rateid), \
  127. .hw_value = (_rateid), \
  128. .flags = (_flags), \
  129. }
  130. /*
  131. * NOTE: When changing this, sync with xmit.c's
  132. * b43_plcp_get_bitrate_idx_* functions!
  133. */
  134. static struct ieee80211_rate __b43_ratetable[] = {
  135. RATETAB_ENT(B43_CCK_RATE_1MB, 0),
  136. RATETAB_ENT(B43_CCK_RATE_2MB, IEEE80211_RATE_SHORT_PREAMBLE),
  137. RATETAB_ENT(B43_CCK_RATE_5MB, IEEE80211_RATE_SHORT_PREAMBLE),
  138. RATETAB_ENT(B43_CCK_RATE_11MB, IEEE80211_RATE_SHORT_PREAMBLE),
  139. RATETAB_ENT(B43_OFDM_RATE_6MB, 0),
  140. RATETAB_ENT(B43_OFDM_RATE_9MB, 0),
  141. RATETAB_ENT(B43_OFDM_RATE_12MB, 0),
  142. RATETAB_ENT(B43_OFDM_RATE_18MB, 0),
  143. RATETAB_ENT(B43_OFDM_RATE_24MB, 0),
  144. RATETAB_ENT(B43_OFDM_RATE_36MB, 0),
  145. RATETAB_ENT(B43_OFDM_RATE_48MB, 0),
  146. RATETAB_ENT(B43_OFDM_RATE_54MB, 0),
  147. };
  148. #define b43_a_ratetable (__b43_ratetable + 4)
  149. #define b43_a_ratetable_size 8
  150. #define b43_b_ratetable (__b43_ratetable + 0)
  151. #define b43_b_ratetable_size 4
  152. #define b43_g_ratetable (__b43_ratetable + 0)
  153. #define b43_g_ratetable_size 12
  154. #define CHAN4G(_channel, _freq, _flags) { \
  155. .band = IEEE80211_BAND_2GHZ, \
  156. .center_freq = (_freq), \
  157. .hw_value = (_channel), \
  158. .flags = (_flags), \
  159. .max_antenna_gain = 0, \
  160. .max_power = 30, \
  161. }
  162. static struct ieee80211_channel b43_2ghz_chantable[] = {
  163. CHAN4G(1, 2412, 0),
  164. CHAN4G(2, 2417, 0),
  165. CHAN4G(3, 2422, 0),
  166. CHAN4G(4, 2427, 0),
  167. CHAN4G(5, 2432, 0),
  168. CHAN4G(6, 2437, 0),
  169. CHAN4G(7, 2442, 0),
  170. CHAN4G(8, 2447, 0),
  171. CHAN4G(9, 2452, 0),
  172. CHAN4G(10, 2457, 0),
  173. CHAN4G(11, 2462, 0),
  174. CHAN4G(12, 2467, 0),
  175. CHAN4G(13, 2472, 0),
  176. CHAN4G(14, 2484, 0),
  177. };
  178. #undef CHAN4G
  179. #define CHAN5G(_channel, _flags) { \
  180. .band = IEEE80211_BAND_5GHZ, \
  181. .center_freq = 5000 + (5 * (_channel)), \
  182. .hw_value = (_channel), \
  183. .flags = (_flags), \
  184. .max_antenna_gain = 0, \
  185. .max_power = 30, \
  186. }
  187. static struct ieee80211_channel b43_5ghz_nphy_chantable[] = {
  188. CHAN5G(32, 0), CHAN5G(34, 0),
  189. CHAN5G(36, 0), CHAN5G(38, 0),
  190. CHAN5G(40, 0), CHAN5G(42, 0),
  191. CHAN5G(44, 0), CHAN5G(46, 0),
  192. CHAN5G(48, 0), CHAN5G(50, 0),
  193. CHAN5G(52, 0), CHAN5G(54, 0),
  194. CHAN5G(56, 0), CHAN5G(58, 0),
  195. CHAN5G(60, 0), CHAN5G(62, 0),
  196. CHAN5G(64, 0), CHAN5G(66, 0),
  197. CHAN5G(68, 0), CHAN5G(70, 0),
  198. CHAN5G(72, 0), CHAN5G(74, 0),
  199. CHAN5G(76, 0), CHAN5G(78, 0),
  200. CHAN5G(80, 0), CHAN5G(82, 0),
  201. CHAN5G(84, 0), CHAN5G(86, 0),
  202. CHAN5G(88, 0), CHAN5G(90, 0),
  203. CHAN5G(92, 0), CHAN5G(94, 0),
  204. CHAN5G(96, 0), CHAN5G(98, 0),
  205. CHAN5G(100, 0), CHAN5G(102, 0),
  206. CHAN5G(104, 0), CHAN5G(106, 0),
  207. CHAN5G(108, 0), CHAN5G(110, 0),
  208. CHAN5G(112, 0), CHAN5G(114, 0),
  209. CHAN5G(116, 0), CHAN5G(118, 0),
  210. CHAN5G(120, 0), CHAN5G(122, 0),
  211. CHAN5G(124, 0), CHAN5G(126, 0),
  212. CHAN5G(128, 0), CHAN5G(130, 0),
  213. CHAN5G(132, 0), CHAN5G(134, 0),
  214. CHAN5G(136, 0), CHAN5G(138, 0),
  215. CHAN5G(140, 0), CHAN5G(142, 0),
  216. CHAN5G(144, 0), CHAN5G(145, 0),
  217. CHAN5G(146, 0), CHAN5G(147, 0),
  218. CHAN5G(148, 0), CHAN5G(149, 0),
  219. CHAN5G(150, 0), CHAN5G(151, 0),
  220. CHAN5G(152, 0), CHAN5G(153, 0),
  221. CHAN5G(154, 0), CHAN5G(155, 0),
  222. CHAN5G(156, 0), CHAN5G(157, 0),
  223. CHAN5G(158, 0), CHAN5G(159, 0),
  224. CHAN5G(160, 0), CHAN5G(161, 0),
  225. CHAN5G(162, 0), CHAN5G(163, 0),
  226. CHAN5G(164, 0), CHAN5G(165, 0),
  227. CHAN5G(166, 0), CHAN5G(168, 0),
  228. CHAN5G(170, 0), CHAN5G(172, 0),
  229. CHAN5G(174, 0), CHAN5G(176, 0),
  230. CHAN5G(178, 0), CHAN5G(180, 0),
  231. CHAN5G(182, 0), CHAN5G(184, 0),
  232. CHAN5G(186, 0), CHAN5G(188, 0),
  233. CHAN5G(190, 0), CHAN5G(192, 0),
  234. CHAN5G(194, 0), CHAN5G(196, 0),
  235. CHAN5G(198, 0), CHAN5G(200, 0),
  236. CHAN5G(202, 0), CHAN5G(204, 0),
  237. CHAN5G(206, 0), CHAN5G(208, 0),
  238. CHAN5G(210, 0), CHAN5G(212, 0),
  239. CHAN5G(214, 0), CHAN5G(216, 0),
  240. CHAN5G(218, 0), CHAN5G(220, 0),
  241. CHAN5G(222, 0), CHAN5G(224, 0),
  242. CHAN5G(226, 0), CHAN5G(228, 0),
  243. };
  244. static struct ieee80211_channel b43_5ghz_aphy_chantable[] = {
  245. CHAN5G(34, 0), CHAN5G(36, 0),
  246. CHAN5G(38, 0), CHAN5G(40, 0),
  247. CHAN5G(42, 0), CHAN5G(44, 0),
  248. CHAN5G(46, 0), CHAN5G(48, 0),
  249. CHAN5G(52, 0), CHAN5G(56, 0),
  250. CHAN5G(60, 0), CHAN5G(64, 0),
  251. CHAN5G(100, 0), CHAN5G(104, 0),
  252. CHAN5G(108, 0), CHAN5G(112, 0),
  253. CHAN5G(116, 0), CHAN5G(120, 0),
  254. CHAN5G(124, 0), CHAN5G(128, 0),
  255. CHAN5G(132, 0), CHAN5G(136, 0),
  256. CHAN5G(140, 0), CHAN5G(149, 0),
  257. CHAN5G(153, 0), CHAN5G(157, 0),
  258. CHAN5G(161, 0), CHAN5G(165, 0),
  259. CHAN5G(184, 0), CHAN5G(188, 0),
  260. CHAN5G(192, 0), CHAN5G(196, 0),
  261. CHAN5G(200, 0), CHAN5G(204, 0),
  262. CHAN5G(208, 0), CHAN5G(212, 0),
  263. CHAN5G(216, 0),
  264. };
  265. #undef CHAN5G
  266. static struct ieee80211_supported_band b43_band_5GHz_nphy = {
  267. .band = IEEE80211_BAND_5GHZ,
  268. .channels = b43_5ghz_nphy_chantable,
  269. .n_channels = ARRAY_SIZE(b43_5ghz_nphy_chantable),
  270. .bitrates = b43_a_ratetable,
  271. .n_bitrates = b43_a_ratetable_size,
  272. };
  273. static struct ieee80211_supported_band b43_band_5GHz_aphy = {
  274. .band = IEEE80211_BAND_5GHZ,
  275. .channels = b43_5ghz_aphy_chantable,
  276. .n_channels = ARRAY_SIZE(b43_5ghz_aphy_chantable),
  277. .bitrates = b43_a_ratetable,
  278. .n_bitrates = b43_a_ratetable_size,
  279. };
  280. static struct ieee80211_supported_band b43_band_2GHz = {
  281. .band = IEEE80211_BAND_2GHZ,
  282. .channels = b43_2ghz_chantable,
  283. .n_channels = ARRAY_SIZE(b43_2ghz_chantable),
  284. .bitrates = b43_g_ratetable,
  285. .n_bitrates = b43_g_ratetable_size,
  286. };
  287. static void b43_wireless_core_exit(struct b43_wldev *dev);
  288. static int b43_wireless_core_init(struct b43_wldev *dev);
  289. static struct b43_wldev * b43_wireless_core_stop(struct b43_wldev *dev);
  290. static int b43_wireless_core_start(struct b43_wldev *dev);
  291. static void b43_op_bss_info_changed(struct ieee80211_hw *hw,
  292. struct ieee80211_vif *vif,
  293. struct ieee80211_bss_conf *conf,
  294. u32 changed);
  295. static int b43_ratelimit(struct b43_wl *wl)
  296. {
  297. if (!wl || !wl->current_dev)
  298. return 1;
  299. if (b43_status(wl->current_dev) < B43_STAT_STARTED)
  300. return 1;
  301. /* We are up and running.
  302. * Ratelimit the messages to avoid DoS over the net. */
  303. return net_ratelimit();
  304. }
  305. void b43info(struct b43_wl *wl, const char *fmt, ...)
  306. {
  307. struct va_format vaf;
  308. va_list args;
  309. if (b43_modparam_verbose < B43_VERBOSITY_INFO)
  310. return;
  311. if (!b43_ratelimit(wl))
  312. return;
  313. va_start(args, fmt);
  314. vaf.fmt = fmt;
  315. vaf.va = &args;
  316. printk(KERN_INFO "b43-%s: %pV",
  317. (wl && wl->hw) ? wiphy_name(wl->hw->wiphy) : "wlan", &vaf);
  318. va_end(args);
  319. }
  320. void b43err(struct b43_wl *wl, const char *fmt, ...)
  321. {
  322. struct va_format vaf;
  323. va_list args;
  324. if (b43_modparam_verbose < B43_VERBOSITY_ERROR)
  325. return;
  326. if (!b43_ratelimit(wl))
  327. return;
  328. va_start(args, fmt);
  329. vaf.fmt = fmt;
  330. vaf.va = &args;
  331. printk(KERN_ERR "b43-%s ERROR: %pV",
  332. (wl && wl->hw) ? wiphy_name(wl->hw->wiphy) : "wlan", &vaf);
  333. va_end(args);
  334. }
  335. void b43warn(struct b43_wl *wl, const char *fmt, ...)
  336. {
  337. struct va_format vaf;
  338. va_list args;
  339. if (b43_modparam_verbose < B43_VERBOSITY_WARN)
  340. return;
  341. if (!b43_ratelimit(wl))
  342. return;
  343. va_start(args, fmt);
  344. vaf.fmt = fmt;
  345. vaf.va = &args;
  346. printk(KERN_WARNING "b43-%s warning: %pV",
  347. (wl && wl->hw) ? wiphy_name(wl->hw->wiphy) : "wlan", &vaf);
  348. va_end(args);
  349. }
  350. void b43dbg(struct b43_wl *wl, const char *fmt, ...)
  351. {
  352. struct va_format vaf;
  353. va_list args;
  354. if (b43_modparam_verbose < B43_VERBOSITY_DEBUG)
  355. return;
  356. va_start(args, fmt);
  357. vaf.fmt = fmt;
  358. vaf.va = &args;
  359. printk(KERN_DEBUG "b43-%s debug: %pV",
  360. (wl && wl->hw) ? wiphy_name(wl->hw->wiphy) : "wlan", &vaf);
  361. va_end(args);
  362. }
  363. static void b43_ram_write(struct b43_wldev *dev, u16 offset, u32 val)
  364. {
  365. u32 macctl;
  366. B43_WARN_ON(offset % 4 != 0);
  367. macctl = b43_read32(dev, B43_MMIO_MACCTL);
  368. if (macctl & B43_MACCTL_BE)
  369. val = swab32(val);
  370. b43_write32(dev, B43_MMIO_RAM_CONTROL, offset);
  371. mmiowb();
  372. b43_write32(dev, B43_MMIO_RAM_DATA, val);
  373. }
  374. static inline void b43_shm_control_word(struct b43_wldev *dev,
  375. u16 routing, u16 offset)
  376. {
  377. u32 control;
  378. /* "offset" is the WORD offset. */
  379. control = routing;
  380. control <<= 16;
  381. control |= offset;
  382. b43_write32(dev, B43_MMIO_SHM_CONTROL, control);
  383. }
  384. u32 b43_shm_read32(struct b43_wldev *dev, u16 routing, u16 offset)
  385. {
  386. u32 ret;
  387. if (routing == B43_SHM_SHARED) {
  388. B43_WARN_ON(offset & 0x0001);
  389. if (offset & 0x0003) {
  390. /* Unaligned access */
  391. b43_shm_control_word(dev, routing, offset >> 2);
  392. ret = b43_read16(dev, B43_MMIO_SHM_DATA_UNALIGNED);
  393. b43_shm_control_word(dev, routing, (offset >> 2) + 1);
  394. ret |= ((u32)b43_read16(dev, B43_MMIO_SHM_DATA)) << 16;
  395. goto out;
  396. }
  397. offset >>= 2;
  398. }
  399. b43_shm_control_word(dev, routing, offset);
  400. ret = b43_read32(dev, B43_MMIO_SHM_DATA);
  401. out:
  402. return ret;
  403. }
  404. u16 b43_shm_read16(struct b43_wldev *dev, u16 routing, u16 offset)
  405. {
  406. u16 ret;
  407. if (routing == B43_SHM_SHARED) {
  408. B43_WARN_ON(offset & 0x0001);
  409. if (offset & 0x0003) {
  410. /* Unaligned access */
  411. b43_shm_control_word(dev, routing, offset >> 2);
  412. ret = b43_read16(dev, B43_MMIO_SHM_DATA_UNALIGNED);
  413. goto out;
  414. }
  415. offset >>= 2;
  416. }
  417. b43_shm_control_word(dev, routing, offset);
  418. ret = b43_read16(dev, B43_MMIO_SHM_DATA);
  419. out:
  420. return ret;
  421. }
  422. void b43_shm_write32(struct b43_wldev *dev, u16 routing, u16 offset, u32 value)
  423. {
  424. if (routing == B43_SHM_SHARED) {
  425. B43_WARN_ON(offset & 0x0001);
  426. if (offset & 0x0003) {
  427. /* Unaligned access */
  428. b43_shm_control_word(dev, routing, offset >> 2);
  429. b43_write16(dev, B43_MMIO_SHM_DATA_UNALIGNED,
  430. value & 0xFFFF);
  431. b43_shm_control_word(dev, routing, (offset >> 2) + 1);
  432. b43_write16(dev, B43_MMIO_SHM_DATA,
  433. (value >> 16) & 0xFFFF);
  434. return;
  435. }
  436. offset >>= 2;
  437. }
  438. b43_shm_control_word(dev, routing, offset);
  439. b43_write32(dev, B43_MMIO_SHM_DATA, value);
  440. }
  441. void b43_shm_write16(struct b43_wldev *dev, u16 routing, u16 offset, u16 value)
  442. {
  443. if (routing == B43_SHM_SHARED) {
  444. B43_WARN_ON(offset & 0x0001);
  445. if (offset & 0x0003) {
  446. /* Unaligned access */
  447. b43_shm_control_word(dev, routing, offset >> 2);
  448. b43_write16(dev, B43_MMIO_SHM_DATA_UNALIGNED, value);
  449. return;
  450. }
  451. offset >>= 2;
  452. }
  453. b43_shm_control_word(dev, routing, offset);
  454. b43_write16(dev, B43_MMIO_SHM_DATA, value);
  455. }
  456. /* Read HostFlags */
  457. u64 b43_hf_read(struct b43_wldev *dev)
  458. {
  459. u64 ret;
  460. ret = b43_shm_read16(dev, B43_SHM_SHARED, B43_SHM_SH_HOSTFHI);
  461. ret <<= 16;
  462. ret |= b43_shm_read16(dev, B43_SHM_SHARED, B43_SHM_SH_HOSTFMI);
  463. ret <<= 16;
  464. ret |= b43_shm_read16(dev, B43_SHM_SHARED, B43_SHM_SH_HOSTFLO);
  465. return ret;
  466. }
  467. /* Write HostFlags */
  468. void b43_hf_write(struct b43_wldev *dev, u64 value)
  469. {
  470. u16 lo, mi, hi;
  471. lo = (value & 0x00000000FFFFULL);
  472. mi = (value & 0x0000FFFF0000ULL) >> 16;
  473. hi = (value & 0xFFFF00000000ULL) >> 32;
  474. b43_shm_write16(dev, B43_SHM_SHARED, B43_SHM_SH_HOSTFLO, lo);
  475. b43_shm_write16(dev, B43_SHM_SHARED, B43_SHM_SH_HOSTFMI, mi);
  476. b43_shm_write16(dev, B43_SHM_SHARED, B43_SHM_SH_HOSTFHI, hi);
  477. }
  478. /* Read the firmware capabilities bitmask (Opensource firmware only) */
  479. static u16 b43_fwcapa_read(struct b43_wldev *dev)
  480. {
  481. B43_WARN_ON(!dev->fw.opensource);
  482. return b43_shm_read16(dev, B43_SHM_SHARED, B43_SHM_SH_FWCAPA);
  483. }
  484. void b43_tsf_read(struct b43_wldev *dev, u64 *tsf)
  485. {
  486. u32 low, high;
  487. B43_WARN_ON(dev->dev->core_rev < 3);
  488. /* The hardware guarantees us an atomic read, if we
  489. * read the low register first. */
  490. low = b43_read32(dev, B43_MMIO_REV3PLUS_TSF_LOW);
  491. high = b43_read32(dev, B43_MMIO_REV3PLUS_TSF_HIGH);
  492. *tsf = high;
  493. *tsf <<= 32;
  494. *tsf |= low;
  495. }
  496. static void b43_time_lock(struct b43_wldev *dev)
  497. {
  498. u32 macctl;
  499. macctl = b43_read32(dev, B43_MMIO_MACCTL);
  500. macctl |= B43_MACCTL_TBTTHOLD;
  501. b43_write32(dev, B43_MMIO_MACCTL, macctl);
  502. /* Commit the write */
  503. b43_read32(dev, B43_MMIO_MACCTL);
  504. }
  505. static void b43_time_unlock(struct b43_wldev *dev)
  506. {
  507. u32 macctl;
  508. macctl = b43_read32(dev, B43_MMIO_MACCTL);
  509. macctl &= ~B43_MACCTL_TBTTHOLD;
  510. b43_write32(dev, B43_MMIO_MACCTL, macctl);
  511. /* Commit the write */
  512. b43_read32(dev, B43_MMIO_MACCTL);
  513. }
  514. static void b43_tsf_write_locked(struct b43_wldev *dev, u64 tsf)
  515. {
  516. u32 low, high;
  517. B43_WARN_ON(dev->dev->core_rev < 3);
  518. low = tsf;
  519. high = (tsf >> 32);
  520. /* The hardware guarantees us an atomic write, if we
  521. * write the low register first. */
  522. b43_write32(dev, B43_MMIO_REV3PLUS_TSF_LOW, low);
  523. mmiowb();
  524. b43_write32(dev, B43_MMIO_REV3PLUS_TSF_HIGH, high);
  525. mmiowb();
  526. }
  527. void b43_tsf_write(struct b43_wldev *dev, u64 tsf)
  528. {
  529. b43_time_lock(dev);
  530. b43_tsf_write_locked(dev, tsf);
  531. b43_time_unlock(dev);
  532. }
  533. static
  534. void b43_macfilter_set(struct b43_wldev *dev, u16 offset, const u8 *mac)
  535. {
  536. static const u8 zero_addr[ETH_ALEN] = { 0 };
  537. u16 data;
  538. if (!mac)
  539. mac = zero_addr;
  540. offset |= 0x0020;
  541. b43_write16(dev, B43_MMIO_MACFILTER_CONTROL, offset);
  542. data = mac[0];
  543. data |= mac[1] << 8;
  544. b43_write16(dev, B43_MMIO_MACFILTER_DATA, data);
  545. data = mac[2];
  546. data |= mac[3] << 8;
  547. b43_write16(dev, B43_MMIO_MACFILTER_DATA, data);
  548. data = mac[4];
  549. data |= mac[5] << 8;
  550. b43_write16(dev, B43_MMIO_MACFILTER_DATA, data);
  551. }
  552. static void b43_write_mac_bssid_templates(struct b43_wldev *dev)
  553. {
  554. const u8 *mac;
  555. const u8 *bssid;
  556. u8 mac_bssid[ETH_ALEN * 2];
  557. int i;
  558. u32 tmp;
  559. bssid = dev->wl->bssid;
  560. mac = dev->wl->mac_addr;
  561. b43_macfilter_set(dev, B43_MACFILTER_BSSID, bssid);
  562. memcpy(mac_bssid, mac, ETH_ALEN);
  563. memcpy(mac_bssid + ETH_ALEN, bssid, ETH_ALEN);
  564. /* Write our MAC address and BSSID to template ram */
  565. for (i = 0; i < ARRAY_SIZE(mac_bssid); i += sizeof(u32)) {
  566. tmp = (u32) (mac_bssid[i + 0]);
  567. tmp |= (u32) (mac_bssid[i + 1]) << 8;
  568. tmp |= (u32) (mac_bssid[i + 2]) << 16;
  569. tmp |= (u32) (mac_bssid[i + 3]) << 24;
  570. b43_ram_write(dev, 0x20 + i, tmp);
  571. }
  572. }
  573. static void b43_upload_card_macaddress(struct b43_wldev *dev)
  574. {
  575. b43_write_mac_bssid_templates(dev);
  576. b43_macfilter_set(dev, B43_MACFILTER_SELF, dev->wl->mac_addr);
  577. }
  578. static void b43_set_slot_time(struct b43_wldev *dev, u16 slot_time)
  579. {
  580. /* slot_time is in usec. */
  581. /* This test used to exit for all but a G PHY. */
  582. if (b43_current_band(dev->wl) == IEEE80211_BAND_5GHZ)
  583. return;
  584. b43_write16(dev, B43_MMIO_IFSSLOT, 510 + slot_time);
  585. /* Shared memory location 0x0010 is the slot time and should be
  586. * set to slot_time; however, this register is initially 0 and changing
  587. * the value adversely affects the transmit rate for BCM4311
  588. * devices. Until this behavior is unterstood, delete this step
  589. *
  590. * b43_shm_write16(dev, B43_SHM_SHARED, 0x0010, slot_time);
  591. */
  592. }
  593. static void b43_short_slot_timing_enable(struct b43_wldev *dev)
  594. {
  595. b43_set_slot_time(dev, 9);
  596. }
  597. static void b43_short_slot_timing_disable(struct b43_wldev *dev)
  598. {
  599. b43_set_slot_time(dev, 20);
  600. }
  601. /* DummyTransmission function, as documented on
  602. * http://bcm-v4.sipsolutions.net/802.11/DummyTransmission
  603. */
  604. void b43_dummy_transmission(struct b43_wldev *dev, bool ofdm, bool pa_on)
  605. {
  606. struct b43_phy *phy = &dev->phy;
  607. unsigned int i, max_loop;
  608. u16 value;
  609. u32 buffer[5] = {
  610. 0x00000000,
  611. 0x00D40000,
  612. 0x00000000,
  613. 0x01000000,
  614. 0x00000000,
  615. };
  616. if (ofdm) {
  617. max_loop = 0x1E;
  618. buffer[0] = 0x000201CC;
  619. } else {
  620. max_loop = 0xFA;
  621. buffer[0] = 0x000B846E;
  622. }
  623. for (i = 0; i < 5; i++)
  624. b43_ram_write(dev, i * 4, buffer[i]);
  625. b43_write16(dev, B43_MMIO_XMTSEL, 0x0000);
  626. if (dev->dev->core_rev < 11)
  627. b43_write16(dev, B43_MMIO_WEPCTL, 0x0000);
  628. else
  629. b43_write16(dev, B43_MMIO_WEPCTL, 0x0100);
  630. value = (ofdm ? 0x41 : 0x40);
  631. b43_write16(dev, B43_MMIO_TXE0_PHYCTL, value);
  632. if ((phy->type == B43_PHYTYPE_N) || (phy->type == B43_PHYTYPE_LP))
  633. b43_write16(dev, B43_MMIO_TXE0_PHYCTL1, 0x1A02);
  634. b43_write16(dev, B43_MMIO_TXE0_WM_0, 0x0000);
  635. b43_write16(dev, B43_MMIO_TXE0_WM_1, 0x0000);
  636. b43_write16(dev, B43_MMIO_XMTTPLATETXPTR, 0x0000);
  637. b43_write16(dev, B43_MMIO_XMTTXCNT, 0x0014);
  638. b43_write16(dev, B43_MMIO_XMTSEL, 0x0826);
  639. b43_write16(dev, B43_MMIO_TXE0_CTL, 0x0000);
  640. if (!pa_on && (phy->type == B43_PHYTYPE_N)) {
  641. //SPEC TODO
  642. }
  643. switch (phy->type) {
  644. case B43_PHYTYPE_N:
  645. b43_write16(dev, B43_MMIO_TXE0_AUX, 0x00D0);
  646. break;
  647. case B43_PHYTYPE_LP:
  648. b43_write16(dev, B43_MMIO_TXE0_AUX, 0x0050);
  649. break;
  650. default:
  651. b43_write16(dev, B43_MMIO_TXE0_AUX, 0x0030);
  652. }
  653. if (phy->radio_ver == 0x2050 && phy->radio_rev <= 0x5)
  654. b43_radio_write16(dev, 0x0051, 0x0017);
  655. for (i = 0x00; i < max_loop; i++) {
  656. value = b43_read16(dev, B43_MMIO_TXE0_STATUS);
  657. if (value & 0x0080)
  658. break;
  659. udelay(10);
  660. }
  661. for (i = 0x00; i < 0x0A; i++) {
  662. value = b43_read16(dev, B43_MMIO_TXE0_STATUS);
  663. if (value & 0x0400)
  664. break;
  665. udelay(10);
  666. }
  667. for (i = 0x00; i < 0x19; i++) {
  668. value = b43_read16(dev, B43_MMIO_IFSSTAT);
  669. if (!(value & 0x0100))
  670. break;
  671. udelay(10);
  672. }
  673. if (phy->radio_ver == 0x2050 && phy->radio_rev <= 0x5)
  674. b43_radio_write16(dev, 0x0051, 0x0037);
  675. }
  676. static void key_write(struct b43_wldev *dev,
  677. u8 index, u8 algorithm, const u8 *key)
  678. {
  679. unsigned int i;
  680. u32 offset;
  681. u16 value;
  682. u16 kidx;
  683. /* Key index/algo block */
  684. kidx = b43_kidx_to_fw(dev, index);
  685. value = ((kidx << 4) | algorithm);
  686. b43_shm_write16(dev, B43_SHM_SHARED,
  687. B43_SHM_SH_KEYIDXBLOCK + (kidx * 2), value);
  688. /* Write the key to the Key Table Pointer offset */
  689. offset = dev->ktp + (index * B43_SEC_KEYSIZE);
  690. for (i = 0; i < B43_SEC_KEYSIZE; i += 2) {
  691. value = key[i];
  692. value |= (u16) (key[i + 1]) << 8;
  693. b43_shm_write16(dev, B43_SHM_SHARED, offset + i, value);
  694. }
  695. }
  696. static void keymac_write(struct b43_wldev *dev, u8 index, const u8 *addr)
  697. {
  698. u32 addrtmp[2] = { 0, 0, };
  699. u8 pairwise_keys_start = B43_NR_GROUP_KEYS * 2;
  700. if (b43_new_kidx_api(dev))
  701. pairwise_keys_start = B43_NR_GROUP_KEYS;
  702. B43_WARN_ON(index < pairwise_keys_start);
  703. /* We have four default TX keys and possibly four default RX keys.
  704. * Physical mac 0 is mapped to physical key 4 or 8, depending
  705. * on the firmware version.
  706. * So we must adjust the index here.
  707. */
  708. index -= pairwise_keys_start;
  709. B43_WARN_ON(index >= B43_NR_PAIRWISE_KEYS);
  710. if (addr) {
  711. addrtmp[0] = addr[0];
  712. addrtmp[0] |= ((u32) (addr[1]) << 8);
  713. addrtmp[0] |= ((u32) (addr[2]) << 16);
  714. addrtmp[0] |= ((u32) (addr[3]) << 24);
  715. addrtmp[1] = addr[4];
  716. addrtmp[1] |= ((u32) (addr[5]) << 8);
  717. }
  718. /* Receive match transmitter address (RCMTA) mechanism */
  719. b43_shm_write32(dev, B43_SHM_RCMTA,
  720. (index * 2) + 0, addrtmp[0]);
  721. b43_shm_write16(dev, B43_SHM_RCMTA,
  722. (index * 2) + 1, addrtmp[1]);
  723. }
  724. /* The ucode will use phase1 key with TEK key to decrypt rx packets.
  725. * When a packet is received, the iv32 is checked.
  726. * - if it doesn't the packet is returned without modification (and software
  727. * decryption can be done). That's what happen when iv16 wrap.
  728. * - if it does, the rc4 key is computed, and decryption is tried.
  729. * Either it will success and B43_RX_MAC_DEC is returned,
  730. * either it fails and B43_RX_MAC_DEC|B43_RX_MAC_DECERR is returned
  731. * and the packet is not usable (it got modified by the ucode).
  732. * So in order to never have B43_RX_MAC_DECERR, we should provide
  733. * a iv32 and phase1key that match. Because we drop packets in case of
  734. * B43_RX_MAC_DECERR, if we have a correct iv32 but a wrong phase1key, all
  735. * packets will be lost without higher layer knowing (ie no resync possible
  736. * until next wrap).
  737. *
  738. * NOTE : this should support 50 key like RCMTA because
  739. * (B43_SHM_SH_KEYIDXBLOCK - B43_SHM_SH_TKIPTSCTTAK)/14 = 50
  740. */
  741. static void rx_tkip_phase1_write(struct b43_wldev *dev, u8 index, u32 iv32,
  742. u16 *phase1key)
  743. {
  744. unsigned int i;
  745. u32 offset;
  746. u8 pairwise_keys_start = B43_NR_GROUP_KEYS * 2;
  747. if (!modparam_hwtkip)
  748. return;
  749. if (b43_new_kidx_api(dev))
  750. pairwise_keys_start = B43_NR_GROUP_KEYS;
  751. B43_WARN_ON(index < pairwise_keys_start);
  752. /* We have four default TX keys and possibly four default RX keys.
  753. * Physical mac 0 is mapped to physical key 4 or 8, depending
  754. * on the firmware version.
  755. * So we must adjust the index here.
  756. */
  757. index -= pairwise_keys_start;
  758. B43_WARN_ON(index >= B43_NR_PAIRWISE_KEYS);
  759. if (b43_debug(dev, B43_DBG_KEYS)) {
  760. b43dbg(dev->wl, "rx_tkip_phase1_write : idx 0x%x, iv32 0x%x\n",
  761. index, iv32);
  762. }
  763. /* Write the key to the RX tkip shared mem */
  764. offset = B43_SHM_SH_TKIPTSCTTAK + index * (10 + 4);
  765. for (i = 0; i < 10; i += 2) {
  766. b43_shm_write16(dev, B43_SHM_SHARED, offset + i,
  767. phase1key ? phase1key[i / 2] : 0);
  768. }
  769. b43_shm_write16(dev, B43_SHM_SHARED, offset + i, iv32);
  770. b43_shm_write16(dev, B43_SHM_SHARED, offset + i + 2, iv32 >> 16);
  771. }
  772. static void b43_op_update_tkip_key(struct ieee80211_hw *hw,
  773. struct ieee80211_vif *vif,
  774. struct ieee80211_key_conf *keyconf,
  775. struct ieee80211_sta *sta,
  776. u32 iv32, u16 *phase1key)
  777. {
  778. struct b43_wl *wl = hw_to_b43_wl(hw);
  779. struct b43_wldev *dev;
  780. int index = keyconf->hw_key_idx;
  781. if (B43_WARN_ON(!modparam_hwtkip))
  782. return;
  783. /* This is only called from the RX path through mac80211, where
  784. * our mutex is already locked. */
  785. B43_WARN_ON(!mutex_is_locked(&wl->mutex));
  786. dev = wl->current_dev;
  787. B43_WARN_ON(!dev || b43_status(dev) < B43_STAT_INITIALIZED);
  788. keymac_write(dev, index, NULL); /* First zero out mac to avoid race */
  789. rx_tkip_phase1_write(dev, index, iv32, phase1key);
  790. /* only pairwise TKIP keys are supported right now */
  791. if (WARN_ON(!sta))
  792. return;
  793. keymac_write(dev, index, sta->addr);
  794. }
  795. static void do_key_write(struct b43_wldev *dev,
  796. u8 index, u8 algorithm,
  797. const u8 *key, size_t key_len, const u8 *mac_addr)
  798. {
  799. u8 buf[B43_SEC_KEYSIZE] = { 0, };
  800. u8 pairwise_keys_start = B43_NR_GROUP_KEYS * 2;
  801. if (b43_new_kidx_api(dev))
  802. pairwise_keys_start = B43_NR_GROUP_KEYS;
  803. B43_WARN_ON(index >= ARRAY_SIZE(dev->key));
  804. B43_WARN_ON(key_len > B43_SEC_KEYSIZE);
  805. if (index >= pairwise_keys_start)
  806. keymac_write(dev, index, NULL); /* First zero out mac. */
  807. if (algorithm == B43_SEC_ALGO_TKIP) {
  808. /*
  809. * We should provide an initial iv32, phase1key pair.
  810. * We could start with iv32=0 and compute the corresponding
  811. * phase1key, but this means calling ieee80211_get_tkip_key
  812. * with a fake skb (or export other tkip function).
  813. * Because we are lazy we hope iv32 won't start with
  814. * 0xffffffff and let's b43_op_update_tkip_key provide a
  815. * correct pair.
  816. */
  817. rx_tkip_phase1_write(dev, index, 0xffffffff, (u16*)buf);
  818. } else if (index >= pairwise_keys_start) /* clear it */
  819. rx_tkip_phase1_write(dev, index, 0, NULL);
  820. if (key)
  821. memcpy(buf, key, key_len);
  822. key_write(dev, index, algorithm, buf);
  823. if (index >= pairwise_keys_start)
  824. keymac_write(dev, index, mac_addr);
  825. dev->key[index].algorithm = algorithm;
  826. }
  827. static int b43_key_write(struct b43_wldev *dev,
  828. int index, u8 algorithm,
  829. const u8 *key, size_t key_len,
  830. const u8 *mac_addr,
  831. struct ieee80211_key_conf *keyconf)
  832. {
  833. int i;
  834. int pairwise_keys_start;
  835. /* For ALG_TKIP the key is encoded as a 256-bit (32 byte) data block:
  836. * - Temporal Encryption Key (128 bits)
  837. * - Temporal Authenticator Tx MIC Key (64 bits)
  838. * - Temporal Authenticator Rx MIC Key (64 bits)
  839. *
  840. * Hardware only store TEK
  841. */
  842. if (algorithm == B43_SEC_ALGO_TKIP && key_len == 32)
  843. key_len = 16;
  844. if (key_len > B43_SEC_KEYSIZE)
  845. return -EINVAL;
  846. for (i = 0; i < ARRAY_SIZE(dev->key); i++) {
  847. /* Check that we don't already have this key. */
  848. B43_WARN_ON(dev->key[i].keyconf == keyconf);
  849. }
  850. if (index < 0) {
  851. /* Pairwise key. Get an empty slot for the key. */
  852. if (b43_new_kidx_api(dev))
  853. pairwise_keys_start = B43_NR_GROUP_KEYS;
  854. else
  855. pairwise_keys_start = B43_NR_GROUP_KEYS * 2;
  856. for (i = pairwise_keys_start;
  857. i < pairwise_keys_start + B43_NR_PAIRWISE_KEYS;
  858. i++) {
  859. B43_WARN_ON(i >= ARRAY_SIZE(dev->key));
  860. if (!dev->key[i].keyconf) {
  861. /* found empty */
  862. index = i;
  863. break;
  864. }
  865. }
  866. if (index < 0) {
  867. b43warn(dev->wl, "Out of hardware key memory\n");
  868. return -ENOSPC;
  869. }
  870. } else
  871. B43_WARN_ON(index > 3);
  872. do_key_write(dev, index, algorithm, key, key_len, mac_addr);
  873. if ((index <= 3) && !b43_new_kidx_api(dev)) {
  874. /* Default RX key */
  875. B43_WARN_ON(mac_addr);
  876. do_key_write(dev, index + 4, algorithm, key, key_len, NULL);
  877. }
  878. keyconf->hw_key_idx = index;
  879. dev->key[index].keyconf = keyconf;
  880. return 0;
  881. }
  882. static int b43_key_clear(struct b43_wldev *dev, int index)
  883. {
  884. if (B43_WARN_ON((index < 0) || (index >= ARRAY_SIZE(dev->key))))
  885. return -EINVAL;
  886. do_key_write(dev, index, B43_SEC_ALGO_NONE,
  887. NULL, B43_SEC_KEYSIZE, NULL);
  888. if ((index <= 3) && !b43_new_kidx_api(dev)) {
  889. do_key_write(dev, index + 4, B43_SEC_ALGO_NONE,
  890. NULL, B43_SEC_KEYSIZE, NULL);
  891. }
  892. dev->key[index].keyconf = NULL;
  893. return 0;
  894. }
  895. static void b43_clear_keys(struct b43_wldev *dev)
  896. {
  897. int i, count;
  898. if (b43_new_kidx_api(dev))
  899. count = B43_NR_GROUP_KEYS + B43_NR_PAIRWISE_KEYS;
  900. else
  901. count = B43_NR_GROUP_KEYS * 2 + B43_NR_PAIRWISE_KEYS;
  902. for (i = 0; i < count; i++)
  903. b43_key_clear(dev, i);
  904. }
  905. static void b43_dump_keymemory(struct b43_wldev *dev)
  906. {
  907. unsigned int i, index, count, offset, pairwise_keys_start;
  908. u8 mac[ETH_ALEN];
  909. u16 algo;
  910. u32 rcmta0;
  911. u16 rcmta1;
  912. u64 hf;
  913. struct b43_key *key;
  914. if (!b43_debug(dev, B43_DBG_KEYS))
  915. return;
  916. hf = b43_hf_read(dev);
  917. b43dbg(dev->wl, "Hardware key memory dump: USEDEFKEYS=%u\n",
  918. !!(hf & B43_HF_USEDEFKEYS));
  919. if (b43_new_kidx_api(dev)) {
  920. pairwise_keys_start = B43_NR_GROUP_KEYS;
  921. count = B43_NR_GROUP_KEYS + B43_NR_PAIRWISE_KEYS;
  922. } else {
  923. pairwise_keys_start = B43_NR_GROUP_KEYS * 2;
  924. count = B43_NR_GROUP_KEYS * 2 + B43_NR_PAIRWISE_KEYS;
  925. }
  926. for (index = 0; index < count; index++) {
  927. key = &(dev->key[index]);
  928. printk(KERN_DEBUG "Key slot %02u: %s",
  929. index, (key->keyconf == NULL) ? " " : "*");
  930. offset = dev->ktp + (index * B43_SEC_KEYSIZE);
  931. for (i = 0; i < B43_SEC_KEYSIZE; i += 2) {
  932. u16 tmp = b43_shm_read16(dev, B43_SHM_SHARED, offset + i);
  933. printk("%02X%02X", (tmp & 0xFF), ((tmp >> 8) & 0xFF));
  934. }
  935. algo = b43_shm_read16(dev, B43_SHM_SHARED,
  936. B43_SHM_SH_KEYIDXBLOCK + (index * 2));
  937. printk(" Algo: %04X/%02X", algo, key->algorithm);
  938. if (index >= pairwise_keys_start) {
  939. if (key->algorithm == B43_SEC_ALGO_TKIP) {
  940. printk(" TKIP: ");
  941. offset = B43_SHM_SH_TKIPTSCTTAK + (index - 4) * (10 + 4);
  942. for (i = 0; i < 14; i += 2) {
  943. u16 tmp = b43_shm_read16(dev, B43_SHM_SHARED, offset + i);
  944. printk("%02X%02X", (tmp & 0xFF), ((tmp >> 8) & 0xFF));
  945. }
  946. }
  947. rcmta0 = b43_shm_read32(dev, B43_SHM_RCMTA,
  948. ((index - pairwise_keys_start) * 2) + 0);
  949. rcmta1 = b43_shm_read16(dev, B43_SHM_RCMTA,
  950. ((index - pairwise_keys_start) * 2) + 1);
  951. *((__le32 *)(&mac[0])) = cpu_to_le32(rcmta0);
  952. *((__le16 *)(&mac[4])) = cpu_to_le16(rcmta1);
  953. printk(" MAC: %pM", mac);
  954. } else
  955. printk(" DEFAULT KEY");
  956. printk("\n");
  957. }
  958. }
  959. void b43_power_saving_ctl_bits(struct b43_wldev *dev, unsigned int ps_flags)
  960. {
  961. u32 macctl;
  962. u16 ucstat;
  963. bool hwps;
  964. bool awake;
  965. int i;
  966. B43_WARN_ON((ps_flags & B43_PS_ENABLED) &&
  967. (ps_flags & B43_PS_DISABLED));
  968. B43_WARN_ON((ps_flags & B43_PS_AWAKE) && (ps_flags & B43_PS_ASLEEP));
  969. if (ps_flags & B43_PS_ENABLED) {
  970. hwps = 1;
  971. } else if (ps_flags & B43_PS_DISABLED) {
  972. hwps = 0;
  973. } else {
  974. //TODO: If powersave is not off and FIXME is not set and we are not in adhoc
  975. // and thus is not an AP and we are associated, set bit 25
  976. }
  977. if (ps_flags & B43_PS_AWAKE) {
  978. awake = 1;
  979. } else if (ps_flags & B43_PS_ASLEEP) {
  980. awake = 0;
  981. } else {
  982. //TODO: If the device is awake or this is an AP, or we are scanning, or FIXME,
  983. // or we are associated, or FIXME, or the latest PS-Poll packet sent was
  984. // successful, set bit26
  985. }
  986. /* FIXME: For now we force awake-on and hwps-off */
  987. hwps = 0;
  988. awake = 1;
  989. macctl = b43_read32(dev, B43_MMIO_MACCTL);
  990. if (hwps)
  991. macctl |= B43_MACCTL_HWPS;
  992. else
  993. macctl &= ~B43_MACCTL_HWPS;
  994. if (awake)
  995. macctl |= B43_MACCTL_AWAKE;
  996. else
  997. macctl &= ~B43_MACCTL_AWAKE;
  998. b43_write32(dev, B43_MMIO_MACCTL, macctl);
  999. /* Commit write */
  1000. b43_read32(dev, B43_MMIO_MACCTL);
  1001. if (awake && dev->dev->core_rev >= 5) {
  1002. /* Wait for the microcode to wake up. */
  1003. for (i = 0; i < 100; i++) {
  1004. ucstat = b43_shm_read16(dev, B43_SHM_SHARED,
  1005. B43_SHM_SH_UCODESTAT);
  1006. if (ucstat != B43_SHM_SH_UCODESTAT_SLEEP)
  1007. break;
  1008. udelay(10);
  1009. }
  1010. }
  1011. }
  1012. #ifdef CONFIG_B43_BCMA
  1013. static void b43_bcma_phy_reset(struct b43_wldev *dev)
  1014. {
  1015. u32 flags;
  1016. /* Put PHY into reset */
  1017. flags = bcma_aread32(dev->dev->bdev, BCMA_IOCTL);
  1018. flags |= B43_BCMA_IOCTL_PHY_RESET;
  1019. flags |= B43_BCMA_IOCTL_PHY_BW_20MHZ; /* Make 20 MHz def */
  1020. bcma_awrite32(dev->dev->bdev, BCMA_IOCTL, flags);
  1021. udelay(2);
  1022. /* Take PHY out of reset */
  1023. flags = bcma_aread32(dev->dev->bdev, BCMA_IOCTL);
  1024. flags &= ~B43_BCMA_IOCTL_PHY_RESET;
  1025. flags |= BCMA_IOCTL_FGC;
  1026. bcma_awrite32(dev->dev->bdev, BCMA_IOCTL, flags);
  1027. udelay(1);
  1028. /* Do not force clock anymore */
  1029. flags = bcma_aread32(dev->dev->bdev, BCMA_IOCTL);
  1030. flags &= ~BCMA_IOCTL_FGC;
  1031. bcma_awrite32(dev->dev->bdev, BCMA_IOCTL, flags);
  1032. udelay(1);
  1033. }
  1034. static void b43_bcma_wireless_core_reset(struct b43_wldev *dev, bool gmode)
  1035. {
  1036. b43_device_enable(dev, B43_BCMA_IOCTL_PHY_CLKEN);
  1037. bcma_core_set_clockmode(dev->dev->bdev, BCMA_CLKMODE_FAST);
  1038. b43_bcma_phy_reset(dev);
  1039. bcma_core_pll_ctl(dev->dev->bdev, 0x300, 0x3000000, true);
  1040. }
  1041. #endif
  1042. static void b43_ssb_wireless_core_reset(struct b43_wldev *dev, bool gmode)
  1043. {
  1044. struct ssb_device *sdev = dev->dev->sdev;
  1045. u32 tmslow;
  1046. u32 flags = 0;
  1047. if (gmode)
  1048. flags |= B43_TMSLOW_GMODE;
  1049. flags |= B43_TMSLOW_PHYCLKEN;
  1050. flags |= B43_TMSLOW_PHYRESET;
  1051. if (dev->phy.type == B43_PHYTYPE_N)
  1052. flags |= B43_TMSLOW_PHY_BANDWIDTH_20MHZ; /* Make 20 MHz def */
  1053. b43_device_enable(dev, flags);
  1054. msleep(2); /* Wait for the PLL to turn on. */
  1055. /* Now take the PHY out of Reset again */
  1056. tmslow = ssb_read32(sdev, SSB_TMSLOW);
  1057. tmslow |= SSB_TMSLOW_FGC;
  1058. tmslow &= ~B43_TMSLOW_PHYRESET;
  1059. ssb_write32(sdev, SSB_TMSLOW, tmslow);
  1060. ssb_read32(sdev, SSB_TMSLOW); /* flush */
  1061. msleep(1);
  1062. tmslow &= ~SSB_TMSLOW_FGC;
  1063. ssb_write32(sdev, SSB_TMSLOW, tmslow);
  1064. ssb_read32(sdev, SSB_TMSLOW); /* flush */
  1065. msleep(1);
  1066. }
  1067. void b43_wireless_core_reset(struct b43_wldev *dev, bool gmode)
  1068. {
  1069. u32 macctl;
  1070. switch (dev->dev->bus_type) {
  1071. #ifdef CONFIG_B43_BCMA
  1072. case B43_BUS_BCMA:
  1073. b43_bcma_wireless_core_reset(dev, gmode);
  1074. break;
  1075. #endif
  1076. #ifdef CONFIG_B43_SSB
  1077. case B43_BUS_SSB:
  1078. b43_ssb_wireless_core_reset(dev, gmode);
  1079. break;
  1080. #endif
  1081. }
  1082. /* Turn Analog ON, but only if we already know the PHY-type.
  1083. * This protects against very early setup where we don't know the
  1084. * PHY-type, yet. wireless_core_reset will be called once again later,
  1085. * when we know the PHY-type. */
  1086. if (dev->phy.ops)
  1087. dev->phy.ops->switch_analog(dev, 1);
  1088. macctl = b43_read32(dev, B43_MMIO_MACCTL);
  1089. macctl &= ~B43_MACCTL_GMODE;
  1090. if (gmode)
  1091. macctl |= B43_MACCTL_GMODE;
  1092. macctl |= B43_MACCTL_IHR_ENABLED;
  1093. b43_write32(dev, B43_MMIO_MACCTL, macctl);
  1094. }
  1095. static void handle_irq_transmit_status(struct b43_wldev *dev)
  1096. {
  1097. u32 v0, v1;
  1098. u16 tmp;
  1099. struct b43_txstatus stat;
  1100. while (1) {
  1101. v0 = b43_read32(dev, B43_MMIO_XMITSTAT_0);
  1102. if (!(v0 & 0x00000001))
  1103. break;
  1104. v1 = b43_read32(dev, B43_MMIO_XMITSTAT_1);
  1105. stat.cookie = (v0 >> 16);
  1106. stat.seq = (v1 & 0x0000FFFF);
  1107. stat.phy_stat = ((v1 & 0x00FF0000) >> 16);
  1108. tmp = (v0 & 0x0000FFFF);
  1109. stat.frame_count = ((tmp & 0xF000) >> 12);
  1110. stat.rts_count = ((tmp & 0x0F00) >> 8);
  1111. stat.supp_reason = ((tmp & 0x001C) >> 2);
  1112. stat.pm_indicated = !!(tmp & 0x0080);
  1113. stat.intermediate = !!(tmp & 0x0040);
  1114. stat.for_ampdu = !!(tmp & 0x0020);
  1115. stat.acked = !!(tmp & 0x0002);
  1116. b43_handle_txstatus(dev, &stat);
  1117. }
  1118. }
  1119. static void drain_txstatus_queue(struct b43_wldev *dev)
  1120. {
  1121. u32 dummy;
  1122. if (dev->dev->core_rev < 5)
  1123. return;
  1124. /* Read all entries from the microcode TXstatus FIFO
  1125. * and throw them away.
  1126. */
  1127. while (1) {
  1128. dummy = b43_read32(dev, B43_MMIO_XMITSTAT_0);
  1129. if (!(dummy & 0x00000001))
  1130. break;
  1131. dummy = b43_read32(dev, B43_MMIO_XMITSTAT_1);
  1132. }
  1133. }
  1134. static u32 b43_jssi_read(struct b43_wldev *dev)
  1135. {
  1136. u32 val = 0;
  1137. val = b43_shm_read16(dev, B43_SHM_SHARED, 0x08A);
  1138. val <<= 16;
  1139. val |= b43_shm_read16(dev, B43_SHM_SHARED, 0x088);
  1140. return val;
  1141. }
  1142. static void b43_jssi_write(struct b43_wldev *dev, u32 jssi)
  1143. {
  1144. b43_shm_write16(dev, B43_SHM_SHARED, 0x088, (jssi & 0x0000FFFF));
  1145. b43_shm_write16(dev, B43_SHM_SHARED, 0x08A, (jssi & 0xFFFF0000) >> 16);
  1146. }
  1147. static void b43_generate_noise_sample(struct b43_wldev *dev)
  1148. {
  1149. b43_jssi_write(dev, 0x7F7F7F7F);
  1150. b43_write32(dev, B43_MMIO_MACCMD,
  1151. b43_read32(dev, B43_MMIO_MACCMD) | B43_MACCMD_BGNOISE);
  1152. }
  1153. static void b43_calculate_link_quality(struct b43_wldev *dev)
  1154. {
  1155. /* Top half of Link Quality calculation. */
  1156. if (dev->phy.type != B43_PHYTYPE_G)
  1157. return;
  1158. if (dev->noisecalc.calculation_running)
  1159. return;
  1160. dev->noisecalc.calculation_running = 1;
  1161. dev->noisecalc.nr_samples = 0;
  1162. b43_generate_noise_sample(dev);
  1163. }
  1164. static void handle_irq_noise(struct b43_wldev *dev)
  1165. {
  1166. struct b43_phy_g *phy = dev->phy.g;
  1167. u16 tmp;
  1168. u8 noise[4];
  1169. u8 i, j;
  1170. s32 average;
  1171. /* Bottom half of Link Quality calculation. */
  1172. if (dev->phy.type != B43_PHYTYPE_G)
  1173. return;
  1174. /* Possible race condition: It might be possible that the user
  1175. * changed to a different channel in the meantime since we
  1176. * started the calculation. We ignore that fact, since it's
  1177. * not really that much of a problem. The background noise is
  1178. * an estimation only anyway. Slightly wrong results will get damped
  1179. * by the averaging of the 8 sample rounds. Additionally the
  1180. * value is shortlived. So it will be replaced by the next noise
  1181. * calculation round soon. */
  1182. B43_WARN_ON(!dev->noisecalc.calculation_running);
  1183. *((__le32 *)noise) = cpu_to_le32(b43_jssi_read(dev));
  1184. if (noise[0] == 0x7F || noise[1] == 0x7F ||
  1185. noise[2] == 0x7F || noise[3] == 0x7F)
  1186. goto generate_new;
  1187. /* Get the noise samples. */
  1188. B43_WARN_ON(dev->noisecalc.nr_samples >= 8);
  1189. i = dev->noisecalc.nr_samples;
  1190. noise[0] = clamp_val(noise[0], 0, ARRAY_SIZE(phy->nrssi_lt) - 1);
  1191. noise[1] = clamp_val(noise[1], 0, ARRAY_SIZE(phy->nrssi_lt) - 1);
  1192. noise[2] = clamp_val(noise[2], 0, ARRAY_SIZE(phy->nrssi_lt) - 1);
  1193. noise[3] = clamp_val(noise[3], 0, ARRAY_SIZE(phy->nrssi_lt) - 1);
  1194. dev->noisecalc.samples[i][0] = phy->nrssi_lt[noise[0]];
  1195. dev->noisecalc.samples[i][1] = phy->nrssi_lt[noise[1]];
  1196. dev->noisecalc.samples[i][2] = phy->nrssi_lt[noise[2]];
  1197. dev->noisecalc.samples[i][3] = phy->nrssi_lt[noise[3]];
  1198. dev->noisecalc.nr_samples++;
  1199. if (dev->noisecalc.nr_samples == 8) {
  1200. /* Calculate the Link Quality by the noise samples. */
  1201. average = 0;
  1202. for (i = 0; i < 8; i++) {
  1203. for (j = 0; j < 4; j++)
  1204. average += dev->noisecalc.samples[i][j];
  1205. }
  1206. average /= (8 * 4);
  1207. average *= 125;
  1208. average += 64;
  1209. average /= 128;
  1210. tmp = b43_shm_read16(dev, B43_SHM_SHARED, 0x40C);
  1211. tmp = (tmp / 128) & 0x1F;
  1212. if (tmp >= 8)
  1213. average += 2;
  1214. else
  1215. average -= 25;
  1216. if (tmp == 8)
  1217. average -= 72;
  1218. else
  1219. average -= 48;
  1220. dev->stats.link_noise = average;
  1221. dev->noisecalc.calculation_running = 0;
  1222. return;
  1223. }
  1224. generate_new:
  1225. b43_generate_noise_sample(dev);
  1226. }
  1227. static void handle_irq_tbtt_indication(struct b43_wldev *dev)
  1228. {
  1229. if (b43_is_mode(dev->wl, NL80211_IFTYPE_AP)) {
  1230. ///TODO: PS TBTT
  1231. } else {
  1232. if (1 /*FIXME: the last PSpoll frame was sent successfully */ )
  1233. b43_power_saving_ctl_bits(dev, 0);
  1234. }
  1235. if (b43_is_mode(dev->wl, NL80211_IFTYPE_ADHOC))
  1236. dev->dfq_valid = 1;
  1237. }
  1238. static void handle_irq_atim_end(struct b43_wldev *dev)
  1239. {
  1240. if (dev->dfq_valid) {
  1241. b43_write32(dev, B43_MMIO_MACCMD,
  1242. b43_read32(dev, B43_MMIO_MACCMD)
  1243. | B43_MACCMD_DFQ_VALID);
  1244. dev->dfq_valid = 0;
  1245. }
  1246. }
  1247. static void handle_irq_pmq(struct b43_wldev *dev)
  1248. {
  1249. u32 tmp;
  1250. //TODO: AP mode.
  1251. while (1) {
  1252. tmp = b43_read32(dev, B43_MMIO_PS_STATUS);
  1253. if (!(tmp & 0x00000008))
  1254. break;
  1255. }
  1256. /* 16bit write is odd, but correct. */
  1257. b43_write16(dev, B43_MMIO_PS_STATUS, 0x0002);
  1258. }
  1259. static void b43_write_template_common(struct b43_wldev *dev,
  1260. const u8 *data, u16 size,
  1261. u16 ram_offset,
  1262. u16 shm_size_offset, u8 rate)
  1263. {
  1264. u32 i, tmp;
  1265. struct b43_plcp_hdr4 plcp;
  1266. plcp.data = 0;
  1267. b43_generate_plcp_hdr(&plcp, size + FCS_LEN, rate);
  1268. b43_ram_write(dev, ram_offset, le32_to_cpu(plcp.data));
  1269. ram_offset += sizeof(u32);
  1270. /* The PLCP is 6 bytes long, but we only wrote 4 bytes, yet.
  1271. * So leave the first two bytes of the next write blank.
  1272. */
  1273. tmp = (u32) (data[0]) << 16;
  1274. tmp |= (u32) (data[1]) << 24;
  1275. b43_ram_write(dev, ram_offset, tmp);
  1276. ram_offset += sizeof(u32);
  1277. for (i = 2; i < size; i += sizeof(u32)) {
  1278. tmp = (u32) (data[i + 0]);
  1279. if (i + 1 < size)
  1280. tmp |= (u32) (data[i + 1]) << 8;
  1281. if (i + 2 < size)
  1282. tmp |= (u32) (data[i + 2]) << 16;
  1283. if (i + 3 < size)
  1284. tmp |= (u32) (data[i + 3]) << 24;
  1285. b43_ram_write(dev, ram_offset + i - 2, tmp);
  1286. }
  1287. b43_shm_write16(dev, B43_SHM_SHARED, shm_size_offset,
  1288. size + sizeof(struct b43_plcp_hdr6));
  1289. }
  1290. /* Check if the use of the antenna that ieee80211 told us to
  1291. * use is possible. This will fall back to DEFAULT.
  1292. * "antenna_nr" is the antenna identifier we got from ieee80211. */
  1293. u8 b43_ieee80211_antenna_sanitize(struct b43_wldev *dev,
  1294. u8 antenna_nr)
  1295. {
  1296. u8 antenna_mask;
  1297. if (antenna_nr == 0) {
  1298. /* Zero means "use default antenna". That's always OK. */
  1299. return 0;
  1300. }
  1301. /* Get the mask of available antennas. */
  1302. if (dev->phy.gmode)
  1303. antenna_mask = dev->dev->bus_sprom->ant_available_bg;
  1304. else
  1305. antenna_mask = dev->dev->bus_sprom->ant_available_a;
  1306. if (!(antenna_mask & (1 << (antenna_nr - 1)))) {
  1307. /* This antenna is not available. Fall back to default. */
  1308. return 0;
  1309. }
  1310. return antenna_nr;
  1311. }
  1312. /* Convert a b43 antenna number value to the PHY TX control value. */
  1313. static u16 b43_antenna_to_phyctl(int antenna)
  1314. {
  1315. switch (antenna) {
  1316. case B43_ANTENNA0:
  1317. return B43_TXH_PHY_ANT0;
  1318. case B43_ANTENNA1:
  1319. return B43_TXH_PHY_ANT1;
  1320. case B43_ANTENNA2:
  1321. return B43_TXH_PHY_ANT2;
  1322. case B43_ANTENNA3:
  1323. return B43_TXH_PHY_ANT3;
  1324. case B43_ANTENNA_AUTO0:
  1325. case B43_ANTENNA_AUTO1:
  1326. return B43_TXH_PHY_ANT01AUTO;
  1327. }
  1328. B43_WARN_ON(1);
  1329. return 0;
  1330. }
  1331. static void b43_write_beacon_template(struct b43_wldev *dev,
  1332. u16 ram_offset,
  1333. u16 shm_size_offset)
  1334. {
  1335. unsigned int i, len, variable_len;
  1336. const struct ieee80211_mgmt *bcn;
  1337. const u8 *ie;
  1338. bool tim_found = 0;
  1339. unsigned int rate;
  1340. u16 ctl;
  1341. int antenna;
  1342. struct ieee80211_tx_info *info = IEEE80211_SKB_CB(dev->wl->current_beacon);
  1343. bcn = (const struct ieee80211_mgmt *)(dev->wl->current_beacon->data);
  1344. len = min((size_t) dev->wl->current_beacon->len,
  1345. 0x200 - sizeof(struct b43_plcp_hdr6));
  1346. rate = ieee80211_get_tx_rate(dev->wl->hw, info)->hw_value;
  1347. b43_write_template_common(dev, (const u8 *)bcn,
  1348. len, ram_offset, shm_size_offset, rate);
  1349. /* Write the PHY TX control parameters. */
  1350. antenna = B43_ANTENNA_DEFAULT;
  1351. antenna = b43_antenna_to_phyctl(antenna);
  1352. ctl = b43_shm_read16(dev, B43_SHM_SHARED, B43_SHM_SH_BEACPHYCTL);
  1353. /* We can't send beacons with short preamble. Would get PHY errors. */
  1354. ctl &= ~B43_TXH_PHY_SHORTPRMBL;
  1355. ctl &= ~B43_TXH_PHY_ANT;
  1356. ctl &= ~B43_TXH_PHY_ENC;
  1357. ctl |= antenna;
  1358. if (b43_is_cck_rate(rate))
  1359. ctl |= B43_TXH_PHY_ENC_CCK;
  1360. else
  1361. ctl |= B43_TXH_PHY_ENC_OFDM;
  1362. b43_shm_write16(dev, B43_SHM_SHARED, B43_SHM_SH_BEACPHYCTL, ctl);
  1363. /* Find the position of the TIM and the DTIM_period value
  1364. * and write them to SHM. */
  1365. ie = bcn->u.beacon.variable;
  1366. variable_len = len - offsetof(struct ieee80211_mgmt, u.beacon.variable);
  1367. for (i = 0; i < variable_len - 2; ) {
  1368. uint8_t ie_id, ie_len;
  1369. ie_id = ie[i];
  1370. ie_len = ie[i + 1];
  1371. if (ie_id == 5) {
  1372. u16 tim_position;
  1373. u16 dtim_period;
  1374. /* This is the TIM Information Element */
  1375. /* Check whether the ie_len is in the beacon data range. */
  1376. if (variable_len < ie_len + 2 + i)
  1377. break;
  1378. /* A valid TIM is at least 4 bytes long. */
  1379. if (ie_len < 4)
  1380. break;
  1381. tim_found = 1;
  1382. tim_position = sizeof(struct b43_plcp_hdr6);
  1383. tim_position += offsetof(struct ieee80211_mgmt, u.beacon.variable);
  1384. tim_position += i;
  1385. dtim_period = ie[i + 3];
  1386. b43_shm_write16(dev, B43_SHM_SHARED,
  1387. B43_SHM_SH_TIMBPOS, tim_position);
  1388. b43_shm_write16(dev, B43_SHM_SHARED,
  1389. B43_SHM_SH_DTIMPER, dtim_period);
  1390. break;
  1391. }
  1392. i += ie_len + 2;
  1393. }
  1394. if (!tim_found) {
  1395. /*
  1396. * If ucode wants to modify TIM do it behind the beacon, this
  1397. * will happen, for example, when doing mesh networking.
  1398. */
  1399. b43_shm_write16(dev, B43_SHM_SHARED,
  1400. B43_SHM_SH_TIMBPOS,
  1401. len + sizeof(struct b43_plcp_hdr6));
  1402. b43_shm_write16(dev, B43_SHM_SHARED,
  1403. B43_SHM_SH_DTIMPER, 0);
  1404. }
  1405. b43dbg(dev->wl, "Updated beacon template at 0x%x\n", ram_offset);
  1406. }
  1407. static void b43_upload_beacon0(struct b43_wldev *dev)
  1408. {
  1409. struct b43_wl *wl = dev->wl;
  1410. if (wl->beacon0_uploaded)
  1411. return;
  1412. b43_write_beacon_template(dev, 0x68, 0x18);
  1413. wl->beacon0_uploaded = 1;
  1414. }
  1415. static void b43_upload_beacon1(struct b43_wldev *dev)
  1416. {
  1417. struct b43_wl *wl = dev->wl;
  1418. if (wl->beacon1_uploaded)
  1419. return;
  1420. b43_write_beacon_template(dev, 0x468, 0x1A);
  1421. wl->beacon1_uploaded = 1;
  1422. }
  1423. static void handle_irq_beacon(struct b43_wldev *dev)
  1424. {
  1425. struct b43_wl *wl = dev->wl;
  1426. u32 cmd, beacon0_valid, beacon1_valid;
  1427. if (!b43_is_mode(wl, NL80211_IFTYPE_AP) &&
  1428. !b43_is_mode(wl, NL80211_IFTYPE_MESH_POINT) &&
  1429. !b43_is_mode(wl, NL80211_IFTYPE_ADHOC))
  1430. return;
  1431. /* This is the bottom half of the asynchronous beacon update. */
  1432. /* Ignore interrupt in the future. */
  1433. dev->irq_mask &= ~B43_IRQ_BEACON;
  1434. cmd = b43_read32(dev, B43_MMIO_MACCMD);
  1435. beacon0_valid = (cmd & B43_MACCMD_BEACON0_VALID);
  1436. beacon1_valid = (cmd & B43_MACCMD_BEACON1_VALID);
  1437. /* Schedule interrupt manually, if busy. */
  1438. if (beacon0_valid && beacon1_valid) {
  1439. b43_write32(dev, B43_MMIO_GEN_IRQ_REASON, B43_IRQ_BEACON);
  1440. dev->irq_mask |= B43_IRQ_BEACON;
  1441. return;
  1442. }
  1443. if (unlikely(wl->beacon_templates_virgin)) {
  1444. /* We never uploaded a beacon before.
  1445. * Upload both templates now, but only mark one valid. */
  1446. wl->beacon_templates_virgin = 0;
  1447. b43_upload_beacon0(dev);
  1448. b43_upload_beacon1(dev);
  1449. cmd = b43_read32(dev, B43_MMIO_MACCMD);
  1450. cmd |= B43_MACCMD_BEACON0_VALID;
  1451. b43_write32(dev, B43_MMIO_MACCMD, cmd);
  1452. } else {
  1453. if (!beacon0_valid) {
  1454. b43_upload_beacon0(dev);
  1455. cmd = b43_read32(dev, B43_MMIO_MACCMD);
  1456. cmd |= B43_MACCMD_BEACON0_VALID;
  1457. b43_write32(dev, B43_MMIO_MACCMD, cmd);
  1458. } else if (!beacon1_valid) {
  1459. b43_upload_beacon1(dev);
  1460. cmd = b43_read32(dev, B43_MMIO_MACCMD);
  1461. cmd |= B43_MACCMD_BEACON1_VALID;
  1462. b43_write32(dev, B43_MMIO_MACCMD, cmd);
  1463. }
  1464. }
  1465. }
  1466. static void b43_do_beacon_update_trigger_work(struct b43_wldev *dev)
  1467. {
  1468. u32 old_irq_mask = dev->irq_mask;
  1469. /* update beacon right away or defer to irq */
  1470. handle_irq_beacon(dev);
  1471. if (old_irq_mask != dev->irq_mask) {
  1472. /* The handler updated the IRQ mask. */
  1473. B43_WARN_ON(!dev->irq_mask);
  1474. if (b43_read32(dev, B43_MMIO_GEN_IRQ_MASK)) {
  1475. b43_write32(dev, B43_MMIO_GEN_IRQ_MASK, dev->irq_mask);
  1476. } else {
  1477. /* Device interrupts are currently disabled. That means
  1478. * we just ran the hardirq handler and scheduled the
  1479. * IRQ thread. The thread will write the IRQ mask when
  1480. * it finished, so there's nothing to do here. Writing
  1481. * the mask _here_ would incorrectly re-enable IRQs. */
  1482. }
  1483. }
  1484. }
  1485. static void b43_beacon_update_trigger_work(struct work_struct *work)
  1486. {
  1487. struct b43_wl *wl = container_of(work, struct b43_wl,
  1488. beacon_update_trigger);
  1489. struct b43_wldev *dev;
  1490. mutex_lock(&wl->mutex);
  1491. dev = wl->current_dev;
  1492. if (likely(dev && (b43_status(dev) >= B43_STAT_INITIALIZED))) {
  1493. if (b43_bus_host_is_sdio(dev->dev)) {
  1494. /* wl->mutex is enough. */
  1495. b43_do_beacon_update_trigger_work(dev);
  1496. mmiowb();
  1497. } else {
  1498. spin_lock_irq(&wl->hardirq_lock);
  1499. b43_do_beacon_update_trigger_work(dev);
  1500. mmiowb();
  1501. spin_unlock_irq(&wl->hardirq_lock);
  1502. }
  1503. }
  1504. mutex_unlock(&wl->mutex);
  1505. }
  1506. /* Asynchronously update the packet templates in template RAM.
  1507. * Locking: Requires wl->mutex to be locked. */
  1508. static void b43_update_templates(struct b43_wl *wl)
  1509. {
  1510. struct sk_buff *beacon;
  1511. /* This is the top half of the ansynchronous beacon update.
  1512. * The bottom half is the beacon IRQ.
  1513. * Beacon update must be asynchronous to avoid sending an
  1514. * invalid beacon. This can happen for example, if the firmware
  1515. * transmits a beacon while we are updating it. */
  1516. /* We could modify the existing beacon and set the aid bit in
  1517. * the TIM field, but that would probably require resizing and
  1518. * moving of data within the beacon template.
  1519. * Simply request a new beacon and let mac80211 do the hard work. */
  1520. beacon = ieee80211_beacon_get(wl->hw, wl->vif);
  1521. if (unlikely(!beacon))
  1522. return;
  1523. if (wl->current_beacon)
  1524. dev_kfree_skb_any(wl->current_beacon);
  1525. wl->current_beacon = beacon;
  1526. wl->beacon0_uploaded = 0;
  1527. wl->beacon1_uploaded = 0;
  1528. ieee80211_queue_work(wl->hw, &wl->beacon_update_trigger);
  1529. }
  1530. static void b43_set_beacon_int(struct b43_wldev *dev, u16 beacon_int)
  1531. {
  1532. b43_time_lock(dev);
  1533. if (dev->dev->core_rev >= 3) {
  1534. b43_write32(dev, B43_MMIO_TSF_CFP_REP, (beacon_int << 16));
  1535. b43_write32(dev, B43_MMIO_TSF_CFP_START, (beacon_int << 10));
  1536. } else {
  1537. b43_write16(dev, 0x606, (beacon_int >> 6));
  1538. b43_write16(dev, 0x610, beacon_int);
  1539. }
  1540. b43_time_unlock(dev);
  1541. b43dbg(dev->wl, "Set beacon interval to %u\n", beacon_int);
  1542. }
  1543. static void b43_handle_firmware_panic(struct b43_wldev *dev)
  1544. {
  1545. u16 reason;
  1546. /* Read the register that contains the reason code for the panic. */
  1547. reason = b43_shm_read16(dev, B43_SHM_SCRATCH, B43_FWPANIC_REASON_REG);
  1548. b43err(dev->wl, "Whoopsy, firmware panic! Reason: %u\n", reason);
  1549. switch (reason) {
  1550. default:
  1551. b43dbg(dev->wl, "The panic reason is unknown.\n");
  1552. /* fallthrough */
  1553. case B43_FWPANIC_DIE:
  1554. /* Do not restart the controller or firmware.
  1555. * The device is nonfunctional from now on.
  1556. * Restarting would result in this panic to trigger again,
  1557. * so we avoid that recursion. */
  1558. break;
  1559. case B43_FWPANIC_RESTART:
  1560. b43_controller_restart(dev, "Microcode panic");
  1561. break;
  1562. }
  1563. }
  1564. static void handle_irq_ucode_debug(struct b43_wldev *dev)
  1565. {
  1566. unsigned int i, cnt;
  1567. u16 reason, marker_id, marker_line;
  1568. __le16 *buf;
  1569. /* The proprietary firmware doesn't have this IRQ. */
  1570. if (!dev->fw.opensource)
  1571. return;
  1572. /* Read the register that contains the reason code for this IRQ. */
  1573. reason = b43_shm_read16(dev, B43_SHM_SCRATCH, B43_DEBUGIRQ_REASON_REG);
  1574. switch (reason) {
  1575. case B43_DEBUGIRQ_PANIC:
  1576. b43_handle_firmware_panic(dev);
  1577. break;
  1578. case B43_DEBUGIRQ_DUMP_SHM:
  1579. if (!B43_DEBUG)
  1580. break; /* Only with driver debugging enabled. */
  1581. buf = kmalloc(4096, GFP_ATOMIC);
  1582. if (!buf) {
  1583. b43dbg(dev->wl, "SHM-dump: Failed to allocate memory\n");
  1584. goto out;
  1585. }
  1586. for (i = 0; i < 4096; i += 2) {
  1587. u16 tmp = b43_shm_read16(dev, B43_SHM_SHARED, i);
  1588. buf[i / 2] = cpu_to_le16(tmp);
  1589. }
  1590. b43info(dev->wl, "Shared memory dump:\n");
  1591. print_hex_dump(KERN_INFO, "", DUMP_PREFIX_OFFSET,
  1592. 16, 2, buf, 4096, 1);
  1593. kfree(buf);
  1594. break;
  1595. case B43_DEBUGIRQ_DUMP_REGS:
  1596. if (!B43_DEBUG)
  1597. break; /* Only with driver debugging enabled. */
  1598. b43info(dev->wl, "Microcode register dump:\n");
  1599. for (i = 0, cnt = 0; i < 64; i++) {
  1600. u16 tmp = b43_shm_read16(dev, B43_SHM_SCRATCH, i);
  1601. if (cnt == 0)
  1602. printk(KERN_INFO);
  1603. printk("r%02u: 0x%04X ", i, tmp);
  1604. cnt++;
  1605. if (cnt == 6) {
  1606. printk("\n");
  1607. cnt = 0;
  1608. }
  1609. }
  1610. printk("\n");
  1611. break;
  1612. case B43_DEBUGIRQ_MARKER:
  1613. if (!B43_DEBUG)
  1614. break; /* Only with driver debugging enabled. */
  1615. marker_id = b43_shm_read16(dev, B43_SHM_SCRATCH,
  1616. B43_MARKER_ID_REG);
  1617. marker_line = b43_shm_read16(dev, B43_SHM_SCRATCH,
  1618. B43_MARKER_LINE_REG);
  1619. b43info(dev->wl, "The firmware just executed the MARKER(%u) "
  1620. "at line number %u\n",
  1621. marker_id, marker_line);
  1622. break;
  1623. default:
  1624. b43dbg(dev->wl, "Debug-IRQ triggered for unknown reason: %u\n",
  1625. reason);
  1626. }
  1627. out:
  1628. /* Acknowledge the debug-IRQ, so the firmware can continue. */
  1629. b43_shm_write16(dev, B43_SHM_SCRATCH,
  1630. B43_DEBUGIRQ_REASON_REG, B43_DEBUGIRQ_ACK);
  1631. }
  1632. static void b43_do_interrupt_thread(struct b43_wldev *dev)
  1633. {
  1634. u32 reason;
  1635. u32 dma_reason[ARRAY_SIZE(dev->dma_reason)];
  1636. u32 merged_dma_reason = 0;
  1637. int i;
  1638. if (unlikely(b43_status(dev) != B43_STAT_STARTED))
  1639. return;
  1640. reason = dev->irq_reason;
  1641. for (i = 0; i < ARRAY_SIZE(dma_reason); i++) {
  1642. dma_reason[i] = dev->dma_reason[i];
  1643. merged_dma_reason |= dma_reason[i];
  1644. }
  1645. if (unlikely(reason & B43_IRQ_MAC_TXERR))
  1646. b43err(dev->wl, "MAC transmission error\n");
  1647. if (unlikely(reason & B43_IRQ_PHY_TXERR)) {
  1648. b43err(dev->wl, "PHY transmission error\n");
  1649. rmb();
  1650. if (unlikely(atomic_dec_and_test(&dev->phy.txerr_cnt))) {
  1651. atomic_set(&dev->phy.txerr_cnt,
  1652. B43_PHY_TX_BADNESS_LIMIT);
  1653. b43err(dev->wl, "Too many PHY TX errors, "
  1654. "restarting the controller\n");
  1655. b43_controller_restart(dev, "PHY TX errors");
  1656. }
  1657. }
  1658. if (unlikely(merged_dma_reason & (B43_DMAIRQ_FATALMASK |
  1659. B43_DMAIRQ_NONFATALMASK))) {
  1660. if (merged_dma_reason & B43_DMAIRQ_FATALMASK) {
  1661. b43err(dev->wl, "Fatal DMA error: "
  1662. "0x%08X, 0x%08X, 0x%08X, "
  1663. "0x%08X, 0x%08X, 0x%08X\n",
  1664. dma_reason[0], dma_reason[1],
  1665. dma_reason[2], dma_reason[3],
  1666. dma_reason[4], dma_reason[5]);
  1667. b43err(dev->wl, "This device does not support DMA "
  1668. "on your system. It will now be switched to PIO.\n");
  1669. /* Fall back to PIO transfers if we get fatal DMA errors! */
  1670. dev->use_pio = 1;
  1671. b43_controller_restart(dev, "DMA error");
  1672. return;
  1673. }
  1674. if (merged_dma_reason & B43_DMAIRQ_NONFATALMASK) {
  1675. b43err(dev->wl, "DMA error: "
  1676. "0x%08X, 0x%08X, 0x%08X, "
  1677. "0x%08X, 0x%08X, 0x%08X\n",
  1678. dma_reason[0], dma_reason[1],
  1679. dma_reason[2], dma_reason[3],
  1680. dma_reason[4], dma_reason[5]);
  1681. }
  1682. }
  1683. if (unlikely(reason & B43_IRQ_UCODE_DEBUG))
  1684. handle_irq_ucode_debug(dev);
  1685. if (reason & B43_IRQ_TBTT_INDI)
  1686. handle_irq_tbtt_indication(dev);
  1687. if (reason & B43_IRQ_ATIM_END)
  1688. handle_irq_atim_end(dev);
  1689. if (reason & B43_IRQ_BEACON)
  1690. handle_irq_beacon(dev);
  1691. if (reason & B43_IRQ_PMQ)
  1692. handle_irq_pmq(dev);
  1693. if (reason & B43_IRQ_TXFIFO_FLUSH_OK)
  1694. ;/* TODO */
  1695. if (reason & B43_IRQ_NOISESAMPLE_OK)
  1696. handle_irq_noise(dev);
  1697. /* Check the DMA reason registers for received data. */
  1698. if (dma_reason[0] & B43_DMAIRQ_RX_DONE) {
  1699. if (b43_using_pio_transfers(dev))
  1700. b43_pio_rx(dev->pio.rx_queue);
  1701. else
  1702. b43_dma_rx(dev->dma.rx_ring);
  1703. }
  1704. B43_WARN_ON(dma_reason[1] & B43_DMAIRQ_RX_DONE);
  1705. B43_WARN_ON(dma_reason[2] & B43_DMAIRQ_RX_DONE);
  1706. B43_WARN_ON(dma_reason[3] & B43_DMAIRQ_RX_DONE);
  1707. B43_WARN_ON(dma_reason[4] & B43_DMAIRQ_RX_DONE);
  1708. B43_WARN_ON(dma_reason[5] & B43_DMAIRQ_RX_DONE);
  1709. if (reason & B43_IRQ_TX_OK)
  1710. handle_irq_transmit_status(dev);
  1711. /* Re-enable interrupts on the device by restoring the current interrupt mask. */
  1712. b43_write32(dev, B43_MMIO_GEN_IRQ_MASK, dev->irq_mask);
  1713. #if B43_DEBUG
  1714. if (b43_debug(dev, B43_DBG_VERBOSESTATS)) {
  1715. dev->irq_count++;
  1716. for (i = 0; i < ARRAY_SIZE(dev->irq_bit_count); i++) {
  1717. if (reason & (1 << i))
  1718. dev->irq_bit_count[i]++;
  1719. }
  1720. }
  1721. #endif
  1722. }
  1723. /* Interrupt thread handler. Handles device interrupts in thread context. */
  1724. static irqreturn_t b43_interrupt_thread_handler(int irq, void *dev_id)
  1725. {
  1726. struct b43_wldev *dev = dev_id;
  1727. mutex_lock(&dev->wl->mutex);
  1728. b43_do_interrupt_thread(dev);
  1729. mmiowb();
  1730. mutex_unlock(&dev->wl->mutex);
  1731. return IRQ_HANDLED;
  1732. }
  1733. static irqreturn_t b43_do_interrupt(struct b43_wldev *dev)
  1734. {
  1735. u32 reason;
  1736. /* This code runs under wl->hardirq_lock, but _only_ on non-SDIO busses.
  1737. * On SDIO, this runs under wl->mutex. */
  1738. reason = b43_read32(dev, B43_MMIO_GEN_IRQ_REASON);
  1739. if (reason == 0xffffffff) /* shared IRQ */
  1740. return IRQ_NONE;
  1741. reason &= dev->irq_mask;
  1742. if (!reason)
  1743. return IRQ_NONE;
  1744. dev->dma_reason[0] = b43_read32(dev, B43_MMIO_DMA0_REASON)
  1745. & 0x0001DC00;
  1746. dev->dma_reason[1] = b43_read32(dev, B43_MMIO_DMA1_REASON)
  1747. & 0x0000DC00;
  1748. dev->dma_reason[2] = b43_read32(dev, B43_MMIO_DMA2_REASON)
  1749. & 0x0000DC00;
  1750. dev->dma_reason[3] = b43_read32(dev, B43_MMIO_DMA3_REASON)
  1751. & 0x0001DC00;
  1752. dev->dma_reason[4] = b43_read32(dev, B43_MMIO_DMA4_REASON)
  1753. & 0x0000DC00;
  1754. /* Unused ring
  1755. dev->dma_reason[5] = b43_read32(dev, B43_MMIO_DMA5_REASON)
  1756. & 0x0000DC00;
  1757. */
  1758. /* ACK the interrupt. */
  1759. b43_write32(dev, B43_MMIO_GEN_IRQ_REASON, reason);
  1760. b43_write32(dev, B43_MMIO_DMA0_REASON, dev->dma_reason[0]);
  1761. b43_write32(dev, B43_MMIO_DMA1_REASON, dev->dma_reason[1]);
  1762. b43_write32(dev, B43_MMIO_DMA2_REASON, dev->dma_reason[2]);
  1763. b43_write32(dev, B43_MMIO_DMA3_REASON, dev->dma_reason[3]);
  1764. b43_write32(dev, B43_MMIO_DMA4_REASON, dev->dma_reason[4]);
  1765. /* Unused ring
  1766. b43_write32(dev, B43_MMIO_DMA5_REASON, dev->dma_reason[5]);
  1767. */
  1768. /* Disable IRQs on the device. The IRQ thread handler will re-enable them. */
  1769. b43_write32(dev, B43_MMIO_GEN_IRQ_MASK, 0);
  1770. /* Save the reason bitmasks for the IRQ thread handler. */
  1771. dev->irq_reason = reason;
  1772. return IRQ_WAKE_THREAD;
  1773. }
  1774. /* Interrupt handler top-half. This runs with interrupts disabled. */
  1775. static irqreturn_t b43_interrupt_handler(int irq, void *dev_id)
  1776. {
  1777. struct b43_wldev *dev = dev_id;
  1778. irqreturn_t ret;
  1779. if (unlikely(b43_status(dev) < B43_STAT_STARTED))
  1780. return IRQ_NONE;
  1781. spin_lock(&dev->wl->hardirq_lock);
  1782. ret = b43_do_interrupt(dev);
  1783. mmiowb();
  1784. spin_unlock(&dev->wl->hardirq_lock);
  1785. return ret;
  1786. }
  1787. /* SDIO interrupt handler. This runs in process context. */
  1788. static void b43_sdio_interrupt_handler(struct b43_wldev *dev)
  1789. {
  1790. struct b43_wl *wl = dev->wl;
  1791. irqreturn_t ret;
  1792. mutex_lock(&wl->mutex);
  1793. ret = b43_do_interrupt(dev);
  1794. if (ret == IRQ_WAKE_THREAD)
  1795. b43_do_interrupt_thread(dev);
  1796. mutex_unlock(&wl->mutex);
  1797. }
  1798. void b43_do_release_fw(struct b43_firmware_file *fw)
  1799. {
  1800. release_firmware(fw->data);
  1801. fw->data = NULL;
  1802. fw->filename = NULL;
  1803. }
  1804. static void b43_release_firmware(struct b43_wldev *dev)
  1805. {
  1806. b43_do_release_fw(&dev->fw.ucode);
  1807. b43_do_release_fw(&dev->fw.pcm);
  1808. b43_do_release_fw(&dev->fw.initvals);
  1809. b43_do_release_fw(&dev->fw.initvals_band);
  1810. }
  1811. static void b43_print_fw_helptext(struct b43_wl *wl, bool error)
  1812. {
  1813. const char text[] =
  1814. "You must go to " \
  1815. "http://wireless.kernel.org/en/users/Drivers/b43#devicefirmware " \
  1816. "and download the correct firmware for this driver version. " \
  1817. "Please carefully read all instructions on this website.\n";
  1818. if (error)
  1819. b43err(wl, text);
  1820. else
  1821. b43warn(wl, text);
  1822. }
  1823. int b43_do_request_fw(struct b43_request_fw_context *ctx,
  1824. const char *name,
  1825. struct b43_firmware_file *fw)
  1826. {
  1827. const struct firmware *blob;
  1828. struct b43_fw_header *hdr;
  1829. u32 size;
  1830. int err;
  1831. if (!name) {
  1832. /* Don't fetch anything. Free possibly cached firmware. */
  1833. /* FIXME: We should probably keep it anyway, to save some headache
  1834. * on suspend/resume with multiband devices. */
  1835. b43_do_release_fw(fw);
  1836. return 0;
  1837. }
  1838. if (fw->filename) {
  1839. if ((fw->type == ctx->req_type) &&
  1840. (strcmp(fw->filename, name) == 0))
  1841. return 0; /* Already have this fw. */
  1842. /* Free the cached firmware first. */
  1843. /* FIXME: We should probably do this later after we successfully
  1844. * got the new fw. This could reduce headache with multiband devices.
  1845. * We could also redesign this to cache the firmware for all possible
  1846. * bands all the time. */
  1847. b43_do_release_fw(fw);
  1848. }
  1849. switch (ctx->req_type) {
  1850. case B43_FWTYPE_PROPRIETARY:
  1851. snprintf(ctx->fwname, sizeof(ctx->fwname),
  1852. "b43%s/%s.fw",
  1853. modparam_fwpostfix, name);
  1854. break;
  1855. case B43_FWTYPE_OPENSOURCE:
  1856. snprintf(ctx->fwname, sizeof(ctx->fwname),
  1857. "b43-open%s/%s.fw",
  1858. modparam_fwpostfix, name);
  1859. break;
  1860. default:
  1861. B43_WARN_ON(1);
  1862. return -ENOSYS;
  1863. }
  1864. err = request_firmware(&blob, ctx->fwname, ctx->dev->dev->dev);
  1865. if (err == -ENOENT) {
  1866. snprintf(ctx->errors[ctx->req_type],
  1867. sizeof(ctx->errors[ctx->req_type]),
  1868. "Firmware file \"%s\" not found\n", ctx->fwname);
  1869. return err;
  1870. } else if (err) {
  1871. snprintf(ctx->errors[ctx->req_type],
  1872. sizeof(ctx->errors[ctx->req_type]),
  1873. "Firmware file \"%s\" request failed (err=%d)\n",
  1874. ctx->fwname, err);
  1875. return err;
  1876. }
  1877. if (blob->size < sizeof(struct b43_fw_header))
  1878. goto err_format;
  1879. hdr = (struct b43_fw_header *)(blob->data);
  1880. switch (hdr->type) {
  1881. case B43_FW_TYPE_UCODE:
  1882. case B43_FW_TYPE_PCM:
  1883. size = be32_to_cpu(hdr->size);
  1884. if (size != blob->size - sizeof(struct b43_fw_header))
  1885. goto err_format;
  1886. /* fallthrough */
  1887. case B43_FW_TYPE_IV:
  1888. if (hdr->ver != 1)
  1889. goto err_format;
  1890. break;
  1891. default:
  1892. goto err_format;
  1893. }
  1894. fw->data = blob;
  1895. fw->filename = name;
  1896. fw->type = ctx->req_type;
  1897. return 0;
  1898. err_format:
  1899. snprintf(ctx->errors[ctx->req_type],
  1900. sizeof(ctx->errors[ctx->req_type]),
  1901. "Firmware file \"%s\" format error.\n", ctx->fwname);
  1902. release_firmware(blob);
  1903. return -EPROTO;
  1904. }
  1905. static int b43_try_request_fw(struct b43_request_fw_context *ctx)
  1906. {
  1907. struct b43_wldev *dev = ctx->dev;
  1908. struct b43_firmware *fw = &ctx->dev->fw;
  1909. const u8 rev = ctx->dev->dev->core_rev;
  1910. const char *filename;
  1911. u32 tmshigh;
  1912. int err;
  1913. /* Files for HT and LCN were found by trying one by one */
  1914. /* Get microcode */
  1915. if ((rev >= 5) && (rev <= 10)) {
  1916. filename = "ucode5";
  1917. } else if ((rev >= 11) && (rev <= 12)) {
  1918. filename = "ucode11";
  1919. } else if (rev == 13) {
  1920. filename = "ucode13";
  1921. } else if (rev == 14) {
  1922. filename = "ucode14";
  1923. } else if (rev == 15) {
  1924. filename = "ucode15";
  1925. } else {
  1926. switch (dev->phy.type) {
  1927. case B43_PHYTYPE_N:
  1928. if (rev >= 16)
  1929. filename = "ucode16_mimo";
  1930. else
  1931. goto err_no_ucode;
  1932. break;
  1933. case B43_PHYTYPE_HT:
  1934. if (rev == 29)
  1935. filename = "ucode29_mimo";
  1936. else
  1937. goto err_no_ucode;
  1938. break;
  1939. case B43_PHYTYPE_LCN:
  1940. if (rev == 24)
  1941. filename = "ucode24_mimo";
  1942. else
  1943. goto err_no_ucode;
  1944. break;
  1945. default:
  1946. goto err_no_ucode;
  1947. }
  1948. }
  1949. err = b43_do_request_fw(ctx, filename, &fw->ucode);
  1950. if (err)
  1951. goto err_load;
  1952. /* Get PCM code */
  1953. if ((rev >= 5) && (rev <= 10))
  1954. filename = "pcm5";
  1955. else if (rev >= 11)
  1956. filename = NULL;
  1957. else
  1958. goto err_no_pcm;
  1959. fw->pcm_request_failed = 0;
  1960. err = b43_do_request_fw(ctx, filename, &fw->pcm);
  1961. if (err == -ENOENT) {
  1962. /* We did not find a PCM file? Not fatal, but
  1963. * core rev <= 10 must do without hwcrypto then. */
  1964. fw->pcm_request_failed = 1;
  1965. } else if (err)
  1966. goto err_load;
  1967. /* Get initvals */
  1968. switch (dev->phy.type) {
  1969. case B43_PHYTYPE_A:
  1970. if ((rev >= 5) && (rev <= 10)) {
  1971. tmshigh = ssb_read32(dev->dev->sdev, SSB_TMSHIGH);
  1972. if (tmshigh & B43_TMSHIGH_HAVE_2GHZ_PHY)
  1973. filename = "a0g1initvals5";
  1974. else
  1975. filename = "a0g0initvals5";
  1976. } else
  1977. goto err_no_initvals;
  1978. break;
  1979. case B43_PHYTYPE_G:
  1980. if ((rev >= 5) && (rev <= 10))
  1981. filename = "b0g0initvals5";
  1982. else if (rev >= 13)
  1983. filename = "b0g0initvals13";
  1984. else
  1985. goto err_no_initvals;
  1986. break;
  1987. case B43_PHYTYPE_N:
  1988. if (rev >= 16)
  1989. filename = "n0initvals16";
  1990. else if ((rev >= 11) && (rev <= 12))
  1991. filename = "n0initvals11";
  1992. else
  1993. goto err_no_initvals;
  1994. break;
  1995. case B43_PHYTYPE_LP:
  1996. if (rev == 13)
  1997. filename = "lp0initvals13";
  1998. else if (rev == 14)
  1999. filename = "lp0initvals14";
  2000. else if (rev >= 15)
  2001. filename = "lp0initvals15";
  2002. else
  2003. goto err_no_initvals;
  2004. break;
  2005. case B43_PHYTYPE_HT:
  2006. if (rev == 29)
  2007. filename = "ht0initvals29";
  2008. else
  2009. goto err_no_initvals;
  2010. break;
  2011. case B43_PHYTYPE_LCN:
  2012. if (rev == 24)
  2013. filename = "lcn0initvals24";
  2014. else
  2015. goto err_no_initvals;
  2016. break;
  2017. default:
  2018. goto err_no_initvals;
  2019. }
  2020. err = b43_do_request_fw(ctx, filename, &fw->initvals);
  2021. if (err)
  2022. goto err_load;
  2023. /* Get bandswitch initvals */
  2024. switch (dev->phy.type) {
  2025. case B43_PHYTYPE_A:
  2026. if ((rev >= 5) && (rev <= 10)) {
  2027. tmshigh = ssb_read32(dev->dev->sdev, SSB_TMSHIGH);
  2028. if (tmshigh & B43_TMSHIGH_HAVE_2GHZ_PHY)
  2029. filename = "a0g1bsinitvals5";
  2030. else
  2031. filename = "a0g0bsinitvals5";
  2032. } else if (rev >= 11)
  2033. filename = NULL;
  2034. else
  2035. goto err_no_initvals;
  2036. break;
  2037. case B43_PHYTYPE_G:
  2038. if ((rev >= 5) && (rev <= 10))
  2039. filename = "b0g0bsinitvals5";
  2040. else if (rev >= 11)
  2041. filename = NULL;
  2042. else
  2043. goto err_no_initvals;
  2044. break;
  2045. case B43_PHYTYPE_N:
  2046. if (rev >= 16)
  2047. filename = "n0bsinitvals16";
  2048. else if ((rev >= 11) && (rev <= 12))
  2049. filename = "n0bsinitvals11";
  2050. else
  2051. goto err_no_initvals;
  2052. break;
  2053. case B43_PHYTYPE_LP:
  2054. if (rev == 13)
  2055. filename = "lp0bsinitvals13";
  2056. else if (rev == 14)
  2057. filename = "lp0bsinitvals14";
  2058. else if (rev >= 15)
  2059. filename = "lp0bsinitvals15";
  2060. else
  2061. goto err_no_initvals;
  2062. break;
  2063. case B43_PHYTYPE_HT:
  2064. if (rev == 29)
  2065. filename = "ht0bsinitvals29";
  2066. else
  2067. goto err_no_initvals;
  2068. break;
  2069. case B43_PHYTYPE_LCN:
  2070. if (rev == 24)
  2071. filename = "lcn0bsinitvals24";
  2072. else
  2073. goto err_no_initvals;
  2074. break;
  2075. default:
  2076. goto err_no_initvals;
  2077. }
  2078. err = b43_do_request_fw(ctx, filename, &fw->initvals_band);
  2079. if (err)
  2080. goto err_load;
  2081. return 0;
  2082. err_no_ucode:
  2083. err = ctx->fatal_failure = -EOPNOTSUPP;
  2084. b43err(dev->wl, "The driver does not know which firmware (ucode) "
  2085. "is required for your device (wl-core rev %u)\n", rev);
  2086. goto error;
  2087. err_no_pcm:
  2088. err = ctx->fatal_failure = -EOPNOTSUPP;
  2089. b43err(dev->wl, "The driver does not know which firmware (PCM) "
  2090. "is required for your device (wl-core rev %u)\n", rev);
  2091. goto error;
  2092. err_no_initvals:
  2093. err = ctx->fatal_failure = -EOPNOTSUPP;
  2094. b43err(dev->wl, "The driver does not know which firmware (initvals) "
  2095. "is required for your device (wl-core rev %u)\n", rev);
  2096. goto error;
  2097. err_load:
  2098. /* We failed to load this firmware image. The error message
  2099. * already is in ctx->errors. Return and let our caller decide
  2100. * what to do. */
  2101. goto error;
  2102. error:
  2103. b43_release_firmware(dev);
  2104. return err;
  2105. }
  2106. static int b43_request_firmware(struct b43_wldev *dev)
  2107. {
  2108. struct b43_request_fw_context *ctx;
  2109. unsigned int i;
  2110. int err;
  2111. const char *errmsg;
  2112. ctx = kzalloc(sizeof(*ctx), GFP_KERNEL);
  2113. if (!ctx)
  2114. return -ENOMEM;
  2115. ctx->dev = dev;
  2116. ctx->req_type = B43_FWTYPE_PROPRIETARY;
  2117. err = b43_try_request_fw(ctx);
  2118. if (!err)
  2119. goto out; /* Successfully loaded it. */
  2120. err = ctx->fatal_failure;
  2121. if (err)
  2122. goto out;
  2123. ctx->req_type = B43_FWTYPE_OPENSOURCE;
  2124. err = b43_try_request_fw(ctx);
  2125. if (!err)
  2126. goto out; /* Successfully loaded it. */
  2127. err = ctx->fatal_failure;
  2128. if (err)
  2129. goto out;
  2130. /* Could not find a usable firmware. Print the errors. */
  2131. for (i = 0; i < B43_NR_FWTYPES; i++) {
  2132. errmsg = ctx->errors[i];
  2133. if (strlen(errmsg))
  2134. b43err(dev->wl, errmsg);
  2135. }
  2136. b43_print_fw_helptext(dev->wl, 1);
  2137. err = -ENOENT;
  2138. out:
  2139. kfree(ctx);
  2140. return err;
  2141. }
  2142. static int b43_upload_microcode(struct b43_wldev *dev)
  2143. {
  2144. struct wiphy *wiphy = dev->wl->hw->wiphy;
  2145. const size_t hdr_len = sizeof(struct b43_fw_header);
  2146. const __be32 *data;
  2147. unsigned int i, len;
  2148. u16 fwrev, fwpatch, fwdate, fwtime;
  2149. u32 tmp, macctl;
  2150. int err = 0;
  2151. /* Jump the microcode PSM to offset 0 */
  2152. macctl = b43_read32(dev, B43_MMIO_MACCTL);
  2153. B43_WARN_ON(macctl & B43_MACCTL_PSM_RUN);
  2154. macctl |= B43_MACCTL_PSM_JMP0;
  2155. b43_write32(dev, B43_MMIO_MACCTL, macctl);
  2156. /* Zero out all microcode PSM registers and shared memory. */
  2157. for (i = 0; i < 64; i++)
  2158. b43_shm_write16(dev, B43_SHM_SCRATCH, i, 0);
  2159. for (i = 0; i < 4096; i += 2)
  2160. b43_shm_write16(dev, B43_SHM_SHARED, i, 0);
  2161. /* Upload Microcode. */
  2162. data = (__be32 *) (dev->fw.ucode.data->data + hdr_len);
  2163. len = (dev->fw.ucode.data->size - hdr_len) / sizeof(__be32);
  2164. b43_shm_control_word(dev, B43_SHM_UCODE | B43_SHM_AUTOINC_W, 0x0000);
  2165. for (i = 0; i < len; i++) {
  2166. b43_write32(dev, B43_MMIO_SHM_DATA, be32_to_cpu(data[i]));
  2167. udelay(10);
  2168. }
  2169. if (dev->fw.pcm.data) {
  2170. /* Upload PCM data. */
  2171. data = (__be32 *) (dev->fw.pcm.data->data + hdr_len);
  2172. len = (dev->fw.pcm.data->size - hdr_len) / sizeof(__be32);
  2173. b43_shm_control_word(dev, B43_SHM_HW, 0x01EA);
  2174. b43_write32(dev, B43_MMIO_SHM_DATA, 0x00004000);
  2175. /* No need for autoinc bit in SHM_HW */
  2176. b43_shm_control_word(dev, B43_SHM_HW, 0x01EB);
  2177. for (i = 0; i < len; i++) {
  2178. b43_write32(dev, B43_MMIO_SHM_DATA, be32_to_cpu(data[i]));
  2179. udelay(10);
  2180. }
  2181. }
  2182. b43_write32(dev, B43_MMIO_GEN_IRQ_REASON, B43_IRQ_ALL);
  2183. /* Start the microcode PSM */
  2184. macctl = b43_read32(dev, B43_MMIO_MACCTL);
  2185. macctl &= ~B43_MACCTL_PSM_JMP0;
  2186. macctl |= B43_MACCTL_PSM_RUN;
  2187. b43_write32(dev, B43_MMIO_MACCTL, macctl);
  2188. /* Wait for the microcode to load and respond */
  2189. i = 0;
  2190. while (1) {
  2191. tmp = b43_read32(dev, B43_MMIO_GEN_IRQ_REASON);
  2192. if (tmp == B43_IRQ_MAC_SUSPENDED)
  2193. break;
  2194. i++;
  2195. if (i >= 20) {
  2196. b43err(dev->wl, "Microcode not responding\n");
  2197. b43_print_fw_helptext(dev->wl, 1);
  2198. err = -ENODEV;
  2199. goto error;
  2200. }
  2201. msleep(50);
  2202. }
  2203. b43_read32(dev, B43_MMIO_GEN_IRQ_REASON); /* dummy read */
  2204. /* Get and check the revisions. */
  2205. fwrev = b43_shm_read16(dev, B43_SHM_SHARED, B43_SHM_SH_UCODEREV);
  2206. fwpatch = b43_shm_read16(dev, B43_SHM_SHARED, B43_SHM_SH_UCODEPATCH);
  2207. fwdate = b43_shm_read16(dev, B43_SHM_SHARED, B43_SHM_SH_UCODEDATE);
  2208. fwtime = b43_shm_read16(dev, B43_SHM_SHARED, B43_SHM_SH_UCODETIME);
  2209. if (fwrev <= 0x128) {
  2210. b43err(dev->wl, "YOUR FIRMWARE IS TOO OLD. Firmware from "
  2211. "binary drivers older than version 4.x is unsupported. "
  2212. "You must upgrade your firmware files.\n");
  2213. b43_print_fw_helptext(dev->wl, 1);
  2214. err = -EOPNOTSUPP;
  2215. goto error;
  2216. }
  2217. dev->fw.rev = fwrev;
  2218. dev->fw.patch = fwpatch;
  2219. if (dev->fw.rev >= 598)
  2220. dev->fw.hdr_format = B43_FW_HDR_598;
  2221. else if (dev->fw.rev >= 410)
  2222. dev->fw.hdr_format = B43_FW_HDR_410;
  2223. else
  2224. dev->fw.hdr_format = B43_FW_HDR_351;
  2225. dev->fw.opensource = (fwdate == 0xFFFF);
  2226. /* Default to use-all-queues. */
  2227. dev->wl->hw->queues = dev->wl->mac80211_initially_registered_queues;
  2228. dev->qos_enabled = !!modparam_qos;
  2229. /* Default to firmware/hardware crypto acceleration. */
  2230. dev->hwcrypto_enabled = 1;
  2231. if (dev->fw.opensource) {
  2232. u16 fwcapa;
  2233. /* Patchlevel info is encoded in the "time" field. */
  2234. dev->fw.patch = fwtime;
  2235. b43info(dev->wl, "Loading OpenSource firmware version %u.%u\n",
  2236. dev->fw.rev, dev->fw.patch);
  2237. fwcapa = b43_fwcapa_read(dev);
  2238. if (!(fwcapa & B43_FWCAPA_HWCRYPTO) || dev->fw.pcm_request_failed) {
  2239. b43info(dev->wl, "Hardware crypto acceleration not supported by firmware\n");
  2240. /* Disable hardware crypto and fall back to software crypto. */
  2241. dev->hwcrypto_enabled = 0;
  2242. }
  2243. if (!(fwcapa & B43_FWCAPA_QOS)) {
  2244. b43info(dev->wl, "QoS not supported by firmware\n");
  2245. /* Disable QoS. Tweak hw->queues to 1. It will be restored before
  2246. * ieee80211_unregister to make sure the networking core can
  2247. * properly free possible resources. */
  2248. dev->wl->hw->queues = 1;
  2249. dev->qos_enabled = 0;
  2250. }
  2251. } else {
  2252. b43info(dev->wl, "Loading firmware version %u.%u "
  2253. "(20%.2i-%.2i-%.2i %.2i:%.2i:%.2i)\n",
  2254. fwrev, fwpatch,
  2255. (fwdate >> 12) & 0xF, (fwdate >> 8) & 0xF, fwdate & 0xFF,
  2256. (fwtime >> 11) & 0x1F, (fwtime >> 5) & 0x3F, fwtime & 0x1F);
  2257. if (dev->fw.pcm_request_failed) {
  2258. b43warn(dev->wl, "No \"pcm5.fw\" firmware file found. "
  2259. "Hardware accelerated cryptography is disabled.\n");
  2260. b43_print_fw_helptext(dev->wl, 0);
  2261. }
  2262. }
  2263. snprintf(wiphy->fw_version, sizeof(wiphy->fw_version), "%u.%u",
  2264. dev->fw.rev, dev->fw.patch);
  2265. wiphy->hw_version = dev->dev->core_id;
  2266. if (dev->fw.hdr_format == B43_FW_HDR_351) {
  2267. /* We're over the deadline, but we keep support for old fw
  2268. * until it turns out to be in major conflict with something new. */
  2269. b43warn(dev->wl, "You are using an old firmware image. "
  2270. "Support for old firmware will be removed soon "
  2271. "(official deadline was July 2008).\n");
  2272. b43_print_fw_helptext(dev->wl, 0);
  2273. }
  2274. return 0;
  2275. error:
  2276. macctl = b43_read32(dev, B43_MMIO_MACCTL);
  2277. macctl &= ~B43_MACCTL_PSM_RUN;
  2278. macctl |= B43_MACCTL_PSM_JMP0;
  2279. b43_write32(dev, B43_MMIO_MACCTL, macctl);
  2280. return err;
  2281. }
  2282. static int b43_write_initvals(struct b43_wldev *dev,
  2283. const struct b43_iv *ivals,
  2284. size_t count,
  2285. size_t array_size)
  2286. {
  2287. const struct b43_iv *iv;
  2288. u16 offset;
  2289. size_t i;
  2290. bool bit32;
  2291. BUILD_BUG_ON(sizeof(struct b43_iv) != 6);
  2292. iv = ivals;
  2293. for (i = 0; i < count; i++) {
  2294. if (array_size < sizeof(iv->offset_size))
  2295. goto err_format;
  2296. array_size -= sizeof(iv->offset_size);
  2297. offset = be16_to_cpu(iv->offset_size);
  2298. bit32 = !!(offset & B43_IV_32BIT);
  2299. offset &= B43_IV_OFFSET_MASK;
  2300. if (offset >= 0x1000)
  2301. goto err_format;
  2302. if (bit32) {
  2303. u32 value;
  2304. if (array_size < sizeof(iv->data.d32))
  2305. goto err_format;
  2306. array_size -= sizeof(iv->data.d32);
  2307. value = get_unaligned_be32(&iv->data.d32);
  2308. b43_write32(dev, offset, value);
  2309. iv = (const struct b43_iv *)((const uint8_t *)iv +
  2310. sizeof(__be16) +
  2311. sizeof(__be32));
  2312. } else {
  2313. u16 value;
  2314. if (array_size < sizeof(iv->data.d16))
  2315. goto err_format;
  2316. array_size -= sizeof(iv->data.d16);
  2317. value = be16_to_cpu(iv->data.d16);
  2318. b43_write16(dev, offset, value);
  2319. iv = (const struct b43_iv *)((const uint8_t *)iv +
  2320. sizeof(__be16) +
  2321. sizeof(__be16));
  2322. }
  2323. }
  2324. if (array_size)
  2325. goto err_format;
  2326. return 0;
  2327. err_format:
  2328. b43err(dev->wl, "Initial Values Firmware file-format error.\n");
  2329. b43_print_fw_helptext(dev->wl, 1);
  2330. return -EPROTO;
  2331. }
  2332. static int b43_upload_initvals(struct b43_wldev *dev)
  2333. {
  2334. const size_t hdr_len = sizeof(struct b43_fw_header);
  2335. const struct b43_fw_header *hdr;
  2336. struct b43_firmware *fw = &dev->fw;
  2337. const struct b43_iv *ivals;
  2338. size_t count;
  2339. int err;
  2340. hdr = (const struct b43_fw_header *)(fw->initvals.data->data);
  2341. ivals = (const struct b43_iv *)(fw->initvals.data->data + hdr_len);
  2342. count = be32_to_cpu(hdr->size);
  2343. err = b43_write_initvals(dev, ivals, count,
  2344. fw->initvals.data->size - hdr_len);
  2345. if (err)
  2346. goto out;
  2347. if (fw->initvals_band.data) {
  2348. hdr = (const struct b43_fw_header *)(fw->initvals_band.data->data);
  2349. ivals = (const struct b43_iv *)(fw->initvals_band.data->data + hdr_len);
  2350. count = be32_to_cpu(hdr->size);
  2351. err = b43_write_initvals(dev, ivals, count,
  2352. fw->initvals_band.data->size - hdr_len);
  2353. if (err)
  2354. goto out;
  2355. }
  2356. out:
  2357. return err;
  2358. }
  2359. /* Initialize the GPIOs
  2360. * http://bcm-specs.sipsolutions.net/GPIO
  2361. */
  2362. static struct ssb_device *b43_ssb_gpio_dev(struct b43_wldev *dev)
  2363. {
  2364. struct ssb_bus *bus = dev->dev->sdev->bus;
  2365. #ifdef CONFIG_SSB_DRIVER_PCICORE
  2366. return (bus->chipco.dev ? bus->chipco.dev : bus->pcicore.dev);
  2367. #else
  2368. return bus->chipco.dev;
  2369. #endif
  2370. }
  2371. static int b43_gpio_init(struct b43_wldev *dev)
  2372. {
  2373. struct ssb_device *gpiodev;
  2374. u32 mask, set;
  2375. b43_write32(dev, B43_MMIO_MACCTL, b43_read32(dev, B43_MMIO_MACCTL)
  2376. & ~B43_MACCTL_GPOUTSMSK);
  2377. b43_write16(dev, B43_MMIO_GPIO_MASK, b43_read16(dev, B43_MMIO_GPIO_MASK)
  2378. | 0x000F);
  2379. mask = 0x0000001F;
  2380. set = 0x0000000F;
  2381. if (dev->dev->chip_id == 0x4301) {
  2382. mask |= 0x0060;
  2383. set |= 0x0060;
  2384. }
  2385. if (0 /* FIXME: conditional unknown */ ) {
  2386. b43_write16(dev, B43_MMIO_GPIO_MASK,
  2387. b43_read16(dev, B43_MMIO_GPIO_MASK)
  2388. | 0x0100);
  2389. mask |= 0x0180;
  2390. set |= 0x0180;
  2391. }
  2392. if (dev->dev->bus_sprom->boardflags_lo & B43_BFL_PACTRL) {
  2393. b43_write16(dev, B43_MMIO_GPIO_MASK,
  2394. b43_read16(dev, B43_MMIO_GPIO_MASK)
  2395. | 0x0200);
  2396. mask |= 0x0200;
  2397. set |= 0x0200;
  2398. }
  2399. if (dev->dev->core_rev >= 2)
  2400. mask |= 0x0010; /* FIXME: This is redundant. */
  2401. switch (dev->dev->bus_type) {
  2402. #ifdef CONFIG_B43_BCMA
  2403. case B43_BUS_BCMA:
  2404. bcma_cc_write32(&dev->dev->bdev->bus->drv_cc, BCMA_CC_GPIOCTL,
  2405. (bcma_cc_read32(&dev->dev->bdev->bus->drv_cc,
  2406. BCMA_CC_GPIOCTL) & mask) | set);
  2407. break;
  2408. #endif
  2409. #ifdef CONFIG_B43_SSB
  2410. case B43_BUS_SSB:
  2411. gpiodev = b43_ssb_gpio_dev(dev);
  2412. if (gpiodev)
  2413. ssb_write32(gpiodev, B43_GPIO_CONTROL,
  2414. (ssb_read32(gpiodev, B43_GPIO_CONTROL)
  2415. & mask) | set);
  2416. break;
  2417. #endif
  2418. }
  2419. return 0;
  2420. }
  2421. /* Turn off all GPIO stuff. Call this on module unload, for example. */
  2422. static void b43_gpio_cleanup(struct b43_wldev *dev)
  2423. {
  2424. struct ssb_device *gpiodev;
  2425. switch (dev->dev->bus_type) {
  2426. #ifdef CONFIG_B43_BCMA
  2427. case B43_BUS_BCMA:
  2428. bcma_cc_write32(&dev->dev->bdev->bus->drv_cc, BCMA_CC_GPIOCTL,
  2429. 0);
  2430. break;
  2431. #endif
  2432. #ifdef CONFIG_B43_SSB
  2433. case B43_BUS_SSB:
  2434. gpiodev = b43_ssb_gpio_dev(dev);
  2435. if (gpiodev)
  2436. ssb_write32(gpiodev, B43_GPIO_CONTROL, 0);
  2437. break;
  2438. #endif
  2439. }
  2440. }
  2441. /* http://bcm-specs.sipsolutions.net/EnableMac */
  2442. void b43_mac_enable(struct b43_wldev *dev)
  2443. {
  2444. if (b43_debug(dev, B43_DBG_FIRMWARE)) {
  2445. u16 fwstate;
  2446. fwstate = b43_shm_read16(dev, B43_SHM_SHARED,
  2447. B43_SHM_SH_UCODESTAT);
  2448. if ((fwstate != B43_SHM_SH_UCODESTAT_SUSP) &&
  2449. (fwstate != B43_SHM_SH_UCODESTAT_SLEEP)) {
  2450. b43err(dev->wl, "b43_mac_enable(): The firmware "
  2451. "should be suspended, but current state is %u\n",
  2452. fwstate);
  2453. }
  2454. }
  2455. dev->mac_suspended--;
  2456. B43_WARN_ON(dev->mac_suspended < 0);
  2457. if (dev->mac_suspended == 0) {
  2458. b43_write32(dev, B43_MMIO_MACCTL,
  2459. b43_read32(dev, B43_MMIO_MACCTL)
  2460. | B43_MACCTL_ENABLED);
  2461. b43_write32(dev, B43_MMIO_GEN_IRQ_REASON,
  2462. B43_IRQ_MAC_SUSPENDED);
  2463. /* Commit writes */
  2464. b43_read32(dev, B43_MMIO_MACCTL);
  2465. b43_read32(dev, B43_MMIO_GEN_IRQ_REASON);
  2466. b43_power_saving_ctl_bits(dev, 0);
  2467. }
  2468. }
  2469. /* http://bcm-specs.sipsolutions.net/SuspendMAC */
  2470. void b43_mac_suspend(struct b43_wldev *dev)
  2471. {
  2472. int i;
  2473. u32 tmp;
  2474. might_sleep();
  2475. B43_WARN_ON(dev->mac_suspended < 0);
  2476. if (dev->mac_suspended == 0) {
  2477. b43_power_saving_ctl_bits(dev, B43_PS_AWAKE);
  2478. b43_write32(dev, B43_MMIO_MACCTL,
  2479. b43_read32(dev, B43_MMIO_MACCTL)
  2480. & ~B43_MACCTL_ENABLED);
  2481. /* force pci to flush the write */
  2482. b43_read32(dev, B43_MMIO_MACCTL);
  2483. for (i = 35; i; i--) {
  2484. tmp = b43_read32(dev, B43_MMIO_GEN_IRQ_REASON);
  2485. if (tmp & B43_IRQ_MAC_SUSPENDED)
  2486. goto out;
  2487. udelay(10);
  2488. }
  2489. /* Hm, it seems this will take some time. Use msleep(). */
  2490. for (i = 40; i; i--) {
  2491. tmp = b43_read32(dev, B43_MMIO_GEN_IRQ_REASON);
  2492. if (tmp & B43_IRQ_MAC_SUSPENDED)
  2493. goto out;
  2494. msleep(1);
  2495. }
  2496. b43err(dev->wl, "MAC suspend failed\n");
  2497. }
  2498. out:
  2499. dev->mac_suspended++;
  2500. }
  2501. /* http://bcm-v4.sipsolutions.net/802.11/PHY/N/MacPhyClkSet */
  2502. void b43_mac_phy_clock_set(struct b43_wldev *dev, bool on)
  2503. {
  2504. u32 tmp;
  2505. switch (dev->dev->bus_type) {
  2506. #ifdef CONFIG_B43_BCMA
  2507. case B43_BUS_BCMA:
  2508. tmp = bcma_aread32(dev->dev->bdev, BCMA_IOCTL);
  2509. if (on)
  2510. tmp |= B43_BCMA_IOCTL_MACPHYCLKEN;
  2511. else
  2512. tmp &= ~B43_BCMA_IOCTL_MACPHYCLKEN;
  2513. bcma_awrite32(dev->dev->bdev, BCMA_IOCTL, tmp);
  2514. break;
  2515. #endif
  2516. #ifdef CONFIG_B43_SSB
  2517. case B43_BUS_SSB:
  2518. tmp = ssb_read32(dev->dev->sdev, SSB_TMSLOW);
  2519. if (on)
  2520. tmp |= B43_TMSLOW_MACPHYCLKEN;
  2521. else
  2522. tmp &= ~B43_TMSLOW_MACPHYCLKEN;
  2523. ssb_write32(dev->dev->sdev, SSB_TMSLOW, tmp);
  2524. break;
  2525. #endif
  2526. }
  2527. }
  2528. static void b43_adjust_opmode(struct b43_wldev *dev)
  2529. {
  2530. struct b43_wl *wl = dev->wl;
  2531. u32 ctl;
  2532. u16 cfp_pretbtt;
  2533. ctl = b43_read32(dev, B43_MMIO_MACCTL);
  2534. /* Reset status to STA infrastructure mode. */
  2535. ctl &= ~B43_MACCTL_AP;
  2536. ctl &= ~B43_MACCTL_KEEP_CTL;
  2537. ctl &= ~B43_MACCTL_KEEP_BADPLCP;
  2538. ctl &= ~B43_MACCTL_KEEP_BAD;
  2539. ctl &= ~B43_MACCTL_PROMISC;
  2540. ctl &= ~B43_MACCTL_BEACPROMISC;
  2541. ctl |= B43_MACCTL_INFRA;
  2542. if (b43_is_mode(wl, NL80211_IFTYPE_AP) ||
  2543. b43_is_mode(wl, NL80211_IFTYPE_MESH_POINT))
  2544. ctl |= B43_MACCTL_AP;
  2545. else if (b43_is_mode(wl, NL80211_IFTYPE_ADHOC))
  2546. ctl &= ~B43_MACCTL_INFRA;
  2547. if (wl->filter_flags & FIF_CONTROL)
  2548. ctl |= B43_MACCTL_KEEP_CTL;
  2549. if (wl->filter_flags & FIF_FCSFAIL)
  2550. ctl |= B43_MACCTL_KEEP_BAD;
  2551. if (wl->filter_flags & FIF_PLCPFAIL)
  2552. ctl |= B43_MACCTL_KEEP_BADPLCP;
  2553. if (wl->filter_flags & FIF_PROMISC_IN_BSS)
  2554. ctl |= B43_MACCTL_PROMISC;
  2555. if (wl->filter_flags & FIF_BCN_PRBRESP_PROMISC)
  2556. ctl |= B43_MACCTL_BEACPROMISC;
  2557. /* Workaround: On old hardware the HW-MAC-address-filter
  2558. * doesn't work properly, so always run promisc in filter
  2559. * it in software. */
  2560. if (dev->dev->core_rev <= 4)
  2561. ctl |= B43_MACCTL_PROMISC;
  2562. b43_write32(dev, B43_MMIO_MACCTL, ctl);
  2563. cfp_pretbtt = 2;
  2564. if ((ctl & B43_MACCTL_INFRA) && !(ctl & B43_MACCTL_AP)) {
  2565. if (dev->dev->chip_id == 0x4306 &&
  2566. dev->dev->chip_rev == 3)
  2567. cfp_pretbtt = 100;
  2568. else
  2569. cfp_pretbtt = 50;
  2570. }
  2571. b43_write16(dev, 0x612, cfp_pretbtt);
  2572. /* FIXME: We don't currently implement the PMQ mechanism,
  2573. * so always disable it. If we want to implement PMQ,
  2574. * we need to enable it here (clear DISCPMQ) in AP mode.
  2575. */
  2576. if (0 /* ctl & B43_MACCTL_AP */) {
  2577. b43_write32(dev, B43_MMIO_MACCTL,
  2578. b43_read32(dev, B43_MMIO_MACCTL)
  2579. & ~B43_MACCTL_DISCPMQ);
  2580. } else {
  2581. b43_write32(dev, B43_MMIO_MACCTL,
  2582. b43_read32(dev, B43_MMIO_MACCTL)
  2583. | B43_MACCTL_DISCPMQ);
  2584. }
  2585. }
  2586. static void b43_rate_memory_write(struct b43_wldev *dev, u16 rate, int is_ofdm)
  2587. {
  2588. u16 offset;
  2589. if (is_ofdm) {
  2590. offset = 0x480;
  2591. offset += (b43_plcp_get_ratecode_ofdm(rate) & 0x000F) * 2;
  2592. } else {
  2593. offset = 0x4C0;
  2594. offset += (b43_plcp_get_ratecode_cck(rate) & 0x000F) * 2;
  2595. }
  2596. b43_shm_write16(dev, B43_SHM_SHARED, offset + 0x20,
  2597. b43_shm_read16(dev, B43_SHM_SHARED, offset));
  2598. }
  2599. static void b43_rate_memory_init(struct b43_wldev *dev)
  2600. {
  2601. switch (dev->phy.type) {
  2602. case B43_PHYTYPE_A:
  2603. case B43_PHYTYPE_G:
  2604. case B43_PHYTYPE_N:
  2605. case B43_PHYTYPE_LP:
  2606. case B43_PHYTYPE_HT:
  2607. case B43_PHYTYPE_LCN:
  2608. b43_rate_memory_write(dev, B43_OFDM_RATE_6MB, 1);
  2609. b43_rate_memory_write(dev, B43_OFDM_RATE_12MB, 1);
  2610. b43_rate_memory_write(dev, B43_OFDM_RATE_18MB, 1);
  2611. b43_rate_memory_write(dev, B43_OFDM_RATE_24MB, 1);
  2612. b43_rate_memory_write(dev, B43_OFDM_RATE_36MB, 1);
  2613. b43_rate_memory_write(dev, B43_OFDM_RATE_48MB, 1);
  2614. b43_rate_memory_write(dev, B43_OFDM_RATE_54MB, 1);
  2615. if (dev->phy.type == B43_PHYTYPE_A)
  2616. break;
  2617. /* fallthrough */
  2618. case B43_PHYTYPE_B:
  2619. b43_rate_memory_write(dev, B43_CCK_RATE_1MB, 0);
  2620. b43_rate_memory_write(dev, B43_CCK_RATE_2MB, 0);
  2621. b43_rate_memory_write(dev, B43_CCK_RATE_5MB, 0);
  2622. b43_rate_memory_write(dev, B43_CCK_RATE_11MB, 0);
  2623. break;
  2624. default:
  2625. B43_WARN_ON(1);
  2626. }
  2627. }
  2628. /* Set the default values for the PHY TX Control Words. */
  2629. static void b43_set_phytxctl_defaults(struct b43_wldev *dev)
  2630. {
  2631. u16 ctl = 0;
  2632. ctl |= B43_TXH_PHY_ENC_CCK;
  2633. ctl |= B43_TXH_PHY_ANT01AUTO;
  2634. ctl |= B43_TXH_PHY_TXPWR;
  2635. b43_shm_write16(dev, B43_SHM_SHARED, B43_SHM_SH_BEACPHYCTL, ctl);
  2636. b43_shm_write16(dev, B43_SHM_SHARED, B43_SHM_SH_ACKCTSPHYCTL, ctl);
  2637. b43_shm_write16(dev, B43_SHM_SHARED, B43_SHM_SH_PRPHYCTL, ctl);
  2638. }
  2639. /* Set the TX-Antenna for management frames sent by firmware. */
  2640. static void b43_mgmtframe_txantenna(struct b43_wldev *dev, int antenna)
  2641. {
  2642. u16 ant;
  2643. u16 tmp;
  2644. ant = b43_antenna_to_phyctl(antenna);
  2645. /* For ACK/CTS */
  2646. tmp = b43_shm_read16(dev, B43_SHM_SHARED, B43_SHM_SH_ACKCTSPHYCTL);
  2647. tmp = (tmp & ~B43_TXH_PHY_ANT) | ant;
  2648. b43_shm_write16(dev, B43_SHM_SHARED, B43_SHM_SH_ACKCTSPHYCTL, tmp);
  2649. /* For Probe Resposes */
  2650. tmp = b43_shm_read16(dev, B43_SHM_SHARED, B43_SHM_SH_PRPHYCTL);
  2651. tmp = (tmp & ~B43_TXH_PHY_ANT) | ant;
  2652. b43_shm_write16(dev, B43_SHM_SHARED, B43_SHM_SH_PRPHYCTL, tmp);
  2653. }
  2654. /* This is the opposite of b43_chip_init() */
  2655. static void b43_chip_exit(struct b43_wldev *dev)
  2656. {
  2657. b43_phy_exit(dev);
  2658. b43_gpio_cleanup(dev);
  2659. /* firmware is released later */
  2660. }
  2661. /* Initialize the chip
  2662. * http://bcm-specs.sipsolutions.net/ChipInit
  2663. */
  2664. static int b43_chip_init(struct b43_wldev *dev)
  2665. {
  2666. struct b43_phy *phy = &dev->phy;
  2667. int err;
  2668. u32 macctl;
  2669. u16 value16;
  2670. /* Initialize the MAC control */
  2671. macctl = B43_MACCTL_IHR_ENABLED | B43_MACCTL_SHM_ENABLED;
  2672. if (dev->phy.gmode)
  2673. macctl |= B43_MACCTL_GMODE;
  2674. macctl |= B43_MACCTL_INFRA;
  2675. b43_write32(dev, B43_MMIO_MACCTL, macctl);
  2676. err = b43_request_firmware(dev);
  2677. if (err)
  2678. goto out;
  2679. err = b43_upload_microcode(dev);
  2680. if (err)
  2681. goto out; /* firmware is released later */
  2682. err = b43_gpio_init(dev);
  2683. if (err)
  2684. goto out; /* firmware is released later */
  2685. err = b43_upload_initvals(dev);
  2686. if (err)
  2687. goto err_gpio_clean;
  2688. /* Turn the Analog on and initialize the PHY. */
  2689. phy->ops->switch_analog(dev, 1);
  2690. err = b43_phy_init(dev);
  2691. if (err)
  2692. goto err_gpio_clean;
  2693. /* Disable Interference Mitigation. */
  2694. if (phy->ops->interf_mitigation)
  2695. phy->ops->interf_mitigation(dev, B43_INTERFMODE_NONE);
  2696. /* Select the antennae */
  2697. if (phy->ops->set_rx_antenna)
  2698. phy->ops->set_rx_antenna(dev, B43_ANTENNA_DEFAULT);
  2699. b43_mgmtframe_txantenna(dev, B43_ANTENNA_DEFAULT);
  2700. if (phy->type == B43_PHYTYPE_B) {
  2701. value16 = b43_read16(dev, 0x005E);
  2702. value16 |= 0x0004;
  2703. b43_write16(dev, 0x005E, value16);
  2704. }
  2705. b43_write32(dev, 0x0100, 0x01000000);
  2706. if (dev->dev->core_rev < 5)
  2707. b43_write32(dev, 0x010C, 0x01000000);
  2708. b43_write32(dev, B43_MMIO_MACCTL, b43_read32(dev, B43_MMIO_MACCTL)
  2709. & ~B43_MACCTL_INFRA);
  2710. b43_write32(dev, B43_MMIO_MACCTL, b43_read32(dev, B43_MMIO_MACCTL)
  2711. | B43_MACCTL_INFRA);
  2712. /* Probe Response Timeout value */
  2713. /* FIXME: Default to 0, has to be set by ioctl probably... :-/ */
  2714. b43_shm_write16(dev, B43_SHM_SHARED, 0x0074, 0x0000);
  2715. /* Initially set the wireless operation mode. */
  2716. b43_adjust_opmode(dev);
  2717. if (dev->dev->core_rev < 3) {
  2718. b43_write16(dev, 0x060E, 0x0000);
  2719. b43_write16(dev, 0x0610, 0x8000);
  2720. b43_write16(dev, 0x0604, 0x0000);
  2721. b43_write16(dev, 0x0606, 0x0200);
  2722. } else {
  2723. b43_write32(dev, 0x0188, 0x80000000);
  2724. b43_write32(dev, 0x018C, 0x02000000);
  2725. }
  2726. b43_write32(dev, B43_MMIO_GEN_IRQ_REASON, 0x00004000);
  2727. b43_write32(dev, B43_MMIO_DMA0_IRQ_MASK, 0x0001DC00);
  2728. b43_write32(dev, B43_MMIO_DMA1_IRQ_MASK, 0x0000DC00);
  2729. b43_write32(dev, B43_MMIO_DMA2_IRQ_MASK, 0x0000DC00);
  2730. b43_write32(dev, B43_MMIO_DMA3_IRQ_MASK, 0x0001DC00);
  2731. b43_write32(dev, B43_MMIO_DMA4_IRQ_MASK, 0x0000DC00);
  2732. b43_write32(dev, B43_MMIO_DMA5_IRQ_MASK, 0x0000DC00);
  2733. b43_mac_phy_clock_set(dev, true);
  2734. switch (dev->dev->bus_type) {
  2735. #ifdef CONFIG_B43_BCMA
  2736. case B43_BUS_BCMA:
  2737. /* FIXME: 0xE74 is quite common, but should be read from CC */
  2738. b43_write16(dev, B43_MMIO_POWERUP_DELAY, 0xE74);
  2739. break;
  2740. #endif
  2741. #ifdef CONFIG_B43_SSB
  2742. case B43_BUS_SSB:
  2743. b43_write16(dev, B43_MMIO_POWERUP_DELAY,
  2744. dev->dev->sdev->bus->chipco.fast_pwrup_delay);
  2745. break;
  2746. #endif
  2747. }
  2748. err = 0;
  2749. b43dbg(dev->wl, "Chip initialized\n");
  2750. out:
  2751. return err;
  2752. err_gpio_clean:
  2753. b43_gpio_cleanup(dev);
  2754. return err;
  2755. }
  2756. static void b43_periodic_every60sec(struct b43_wldev *dev)
  2757. {
  2758. const struct b43_phy_operations *ops = dev->phy.ops;
  2759. if (ops->pwork_60sec)
  2760. ops->pwork_60sec(dev);
  2761. /* Force check the TX power emission now. */
  2762. b43_phy_txpower_check(dev, B43_TXPWR_IGNORE_TIME);
  2763. }
  2764. static void b43_periodic_every30sec(struct b43_wldev *dev)
  2765. {
  2766. /* Update device statistics. */
  2767. b43_calculate_link_quality(dev);
  2768. }
  2769. static void b43_periodic_every15sec(struct b43_wldev *dev)
  2770. {
  2771. struct b43_phy *phy = &dev->phy;
  2772. u16 wdr;
  2773. if (dev->fw.opensource) {
  2774. /* Check if the firmware is still alive.
  2775. * It will reset the watchdog counter to 0 in its idle loop. */
  2776. wdr = b43_shm_read16(dev, B43_SHM_SCRATCH, B43_WATCHDOG_REG);
  2777. if (unlikely(wdr)) {
  2778. b43err(dev->wl, "Firmware watchdog: The firmware died!\n");
  2779. b43_controller_restart(dev, "Firmware watchdog");
  2780. return;
  2781. } else {
  2782. b43_shm_write16(dev, B43_SHM_SCRATCH,
  2783. B43_WATCHDOG_REG, 1);
  2784. }
  2785. }
  2786. if (phy->ops->pwork_15sec)
  2787. phy->ops->pwork_15sec(dev);
  2788. atomic_set(&phy->txerr_cnt, B43_PHY_TX_BADNESS_LIMIT);
  2789. wmb();
  2790. #if B43_DEBUG
  2791. if (b43_debug(dev, B43_DBG_VERBOSESTATS)) {
  2792. unsigned int i;
  2793. b43dbg(dev->wl, "Stats: %7u IRQs/sec, %7u TX/sec, %7u RX/sec\n",
  2794. dev->irq_count / 15,
  2795. dev->tx_count / 15,
  2796. dev->rx_count / 15);
  2797. dev->irq_count = 0;
  2798. dev->tx_count = 0;
  2799. dev->rx_count = 0;
  2800. for (i = 0; i < ARRAY_SIZE(dev->irq_bit_count); i++) {
  2801. if (dev->irq_bit_count[i]) {
  2802. b43dbg(dev->wl, "Stats: %7u IRQ-%02u/sec (0x%08X)\n",
  2803. dev->irq_bit_count[i] / 15, i, (1 << i));
  2804. dev->irq_bit_count[i] = 0;
  2805. }
  2806. }
  2807. }
  2808. #endif
  2809. }
  2810. static void do_periodic_work(struct b43_wldev *dev)
  2811. {
  2812. unsigned int state;
  2813. state = dev->periodic_state;
  2814. if (state % 4 == 0)
  2815. b43_periodic_every60sec(dev);
  2816. if (state % 2 == 0)
  2817. b43_periodic_every30sec(dev);
  2818. b43_periodic_every15sec(dev);
  2819. }
  2820. /* Periodic work locking policy:
  2821. * The whole periodic work handler is protected by
  2822. * wl->mutex. If another lock is needed somewhere in the
  2823. * pwork callchain, it's acquired in-place, where it's needed.
  2824. */
  2825. static void b43_periodic_work_handler(struct work_struct *work)
  2826. {
  2827. struct b43_wldev *dev = container_of(work, struct b43_wldev,
  2828. periodic_work.work);
  2829. struct b43_wl *wl = dev->wl;
  2830. unsigned long delay;
  2831. mutex_lock(&wl->mutex);
  2832. if (unlikely(b43_status(dev) != B43_STAT_STARTED))
  2833. goto out;
  2834. if (b43_debug(dev, B43_DBG_PWORK_STOP))
  2835. goto out_requeue;
  2836. do_periodic_work(dev);
  2837. dev->periodic_state++;
  2838. out_requeue:
  2839. if (b43_debug(dev, B43_DBG_PWORK_FAST))
  2840. delay = msecs_to_jiffies(50);
  2841. else
  2842. delay = round_jiffies_relative(HZ * 15);
  2843. ieee80211_queue_delayed_work(wl->hw, &dev->periodic_work, delay);
  2844. out:
  2845. mutex_unlock(&wl->mutex);
  2846. }
  2847. static void b43_periodic_tasks_setup(struct b43_wldev *dev)
  2848. {
  2849. struct delayed_work *work = &dev->periodic_work;
  2850. dev->periodic_state = 0;
  2851. INIT_DELAYED_WORK(work, b43_periodic_work_handler);
  2852. ieee80211_queue_delayed_work(dev->wl->hw, work, 0);
  2853. }
  2854. /* Check if communication with the device works correctly. */
  2855. static int b43_validate_chipaccess(struct b43_wldev *dev)
  2856. {
  2857. u32 v, backup0, backup4;
  2858. backup0 = b43_shm_read32(dev, B43_SHM_SHARED, 0);
  2859. backup4 = b43_shm_read32(dev, B43_SHM_SHARED, 4);
  2860. /* Check for read/write and endianness problems. */
  2861. b43_shm_write32(dev, B43_SHM_SHARED, 0, 0x55AAAA55);
  2862. if (b43_shm_read32(dev, B43_SHM_SHARED, 0) != 0x55AAAA55)
  2863. goto error;
  2864. b43_shm_write32(dev, B43_SHM_SHARED, 0, 0xAA5555AA);
  2865. if (b43_shm_read32(dev, B43_SHM_SHARED, 0) != 0xAA5555AA)
  2866. goto error;
  2867. /* Check if unaligned 32bit SHM_SHARED access works properly.
  2868. * However, don't bail out on failure, because it's noncritical. */
  2869. b43_shm_write16(dev, B43_SHM_SHARED, 0, 0x1122);
  2870. b43_shm_write16(dev, B43_SHM_SHARED, 2, 0x3344);
  2871. b43_shm_write16(dev, B43_SHM_SHARED, 4, 0x5566);
  2872. b43_shm_write16(dev, B43_SHM_SHARED, 6, 0x7788);
  2873. if (b43_shm_read32(dev, B43_SHM_SHARED, 2) != 0x55663344)
  2874. b43warn(dev->wl, "Unaligned 32bit SHM read access is broken\n");
  2875. b43_shm_write32(dev, B43_SHM_SHARED, 2, 0xAABBCCDD);
  2876. if (b43_shm_read16(dev, B43_SHM_SHARED, 0) != 0x1122 ||
  2877. b43_shm_read16(dev, B43_SHM_SHARED, 2) != 0xCCDD ||
  2878. b43_shm_read16(dev, B43_SHM_SHARED, 4) != 0xAABB ||
  2879. b43_shm_read16(dev, B43_SHM_SHARED, 6) != 0x7788)
  2880. b43warn(dev->wl, "Unaligned 32bit SHM write access is broken\n");
  2881. b43_shm_write32(dev, B43_SHM_SHARED, 0, backup0);
  2882. b43_shm_write32(dev, B43_SHM_SHARED, 4, backup4);
  2883. if ((dev->dev->core_rev >= 3) && (dev->dev->core_rev <= 10)) {
  2884. /* The 32bit register shadows the two 16bit registers
  2885. * with update sideeffects. Validate this. */
  2886. b43_write16(dev, B43_MMIO_TSF_CFP_START, 0xAAAA);
  2887. b43_write32(dev, B43_MMIO_TSF_CFP_START, 0xCCCCBBBB);
  2888. if (b43_read16(dev, B43_MMIO_TSF_CFP_START_LOW) != 0xBBBB)
  2889. goto error;
  2890. if (b43_read16(dev, B43_MMIO_TSF_CFP_START_HIGH) != 0xCCCC)
  2891. goto error;
  2892. }
  2893. b43_write32(dev, B43_MMIO_TSF_CFP_START, 0);
  2894. v = b43_read32(dev, B43_MMIO_MACCTL);
  2895. v |= B43_MACCTL_GMODE;
  2896. if (v != (B43_MACCTL_GMODE | B43_MACCTL_IHR_ENABLED))
  2897. goto error;
  2898. return 0;
  2899. error:
  2900. b43err(dev->wl, "Failed to validate the chipaccess\n");
  2901. return -ENODEV;
  2902. }
  2903. static void b43_security_init(struct b43_wldev *dev)
  2904. {
  2905. dev->ktp = b43_shm_read16(dev, B43_SHM_SHARED, B43_SHM_SH_KTP);
  2906. /* KTP is a word address, but we address SHM bytewise.
  2907. * So multiply by two.
  2908. */
  2909. dev->ktp *= 2;
  2910. /* Number of RCMTA address slots */
  2911. b43_write16(dev, B43_MMIO_RCMTA_COUNT, B43_NR_PAIRWISE_KEYS);
  2912. /* Clear the key memory. */
  2913. b43_clear_keys(dev);
  2914. }
  2915. #ifdef CONFIG_B43_HWRNG
  2916. static int b43_rng_read(struct hwrng *rng, u32 *data)
  2917. {
  2918. struct b43_wl *wl = (struct b43_wl *)rng->priv;
  2919. struct b43_wldev *dev;
  2920. int count = -ENODEV;
  2921. mutex_lock(&wl->mutex);
  2922. dev = wl->current_dev;
  2923. if (likely(dev && b43_status(dev) >= B43_STAT_INITIALIZED)) {
  2924. *data = b43_read16(dev, B43_MMIO_RNG);
  2925. count = sizeof(u16);
  2926. }
  2927. mutex_unlock(&wl->mutex);
  2928. return count;
  2929. }
  2930. #endif /* CONFIG_B43_HWRNG */
  2931. static void b43_rng_exit(struct b43_wl *wl)
  2932. {
  2933. #ifdef CONFIG_B43_HWRNG
  2934. if (wl->rng_initialized)
  2935. hwrng_unregister(&wl->rng);
  2936. #endif /* CONFIG_B43_HWRNG */
  2937. }
  2938. static int b43_rng_init(struct b43_wl *wl)
  2939. {
  2940. int err = 0;
  2941. #ifdef CONFIG_B43_HWRNG
  2942. snprintf(wl->rng_name, ARRAY_SIZE(wl->rng_name),
  2943. "%s_%s", KBUILD_MODNAME, wiphy_name(wl->hw->wiphy));
  2944. wl->rng.name = wl->rng_name;
  2945. wl->rng.data_read = b43_rng_read;
  2946. wl->rng.priv = (unsigned long)wl;
  2947. wl->rng_initialized = 1;
  2948. err = hwrng_register(&wl->rng);
  2949. if (err) {
  2950. wl->rng_initialized = 0;
  2951. b43err(wl, "Failed to register the random "
  2952. "number generator (%d)\n", err);
  2953. }
  2954. #endif /* CONFIG_B43_HWRNG */
  2955. return err;
  2956. }
  2957. static void b43_tx_work(struct work_struct *work)
  2958. {
  2959. struct b43_wl *wl = container_of(work, struct b43_wl, tx_work);
  2960. struct b43_wldev *dev;
  2961. struct sk_buff *skb;
  2962. int err = 0;
  2963. mutex_lock(&wl->mutex);
  2964. dev = wl->current_dev;
  2965. if (unlikely(!dev || b43_status(dev) < B43_STAT_STARTED)) {
  2966. mutex_unlock(&wl->mutex);
  2967. return;
  2968. }
  2969. while (skb_queue_len(&wl->tx_queue)) {
  2970. skb = skb_dequeue(&wl->tx_queue);
  2971. if (b43_using_pio_transfers(dev))
  2972. err = b43_pio_tx(dev, skb);
  2973. else
  2974. err = b43_dma_tx(dev, skb);
  2975. if (unlikely(err))
  2976. dev_kfree_skb(skb); /* Drop it */
  2977. }
  2978. #if B43_DEBUG
  2979. dev->tx_count++;
  2980. #endif
  2981. mutex_unlock(&wl->mutex);
  2982. }
  2983. static void b43_op_tx(struct ieee80211_hw *hw,
  2984. struct sk_buff *skb)
  2985. {
  2986. struct b43_wl *wl = hw_to_b43_wl(hw);
  2987. if (unlikely(skb->len < 2 + 2 + 6)) {
  2988. /* Too short, this can't be a valid frame. */
  2989. dev_kfree_skb_any(skb);
  2990. return;
  2991. }
  2992. B43_WARN_ON(skb_shinfo(skb)->nr_frags);
  2993. skb_queue_tail(&wl->tx_queue, skb);
  2994. ieee80211_queue_work(wl->hw, &wl->tx_work);
  2995. }
  2996. static void b43_qos_params_upload(struct b43_wldev *dev,
  2997. const struct ieee80211_tx_queue_params *p,
  2998. u16 shm_offset)
  2999. {
  3000. u16 params[B43_NR_QOSPARAMS];
  3001. int bslots, tmp;
  3002. unsigned int i;
  3003. if (!dev->qos_enabled)
  3004. return;
  3005. bslots = b43_read16(dev, B43_MMIO_RNG) & p->cw_min;
  3006. memset(&params, 0, sizeof(params));
  3007. params[B43_QOSPARAM_TXOP] = p->txop * 32;
  3008. params[B43_QOSPARAM_CWMIN] = p->cw_min;
  3009. params[B43_QOSPARAM_CWMAX] = p->cw_max;
  3010. params[B43_QOSPARAM_CWCUR] = p->cw_min;
  3011. params[B43_QOSPARAM_AIFS] = p->aifs;
  3012. params[B43_QOSPARAM_BSLOTS] = bslots;
  3013. params[B43_QOSPARAM_REGGAP] = bslots + p->aifs;
  3014. for (i = 0; i < ARRAY_SIZE(params); i++) {
  3015. if (i == B43_QOSPARAM_STATUS) {
  3016. tmp = b43_shm_read16(dev, B43_SHM_SHARED,
  3017. shm_offset + (i * 2));
  3018. /* Mark the parameters as updated. */
  3019. tmp |= 0x100;
  3020. b43_shm_write16(dev, B43_SHM_SHARED,
  3021. shm_offset + (i * 2),
  3022. tmp);
  3023. } else {
  3024. b43_shm_write16(dev, B43_SHM_SHARED,
  3025. shm_offset + (i * 2),
  3026. params[i]);
  3027. }
  3028. }
  3029. }
  3030. /* Mapping of mac80211 queue numbers to b43 QoS SHM offsets. */
  3031. static const u16 b43_qos_shm_offsets[] = {
  3032. /* [mac80211-queue-nr] = SHM_OFFSET, */
  3033. [0] = B43_QOS_VOICE,
  3034. [1] = B43_QOS_VIDEO,
  3035. [2] = B43_QOS_BESTEFFORT,
  3036. [3] = B43_QOS_BACKGROUND,
  3037. };
  3038. /* Update all QOS parameters in hardware. */
  3039. static void b43_qos_upload_all(struct b43_wldev *dev)
  3040. {
  3041. struct b43_wl *wl = dev->wl;
  3042. struct b43_qos_params *params;
  3043. unsigned int i;
  3044. if (!dev->qos_enabled)
  3045. return;
  3046. BUILD_BUG_ON(ARRAY_SIZE(b43_qos_shm_offsets) !=
  3047. ARRAY_SIZE(wl->qos_params));
  3048. b43_mac_suspend(dev);
  3049. for (i = 0; i < ARRAY_SIZE(wl->qos_params); i++) {
  3050. params = &(wl->qos_params[i]);
  3051. b43_qos_params_upload(dev, &(params->p),
  3052. b43_qos_shm_offsets[i]);
  3053. }
  3054. b43_mac_enable(dev);
  3055. }
  3056. static void b43_qos_clear(struct b43_wl *wl)
  3057. {
  3058. struct b43_qos_params *params;
  3059. unsigned int i;
  3060. /* Initialize QoS parameters to sane defaults. */
  3061. BUILD_BUG_ON(ARRAY_SIZE(b43_qos_shm_offsets) !=
  3062. ARRAY_SIZE(wl->qos_params));
  3063. for (i = 0; i < ARRAY_SIZE(wl->qos_params); i++) {
  3064. params = &(wl->qos_params[i]);
  3065. switch (b43_qos_shm_offsets[i]) {
  3066. case B43_QOS_VOICE:
  3067. params->p.txop = 0;
  3068. params->p.aifs = 2;
  3069. params->p.cw_min = 0x0001;
  3070. params->p.cw_max = 0x0001;
  3071. break;
  3072. case B43_QOS_VIDEO:
  3073. params->p.txop = 0;
  3074. params->p.aifs = 2;
  3075. params->p.cw_min = 0x0001;
  3076. params->p.cw_max = 0x0001;
  3077. break;
  3078. case B43_QOS_BESTEFFORT:
  3079. params->p.txop = 0;
  3080. params->p.aifs = 3;
  3081. params->p.cw_min = 0x0001;
  3082. params->p.cw_max = 0x03FF;
  3083. break;
  3084. case B43_QOS_BACKGROUND:
  3085. params->p.txop = 0;
  3086. params->p.aifs = 7;
  3087. params->p.cw_min = 0x0001;
  3088. params->p.cw_max = 0x03FF;
  3089. break;
  3090. default:
  3091. B43_WARN_ON(1);
  3092. }
  3093. }
  3094. }
  3095. /* Initialize the core's QOS capabilities */
  3096. static void b43_qos_init(struct b43_wldev *dev)
  3097. {
  3098. if (!dev->qos_enabled) {
  3099. /* Disable QOS support. */
  3100. b43_hf_write(dev, b43_hf_read(dev) & ~B43_HF_EDCF);
  3101. b43_write16(dev, B43_MMIO_IFSCTL,
  3102. b43_read16(dev, B43_MMIO_IFSCTL)
  3103. & ~B43_MMIO_IFSCTL_USE_EDCF);
  3104. b43dbg(dev->wl, "QoS disabled\n");
  3105. return;
  3106. }
  3107. /* Upload the current QOS parameters. */
  3108. b43_qos_upload_all(dev);
  3109. /* Enable QOS support. */
  3110. b43_hf_write(dev, b43_hf_read(dev) | B43_HF_EDCF);
  3111. b43_write16(dev, B43_MMIO_IFSCTL,
  3112. b43_read16(dev, B43_MMIO_IFSCTL)
  3113. | B43_MMIO_IFSCTL_USE_EDCF);
  3114. b43dbg(dev->wl, "QoS enabled\n");
  3115. }
  3116. static int b43_op_conf_tx(struct ieee80211_hw *hw, u16 _queue,
  3117. const struct ieee80211_tx_queue_params *params)
  3118. {
  3119. struct b43_wl *wl = hw_to_b43_wl(hw);
  3120. struct b43_wldev *dev;
  3121. unsigned int queue = (unsigned int)_queue;
  3122. int err = -ENODEV;
  3123. if (queue >= ARRAY_SIZE(wl->qos_params)) {
  3124. /* Queue not available or don't support setting
  3125. * params on this queue. Return success to not
  3126. * confuse mac80211. */
  3127. return 0;
  3128. }
  3129. BUILD_BUG_ON(ARRAY_SIZE(b43_qos_shm_offsets) !=
  3130. ARRAY_SIZE(wl->qos_params));
  3131. mutex_lock(&wl->mutex);
  3132. dev = wl->current_dev;
  3133. if (unlikely(!dev || (b43_status(dev) < B43_STAT_INITIALIZED)))
  3134. goto out_unlock;
  3135. memcpy(&(wl->qos_params[queue].p), params, sizeof(*params));
  3136. b43_mac_suspend(dev);
  3137. b43_qos_params_upload(dev, &(wl->qos_params[queue].p),
  3138. b43_qos_shm_offsets[queue]);
  3139. b43_mac_enable(dev);
  3140. err = 0;
  3141. out_unlock:
  3142. mutex_unlock(&wl->mutex);
  3143. return err;
  3144. }
  3145. static int b43_op_get_stats(struct ieee80211_hw *hw,
  3146. struct ieee80211_low_level_stats *stats)
  3147. {
  3148. struct b43_wl *wl = hw_to_b43_wl(hw);
  3149. mutex_lock(&wl->mutex);
  3150. memcpy(stats, &wl->ieee_stats, sizeof(*stats));
  3151. mutex_unlock(&wl->mutex);
  3152. return 0;
  3153. }
  3154. static u64 b43_op_get_tsf(struct ieee80211_hw *hw, struct ieee80211_vif *vif)
  3155. {
  3156. struct b43_wl *wl = hw_to_b43_wl(hw);
  3157. struct b43_wldev *dev;
  3158. u64 tsf;
  3159. mutex_lock(&wl->mutex);
  3160. dev = wl->current_dev;
  3161. if (dev && (b43_status(dev) >= B43_STAT_INITIALIZED))
  3162. b43_tsf_read(dev, &tsf);
  3163. else
  3164. tsf = 0;
  3165. mutex_unlock(&wl->mutex);
  3166. return tsf;
  3167. }
  3168. static void b43_op_set_tsf(struct ieee80211_hw *hw,
  3169. struct ieee80211_vif *vif, u64 tsf)
  3170. {
  3171. struct b43_wl *wl = hw_to_b43_wl(hw);
  3172. struct b43_wldev *dev;
  3173. mutex_lock(&wl->mutex);
  3174. dev = wl->current_dev;
  3175. if (dev && (b43_status(dev) >= B43_STAT_INITIALIZED))
  3176. b43_tsf_write(dev, tsf);
  3177. mutex_unlock(&wl->mutex);
  3178. }
  3179. static void b43_put_phy_into_reset(struct b43_wldev *dev)
  3180. {
  3181. u32 tmp;
  3182. switch (dev->dev->bus_type) {
  3183. #ifdef CONFIG_B43_BCMA
  3184. case B43_BUS_BCMA:
  3185. b43err(dev->wl,
  3186. "Putting PHY into reset not supported on BCMA\n");
  3187. break;
  3188. #endif
  3189. #ifdef CONFIG_B43_SSB
  3190. case B43_BUS_SSB:
  3191. tmp = ssb_read32(dev->dev->sdev, SSB_TMSLOW);
  3192. tmp &= ~B43_TMSLOW_GMODE;
  3193. tmp |= B43_TMSLOW_PHYRESET;
  3194. tmp |= SSB_TMSLOW_FGC;
  3195. ssb_write32(dev->dev->sdev, SSB_TMSLOW, tmp);
  3196. msleep(1);
  3197. tmp = ssb_read32(dev->dev->sdev, SSB_TMSLOW);
  3198. tmp &= ~SSB_TMSLOW_FGC;
  3199. tmp |= B43_TMSLOW_PHYRESET;
  3200. ssb_write32(dev->dev->sdev, SSB_TMSLOW, tmp);
  3201. msleep(1);
  3202. break;
  3203. #endif
  3204. }
  3205. }
  3206. static const char *band_to_string(enum ieee80211_band band)
  3207. {
  3208. switch (band) {
  3209. case IEEE80211_BAND_5GHZ:
  3210. return "5";
  3211. case IEEE80211_BAND_2GHZ:
  3212. return "2.4";
  3213. default:
  3214. break;
  3215. }
  3216. B43_WARN_ON(1);
  3217. return "";
  3218. }
  3219. /* Expects wl->mutex locked */
  3220. static int b43_switch_band(struct b43_wl *wl, struct ieee80211_channel *chan)
  3221. {
  3222. struct b43_wldev *up_dev = NULL;
  3223. struct b43_wldev *down_dev;
  3224. struct b43_wldev *d;
  3225. int err;
  3226. bool uninitialized_var(gmode);
  3227. int prev_status;
  3228. /* Find a device and PHY which supports the band. */
  3229. list_for_each_entry(d, &wl->devlist, list) {
  3230. switch (chan->band) {
  3231. case IEEE80211_BAND_5GHZ:
  3232. if (d->phy.supports_5ghz) {
  3233. up_dev = d;
  3234. gmode = 0;
  3235. }
  3236. break;
  3237. case IEEE80211_BAND_2GHZ:
  3238. if (d->phy.supports_2ghz) {
  3239. up_dev = d;
  3240. gmode = 1;
  3241. }
  3242. break;
  3243. default:
  3244. B43_WARN_ON(1);
  3245. return -EINVAL;
  3246. }
  3247. if (up_dev)
  3248. break;
  3249. }
  3250. if (!up_dev) {
  3251. b43err(wl, "Could not find a device for %s-GHz band operation\n",
  3252. band_to_string(chan->band));
  3253. return -ENODEV;
  3254. }
  3255. if ((up_dev == wl->current_dev) &&
  3256. (!!wl->current_dev->phy.gmode == !!gmode)) {
  3257. /* This device is already running. */
  3258. return 0;
  3259. }
  3260. b43dbg(wl, "Switching to %s-GHz band\n",
  3261. band_to_string(chan->band));
  3262. down_dev = wl->current_dev;
  3263. prev_status = b43_status(down_dev);
  3264. /* Shutdown the currently running core. */
  3265. if (prev_status >= B43_STAT_STARTED)
  3266. down_dev = b43_wireless_core_stop(down_dev);
  3267. if (prev_status >= B43_STAT_INITIALIZED)
  3268. b43_wireless_core_exit(down_dev);
  3269. if (down_dev != up_dev) {
  3270. /* We switch to a different core, so we put PHY into
  3271. * RESET on the old core. */
  3272. b43_put_phy_into_reset(down_dev);
  3273. }
  3274. /* Now start the new core. */
  3275. up_dev->phy.gmode = gmode;
  3276. if (prev_status >= B43_STAT_INITIALIZED) {
  3277. err = b43_wireless_core_init(up_dev);
  3278. if (err) {
  3279. b43err(wl, "Fatal: Could not initialize device for "
  3280. "selected %s-GHz band\n",
  3281. band_to_string(chan->band));
  3282. goto init_failure;
  3283. }
  3284. }
  3285. if (prev_status >= B43_STAT_STARTED) {
  3286. err = b43_wireless_core_start(up_dev);
  3287. if (err) {
  3288. b43err(wl, "Fatal: Coult not start device for "
  3289. "selected %s-GHz band\n",
  3290. band_to_string(chan->band));
  3291. b43_wireless_core_exit(up_dev);
  3292. goto init_failure;
  3293. }
  3294. }
  3295. B43_WARN_ON(b43_status(up_dev) != prev_status);
  3296. wl->current_dev = up_dev;
  3297. return 0;
  3298. init_failure:
  3299. /* Whoops, failed to init the new core. No core is operating now. */
  3300. wl->current_dev = NULL;
  3301. return err;
  3302. }
  3303. /* Write the short and long frame retry limit values. */
  3304. static void b43_set_retry_limits(struct b43_wldev *dev,
  3305. unsigned int short_retry,
  3306. unsigned int long_retry)
  3307. {
  3308. /* The retry limit is a 4-bit counter. Enforce this to avoid overflowing
  3309. * the chip-internal counter. */
  3310. short_retry = min(short_retry, (unsigned int)0xF);
  3311. long_retry = min(long_retry, (unsigned int)0xF);
  3312. b43_shm_write16(dev, B43_SHM_SCRATCH, B43_SHM_SC_SRLIMIT,
  3313. short_retry);
  3314. b43_shm_write16(dev, B43_SHM_SCRATCH, B43_SHM_SC_LRLIMIT,
  3315. long_retry);
  3316. }
  3317. static int b43_op_config(struct ieee80211_hw *hw, u32 changed)
  3318. {
  3319. struct b43_wl *wl = hw_to_b43_wl(hw);
  3320. struct b43_wldev *dev;
  3321. struct b43_phy *phy;
  3322. struct ieee80211_conf *conf = &hw->conf;
  3323. int antenna;
  3324. int err = 0;
  3325. bool reload_bss = false;
  3326. mutex_lock(&wl->mutex);
  3327. dev = wl->current_dev;
  3328. /* Switch the band (if necessary). This might change the active core. */
  3329. err = b43_switch_band(wl, conf->channel);
  3330. if (err)
  3331. goto out_unlock_mutex;
  3332. /* Need to reload all settings if the core changed */
  3333. if (dev != wl->current_dev) {
  3334. dev = wl->current_dev;
  3335. changed = ~0;
  3336. reload_bss = true;
  3337. }
  3338. phy = &dev->phy;
  3339. if (conf_is_ht(conf))
  3340. phy->is_40mhz =
  3341. (conf_is_ht40_minus(conf) || conf_is_ht40_plus(conf));
  3342. else
  3343. phy->is_40mhz = false;
  3344. b43_mac_suspend(dev);
  3345. if (changed & IEEE80211_CONF_CHANGE_RETRY_LIMITS)
  3346. b43_set_retry_limits(dev, conf->short_frame_max_tx_count,
  3347. conf->long_frame_max_tx_count);
  3348. changed &= ~IEEE80211_CONF_CHANGE_RETRY_LIMITS;
  3349. if (!changed)
  3350. goto out_mac_enable;
  3351. /* Switch to the requested channel.
  3352. * The firmware takes care of races with the TX handler. */
  3353. if (conf->channel->hw_value != phy->channel)
  3354. b43_switch_channel(dev, conf->channel->hw_value);
  3355. dev->wl->radiotap_enabled = !!(conf->flags & IEEE80211_CONF_MONITOR);
  3356. /* Adjust the desired TX power level. */
  3357. if (conf->power_level != 0) {
  3358. if (conf->power_level != phy->desired_txpower) {
  3359. phy->desired_txpower = conf->power_level;
  3360. b43_phy_txpower_check(dev, B43_TXPWR_IGNORE_TIME |
  3361. B43_TXPWR_IGNORE_TSSI);
  3362. }
  3363. }
  3364. /* Antennas for RX and management frame TX. */
  3365. antenna = B43_ANTENNA_DEFAULT;
  3366. b43_mgmtframe_txantenna(dev, antenna);
  3367. antenna = B43_ANTENNA_DEFAULT;
  3368. if (phy->ops->set_rx_antenna)
  3369. phy->ops->set_rx_antenna(dev, antenna);
  3370. if (wl->radio_enabled != phy->radio_on) {
  3371. if (wl->radio_enabled) {
  3372. b43_software_rfkill(dev, false);
  3373. b43info(dev->wl, "Radio turned on by software\n");
  3374. if (!dev->radio_hw_enable) {
  3375. b43info(dev->wl, "The hardware RF-kill button "
  3376. "still turns the radio physically off. "
  3377. "Press the button to turn it on.\n");
  3378. }
  3379. } else {
  3380. b43_software_rfkill(dev, true);
  3381. b43info(dev->wl, "Radio turned off by software\n");
  3382. }
  3383. }
  3384. out_mac_enable:
  3385. b43_mac_enable(dev);
  3386. out_unlock_mutex:
  3387. mutex_unlock(&wl->mutex);
  3388. if (wl->vif && reload_bss)
  3389. b43_op_bss_info_changed(hw, wl->vif, &wl->vif->bss_conf, ~0);
  3390. return err;
  3391. }
  3392. static void b43_update_basic_rates(struct b43_wldev *dev, u32 brates)
  3393. {
  3394. struct ieee80211_supported_band *sband =
  3395. dev->wl->hw->wiphy->bands[b43_current_band(dev->wl)];
  3396. struct ieee80211_rate *rate;
  3397. int i;
  3398. u16 basic, direct, offset, basic_offset, rateptr;
  3399. for (i = 0; i < sband->n_bitrates; i++) {
  3400. rate = &sband->bitrates[i];
  3401. if (b43_is_cck_rate(rate->hw_value)) {
  3402. direct = B43_SHM_SH_CCKDIRECT;
  3403. basic = B43_SHM_SH_CCKBASIC;
  3404. offset = b43_plcp_get_ratecode_cck(rate->hw_value);
  3405. offset &= 0xF;
  3406. } else {
  3407. direct = B43_SHM_SH_OFDMDIRECT;
  3408. basic = B43_SHM_SH_OFDMBASIC;
  3409. offset = b43_plcp_get_ratecode_ofdm(rate->hw_value);
  3410. offset &= 0xF;
  3411. }
  3412. rate = ieee80211_get_response_rate(sband, brates, rate->bitrate);
  3413. if (b43_is_cck_rate(rate->hw_value)) {
  3414. basic_offset = b43_plcp_get_ratecode_cck(rate->hw_value);
  3415. basic_offset &= 0xF;
  3416. } else {
  3417. basic_offset = b43_plcp_get_ratecode_ofdm(rate->hw_value);
  3418. basic_offset &= 0xF;
  3419. }
  3420. /*
  3421. * Get the pointer that we need to point to
  3422. * from the direct map
  3423. */
  3424. rateptr = b43_shm_read16(dev, B43_SHM_SHARED,
  3425. direct + 2 * basic_offset);
  3426. /* and write it to the basic map */
  3427. b43_shm_write16(dev, B43_SHM_SHARED, basic + 2 * offset,
  3428. rateptr);
  3429. }
  3430. }
  3431. static void b43_op_bss_info_changed(struct ieee80211_hw *hw,
  3432. struct ieee80211_vif *vif,
  3433. struct ieee80211_bss_conf *conf,
  3434. u32 changed)
  3435. {
  3436. struct b43_wl *wl = hw_to_b43_wl(hw);
  3437. struct b43_wldev *dev;
  3438. mutex_lock(&wl->mutex);
  3439. dev = wl->current_dev;
  3440. if (!dev || b43_status(dev) < B43_STAT_STARTED)
  3441. goto out_unlock_mutex;
  3442. B43_WARN_ON(wl->vif != vif);
  3443. if (changed & BSS_CHANGED_BSSID) {
  3444. if (conf->bssid)
  3445. memcpy(wl->bssid, conf->bssid, ETH_ALEN);
  3446. else
  3447. memset(wl->bssid, 0, ETH_ALEN);
  3448. }
  3449. if (b43_status(dev) >= B43_STAT_INITIALIZED) {
  3450. if (changed & BSS_CHANGED_BEACON &&
  3451. (b43_is_mode(wl, NL80211_IFTYPE_AP) ||
  3452. b43_is_mode(wl, NL80211_IFTYPE_MESH_POINT) ||
  3453. b43_is_mode(wl, NL80211_IFTYPE_ADHOC)))
  3454. b43_update_templates(wl);
  3455. if (changed & BSS_CHANGED_BSSID)
  3456. b43_write_mac_bssid_templates(dev);
  3457. }
  3458. b43_mac_suspend(dev);
  3459. /* Update templates for AP/mesh mode. */
  3460. if (changed & BSS_CHANGED_BEACON_INT &&
  3461. (b43_is_mode(wl, NL80211_IFTYPE_AP) ||
  3462. b43_is_mode(wl, NL80211_IFTYPE_MESH_POINT) ||
  3463. b43_is_mode(wl, NL80211_IFTYPE_ADHOC)) &&
  3464. conf->beacon_int)
  3465. b43_set_beacon_int(dev, conf->beacon_int);
  3466. if (changed & BSS_CHANGED_BASIC_RATES)
  3467. b43_update_basic_rates(dev, conf->basic_rates);
  3468. if (changed & BSS_CHANGED_ERP_SLOT) {
  3469. if (conf->use_short_slot)
  3470. b43_short_slot_timing_enable(dev);
  3471. else
  3472. b43_short_slot_timing_disable(dev);
  3473. }
  3474. b43_mac_enable(dev);
  3475. out_unlock_mutex:
  3476. mutex_unlock(&wl->mutex);
  3477. }
  3478. static int b43_op_set_key(struct ieee80211_hw *hw, enum set_key_cmd cmd,
  3479. struct ieee80211_vif *vif, struct ieee80211_sta *sta,
  3480. struct ieee80211_key_conf *key)
  3481. {
  3482. struct b43_wl *wl = hw_to_b43_wl(hw);
  3483. struct b43_wldev *dev;
  3484. u8 algorithm;
  3485. u8 index;
  3486. int err;
  3487. static const u8 bcast_addr[ETH_ALEN] = { 0xff, 0xff, 0xff, 0xff, 0xff, 0xff };
  3488. if (modparam_nohwcrypt)
  3489. return -ENOSPC; /* User disabled HW-crypto */
  3490. mutex_lock(&wl->mutex);
  3491. dev = wl->current_dev;
  3492. err = -ENODEV;
  3493. if (!dev || b43_status(dev) < B43_STAT_INITIALIZED)
  3494. goto out_unlock;
  3495. if (dev->fw.pcm_request_failed || !dev->hwcrypto_enabled) {
  3496. /* We don't have firmware for the crypto engine.
  3497. * Must use software-crypto. */
  3498. err = -EOPNOTSUPP;
  3499. goto out_unlock;
  3500. }
  3501. err = -EINVAL;
  3502. switch (key->cipher) {
  3503. case WLAN_CIPHER_SUITE_WEP40:
  3504. algorithm = B43_SEC_ALGO_WEP40;
  3505. break;
  3506. case WLAN_CIPHER_SUITE_WEP104:
  3507. algorithm = B43_SEC_ALGO_WEP104;
  3508. break;
  3509. case WLAN_CIPHER_SUITE_TKIP:
  3510. algorithm = B43_SEC_ALGO_TKIP;
  3511. break;
  3512. case WLAN_CIPHER_SUITE_CCMP:
  3513. algorithm = B43_SEC_ALGO_AES;
  3514. break;
  3515. default:
  3516. B43_WARN_ON(1);
  3517. goto out_unlock;
  3518. }
  3519. index = (u8) (key->keyidx);
  3520. if (index > 3)
  3521. goto out_unlock;
  3522. switch (cmd) {
  3523. case SET_KEY:
  3524. if (algorithm == B43_SEC_ALGO_TKIP &&
  3525. (!(key->flags & IEEE80211_KEY_FLAG_PAIRWISE) ||
  3526. !modparam_hwtkip)) {
  3527. /* We support only pairwise key */
  3528. err = -EOPNOTSUPP;
  3529. goto out_unlock;
  3530. }
  3531. if (key->flags & IEEE80211_KEY_FLAG_PAIRWISE) {
  3532. if (WARN_ON(!sta)) {
  3533. err = -EOPNOTSUPP;
  3534. goto out_unlock;
  3535. }
  3536. /* Pairwise key with an assigned MAC address. */
  3537. err = b43_key_write(dev, -1, algorithm,
  3538. key->key, key->keylen,
  3539. sta->addr, key);
  3540. } else {
  3541. /* Group key */
  3542. err = b43_key_write(dev, index, algorithm,
  3543. key->key, key->keylen, NULL, key);
  3544. }
  3545. if (err)
  3546. goto out_unlock;
  3547. if (algorithm == B43_SEC_ALGO_WEP40 ||
  3548. algorithm == B43_SEC_ALGO_WEP104) {
  3549. b43_hf_write(dev, b43_hf_read(dev) | B43_HF_USEDEFKEYS);
  3550. } else {
  3551. b43_hf_write(dev,
  3552. b43_hf_read(dev) & ~B43_HF_USEDEFKEYS);
  3553. }
  3554. key->flags |= IEEE80211_KEY_FLAG_GENERATE_IV;
  3555. if (algorithm == B43_SEC_ALGO_TKIP)
  3556. key->flags |= IEEE80211_KEY_FLAG_GENERATE_MMIC;
  3557. break;
  3558. case DISABLE_KEY: {
  3559. err = b43_key_clear(dev, key->hw_key_idx);
  3560. if (err)
  3561. goto out_unlock;
  3562. break;
  3563. }
  3564. default:
  3565. B43_WARN_ON(1);
  3566. }
  3567. out_unlock:
  3568. if (!err) {
  3569. b43dbg(wl, "%s hardware based encryption for keyidx: %d, "
  3570. "mac: %pM\n",
  3571. cmd == SET_KEY ? "Using" : "Disabling", key->keyidx,
  3572. sta ? sta->addr : bcast_addr);
  3573. b43_dump_keymemory(dev);
  3574. }
  3575. mutex_unlock(&wl->mutex);
  3576. return err;
  3577. }
  3578. static void b43_op_configure_filter(struct ieee80211_hw *hw,
  3579. unsigned int changed, unsigned int *fflags,
  3580. u64 multicast)
  3581. {
  3582. struct b43_wl *wl = hw_to_b43_wl(hw);
  3583. struct b43_wldev *dev;
  3584. mutex_lock(&wl->mutex);
  3585. dev = wl->current_dev;
  3586. if (!dev) {
  3587. *fflags = 0;
  3588. goto out_unlock;
  3589. }
  3590. *fflags &= FIF_PROMISC_IN_BSS |
  3591. FIF_ALLMULTI |
  3592. FIF_FCSFAIL |
  3593. FIF_PLCPFAIL |
  3594. FIF_CONTROL |
  3595. FIF_OTHER_BSS |
  3596. FIF_BCN_PRBRESP_PROMISC;
  3597. changed &= FIF_PROMISC_IN_BSS |
  3598. FIF_ALLMULTI |
  3599. FIF_FCSFAIL |
  3600. FIF_PLCPFAIL |
  3601. FIF_CONTROL |
  3602. FIF_OTHER_BSS |
  3603. FIF_BCN_PRBRESP_PROMISC;
  3604. wl->filter_flags = *fflags;
  3605. if (changed && b43_status(dev) >= B43_STAT_INITIALIZED)
  3606. b43_adjust_opmode(dev);
  3607. out_unlock:
  3608. mutex_unlock(&wl->mutex);
  3609. }
  3610. /* Locking: wl->mutex
  3611. * Returns the current dev. This might be different from the passed in dev,
  3612. * because the core might be gone away while we unlocked the mutex. */
  3613. static struct b43_wldev * b43_wireless_core_stop(struct b43_wldev *dev)
  3614. {
  3615. struct b43_wl *wl;
  3616. struct b43_wldev *orig_dev;
  3617. u32 mask;
  3618. if (!dev)
  3619. return NULL;
  3620. wl = dev->wl;
  3621. redo:
  3622. if (!dev || b43_status(dev) < B43_STAT_STARTED)
  3623. return dev;
  3624. /* Cancel work. Unlock to avoid deadlocks. */
  3625. mutex_unlock(&wl->mutex);
  3626. cancel_delayed_work_sync(&dev->periodic_work);
  3627. cancel_work_sync(&wl->tx_work);
  3628. mutex_lock(&wl->mutex);
  3629. dev = wl->current_dev;
  3630. if (!dev || b43_status(dev) < B43_STAT_STARTED) {
  3631. /* Whoops, aliens ate up the device while we were unlocked. */
  3632. return dev;
  3633. }
  3634. /* Disable interrupts on the device. */
  3635. b43_set_status(dev, B43_STAT_INITIALIZED);
  3636. if (b43_bus_host_is_sdio(dev->dev)) {
  3637. /* wl->mutex is locked. That is enough. */
  3638. b43_write32(dev, B43_MMIO_GEN_IRQ_MASK, 0);
  3639. b43_read32(dev, B43_MMIO_GEN_IRQ_MASK); /* Flush */
  3640. } else {
  3641. spin_lock_irq(&wl->hardirq_lock);
  3642. b43_write32(dev, B43_MMIO_GEN_IRQ_MASK, 0);
  3643. b43_read32(dev, B43_MMIO_GEN_IRQ_MASK); /* Flush */
  3644. spin_unlock_irq(&wl->hardirq_lock);
  3645. }
  3646. /* Synchronize and free the interrupt handlers. Unlock to avoid deadlocks. */
  3647. orig_dev = dev;
  3648. mutex_unlock(&wl->mutex);
  3649. if (b43_bus_host_is_sdio(dev->dev)) {
  3650. b43_sdio_free_irq(dev);
  3651. } else {
  3652. synchronize_irq(dev->dev->irq);
  3653. free_irq(dev->dev->irq, dev);
  3654. }
  3655. mutex_lock(&wl->mutex);
  3656. dev = wl->current_dev;
  3657. if (!dev)
  3658. return dev;
  3659. if (dev != orig_dev) {
  3660. if (b43_status(dev) >= B43_STAT_STARTED)
  3661. goto redo;
  3662. return dev;
  3663. }
  3664. mask = b43_read32(dev, B43_MMIO_GEN_IRQ_MASK);
  3665. B43_WARN_ON(mask != 0xFFFFFFFF && mask);
  3666. /* Drain the TX queue */
  3667. while (skb_queue_len(&wl->tx_queue))
  3668. dev_kfree_skb(skb_dequeue(&wl->tx_queue));
  3669. b43_mac_suspend(dev);
  3670. b43_leds_exit(dev);
  3671. b43dbg(wl, "Wireless interface stopped\n");
  3672. return dev;
  3673. }
  3674. /* Locking: wl->mutex */
  3675. static int b43_wireless_core_start(struct b43_wldev *dev)
  3676. {
  3677. int err;
  3678. B43_WARN_ON(b43_status(dev) != B43_STAT_INITIALIZED);
  3679. drain_txstatus_queue(dev);
  3680. if (b43_bus_host_is_sdio(dev->dev)) {
  3681. err = b43_sdio_request_irq(dev, b43_sdio_interrupt_handler);
  3682. if (err) {
  3683. b43err(dev->wl, "Cannot request SDIO IRQ\n");
  3684. goto out;
  3685. }
  3686. } else {
  3687. err = request_threaded_irq(dev->dev->irq, b43_interrupt_handler,
  3688. b43_interrupt_thread_handler,
  3689. IRQF_SHARED, KBUILD_MODNAME, dev);
  3690. if (err) {
  3691. b43err(dev->wl, "Cannot request IRQ-%d\n",
  3692. dev->dev->irq);
  3693. goto out;
  3694. }
  3695. }
  3696. /* We are ready to run. */
  3697. ieee80211_wake_queues(dev->wl->hw);
  3698. b43_set_status(dev, B43_STAT_STARTED);
  3699. /* Start data flow (TX/RX). */
  3700. b43_mac_enable(dev);
  3701. b43_write32(dev, B43_MMIO_GEN_IRQ_MASK, dev->irq_mask);
  3702. /* Start maintenance work */
  3703. b43_periodic_tasks_setup(dev);
  3704. b43_leds_init(dev);
  3705. b43dbg(dev->wl, "Wireless interface started\n");
  3706. out:
  3707. return err;
  3708. }
  3709. /* Get PHY and RADIO versioning numbers */
  3710. static int b43_phy_versioning(struct b43_wldev *dev)
  3711. {
  3712. struct b43_phy *phy = &dev->phy;
  3713. u32 tmp;
  3714. u8 analog_type;
  3715. u8 phy_type;
  3716. u8 phy_rev;
  3717. u16 radio_manuf;
  3718. u16 radio_ver;
  3719. u16 radio_rev;
  3720. int unsupported = 0;
  3721. /* Get PHY versioning */
  3722. tmp = b43_read16(dev, B43_MMIO_PHY_VER);
  3723. analog_type = (tmp & B43_PHYVER_ANALOG) >> B43_PHYVER_ANALOG_SHIFT;
  3724. phy_type = (tmp & B43_PHYVER_TYPE) >> B43_PHYVER_TYPE_SHIFT;
  3725. phy_rev = (tmp & B43_PHYVER_VERSION);
  3726. switch (phy_type) {
  3727. case B43_PHYTYPE_A:
  3728. if (phy_rev >= 4)
  3729. unsupported = 1;
  3730. break;
  3731. case B43_PHYTYPE_B:
  3732. if (phy_rev != 2 && phy_rev != 4 && phy_rev != 6
  3733. && phy_rev != 7)
  3734. unsupported = 1;
  3735. break;
  3736. case B43_PHYTYPE_G:
  3737. if (phy_rev > 9)
  3738. unsupported = 1;
  3739. break;
  3740. #ifdef CONFIG_B43_PHY_N
  3741. case B43_PHYTYPE_N:
  3742. if (phy_rev > 9)
  3743. unsupported = 1;
  3744. break;
  3745. #endif
  3746. #ifdef CONFIG_B43_PHY_LP
  3747. case B43_PHYTYPE_LP:
  3748. if (phy_rev > 2)
  3749. unsupported = 1;
  3750. break;
  3751. #endif
  3752. #ifdef CONFIG_B43_PHY_HT
  3753. case B43_PHYTYPE_HT:
  3754. if (phy_rev > 1)
  3755. unsupported = 1;
  3756. break;
  3757. #endif
  3758. #ifdef CONFIG_B43_PHY_LCN
  3759. case B43_PHYTYPE_LCN:
  3760. if (phy_rev > 1)
  3761. unsupported = 1;
  3762. break;
  3763. #endif
  3764. default:
  3765. unsupported = 1;
  3766. }
  3767. if (unsupported) {
  3768. b43err(dev->wl, "FOUND UNSUPPORTED PHY "
  3769. "(Analog %u, Type %u, Revision %u)\n",
  3770. analog_type, phy_type, phy_rev);
  3771. return -EOPNOTSUPP;
  3772. }
  3773. b43dbg(dev->wl, "Found PHY: Analog %u, Type %u, Revision %u\n",
  3774. analog_type, phy_type, phy_rev);
  3775. /* Get RADIO versioning */
  3776. if (dev->dev->core_rev >= 24) {
  3777. u16 radio24[3];
  3778. for (tmp = 0; tmp < 3; tmp++) {
  3779. b43_write16(dev, B43_MMIO_RADIO24_CONTROL, tmp);
  3780. radio24[tmp] = b43_read16(dev, B43_MMIO_RADIO24_DATA);
  3781. }
  3782. /* Broadcom uses "id" for our "ver" and has separated "ver" */
  3783. /* radio_ver = (radio24[0] & 0xF0) >> 4; */
  3784. radio_manuf = 0x17F;
  3785. radio_ver = (radio24[2] << 8) | radio24[1];
  3786. radio_rev = (radio24[0] & 0xF);
  3787. } else {
  3788. if (dev->dev->chip_id == 0x4317) {
  3789. if (dev->dev->chip_rev == 0)
  3790. tmp = 0x3205017F;
  3791. else if (dev->dev->chip_rev == 1)
  3792. tmp = 0x4205017F;
  3793. else
  3794. tmp = 0x5205017F;
  3795. } else {
  3796. b43_write16(dev, B43_MMIO_RADIO_CONTROL,
  3797. B43_RADIOCTL_ID);
  3798. tmp = b43_read16(dev, B43_MMIO_RADIO_DATA_LOW);
  3799. b43_write16(dev, B43_MMIO_RADIO_CONTROL,
  3800. B43_RADIOCTL_ID);
  3801. tmp |= (u32)b43_read16(dev, B43_MMIO_RADIO_DATA_HIGH)
  3802. << 16;
  3803. }
  3804. radio_manuf = (tmp & 0x00000FFF);
  3805. radio_ver = (tmp & 0x0FFFF000) >> 12;
  3806. radio_rev = (tmp & 0xF0000000) >> 28;
  3807. }
  3808. if (radio_manuf != 0x17F /* Broadcom */)
  3809. unsupported = 1;
  3810. switch (phy_type) {
  3811. case B43_PHYTYPE_A:
  3812. if (radio_ver != 0x2060)
  3813. unsupported = 1;
  3814. if (radio_rev != 1)
  3815. unsupported = 1;
  3816. if (radio_manuf != 0x17F)
  3817. unsupported = 1;
  3818. break;
  3819. case B43_PHYTYPE_B:
  3820. if ((radio_ver & 0xFFF0) != 0x2050)
  3821. unsupported = 1;
  3822. break;
  3823. case B43_PHYTYPE_G:
  3824. if (radio_ver != 0x2050)
  3825. unsupported = 1;
  3826. break;
  3827. case B43_PHYTYPE_N:
  3828. if (radio_ver != 0x2055 && radio_ver != 0x2056)
  3829. unsupported = 1;
  3830. break;
  3831. case B43_PHYTYPE_LP:
  3832. if (radio_ver != 0x2062 && radio_ver != 0x2063)
  3833. unsupported = 1;
  3834. break;
  3835. case B43_PHYTYPE_HT:
  3836. if (radio_ver != 0x2059)
  3837. unsupported = 1;
  3838. break;
  3839. case B43_PHYTYPE_LCN:
  3840. if (radio_ver != 0x2064)
  3841. unsupported = 1;
  3842. break;
  3843. default:
  3844. B43_WARN_ON(1);
  3845. }
  3846. if (unsupported) {
  3847. b43err(dev->wl, "FOUND UNSUPPORTED RADIO "
  3848. "(Manuf 0x%X, Version 0x%X, Revision %u)\n",
  3849. radio_manuf, radio_ver, radio_rev);
  3850. return -EOPNOTSUPP;
  3851. }
  3852. b43dbg(dev->wl, "Found Radio: Manuf 0x%X, Version 0x%X, Revision %u\n",
  3853. radio_manuf, radio_ver, radio_rev);
  3854. phy->radio_manuf = radio_manuf;
  3855. phy->radio_ver = radio_ver;
  3856. phy->radio_rev = radio_rev;
  3857. phy->analog = analog_type;
  3858. phy->type = phy_type;
  3859. phy->rev = phy_rev;
  3860. return 0;
  3861. }
  3862. static void setup_struct_phy_for_init(struct b43_wldev *dev,
  3863. struct b43_phy *phy)
  3864. {
  3865. phy->hardware_power_control = !!modparam_hwpctl;
  3866. phy->next_txpwr_check_time = jiffies;
  3867. /* PHY TX errors counter. */
  3868. atomic_set(&phy->txerr_cnt, B43_PHY_TX_BADNESS_LIMIT);
  3869. #if B43_DEBUG
  3870. phy->phy_locked = 0;
  3871. phy->radio_locked = 0;
  3872. #endif
  3873. }
  3874. static void setup_struct_wldev_for_init(struct b43_wldev *dev)
  3875. {
  3876. dev->dfq_valid = 0;
  3877. /* Assume the radio is enabled. If it's not enabled, the state will
  3878. * immediately get fixed on the first periodic work run. */
  3879. dev->radio_hw_enable = 1;
  3880. /* Stats */
  3881. memset(&dev->stats, 0, sizeof(dev->stats));
  3882. setup_struct_phy_for_init(dev, &dev->phy);
  3883. /* IRQ related flags */
  3884. dev->irq_reason = 0;
  3885. memset(dev->dma_reason, 0, sizeof(dev->dma_reason));
  3886. dev->irq_mask = B43_IRQ_MASKTEMPLATE;
  3887. if (b43_modparam_verbose < B43_VERBOSITY_DEBUG)
  3888. dev->irq_mask &= ~B43_IRQ_PHY_TXERR;
  3889. dev->mac_suspended = 1;
  3890. /* Noise calculation context */
  3891. memset(&dev->noisecalc, 0, sizeof(dev->noisecalc));
  3892. }
  3893. static void b43_bluetooth_coext_enable(struct b43_wldev *dev)
  3894. {
  3895. struct ssb_sprom *sprom = dev->dev->bus_sprom;
  3896. u64 hf;
  3897. if (!modparam_btcoex)
  3898. return;
  3899. if (!(sprom->boardflags_lo & B43_BFL_BTCOEXIST))
  3900. return;
  3901. if (dev->phy.type != B43_PHYTYPE_B && !dev->phy.gmode)
  3902. return;
  3903. hf = b43_hf_read(dev);
  3904. if (sprom->boardflags_lo & B43_BFL_BTCMOD)
  3905. hf |= B43_HF_BTCOEXALT;
  3906. else
  3907. hf |= B43_HF_BTCOEX;
  3908. b43_hf_write(dev, hf);
  3909. }
  3910. static void b43_bluetooth_coext_disable(struct b43_wldev *dev)
  3911. {
  3912. if (!modparam_btcoex)
  3913. return;
  3914. //TODO
  3915. }
  3916. static void b43_imcfglo_timeouts_workaround(struct b43_wldev *dev)
  3917. {
  3918. struct ssb_bus *bus;
  3919. u32 tmp;
  3920. if (dev->dev->bus_type != B43_BUS_SSB)
  3921. return;
  3922. bus = dev->dev->sdev->bus;
  3923. if ((bus->chip_id == 0x4311 && bus->chip_rev == 2) ||
  3924. (bus->chip_id == 0x4312)) {
  3925. tmp = ssb_read32(dev->dev->sdev, SSB_IMCFGLO);
  3926. tmp &= ~SSB_IMCFGLO_REQTO;
  3927. tmp &= ~SSB_IMCFGLO_SERTO;
  3928. tmp |= 0x3;
  3929. ssb_write32(dev->dev->sdev, SSB_IMCFGLO, tmp);
  3930. ssb_commit_settings(bus);
  3931. }
  3932. }
  3933. static void b43_set_synth_pu_delay(struct b43_wldev *dev, bool idle)
  3934. {
  3935. u16 pu_delay;
  3936. /* The time value is in microseconds. */
  3937. if (dev->phy.type == B43_PHYTYPE_A)
  3938. pu_delay = 3700;
  3939. else
  3940. pu_delay = 1050;
  3941. if (b43_is_mode(dev->wl, NL80211_IFTYPE_ADHOC) || idle)
  3942. pu_delay = 500;
  3943. if ((dev->phy.radio_ver == 0x2050) && (dev->phy.radio_rev == 8))
  3944. pu_delay = max(pu_delay, (u16)2400);
  3945. b43_shm_write16(dev, B43_SHM_SHARED, B43_SHM_SH_SPUWKUP, pu_delay);
  3946. }
  3947. /* Set the TSF CFP pre-TargetBeaconTransmissionTime. */
  3948. static void b43_set_pretbtt(struct b43_wldev *dev)
  3949. {
  3950. u16 pretbtt;
  3951. /* The time value is in microseconds. */
  3952. if (b43_is_mode(dev->wl, NL80211_IFTYPE_ADHOC)) {
  3953. pretbtt = 2;
  3954. } else {
  3955. if (dev->phy.type == B43_PHYTYPE_A)
  3956. pretbtt = 120;
  3957. else
  3958. pretbtt = 250;
  3959. }
  3960. b43_shm_write16(dev, B43_SHM_SHARED, B43_SHM_SH_PRETBTT, pretbtt);
  3961. b43_write16(dev, B43_MMIO_TSF_CFP_PRETBTT, pretbtt);
  3962. }
  3963. /* Shutdown a wireless core */
  3964. /* Locking: wl->mutex */
  3965. static void b43_wireless_core_exit(struct b43_wldev *dev)
  3966. {
  3967. u32 macctl;
  3968. B43_WARN_ON(dev && b43_status(dev) > B43_STAT_INITIALIZED);
  3969. if (!dev || b43_status(dev) != B43_STAT_INITIALIZED)
  3970. return;
  3971. /* Unregister HW RNG driver */
  3972. b43_rng_exit(dev->wl);
  3973. b43_set_status(dev, B43_STAT_UNINIT);
  3974. /* Stop the microcode PSM. */
  3975. macctl = b43_read32(dev, B43_MMIO_MACCTL);
  3976. macctl &= ~B43_MACCTL_PSM_RUN;
  3977. macctl |= B43_MACCTL_PSM_JMP0;
  3978. b43_write32(dev, B43_MMIO_MACCTL, macctl);
  3979. b43_dma_free(dev);
  3980. b43_pio_free(dev);
  3981. b43_chip_exit(dev);
  3982. dev->phy.ops->switch_analog(dev, 0);
  3983. if (dev->wl->current_beacon) {
  3984. dev_kfree_skb_any(dev->wl->current_beacon);
  3985. dev->wl->current_beacon = NULL;
  3986. }
  3987. b43_device_disable(dev, 0);
  3988. b43_bus_may_powerdown(dev);
  3989. }
  3990. /* Initialize a wireless core */
  3991. static int b43_wireless_core_init(struct b43_wldev *dev)
  3992. {
  3993. struct ssb_sprom *sprom = dev->dev->bus_sprom;
  3994. struct b43_phy *phy = &dev->phy;
  3995. int err;
  3996. u64 hf;
  3997. B43_WARN_ON(b43_status(dev) != B43_STAT_UNINIT);
  3998. err = b43_bus_powerup(dev, 0);
  3999. if (err)
  4000. goto out;
  4001. if (!b43_device_is_enabled(dev))
  4002. b43_wireless_core_reset(dev, phy->gmode);
  4003. /* Reset all data structures. */
  4004. setup_struct_wldev_for_init(dev);
  4005. phy->ops->prepare_structs(dev);
  4006. /* Enable IRQ routing to this device. */
  4007. switch (dev->dev->bus_type) {
  4008. #ifdef CONFIG_B43_BCMA
  4009. case B43_BUS_BCMA:
  4010. bcma_core_pci_irq_ctl(&dev->dev->bdev->bus->drv_pci,
  4011. dev->dev->bdev, true);
  4012. break;
  4013. #endif
  4014. #ifdef CONFIG_B43_SSB
  4015. case B43_BUS_SSB:
  4016. ssb_pcicore_dev_irqvecs_enable(&dev->dev->sdev->bus->pcicore,
  4017. dev->dev->sdev);
  4018. break;
  4019. #endif
  4020. }
  4021. b43_imcfglo_timeouts_workaround(dev);
  4022. b43_bluetooth_coext_disable(dev);
  4023. if (phy->ops->prepare_hardware) {
  4024. err = phy->ops->prepare_hardware(dev);
  4025. if (err)
  4026. goto err_busdown;
  4027. }
  4028. err = b43_chip_init(dev);
  4029. if (err)
  4030. goto err_busdown;
  4031. b43_shm_write16(dev, B43_SHM_SHARED,
  4032. B43_SHM_SH_WLCOREREV, dev->dev->core_rev);
  4033. hf = b43_hf_read(dev);
  4034. if (phy->type == B43_PHYTYPE_G) {
  4035. hf |= B43_HF_SYMW;
  4036. if (phy->rev == 1)
  4037. hf |= B43_HF_GDCW;
  4038. if (sprom->boardflags_lo & B43_BFL_PACTRL)
  4039. hf |= B43_HF_OFDMPABOOST;
  4040. }
  4041. if (phy->radio_ver == 0x2050) {
  4042. if (phy->radio_rev == 6)
  4043. hf |= B43_HF_4318TSSI;
  4044. if (phy->radio_rev < 6)
  4045. hf |= B43_HF_VCORECALC;
  4046. }
  4047. if (sprom->boardflags_lo & B43_BFL_XTAL_NOSLOW)
  4048. hf |= B43_HF_DSCRQ; /* Disable slowclock requests from ucode. */
  4049. #ifdef CONFIG_SSB_DRIVER_PCICORE
  4050. if (dev->dev->bus_type == B43_BUS_SSB &&
  4051. dev->dev->sdev->bus->bustype == SSB_BUSTYPE_PCI &&
  4052. dev->dev->sdev->bus->pcicore.dev->id.revision <= 10)
  4053. hf |= B43_HF_PCISCW; /* PCI slow clock workaround. */
  4054. #endif
  4055. hf &= ~B43_HF_SKCFPUP;
  4056. b43_hf_write(dev, hf);
  4057. b43_set_retry_limits(dev, B43_DEFAULT_SHORT_RETRY_LIMIT,
  4058. B43_DEFAULT_LONG_RETRY_LIMIT);
  4059. b43_shm_write16(dev, B43_SHM_SHARED, B43_SHM_SH_SFFBLIM, 3);
  4060. b43_shm_write16(dev, B43_SHM_SHARED, B43_SHM_SH_LFFBLIM, 2);
  4061. /* Disable sending probe responses from firmware.
  4062. * Setting the MaxTime to one usec will always trigger
  4063. * a timeout, so we never send any probe resp.
  4064. * A timeout of zero is infinite. */
  4065. b43_shm_write16(dev, B43_SHM_SHARED, B43_SHM_SH_PRMAXTIME, 1);
  4066. b43_rate_memory_init(dev);
  4067. b43_set_phytxctl_defaults(dev);
  4068. /* Minimum Contention Window */
  4069. if (phy->type == B43_PHYTYPE_B)
  4070. b43_shm_write16(dev, B43_SHM_SCRATCH, B43_SHM_SC_MINCONT, 0x1F);
  4071. else
  4072. b43_shm_write16(dev, B43_SHM_SCRATCH, B43_SHM_SC_MINCONT, 0xF);
  4073. /* Maximum Contention Window */
  4074. b43_shm_write16(dev, B43_SHM_SCRATCH, B43_SHM_SC_MAXCONT, 0x3FF);
  4075. if (b43_bus_host_is_pcmcia(dev->dev) ||
  4076. b43_bus_host_is_sdio(dev->dev)) {
  4077. dev->__using_pio_transfers = 1;
  4078. err = b43_pio_init(dev);
  4079. } else if (dev->use_pio) {
  4080. b43warn(dev->wl, "Forced PIO by use_pio module parameter. "
  4081. "This should not be needed and will result in lower "
  4082. "performance.\n");
  4083. dev->__using_pio_transfers = 1;
  4084. err = b43_pio_init(dev);
  4085. } else {
  4086. dev->__using_pio_transfers = 0;
  4087. err = b43_dma_init(dev);
  4088. }
  4089. if (err)
  4090. goto err_chip_exit;
  4091. b43_qos_init(dev);
  4092. b43_set_synth_pu_delay(dev, 1);
  4093. b43_bluetooth_coext_enable(dev);
  4094. b43_bus_powerup(dev, !(sprom->boardflags_lo & B43_BFL_XTAL_NOSLOW));
  4095. b43_upload_card_macaddress(dev);
  4096. b43_security_init(dev);
  4097. ieee80211_wake_queues(dev->wl->hw);
  4098. b43_set_status(dev, B43_STAT_INITIALIZED);
  4099. /* Register HW RNG driver */
  4100. b43_rng_init(dev->wl);
  4101. out:
  4102. return err;
  4103. err_chip_exit:
  4104. b43_chip_exit(dev);
  4105. err_busdown:
  4106. b43_bus_may_powerdown(dev);
  4107. B43_WARN_ON(b43_status(dev) != B43_STAT_UNINIT);
  4108. return err;
  4109. }
  4110. static int b43_op_add_interface(struct ieee80211_hw *hw,
  4111. struct ieee80211_vif *vif)
  4112. {
  4113. struct b43_wl *wl = hw_to_b43_wl(hw);
  4114. struct b43_wldev *dev;
  4115. int err = -EOPNOTSUPP;
  4116. /* TODO: allow WDS/AP devices to coexist */
  4117. if (vif->type != NL80211_IFTYPE_AP &&
  4118. vif->type != NL80211_IFTYPE_MESH_POINT &&
  4119. vif->type != NL80211_IFTYPE_STATION &&
  4120. vif->type != NL80211_IFTYPE_WDS &&
  4121. vif->type != NL80211_IFTYPE_ADHOC)
  4122. return -EOPNOTSUPP;
  4123. mutex_lock(&wl->mutex);
  4124. if (wl->operating)
  4125. goto out_mutex_unlock;
  4126. b43dbg(wl, "Adding Interface type %d\n", vif->type);
  4127. dev = wl->current_dev;
  4128. wl->operating = 1;
  4129. wl->vif = vif;
  4130. wl->if_type = vif->type;
  4131. memcpy(wl->mac_addr, vif->addr, ETH_ALEN);
  4132. b43_adjust_opmode(dev);
  4133. b43_set_pretbtt(dev);
  4134. b43_set_synth_pu_delay(dev, 0);
  4135. b43_upload_card_macaddress(dev);
  4136. err = 0;
  4137. out_mutex_unlock:
  4138. mutex_unlock(&wl->mutex);
  4139. if (err == 0)
  4140. b43_op_bss_info_changed(hw, vif, &vif->bss_conf, ~0);
  4141. return err;
  4142. }
  4143. static void b43_op_remove_interface(struct ieee80211_hw *hw,
  4144. struct ieee80211_vif *vif)
  4145. {
  4146. struct b43_wl *wl = hw_to_b43_wl(hw);
  4147. struct b43_wldev *dev = wl->current_dev;
  4148. b43dbg(wl, "Removing Interface type %d\n", vif->type);
  4149. mutex_lock(&wl->mutex);
  4150. B43_WARN_ON(!wl->operating);
  4151. B43_WARN_ON(wl->vif != vif);
  4152. wl->vif = NULL;
  4153. wl->operating = 0;
  4154. b43_adjust_opmode(dev);
  4155. memset(wl->mac_addr, 0, ETH_ALEN);
  4156. b43_upload_card_macaddress(dev);
  4157. mutex_unlock(&wl->mutex);
  4158. }
  4159. static int b43_op_start(struct ieee80211_hw *hw)
  4160. {
  4161. struct b43_wl *wl = hw_to_b43_wl(hw);
  4162. struct b43_wldev *dev = wl->current_dev;
  4163. int did_init = 0;
  4164. int err = 0;
  4165. /* Kill all old instance specific information to make sure
  4166. * the card won't use it in the short timeframe between start
  4167. * and mac80211 reconfiguring it. */
  4168. memset(wl->bssid, 0, ETH_ALEN);
  4169. memset(wl->mac_addr, 0, ETH_ALEN);
  4170. wl->filter_flags = 0;
  4171. wl->radiotap_enabled = 0;
  4172. b43_qos_clear(wl);
  4173. wl->beacon0_uploaded = 0;
  4174. wl->beacon1_uploaded = 0;
  4175. wl->beacon_templates_virgin = 1;
  4176. wl->radio_enabled = 1;
  4177. mutex_lock(&wl->mutex);
  4178. if (b43_status(dev) < B43_STAT_INITIALIZED) {
  4179. err = b43_wireless_core_init(dev);
  4180. if (err)
  4181. goto out_mutex_unlock;
  4182. did_init = 1;
  4183. }
  4184. if (b43_status(dev) < B43_STAT_STARTED) {
  4185. err = b43_wireless_core_start(dev);
  4186. if (err) {
  4187. if (did_init)
  4188. b43_wireless_core_exit(dev);
  4189. goto out_mutex_unlock;
  4190. }
  4191. }
  4192. /* XXX: only do if device doesn't support rfkill irq */
  4193. wiphy_rfkill_start_polling(hw->wiphy);
  4194. out_mutex_unlock:
  4195. mutex_unlock(&wl->mutex);
  4196. /* reload configuration */
  4197. b43_op_config(hw, ~0);
  4198. return err;
  4199. }
  4200. static void b43_op_stop(struct ieee80211_hw *hw)
  4201. {
  4202. struct b43_wl *wl = hw_to_b43_wl(hw);
  4203. struct b43_wldev *dev = wl->current_dev;
  4204. cancel_work_sync(&(wl->beacon_update_trigger));
  4205. mutex_lock(&wl->mutex);
  4206. if (b43_status(dev) >= B43_STAT_STARTED) {
  4207. dev = b43_wireless_core_stop(dev);
  4208. if (!dev)
  4209. goto out_unlock;
  4210. }
  4211. b43_wireless_core_exit(dev);
  4212. wl->radio_enabled = 0;
  4213. out_unlock:
  4214. mutex_unlock(&wl->mutex);
  4215. cancel_work_sync(&(wl->txpower_adjust_work));
  4216. }
  4217. static int b43_op_beacon_set_tim(struct ieee80211_hw *hw,
  4218. struct ieee80211_sta *sta, bool set)
  4219. {
  4220. struct b43_wl *wl = hw_to_b43_wl(hw);
  4221. /* FIXME: add locking */
  4222. b43_update_templates(wl);
  4223. return 0;
  4224. }
  4225. static void b43_op_sta_notify(struct ieee80211_hw *hw,
  4226. struct ieee80211_vif *vif,
  4227. enum sta_notify_cmd notify_cmd,
  4228. struct ieee80211_sta *sta)
  4229. {
  4230. struct b43_wl *wl = hw_to_b43_wl(hw);
  4231. B43_WARN_ON(!vif || wl->vif != vif);
  4232. }
  4233. static void b43_op_sw_scan_start_notifier(struct ieee80211_hw *hw)
  4234. {
  4235. struct b43_wl *wl = hw_to_b43_wl(hw);
  4236. struct b43_wldev *dev;
  4237. mutex_lock(&wl->mutex);
  4238. dev = wl->current_dev;
  4239. if (dev && (b43_status(dev) >= B43_STAT_INITIALIZED)) {
  4240. /* Disable CFP update during scan on other channels. */
  4241. b43_hf_write(dev, b43_hf_read(dev) | B43_HF_SKCFPUP);
  4242. }
  4243. mutex_unlock(&wl->mutex);
  4244. }
  4245. static void b43_op_sw_scan_complete_notifier(struct ieee80211_hw *hw)
  4246. {
  4247. struct b43_wl *wl = hw_to_b43_wl(hw);
  4248. struct b43_wldev *dev;
  4249. mutex_lock(&wl->mutex);
  4250. dev = wl->current_dev;
  4251. if (dev && (b43_status(dev) >= B43_STAT_INITIALIZED)) {
  4252. /* Re-enable CFP update. */
  4253. b43_hf_write(dev, b43_hf_read(dev) & ~B43_HF_SKCFPUP);
  4254. }
  4255. mutex_unlock(&wl->mutex);
  4256. }
  4257. static int b43_op_get_survey(struct ieee80211_hw *hw, int idx,
  4258. struct survey_info *survey)
  4259. {
  4260. struct b43_wl *wl = hw_to_b43_wl(hw);
  4261. struct b43_wldev *dev = wl->current_dev;
  4262. struct ieee80211_conf *conf = &hw->conf;
  4263. if (idx != 0)
  4264. return -ENOENT;
  4265. survey->channel = conf->channel;
  4266. survey->filled = SURVEY_INFO_NOISE_DBM;
  4267. survey->noise = dev->stats.link_noise;
  4268. return 0;
  4269. }
  4270. static const struct ieee80211_ops b43_hw_ops = {
  4271. .tx = b43_op_tx,
  4272. .conf_tx = b43_op_conf_tx,
  4273. .add_interface = b43_op_add_interface,
  4274. .remove_interface = b43_op_remove_interface,
  4275. .config = b43_op_config,
  4276. .bss_info_changed = b43_op_bss_info_changed,
  4277. .configure_filter = b43_op_configure_filter,
  4278. .set_key = b43_op_set_key,
  4279. .update_tkip_key = b43_op_update_tkip_key,
  4280. .get_stats = b43_op_get_stats,
  4281. .get_tsf = b43_op_get_tsf,
  4282. .set_tsf = b43_op_set_tsf,
  4283. .start = b43_op_start,
  4284. .stop = b43_op_stop,
  4285. .set_tim = b43_op_beacon_set_tim,
  4286. .sta_notify = b43_op_sta_notify,
  4287. .sw_scan_start = b43_op_sw_scan_start_notifier,
  4288. .sw_scan_complete = b43_op_sw_scan_complete_notifier,
  4289. .get_survey = b43_op_get_survey,
  4290. .rfkill_poll = b43_rfkill_poll,
  4291. };
  4292. /* Hard-reset the chip. Do not call this directly.
  4293. * Use b43_controller_restart()
  4294. */
  4295. static void b43_chip_reset(struct work_struct *work)
  4296. {
  4297. struct b43_wldev *dev =
  4298. container_of(work, struct b43_wldev, restart_work);
  4299. struct b43_wl *wl = dev->wl;
  4300. int err = 0;
  4301. int prev_status;
  4302. mutex_lock(&wl->mutex);
  4303. prev_status = b43_status(dev);
  4304. /* Bring the device down... */
  4305. if (prev_status >= B43_STAT_STARTED) {
  4306. dev = b43_wireless_core_stop(dev);
  4307. if (!dev) {
  4308. err = -ENODEV;
  4309. goto out;
  4310. }
  4311. }
  4312. if (prev_status >= B43_STAT_INITIALIZED)
  4313. b43_wireless_core_exit(dev);
  4314. /* ...and up again. */
  4315. if (prev_status >= B43_STAT_INITIALIZED) {
  4316. err = b43_wireless_core_init(dev);
  4317. if (err)
  4318. goto out;
  4319. }
  4320. if (prev_status >= B43_STAT_STARTED) {
  4321. err = b43_wireless_core_start(dev);
  4322. if (err) {
  4323. b43_wireless_core_exit(dev);
  4324. goto out;
  4325. }
  4326. }
  4327. out:
  4328. if (err)
  4329. wl->current_dev = NULL; /* Failed to init the dev. */
  4330. mutex_unlock(&wl->mutex);
  4331. if (err) {
  4332. b43err(wl, "Controller restart FAILED\n");
  4333. return;
  4334. }
  4335. /* reload configuration */
  4336. b43_op_config(wl->hw, ~0);
  4337. if (wl->vif)
  4338. b43_op_bss_info_changed(wl->hw, wl->vif, &wl->vif->bss_conf, ~0);
  4339. b43info(wl, "Controller restarted\n");
  4340. }
  4341. static int b43_setup_bands(struct b43_wldev *dev,
  4342. bool have_2ghz_phy, bool have_5ghz_phy)
  4343. {
  4344. struct ieee80211_hw *hw = dev->wl->hw;
  4345. if (have_2ghz_phy)
  4346. hw->wiphy->bands[IEEE80211_BAND_2GHZ] = &b43_band_2GHz;
  4347. if (dev->phy.type == B43_PHYTYPE_N) {
  4348. if (have_5ghz_phy)
  4349. hw->wiphy->bands[IEEE80211_BAND_5GHZ] = &b43_band_5GHz_nphy;
  4350. } else {
  4351. if (have_5ghz_phy)
  4352. hw->wiphy->bands[IEEE80211_BAND_5GHZ] = &b43_band_5GHz_aphy;
  4353. }
  4354. dev->phy.supports_2ghz = have_2ghz_phy;
  4355. dev->phy.supports_5ghz = have_5ghz_phy;
  4356. return 0;
  4357. }
  4358. static void b43_wireless_core_detach(struct b43_wldev *dev)
  4359. {
  4360. /* We release firmware that late to not be required to re-request
  4361. * is all the time when we reinit the core. */
  4362. b43_release_firmware(dev);
  4363. b43_phy_free(dev);
  4364. }
  4365. static int b43_wireless_core_attach(struct b43_wldev *dev)
  4366. {
  4367. struct b43_wl *wl = dev->wl;
  4368. struct pci_dev *pdev = NULL;
  4369. int err;
  4370. u32 tmp;
  4371. bool have_2ghz_phy = 0, have_5ghz_phy = 0;
  4372. /* Do NOT do any device initialization here.
  4373. * Do it in wireless_core_init() instead.
  4374. * This function is for gathering basic information about the HW, only.
  4375. * Also some structs may be set up here. But most likely you want to have
  4376. * that in core_init(), too.
  4377. */
  4378. #ifdef CONFIG_B43_SSB
  4379. if (dev->dev->bus_type == B43_BUS_SSB &&
  4380. dev->dev->sdev->bus->bustype == SSB_BUSTYPE_PCI)
  4381. pdev = dev->dev->sdev->bus->host_pci;
  4382. #endif
  4383. err = b43_bus_powerup(dev, 0);
  4384. if (err) {
  4385. b43err(wl, "Bus powerup failed\n");
  4386. goto out;
  4387. }
  4388. /* Get the PHY type. */
  4389. switch (dev->dev->bus_type) {
  4390. #ifdef CONFIG_B43_BCMA
  4391. case B43_BUS_BCMA:
  4392. tmp = bcma_aread32(dev->dev->bdev, BCMA_IOST);
  4393. have_2ghz_phy = !!(tmp & B43_BCMA_IOST_2G_PHY);
  4394. have_5ghz_phy = !!(tmp & B43_BCMA_IOST_5G_PHY);
  4395. break;
  4396. #endif
  4397. #ifdef CONFIG_B43_SSB
  4398. case B43_BUS_SSB:
  4399. if (dev->dev->core_rev >= 5) {
  4400. tmp = ssb_read32(dev->dev->sdev, SSB_TMSHIGH);
  4401. have_2ghz_phy = !!(tmp & B43_TMSHIGH_HAVE_2GHZ_PHY);
  4402. have_5ghz_phy = !!(tmp & B43_TMSHIGH_HAVE_5GHZ_PHY);
  4403. } else
  4404. B43_WARN_ON(1);
  4405. break;
  4406. #endif
  4407. }
  4408. dev->phy.gmode = have_2ghz_phy;
  4409. dev->phy.radio_on = 1;
  4410. b43_wireless_core_reset(dev, dev->phy.gmode);
  4411. err = b43_phy_versioning(dev);
  4412. if (err)
  4413. goto err_powerdown;
  4414. /* Check if this device supports multiband. */
  4415. if (!pdev ||
  4416. (pdev->device != 0x4312 &&
  4417. pdev->device != 0x4319 && pdev->device != 0x4324)) {
  4418. /* No multiband support. */
  4419. have_2ghz_phy = 0;
  4420. have_5ghz_phy = 0;
  4421. switch (dev->phy.type) {
  4422. case B43_PHYTYPE_A:
  4423. have_5ghz_phy = 1;
  4424. break;
  4425. case B43_PHYTYPE_LP: //FIXME not always!
  4426. #if 0 //FIXME enabling 5GHz causes a NULL pointer dereference
  4427. have_5ghz_phy = 1;
  4428. #endif
  4429. case B43_PHYTYPE_G:
  4430. case B43_PHYTYPE_N:
  4431. case B43_PHYTYPE_HT:
  4432. case B43_PHYTYPE_LCN:
  4433. have_2ghz_phy = 1;
  4434. break;
  4435. default:
  4436. B43_WARN_ON(1);
  4437. }
  4438. }
  4439. if (dev->phy.type == B43_PHYTYPE_A) {
  4440. /* FIXME */
  4441. b43err(wl, "IEEE 802.11a devices are unsupported\n");
  4442. err = -EOPNOTSUPP;
  4443. goto err_powerdown;
  4444. }
  4445. if (1 /* disable A-PHY */) {
  4446. /* FIXME: For now we disable the A-PHY on multi-PHY devices. */
  4447. if (dev->phy.type != B43_PHYTYPE_N &&
  4448. dev->phy.type != B43_PHYTYPE_LP) {
  4449. have_2ghz_phy = 1;
  4450. have_5ghz_phy = 0;
  4451. }
  4452. }
  4453. err = b43_phy_allocate(dev);
  4454. if (err)
  4455. goto err_powerdown;
  4456. dev->phy.gmode = have_2ghz_phy;
  4457. b43_wireless_core_reset(dev, dev->phy.gmode);
  4458. err = b43_validate_chipaccess(dev);
  4459. if (err)
  4460. goto err_phy_free;
  4461. err = b43_setup_bands(dev, have_2ghz_phy, have_5ghz_phy);
  4462. if (err)
  4463. goto err_phy_free;
  4464. /* Now set some default "current_dev" */
  4465. if (!wl->current_dev)
  4466. wl->current_dev = dev;
  4467. INIT_WORK(&dev->restart_work, b43_chip_reset);
  4468. dev->phy.ops->switch_analog(dev, 0);
  4469. b43_device_disable(dev, 0);
  4470. b43_bus_may_powerdown(dev);
  4471. out:
  4472. return err;
  4473. err_phy_free:
  4474. b43_phy_free(dev);
  4475. err_powerdown:
  4476. b43_bus_may_powerdown(dev);
  4477. return err;
  4478. }
  4479. static void b43_one_core_detach(struct b43_bus_dev *dev)
  4480. {
  4481. struct b43_wldev *wldev;
  4482. struct b43_wl *wl;
  4483. /* Do not cancel ieee80211-workqueue based work here.
  4484. * See comment in b43_remove(). */
  4485. wldev = b43_bus_get_wldev(dev);
  4486. wl = wldev->wl;
  4487. b43_debugfs_remove_device(wldev);
  4488. b43_wireless_core_detach(wldev);
  4489. list_del(&wldev->list);
  4490. wl->nr_devs--;
  4491. b43_bus_set_wldev(dev, NULL);
  4492. kfree(wldev);
  4493. }
  4494. static int b43_one_core_attach(struct b43_bus_dev *dev, struct b43_wl *wl)
  4495. {
  4496. struct b43_wldev *wldev;
  4497. int err = -ENOMEM;
  4498. wldev = kzalloc(sizeof(*wldev), GFP_KERNEL);
  4499. if (!wldev)
  4500. goto out;
  4501. wldev->use_pio = b43_modparam_pio;
  4502. wldev->dev = dev;
  4503. wldev->wl = wl;
  4504. b43_set_status(wldev, B43_STAT_UNINIT);
  4505. wldev->bad_frames_preempt = modparam_bad_frames_preempt;
  4506. INIT_LIST_HEAD(&wldev->list);
  4507. err = b43_wireless_core_attach(wldev);
  4508. if (err)
  4509. goto err_kfree_wldev;
  4510. list_add(&wldev->list, &wl->devlist);
  4511. wl->nr_devs++;
  4512. b43_bus_set_wldev(dev, wldev);
  4513. b43_debugfs_add_device(wldev);
  4514. out:
  4515. return err;
  4516. err_kfree_wldev:
  4517. kfree(wldev);
  4518. return err;
  4519. }
  4520. #define IS_PDEV(pdev, _vendor, _device, _subvendor, _subdevice) ( \
  4521. (pdev->vendor == PCI_VENDOR_ID_##_vendor) && \
  4522. (pdev->device == _device) && \
  4523. (pdev->subsystem_vendor == PCI_VENDOR_ID_##_subvendor) && \
  4524. (pdev->subsystem_device == _subdevice) )
  4525. static void b43_sprom_fixup(struct ssb_bus *bus)
  4526. {
  4527. struct pci_dev *pdev;
  4528. /* boardflags workarounds */
  4529. if (bus->boardinfo.vendor == SSB_BOARDVENDOR_DELL &&
  4530. bus->chip_id == 0x4301 && bus->boardinfo.rev == 0x74)
  4531. bus->sprom.boardflags_lo |= B43_BFL_BTCOEXIST;
  4532. if (bus->boardinfo.vendor == PCI_VENDOR_ID_APPLE &&
  4533. bus->boardinfo.type == 0x4E && bus->boardinfo.rev > 0x40)
  4534. bus->sprom.boardflags_lo |= B43_BFL_PACTRL;
  4535. if (bus->bustype == SSB_BUSTYPE_PCI) {
  4536. pdev = bus->host_pci;
  4537. if (IS_PDEV(pdev, BROADCOM, 0x4318, ASUSTEK, 0x100F) ||
  4538. IS_PDEV(pdev, BROADCOM, 0x4320, DELL, 0x0003) ||
  4539. IS_PDEV(pdev, BROADCOM, 0x4320, HP, 0x12f8) ||
  4540. IS_PDEV(pdev, BROADCOM, 0x4320, LINKSYS, 0x0015) ||
  4541. IS_PDEV(pdev, BROADCOM, 0x4320, LINKSYS, 0x0014) ||
  4542. IS_PDEV(pdev, BROADCOM, 0x4320, LINKSYS, 0x0013) ||
  4543. IS_PDEV(pdev, BROADCOM, 0x4320, MOTOROLA, 0x7010))
  4544. bus->sprom.boardflags_lo &= ~B43_BFL_BTCOEXIST;
  4545. }
  4546. }
  4547. static void b43_wireless_exit(struct b43_bus_dev *dev, struct b43_wl *wl)
  4548. {
  4549. struct ieee80211_hw *hw = wl->hw;
  4550. ssb_set_devtypedata(dev->sdev, NULL);
  4551. ieee80211_free_hw(hw);
  4552. }
  4553. static struct b43_wl *b43_wireless_init(struct b43_bus_dev *dev)
  4554. {
  4555. struct ssb_sprom *sprom = dev->bus_sprom;
  4556. struct ieee80211_hw *hw;
  4557. struct b43_wl *wl;
  4558. char chip_name[6];
  4559. hw = ieee80211_alloc_hw(sizeof(*wl), &b43_hw_ops);
  4560. if (!hw) {
  4561. b43err(NULL, "Could not allocate ieee80211 device\n");
  4562. return ERR_PTR(-ENOMEM);
  4563. }
  4564. wl = hw_to_b43_wl(hw);
  4565. /* fill hw info */
  4566. hw->flags = IEEE80211_HW_RX_INCLUDES_FCS |
  4567. IEEE80211_HW_SIGNAL_DBM;
  4568. hw->wiphy->interface_modes =
  4569. BIT(NL80211_IFTYPE_AP) |
  4570. BIT(NL80211_IFTYPE_MESH_POINT) |
  4571. BIT(NL80211_IFTYPE_STATION) |
  4572. BIT(NL80211_IFTYPE_WDS) |
  4573. BIT(NL80211_IFTYPE_ADHOC);
  4574. hw->queues = modparam_qos ? 4 : 1;
  4575. wl->mac80211_initially_registered_queues = hw->queues;
  4576. hw->max_rates = 2;
  4577. SET_IEEE80211_DEV(hw, dev->dev);
  4578. if (is_valid_ether_addr(sprom->et1mac))
  4579. SET_IEEE80211_PERM_ADDR(hw, sprom->et1mac);
  4580. else
  4581. SET_IEEE80211_PERM_ADDR(hw, sprom->il0mac);
  4582. /* Initialize struct b43_wl */
  4583. wl->hw = hw;
  4584. mutex_init(&wl->mutex);
  4585. spin_lock_init(&wl->hardirq_lock);
  4586. INIT_LIST_HEAD(&wl->devlist);
  4587. INIT_WORK(&wl->beacon_update_trigger, b43_beacon_update_trigger_work);
  4588. INIT_WORK(&wl->txpower_adjust_work, b43_phy_txpower_adjust_work);
  4589. INIT_WORK(&wl->tx_work, b43_tx_work);
  4590. skb_queue_head_init(&wl->tx_queue);
  4591. snprintf(chip_name, ARRAY_SIZE(chip_name),
  4592. (dev->chip_id > 0x9999) ? "%d" : "%04X", dev->chip_id);
  4593. b43info(wl, "Broadcom %s WLAN found (core revision %u)\n", chip_name,
  4594. dev->core_rev);
  4595. return wl;
  4596. }
  4597. #ifdef CONFIG_B43_BCMA
  4598. static int b43_bcma_probe(struct bcma_device *core)
  4599. {
  4600. struct b43_bus_dev *dev;
  4601. struct b43_wl *wl;
  4602. int err;
  4603. dev = b43_bus_dev_bcma_init(core);
  4604. if (!dev)
  4605. return -ENODEV;
  4606. wl = b43_wireless_init(dev);
  4607. if (IS_ERR(wl)) {
  4608. err = PTR_ERR(wl);
  4609. goto bcma_out;
  4610. }
  4611. err = b43_one_core_attach(dev, wl);
  4612. if (err)
  4613. goto bcma_err_wireless_exit;
  4614. err = ieee80211_register_hw(wl->hw);
  4615. if (err)
  4616. goto bcma_err_one_core_detach;
  4617. b43_leds_register(wl->current_dev);
  4618. bcma_out:
  4619. return err;
  4620. bcma_err_one_core_detach:
  4621. b43_one_core_detach(dev);
  4622. bcma_err_wireless_exit:
  4623. ieee80211_free_hw(wl->hw);
  4624. return err;
  4625. }
  4626. static void b43_bcma_remove(struct bcma_device *core)
  4627. {
  4628. struct b43_wldev *wldev = bcma_get_drvdata(core);
  4629. struct b43_wl *wl = wldev->wl;
  4630. /* We must cancel any work here before unregistering from ieee80211,
  4631. * as the ieee80211 unreg will destroy the workqueue. */
  4632. cancel_work_sync(&wldev->restart_work);
  4633. /* Restore the queues count before unregistering, because firmware detect
  4634. * might have modified it. Restoring is important, so the networking
  4635. * stack can properly free resources. */
  4636. wl->hw->queues = wl->mac80211_initially_registered_queues;
  4637. b43_leds_stop(wldev);
  4638. ieee80211_unregister_hw(wl->hw);
  4639. b43_one_core_detach(wldev->dev);
  4640. b43_leds_unregister(wl);
  4641. ieee80211_free_hw(wl->hw);
  4642. }
  4643. static struct bcma_driver b43_bcma_driver = {
  4644. .name = KBUILD_MODNAME,
  4645. .id_table = b43_bcma_tbl,
  4646. .probe = b43_bcma_probe,
  4647. .remove = b43_bcma_remove,
  4648. };
  4649. #endif
  4650. #ifdef CONFIG_B43_SSB
  4651. static
  4652. int b43_ssb_probe(struct ssb_device *sdev, const struct ssb_device_id *id)
  4653. {
  4654. struct b43_bus_dev *dev;
  4655. struct b43_wl *wl;
  4656. int err;
  4657. int first = 0;
  4658. dev = b43_bus_dev_ssb_init(sdev);
  4659. if (!dev)
  4660. return -ENOMEM;
  4661. wl = ssb_get_devtypedata(sdev);
  4662. if (!wl) {
  4663. /* Probing the first core. Must setup common struct b43_wl */
  4664. first = 1;
  4665. b43_sprom_fixup(sdev->bus);
  4666. wl = b43_wireless_init(dev);
  4667. if (IS_ERR(wl)) {
  4668. err = PTR_ERR(wl);
  4669. goto out;
  4670. }
  4671. ssb_set_devtypedata(sdev, wl);
  4672. B43_WARN_ON(ssb_get_devtypedata(sdev) != wl);
  4673. }
  4674. err = b43_one_core_attach(dev, wl);
  4675. if (err)
  4676. goto err_wireless_exit;
  4677. if (first) {
  4678. err = ieee80211_register_hw(wl->hw);
  4679. if (err)
  4680. goto err_one_core_detach;
  4681. b43_leds_register(wl->current_dev);
  4682. }
  4683. out:
  4684. return err;
  4685. err_one_core_detach:
  4686. b43_one_core_detach(dev);
  4687. err_wireless_exit:
  4688. if (first)
  4689. b43_wireless_exit(dev, wl);
  4690. return err;
  4691. }
  4692. static void b43_ssb_remove(struct ssb_device *sdev)
  4693. {
  4694. struct b43_wl *wl = ssb_get_devtypedata(sdev);
  4695. struct b43_wldev *wldev = ssb_get_drvdata(sdev);
  4696. struct b43_bus_dev *dev = wldev->dev;
  4697. /* We must cancel any work here before unregistering from ieee80211,
  4698. * as the ieee80211 unreg will destroy the workqueue. */
  4699. cancel_work_sync(&wldev->restart_work);
  4700. B43_WARN_ON(!wl);
  4701. if (wl->current_dev == wldev) {
  4702. /* Restore the queues count before unregistering, because firmware detect
  4703. * might have modified it. Restoring is important, so the networking
  4704. * stack can properly free resources. */
  4705. wl->hw->queues = wl->mac80211_initially_registered_queues;
  4706. b43_leds_stop(wldev);
  4707. ieee80211_unregister_hw(wl->hw);
  4708. }
  4709. b43_one_core_detach(dev);
  4710. if (list_empty(&wl->devlist)) {
  4711. b43_leds_unregister(wl);
  4712. /* Last core on the chip unregistered.
  4713. * We can destroy common struct b43_wl.
  4714. */
  4715. b43_wireless_exit(dev, wl);
  4716. }
  4717. }
  4718. static struct ssb_driver b43_ssb_driver = {
  4719. .name = KBUILD_MODNAME,
  4720. .id_table = b43_ssb_tbl,
  4721. .probe = b43_ssb_probe,
  4722. .remove = b43_ssb_remove,
  4723. };
  4724. #endif /* CONFIG_B43_SSB */
  4725. /* Perform a hardware reset. This can be called from any context. */
  4726. void b43_controller_restart(struct b43_wldev *dev, const char *reason)
  4727. {
  4728. /* Must avoid requeueing, if we are in shutdown. */
  4729. if (b43_status(dev) < B43_STAT_INITIALIZED)
  4730. return;
  4731. b43info(dev->wl, "Controller RESET (%s) ...\n", reason);
  4732. ieee80211_queue_work(dev->wl->hw, &dev->restart_work);
  4733. }
  4734. static void b43_print_driverinfo(void)
  4735. {
  4736. const char *feat_pci = "", *feat_pcmcia = "", *feat_nphy = "",
  4737. *feat_leds = "", *feat_sdio = "";
  4738. #ifdef CONFIG_B43_PCI_AUTOSELECT
  4739. feat_pci = "P";
  4740. #endif
  4741. #ifdef CONFIG_B43_PCMCIA
  4742. feat_pcmcia = "M";
  4743. #endif
  4744. #ifdef CONFIG_B43_PHY_N
  4745. feat_nphy = "N";
  4746. #endif
  4747. #ifdef CONFIG_B43_LEDS
  4748. feat_leds = "L";
  4749. #endif
  4750. #ifdef CONFIG_B43_SDIO
  4751. feat_sdio = "S";
  4752. #endif
  4753. printk(KERN_INFO "Broadcom 43xx driver loaded "
  4754. "[ Features: %s%s%s%s%s ]\n",
  4755. feat_pci, feat_pcmcia, feat_nphy,
  4756. feat_leds, feat_sdio);
  4757. }
  4758. static int __init b43_init(void)
  4759. {
  4760. int err;
  4761. b43_debugfs_init();
  4762. err = b43_pcmcia_init();
  4763. if (err)
  4764. goto err_dfs_exit;
  4765. err = b43_sdio_init();
  4766. if (err)
  4767. goto err_pcmcia_exit;
  4768. #ifdef CONFIG_B43_BCMA
  4769. err = bcma_driver_register(&b43_bcma_driver);
  4770. if (err)
  4771. goto err_sdio_exit;
  4772. #endif
  4773. #ifdef CONFIG_B43_SSB
  4774. err = ssb_driver_register(&b43_ssb_driver);
  4775. if (err)
  4776. goto err_bcma_driver_exit;
  4777. #endif
  4778. b43_print_driverinfo();
  4779. return err;
  4780. #ifdef CONFIG_B43_SSB
  4781. err_bcma_driver_exit:
  4782. #endif
  4783. #ifdef CONFIG_B43_BCMA
  4784. bcma_driver_unregister(&b43_bcma_driver);
  4785. err_sdio_exit:
  4786. #endif
  4787. b43_sdio_exit();
  4788. err_pcmcia_exit:
  4789. b43_pcmcia_exit();
  4790. err_dfs_exit:
  4791. b43_debugfs_exit();
  4792. return err;
  4793. }
  4794. static void __exit b43_exit(void)
  4795. {
  4796. #ifdef CONFIG_B43_SSB
  4797. ssb_driver_unregister(&b43_ssb_driver);
  4798. #endif
  4799. #ifdef CONFIG_B43_BCMA
  4800. bcma_driver_unregister(&b43_bcma_driver);
  4801. #endif
  4802. b43_sdio_exit();
  4803. b43_pcmcia_exit();
  4804. b43_debugfs_exit();
  4805. }
  4806. module_init(b43_init)
  4807. module_exit(b43_exit)